Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM NEON instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 14 | |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | // NEON-specific Operands. |
| 17 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 698f3b0 | 2011-10-17 21:00:11 +0000 | [diff] [blame] | 18 | def nModImm : Operand<i32> { |
| 19 | let PrintMethod = "printNEONModImmOperand"; |
| 20 | } |
| 21 | |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 22 | def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; } |
| 23 | def nImmSplatI8 : Operand<i32> { |
| 24 | let PrintMethod = "printNEONModImmOperand"; |
| 25 | let ParserMatchClass = nImmSplatI8AsmOperand; |
| 26 | } |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 27 | def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; } |
| 28 | def nImmSplatI16 : Operand<i32> { |
| 29 | let PrintMethod = "printNEONModImmOperand"; |
| 30 | let ParserMatchClass = nImmSplatI16AsmOperand; |
| 31 | } |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 32 | def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; } |
| 33 | def nImmSplatI32 : Operand<i32> { |
| 34 | let PrintMethod = "printNEONModImmOperand"; |
| 35 | let ParserMatchClass = nImmSplatI32AsmOperand; |
| 36 | } |
| 37 | def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; } |
| 38 | def nImmVMOVI32 : Operand<i32> { |
| 39 | let PrintMethod = "printNEONModImmOperand"; |
| 40 | let ParserMatchClass = nImmVMOVI32AsmOperand; |
| 41 | } |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 42 | def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; } |
| 43 | def nImmSplatI64 : Operand<i32> { |
| 44 | let PrintMethod = "printNEONModImmOperand"; |
| 45 | let ParserMatchClass = nImmSplatI64AsmOperand; |
| 46 | } |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 47 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 48 | def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; } |
| 49 | def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; } |
| 50 | def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; } |
| 51 | def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{ |
| 52 | return ((uint64_t)Imm) < 8; |
| 53 | }]> { |
| 54 | let ParserMatchClass = VectorIndex8Operand; |
| 55 | let PrintMethod = "printVectorIndex"; |
| 56 | let MIOperandInfo = (ops i32imm); |
| 57 | } |
| 58 | def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{ |
| 59 | return ((uint64_t)Imm) < 4; |
| 60 | }]> { |
| 61 | let ParserMatchClass = VectorIndex16Operand; |
| 62 | let PrintMethod = "printVectorIndex"; |
| 63 | let MIOperandInfo = (ops i32imm); |
| 64 | } |
| 65 | def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{ |
| 66 | return ((uint64_t)Imm) < 2; |
| 67 | }]> { |
| 68 | let ParserMatchClass = VectorIndex32Operand; |
| 69 | let PrintMethod = "printVectorIndex"; |
| 70 | let MIOperandInfo = (ops i32imm); |
| 71 | } |
| 72 | |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 73 | def VecListOneDAsmOperand : AsmOperandClass { |
| 74 | let Name = "VecListOneD"; |
| 75 | let ParserMethod = "parseVectorList"; |
| 76 | } |
| 77 | def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> { |
| 78 | let ParserMatchClass = VecListOneDAsmOperand; |
| 79 | } |
| 80 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 81 | //===----------------------------------------------------------------------===// |
| 82 | // NEON-specific DAG Nodes. |
| 83 | //===----------------------------------------------------------------------===// |
| 84 | |
| 85 | def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 86 | def SDTARMVCMPZ : SDTypeProfile<1, 1, []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 87 | |
| 88 | def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 89 | def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 90 | def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 91 | def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>; |
| 92 | def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 93 | def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; |
| 94 | def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 95 | def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>; |
| 96 | def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 97 | def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; |
| 98 | def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>; |
| 99 | |
| 100 | // Types for vector shift by immediates. The "SHX" version is for long and |
| 101 | // narrow operations where the source and destination vectors have different |
| 102 | // types. The "SHINS" version is for shift and insert operations. |
| 103 | def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 104 | SDTCisVT<2, i32>]>; |
| 105 | def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 106 | SDTCisVT<2, i32>]>; |
| 107 | def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 108 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 109 | |
| 110 | def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>; |
| 111 | def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>; |
| 112 | def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>; |
| 113 | def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; |
| 114 | def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; |
| 115 | def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; |
| 116 | def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; |
| 117 | |
| 118 | def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; |
| 119 | def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; |
| 120 | def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; |
| 121 | |
| 122 | def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; |
| 123 | def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; |
| 124 | def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; |
| 125 | def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; |
| 126 | def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; |
| 127 | def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; |
| 128 | |
| 129 | def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; |
| 130 | def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; |
| 131 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; |
| 132 | |
| 133 | def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; |
| 134 | def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; |
| 135 | |
| 136 | def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, |
| 137 | SDTCisVT<2, i32>]>; |
| 138 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; |
| 139 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; |
| 140 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 141 | def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>; |
| 142 | def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>; |
| 143 | def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>; |
| 144 | |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 145 | def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 146 | SDTCisVT<2, i32>]>; |
| 147 | def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>; |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 148 | def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 149 | |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 150 | def NEONvbsl : SDNode<"ARMISD::VBSL", |
| 151 | SDTypeProfile<1, 3, [SDTCisVec<0>, |
| 152 | SDTCisSameAs<0, 1>, |
| 153 | SDTCisSameAs<0, 2>, |
| 154 | SDTCisSameAs<0, 3>]>>; |
| 155 | |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 156 | def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; |
| 157 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 158 | // VDUPLANE can produce a quad-register result from a double-register source, |
| 159 | // so the result is not constrained to match the source. |
| 160 | def NEONvduplane : SDNode<"ARMISD::VDUPLANE", |
| 161 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 162 | SDTCisVT<2, i32>]>>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 163 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 164 | def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 165 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 166 | def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>; |
| 167 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 168 | def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; |
| 169 | def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; |
| 170 | def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; |
| 171 | def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; |
| 172 | |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 173 | def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 174 | SDTCisSameAs<0, 2>, |
| 175 | SDTCisSameAs<0, 3>]>; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 176 | def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; |
| 177 | def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; |
| 178 | def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 179 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 180 | def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 181 | SDTCisSameAs<1, 2>]>; |
| 182 | def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>; |
| 183 | def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>; |
| 184 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 185 | def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, |
| 186 | SDTCisSameAs<0, 2>]>; |
| 187 | def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>; |
| 188 | def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>; |
| 189 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 190 | def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 191 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 192 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 193 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 194 | return (EltBits == 32 && EltVal == 0); |
| 195 | }]>; |
| 196 | |
| 197 | def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 198 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 199 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 200 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 201 | return (EltBits == 8 && EltVal == 0xff); |
| 202 | }]>; |
| 203 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 204 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 205 | // NEON load / store instructions |
| 206 | //===----------------------------------------------------------------------===// |
| 207 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 208 | // Use VLDM to load a Q register as a D register pair. |
| 209 | // This is a pseudo instruction that is expanded to VLDMD after reg alloc. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 210 | def VLDMQIA |
| 211 | : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn), |
| 212 | IIC_fpLoad_m, "", |
| 213 | [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 214 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 215 | // Use VSTM to store a Q register as a D register pair. |
| 216 | // This is a pseudo instruction that is expanded to VSTMD after reg alloc. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 217 | def VSTMQIA |
| 218 | : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn), |
| 219 | IIC_fpStore_m, "", |
| 220 | [(store (v2f64 QPR:$src), GPR:$Rn)]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 221 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 222 | // Classes for VLD* pseudo-instructions with multi-register operands. |
| 223 | // These are expanded to real instructions after register allocation. |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 224 | class VLDQPseudo<InstrItinClass itin> |
| 225 | : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 226 | class VLDQWBPseudo<InstrItinClass itin> |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 227 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 228 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 229 | "$addr.addr = $wb">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 230 | class VLDQQPseudo<InstrItinClass itin> |
| 231 | : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 232 | class VLDQQWBPseudo<InstrItinClass itin> |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 233 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 234 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 235 | "$addr.addr = $wb">; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 236 | class VLDQQQQPseudo<InstrItinClass itin> |
Bob Wilson | 9a45008 | 2011-08-05 07:24:09 +0000 | [diff] [blame] | 237 | : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin, |
| 238 | "$src = $dst">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 239 | class VLDQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 240 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 241 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 242 | "$addr.addr = $wb, $src = $dst">; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 243 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 244 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 245 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 246 | // VLD1 : Vector Load (multiple single elements) |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 247 | class VLD1D<bits<4> op7_4, string Dt> |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 248 | : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 249 | (ins addrmode6:$Rn), IIC_VLD1, |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 250 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 251 | let Rm = 0b1111; |
| 252 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 253 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 254 | } |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 255 | class VLD1Q<bits<4> op7_4, string Dt> |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 256 | : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 257 | (ins addrmode6:$Rn), IIC_VLD1x2, |
| 258 | "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> { |
| 259 | let Rm = 0b1111; |
| 260 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 261 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 262 | } |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 263 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 264 | def VLD1d8 : VLD1D<{0,0,0,?}, "8">; |
| 265 | def VLD1d16 : VLD1D<{0,1,0,?}, "16">; |
| 266 | def VLD1d32 : VLD1D<{1,0,0,?}, "32">; |
| 267 | def VLD1d64 : VLD1D<{1,1,0,?}, "64">; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 268 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 269 | def VLD1q8 : VLD1Q<{0,0,?,?}, "8">; |
| 270 | def VLD1q16 : VLD1Q<{0,1,?,?}, "16">; |
| 271 | def VLD1q32 : VLD1Q<{1,0,?,?}, "32">; |
| 272 | def VLD1q64 : VLD1Q<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 273 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 274 | def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 275 | def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 276 | def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 277 | def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 278 | |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 279 | // ...with address register writeback: |
| 280 | class VLD1DWB<bits<4> op7_4, string Dt> |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 281 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 282 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u, |
| 283 | "vld1", Dt, "\\{$Vd\\}, $Rn$Rm", |
| 284 | "$Rn.addr = $wb", []> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 285 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 286 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 287 | } |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 288 | class VLD1QWB<bits<4> op7_4, string Dt> |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 289 | : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 290 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u, |
| 291 | "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm", |
| 292 | "$Rn.addr = $wb", []> { |
| 293 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 294 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 295 | } |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 296 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 297 | def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">; |
| 298 | def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">; |
| 299 | def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">; |
| 300 | def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 301 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 302 | def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">; |
| 303 | def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">; |
| 304 | def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">; |
| 305 | def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 306 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 307 | def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>; |
| 308 | def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>; |
| 309 | def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>; |
| 310 | def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 311 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 312 | // ...with 3 registers |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 313 | class VLD1D3<bits<4> op7_4, string Dt> |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 314 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 315 | (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt, |
| 316 | "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> { |
| 317 | let Rm = 0b1111; |
| 318 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 319 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 320 | } |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 321 | class VLD1D3WB<bits<4> op7_4, string Dt> |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 322 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 323 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt, |
| 324 | "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 325 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 326 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 327 | } |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 328 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 329 | def VLD1d8T : VLD1D3<{0,0,0,?}, "8">; |
| 330 | def VLD1d16T : VLD1D3<{0,1,0,?}, "16">; |
| 331 | def VLD1d32T : VLD1D3<{1,0,0,?}, "32">; |
| 332 | def VLD1d64T : VLD1D3<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 333 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 334 | def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">; |
| 335 | def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">; |
| 336 | def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">; |
| 337 | def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 338 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 339 | def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>; |
| 340 | def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 341 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 342 | // ...with 4 registers |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 343 | class VLD1D4<bits<4> op7_4, string Dt> |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 344 | : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 345 | (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt, |
| 346 | "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 347 | let Rm = 0b1111; |
| 348 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 349 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 350 | } |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 351 | class VLD1D4WB<bits<4> op7_4, string Dt> |
| 352 | : NLdSt<0,0b10,0b0010,op7_4, |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 353 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 354 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 355 | "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb", |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 356 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 357 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 358 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 359 | } |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 360 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 361 | def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">; |
| 362 | def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">; |
| 363 | def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">; |
| 364 | def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 365 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 366 | def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">; |
| 367 | def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">; |
| 368 | def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">; |
| 369 | def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 370 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 371 | def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>; |
| 372 | def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 373 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 374 | // VLD2 : Vector Load (multiple 2-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 375 | class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 376 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 377 | (ins addrmode6:$Rn), IIC_VLD2, |
| 378 | "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> { |
| 379 | let Rm = 0b1111; |
| 380 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 381 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 382 | } |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 383 | class VLD2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 384 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 385 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 386 | (ins addrmode6:$Rn), IIC_VLD2x2, |
| 387 | "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 388 | let Rm = 0b1111; |
| 389 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 390 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 391 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 392 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 393 | def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">; |
| 394 | def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">; |
| 395 | def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 396 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 397 | def VLD2q8 : VLD2Q<{0,0,?,?}, "8">; |
| 398 | def VLD2q16 : VLD2Q<{0,1,?,?}, "16">; |
| 399 | def VLD2q32 : VLD2Q<{1,0,?,?}, "32">; |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 400 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 401 | def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>; |
| 402 | def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>; |
| 403 | def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 404 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 405 | def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 406 | def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 407 | def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 408 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 409 | // ...with address register writeback: |
| 410 | class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 411 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 412 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u, |
| 413 | "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm", |
| 414 | "$Rn.addr = $wb", []> { |
| 415 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 416 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 417 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 418 | class VLD2QWB<bits<4> op7_4, string Dt> |
| 419 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 420 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 421 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u, |
| 422 | "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", |
| 423 | "$Rn.addr = $wb", []> { |
| 424 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 425 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 426 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 427 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 428 | def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">; |
| 429 | def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">; |
| 430 | def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 431 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 432 | def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">; |
| 433 | def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">; |
| 434 | def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 435 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 436 | def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
| 437 | def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
| 438 | def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 439 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 440 | def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
| 441 | def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
| 442 | def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 443 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 444 | // ...with double-spaced registers |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 445 | def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">; |
| 446 | def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">; |
| 447 | def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">; |
| 448 | def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">; |
| 449 | def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">; |
| 450 | def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">; |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 451 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 452 | // VLD3 : Vector Load (multiple 3-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 453 | class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 454 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 455 | (ins addrmode6:$Rn), IIC_VLD3, |
| 456 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> { |
| 457 | let Rm = 0b1111; |
| 458 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 459 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 460 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 461 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 462 | def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">; |
| 463 | def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">; |
| 464 | def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 465 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 466 | def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 467 | def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 468 | def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 469 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 470 | // ...with address register writeback: |
| 471 | class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 472 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 473 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 474 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u, |
| 475 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", |
| 476 | "$Rn.addr = $wb", []> { |
| 477 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 478 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 479 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 480 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 481 | def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">; |
| 482 | def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">; |
| 483 | def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 484 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 485 | def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 486 | def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 487 | def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 488 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 489 | // ...with double-spaced registers: |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 490 | def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">; |
| 491 | def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">; |
| 492 | def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">; |
| 493 | def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">; |
| 494 | def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">; |
| 495 | def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 496 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 497 | def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 498 | def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 499 | def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 500 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 501 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 502 | def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 503 | def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 504 | def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 505 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 506 | def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 507 | def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 508 | def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 509 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 510 | // VLD4 : Vector Load (multiple 4-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 511 | class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 512 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 513 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 514 | (ins addrmode6:$Rn), IIC_VLD4, |
| 515 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 516 | let Rm = 0b1111; |
| 517 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 518 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 519 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 520 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 521 | def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">; |
| 522 | def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">; |
| 523 | def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 524 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 525 | def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 526 | def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 527 | def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 528 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 529 | // ...with address register writeback: |
| 530 | class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 531 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 532 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 533 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 534 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", |
| 535 | "$Rn.addr = $wb", []> { |
| 536 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 537 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 538 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 539 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 540 | def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">; |
| 541 | def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">; |
| 542 | def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 543 | |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 544 | def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
| 545 | def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
| 546 | def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 547 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 548 | // ...with double-spaced registers: |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 549 | def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">; |
| 550 | def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">; |
| 551 | def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">; |
| 552 | def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">; |
| 553 | def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">; |
| 554 | def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 555 | |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 556 | def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 557 | def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 558 | def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 559 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 560 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 561 | def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 562 | def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 563 | def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 564 | |
| 565 | def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 566 | def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 567 | def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 568 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 569 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 570 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 571 | // Classes for VLD*LN pseudo-instructions with multi-register operands. |
| 572 | // These are expanded to real instructions after register allocation. |
| 573 | class VLDQLNPseudo<InstrItinClass itin> |
| 574 | : PseudoNLdSt<(outs QPR:$dst), |
| 575 | (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 576 | itin, "$src = $dst">; |
| 577 | class VLDQLNWBPseudo<InstrItinClass itin> |
| 578 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 579 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 580 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 581 | class VLDQQLNPseudo<InstrItinClass itin> |
| 582 | : PseudoNLdSt<(outs QQPR:$dst), |
| 583 | (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 584 | itin, "$src = $dst">; |
| 585 | class VLDQQLNWBPseudo<InstrItinClass itin> |
| 586 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
| 587 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 588 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 589 | class VLDQQQQLNPseudo<InstrItinClass itin> |
| 590 | : PseudoNLdSt<(outs QQQQPR:$dst), |
| 591 | (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 592 | itin, "$src = $dst">; |
| 593 | class VLDQQQQLNWBPseudo<InstrItinClass itin> |
| 594 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
| 595 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 596 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 597 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 598 | // VLD1LN : Vector Load (single element to one lane) |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 599 | class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 600 | PatFrag LoadOp> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 601 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 602 | (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane), |
| 603 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 604 | "$src = $Vd", |
| 605 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 606 | (i32 (LoadOp addrmode6:$Rn)), |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 607 | imm:$lane))]> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 608 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 609 | let DecoderMethod = "DecodeVLD1LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 610 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 611 | class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 612 | PatFrag LoadOp> |
| 613 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
| 614 | (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane), |
| 615 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
| 616 | "$src = $Vd", |
| 617 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
| 618 | (i32 (LoadOp addrmode6oneL32:$Rn)), |
| 619 | imm:$lane))]> { |
| 620 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 621 | let DecoderMethod = "DecodeVLD1LN"; |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 622 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 623 | class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> { |
| 624 | let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src), |
| 625 | (i32 (LoadOp addrmode6:$addr)), |
| 626 | imm:$lane))]; |
| 627 | } |
| 628 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 629 | def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> { |
| 630 | let Inst{7-5} = lane{2-0}; |
| 631 | } |
| 632 | def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> { |
| 633 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 634 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 635 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 636 | def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> { |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 637 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 638 | let Inst{5} = Rn{4}; |
| 639 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 640 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 641 | |
| 642 | def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>; |
| 643 | def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>; |
| 644 | def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>; |
| 645 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 646 | def : Pat<(vector_insert (v2f32 DPR:$src), |
| 647 | (f32 (load addrmode6:$addr)), imm:$lane), |
| 648 | (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>; |
| 649 | def : Pat<(vector_insert (v4f32 QPR:$src), |
| 650 | (f32 (load addrmode6:$addr)), imm:$lane), |
| 651 | (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>; |
| 652 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 653 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 654 | |
| 655 | // ...with address register writeback: |
| 656 | class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 657 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 658 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 659 | DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 660 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 661 | "$src = $Vd, $Rn.addr = $wb", []> { |
| 662 | let DecoderMethod = "DecodeVLD1LN"; |
| 663 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 664 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 665 | def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> { |
| 666 | let Inst{7-5} = lane{2-0}; |
| 667 | } |
| 668 | def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> { |
| 669 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 670 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 671 | } |
| 672 | def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> { |
| 673 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 674 | let Inst{5} = Rn{4}; |
| 675 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 676 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 677 | |
| 678 | def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 679 | def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 680 | def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 681 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 682 | // VLD2LN : Vector Load (single 2-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 683 | class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 684 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 685 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
| 686 | IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 687 | "$src1 = $Vd, $src2 = $dst2", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 688 | let Rm = 0b1111; |
| 689 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 690 | let DecoderMethod = "DecodeVLD2LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 691 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 692 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 693 | def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> { |
| 694 | let Inst{7-5} = lane{2-0}; |
| 695 | } |
| 696 | def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> { |
| 697 | let Inst{7-6} = lane{1-0}; |
| 698 | } |
| 699 | def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> { |
| 700 | let Inst{7} = lane{0}; |
| 701 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 702 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 703 | def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 704 | def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 705 | def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 706 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 707 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 708 | def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> { |
| 709 | let Inst{7-6} = lane{1-0}; |
| 710 | } |
| 711 | def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> { |
| 712 | let Inst{7} = lane{0}; |
| 713 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 714 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 715 | def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
| 716 | def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 717 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 718 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 719 | class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 720 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 721 | (ins addrmode6:$Rn, am6offset:$Rm, |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 722 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 723 | "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm", |
| 724 | "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> { |
| 725 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 726 | let DecoderMethod = "DecodeVLD2LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 727 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 728 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 729 | def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 730 | let Inst{7-5} = lane{2-0}; |
| 731 | } |
| 732 | def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 733 | let Inst{7-6} = lane{1-0}; |
| 734 | } |
| 735 | def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 736 | let Inst{7} = lane{0}; |
| 737 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 738 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 739 | def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 740 | def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 741 | def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 742 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 743 | def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 744 | let Inst{7-6} = lane{1-0}; |
| 745 | } |
| 746 | def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 747 | let Inst{7} = lane{0}; |
| 748 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 749 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 750 | def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
| 751 | def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 752 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 753 | // VLD3LN : Vector Load (single 3-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 754 | class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 755 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 756 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 757 | nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 758 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 759 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 760 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 761 | let DecoderMethod = "DecodeVLD3LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 762 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 763 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 764 | def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> { |
| 765 | let Inst{7-5} = lane{2-0}; |
| 766 | } |
| 767 | def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> { |
| 768 | let Inst{7-6} = lane{1-0}; |
| 769 | } |
| 770 | def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> { |
| 771 | let Inst{7} = lane{0}; |
| 772 | } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 773 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 774 | def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 775 | def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 776 | def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 777 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 778 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 779 | def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> { |
| 780 | let Inst{7-6} = lane{1-0}; |
| 781 | } |
| 782 | def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> { |
| 783 | let Inst{7} = lane{0}; |
| 784 | } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 785 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 786 | def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
| 787 | def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 788 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 789 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 790 | class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 791 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 792 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 793 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 794 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 795 | IIC_VLD3lnu, "vld3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 796 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm", |
| 797 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 798 | []> { |
| 799 | let DecoderMethod = "DecodeVLD3LN"; |
| 800 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 801 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 802 | def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 803 | let Inst{7-5} = lane{2-0}; |
| 804 | } |
| 805 | def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 806 | let Inst{7-6} = lane{1-0}; |
| 807 | } |
| 808 | def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> { |
| 809 | let Inst{7} = lane{0}; |
| 810 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 811 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 812 | def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 813 | def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 814 | def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 815 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 816 | def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 817 | let Inst{7-6} = lane{1-0}; |
| 818 | } |
| 819 | def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> { |
| 820 | let Inst{7} = lane{0}; |
| 821 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 822 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 823 | def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
| 824 | def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 825 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 826 | // VLD4LN : Vector Load (single 4-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 827 | class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 828 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 829 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 830 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 831 | nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 832 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 833 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 834 | let Rm = 0b1111; |
| 835 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 836 | let DecoderMethod = "DecodeVLD4LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 837 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 838 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 839 | def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> { |
| 840 | let Inst{7-5} = lane{2-0}; |
| 841 | } |
| 842 | def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> { |
| 843 | let Inst{7-6} = lane{1-0}; |
| 844 | } |
| 845 | def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> { |
| 846 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 847 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 848 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 849 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 850 | def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 851 | def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 852 | def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 853 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 854 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 855 | def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> { |
| 856 | let Inst{7-6} = lane{1-0}; |
| 857 | } |
| 858 | def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> { |
| 859 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 860 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 861 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 862 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 863 | def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
| 864 | def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 865 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 866 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 867 | class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 868 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 869 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 870 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 871 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 872 | IIC_VLD4lnu, "vld4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 873 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm", |
| 874 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 875 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 876 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 877 | let DecoderMethod = "DecodeVLD4LN" ; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 878 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 879 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 880 | def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 881 | let Inst{7-5} = lane{2-0}; |
| 882 | } |
| 883 | def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 884 | let Inst{7-6} = lane{1-0}; |
| 885 | } |
| 886 | def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> { |
| 887 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 888 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 889 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 890 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 891 | def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 892 | def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 893 | def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 894 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 895 | def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 896 | let Inst{7-6} = lane{1-0}; |
| 897 | } |
| 898 | def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> { |
| 899 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 900 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 901 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 902 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 903 | def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
| 904 | def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 905 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 906 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 907 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 908 | // VLD1DUP : Vector Load (single element to all lanes) |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 909 | class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp> |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 910 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn), |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 911 | IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "", |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 912 | [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 913 | let Rm = 0b1111; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 914 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 915 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 916 | } |
| 917 | class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> { |
| 918 | let Pattern = [(set QPR:$dst, |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 919 | (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))]; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 920 | } |
| 921 | |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 922 | def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>; |
| 923 | def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>; |
| 924 | def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 925 | |
| 926 | def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>; |
| 927 | def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>; |
| 928 | def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>; |
| 929 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 930 | def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))), |
| 931 | (VLD1DUPd32 addrmode6:$addr)>; |
| 932 | def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))), |
| 933 | (VLD1DUPq32Pseudo addrmode6:$addr)>; |
| 934 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 935 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 936 | |
Bob Wilson | 20d5515 | 2010-12-10 22:13:24 +0000 | [diff] [blame] | 937 | class VLD1QDUP<bits<4> op7_4, string Dt> |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 938 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 939 | (ins addrmode6dup:$Rn), IIC_VLD1dup, |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 940 | "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> { |
| 941 | let Rm = 0b1111; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 942 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 943 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 944 | } |
| 945 | |
Bob Wilson | 20d5515 | 2010-12-10 22:13:24 +0000 | [diff] [blame] | 946 | def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">; |
| 947 | def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">; |
| 948 | def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 949 | |
| 950 | // ...with address register writeback: |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 951 | class VLD1DUPWB<bits<4> op7_4, string Dt> |
| 952 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 953 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu, |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 954 | "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 955 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 956 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 957 | } |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 958 | class VLD1QDUPWB<bits<4> op7_4, string Dt> |
| 959 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 960 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu, |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 961 | "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 962 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 963 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 964 | } |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 965 | |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 966 | def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">; |
| 967 | def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">; |
| 968 | def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 969 | |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 970 | def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">; |
| 971 | def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">; |
| 972 | def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 973 | |
| 974 | def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>; |
| 975 | def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>; |
| 976 | def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>; |
| 977 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 978 | // VLD2DUP : Vector Load (single 2-element structure to all lanes) |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 979 | class VLD2DUP<bits<4> op7_4, string Dt> |
| 980 | : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 981 | (ins addrmode6dup:$Rn), IIC_VLD2dup, |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 982 | "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> { |
| 983 | let Rm = 0b1111; |
| 984 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 985 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 986 | } |
| 987 | |
| 988 | def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">; |
| 989 | def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">; |
| 990 | def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">; |
| 991 | |
| 992 | def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 993 | def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 994 | def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 995 | |
| 996 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 997 | def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">; |
| 998 | def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">; |
| 999 | def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1000 | |
| 1001 | // ...with address register writeback: |
| 1002 | class VLD2DUPWB<bits<4> op7_4, string Dt> |
| 1003 | : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1004 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu, |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1005 | "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 1006 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1007 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1008 | } |
| 1009 | |
| 1010 | def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">; |
| 1011 | def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">; |
| 1012 | def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">; |
| 1013 | |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1014 | def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">; |
| 1015 | def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">; |
| 1016 | def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1017 | |
| 1018 | def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1019 | def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1020 | def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1021 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1022 | // VLD3DUP : Vector Load (single 3-element structure to all lanes) |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1023 | class VLD3DUP<bits<4> op7_4, string Dt> |
| 1024 | : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1025 | (ins addrmode6dup:$Rn), IIC_VLD3dup, |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1026 | "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> { |
| 1027 | let Rm = 0b1111; |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 1028 | let Inst{4} = 0; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1029 | let DecoderMethod = "DecodeVLD3DupInstruction"; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1030 | } |
| 1031 | |
| 1032 | def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">; |
| 1033 | def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">; |
| 1034 | def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">; |
| 1035 | |
| 1036 | def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1037 | def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1038 | def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1039 | |
| 1040 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1041 | def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">; |
| 1042 | def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">; |
| 1043 | def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1044 | |
| 1045 | // ...with address register writeback: |
| 1046 | class VLD3DUPWB<bits<4> op7_4, string Dt> |
| 1047 | : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1048 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu, |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1049 | "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm", |
| 1050 | "$Rn.addr = $wb", []> { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 1051 | let Inst{4} = 0; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1052 | let DecoderMethod = "DecodeVLD3DupInstruction"; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1053 | } |
| 1054 | |
| 1055 | def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">; |
| 1056 | def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">; |
| 1057 | def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">; |
| 1058 | |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1059 | def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">; |
| 1060 | def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">; |
| 1061 | def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1062 | |
| 1063 | def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1064 | def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1065 | def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1066 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1067 | // VLD4DUP : Vector Load (single 4-element structure to all lanes) |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1068 | class VLD4DUP<bits<4> op7_4, string Dt> |
| 1069 | : NLdSt<1, 0b10, 0b1111, op7_4, |
| 1070 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1071 | (ins addrmode6dup:$Rn), IIC_VLD4dup, |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1072 | "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> { |
| 1073 | let Rm = 0b1111; |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1074 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1075 | let DecoderMethod = "DecodeVLD4DupInstruction"; |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1076 | } |
| 1077 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1078 | def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">; |
| 1079 | def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">; |
| 1080 | def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1081 | |
| 1082 | def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1083 | def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1084 | def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1085 | |
| 1086 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1087 | def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">; |
| 1088 | def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">; |
| 1089 | def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1090 | |
| 1091 | // ...with address register writeback: |
| 1092 | class VLD4DUPWB<bits<4> op7_4, string Dt> |
| 1093 | : NLdSt<1, 0b10, 0b1111, op7_4, |
| 1094 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1095 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu, |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1096 | "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm", |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1097 | "$Rn.addr = $wb", []> { |
| 1098 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1099 | let DecoderMethod = "DecodeVLD4DupInstruction"; |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1100 | } |
| 1101 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1102 | def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">; |
| 1103 | def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">; |
| 1104 | def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; } |
| 1105 | |
| 1106 | def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">; |
| 1107 | def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">; |
| 1108 | def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1109 | |
| 1110 | def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1111 | def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1112 | def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1113 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1114 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Bob Wilson | dbd3c0e | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 1115 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1116 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1117 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1118 | // Classes for VST* pseudo-instructions with multi-register operands. |
| 1119 | // These are expanded to real instructions after register allocation. |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1120 | class VSTQPseudo<InstrItinClass itin> |
| 1121 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">; |
| 1122 | class VSTQWBPseudo<InstrItinClass itin> |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1123 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1124 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin, |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1125 | "$addr.addr = $wb">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1126 | class VSTQQPseudo<InstrItinClass itin> |
| 1127 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">; |
| 1128 | class VSTQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1129 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1130 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1131 | "$addr.addr = $wb">; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1132 | class VSTQQQQPseudo<InstrItinClass itin> |
| 1133 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1134 | class VSTQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1135 | : PseudoNLdSt<(outs GPR:$wb), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1136 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1137 | "$addr.addr = $wb">; |
| 1138 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1139 | // VST1 : Vector Store (multiple single elements) |
| 1140 | class VST1D<bits<4> op7_4, string Dt> |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 1141 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd), |
| 1142 | IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1143 | let Rm = 0b1111; |
| 1144 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1145 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1146 | } |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1147 | class VST1Q<bits<4> op7_4, string Dt> |
| 1148 | : NLdSt<0,0b00,0b1010,op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1149 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2, |
| 1150 | "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> { |
| 1151 | let Rm = 0b1111; |
| 1152 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1153 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1154 | } |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1155 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1156 | def VST1d8 : VST1D<{0,0,0,?}, "8">; |
| 1157 | def VST1d16 : VST1D<{0,1,0,?}, "16">; |
| 1158 | def VST1d32 : VST1D<{1,0,0,?}, "32">; |
| 1159 | def VST1d64 : VST1D<{1,1,0,?}, "64">; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1160 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1161 | def VST1q8 : VST1Q<{0,0,?,?}, "8">; |
| 1162 | def VST1q16 : VST1Q<{0,1,?,?}, "16">; |
| 1163 | def VST1q32 : VST1Q<{1,0,?,?}, "32">; |
| 1164 | def VST1q64 : VST1Q<{1,1,?,?}, "64">; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1165 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1166 | def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1167 | def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1168 | def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1169 | def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1170 | |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1171 | // ...with address register writeback: |
| 1172 | class VST1DWB<bits<4> op7_4, string Dt> |
| 1173 | : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1174 | (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u, |
| 1175 | "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 1176 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1177 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1178 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1179 | class VST1QWB<bits<4> op7_4, string Dt> |
| 1180 | : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1181 | (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2), |
| 1182 | IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm", |
| 1183 | "$Rn.addr = $wb", []> { |
| 1184 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1185 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1186 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1187 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1188 | def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">; |
| 1189 | def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">; |
| 1190 | def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">; |
| 1191 | def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1192 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1193 | def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">; |
| 1194 | def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">; |
| 1195 | def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">; |
| 1196 | def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1197 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1198 | def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>; |
| 1199 | def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>; |
| 1200 | def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>; |
| 1201 | def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1202 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 1203 | // ...with 3 registers |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 1204 | class VST1D3<bits<4> op7_4, string Dt> |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 1205 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1206 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), |
| 1207 | IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> { |
| 1208 | let Rm = 0b1111; |
| 1209 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1210 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1211 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1212 | class VST1D3WB<bits<4> op7_4, string Dt> |
| 1213 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1214 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1215 | DPR:$Vd, DPR:$src2, DPR:$src3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1216 | IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm", |
| 1217 | "$Rn.addr = $wb", []> { |
| 1218 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1219 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1220 | } |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1221 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1222 | def VST1d8T : VST1D3<{0,0,0,?}, "8">; |
| 1223 | def VST1d16T : VST1D3<{0,1,0,?}, "16">; |
| 1224 | def VST1d32T : VST1D3<{1,0,0,?}, "32">; |
| 1225 | def VST1d64T : VST1D3<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1226 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1227 | def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">; |
| 1228 | def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">; |
| 1229 | def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">; |
| 1230 | def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1231 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1232 | def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>; |
| 1233 | def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1234 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 1235 | // ...with 4 registers |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1236 | class VST1D4<bits<4> op7_4, string Dt> |
| 1237 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1238 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 1239 | IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "", |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1240 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1241 | let Rm = 0b1111; |
| 1242 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1243 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1244 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1245 | class VST1D4WB<bits<4> op7_4, string Dt> |
| 1246 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1247 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1248 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1249 | "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 1250 | "$Rn.addr = $wb", []> { |
| 1251 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1252 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1253 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1254 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1255 | def VST1d8Q : VST1D4<{0,0,?,?}, "8">; |
| 1256 | def VST1d16Q : VST1D4<{0,1,?,?}, "16">; |
| 1257 | def VST1d32Q : VST1D4<{1,0,?,?}, "32">; |
| 1258 | def VST1d64Q : VST1D4<{1,1,?,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1259 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1260 | def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">; |
| 1261 | def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">; |
| 1262 | def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">; |
| 1263 | def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 1264 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1265 | def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>; |
| 1266 | def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>; |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 1267 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1268 | // VST2 : Vector Store (multiple 2-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1269 | class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1270 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1271 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), |
| 1272 | IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> { |
| 1273 | let Rm = 0b1111; |
| 1274 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1275 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1276 | } |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 1277 | class VST2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1278 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1279 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 1280 | IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1281 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1282 | let Rm = 0b1111; |
| 1283 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1284 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1285 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1286 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1287 | def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">; |
| 1288 | def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">; |
| 1289 | def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1290 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1291 | def VST2q8 : VST2Q<{0,0,?,?}, "8">; |
| 1292 | def VST2q16 : VST2Q<{0,1,?,?}, "16">; |
| 1293 | def VST2q32 : VST2Q<{1,0,?,?}, "32">; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1294 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1295 | def VST2d8Pseudo : VSTQPseudo<IIC_VST2>; |
| 1296 | def VST2d16Pseudo : VSTQPseudo<IIC_VST2>; |
| 1297 | def VST2d32Pseudo : VSTQPseudo<IIC_VST2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1298 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1299 | def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 1300 | def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 1301 | def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1302 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1303 | // ...with address register writeback: |
| 1304 | class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1305 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1306 | (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2), |
| 1307 | IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm", |
| 1308 | "$Rn.addr = $wb", []> { |
| 1309 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1310 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1311 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1312 | class VST2QWB<bits<4> op7_4, string Dt> |
| 1313 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1314 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1315 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1316 | "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 1317 | "$Rn.addr = $wb", []> { |
| 1318 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1319 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1320 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1321 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1322 | def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">; |
| 1323 | def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">; |
| 1324 | def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1325 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1326 | def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">; |
| 1327 | def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">; |
| 1328 | def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1329 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1330 | def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
| 1331 | def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
| 1332 | def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1333 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1334 | def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
| 1335 | def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
| 1336 | def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1337 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 1338 | // ...with double-spaced registers |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1339 | def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">; |
| 1340 | def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">; |
| 1341 | def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">; |
| 1342 | def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">; |
| 1343 | def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">; |
| 1344 | def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">; |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 1345 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1346 | // VST3 : Vector Store (multiple 3-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1347 | class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1348 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1349 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3, |
| 1350 | "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> { |
| 1351 | let Rm = 0b1111; |
| 1352 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1353 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1354 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1355 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1356 | def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">; |
| 1357 | def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">; |
| 1358 | def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1359 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1360 | def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1361 | def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1362 | def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1363 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1364 | // ...with address register writeback: |
| 1365 | class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1366 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1367 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1368 | DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1369 | "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm", |
| 1370 | "$Rn.addr = $wb", []> { |
| 1371 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1372 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1373 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1374 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1375 | def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">; |
| 1376 | def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">; |
| 1377 | def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1378 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1379 | def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1380 | def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1381 | def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1382 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1383 | // ...with double-spaced registers: |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1384 | def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">; |
| 1385 | def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">; |
| 1386 | def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">; |
| 1387 | def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">; |
| 1388 | def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">; |
| 1389 | def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1390 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1391 | def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1392 | def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1393 | def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1394 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1395 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1396 | def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1397 | def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1398 | def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1399 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1400 | def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1401 | def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1402 | def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1403 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1404 | // VST4 : Vector Store (multiple 4-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1405 | class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1406 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1407 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 1408 | IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1409 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1410 | let Rm = 0b1111; |
| 1411 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1412 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1413 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1414 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1415 | def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">; |
| 1416 | def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">; |
| 1417 | def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1418 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1419 | def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1420 | def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1421 | def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1422 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1423 | // ...with address register writeback: |
| 1424 | class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1425 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1426 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1427 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1428 | "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 1429 | "$Rn.addr = $wb", []> { |
| 1430 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1431 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1432 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1433 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1434 | def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">; |
| 1435 | def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">; |
| 1436 | def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1437 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1438 | def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1439 | def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1440 | def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1441 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1442 | // ...with double-spaced registers: |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1443 | def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">; |
| 1444 | def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">; |
| 1445 | def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">; |
| 1446 | def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">; |
| 1447 | def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">; |
| 1448 | def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1449 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1450 | def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1451 | def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1452 | def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1453 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1454 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1455 | def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1456 | def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1457 | def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1458 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1459 | def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1460 | def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1461 | def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1462 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1463 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
| 1464 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1465 | // Classes for VST*LN pseudo-instructions with multi-register operands. |
| 1466 | // These are expanded to real instructions after register allocation. |
| 1467 | class VSTQLNPseudo<InstrItinClass itin> |
| 1468 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 1469 | itin, "">; |
| 1470 | class VSTQLNWBPseudo<InstrItinClass itin> |
| 1471 | : PseudoNLdSt<(outs GPR:$wb), |
| 1472 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 1473 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1474 | class VSTQQLNPseudo<InstrItinClass itin> |
| 1475 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 1476 | itin, "">; |
| 1477 | class VSTQQLNWBPseudo<InstrItinClass itin> |
| 1478 | : PseudoNLdSt<(outs GPR:$wb), |
| 1479 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 1480 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1481 | class VSTQQQQLNPseudo<InstrItinClass itin> |
| 1482 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 1483 | itin, "">; |
| 1484 | class VSTQQQQLNWBPseudo<InstrItinClass itin> |
| 1485 | : PseudoNLdSt<(outs GPR:$wb), |
| 1486 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 1487 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1488 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1489 | // VST1LN : Vector Store (single element from one lane) |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1490 | class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1491 | PatFrag StoreOp, SDNode ExtractOp> |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1492 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1493 | (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane), |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1494 | IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", |
| 1495 | [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1496 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1497 | let DecoderMethod = "DecodeVST1LN"; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1498 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1499 | class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1500 | PatFrag StoreOp, SDNode ExtractOp> |
| 1501 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
| 1502 | (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane), |
| 1503 | IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 1504 | [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{ |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1505 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1506 | let DecoderMethod = "DecodeVST1LN"; |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1507 | } |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1508 | class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp> |
| 1509 | : VSTQLNPseudo<IIC_VST1ln> { |
| 1510 | let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane), |
| 1511 | addrmode6:$addr)]; |
| 1512 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1513 | |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1514 | def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8, |
| 1515 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1516 | let Inst{7-5} = lane{2-0}; |
| 1517 | } |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1518 | def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16, |
| 1519 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1520 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1521 | let Inst{4} = Rn{5}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1522 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1523 | |
| 1524 | def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1525 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1526 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1527 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1528 | |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1529 | def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>; |
| 1530 | def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>; |
| 1531 | def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>; |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1532 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 1533 | def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr), |
| 1534 | (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>; |
| 1535 | def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr), |
| 1536 | (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>; |
| 1537 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1538 | // ...with address register writeback: |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1539 | class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1540 | PatFrag StoreOp, SDNode ExtractOp> |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1541 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1542 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1543 | DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1544 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1545 | "$Rn.addr = $wb", |
| 1546 | [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1547 | addrmode6:$Rn, am6offset:$Rm))]> { |
| 1548 | let DecoderMethod = "DecodeVST1LN"; |
| 1549 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1550 | class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp> |
| 1551 | : VSTQLNWBPseudo<IIC_VST1lnu> { |
| 1552 | let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane), |
| 1553 | addrmode6:$addr, am6offset:$offset))]; |
| 1554 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1555 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1556 | def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8, |
| 1557 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1558 | let Inst{7-5} = lane{2-0}; |
| 1559 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1560 | def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16, |
| 1561 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1562 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1563 | let Inst{4} = Rn{5}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1564 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1565 | def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store, |
| 1566 | extractelt> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1567 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1568 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1569 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1570 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1571 | def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>; |
| 1572 | def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>; |
| 1573 | def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>; |
| 1574 | |
| 1575 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 1576 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1577 | // VST2LN : Vector Store (single 2-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1578 | class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1579 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1580 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane), |
| 1581 | IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1582 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1583 | let Rm = 0b1111; |
| 1584 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1585 | let DecoderMethod = "DecodeVST2LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1586 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1587 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1588 | def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> { |
| 1589 | let Inst{7-5} = lane{2-0}; |
| 1590 | } |
| 1591 | def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> { |
| 1592 | let Inst{7-6} = lane{1-0}; |
| 1593 | } |
| 1594 | def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> { |
| 1595 | let Inst{7} = lane{0}; |
| 1596 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1597 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1598 | def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 1599 | def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 1600 | def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1601 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1602 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1603 | def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> { |
| 1604 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1605 | let Inst{4} = Rn{4}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1606 | } |
| 1607 | def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> { |
| 1608 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1609 | let Inst{4} = Rn{4}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1610 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1611 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1612 | def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
| 1613 | def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1614 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1615 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1616 | class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1617 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1618 | (ins addrmode6:$addr, am6offset:$offset, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1619 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1620 | "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1621 | "$addr.addr = $wb", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1622 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1623 | let DecoderMethod = "DecodeVST2LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1624 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1625 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1626 | def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 1627 | let Inst{7-5} = lane{2-0}; |
| 1628 | } |
| 1629 | def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 1630 | let Inst{7-6} = lane{1-0}; |
| 1631 | } |
| 1632 | def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 1633 | let Inst{7} = lane{0}; |
| 1634 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1635 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1636 | def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 1637 | def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 1638 | def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1639 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1640 | def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 1641 | let Inst{7-6} = lane{1-0}; |
| 1642 | } |
| 1643 | def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 1644 | let Inst{7} = lane{0}; |
| 1645 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1646 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1647 | def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
| 1648 | def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1649 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1650 | // VST3LN : Vector Store (single 3-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1651 | class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1652 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1653 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1654 | nohash_imm:$lane), IIC_VST3ln, "vst3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1655 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> { |
| 1656 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1657 | let DecoderMethod = "DecodeVST3LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1658 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1659 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1660 | def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> { |
| 1661 | let Inst{7-5} = lane{2-0}; |
| 1662 | } |
| 1663 | def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> { |
| 1664 | let Inst{7-6} = lane{1-0}; |
| 1665 | } |
| 1666 | def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> { |
| 1667 | let Inst{7} = lane{0}; |
| 1668 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 1669 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1670 | def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 1671 | def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 1672 | def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1673 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1674 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1675 | def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> { |
| 1676 | let Inst{7-6} = lane{1-0}; |
| 1677 | } |
| 1678 | def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> { |
| 1679 | let Inst{7} = lane{0}; |
| 1680 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 1681 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1682 | def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
| 1683 | def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1684 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1685 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1686 | class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1687 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1688 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1689 | DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1690 | IIC_VST3lnu, "vst3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1691 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1692 | "$Rn.addr = $wb", []> { |
| 1693 | let DecoderMethod = "DecodeVST3LN"; |
| 1694 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1695 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1696 | def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 1697 | let Inst{7-5} = lane{2-0}; |
| 1698 | } |
| 1699 | def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 1700 | let Inst{7-6} = lane{1-0}; |
| 1701 | } |
| 1702 | def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> { |
| 1703 | let Inst{7} = lane{0}; |
| 1704 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1705 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1706 | def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 1707 | def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 1708 | def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1709 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1710 | def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 1711 | let Inst{7-6} = lane{1-0}; |
| 1712 | } |
| 1713 | def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> { |
| 1714 | let Inst{7} = lane{0}; |
| 1715 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1716 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1717 | def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
| 1718 | def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1719 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1720 | // VST4LN : Vector Store (single 4-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1721 | class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1722 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1723 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1724 | nohash_imm:$lane), IIC_VST4ln, "vst4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1725 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1726 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1727 | let Rm = 0b1111; |
| 1728 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1729 | let DecoderMethod = "DecodeVST4LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1730 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1731 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1732 | def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> { |
| 1733 | let Inst{7-5} = lane{2-0}; |
| 1734 | } |
| 1735 | def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> { |
| 1736 | let Inst{7-6} = lane{1-0}; |
| 1737 | } |
| 1738 | def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> { |
| 1739 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1740 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1741 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1742 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1743 | def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 1744 | def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 1745 | def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1746 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1747 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1748 | def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> { |
| 1749 | let Inst{7-6} = lane{1-0}; |
| 1750 | } |
| 1751 | def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> { |
| 1752 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1753 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1754 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1755 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1756 | def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
| 1757 | def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1758 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1759 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1760 | class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1761 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1762 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1763 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1764 | IIC_VST4lnu, "vst4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1765 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm", |
| 1766 | "$Rn.addr = $wb", []> { |
| 1767 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1768 | let DecoderMethod = "DecodeVST4LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1769 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1770 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1771 | def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 1772 | let Inst{7-5} = lane{2-0}; |
| 1773 | } |
| 1774 | def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 1775 | let Inst{7-6} = lane{1-0}; |
| 1776 | } |
| 1777 | def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> { |
| 1778 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1779 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1780 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1781 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1782 | def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 1783 | def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 1784 | def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1785 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1786 | def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 1787 | let Inst{7-6} = lane{1-0}; |
| 1788 | } |
| 1789 | def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> { |
| 1790 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1791 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1792 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1793 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1794 | def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
| 1795 | def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1796 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1797 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1798 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1799 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1800 | //===----------------------------------------------------------------------===// |
| 1801 | // NEON pattern fragments |
| 1802 | //===----------------------------------------------------------------------===// |
| 1803 | |
| 1804 | // Extract D sub-registers of Q registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1805 | def DSubReg_i8_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1806 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1807 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1808 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1809 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1810 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1811 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1812 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1813 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1814 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1815 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1816 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1817 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1818 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1819 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1820 | }]>; |
| 1821 | |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 1822 | // Extract S sub-registers of Q/D registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1823 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1824 | assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering"); |
| 1825 | return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32); |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1826 | }]>; |
| 1827 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1828 | // Translate lane numbers from Q registers to D subregs. |
| 1829 | def SubReg_i8_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1830 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1831 | }]>; |
| 1832 | def SubReg_i16_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1833 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1834 | }]>; |
| 1835 | def SubReg_i32_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1836 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1837 | }]>; |
| 1838 | |
| 1839 | //===----------------------------------------------------------------------===// |
| 1840 | // Instruction Classes |
| 1841 | //===----------------------------------------------------------------------===// |
| 1842 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 1843 | // Basic 2-register operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1844 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1845 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 1846 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1847 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 1848 | (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "", |
| 1849 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1850 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1851 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 1852 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1853 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 1854 | (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "", |
| 1855 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1856 | |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 1857 | // Basic 2-register intrinsics, both double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1858 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1859 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1860 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1861 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1862 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 1863 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 1864 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1865 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1866 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1867 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1868 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1869 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 1870 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 1871 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1872 | |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 1873 | // Narrow 2-register operations. |
| 1874 | class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1875 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 1876 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1877 | ValueType TyD, ValueType TyQ, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1878 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd), |
| 1879 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 1880 | [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>; |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 1881 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1882 | // Narrow 2-register intrinsics. |
| 1883 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1884 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1885 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1886 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1887 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd), |
| 1888 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 1889 | [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1890 | |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 1891 | // Long 2-register operations (currently only used for VMOVL). |
| 1892 | class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1893 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 1894 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1895 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1896 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd), |
| 1897 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 1898 | [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1899 | |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 1900 | // Long 2-register intrinsics. |
| 1901 | class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1902 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 1903 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1904 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
| 1905 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd), |
| 1906 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 1907 | [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>; |
| 1908 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1909 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1910 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1911 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 1912 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1913 | OpcodeStr, Dt, "$Vd, $Vm", |
| 1914 | "$src1 = $Vd, $src2 = $Vm", []>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1915 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1916 | InstrItinClass itin, string OpcodeStr, string Dt> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1917 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm), |
| 1918 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm", |
| 1919 | "$src1 = $Vd, $src2 = $Vm", []>; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1920 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 1921 | // Basic 3-register operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1922 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1923 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1924 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1925 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 1926 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 1927 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 1928 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1929 | let isCommutable = Commutable; |
| 1930 | } |
| 1931 | // Same as N3VD but no data type. |
| 1932 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1933 | InstrItinClass itin, string OpcodeStr, |
| 1934 | ValueType ResTy, ValueType OpTy, |
| 1935 | SDNode OpNode, bit Commutable> |
| 1936 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, |
Jim Grosbach | efaeb41 | 2010-11-19 22:36:02 +0000 | [diff] [blame] | 1937 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 1938 | OpcodeStr, "$Vd, $Vn, $Vm", "", |
| 1939 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1940 | let isCommutable = Commutable; |
| 1941 | } |
Johnny Chen | 897dd0c | 2010-03-27 01:03:13 +0000 | [diff] [blame] | 1942 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 1943 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1944 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1945 | ValueType Ty, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1946 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 970f787 | 2011-10-18 18:01:52 +0000 | [diff] [blame] | 1947 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 1948 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1949 | [(set (Ty DPR:$Vd), |
| 1950 | (Ty (ShOp (Ty DPR:$Vn), |
| 1951 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1952 | let isCommutable = 0; |
| 1953 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 1954 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1955 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1956 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 970f787 | 2011-10-18 18:01:52 +0000 | [diff] [blame] | 1957 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 1958 | NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1959 | [(set (Ty DPR:$Vd), |
| 1960 | (Ty (ShOp (Ty DPR:$Vn), |
| 1961 | (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1962 | let isCommutable = 0; |
| 1963 | } |
| 1964 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1965 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1966 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1967 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1968 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1969 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 1970 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 1971 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1972 | let isCommutable = Commutable; |
| 1973 | } |
| 1974 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1975 | InstrItinClass itin, string OpcodeStr, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1976 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1977 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1978 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 1979 | OpcodeStr, "$Vd, $Vn, $Vm", "", |
| 1980 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1981 | let isCommutable = Commutable; |
| 1982 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 1983 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1984 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1985 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1986 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 1987 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 1988 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 1989 | [(set (ResTy QPR:$Vd), |
| 1990 | (ResTy (ShOp (ResTy QPR:$Vn), |
| 1991 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1992 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1993 | let isCommutable = 0; |
| 1994 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1995 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1996 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1997 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 1998 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 1999 | NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2000 | [(set (ResTy QPR:$Vd), |
| 2001 | (ResTy (ShOp (ResTy QPR:$Vn), |
| 2002 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2003 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2004 | let isCommutable = 0; |
| 2005 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2006 | |
| 2007 | // Basic 3-register intrinsics, both double- and quad-register. |
| 2008 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2009 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2010 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2011 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2012 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin, |
| 2013 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2014 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2015 | let isCommutable = Commutable; |
| 2016 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2017 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2018 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2019 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 0a03740 | 2011-10-18 18:12:09 +0000 | [diff] [blame] | 2020 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2021 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2022 | [(set (Ty DPR:$Vd), |
| 2023 | (Ty (IntOp (Ty DPR:$Vn), |
| 2024 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2025 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2026 | let isCommutable = 0; |
| 2027 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2028 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2029 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2030 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 0a03740 | 2011-10-18 18:12:09 +0000 | [diff] [blame] | 2031 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2032 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2033 | [(set (Ty DPR:$Vd), |
| 2034 | (Ty (IntOp (Ty DPR:$Vn), |
| 2035 | (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2036 | let isCommutable = 0; |
| 2037 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2038 | class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2039 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2040 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2041 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 2042 | (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin, |
| 2043 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 2044 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> { |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2045 | let isCommutable = 0; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2046 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2047 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2048 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2049 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2050 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2051 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2052 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin, |
| 2053 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2054 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2055 | let isCommutable = Commutable; |
| 2056 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2057 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2058 | string OpcodeStr, string Dt, |
| 2059 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2060 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2061 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2062 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2063 | [(set (ResTy QPR:$Vd), |
| 2064 | (ResTy (IntOp (ResTy QPR:$Vn), |
| 2065 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2066 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2067 | let isCommutable = 0; |
| 2068 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2069 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2070 | string OpcodeStr, string Dt, |
| 2071 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2072 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2073 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2074 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2075 | [(set (ResTy QPR:$Vd), |
| 2076 | (ResTy (IntOp (ResTy QPR:$Vn), |
| 2077 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2078 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2079 | let isCommutable = 0; |
| 2080 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2081 | class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2082 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2083 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2084 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
| 2085 | (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin, |
| 2086 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 2087 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> { |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2088 | let isCommutable = 0; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2089 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2090 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2091 | // Multiply-Add/Sub operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2092 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2093 | InstrItinClass itin, string OpcodeStr, string Dt, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2094 | ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2095 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2096 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2097 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2098 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 2099 | (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>; |
| 2100 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2101 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2102 | string OpcodeStr, string Dt, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2103 | ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2104 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2105 | (outs DPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2106 | (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2107 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2108 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2109 | [(set (Ty DPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2110 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2111 | (Ty (MulOp DPR:$Vn, |
| 2112 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2113 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2114 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2115 | string OpcodeStr, string Dt, |
| 2116 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2117 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2118 | (outs DPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2119 | (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2120 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2121 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2122 | [(set (Ty DPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2123 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2124 | (Ty (MulOp DPR:$Vn, |
| 2125 | (Ty (NEONvduplane (Ty DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2126 | imm:$lane)))))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2127 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2128 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2129 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2130 | SDPatternOperator MulOp, SDPatternOperator OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2131 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2132 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2133 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2134 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 2135 | (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2136 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2137 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2138 | SDPatternOperator MulOp, SDPatternOperator ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2139 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2140 | (outs QPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2141 | (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2142 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2143 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2144 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2145 | (ResTy (ShOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2146 | (ResTy (MulOp QPR:$Vn, |
| 2147 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2148 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2149 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2150 | string OpcodeStr, string Dt, |
| 2151 | ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2152 | SDNode MulOp, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2153 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2154 | (outs QPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2155 | (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2156 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2157 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2158 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2159 | (ResTy (ShOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2160 | (ResTy (MulOp QPR:$Vn, |
| 2161 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2162 | imm:$lane)))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2163 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2164 | // Neon Intrinsic-Op instructions (VABA): double- and quad-register. |
| 2165 | class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2166 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2167 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 2168 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 410aebc | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 2169 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2170 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2171 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 2172 | (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>; |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2173 | class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2174 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2175 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 2176 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 410aebc | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 2177 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2178 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2179 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 2180 | (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>; |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2181 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2182 | // Neon 3-argument intrinsics, both double- and quad-register. |
| 2183 | // The destination register is also used as the first source operand register. |
| 2184 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2185 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2186 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2187 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2188 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2189 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2190 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1), |
| 2191 | (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2192 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2193 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2194 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2195 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2196 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2197 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2198 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1), |
| 2199 | (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2200 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2201 | // Long Multiply-Add/Sub operations. |
| 2202 | class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2203 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2204 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 2205 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9220584 | 2010-10-22 19:05:25 +0000 | [diff] [blame] | 2206 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2207 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2208 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 2209 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2210 | (TyD DPR:$Vm)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2211 | class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2212 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2213 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2214 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd), |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2215 | (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2216 | NVMulSLFrm, itin, |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2217 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2218 | [(set QPR:$Vd, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2219 | (OpNode (TyQ QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2220 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2221 | (TyD (NEONvduplane (TyD DPR_VFP2:$Vm), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2222 | imm:$lane))))))]>; |
| 2223 | class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2224 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2225 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2226 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd), |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2227 | (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2228 | NVMulSLFrm, itin, |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2229 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2230 | [(set QPR:$Vd, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2231 | (OpNode (TyQ QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2232 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2233 | (TyD (NEONvduplane (TyD DPR_8:$Vm), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2234 | imm:$lane))))))]>; |
| 2235 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2236 | // Long Intrinsic-Op vector operations with explicit extend (VABAL). |
| 2237 | class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2238 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2239 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 2240 | SDNode OpNode> |
| 2241 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 5258b61 | 2010-10-25 21:29:04 +0000 | [diff] [blame] | 2242 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2243 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2244 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 2245 | (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 2246 | (TyD DPR:$Vm)))))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2247 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2248 | // Neon Long 3-argument intrinsic. The destination register is |
| 2249 | // a quad-register and is also used as the first source operand register. |
| 2250 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2251 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2252 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2253 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9b26497 | 2010-10-22 19:35:48 +0000 | [diff] [blame] | 2254 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2255 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2256 | [(set QPR:$Vd, |
| 2257 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2258 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2259 | string OpcodeStr, string Dt, |
| 2260 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2261 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2262 | (outs QPR:$Vd), |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2263 | (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2264 | NVMulSLFrm, itin, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2265 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2266 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2267 | (ResTy (IntOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2268 | (OpTy DPR:$Vn), |
| 2269 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2270 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2271 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2272 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2273 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2274 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2275 | (outs QPR:$Vd), |
Jim Grosbach | e873d2a | 2011-10-18 17:16:30 +0000 | [diff] [blame] | 2276 | (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2277 | NVMulSLFrm, itin, |
Jim Grosbach | e873d2a | 2011-10-18 17:16:30 +0000 | [diff] [blame] | 2278 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2279 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2280 | (ResTy (IntOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2281 | (OpTy DPR:$Vn), |
| 2282 | (OpTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2283 | imm:$lane)))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2284 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2285 | // Narrowing 3-register intrinsics. |
| 2286 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2287 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2288 | Intrinsic IntOp, bit Commutable> |
| 2289 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2290 | (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D, |
| 2291 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2292 | [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2293 | let isCommutable = Commutable; |
| 2294 | } |
| 2295 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2296 | // Long 3-register operations. |
| 2297 | class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2298 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2299 | ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable> |
| 2300 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2301 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2302 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2303 | [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> { |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2304 | let isCommutable = Commutable; |
| 2305 | } |
| 2306 | class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2307 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2308 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2309 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2310 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2311 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2312 | [(set QPR:$Vd, |
| 2313 | (TyQ (OpNode (TyD DPR:$Vn), |
| 2314 | (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2315 | class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2316 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2317 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2318 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2319 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2320 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2321 | [(set QPR:$Vd, |
| 2322 | (TyQ (OpNode (TyD DPR:$Vn), |
| 2323 | (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2324 | |
| 2325 | // Long 3-register operations with explicitly extended operands. |
| 2326 | class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2327 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2328 | ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp, |
| 2329 | bit Commutable> |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2330 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2331 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2332 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2333 | [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))), |
| 2334 | (TyQ (ExtOp (TyD DPR:$Vm)))))]> { |
Owen Anderson | e0e6dc3 | 2010-10-21 18:09:17 +0000 | [diff] [blame] | 2335 | let isCommutable = Commutable; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2336 | } |
| 2337 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2338 | // Long 3-register intrinsics with explicit extend (VABDL). |
| 2339 | class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2340 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2341 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 2342 | bit Commutable> |
| 2343 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2344 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2345 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2346 | [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 2347 | (TyD DPR:$Vm))))))]> { |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2348 | let isCommutable = Commutable; |
| 2349 | } |
| 2350 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2351 | // Long 3-register intrinsics. |
| 2352 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2353 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2354 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2355 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2356 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2357 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2358 | [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2359 | let isCommutable = Commutable; |
| 2360 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2361 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2362 | string OpcodeStr, string Dt, |
| 2363 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2364 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2365 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2366 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2367 | [(set (ResTy QPR:$Vd), |
| 2368 | (ResTy (IntOp (OpTy DPR:$Vn), |
| 2369 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2370 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2371 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2372 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2373 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2374 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2375 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2376 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2377 | [(set (ResTy QPR:$Vd), |
| 2378 | (ResTy (IntOp (OpTy DPR:$Vn), |
| 2379 | (OpTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2380 | imm:$lane)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2381 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2382 | // Wide 3-register operations. |
| 2383 | class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2384 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, |
| 2385 | SDNode OpNode, SDNode ExtOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2386 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2387 | (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD, |
| 2388 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2389 | [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn), |
| 2390 | (TyQ (ExtOp (TyD DPR:$Vm)))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2391 | let isCommutable = Commutable; |
| 2392 | } |
| 2393 | |
| 2394 | // Pairwise long 2-register intrinsics, both double- and quad-register. |
| 2395 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2396 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2397 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2398 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2399 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2400 | (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2401 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2402 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2403 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2404 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2405 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2406 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2407 | (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2408 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2409 | |
| 2410 | // Pairwise long 2-register accumulate intrinsics, |
| 2411 | // both double- and quad-register. |
| 2412 | // The destination register is also used as the first source operand register. |
| 2413 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2414 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2415 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2416 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 2417 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
Owen Anderson | bc4118b | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 2418 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD, |
| 2419 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 2420 | [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2421 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2422 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2423 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2424 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 2425 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, |
Owen Anderson | bc4118b | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 2426 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ, |
| 2427 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 2428 | [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2429 | |
| 2430 | // Shift by immediate, |
| 2431 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2432 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2433 | Format f, InstrItinClass itin, Operand ImmTy, |
| 2434 | string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2435 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2436 | (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2437 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2438 | [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2439 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2440 | Format f, InstrItinClass itin, Operand ImmTy, |
| 2441 | string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2442 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2443 | (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2444 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2445 | [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2446 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2447 | // Long shift by immediate. |
| 2448 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
| 2449 | string OpcodeStr, string Dt, |
| 2450 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 2451 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2452 | (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm, |
| 2453 | IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2454 | [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2455 | (i32 imm:$SIMM))))]>; |
| 2456 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2457 | // Narrow shift by immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2458 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2459 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 2460 | ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2461 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 2462 | (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2463 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2464 | [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2465 | (i32 imm:$SIMM))))]>; |
| 2466 | |
| 2467 | // Shift right by immediate and accumulate, |
| 2468 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2469 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2470 | Operand ImmTy, string OpcodeStr, string Dt, |
| 2471 | ValueType Ty, SDNode ShOp> |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2472 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2473 | (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2474 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2475 | [(set DPR:$Vd, (Ty (add DPR:$src1, |
| 2476 | (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2477 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2478 | Operand ImmTy, string OpcodeStr, string Dt, |
| 2479 | ValueType Ty, SDNode ShOp> |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2480 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2481 | (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2482 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2483 | [(set QPR:$Vd, (Ty (add QPR:$src1, |
| 2484 | (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2485 | |
| 2486 | // Shift by immediate and insert, |
| 2487 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2488 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2489 | Operand ImmTy, Format f, string OpcodeStr, string Dt, |
| 2490 | ValueType Ty,SDNode ShOp> |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2491 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2492 | (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD, |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2493 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2494 | [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2495 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2496 | Operand ImmTy, Format f, string OpcodeStr, string Dt, |
| 2497 | ValueType Ty,SDNode ShOp> |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2498 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2499 | (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ, |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2500 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2501 | [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2502 | |
| 2503 | // Convert, with fractional bits immediate, |
| 2504 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2505 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2506 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2507 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2508 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 2509 | (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 2510 | IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2511 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2512 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2513 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2514 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2515 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 2516 | (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 2517 | IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2518 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2519 | |
| 2520 | //===----------------------------------------------------------------------===// |
| 2521 | // Multiclasses |
| 2522 | //===----------------------------------------------------------------------===// |
| 2523 | |
Bob Wilson | 916ac5b | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 2524 | // Abbreviations used in multiclass suffixes: |
| 2525 | // Q = quarter int (8 bit) elements |
| 2526 | // H = half int (16 bit) elements |
| 2527 | // S = single int (32 bit) elements |
| 2528 | // D = double int (64 bit) elements |
| 2529 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2530 | // Neon 2-register vector operations and intrinsics. |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2531 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2532 | // Neon 2-register comparisons. |
| 2533 | // source operand element sizes of 8, 16 and 32 bits: |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2534 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2535 | bits<5> op11_7, bit op4, string opc, string Dt, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2536 | string asm, SDNode OpNode> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2537 | // 64-bit vector types. |
| 2538 | def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2539 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2540 | opc, !strconcat(Dt, "8"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2541 | [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2542 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2543 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2544 | opc, !strconcat(Dt, "16"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2545 | [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2546 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2547 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2548 | opc, !strconcat(Dt, "32"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2549 | [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2550 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2551 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2552 | opc, "f32", asm, "", |
Bob Wilson | 3deb451 | 2010-12-18 00:04:33 +0000 | [diff] [blame] | 2553 | [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2554 | let Inst{10} = 1; // overwrite F = 1 |
| 2555 | } |
| 2556 | |
| 2557 | // 128-bit vector types. |
| 2558 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2559 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2560 | opc, !strconcat(Dt, "8"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2561 | [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2562 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2563 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2564 | opc, !strconcat(Dt, "16"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2565 | [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2566 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2567 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2568 | opc, !strconcat(Dt, "32"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2569 | [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2570 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2571 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2572 | opc, "f32", asm, "", |
Bob Wilson | 3deb451 | 2010-12-18 00:04:33 +0000 | [diff] [blame] | 2573 | [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2574 | let Inst{10} = 1; // overwrite F = 1 |
| 2575 | } |
| 2576 | } |
| 2577 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2578 | |
| 2579 | // Neon 2-register vector intrinsics, |
| 2580 | // element sizes of 8, 16 and 32 bits: |
| 2581 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2582 | bits<5> op11_7, bit op4, |
| 2583 | InstrItinClass itinD, InstrItinClass itinQ, |
| 2584 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
| 2585 | // 64-bit vector types. |
| 2586 | def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
| 2587 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
| 2588 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
| 2589 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; |
| 2590 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
| 2591 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; |
| 2592 | |
| 2593 | // 128-bit vector types. |
| 2594 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
| 2595 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; |
| 2596 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
| 2597 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; |
| 2598 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
| 2599 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; |
| 2600 | } |
| 2601 | |
| 2602 | |
| 2603 | // Neon Narrowing 2-register vector operations, |
| 2604 | // source operand element sizes of 16, 32 and 64 bits: |
| 2605 | multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2606 | bits<5> op11_7, bit op6, bit op4, |
| 2607 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2608 | SDNode OpNode> { |
| 2609 | def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 2610 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 2611 | v8i8, v8i16, OpNode>; |
| 2612 | def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 2613 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 2614 | v4i16, v4i32, OpNode>; |
| 2615 | def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 2616 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 2617 | v2i32, v2i64, OpNode>; |
| 2618 | } |
| 2619 | |
| 2620 | // Neon Narrowing 2-register vector intrinsics, |
| 2621 | // source operand element sizes of 16, 32 and 64 bits: |
| 2622 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2623 | bits<5> op11_7, bit op6, bit op4, |
| 2624 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2625 | Intrinsic IntOp> { |
| 2626 | def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 2627 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 2628 | v8i8, v8i16, IntOp>; |
| 2629 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 2630 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 2631 | v4i16, v4i32, IntOp>; |
| 2632 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 2633 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 2634 | v2i32, v2i64, IntOp>; |
| 2635 | } |
| 2636 | |
| 2637 | |
| 2638 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). |
| 2639 | // source operand element sizes of 16, 32 and 64 bits: |
| 2640 | multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, |
| 2641 | string OpcodeStr, string Dt, SDNode OpNode> { |
| 2642 | def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2643 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>; |
| 2644 | def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2645 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 2646 | def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2647 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 2648 | } |
| 2649 | |
| 2650 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2651 | // Neon 3-register vector operations. |
| 2652 | |
| 2653 | // First with only element sizes of 8, 16 and 32 bits: |
| 2654 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2655 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2656 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2657 | string OpcodeStr, string Dt, |
| 2658 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2659 | // 64-bit vector types. |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2660 | def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2661 | OpcodeStr, !strconcat(Dt, "8"), |
| 2662 | v8i8, v8i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2663 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2664 | OpcodeStr, !strconcat(Dt, "16"), |
| 2665 | v4i16, v4i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2666 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2667 | OpcodeStr, !strconcat(Dt, "32"), |
| 2668 | v2i32, v2i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2669 | |
| 2670 | // 128-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2671 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2672 | OpcodeStr, !strconcat(Dt, "8"), |
| 2673 | v16i8, v16i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2674 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2675 | OpcodeStr, !strconcat(Dt, "16"), |
| 2676 | v8i16, v8i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2677 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2678 | OpcodeStr, !strconcat(Dt, "32"), |
| 2679 | v4i32, v4i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2680 | } |
| 2681 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2682 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { |
| 2683 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
| 2684 | v4i16, ShOp>; |
| 2685 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2686 | v2i32, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2687 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2688 | v8i16, v4i16, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2689 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2690 | v4i32, v2i32, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2691 | } |
| 2692 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2693 | // ....then also with element size 64 bits: |
| 2694 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2695 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2696 | string OpcodeStr, string Dt, |
| 2697 | SDNode OpNode, bit Commutable = 0> |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2698 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2699 | OpcodeStr, Dt, OpNode, Commutable> { |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2700 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2701 | OpcodeStr, !strconcat(Dt, "64"), |
| 2702 | v1i64, v1i64, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2703 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2704 | OpcodeStr, !strconcat(Dt, "64"), |
| 2705 | v2i64, v2i64, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2706 | } |
| 2707 | |
| 2708 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2709 | // Neon 3-register vector intrinsics. |
| 2710 | |
| 2711 | // First with only element sizes of 16 and 32 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2712 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2713 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2714 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2715 | string OpcodeStr, string Dt, |
| 2716 | Intrinsic IntOp, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2717 | // 64-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2718 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2719 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2720 | v4i16, v4i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2721 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2722 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2723 | v2i32, v2i32, IntOp, Commutable>; |
| 2724 | |
| 2725 | // 128-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2726 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2727 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2728 | v8i16, v8i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2729 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2730 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2731 | v4i32, v4i32, IntOp, Commutable>; |
| 2732 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2733 | multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2734 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2735 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2736 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2737 | Intrinsic IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2738 | // 64-bit vector types. |
| 2739 | def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16, |
| 2740 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2741 | v4i16, v4i16, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2742 | def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32, |
| 2743 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2744 | v2i32, v2i32, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2745 | |
| 2746 | // 128-bit vector types. |
| 2747 | def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
| 2748 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2749 | v8i16, v8i16, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2750 | def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
| 2751 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2752 | v4i32, v4i32, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2753 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2754 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2755 | multiclass N3VIntSL_HS<bits<4> op11_8, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2756 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2757 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2758 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2759 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2760 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2761 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2762 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2763 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2764 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2765 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2766 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2767 | } |
| 2768 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2769 | // ....then also with element size of 8 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2770 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2771 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2772 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2773 | string OpcodeStr, string Dt, |
| 2774 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2775 | : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2776 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2777 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2778 | OpcodeStr, !strconcat(Dt, "8"), |
| 2779 | v8i8, v8i8, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2780 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2781 | OpcodeStr, !strconcat(Dt, "8"), |
| 2782 | v16i8, v16i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2783 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2784 | multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2785 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2786 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2787 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2788 | Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2789 | : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2790 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2791 | def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16, |
| 2792 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2793 | v8i8, v8i8, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2794 | def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
| 2795 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2796 | v16i8, v16i8, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2797 | } |
| 2798 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2799 | |
| 2800 | // ....then also with element size of 64 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2801 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2802 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2803 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2804 | string OpcodeStr, string Dt, |
| 2805 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2806 | : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2807 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2808 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2809 | OpcodeStr, !strconcat(Dt, "64"), |
| 2810 | v1i64, v1i64, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2811 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2812 | OpcodeStr, !strconcat(Dt, "64"), |
| 2813 | v2i64, v2i64, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2814 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2815 | multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2816 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2817 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2818 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2819 | Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2820 | : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2821 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2822 | def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32, |
| 2823 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2824 | v1i64, v1i64, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2825 | def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
| 2826 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2827 | v2i64, v2i64, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2828 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2829 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2830 | // Neon Narrowing 3-register vector intrinsics, |
| 2831 | // source operand element sizes of 16, 32 and 64 bits: |
| 2832 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2833 | string OpcodeStr, string Dt, |
| 2834 | Intrinsic IntOp, bit Commutable = 0> { |
| 2835 | def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, |
| 2836 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2837 | v8i8, v8i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2838 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, |
| 2839 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2840 | v4i16, v4i32, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2841 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, |
| 2842 | OpcodeStr, !strconcat(Dt, "64"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2843 | v2i32, v2i64, IntOp, Commutable>; |
| 2844 | } |
| 2845 | |
| 2846 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2847 | // Neon Long 3-register vector operations. |
| 2848 | |
| 2849 | multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2850 | InstrItinClass itin16, InstrItinClass itin32, |
| 2851 | string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2852 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2853 | def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16, |
| 2854 | OpcodeStr, !strconcat(Dt, "8"), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2855 | v8i16, v8i8, OpNode, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2856 | def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2857 | OpcodeStr, !strconcat(Dt, "16"), |
| 2858 | v4i32, v4i16, OpNode, Commutable>; |
| 2859 | def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32, |
| 2860 | OpcodeStr, !strconcat(Dt, "32"), |
| 2861 | v2i64, v2i32, OpNode, Commutable>; |
| 2862 | } |
| 2863 | |
| 2864 | multiclass N3VLSL_HS<bit op24, bits<4> op11_8, |
| 2865 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2866 | SDNode OpNode> { |
| 2867 | def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr, |
| 2868 | !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 2869 | def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr, |
| 2870 | !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 2871 | } |
| 2872 | |
| 2873 | multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2874 | InstrItinClass itin16, InstrItinClass itin32, |
| 2875 | string OpcodeStr, string Dt, |
| 2876 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 2877 | def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16, |
| 2878 | OpcodeStr, !strconcat(Dt, "8"), |
| 2879 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2880 | def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2881 | OpcodeStr, !strconcat(Dt, "16"), |
| 2882 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 2883 | def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32, |
| 2884 | OpcodeStr, !strconcat(Dt, "32"), |
| 2885 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2886 | } |
| 2887 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2888 | // Neon Long 3-register vector intrinsics. |
| 2889 | |
| 2890 | // First with only element sizes of 16 and 32 bits: |
| 2891 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2892 | InstrItinClass itin16, InstrItinClass itin32, |
| 2893 | string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2894 | Intrinsic IntOp, bit Commutable = 0> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2895 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2896 | OpcodeStr, !strconcat(Dt, "16"), |
| 2897 | v4i32, v4i16, IntOp, Commutable>; |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2898 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2899 | OpcodeStr, !strconcat(Dt, "32"), |
| 2900 | v2i64, v2i32, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2901 | } |
| 2902 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2903 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2904 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2905 | Intrinsic IntOp> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2906 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2907 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2908 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2909 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2910 | } |
| 2911 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2912 | // ....then also with element size of 8 bits: |
| 2913 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2914 | InstrItinClass itin16, InstrItinClass itin32, |
| 2915 | string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2916 | Intrinsic IntOp, bit Commutable = 0> |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2917 | : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2918 | IntOp, Commutable> { |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2919 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2920 | OpcodeStr, !strconcat(Dt, "8"), |
| 2921 | v8i16, v8i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2922 | } |
| 2923 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2924 | // ....with explicit extend (VABDL). |
| 2925 | multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2926 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2927 | Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> { |
| 2928 | def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin, |
| 2929 | OpcodeStr, !strconcat(Dt, "8"), |
| 2930 | v8i16, v8i8, IntOp, ExtOp, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2931 | def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2932 | OpcodeStr, !strconcat(Dt, "16"), |
| 2933 | v4i32, v4i16, IntOp, ExtOp, Commutable>; |
| 2934 | def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin, |
| 2935 | OpcodeStr, !strconcat(Dt, "32"), |
| 2936 | v2i64, v2i32, IntOp, ExtOp, Commutable>; |
| 2937 | } |
| 2938 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2939 | |
| 2940 | // Neon Wide 3-register vector intrinsics, |
| 2941 | // source operand element sizes of 8, 16 and 32 bits: |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2942 | multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2943 | string OpcodeStr, string Dt, |
| 2944 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 2945 | def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4, |
| 2946 | OpcodeStr, !strconcat(Dt, "8"), |
| 2947 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
| 2948 | def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4, |
| 2949 | OpcodeStr, !strconcat(Dt, "16"), |
| 2950 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 2951 | def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4, |
| 2952 | OpcodeStr, !strconcat(Dt, "32"), |
| 2953 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2954 | } |
| 2955 | |
| 2956 | |
| 2957 | // Neon Multiply-Op vector operations, |
| 2958 | // element sizes of 8, 16 and 32 bits: |
| 2959 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2960 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2961 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2962 | string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2963 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2964 | def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2965 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2966 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2967 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2968 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2969 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2970 | |
| 2971 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2972 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2973 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2974 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2975 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2976 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2977 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2978 | } |
| 2979 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2980 | multiclass N3VMulOpSL_HS<bits<4> op11_8, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2981 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2982 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2983 | string OpcodeStr, string Dt, SDNode ShOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2984 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2985 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2986 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2987 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2988 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2989 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, |
| 2990 | mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2991 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2992 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, |
| 2993 | mul, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2994 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2995 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2996 | // Neon Intrinsic-Op vector operations, |
| 2997 | // element sizes of 8, 16 and 32 bits: |
| 2998 | multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2999 | InstrItinClass itinD, InstrItinClass itinQ, |
| 3000 | string OpcodeStr, string Dt, Intrinsic IntOp, |
| 3001 | SDNode OpNode> { |
| 3002 | // 64-bit vector types. |
| 3003 | def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD, |
| 3004 | OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>; |
| 3005 | def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD, |
| 3006 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>; |
| 3007 | def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD, |
| 3008 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>; |
| 3009 | |
| 3010 | // 128-bit vector types. |
| 3011 | def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ, |
| 3012 | OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>; |
| 3013 | def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ, |
| 3014 | OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>; |
| 3015 | def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ, |
| 3016 | OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>; |
| 3017 | } |
| 3018 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3019 | // Neon 3-argument intrinsics, |
| 3020 | // element sizes of 8, 16 and 32 bits: |
| 3021 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3022 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3023 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3024 | // 64-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3025 | def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3026 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3027 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3028 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3029 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3030 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3031 | |
| 3032 | // 128-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3033 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3034 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3035 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3036 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3037 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3038 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3039 | } |
| 3040 | |
| 3041 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3042 | // Neon Long Multiply-Op vector operations, |
| 3043 | // element sizes of 8, 16 and 32 bits: |
| 3044 | multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3045 | InstrItinClass itin16, InstrItinClass itin32, |
| 3046 | string OpcodeStr, string Dt, SDNode MulOp, |
| 3047 | SDNode OpNode> { |
| 3048 | def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr, |
| 3049 | !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>; |
| 3050 | def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr, |
| 3051 | !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>; |
| 3052 | def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr, |
| 3053 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 3054 | } |
| 3055 | |
| 3056 | multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr, |
| 3057 | string Dt, SDNode MulOp, SDNode OpNode> { |
| 3058 | def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr, |
| 3059 | !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>; |
| 3060 | def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr, |
| 3061 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 3062 | } |
| 3063 | |
| 3064 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3065 | // Neon Long 3-argument intrinsics. |
| 3066 | |
| 3067 | // First with only element sizes of 16 and 32 bits: |
| 3068 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3069 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3070 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3071 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3072 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3073 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3074 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3075 | } |
| 3076 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3077 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3078 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3079 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3080 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3081 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3082 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3083 | } |
| 3084 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3085 | // ....then also with element size of 8 bits: |
| 3086 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3087 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3088 | string OpcodeStr, string Dt, Intrinsic IntOp> |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3089 | : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> { |
| 3090 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3091 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3092 | } |
| 3093 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3094 | // ....with explicit extend (VABAL). |
| 3095 | multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3096 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3097 | Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> { |
| 3098 | def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin, |
| 3099 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, |
| 3100 | IntOp, ExtOp, OpNode>; |
| 3101 | def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin, |
| 3102 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, |
| 3103 | IntOp, ExtOp, OpNode>; |
| 3104 | def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin, |
| 3105 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, |
| 3106 | IntOp, ExtOp, OpNode>; |
| 3107 | } |
| 3108 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3109 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3110 | // Neon Pairwise long 2-register intrinsics, |
| 3111 | // element sizes of 8, 16 and 32 bits: |
| 3112 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3113 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3114 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3115 | // 64-bit vector types. |
| 3116 | def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3117 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3118 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3119 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3120 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3121 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3122 | |
| 3123 | // 128-bit vector types. |
| 3124 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3125 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3126 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3127 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3128 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3129 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3130 | } |
| 3131 | |
| 3132 | |
| 3133 | // Neon Pairwise long 2-register accumulate intrinsics, |
| 3134 | // element sizes of 8, 16 and 32 bits: |
| 3135 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3136 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3137 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3138 | // 64-bit vector types. |
| 3139 | def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3140 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3141 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3142 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3143 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3144 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3145 | |
| 3146 | // 128-bit vector types. |
| 3147 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3148 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3149 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3150 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3151 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3152 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3153 | } |
| 3154 | |
| 3155 | |
| 3156 | // Neon 2-register vector shift by immediate, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3157 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3158 | // element sizes of 8, 16, 32 and 64 bits: |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3159 | multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3160 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3161 | SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3162 | // 64-bit vector types. |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3163 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3164 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3165 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3166 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3167 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3168 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3169 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3170 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3171 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3172 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3173 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3174 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3175 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3176 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3177 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3178 | |
| 3179 | // 128-bit vector types. |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3180 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3181 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3182 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3183 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3184 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3185 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3186 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3187 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3188 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3189 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3190 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3191 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3192 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm, |
| 3193 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
| 3194 | // imm6 = xxxxxx |
| 3195 | } |
| 3196 | multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3197 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3198 | SDNode OpNode> { |
| 3199 | // 64-bit vector types. |
| 3200 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8, |
| 3201 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
| 3202 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3203 | } |
| 3204 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16, |
| 3205 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
| 3206 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3207 | } |
| 3208 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32, |
| 3209 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
| 3210 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3211 | } |
| 3212 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64, |
| 3213 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
| 3214 | // imm6 = xxxxxx |
| 3215 | |
| 3216 | // 128-bit vector types. |
| 3217 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8, |
| 3218 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
| 3219 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3220 | } |
| 3221 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16, |
| 3222 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
| 3223 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3224 | } |
| 3225 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32, |
| 3226 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
| 3227 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3228 | } |
| 3229 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3230 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3231 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3232 | } |
| 3233 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3234 | // Neon Shift-Accumulate vector operations, |
| 3235 | // element sizes of 8, 16, 32 and 64 bits: |
| 3236 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3237 | string OpcodeStr, string Dt, SDNode ShOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3238 | // 64-bit vector types. |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3239 | def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3240 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3241 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3242 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3243 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3244 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3245 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3246 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3247 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3248 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3249 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3250 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3251 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3252 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3253 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3254 | |
| 3255 | // 128-bit vector types. |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3256 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3257 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3258 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3259 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3260 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3261 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3262 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3263 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3264 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3265 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3266 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3267 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3268 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3269 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3270 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3271 | } |
| 3272 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3273 | // Neon Shift-Insert vector operations, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3274 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3275 | // element sizes of 8, 16, 32 and 64 bits: |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3276 | multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3277 | string OpcodeStr> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3278 | // 64-bit vector types. |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3279 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3280 | N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3281 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3282 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3283 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3284 | N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3285 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3286 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3287 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3288 | N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3289 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3290 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3291 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm, |
| 3292 | N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3293 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3294 | |
| 3295 | // 128-bit vector types. |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3296 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3297 | N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3298 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3299 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3300 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3301 | N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3302 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3303 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3304 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3305 | N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3306 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3307 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3308 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm, |
| 3309 | N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>; |
| 3310 | // imm6 = xxxxxx |
| 3311 | } |
| 3312 | multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3313 | string OpcodeStr> { |
| 3314 | // 64-bit vector types. |
| 3315 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8, |
| 3316 | N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> { |
| 3317 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3318 | } |
| 3319 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16, |
| 3320 | N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> { |
| 3321 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3322 | } |
| 3323 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32, |
| 3324 | N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> { |
| 3325 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3326 | } |
| 3327 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64, |
| 3328 | N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>; |
| 3329 | // imm6 = xxxxxx |
| 3330 | |
| 3331 | // 128-bit vector types. |
| 3332 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8, |
| 3333 | N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> { |
| 3334 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3335 | } |
| 3336 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16, |
| 3337 | N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> { |
| 3338 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3339 | } |
| 3340 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32, |
| 3341 | N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> { |
| 3342 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3343 | } |
| 3344 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64, |
| 3345 | N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3346 | // imm6 = xxxxxx |
| 3347 | } |
| 3348 | |
| 3349 | // Neon Shift Long operations, |
| 3350 | // element sizes of 8, 16, 32 bits: |
| 3351 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3352 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3353 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3354 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3355 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3356 | } |
| 3357 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3358 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3359 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3360 | } |
| 3361 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3362 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3363 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3364 | } |
| 3365 | } |
| 3366 | |
| 3367 | // Neon Shift Narrow operations, |
| 3368 | // element sizes of 16, 32, 64 bits: |
| 3369 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3370 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3371 | SDNode OpNode> { |
| 3372 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3373 | OpcodeStr, !strconcat(Dt, "16"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3374 | v8i8, v8i16, shr_imm8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3375 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3376 | } |
| 3377 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3378 | OpcodeStr, !strconcat(Dt, "32"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3379 | v4i16, v4i32, shr_imm16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3380 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3381 | } |
| 3382 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3383 | OpcodeStr, !strconcat(Dt, "64"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3384 | v2i32, v2i64, shr_imm32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3385 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3386 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3387 | } |
| 3388 | |
| 3389 | //===----------------------------------------------------------------------===// |
| 3390 | // Instruction Definitions. |
| 3391 | //===----------------------------------------------------------------------===// |
| 3392 | |
| 3393 | // Vector Add Operations. |
| 3394 | |
| 3395 | // VADD : Vector Add (integer and floating-point) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3396 | defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3397 | add, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3398 | def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3399 | v2f32, v2f32, fadd, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3400 | def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3401 | v4f32, v4f32, fadd, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3402 | // VADDL : Vector Add Long (Q = D + D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3403 | defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3404 | "vaddl", "s", add, sext, 1>; |
| 3405 | defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3406 | "vaddl", "u", add, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3407 | // VADDW : Vector Add Wide (Q = Q + D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3408 | defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>; |
| 3409 | defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3410 | // VHADD : Vector Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3411 | defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm, |
| 3412 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3413 | "vhadd", "s", int_arm_neon_vhadds, 1>; |
| 3414 | defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm, |
| 3415 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3416 | "vhadd", "u", int_arm_neon_vhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3417 | // VRHADD : Vector Rounding Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3418 | defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm, |
| 3419 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3420 | "vrhadd", "s", int_arm_neon_vrhadds, 1>; |
| 3421 | defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm, |
| 3422 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3423 | "vrhadd", "u", int_arm_neon_vrhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3424 | // VQADD : Vector Saturating Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3425 | defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm, |
| 3426 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3427 | "vqadd", "s", int_arm_neon_vqadds, 1>; |
| 3428 | defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm, |
| 3429 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3430 | "vqadd", "u", int_arm_neon_vqaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3431 | // VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3432 | defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", |
| 3433 | int_arm_neon_vaddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3434 | // VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3435 | defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", |
| 3436 | int_arm_neon_vraddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3437 | |
| 3438 | // Vector Multiply Operations. |
| 3439 | |
| 3440 | // VMUL : Vector Multiply (integer, polynomial and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3441 | defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3442 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3443 | def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul", |
| 3444 | "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>; |
| 3445 | def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul", |
| 3446 | "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3447 | def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3448 | v2f32, v2f32, fmul, 1>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3449 | def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3450 | v4f32, v4f32, fmul, 1>; |
| 3451 | defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>; |
| 3452 | def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; |
| 3453 | def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, |
| 3454 | v2f32, fmul>; |
| 3455 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3456 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), |
| 3457 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), |
| 3458 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), |
| 3459 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3460 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3461 | (SubReg_i16_lane imm:$lane)))>; |
| 3462 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), |
| 3463 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), |
| 3464 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), |
| 3465 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3466 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3467 | (SubReg_i32_lane imm:$lane)))>; |
| 3468 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), |
| 3469 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), |
| 3470 | (v4f32 (VMULslfq (v4f32 QPR:$src1), |
| 3471 | (v2f32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3472 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3473 | (SubReg_i32_lane imm:$lane)))>; |
| 3474 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3475 | // VQDMULH : Vector Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3476 | defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D, |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3477 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3478 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3479 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, |
| 3480 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3481 | "vqdmulh", "s", int_arm_neon_vqdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3482 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3483 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 3484 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3485 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), |
| 3486 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3487 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3488 | (SubReg_i16_lane imm:$lane)))>; |
| 3489 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3490 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 3491 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3492 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), |
| 3493 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3494 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3495 | (SubReg_i32_lane imm:$lane)))>; |
| 3496 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3497 | // VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3498 | defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm, |
| 3499 | IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3500 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3501 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, |
| 3502 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3503 | "vqrdmulh", "s", int_arm_neon_vqrdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3504 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3505 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 3506 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3507 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), |
| 3508 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3509 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3510 | (SubReg_i16_lane imm:$lane)))>; |
| 3511 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3512 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 3513 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3514 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), |
| 3515 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3516 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3517 | (SubReg_i32_lane imm:$lane)))>; |
| 3518 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3519 | // VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3520 | defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3521 | "vmull", "s", NEONvmulls, 1>; |
| 3522 | defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3523 | "vmull", "u", NEONvmullu, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3524 | def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3525 | v8i16, v8i8, int_arm_neon_vmullp, 1>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3526 | defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>; |
| 3527 | defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3528 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3529 | // VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D) |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3530 | defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3531 | "vqdmull", "s", int_arm_neon_vqdmull, 1>; |
| 3532 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, |
| 3533 | "vqdmull", "s", int_arm_neon_vqdmull>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3534 | |
| 3535 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. |
| 3536 | |
| 3537 | // VMLA : Vector Multiply Accumulate (integer and floating-point) |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3538 | defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3539 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 3540 | def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3541 | v2f32, fmul_su, fadd_mlx>, |
| 3542 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3543 | def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3544 | v4f32, fmul_su, fadd_mlx>, |
| 3545 | Requires<[HasNEON, UseFPVMLx]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3546 | defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3547 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 3548 | def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3549 | v2f32, fmul_su, fadd_mlx>, |
| 3550 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3551 | def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3552 | v4f32, v2f32, fmul_su, fadd_mlx>, |
| 3553 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3554 | |
| 3555 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3556 | (mul (v8i16 QPR:$src2), |
| 3557 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 3558 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3559 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3560 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3561 | (SubReg_i16_lane imm:$lane)))>; |
| 3562 | |
| 3563 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3564 | (mul (v4i32 QPR:$src2), |
| 3565 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 3566 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3567 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3568 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3569 | (SubReg_i32_lane imm:$lane)))>; |
| 3570 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3571 | def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1), |
| 3572 | (fmul_su (v4f32 QPR:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3573 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3574 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), |
| 3575 | (v4f32 QPR:$src2), |
| 3576 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3577 | (DSubReg_i32_reg imm:$lane))), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3578 | (SubReg_i32_lane imm:$lane)))>, |
| 3579 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3580 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3581 | // VMLAL : Vector Multiply Accumulate Long (Q += D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3582 | defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3583 | "vmlal", "s", NEONvmulls, add>; |
| 3584 | defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3585 | "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3586 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3587 | defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>; |
| 3588 | defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3589 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3590 | // VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3591 | defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3592 | "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3593 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3594 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3595 | // VMLS : Vector Multiply Subtract (integer and floating-point) |
Bob Wilson | 8f07b9e | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 3596 | defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3597 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 3598 | def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3599 | v2f32, fmul_su, fsub_mlx>, |
| 3600 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3601 | def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3602 | v4f32, fmul_su, fsub_mlx>, |
| 3603 | Requires<[HasNEON, UseFPVMLx]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3604 | defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3605 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 3606 | def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3607 | v2f32, fmul_su, fsub_mlx>, |
| 3608 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3609 | def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3610 | v4f32, v2f32, fmul_su, fsub_mlx>, |
| 3611 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3612 | |
| 3613 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3614 | (mul (v8i16 QPR:$src2), |
| 3615 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 3616 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3617 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3618 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3619 | (SubReg_i16_lane imm:$lane)))>; |
| 3620 | |
| 3621 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3622 | (mul (v4i32 QPR:$src2), |
| 3623 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 3624 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3625 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3626 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3627 | (SubReg_i32_lane imm:$lane)))>; |
| 3628 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3629 | def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1), |
| 3630 | (fmul_su (v4f32 QPR:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3631 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
| 3632 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3633 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3634 | (DSubReg_i32_reg imm:$lane))), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3635 | (SubReg_i32_lane imm:$lane)))>, |
| 3636 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3637 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3638 | // VMLSL : Vector Multiply Subtract Long (Q -= D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3639 | defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3640 | "vmlsl", "s", NEONvmulls, sub>; |
| 3641 | defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3642 | "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3643 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3644 | defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>; |
| 3645 | defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3646 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3647 | // VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3648 | defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3649 | "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3650 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3651 | |
| 3652 | // Vector Subtract Operations. |
| 3653 | |
| 3654 | // VSUB : Vector Subtract (integer and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3655 | defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3656 | "vsub", "i", sub, 0>; |
| 3657 | def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3658 | v2f32, v2f32, fsub, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3659 | def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3660 | v4f32, v4f32, fsub, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3661 | // VSUBL : Vector Subtract Long (Q = D - D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3662 | defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3663 | "vsubl", "s", sub, sext, 0>; |
| 3664 | defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3665 | "vsubl", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3666 | // VSUBW : Vector Subtract Wide (Q = Q - D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3667 | defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>; |
| 3668 | defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3669 | // VHSUB : Vector Halving Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3670 | defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3671 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3672 | "vhsub", "s", int_arm_neon_vhsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3673 | defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3674 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3675 | "vhsub", "u", int_arm_neon_vhsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3676 | // VQSUB : Vector Saturing Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3677 | defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3678 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3679 | "vqsub", "s", int_arm_neon_vqsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3680 | defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3681 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3682 | "vqsub", "u", int_arm_neon_vqsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3683 | // VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3684 | defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", |
| 3685 | int_arm_neon_vsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3686 | // VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3687 | defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", |
| 3688 | int_arm_neon_vrsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3689 | |
| 3690 | // Vector Comparisons. |
| 3691 | |
| 3692 | // VCEQ : Vector Compare Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3693 | defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3694 | IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3695 | def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3696 | NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3697 | def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3698 | NEONvceq, 1>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3699 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3700 | defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3701 | "$Vd, $Vm, #0", NEONvceqz>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3702 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3703 | // VCGE : Vector Compare Greater Than or Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3704 | defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3705 | IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3706 | defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3707 | IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>; |
Johnny Chen | 69631b1 | 2010-03-24 21:25:07 +0000 | [diff] [blame] | 3708 | def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32, |
| 3709 | NEONvcge, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3710 | def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3711 | NEONvcge, 0>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3712 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3713 | defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3714 | "$Vd, $Vm, #0", NEONvcgez>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3715 | defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3716 | "$Vd, $Vm, #0", NEONvclez>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3717 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3718 | // VCGT : Vector Compare Greater Than |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3719 | defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3720 | IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>; |
| 3721 | defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3722 | IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3723 | def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3724 | NEONvcgt, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3725 | def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3726 | NEONvcgt, 0>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3727 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3728 | defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3729 | "$Vd, $Vm, #0", NEONvcgtz>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3730 | defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3731 | "$Vd, $Vm, #0", NEONvcltz>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3732 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3733 | // VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3734 | def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge", |
| 3735 | "f32", v2i32, v2f32, int_arm_neon_vacged, 0>; |
| 3736 | def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge", |
| 3737 | "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3738 | // VACGT : Vector Absolute Compare Greater Than (aka VCAGT) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3739 | def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt", |
| 3740 | "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>; |
| 3741 | def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt", |
| 3742 | "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3743 | // VTST : Vector Test Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3744 | defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Bob Wilson | 3a4a832 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 3745 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3746 | |
| 3747 | // Vector Bitwise Operations. |
| 3748 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3749 | def vnotd : PatFrag<(ops node:$in), |
| 3750 | (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>; |
| 3751 | def vnotq : PatFrag<(ops node:$in), |
| 3752 | (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>; |
Chris Lattner | b26fdcb | 2010-03-28 08:08:07 +0000 | [diff] [blame] | 3753 | |
| 3754 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3755 | // VAND : Vector Bitwise AND |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3756 | def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", |
| 3757 | v2i32, v2i32, and, 1>; |
| 3758 | def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", |
| 3759 | v4i32, v4i32, and, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3760 | |
| 3761 | // VEOR : Vector Bitwise Exclusive OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3762 | def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", |
| 3763 | v2i32, v2i32, xor, 1>; |
| 3764 | def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", |
| 3765 | v4i32, v4i32, xor, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3766 | |
| 3767 | // VORR : Vector Bitwise OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3768 | def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", |
| 3769 | v2i32, v2i32, or, 1>; |
| 3770 | def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", |
| 3771 | v4i32, v4i32, or, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3772 | |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3773 | def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 3774 | (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3775 | IIC_VMOVImm, |
| 3776 | "vorr", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 3777 | [(set DPR:$Vd, |
| 3778 | (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> { |
| 3779 | let Inst{9} = SIMM{9}; |
| 3780 | } |
| 3781 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3782 | def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 3783 | (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3784 | IIC_VMOVImm, |
| 3785 | "vorr", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 3786 | [(set DPR:$Vd, |
| 3787 | (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> { |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3788 | let Inst{10-9} = SIMM{10-9}; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3789 | } |
| 3790 | |
| 3791 | def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 3792 | (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3793 | IIC_VMOVImm, |
| 3794 | "vorr", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 3795 | [(set QPR:$Vd, |
| 3796 | (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> { |
| 3797 | let Inst{9} = SIMM{9}; |
| 3798 | } |
| 3799 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3800 | def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 3801 | (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3802 | IIC_VMOVImm, |
| 3803 | "vorr", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 3804 | [(set QPR:$Vd, |
| 3805 | (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> { |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3806 | let Inst{10-9} = SIMM{10-9}; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3807 | } |
| 3808 | |
| 3809 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3810 | // VBIC : Vector Bitwise Bit Clear (AND NOT) |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3811 | def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 3812 | (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD, |
| 3813 | "vbic", "$Vd, $Vn, $Vm", "", |
| 3814 | [(set DPR:$Vd, (v2i32 (and DPR:$Vn, |
| 3815 | (vnotd DPR:$Vm))))]>; |
| 3816 | def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 3817 | (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ, |
| 3818 | "vbic", "$Vd, $Vn, $Vm", "", |
| 3819 | [(set QPR:$Vd, (v4i32 (and QPR:$Vn, |
| 3820 | (vnotq QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3821 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3822 | def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 3823 | (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3824 | IIC_VMOVImm, |
| 3825 | "vbic", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 3826 | [(set DPR:$Vd, |
| 3827 | (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> { |
| 3828 | let Inst{9} = SIMM{9}; |
| 3829 | } |
| 3830 | |
| 3831 | def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 3832 | (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3833 | IIC_VMOVImm, |
| 3834 | "vbic", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 3835 | [(set DPR:$Vd, |
| 3836 | (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> { |
| 3837 | let Inst{10-9} = SIMM{10-9}; |
| 3838 | } |
| 3839 | |
| 3840 | def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 3841 | (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3842 | IIC_VMOVImm, |
| 3843 | "vbic", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 3844 | [(set QPR:$Vd, |
| 3845 | (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> { |
| 3846 | let Inst{9} = SIMM{9}; |
| 3847 | } |
| 3848 | |
| 3849 | def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 3850 | (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3851 | IIC_VMOVImm, |
| 3852 | "vbic", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 3853 | [(set QPR:$Vd, |
| 3854 | (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> { |
| 3855 | let Inst{10-9} = SIMM{10-9}; |
| 3856 | } |
| 3857 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3858 | // VORN : Vector Bitwise OR NOT |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3859 | def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd), |
| 3860 | (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD, |
| 3861 | "vorn", "$Vd, $Vn, $Vm", "", |
| 3862 | [(set DPR:$Vd, (v2i32 (or DPR:$Vn, |
| 3863 | (vnotd DPR:$Vm))))]>; |
| 3864 | def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd), |
| 3865 | (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ, |
| 3866 | "vorn", "$Vd, $Vn, $Vm", "", |
| 3867 | [(set QPR:$Vd, (v4i32 (or QPR:$Vn, |
| 3868 | (vnotq QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3869 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3870 | // VMVN : Vector Bitwise NOT (Immediate) |
| 3871 | |
| 3872 | let isReMaterializable = 1 in { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3873 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3874 | def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 3875 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3876 | "vmvn", "i16", "$Vd, $SIMM", "", |
| 3877 | [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3878 | let Inst{9} = SIMM{9}; |
| 3879 | } |
| 3880 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3881 | def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 3882 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3883 | "vmvn", "i16", "$Vd, $SIMM", "", |
| 3884 | [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3885 | let Inst{9} = SIMM{9}; |
| 3886 | } |
| 3887 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3888 | def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 3889 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3890 | "vmvn", "i32", "$Vd, $SIMM", "", |
| 3891 | [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3892 | let Inst{11-8} = SIMM{11-8}; |
| 3893 | } |
| 3894 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3895 | def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 3896 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3897 | "vmvn", "i32", "$Vd, $SIMM", "", |
| 3898 | [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3899 | let Inst{11-8} = SIMM{11-8}; |
| 3900 | } |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3901 | } |
| 3902 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3903 | // VMVN : Vector Bitwise NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3904 | def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3905 | (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD, |
| 3906 | "vmvn", "$Vd, $Vm", "", |
| 3907 | [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3908 | def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3909 | (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD, |
| 3910 | "vmvn", "$Vd, $Vm", "", |
| 3911 | [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3912 | def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>; |
| 3913 | def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3914 | |
| 3915 | // VBSL : Vector Bitwise Select |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 3916 | def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 3917 | (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3918 | N3RegFrm, IIC_VCNTiD, |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 3919 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 3920 | [(set DPR:$Vd, |
| 3921 | (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 3922 | |
| 3923 | def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd), |
| 3924 | (and DPR:$Vm, (vnotd DPR:$Vd)))), |
| 3925 | (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>; |
| 3926 | |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 3927 | def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 3928 | (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3929 | N3RegFrm, IIC_VCNTiQ, |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 3930 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 3931 | [(set QPR:$Vd, |
| 3932 | (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 3933 | |
| 3934 | def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd), |
| 3935 | (and QPR:$Vm, (vnotq QPR:$Vd)))), |
| 3936 | (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3937 | |
| 3938 | // VBIF : Vector Bitwise Insert if False |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3939 | // like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3940 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3941 | def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3942 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3943 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3944 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 3945 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3946 | def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3947 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3948 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3949 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 3950 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3951 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3952 | // VBIT : Vector Bitwise Insert if True |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3953 | // like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3954 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3955 | def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3956 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3957 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3958 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 3959 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3960 | def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3961 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3962 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3963 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 3964 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3965 | |
| 3966 | // VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3967 | // for equivalent operations with different register constraints; it just |
| 3968 | // inserts copies. |
| 3969 | |
| 3970 | // Vector Absolute Differences. |
| 3971 | |
| 3972 | // VABD : Vector Absolute Difference |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3973 | defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 3974 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3975 | "vabd", "s", int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3976 | defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 3977 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3978 | "vabd", "u", int_arm_neon_vabdu, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3979 | def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3980 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3981 | def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3982 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3983 | |
| 3984 | // VABDL : Vector Absolute Difference Long (Q = | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3985 | defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, |
| 3986 | "vabdl", "s", int_arm_neon_vabds, zext, 1>; |
| 3987 | defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, |
| 3988 | "vabdl", "u", int_arm_neon_vabdu, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3989 | |
| 3990 | // VABA : Vector Absolute Difference and Accumulate |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3991 | defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 3992 | "vaba", "s", int_arm_neon_vabds, add>; |
| 3993 | defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 3994 | "vaba", "u", int_arm_neon_vabdu, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3995 | |
| 3996 | // VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3997 | defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD, |
| 3998 | "vabal", "s", int_arm_neon_vabds, zext, add>; |
| 3999 | defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD, |
| 4000 | "vabal", "u", int_arm_neon_vabdu, zext, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4001 | |
| 4002 | // Vector Maximum and Minimum. |
| 4003 | |
| 4004 | // VMAX : Vector Maximum |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4005 | defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4006 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4007 | "vmax", "s", int_arm_neon_vmaxs, 1>; |
| 4008 | defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4009 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4010 | "vmax", "u", int_arm_neon_vmaxu, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4011 | def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 4012 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4013 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4014 | def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 4015 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4016 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; |
| 4017 | |
| 4018 | // VMIN : Vector Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4019 | defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm, |
| 4020 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 4021 | "vmin", "s", int_arm_neon_vmins, 1>; |
| 4022 | defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm, |
| 4023 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 4024 | "vmin", "u", int_arm_neon_vminu, 1>; |
| 4025 | def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 4026 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4027 | v2f32, v2f32, int_arm_neon_vmins, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4028 | def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 4029 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4030 | v4f32, v4f32, int_arm_neon_vmins, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4031 | |
| 4032 | // Vector Pairwise Operations. |
| 4033 | |
| 4034 | // VPADD : Vector Pairwise Add |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4035 | def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4036 | "vpadd", "i8", |
| 4037 | v8i8, v8i8, int_arm_neon_vpadd, 0>; |
| 4038 | def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4039 | "vpadd", "i16", |
| 4040 | v4i16, v4i16, int_arm_neon_vpadd, 0>; |
| 4041 | def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4042 | "vpadd", "i32", |
| 4043 | v2i32, v2i32, int_arm_neon_vpadd, 0>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4044 | def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm, |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4045 | IIC_VPBIND, "vpadd", "f32", |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4046 | v2f32, v2f32, int_arm_neon_vpadd, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4047 | |
| 4048 | // VPADDL : Vector Pairwise Add Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4049 | defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4050 | int_arm_neon_vpaddls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4051 | defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4052 | int_arm_neon_vpaddlu>; |
| 4053 | |
| 4054 | // VPADAL : Vector Pairwise Add and Accumulate Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4055 | defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4056 | int_arm_neon_vpadals>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4057 | defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4058 | int_arm_neon_vpadalu>; |
| 4059 | |
| 4060 | // VPMAX : Vector Pairwise Maximum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4061 | def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4062 | "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4063 | def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4064 | "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4065 | def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4066 | "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4067 | def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4068 | "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4069 | def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4070 | "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4071 | def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4072 | "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4073 | def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4074 | "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4075 | |
| 4076 | // VPMIN : Vector Pairwise Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4077 | def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4078 | "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4079 | def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4080 | "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4081 | def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4082 | "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4083 | def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4084 | "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4085 | def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4086 | "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4087 | def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4088 | "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4089 | def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4090 | "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4091 | |
| 4092 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. |
| 4093 | |
| 4094 | // VRECPE : Vector Reciprocal Estimate |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4095 | def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4096 | IIC_VUNAD, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4097 | v2i32, v2i32, int_arm_neon_vrecpe>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4098 | def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4099 | IIC_VUNAQ, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4100 | v4i32, v4i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4101 | def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4102 | IIC_VUNAD, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4103 | v2f32, v2f32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4104 | def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4105 | IIC_VUNAQ, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4106 | v4f32, v4f32, int_arm_neon_vrecpe>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4107 | |
| 4108 | // VRECPS : Vector Reciprocal Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4109 | def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4110 | IIC_VRECSD, "vrecps", "f32", |
| 4111 | v2f32, v2f32, int_arm_neon_vrecps, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4112 | def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4113 | IIC_VRECSQ, "vrecps", "f32", |
| 4114 | v4f32, v4f32, int_arm_neon_vrecps, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4115 | |
| 4116 | // VRSQRTE : Vector Reciprocal Square Root Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4117 | def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4118 | IIC_VUNAD, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4119 | v2i32, v2i32, int_arm_neon_vrsqrte>; |
| 4120 | def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4121 | IIC_VUNAQ, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4122 | v4i32, v4i32, int_arm_neon_vrsqrte>; |
| 4123 | def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4124 | IIC_VUNAD, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4125 | v2f32, v2f32, int_arm_neon_vrsqrte>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4126 | def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4127 | IIC_VUNAQ, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4128 | v4f32, v4f32, int_arm_neon_vrsqrte>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4129 | |
| 4130 | // VRSQRTS : Vector Reciprocal Square Root Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4131 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4132 | IIC_VRECSD, "vrsqrts", "f32", |
| 4133 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4134 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4135 | IIC_VRECSQ, "vrsqrts", "f32", |
| 4136 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4137 | |
| 4138 | // Vector Shifts. |
| 4139 | |
| 4140 | // VSHL : Vector Shift |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 4141 | defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4142 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 4143 | "vshl", "s", int_arm_neon_vshifts>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 4144 | defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4145 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 4146 | "vshl", "u", int_arm_neon_vshiftu>; |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4147 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4148 | // VSHL : Vector Shift Left (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4149 | defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>; |
| 4150 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4151 | // VSHR : Vector Shift Right (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4152 | defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>; |
| 4153 | defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4154 | |
| 4155 | // VSHLL : Vector Shift Left Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4156 | defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; |
| 4157 | defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4158 | |
| 4159 | // VSHLL : Vector Shift Left Long (with maximum shift count) |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4160 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4161 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4162 | ValueType OpTy, SDNode OpNode> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4163 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, |
| 4164 | ResTy, OpTy, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4165 | let Inst{21-16} = op21_16; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4166 | let DecoderMethod = "DecodeVSHLMaxInstruction"; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4167 | } |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4168 | def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4169 | v8i16, v8i8, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4170 | def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4171 | v4i32, v4i16, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4172 | def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4173 | v2i64, v2i32, NEONvshlli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4174 | |
| 4175 | // VSHRN : Vector Shift Right and Narrow |
Evan Cheng | ef0ccad | 2010-10-01 21:48:06 +0000 | [diff] [blame] | 4176 | defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4177 | NEONvshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4178 | |
| 4179 | // VRSHL : Vector Rounding Shift |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4180 | defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4181 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4182 | "vrshl", "s", int_arm_neon_vrshifts>; |
| 4183 | defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4184 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4185 | "vrshl", "u", int_arm_neon_vrshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4186 | // VRSHR : Vector Rounding Shift Right |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4187 | defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>; |
| 4188 | defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4189 | |
| 4190 | // VRSHRN : Vector Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4191 | defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4192 | NEONvrshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4193 | |
| 4194 | // VQSHL : Vector Saturating Shift |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4195 | defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4196 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4197 | "vqshl", "s", int_arm_neon_vqshifts>; |
| 4198 | defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4199 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4200 | "vqshl", "u", int_arm_neon_vqshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4201 | // VQSHL : Vector Saturating Shift Left (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4202 | defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>; |
| 4203 | defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>; |
| 4204 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4205 | // VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4206 | defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4207 | |
| 4208 | // VQSHRN : Vector Saturating Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4209 | defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4210 | NEONvqshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4211 | defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4212 | NEONvqshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4213 | |
| 4214 | // VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4215 | defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4216 | NEONvqshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4217 | |
| 4218 | // VQRSHL : Vector Saturating Rounding Shift |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4219 | defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4220 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4221 | "vqrshl", "s", int_arm_neon_vqrshifts>; |
| 4222 | defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4223 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4224 | "vqrshl", "u", int_arm_neon_vqrshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4225 | |
| 4226 | // VQRSHRN : Vector Saturating Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4227 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4228 | NEONvqrshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4229 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4230 | NEONvqrshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4231 | |
| 4232 | // VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4233 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4234 | NEONvqrshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4235 | |
| 4236 | // VSRA : Vector Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4237 | defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; |
| 4238 | defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4239 | // VRSRA : Vector Rounding Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4240 | defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; |
| 4241 | defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4242 | |
| 4243 | // VSLI : Vector Shift Left and Insert |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 4244 | defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">; |
| 4245 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4246 | // VSRI : Vector Shift Right and Insert |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 4247 | defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4248 | |
| 4249 | // Vector Absolute and Saturating Absolute. |
| 4250 | |
| 4251 | // VABS : Vector Absolute Value |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4252 | defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4253 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4254 | int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4255 | def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4256 | IIC_VUNAD, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4257 | v2f32, v2f32, int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4258 | def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4259 | IIC_VUNAQ, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4260 | v4f32, v4f32, int_arm_neon_vabs>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4261 | |
| 4262 | // VQABS : Vector Saturating Absolute Value |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4263 | defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4264 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4265 | int_arm_neon_vqabs>; |
| 4266 | |
| 4267 | // Vector Negate. |
| 4268 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4269 | def vnegd : PatFrag<(ops node:$in), |
| 4270 | (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>; |
| 4271 | def vnegq : PatFrag<(ops node:$in), |
| 4272 | (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4273 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4274 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4275 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm), |
| 4276 | IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4277 | [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4278 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4279 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm), |
| 4280 | IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4281 | [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4282 | |
Chris Lattner | 0a00ed9 | 2010-03-28 08:39:10 +0000 | [diff] [blame] | 4283 | // VNEG : Vector Negate (integer) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4284 | def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>; |
| 4285 | def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; |
| 4286 | def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; |
| 4287 | def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>; |
| 4288 | def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; |
| 4289 | def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4290 | |
| 4291 | // VNEG : Vector Negate (floating-point) |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4292 | def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4293 | (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD, |
| 4294 | "vneg", "f32", "$Vd, $Vm", "", |
| 4295 | [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4296 | def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4297 | (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ, |
| 4298 | "vneg", "f32", "$Vd, $Vm", "", |
| 4299 | [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4300 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4301 | def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>; |
| 4302 | def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>; |
| 4303 | def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>; |
| 4304 | def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>; |
| 4305 | def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>; |
| 4306 | def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4307 | |
| 4308 | // VQNEG : Vector Saturating Negate |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4309 | defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4310 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4311 | int_arm_neon_vqneg>; |
| 4312 | |
| 4313 | // Vector Bit Counting Operations. |
| 4314 | |
| 4315 | // VCLS : Vector Count Leading Sign Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4316 | defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4317 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4318 | int_arm_neon_vcls>; |
| 4319 | // VCLZ : Vector Count Leading Zeros |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4320 | defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4321 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4322 | int_arm_neon_vclz>; |
| 4323 | // VCNT : Vector Count One Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4324 | def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4325 | IIC_VCNTiD, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4326 | v8i8, v8i8, int_arm_neon_vcnt>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4327 | def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4328 | IIC_VCNTiQ, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4329 | v16i8, v16i8, int_arm_neon_vcnt>; |
| 4330 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame^] | 4331 | // Vector Swap |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4332 | def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4333 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
| 4334 | "vswp", "$Vd, $Vm", "", []>; |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4335 | def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4336 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
| 4337 | "vswp", "$Vd, $Vm", "", []>; |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4338 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4339 | // Vector Move Operations. |
| 4340 | |
| 4341 | // VMOV : Vector Move (Register) |
Owen Anderson | 43967a9 | 2011-07-15 18:46:47 +0000 | [diff] [blame] | 4342 | def : InstAlias<"vmov${p} $Vd, $Vm", |
| 4343 | (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>; |
| 4344 | def : InstAlias<"vmov${p} $Vd, $Vm", |
| 4345 | (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4346 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4347 | // VMOV : Vector Move (Immediate) |
| 4348 | |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 4349 | let isReMaterializable = 1 in { |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4350 | def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 4351 | (ins nImmSplatI8:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4352 | "vmov", "i8", "$Vd, $SIMM", "", |
| 4353 | [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>; |
| 4354 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 4355 | (ins nImmSplatI8:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4356 | "vmov", "i8", "$Vd, $SIMM", "", |
| 4357 | [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4358 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4359 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4360 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4361 | "vmov", "i16", "$Vd, $SIMM", "", |
| 4362 | [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4363 | let Inst{9} = SIMM{9}; |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4364 | } |
| 4365 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4366 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4367 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4368 | "vmov", "i16", "$Vd, $SIMM", "", |
| 4369 | [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4370 | let Inst{9} = SIMM{9}; |
| 4371 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4372 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4373 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4374 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4375 | "vmov", "i32", "$Vd, $SIMM", "", |
| 4376 | [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4377 | let Inst{11-8} = SIMM{11-8}; |
| 4378 | } |
| 4379 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4380 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4381 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4382 | "vmov", "i32", "$Vd, $SIMM", "", |
| 4383 | [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4384 | let Inst{11-8} = SIMM{11-8}; |
| 4385 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4386 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4387 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 4388 | (ins nImmSplatI64:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4389 | "vmov", "i64", "$Vd, $SIMM", "", |
| 4390 | [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>; |
| 4391 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 4392 | (ins nImmSplatI64:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4393 | "vmov", "i64", "$Vd, $SIMM", "", |
| 4394 | [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>; |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 4395 | } // isReMaterializable |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4396 | |
| 4397 | // VMOV : Vector Get Lane (move scalar to ARM core register) |
| 4398 | |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4399 | def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4400 | (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane), |
| 4401 | IIC_VMOVSI, "vmov", "s8", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4402 | [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V), |
| 4403 | imm:$lane))]> { |
| 4404 | let Inst{21} = lane{2}; |
| 4405 | let Inst{6-5} = lane{1-0}; |
| 4406 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4407 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4408 | (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane), |
| 4409 | IIC_VMOVSI, "vmov", "s16", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4410 | [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V), |
| 4411 | imm:$lane))]> { |
| 4412 | let Inst{21} = lane{1}; |
| 4413 | let Inst{6} = lane{0}; |
| 4414 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4415 | def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4416 | (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane), |
| 4417 | IIC_VMOVSI, "vmov", "u8", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4418 | [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V), |
| 4419 | imm:$lane))]> { |
| 4420 | let Inst{21} = lane{2}; |
| 4421 | let Inst{6-5} = lane{1-0}; |
| 4422 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4423 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4424 | (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane), |
| 4425 | IIC_VMOVSI, "vmov", "u16", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4426 | [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V), |
| 4427 | imm:$lane))]> { |
| 4428 | let Inst{21} = lane{1}; |
| 4429 | let Inst{6} = lane{0}; |
| 4430 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4431 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4432 | (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane), |
| 4433 | IIC_VMOVSI, "vmov", "32", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4434 | [(set GPR:$R, (extractelt (v2i32 DPR:$V), |
| 4435 | imm:$lane))]> { |
| 4436 | let Inst{21} = lane{0}; |
| 4437 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4438 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td |
| 4439 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), |
| 4440 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4441 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4442 | (SubReg_i8_lane imm:$lane))>; |
| 4443 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), |
| 4444 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4445 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4446 | (SubReg_i16_lane imm:$lane))>; |
| 4447 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), |
| 4448 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4449 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4450 | (SubReg_i8_lane imm:$lane))>; |
| 4451 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), |
| 4452 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4453 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4454 | (SubReg_i16_lane imm:$lane))>; |
| 4455 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 4456 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4457 | (DSubReg_i32_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4458 | (SubReg_i32_lane imm:$lane))>; |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 4459 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4460 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 4461 | (SSubReg_f32_reg imm:$src2))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4462 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4463 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 4464 | (SSubReg_f32_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4465 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4466 | // (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4467 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4468 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4469 | |
| 4470 | |
| 4471 | // VMOV : Vector Set Lane (move ARM core register to scalar) |
| 4472 | |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4473 | let Constraints = "$src1 = $V" in { |
| 4474 | def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4475 | (ins DPR:$src1, GPR:$R, VectorIndex8:$lane), |
| 4476 | IIC_VMOVISL, "vmov", "8", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4477 | [(set DPR:$V, (vector_insert (v8i8 DPR:$src1), |
| 4478 | GPR:$R, imm:$lane))]> { |
| 4479 | let Inst{21} = lane{2}; |
| 4480 | let Inst{6-5} = lane{1-0}; |
| 4481 | } |
| 4482 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4483 | (ins DPR:$src1, GPR:$R, VectorIndex16:$lane), |
| 4484 | IIC_VMOVISL, "vmov", "16", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4485 | [(set DPR:$V, (vector_insert (v4i16 DPR:$src1), |
| 4486 | GPR:$R, imm:$lane))]> { |
| 4487 | let Inst{21} = lane{1}; |
| 4488 | let Inst{6} = lane{0}; |
| 4489 | } |
| 4490 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4491 | (ins DPR:$src1, GPR:$R, VectorIndex32:$lane), |
| 4492 | IIC_VMOVISL, "vmov", "32", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4493 | [(set DPR:$V, (insertelt (v2i32 DPR:$src1), |
| 4494 | GPR:$R, imm:$lane))]> { |
| 4495 | let Inst{21} = lane{0}; |
| 4496 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4497 | } |
| 4498 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4499 | (v16i8 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4500 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4501 | (DSubReg_i8_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4502 | GPR:$src2, (SubReg_i8_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4503 | (DSubReg_i8_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4504 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4505 | (v8i16 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4506 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4507 | (DSubReg_i16_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4508 | GPR:$src2, (SubReg_i16_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4509 | (DSubReg_i16_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4510 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4511 | (v4i32 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4512 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4513 | (DSubReg_i32_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4514 | GPR:$src2, (SubReg_i32_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4515 | (DSubReg_i32_reg imm:$lane)))>; |
| 4516 | |
Anton Korobeynikov | d91aafd | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 4517 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 4518 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), |
| 4519 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4520 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 4521 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), |
| 4522 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4523 | |
| 4524 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4525 | // (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4526 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4527 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4528 | |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4529 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4530 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Chris Lattner | 77144e7 | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 4531 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4532 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4533 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4534 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4535 | |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4536 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), |
| 4537 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4538 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), |
| 4539 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4540 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), |
| 4541 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4542 | |
| 4543 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), |
| 4544 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), |
| 4545 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4546 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4547 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), |
| 4548 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), |
| 4549 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4550 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4551 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), |
| 4552 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), |
| 4553 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4554 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4555 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4556 | // VDUP : Vector Duplicate (from ARM core register to all elements) |
| 4557 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4558 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4559 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R), |
| 4560 | IIC_VMOVIS, "vdup", Dt, "$V, $R", |
| 4561 | [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4562 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4563 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R), |
| 4564 | IIC_VMOVIS, "vdup", Dt, "$V, $R", |
| 4565 | [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4566 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4567 | def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>; |
| 4568 | def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>; |
| 4569 | def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>; |
| 4570 | def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>; |
| 4571 | def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>; |
| 4572 | def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4573 | |
Jim Grosbach | 958108a | 2011-03-11 20:44:08 +0000 | [diff] [blame] | 4574 | def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>; |
| 4575 | def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4576 | |
| 4577 | // VDUP : Vector Duplicate Lane (from scalar to all elements) |
| 4578 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 4579 | class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt, |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4580 | ValueType Ty, Operand IdxTy> |
| 4581 | : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane), |
| 4582 | IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4583 | [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4584 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 4585 | class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt, |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4586 | ValueType ResTy, ValueType OpTy, Operand IdxTy> |
| 4587 | : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane), |
| 4588 | IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4589 | [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm), |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4590 | VectorIndex32:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4591 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4592 | // Inst{19-16} is partially specified depending on the element size. |
| 4593 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4594 | def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> { |
| 4595 | bits<3> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4596 | let Inst{19-17} = lane{2-0}; |
| 4597 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4598 | def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> { |
| 4599 | bits<2> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4600 | let Inst{19-18} = lane{1-0}; |
| 4601 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4602 | def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> { |
| 4603 | bits<1> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4604 | let Inst{19} = lane{0}; |
| 4605 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4606 | def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> { |
| 4607 | bits<3> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4608 | let Inst{19-17} = lane{2-0}; |
| 4609 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4610 | def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> { |
| 4611 | bits<2> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4612 | let Inst{19-18} = lane{1-0}; |
| 4613 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4614 | def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> { |
| 4615 | bits<1> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4616 | let Inst{19} = lane{0}; |
| 4617 | } |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 4618 | |
| 4619 | def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)), |
| 4620 | (VDUPLN32d DPR:$Vm, imm:$lane)>; |
| 4621 | |
| 4622 | def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)), |
| 4623 | (VDUPLN32q DPR:$Vm, imm:$lane)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4624 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 4625 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), |
| 4626 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, |
| 4627 | (DSubReg_i8_reg imm:$lane))), |
| 4628 | (SubReg_i8_lane imm:$lane)))>; |
| 4629 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), |
| 4630 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, |
| 4631 | (DSubReg_i16_reg imm:$lane))), |
| 4632 | (SubReg_i16_lane imm:$lane)))>; |
| 4633 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), |
| 4634 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, |
| 4635 | (DSubReg_i32_reg imm:$lane))), |
| 4636 | (SubReg_i32_lane imm:$lane)))>; |
| 4637 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 4638 | (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src, |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 4639 | (DSubReg_i32_reg imm:$lane))), |
| 4640 | (SubReg_i32_lane imm:$lane)))>; |
| 4641 | |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 4642 | def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 4643 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 4644 | def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 4645 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 4646 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4647 | // VMOVN : Vector Narrowing Move |
Evan Cheng | cae6a12 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 4648 | defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN, |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 4649 | "vmovn", "i", trunc>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4650 | // VQMOVN : Vector Saturating Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4651 | defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, |
| 4652 | "vqmovn", "s", int_arm_neon_vqmovns>; |
| 4653 | defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, |
| 4654 | "vqmovn", "u", int_arm_neon_vqmovnu>; |
| 4655 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, |
| 4656 | "vqmovun", "s", int_arm_neon_vqmovnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4657 | // VMOVL : Vector Lengthening Move |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 4658 | defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>; |
| 4659 | defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4660 | |
| 4661 | // Vector Conversions. |
| 4662 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 4663 | // VCVT : Vector Convert Between Floating-Point and Integers |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 4664 | def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4665 | v2i32, v2f32, fp_to_sint>; |
| 4666 | def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4667 | v2i32, v2f32, fp_to_uint>; |
| 4668 | def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4669 | v2f32, v2i32, sint_to_fp>; |
| 4670 | def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4671 | v2f32, v2i32, uint_to_fp>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 4672 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 4673 | def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4674 | v4i32, v4f32, fp_to_sint>; |
| 4675 | def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4676 | v4i32, v4f32, fp_to_uint>; |
| 4677 | def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4678 | v4f32, v4i32, sint_to_fp>; |
| 4679 | def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4680 | v4f32, v4i32, uint_to_fp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4681 | |
| 4682 | // VCVT : Vector Convert Between Floating-Point and Fixed-Point. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4683 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4684 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4685 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4686 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4687 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4688 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4689 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4690 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; |
| 4691 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4692 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4693 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4694 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4695 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4696 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4697 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4698 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4699 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; |
| 4700 | |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 4701 | // VCVT : Vector Convert Between Half-Precision and Single-Precision. |
| 4702 | def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0, |
| 4703 | IIC_VUNAQ, "vcvt", "f16.f32", |
| 4704 | v4i16, v4f32, int_arm_neon_vcvtfp2hf>, |
| 4705 | Requires<[HasNEON, HasFP16]>; |
| 4706 | def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0, |
| 4707 | IIC_VUNAQ, "vcvt", "f32.f16", |
| 4708 | v4f32, v4i16, int_arm_neon_vcvthf2fp>, |
| 4709 | Requires<[HasNEON, HasFP16]>; |
| 4710 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4711 | // Vector Reverse. |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4712 | |
| 4713 | // VREV64 : Vector Reverse elements within 64-bit doublewords |
| 4714 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4715 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4716 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd), |
| 4717 | (ins DPR:$Vm), IIC_VMOVD, |
| 4718 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4719 | [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4720 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4721 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd), |
| 4722 | (ins QPR:$Vm), IIC_VMOVQ, |
| 4723 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4724 | [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4725 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4726 | def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>; |
| 4727 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; |
| 4728 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; |
Jim Grosbach | 1558df7 | 2011-03-11 20:18:05 +0000 | [diff] [blame] | 4729 | def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4730 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4731 | def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>; |
| 4732 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; |
| 4733 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; |
Jim Grosbach | 1558df7 | 2011-03-11 20:18:05 +0000 | [diff] [blame] | 4734 | def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4735 | |
| 4736 | // VREV32 : Vector Reverse elements within 32-bit words |
| 4737 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4738 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4739 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd), |
| 4740 | (ins DPR:$Vm), IIC_VMOVD, |
| 4741 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4742 | [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4743 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4744 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd), |
| 4745 | (ins QPR:$Vm), IIC_VMOVQ, |
| 4746 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4747 | [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4748 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4749 | def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>; |
| 4750 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4751 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4752 | def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>; |
| 4753 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4754 | |
| 4755 | // VREV16 : Vector Reverse elements within 16-bit halfwords |
| 4756 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4757 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4758 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd), |
| 4759 | (ins DPR:$Vm), IIC_VMOVD, |
| 4760 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4761 | [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4762 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4763 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd), |
| 4764 | (ins QPR:$Vm), IIC_VMOVQ, |
| 4765 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4766 | [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4767 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4768 | def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>; |
| 4769 | def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4770 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 4771 | // Other Vector Shuffles. |
| 4772 | |
Bob Wilson | 5e8b833 | 2011-01-07 04:59:04 +0000 | [diff] [blame] | 4773 | // Aligned extractions: really just dropping registers |
| 4774 | |
| 4775 | class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT> |
| 4776 | : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))), |
| 4777 | (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>; |
| 4778 | |
| 4779 | def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>; |
| 4780 | |
| 4781 | def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>; |
| 4782 | |
| 4783 | def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>; |
| 4784 | |
| 4785 | def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>; |
| 4786 | |
| 4787 | def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>; |
| 4788 | |
| 4789 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 4790 | // VEXT : Vector Extract |
| 4791 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4792 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4793 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd), |
| 4794 | (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm, |
| 4795 | IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "", |
| 4796 | [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn), |
| 4797 | (Ty DPR:$Vm), imm:$index)))]> { |
Owen Anderson | 3eff4af | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 4798 | bits<4> index; |
| 4799 | let Inst{11-8} = index{3-0}; |
| 4800 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 4801 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4802 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4803 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd), |
| 4804 | (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm, |
| 4805 | IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "", |
| 4806 | [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn), |
| 4807 | (Ty QPR:$Vm), imm:$index)))]> { |
Owen Anderson | 3eff4af | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 4808 | bits<4> index; |
| 4809 | let Inst{11-8} = index{3-0}; |
| 4810 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 4811 | |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 4812 | def VEXTd8 : VEXTd<"vext", "8", v8i8> { |
| 4813 | let Inst{11-8} = index{3-0}; |
| 4814 | } |
| 4815 | def VEXTd16 : VEXTd<"vext", "16", v4i16> { |
| 4816 | let Inst{11-9} = index{2-0}; |
| 4817 | let Inst{8} = 0b0; |
| 4818 | } |
| 4819 | def VEXTd32 : VEXTd<"vext", "32", v2i32> { |
| 4820 | let Inst{11-10} = index{1-0}; |
| 4821 | let Inst{9-8} = 0b00; |
| 4822 | } |
Owen Anderson | 167eb1f | 2011-07-15 17:48:05 +0000 | [diff] [blame] | 4823 | def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn), |
| 4824 | (v2f32 DPR:$Vm), |
| 4825 | (i32 imm:$index))), |
| 4826 | (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 4827 | |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 4828 | def VEXTq8 : VEXTq<"vext", "8", v16i8> { |
| 4829 | let Inst{11-8} = index{3-0}; |
| 4830 | } |
| 4831 | def VEXTq16 : VEXTq<"vext", "16", v8i16> { |
| 4832 | let Inst{11-9} = index{2-0}; |
| 4833 | let Inst{8} = 0b0; |
| 4834 | } |
| 4835 | def VEXTq32 : VEXTq<"vext", "32", v4i32> { |
| 4836 | let Inst{11-10} = index{1-0}; |
| 4837 | let Inst{9-8} = 0b00; |
| 4838 | } |
Owen Anderson | 167eb1f | 2011-07-15 17:48:05 +0000 | [diff] [blame] | 4839 | def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn), |
| 4840 | (v4f32 QPR:$Vm), |
| 4841 | (i32 imm:$index))), |
| 4842 | (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>; |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 4843 | |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 4844 | // VTRN : Vector Transpose |
| 4845 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4846 | def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; |
| 4847 | def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; |
| 4848 | def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 4849 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4850 | def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; |
| 4851 | def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; |
| 4852 | def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 4853 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 4854 | // VUZP : Vector Unzip (Deinterleave) |
| 4855 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4856 | def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; |
| 4857 | def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; |
| 4858 | def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 4859 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4860 | def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; |
| 4861 | def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; |
| 4862 | def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 4863 | |
| 4864 | // VZIP : Vector Zip (Interleave) |
| 4865 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4866 | def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">; |
| 4867 | def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">; |
| 4868 | def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 4869 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4870 | def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; |
| 4871 | def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; |
| 4872 | def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 4873 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4874 | // Vector Table Lookup and Table Extension. |
| 4875 | |
| 4876 | // VTBL : Vector Table Lookup |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4877 | let DecoderMethod = "DecodeTBLInstruction" in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4878 | def VTBL1 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4879 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd), |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 4880 | (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1, |
| 4881 | "vtbl", "8", "$Vd, $Vn, $Vm", "", |
| 4882 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 4883 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4884 | def VTBL2 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4885 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd), |
| 4886 | (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2, |
| 4887 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4888 | def VTBL3 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4889 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd), |
| 4890 | (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3, |
| 4891 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4892 | def VTBL4 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4893 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd), |
| 4894 | (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 4895 | NVTBLFrm, IIC_VTB4, |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4896 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 4897 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4898 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4899 | def VTBL2Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4900 | : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4901 | def VTBL3Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4902 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4903 | def VTBL4Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4904 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4905 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4906 | // VTBX : Vector Table Extension |
| 4907 | def VTBX1 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4908 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd), |
Jim Grosbach | d0b6147 | 2011-10-20 14:48:50 +0000 | [diff] [blame] | 4909 | (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1, |
| 4910 | "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4911 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1 |
Jim Grosbach | d0b6147 | 2011-10-20 14:48:50 +0000 | [diff] [blame] | 4912 | DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 4913 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4914 | def VTBX2 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4915 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd), |
| 4916 | (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2, |
| 4917 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4918 | def VTBX3 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4919 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd), |
| 4920 | (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 4921 | NVTBLFrm, IIC_VTBX3, |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4922 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", |
| 4923 | "$orig = $Vd", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4924 | def VTBX4 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4925 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn, |
| 4926 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4, |
| 4927 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", |
| 4928 | "$orig = $Vd", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 4929 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4930 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4931 | def VTBX2Pseudo |
| 4932 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4933 | IIC_VTBX2, "$orig = $dst", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4934 | def VTBX3Pseudo |
| 4935 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4936 | IIC_VTBX3, "$orig = $dst", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4937 | def VTBX4Pseudo |
| 4938 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4939 | IIC_VTBX4, "$orig = $dst", []>; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4940 | } // DecoderMethod = "DecodeTBLInstruction" |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4941 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4942 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4943 | // NEON instructions for single-precision FP math |
| 4944 | //===----------------------------------------------------------------------===// |
| 4945 | |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 4946 | class N2VSPat<SDNode OpNode, NeonI Inst> |
| 4947 | : NEONFPPat<(f32 (OpNode SPR:$a)), |
Bob Wilson | 1e6f596 | 2010-12-13 21:58:05 +0000 | [diff] [blame] | 4948 | (EXTRACT_SUBREG |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 4949 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 4950 | (INSERT_SUBREG |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 4951 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 4952 | SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4953 | |
| 4954 | class N3VSPat<SDNode OpNode, NeonI Inst> |
| 4955 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 4956 | (EXTRACT_SUBREG |
| 4957 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 4958 | (INSERT_SUBREG |
| 4959 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 4960 | SPR:$a, ssub_0), |
| 4961 | (INSERT_SUBREG |
| 4962 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 4963 | SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4964 | |
| 4965 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> |
| 4966 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 4967 | (EXTRACT_SUBREG |
| 4968 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 4969 | (INSERT_SUBREG |
| 4970 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 4971 | SPR:$acc, ssub_0), |
| 4972 | (INSERT_SUBREG |
| 4973 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 4974 | SPR:$a, ssub_0), |
| 4975 | (INSERT_SUBREG |
| 4976 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 4977 | SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4978 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 4979 | def : N3VSPat<fadd, VADDfd>; |
| 4980 | def : N3VSPat<fsub, VSUBfd>; |
| 4981 | def : N3VSPat<fmul, VMULfd>; |
| 4982 | def : N3VSMulOpPat<fmul, fadd, VMLAfd>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4983 | Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>; |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 4984 | def : N3VSMulOpPat<fmul, fsub, VMLSfd>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4985 | Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 4986 | def : N2VSPat<fabs, VABSfd>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 4987 | def : N2VSPat<fneg, VNEGfd>; |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 4988 | def : N3VSPat<NEONfmax, VMAXfd>; |
| 4989 | def : N3VSPat<NEONfmin, VMINfd>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 4990 | def : N2VSPat<arm_ftosi, VCVTf2sd>; |
| 4991 | def : N2VSPat<arm_ftoui, VCVTf2ud>; |
| 4992 | def : N2VSPat<arm_sitof, VCVTs2fd>; |
| 4993 | def : N2VSPat<arm_uitof, VCVTu2fd>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4994 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4995 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4996 | // Non-Instruction Patterns |
| 4997 | //===----------------------------------------------------------------------===// |
| 4998 | |
| 4999 | // bit_convert |
| 5000 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; |
| 5001 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; |
| 5002 | def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>; |
| 5003 | def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>; |
| 5004 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; |
| 5005 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; |
| 5006 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; |
| 5007 | def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>; |
| 5008 | def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>; |
| 5009 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; |
| 5010 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; |
| 5011 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; |
| 5012 | def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>; |
| 5013 | def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>; |
| 5014 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; |
| 5015 | def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>; |
| 5016 | def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>; |
| 5017 | def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>; |
| 5018 | def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>; |
| 5019 | def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>; |
| 5020 | def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>; |
| 5021 | def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>; |
| 5022 | def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>; |
| 5023 | def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>; |
| 5024 | def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>; |
| 5025 | def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>; |
| 5026 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; |
| 5027 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; |
| 5028 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; |
| 5029 | def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>; |
| 5030 | |
| 5031 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; |
| 5032 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; |
| 5033 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; |
| 5034 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; |
| 5035 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; |
| 5036 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; |
| 5037 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; |
| 5038 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; |
| 5039 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; |
| 5040 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; |
| 5041 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; |
| 5042 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; |
| 5043 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; |
| 5044 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; |
| 5045 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; |
| 5046 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; |
| 5047 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; |
| 5048 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; |
| 5049 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; |
| 5050 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; |
| 5051 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; |
| 5052 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; |
| 5053 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; |
| 5054 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; |
| 5055 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; |
| 5056 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; |
| 5057 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; |
| 5058 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; |
| 5059 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; |
| 5060 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |