blob: 502c629ec974414c4d84eebdde86266642a93a6f [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
80
Bob Wilson5bafff32009-06-22 23:27:02 +000081//===----------------------------------------------------------------------===//
82// NEON-specific DAG Nodes.
83//===----------------------------------------------------------------------===//
84
85def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000086def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000087
88def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000089def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000091def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
92def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000093def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
94def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000095def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
96def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000097def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
98def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
99
100// Types for vector shift by immediates. The "SHX" version is for long and
101// narrow operations where the source and destination vectors have different
102// types. The "SHINS" version is for shift and insert operations.
103def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
104 SDTCisVT<2, i32>]>;
105def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
106 SDTCisVT<2, i32>]>;
107def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
108 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
109
110def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
111def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
112def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
113def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
114def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
115def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
116def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
117
118def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
119def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
120def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
121
122def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
123def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
124def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
125def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
126def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
127def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
128
129def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
130def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
131def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
132
133def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
134def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
135
136def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
137 SDTCisVT<2, i32>]>;
138def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
139def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
140
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000141def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
142def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
143def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
144
Owen Andersond9668172010-11-03 22:44:51 +0000145def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
146 SDTCisVT<2, i32>]>;
147def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000148def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000149
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000150def NEONvbsl : SDNode<"ARMISD::VBSL",
151 SDTypeProfile<1, 3, [SDTCisVec<0>,
152 SDTCisSameAs<0, 1>,
153 SDTCisSameAs<0, 2>,
154 SDTCisSameAs<0, 3>]>>;
155
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000156def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
157
Bob Wilson0ce37102009-08-14 05:08:32 +0000158// VDUPLANE can produce a quad-register result from a double-register source,
159// so the result is not constrained to match the source.
160def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
161 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
162 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000163
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000164def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
165 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
166def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
167
Bob Wilsond8e17572009-08-12 22:31:50 +0000168def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
169def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
170def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
171def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
172
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000173def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000174 SDTCisSameAs<0, 2>,
175 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000176def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
177def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
178def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000179
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000180def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
181 SDTCisSameAs<1, 2>]>;
182def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
183def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
184
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000185def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
186 SDTCisSameAs<0, 2>]>;
187def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
188def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
189
Bob Wilsoncba270d2010-07-13 21:16:48 +0000190def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
191 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000192 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000193 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
194 return (EltBits == 32 && EltVal == 0);
195}]>;
196
197def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
198 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000199 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000200 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
201 return (EltBits == 8 && EltVal == 0xff);
202}]>;
203
Bob Wilson5bafff32009-06-22 23:27:02 +0000204//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000205// NEON load / store instructions
206//===----------------------------------------------------------------------===//
207
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000208// Use VLDM to load a Q register as a D register pair.
209// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000210def VLDMQIA
211 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
212 IIC_fpLoad_m, "",
213 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000214
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000215// Use VSTM to store a Q register as a D register pair.
216// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000217def VSTMQIA
218 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
219 IIC_fpStore_m, "",
220 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000221
Bob Wilsonffde0802010-09-02 16:00:54 +0000222// Classes for VLD* pseudo-instructions with multi-register operands.
223// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000224class VLDQPseudo<InstrItinClass itin>
225 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
226class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000227 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000228 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000229 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000230class VLDQQPseudo<InstrItinClass itin>
231 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
232class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000233 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000234 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000235 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000236class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000237 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
238 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000239class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000240 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000241 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000242 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000243
Bob Wilson2a0e9742010-11-27 06:35:16 +0000244let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
245
Bob Wilson205a5ca2009-07-08 18:11:30 +0000246// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000247class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000248 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000249 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000250 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 let Rm = 0b1111;
252 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000254}
Bob Wilson621f1952010-03-23 05:25:43 +0000255class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000256 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000257 (ins addrmode6:$Rn), IIC_VLD1x2,
258 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
259 let Rm = 0b1111;
260 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000261 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000262}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000263
Owen Andersond9aa7d32010-11-02 00:05:05 +0000264def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
265def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
266def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
267def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000268
Owen Andersond9aa7d32010-11-02 00:05:05 +0000269def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
270def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
271def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
272def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000273
Evan Chengd2ca8132010-10-09 01:03:04 +0000274def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
275def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
276def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
277def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000278
Bob Wilson99493b22010-03-20 17:59:03 +0000279// ...with address register writeback:
280class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000281 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000282 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
283 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
284 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000285 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000286 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000287}
Bob Wilson99493b22010-03-20 17:59:03 +0000288class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000289 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
291 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
292 "$Rn.addr = $wb", []> {
293 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000294 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000295}
Bob Wilson99493b22010-03-20 17:59:03 +0000296
Owen Andersone85bd772010-11-02 00:24:52 +0000297def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
298def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
299def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
300def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000301
Owen Andersone85bd772010-11-02 00:24:52 +0000302def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
303def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
304def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
305def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000306
Evan Chengd2ca8132010-10-09 01:03:04 +0000307def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
308def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
309def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
310def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000311
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000312// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000313class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000314 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000315 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
316 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
317 let Rm = 0b1111;
318 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000320}
Bob Wilson99493b22010-03-20 17:59:03 +0000321class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000322 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000323 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
324 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
325 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000327}
Bob Wilson052ba452010-03-22 18:22:06 +0000328
Owen Andersone85bd772010-11-02 00:24:52 +0000329def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
330def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
331def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
332def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000333
Owen Andersone85bd772010-11-02 00:24:52 +0000334def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
335def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
336def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
337def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000338
Evan Chengd2ca8132010-10-09 01:03:04 +0000339def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
340def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000341
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000342// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000343class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000344 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000345 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
346 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
347 let Rm = 0b1111;
348 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000349 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000350}
Bob Wilson99493b22010-03-20 17:59:03 +0000351class VLD1D4WB<bits<4> op7_4, string Dt>
352 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000353 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000354 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000355 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000356 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000357 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000358 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000359}
Johnny Chend7283d92010-02-23 20:51:23 +0000360
Owen Andersone85bd772010-11-02 00:24:52 +0000361def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
362def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
363def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
364def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000365
Owen Andersone85bd772010-11-02 00:24:52 +0000366def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
367def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
368def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
369def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000370
Evan Chengd2ca8132010-10-09 01:03:04 +0000371def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
372def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000373
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000374// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000375class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000376 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000377 (ins addrmode6:$Rn), IIC_VLD2,
378 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
379 let Rm = 0b1111;
380 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000381 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000382}
Bob Wilson95808322010-03-18 20:18:39 +0000383class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000384 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000385 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000386 (ins addrmode6:$Rn), IIC_VLD2x2,
387 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
388 let Rm = 0b1111;
389 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000390 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000391}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Owen Andersoncf667be2010-11-02 01:24:55 +0000393def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
394def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
395def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000396
Owen Andersoncf667be2010-11-02 01:24:55 +0000397def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
398def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
399def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000400
Bob Wilson9d84fb32010-09-14 20:59:49 +0000401def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
402def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
403def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000404
Evan Chengd2ca8132010-10-09 01:03:04 +0000405def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
406def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
407def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000408
Bob Wilson92cb9322010-03-20 20:10:51 +0000409// ...with address register writeback:
410class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000411 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000412 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
413 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
414 "$Rn.addr = $wb", []> {
415 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000416 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000417}
Bob Wilson92cb9322010-03-20 20:10:51 +0000418class VLD2QWB<bits<4> op7_4, string Dt>
419 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000420 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
422 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
423 "$Rn.addr = $wb", []> {
424 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000426}
Bob Wilson92cb9322010-03-20 20:10:51 +0000427
Owen Andersoncf667be2010-11-02 01:24:55 +0000428def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
429def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
430def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000431
Owen Andersoncf667be2010-11-02 01:24:55 +0000432def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
433def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
434def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000435
Evan Chengd2ca8132010-10-09 01:03:04 +0000436def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
437def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
438def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000439
Evan Chengd2ca8132010-10-09 01:03:04 +0000440def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
441def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
442def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000443
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000444// ...with double-spaced registers
Owen Andersoncf667be2010-11-02 01:24:55 +0000445def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
446def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
447def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
448def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
449def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
450def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000451
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000452// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000453class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000454 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000455 (ins addrmode6:$Rn), IIC_VLD3,
456 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
457 let Rm = 0b1111;
458 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000459 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000460}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000461
Owen Andersoncf667be2010-11-02 01:24:55 +0000462def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
463def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
464def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000465
Bob Wilson9d84fb32010-09-14 20:59:49 +0000466def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
467def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
468def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000469
Bob Wilson92cb9322010-03-20 20:10:51 +0000470// ...with address register writeback:
471class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
472 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000473 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000474 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
475 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
476 "$Rn.addr = $wb", []> {
477 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000478 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000479}
Bob Wilson92cb9322010-03-20 20:10:51 +0000480
Owen Andersoncf667be2010-11-02 01:24:55 +0000481def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
482def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
483def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000484
Evan Cheng84f69e82010-10-09 01:45:34 +0000485def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
486def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
487def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000488
Bob Wilson7de68142011-02-07 17:43:15 +0000489// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000490def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
491def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
492def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
493def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
494def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
495def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000496
Evan Cheng84f69e82010-10-09 01:45:34 +0000497def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
498def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
499def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000500
Bob Wilson92cb9322010-03-20 20:10:51 +0000501// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000502def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
503def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
504def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
505
Evan Cheng84f69e82010-10-09 01:45:34 +0000506def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
507def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
508def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000509
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000510// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000511class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
512 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000513 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000514 (ins addrmode6:$Rn), IIC_VLD4,
515 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
516 let Rm = 0b1111;
517 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000518 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000519}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000520
Owen Andersoncf667be2010-11-02 01:24:55 +0000521def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
522def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
523def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000524
Bob Wilson9d84fb32010-09-14 20:59:49 +0000525def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
526def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
527def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000528
Bob Wilson92cb9322010-03-20 20:10:51 +0000529// ...with address register writeback:
530class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
531 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000532 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000533 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000534 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
535 "$Rn.addr = $wb", []> {
536 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000537 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000538}
Bob Wilson92cb9322010-03-20 20:10:51 +0000539
Owen Andersoncf667be2010-11-02 01:24:55 +0000540def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
541def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
542def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000543
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000544def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
545def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
546def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000547
Bob Wilson7de68142011-02-07 17:43:15 +0000548// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000549def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
550def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
551def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
552def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
553def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
554def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000555
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000556def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
557def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
558def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000559
Bob Wilson92cb9322010-03-20 20:10:51 +0000560// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000561def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
562def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
563def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
564
565def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
566def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
567def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000568
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000569} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
570
Bob Wilson8466fa12010-09-13 23:01:35 +0000571// Classes for VLD*LN pseudo-instructions with multi-register operands.
572// These are expanded to real instructions after register allocation.
573class VLDQLNPseudo<InstrItinClass itin>
574 : PseudoNLdSt<(outs QPR:$dst),
575 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
576 itin, "$src = $dst">;
577class VLDQLNWBPseudo<InstrItinClass itin>
578 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
579 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
580 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
581class VLDQQLNPseudo<InstrItinClass itin>
582 : PseudoNLdSt<(outs QQPR:$dst),
583 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
584 itin, "$src = $dst">;
585class VLDQQLNWBPseudo<InstrItinClass itin>
586 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
587 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
588 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
589class VLDQQQQLNPseudo<InstrItinClass itin>
590 : PseudoNLdSt<(outs QQQQPR:$dst),
591 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
592 itin, "$src = $dst">;
593class VLDQQQQLNWBPseudo<InstrItinClass itin>
594 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
595 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
596 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
597
Bob Wilsonb07c1712009-10-07 21:53:04 +0000598// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000599class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
600 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000601 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000602 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
603 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000604 "$src = $Vd",
605 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000606 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000607 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000608 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000609 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000610}
Mon P Wang183c6272011-05-09 17:47:27 +0000611class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
612 PatFrag LoadOp>
613 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
614 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
615 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
616 "$src = $Vd",
617 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
618 (i32 (LoadOp addrmode6oneL32:$Rn)),
619 imm:$lane))]> {
620 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000621 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000622}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000623class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
624 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
625 (i32 (LoadOp addrmode6:$addr)),
626 imm:$lane))];
627}
628
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000629def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
630 let Inst{7-5} = lane{2-0};
631}
632def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
633 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000634 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000635}
Mon P Wang183c6272011-05-09 17:47:27 +0000636def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000637 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000638 let Inst{5} = Rn{4};
639 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000640}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000641
642def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
643def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
644def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
645
Bob Wilson746fa172010-12-10 22:13:32 +0000646def : Pat<(vector_insert (v2f32 DPR:$src),
647 (f32 (load addrmode6:$addr)), imm:$lane),
648 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
649def : Pat<(vector_insert (v4f32 QPR:$src),
650 (f32 (load addrmode6:$addr)), imm:$lane),
651 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
652
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000653let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
654
655// ...with address register writeback:
656class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000657 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000658 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000659 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000660 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000661 "$src = $Vd, $Rn.addr = $wb", []> {
662 let DecoderMethod = "DecodeVLD1LN";
663}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000664
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000665def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
666 let Inst{7-5} = lane{2-0};
667}
668def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
669 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000670 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000671}
672def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
673 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000674 let Inst{5} = Rn{4};
675 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000676}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000677
678def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
679def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
680def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000681
Bob Wilson243fcc52009-09-01 04:26:28 +0000682// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000683class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000684 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000685 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
686 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000687 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000688 let Rm = 0b1111;
689 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000690 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000691}
Bob Wilson243fcc52009-09-01 04:26:28 +0000692
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000693def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
694 let Inst{7-5} = lane{2-0};
695}
696def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
697 let Inst{7-6} = lane{1-0};
698}
699def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
700 let Inst{7} = lane{0};
701}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000702
Evan Chengd2ca8132010-10-09 01:03:04 +0000703def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
704def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
705def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000706
Bob Wilson41315282010-03-20 20:39:53 +0000707// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000708def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
709 let Inst{7-6} = lane{1-0};
710}
711def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
712 let Inst{7} = lane{0};
713}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000714
Evan Chengd2ca8132010-10-09 01:03:04 +0000715def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
716def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000717
Bob Wilsona1023642010-03-20 20:47:18 +0000718// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000719class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000720 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000722 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
724 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
725 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000726 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727}
Bob Wilsona1023642010-03-20 20:47:18 +0000728
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000729def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
730 let Inst{7-5} = lane{2-0};
731}
732def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
733 let Inst{7-6} = lane{1-0};
734}
735def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
736 let Inst{7} = lane{0};
737}
Bob Wilsona1023642010-03-20 20:47:18 +0000738
Evan Chengd2ca8132010-10-09 01:03:04 +0000739def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
740def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
741def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000742
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
744 let Inst{7-6} = lane{1-0};
745}
746def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
747 let Inst{7} = lane{0};
748}
Bob Wilsona1023642010-03-20 20:47:18 +0000749
Evan Chengd2ca8132010-10-09 01:03:04 +0000750def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
751def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000752
Bob Wilson243fcc52009-09-01 04:26:28 +0000753// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000754class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000755 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000756 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000757 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000758 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000759 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000761 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000762}
Bob Wilson243fcc52009-09-01 04:26:28 +0000763
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000764def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
765 let Inst{7-5} = lane{2-0};
766}
767def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
768 let Inst{7-6} = lane{1-0};
769}
770def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
771 let Inst{7} = lane{0};
772}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000773
Evan Cheng84f69e82010-10-09 01:45:34 +0000774def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
775def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
776def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000777
Bob Wilson41315282010-03-20 20:39:53 +0000778// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000779def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
780 let Inst{7-6} = lane{1-0};
781}
782def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
783 let Inst{7} = lane{0};
784}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000785
Evan Cheng84f69e82010-10-09 01:45:34 +0000786def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
787def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000788
Bob Wilsona1023642010-03-20 20:47:18 +0000789// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000790class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000791 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000792 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000793 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000794 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000795 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
797 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000798 []> {
799 let DecoderMethod = "DecodeVLD3LN";
800}
Bob Wilsona1023642010-03-20 20:47:18 +0000801
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000802def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
803 let Inst{7-5} = lane{2-0};
804}
805def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
806 let Inst{7-6} = lane{1-0};
807}
808def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
809 let Inst{7} = lane{0};
810}
Bob Wilsona1023642010-03-20 20:47:18 +0000811
Evan Cheng84f69e82010-10-09 01:45:34 +0000812def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
813def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
814def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000815
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000816def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
817 let Inst{7-6} = lane{1-0};
818}
819def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
820 let Inst{7} = lane{0};
821}
Bob Wilsona1023642010-03-20 20:47:18 +0000822
Evan Cheng84f69e82010-10-09 01:45:34 +0000823def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
824def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000825
Bob Wilson243fcc52009-09-01 04:26:28 +0000826// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000827class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000828 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000829 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000830 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000831 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000832 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000834 let Rm = 0b1111;
835 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000836 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000837}
Bob Wilson243fcc52009-09-01 04:26:28 +0000838
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000839def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
840 let Inst{7-5} = lane{2-0};
841}
842def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
843 let Inst{7-6} = lane{1-0};
844}
845def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
846 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000847 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000848}
Bob Wilson62e053e2009-10-08 22:53:57 +0000849
Evan Cheng10dc63f2010-10-09 04:07:58 +0000850def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
851def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
852def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000853
Bob Wilson41315282010-03-20 20:39:53 +0000854// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000855def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
856 let Inst{7-6} = lane{1-0};
857}
858def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
859 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000860 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000861}
Bob Wilson62e053e2009-10-08 22:53:57 +0000862
Evan Cheng10dc63f2010-10-09 04:07:58 +0000863def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
864def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000865
Bob Wilsona1023642010-03-20 20:47:18 +0000866// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000867class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000868 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000869 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000870 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000871 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000872 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000873"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
874"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000875 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000876 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000877 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000878}
Bob Wilsona1023642010-03-20 20:47:18 +0000879
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000880def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
881 let Inst{7-5} = lane{2-0};
882}
883def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
884 let Inst{7-6} = lane{1-0};
885}
886def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
887 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000888 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000889}
Bob Wilsona1023642010-03-20 20:47:18 +0000890
Evan Cheng10dc63f2010-10-09 04:07:58 +0000891def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
892def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
893def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000894
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000895def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
896 let Inst{7-6} = lane{1-0};
897}
898def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
899 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000900 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000901}
Bob Wilsona1023642010-03-20 20:47:18 +0000902
Evan Cheng10dc63f2010-10-09 04:07:58 +0000903def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
904def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000905
Bob Wilson2a0e9742010-11-27 06:35:16 +0000906} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
907
Bob Wilsonb07c1712009-10-07 21:53:04 +0000908// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000909class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000910 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000911 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000912 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000913 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000914 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000915 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000916}
917class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
918 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000919 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000920}
921
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000922def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
923def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
924def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000925
926def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
927def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
928def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
929
Bob Wilson746fa172010-12-10 22:13:32 +0000930def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
931 (VLD1DUPd32 addrmode6:$addr)>;
932def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
933 (VLD1DUPq32Pseudo addrmode6:$addr)>;
934
Bob Wilson2a0e9742010-11-27 06:35:16 +0000935let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
936
Bob Wilson20d55152010-12-10 22:13:24 +0000937class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000938 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000939 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000940 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
941 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000942 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000943 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000944}
945
Bob Wilson20d55152010-12-10 22:13:24 +0000946def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
947def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
948def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000949
950// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000951class VLD1DUPWB<bits<4> op7_4, string Dt>
952 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000953 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000954 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
955 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000956 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000957}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000958class VLD1QDUPWB<bits<4> op7_4, string Dt>
959 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000960 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000961 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
962 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000963 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000964}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000965
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000966def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
967def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
968def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000969
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000970def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
971def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
972def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000973
974def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
975def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
976def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
977
Bob Wilsonb07c1712009-10-07 21:53:04 +0000978// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000979class VLD2DUP<bits<4> op7_4, string Dt>
980 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000981 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000982 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
983 let Rm = 0b1111;
984 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000985 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000986}
987
988def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
989def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
990def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
991
992def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
993def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
994def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
995
996// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000997def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
998def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
999def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001000
1001// ...with address register writeback:
1002class VLD2DUPWB<bits<4> op7_4, string Dt>
1003 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001004 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001005 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1006 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001007 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001008}
1009
1010def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1011def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1012def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1013
Bob Wilson173fb142010-11-30 00:00:38 +00001014def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1015def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1016def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001017
1018def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1019def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1020def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1021
Bob Wilsonb07c1712009-10-07 21:53:04 +00001022// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001023class VLD3DUP<bits<4> op7_4, string Dt>
1024 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001025 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001026 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1027 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001028 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001029 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001030}
1031
1032def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1033def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1034def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1035
1036def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1037def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1038def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1039
1040// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001041def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1042def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1043def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001044
1045// ...with address register writeback:
1046class VLD3DUPWB<bits<4> op7_4, string Dt>
1047 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001048 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001049 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1050 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001051 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001052 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001053}
1054
1055def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1056def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1057def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1058
Bob Wilson173fb142010-11-30 00:00:38 +00001059def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1060def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1061def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001062
1063def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1064def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1065def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1066
Bob Wilsonb07c1712009-10-07 21:53:04 +00001067// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001068class VLD4DUP<bits<4> op7_4, string Dt>
1069 : NLdSt<1, 0b10, 0b1111, op7_4,
1070 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001071 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001072 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1073 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001074 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001075 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001076}
1077
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001078def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1079def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1080def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001081
1082def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1083def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1084def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1085
1086// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001087def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1088def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1089def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001090
1091// ...with address register writeback:
1092class VLD4DUPWB<bits<4> op7_4, string Dt>
1093 : NLdSt<1, 0b10, 0b1111, op7_4,
1094 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001095 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001096 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001097 "$Rn.addr = $wb", []> {
1098 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001099 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001100}
1101
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001102def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1103def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1104def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1105
1106def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1107def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1108def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001109
1110def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1111def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1112def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1113
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001114} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001115
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001116let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001117
Bob Wilson709d5922010-08-25 23:27:42 +00001118// Classes for VST* pseudo-instructions with multi-register operands.
1119// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001120class VSTQPseudo<InstrItinClass itin>
1121 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1122class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001123 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001124 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001125 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001126class VSTQQPseudo<InstrItinClass itin>
1127 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1128class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001129 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001130 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001131 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001132class VSTQQQQPseudo<InstrItinClass itin>
1133 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001134class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001135 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001136 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001137 "$addr.addr = $wb">;
1138
Bob Wilson11d98992010-03-23 06:20:33 +00001139// VST1 : Vector Store (multiple single elements)
1140class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001141 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1142 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001143 let Rm = 0b1111;
1144 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001145 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001146}
Bob Wilson11d98992010-03-23 06:20:33 +00001147class VST1Q<bits<4> op7_4, string Dt>
1148 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001149 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1150 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1151 let Rm = 0b1111;
1152 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001153 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001154}
Bob Wilson11d98992010-03-23 06:20:33 +00001155
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001156def VST1d8 : VST1D<{0,0,0,?}, "8">;
1157def VST1d16 : VST1D<{0,1,0,?}, "16">;
1158def VST1d32 : VST1D<{1,0,0,?}, "32">;
1159def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001160
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001161def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1162def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1163def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1164def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001165
Evan Cheng60ff8792010-10-11 22:03:18 +00001166def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1167def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1168def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1169def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001170
Bob Wilson25eb5012010-03-20 20:54:36 +00001171// ...with address register writeback:
1172class VST1DWB<bits<4> op7_4, string Dt>
1173 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001174 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1175 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1176 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001177 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001178}
Bob Wilson25eb5012010-03-20 20:54:36 +00001179class VST1QWB<bits<4> op7_4, string Dt>
1180 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001181 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1182 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1183 "$Rn.addr = $wb", []> {
1184 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001185 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001186}
Bob Wilson25eb5012010-03-20 20:54:36 +00001187
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001188def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1189def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1190def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1191def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001192
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001193def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1194def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1195def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1196def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001197
Evan Cheng60ff8792010-10-11 22:03:18 +00001198def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1199def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1200def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1201def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001202
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001203// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001204class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001205 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001206 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1207 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1208 let Rm = 0b1111;
1209 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001210 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001211}
Bob Wilson25eb5012010-03-20 20:54:36 +00001212class VST1D3WB<bits<4> op7_4, string Dt>
1213 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001214 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001215 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001216 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1217 "$Rn.addr = $wb", []> {
1218 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001219 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001220}
Bob Wilson052ba452010-03-22 18:22:06 +00001221
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001222def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1223def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1224def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1225def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001226
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001227def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1228def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1229def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1230def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001231
Evan Cheng60ff8792010-10-11 22:03:18 +00001232def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1233def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001234
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001235// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001236class VST1D4<bits<4> op7_4, string Dt>
1237 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001238 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1239 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001240 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001241 let Rm = 0b1111;
1242 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001243 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001244}
Bob Wilson25eb5012010-03-20 20:54:36 +00001245class VST1D4WB<bits<4> op7_4, string Dt>
1246 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001247 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001248 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1250 "$Rn.addr = $wb", []> {
1251 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001252 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001253}
Bob Wilson25eb5012010-03-20 20:54:36 +00001254
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001255def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1256def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1257def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1258def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001259
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001260def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1261def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1262def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1263def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001264
Evan Cheng60ff8792010-10-11 22:03:18 +00001265def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1266def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001267
Bob Wilsonb36ec862009-08-06 18:47:44 +00001268// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001269class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1270 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001271 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1272 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1273 let Rm = 0b1111;
1274 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001275 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001276}
Bob Wilson95808322010-03-18 20:18:39 +00001277class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001278 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001279 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1280 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001281 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001282 let Rm = 0b1111;
1283 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001284 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001285}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001286
Owen Andersond2f37942010-11-02 21:16:58 +00001287def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1288def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1289def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001290
Owen Andersond2f37942010-11-02 21:16:58 +00001291def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1292def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1293def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001294
Evan Cheng60ff8792010-10-11 22:03:18 +00001295def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1296def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1297def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001298
Evan Cheng60ff8792010-10-11 22:03:18 +00001299def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1300def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1301def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001302
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001303// ...with address register writeback:
1304class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1305 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001306 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1307 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1308 "$Rn.addr = $wb", []> {
1309 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001310 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001311}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001312class VST2QWB<bits<4> op7_4, string Dt>
1313 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001314 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001315 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001316 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1317 "$Rn.addr = $wb", []> {
1318 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001319 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001320}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001321
Owen Andersond2f37942010-11-02 21:16:58 +00001322def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1323def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1324def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001325
Owen Andersond2f37942010-11-02 21:16:58 +00001326def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1327def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1328def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001329
Evan Cheng60ff8792010-10-11 22:03:18 +00001330def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1331def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1332def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001333
Evan Cheng60ff8792010-10-11 22:03:18 +00001334def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1335def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1336def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001337
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001338// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001339def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1340def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1341def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1342def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1343def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1344def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001345
Bob Wilsonb36ec862009-08-06 18:47:44 +00001346// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001347class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1348 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001349 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1350 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1351 let Rm = 0b1111;
1352 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001353 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001354}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001355
Owen Andersona1a45fd2010-11-02 21:47:03 +00001356def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1357def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1358def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001359
Evan Cheng60ff8792010-10-11 22:03:18 +00001360def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1361def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1362def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001363
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001364// ...with address register writeback:
1365class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1366 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001367 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001368 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001369 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1370 "$Rn.addr = $wb", []> {
1371 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001372 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001373}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001374
Owen Andersona1a45fd2010-11-02 21:47:03 +00001375def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1376def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1377def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001378
Evan Cheng60ff8792010-10-11 22:03:18 +00001379def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1380def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1381def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001382
Bob Wilson7de68142011-02-07 17:43:15 +00001383// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001384def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1385def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1386def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1387def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1388def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1389def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001390
Evan Cheng60ff8792010-10-11 22:03:18 +00001391def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1392def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1393def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001394
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001395// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001396def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1397def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1398def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1399
Evan Cheng60ff8792010-10-11 22:03:18 +00001400def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1401def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1402def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001403
Bob Wilsonb36ec862009-08-06 18:47:44 +00001404// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001405class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1406 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001407 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1408 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001409 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001410 let Rm = 0b1111;
1411 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001412 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001413}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001414
Owen Andersona1a45fd2010-11-02 21:47:03 +00001415def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1416def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1417def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001418
Evan Cheng60ff8792010-10-11 22:03:18 +00001419def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1420def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1421def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001422
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001423// ...with address register writeback:
1424class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1425 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001426 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001427 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001428 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1429 "$Rn.addr = $wb", []> {
1430 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001431 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001432}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001433
Owen Andersona1a45fd2010-11-02 21:47:03 +00001434def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1435def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1436def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001437
Evan Cheng60ff8792010-10-11 22:03:18 +00001438def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1439def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1440def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001441
Bob Wilson7de68142011-02-07 17:43:15 +00001442// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001443def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1444def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1445def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1446def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1447def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1448def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001449
Evan Cheng60ff8792010-10-11 22:03:18 +00001450def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1451def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1452def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001453
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001454// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001455def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1456def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1457def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1458
Evan Cheng60ff8792010-10-11 22:03:18 +00001459def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1460def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1461def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001462
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001463} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1464
Bob Wilson8466fa12010-09-13 23:01:35 +00001465// Classes for VST*LN pseudo-instructions with multi-register operands.
1466// These are expanded to real instructions after register allocation.
1467class VSTQLNPseudo<InstrItinClass itin>
1468 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1469 itin, "">;
1470class VSTQLNWBPseudo<InstrItinClass itin>
1471 : PseudoNLdSt<(outs GPR:$wb),
1472 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1473 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1474class VSTQQLNPseudo<InstrItinClass itin>
1475 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1476 itin, "">;
1477class VSTQQLNWBPseudo<InstrItinClass itin>
1478 : PseudoNLdSt<(outs GPR:$wb),
1479 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1480 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1481class VSTQQQQLNPseudo<InstrItinClass itin>
1482 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1483 itin, "">;
1484class VSTQQQQLNWBPseudo<InstrItinClass itin>
1485 : PseudoNLdSt<(outs GPR:$wb),
1486 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1487 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1488
Bob Wilsonb07c1712009-10-07 21:53:04 +00001489// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001490class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1491 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001492 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001493 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001494 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1495 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001496 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001497 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001498}
Mon P Wang183c6272011-05-09 17:47:27 +00001499class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1500 PatFrag StoreOp, SDNode ExtractOp>
1501 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1502 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1503 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001504 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001505 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001506 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001507}
Bob Wilsond168cef2010-11-03 16:24:53 +00001508class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1509 : VSTQLNPseudo<IIC_VST1ln> {
1510 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1511 addrmode6:$addr)];
1512}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001513
Bob Wilsond168cef2010-11-03 16:24:53 +00001514def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1515 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001516 let Inst{7-5} = lane{2-0};
1517}
Bob Wilsond168cef2010-11-03 16:24:53 +00001518def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1519 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001520 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001521 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001522}
Mon P Wang183c6272011-05-09 17:47:27 +00001523
1524def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001525 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001526 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001527}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001528
Bob Wilsond168cef2010-11-03 16:24:53 +00001529def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1530def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1531def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001532
Bob Wilson746fa172010-12-10 22:13:32 +00001533def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1534 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1535def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1536 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1537
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001538// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001539class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1540 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001541 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001542 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001543 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001544 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001545 "$Rn.addr = $wb",
1546 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001547 addrmode6:$Rn, am6offset:$Rm))]> {
1548 let DecoderMethod = "DecodeVST1LN";
1549}
Bob Wilsonda525062011-02-25 06:42:42 +00001550class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1551 : VSTQLNWBPseudo<IIC_VST1lnu> {
1552 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1553 addrmode6:$addr, am6offset:$offset))];
1554}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001555
Bob Wilsonda525062011-02-25 06:42:42 +00001556def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1557 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001558 let Inst{7-5} = lane{2-0};
1559}
Bob Wilsonda525062011-02-25 06:42:42 +00001560def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1561 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001562 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001563 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001564}
Bob Wilsonda525062011-02-25 06:42:42 +00001565def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1566 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001568 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001569}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001570
Bob Wilsonda525062011-02-25 06:42:42 +00001571def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1572def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1573def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1574
1575let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001576
Bob Wilson8a3198b2009-09-01 18:51:56 +00001577// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001578class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001579 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001580 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1581 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001582 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001583 let Rm = 0b1111;
1584 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001585 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001586}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001587
Owen Andersonb20594f2010-11-02 22:18:18 +00001588def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1589 let Inst{7-5} = lane{2-0};
1590}
1591def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1592 let Inst{7-6} = lane{1-0};
1593}
1594def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1595 let Inst{7} = lane{0};
1596}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001597
Evan Cheng60ff8792010-10-11 22:03:18 +00001598def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1599def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1600def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001601
Bob Wilson41315282010-03-20 20:39:53 +00001602// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001603def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1604 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001605 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001606}
1607def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1608 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001609 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001610}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001611
Evan Cheng60ff8792010-10-11 22:03:18 +00001612def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1613def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001614
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001615// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001616class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001617 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001618 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001619 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001620 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001621 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001622 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001623 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001624}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001625
Owen Andersonb20594f2010-11-02 22:18:18 +00001626def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1627 let Inst{7-5} = lane{2-0};
1628}
1629def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1630 let Inst{7-6} = lane{1-0};
1631}
1632def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1633 let Inst{7} = lane{0};
1634}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001635
Evan Cheng60ff8792010-10-11 22:03:18 +00001636def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1637def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1638def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001639
Owen Andersonb20594f2010-11-02 22:18:18 +00001640def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1641 let Inst{7-6} = lane{1-0};
1642}
1643def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1644 let Inst{7} = lane{0};
1645}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001646
Evan Cheng60ff8792010-10-11 22:03:18 +00001647def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1648def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001649
Bob Wilson8a3198b2009-09-01 18:51:56 +00001650// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001651class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001652 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001653 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001654 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001655 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1656 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001657 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001658}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001659
Owen Andersonb20594f2010-11-02 22:18:18 +00001660def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1661 let Inst{7-5} = lane{2-0};
1662}
1663def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1664 let Inst{7-6} = lane{1-0};
1665}
1666def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1667 let Inst{7} = lane{0};
1668}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001669
Evan Cheng60ff8792010-10-11 22:03:18 +00001670def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1671def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1672def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001673
Bob Wilson41315282010-03-20 20:39:53 +00001674// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001675def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1676 let Inst{7-6} = lane{1-0};
1677}
1678def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1679 let Inst{7} = lane{0};
1680}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001681
Evan Cheng60ff8792010-10-11 22:03:18 +00001682def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1683def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001684
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001685// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001686class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001687 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001688 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001689 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001690 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001691 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001692 "$Rn.addr = $wb", []> {
1693 let DecoderMethod = "DecodeVST3LN";
1694}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001695
Owen Andersonb20594f2010-11-02 22:18:18 +00001696def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1697 let Inst{7-5} = lane{2-0};
1698}
1699def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1700 let Inst{7-6} = lane{1-0};
1701}
1702def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1703 let Inst{7} = lane{0};
1704}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001705
Evan Cheng60ff8792010-10-11 22:03:18 +00001706def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1707def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1708def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001709
Owen Andersonb20594f2010-11-02 22:18:18 +00001710def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1711 let Inst{7-6} = lane{1-0};
1712}
1713def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1714 let Inst{7} = lane{0};
1715}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001716
Evan Cheng60ff8792010-10-11 22:03:18 +00001717def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1718def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001719
Bob Wilson8a3198b2009-09-01 18:51:56 +00001720// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001721class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001722 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001723 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001724 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001725 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001726 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001727 let Rm = 0b1111;
1728 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001729 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001730}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001731
Owen Andersonb20594f2010-11-02 22:18:18 +00001732def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1733 let Inst{7-5} = lane{2-0};
1734}
1735def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1736 let Inst{7-6} = lane{1-0};
1737}
1738def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1739 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001740 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001741}
Bob Wilson56311392009-10-09 00:01:36 +00001742
Evan Cheng60ff8792010-10-11 22:03:18 +00001743def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1744def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1745def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001746
Bob Wilson41315282010-03-20 20:39:53 +00001747// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001748def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1749 let Inst{7-6} = lane{1-0};
1750}
1751def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1752 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001753 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001754}
Bob Wilson56311392009-10-09 00:01:36 +00001755
Evan Cheng60ff8792010-10-11 22:03:18 +00001756def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1757def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001758
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001759// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001760class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001761 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001762 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001763 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001764 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001765 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1766 "$Rn.addr = $wb", []> {
1767 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001768 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001769}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001770
Owen Andersonb20594f2010-11-02 22:18:18 +00001771def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1772 let Inst{7-5} = lane{2-0};
1773}
1774def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1775 let Inst{7-6} = lane{1-0};
1776}
1777def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1778 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001779 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001780}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001781
Evan Cheng60ff8792010-10-11 22:03:18 +00001782def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1783def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1784def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001785
Owen Andersonb20594f2010-11-02 22:18:18 +00001786def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1787 let Inst{7-6} = lane{1-0};
1788}
1789def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1790 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001791 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001792}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001793
Evan Cheng60ff8792010-10-11 22:03:18 +00001794def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1795def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001796
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001797} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001798
Bob Wilson205a5ca2009-07-08 18:11:30 +00001799
Bob Wilson5bafff32009-06-22 23:27:02 +00001800//===----------------------------------------------------------------------===//
1801// NEON pattern fragments
1802//===----------------------------------------------------------------------===//
1803
1804// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001805def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001806 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1807 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001808}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001809def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001810 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1811 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001812}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001813def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001814 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1815 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001816}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001817def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001818 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1819 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001820}]>;
1821
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001822// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001823def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001824 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1825 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001826}]>;
1827
Bob Wilson5bafff32009-06-22 23:27:02 +00001828// Translate lane numbers from Q registers to D subregs.
1829def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001831}]>;
1832def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001834}]>;
1835def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001837}]>;
1838
1839//===----------------------------------------------------------------------===//
1840// Instruction Classes
1841//===----------------------------------------------------------------------===//
1842
Bob Wilson4711d5c2010-12-13 23:02:37 +00001843// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001844class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001845 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1846 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001847 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1848 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1849 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001850class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001851 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1852 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001853 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1854 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1855 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001856
Bob Wilson69bfbd62010-02-17 22:42:54 +00001857// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001858class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001859 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001860 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001861 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001862 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1863 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1864 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001865class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001866 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001867 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001868 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001869 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1870 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1871 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001872
Bob Wilson973a0742010-08-30 20:02:30 +00001873// Narrow 2-register operations.
1874class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1875 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1876 InstrItinClass itin, string OpcodeStr, string Dt,
1877 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001878 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1879 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1880 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001881
Bob Wilson5bafff32009-06-22 23:27:02 +00001882// Narrow 2-register intrinsics.
1883class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1884 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001885 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001886 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001887 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1888 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1889 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001890
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001891// Long 2-register operations (currently only used for VMOVL).
1892class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1893 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1894 InstrItinClass itin, string OpcodeStr, string Dt,
1895 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001896 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1897 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1898 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001899
Bob Wilson04063562010-12-15 22:14:12 +00001900// Long 2-register intrinsics.
1901class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1902 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1903 InstrItinClass itin, string OpcodeStr, string Dt,
1904 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1905 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1906 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1907 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1908
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001909// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001910class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001911 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001912 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001913 OpcodeStr, Dt, "$Vd, $Vm",
1914 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001915class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001916 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001917 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1918 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1919 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001920
Bob Wilson4711d5c2010-12-13 23:02:37 +00001921// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001922class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001923 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001924 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001925 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001926 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1927 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1928 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001929 let isCommutable = Commutable;
1930}
1931// Same as N3VD but no data type.
1932class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1933 InstrItinClass itin, string OpcodeStr,
1934 ValueType ResTy, ValueType OpTy,
1935 SDNode OpNode, bit Commutable>
1936 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001937 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1938 OpcodeStr, "$Vd, $Vn, $Vm", "",
1939 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001940 let isCommutable = Commutable;
1941}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001942
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001943class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 InstrItinClass itin, string OpcodeStr, string Dt,
1945 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001946 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001947 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
1948 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00001949 [(set (Ty DPR:$Vd),
1950 (Ty (ShOp (Ty DPR:$Vn),
1951 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001952 let isCommutable = 0;
1953}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001954class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001955 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001956 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001957 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
1958 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00001959 [(set (Ty DPR:$Vd),
1960 (Ty (ShOp (Ty DPR:$Vn),
1961 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001962 let isCommutable = 0;
1963}
1964
Bob Wilson5bafff32009-06-22 23:27:02 +00001965class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001966 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001967 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001968 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001969 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1970 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1971 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001972 let isCommutable = Commutable;
1973}
1974class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1975 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001976 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001977 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001978 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1979 OpcodeStr, "$Vd, $Vn, $Vm", "",
1980 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001981 let isCommutable = Commutable;
1982}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001983class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001984 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001985 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001986 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00001987 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
1988 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00001989 [(set (ResTy QPR:$Vd),
1990 (ResTy (ShOp (ResTy QPR:$Vn),
1991 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001992 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001993 let isCommutable = 0;
1994}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001995class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001996 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001997 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00001998 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
1999 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002000 [(set (ResTy QPR:$Vd),
2001 (ResTy (ShOp (ResTy QPR:$Vn),
2002 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002003 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002004 let isCommutable = 0;
2005}
Bob Wilson5bafff32009-06-22 23:27:02 +00002006
2007// Basic 3-register intrinsics, both double- and quad-register.
2008class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002009 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002010 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002011 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002012 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2013 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2014 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002015 let isCommutable = Commutable;
2016}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002017class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002018 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002019 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002020 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2021 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002022 [(set (Ty DPR:$Vd),
2023 (Ty (IntOp (Ty DPR:$Vn),
2024 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002025 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002026 let isCommutable = 0;
2027}
David Goodwin658ea602009-09-25 18:38:29 +00002028class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002029 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002030 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002031 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2032 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002033 [(set (Ty DPR:$Vd),
2034 (Ty (IntOp (Ty DPR:$Vn),
2035 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002036 let isCommutable = 0;
2037}
Owen Anderson3557d002010-10-26 20:56:57 +00002038class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2039 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002040 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002041 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2042 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2043 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2044 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002045 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002046}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002047
Bob Wilson5bafff32009-06-22 23:27:02 +00002048class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002049 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002050 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002051 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002052 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2053 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2054 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002055 let isCommutable = Commutable;
2056}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002057class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002058 string OpcodeStr, string Dt,
2059 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002060 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002061 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2062 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002063 [(set (ResTy QPR:$Vd),
2064 (ResTy (IntOp (ResTy QPR:$Vn),
2065 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002066 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002067 let isCommutable = 0;
2068}
David Goodwin658ea602009-09-25 18:38:29 +00002069class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002070 string OpcodeStr, string Dt,
2071 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002072 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002073 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2074 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002075 [(set (ResTy QPR:$Vd),
2076 (ResTy (IntOp (ResTy QPR:$Vn),
2077 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002078 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002079 let isCommutable = 0;
2080}
Owen Anderson3557d002010-10-26 20:56:57 +00002081class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2082 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002083 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002084 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2085 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2086 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2087 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002088 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002089}
Bob Wilson5bafff32009-06-22 23:27:02 +00002090
Bob Wilson4711d5c2010-12-13 23:02:37 +00002091// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002092class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002094 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002095 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002096 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2097 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2098 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2099 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2100
David Goodwin658ea602009-09-25 18:38:29 +00002101class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002102 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002103 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002104 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002105 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002106 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002107 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002108 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002109 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002110 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002111 (Ty (MulOp DPR:$Vn,
2112 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002113 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002114class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002115 string OpcodeStr, string Dt,
2116 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002117 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002118 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002119 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002120 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002121 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002122 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002123 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002124 (Ty (MulOp DPR:$Vn,
2125 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002126 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002127
Bob Wilson5bafff32009-06-22 23:27:02 +00002128class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002129 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002130 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002131 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002132 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2133 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2134 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2135 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002136class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002137 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002138 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002139 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002140 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002141 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002142 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002143 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002144 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002145 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002146 (ResTy (MulOp QPR:$Vn,
2147 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002148 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002149class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002150 string OpcodeStr, string Dt,
2151 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002152 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002153 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002154 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002155 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002156 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002157 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002158 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002159 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002160 (ResTy (MulOp QPR:$Vn,
2161 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002162 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002163
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002164// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2165class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2166 InstrItinClass itin, string OpcodeStr, string Dt,
2167 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2168 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002169 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2170 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2171 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2172 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002173class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2174 InstrItinClass itin, string OpcodeStr, string Dt,
2175 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2176 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002177 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2178 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2179 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2180 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002181
Bob Wilson5bafff32009-06-22 23:27:02 +00002182// Neon 3-argument intrinsics, both double- and quad-register.
2183// The destination register is also used as the first source operand register.
2184class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002186 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002187 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002188 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2189 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2190 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2191 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002192class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002194 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002196 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2197 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2198 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2199 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002201// Long Multiply-Add/Sub operations.
2202class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2203 InstrItinClass itin, string OpcodeStr, string Dt,
2204 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2205 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002206 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2207 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2208 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2209 (TyQ (MulOp (TyD DPR:$Vn),
2210 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002211class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2212 InstrItinClass itin, string OpcodeStr, string Dt,
2213 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002214 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002215 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002216 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002217 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002218 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002219 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002220 (TyQ (MulOp (TyD DPR:$Vn),
2221 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002222 imm:$lane))))))]>;
2223class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2224 InstrItinClass itin, string OpcodeStr, string Dt,
2225 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002226 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002227 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002228 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002229 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002230 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002231 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002232 (TyQ (MulOp (TyD DPR:$Vn),
2233 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002234 imm:$lane))))))]>;
2235
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002236// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2237class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2238 InstrItinClass itin, string OpcodeStr, string Dt,
2239 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2240 SDNode OpNode>
2241 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002242 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2243 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2244 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2245 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2246 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002247
Bob Wilson5bafff32009-06-22 23:27:02 +00002248// Neon Long 3-argument intrinsic. The destination register is
2249// a quad-register and is also used as the first source operand register.
2250class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002252 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002253 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002254 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2255 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2256 [(set QPR:$Vd,
2257 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002258class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 string OpcodeStr, string Dt,
2260 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002261 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002262 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002263 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002264 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002265 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002266 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002267 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002268 (OpTy DPR:$Vn),
2269 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002270 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002271class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2272 InstrItinClass itin, string OpcodeStr, string Dt,
2273 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002274 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002275 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002276 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002277 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002278 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002279 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002280 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002281 (OpTy DPR:$Vn),
2282 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002283 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002284
Bob Wilson5bafff32009-06-22 23:27:02 +00002285// Narrowing 3-register intrinsics.
2286class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002287 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002288 Intrinsic IntOp, bit Commutable>
2289 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002290 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2291 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2292 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 let isCommutable = Commutable;
2294}
2295
Bob Wilson04d6c282010-08-29 05:57:34 +00002296// Long 3-register operations.
2297class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2298 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002299 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2300 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002301 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2302 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2303 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002304 let isCommutable = Commutable;
2305}
2306class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2307 InstrItinClass itin, string OpcodeStr, string Dt,
2308 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002309 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002310 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2311 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002312 [(set QPR:$Vd,
2313 (TyQ (OpNode (TyD DPR:$Vn),
2314 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002315class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2316 InstrItinClass itin, string OpcodeStr, string Dt,
2317 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002318 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002319 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2320 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002321 [(set QPR:$Vd,
2322 (TyQ (OpNode (TyD DPR:$Vn),
2323 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002324
2325// Long 3-register operations with explicitly extended operands.
2326class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2327 InstrItinClass itin, string OpcodeStr, string Dt,
2328 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2329 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002330 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002331 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2332 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2333 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2334 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002335 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002336}
2337
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002338// Long 3-register intrinsics with explicit extend (VABDL).
2339class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2340 InstrItinClass itin, string OpcodeStr, string Dt,
2341 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2342 bit Commutable>
2343 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002344 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2345 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2346 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2347 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002348 let isCommutable = Commutable;
2349}
2350
Bob Wilson5bafff32009-06-22 23:27:02 +00002351// Long 3-register intrinsics.
2352class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 InstrItinClass itin, string OpcodeStr, string Dt,
2354 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002355 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002356 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2357 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2358 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002359 let isCommutable = Commutable;
2360}
David Goodwin658ea602009-09-25 18:38:29 +00002361class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 string OpcodeStr, string Dt,
2363 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002364 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002365 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2366 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002367 [(set (ResTy QPR:$Vd),
2368 (ResTy (IntOp (OpTy DPR:$Vn),
2369 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002370 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002371class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2372 InstrItinClass itin, string OpcodeStr, string Dt,
2373 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002374 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002375 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2376 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002377 [(set (ResTy QPR:$Vd),
2378 (ResTy (IntOp (OpTy DPR:$Vn),
2379 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002380 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002381
Bob Wilson04d6c282010-08-29 05:57:34 +00002382// Wide 3-register operations.
2383class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2384 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2385 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2388 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2389 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2390 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002391 let isCommutable = Commutable;
2392}
2393
2394// Pairwise long 2-register intrinsics, both double- and quad-register.
2395class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002396 bits<2> op17_16, bits<5> op11_7, bit op4,
2397 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002398 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002399 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2400 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2401 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002402class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 bits<2> op17_16, bits<5> op11_7, bit op4,
2404 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002405 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002406 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2407 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2408 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002409
2410// Pairwise long 2-register accumulate intrinsics,
2411// both double- and quad-register.
2412// The destination register is also used as the first source operand register.
2413class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002414 bits<2> op17_16, bits<5> op11_7, bit op4,
2415 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002416 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2417 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002418 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2419 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2420 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002421class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002422 bits<2> op17_16, bits<5> op11_7, bit op4,
2423 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2425 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002426 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2427 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2428 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002429
2430// Shift by immediate,
2431// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002432class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002433 Format f, InstrItinClass itin, Operand ImmTy,
2434 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002435 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002436 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002437 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2438 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002439class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002440 Format f, InstrItinClass itin, Operand ImmTy,
2441 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002442 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002443 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002444 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2445 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002446
Johnny Chen6c8648b2010-03-17 23:26:50 +00002447// Long shift by immediate.
2448class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2449 string OpcodeStr, string Dt,
2450 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2451 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002452 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2453 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2454 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002455 (i32 imm:$SIMM))))]>;
2456
Bob Wilson5bafff32009-06-22 23:27:02 +00002457// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002458class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002460 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002461 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002462 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002463 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2464 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002465 (i32 imm:$SIMM))))]>;
2466
2467// Shift right by immediate and accumulate,
2468// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002469class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002470 Operand ImmTy, string OpcodeStr, string Dt,
2471 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002472 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002473 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002474 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2475 [(set DPR:$Vd, (Ty (add DPR:$src1,
2476 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002477class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002478 Operand ImmTy, string OpcodeStr, string Dt,
2479 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002480 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002481 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002482 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2483 [(set QPR:$Vd, (Ty (add QPR:$src1,
2484 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002485
2486// Shift by immediate and insert,
2487// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002488class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002489 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2490 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002491 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002492 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002493 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2494 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002495class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002496 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2497 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002498 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002499 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002500 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2501 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002502
2503// Convert, with fractional bits immediate,
2504// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002505class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002506 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002507 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002508 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002509 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2510 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2511 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002512class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002514 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002515 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002516 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2517 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2518 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002519
2520//===----------------------------------------------------------------------===//
2521// Multiclasses
2522//===----------------------------------------------------------------------===//
2523
Bob Wilson916ac5b2009-10-03 04:44:16 +00002524// Abbreviations used in multiclass suffixes:
2525// Q = quarter int (8 bit) elements
2526// H = half int (16 bit) elements
2527// S = single int (32 bit) elements
2528// D = double int (64 bit) elements
2529
Bob Wilson094dd802010-12-18 00:42:58 +00002530// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002531
Bob Wilson094dd802010-12-18 00:42:58 +00002532// Neon 2-register comparisons.
2533// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002534multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2535 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002536 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002537 // 64-bit vector types.
2538 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002539 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002540 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002541 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002542 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002543 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002544 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002545 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002546 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002547 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002548 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002549 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002550 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002551 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002552 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002553 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002554 let Inst{10} = 1; // overwrite F = 1
2555 }
2556
2557 // 128-bit vector types.
2558 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002559 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002560 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002561 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002562 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002563 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002564 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002565 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002566 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002567 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002568 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002569 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002570 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002571 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002572 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002573 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002574 let Inst{10} = 1; // overwrite F = 1
2575 }
2576}
2577
Bob Wilson094dd802010-12-18 00:42:58 +00002578
2579// Neon 2-register vector intrinsics,
2580// element sizes of 8, 16 and 32 bits:
2581multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2582 bits<5> op11_7, bit op4,
2583 InstrItinClass itinD, InstrItinClass itinQ,
2584 string OpcodeStr, string Dt, Intrinsic IntOp> {
2585 // 64-bit vector types.
2586 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2587 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2588 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2589 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2590 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2591 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2592
2593 // 128-bit vector types.
2594 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2595 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2596 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2597 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2598 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2599 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2600}
2601
2602
2603// Neon Narrowing 2-register vector operations,
2604// source operand element sizes of 16, 32 and 64 bits:
2605multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2606 bits<5> op11_7, bit op6, bit op4,
2607 InstrItinClass itin, string OpcodeStr, string Dt,
2608 SDNode OpNode> {
2609 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2610 itin, OpcodeStr, !strconcat(Dt, "16"),
2611 v8i8, v8i16, OpNode>;
2612 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2613 itin, OpcodeStr, !strconcat(Dt, "32"),
2614 v4i16, v4i32, OpNode>;
2615 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2616 itin, OpcodeStr, !strconcat(Dt, "64"),
2617 v2i32, v2i64, OpNode>;
2618}
2619
2620// Neon Narrowing 2-register vector intrinsics,
2621// source operand element sizes of 16, 32 and 64 bits:
2622multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2623 bits<5> op11_7, bit op6, bit op4,
2624 InstrItinClass itin, string OpcodeStr, string Dt,
2625 Intrinsic IntOp> {
2626 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2627 itin, OpcodeStr, !strconcat(Dt, "16"),
2628 v8i8, v8i16, IntOp>;
2629 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2630 itin, OpcodeStr, !strconcat(Dt, "32"),
2631 v4i16, v4i32, IntOp>;
2632 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2633 itin, OpcodeStr, !strconcat(Dt, "64"),
2634 v2i32, v2i64, IntOp>;
2635}
2636
2637
2638// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2639// source operand element sizes of 16, 32 and 64 bits:
2640multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2641 string OpcodeStr, string Dt, SDNode OpNode> {
2642 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2643 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2644 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2645 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2646 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2647 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2648}
2649
2650
Bob Wilson5bafff32009-06-22 23:27:02 +00002651// Neon 3-register vector operations.
2652
2653// First with only element sizes of 8, 16 and 32 bits:
2654multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002655 InstrItinClass itinD16, InstrItinClass itinD32,
2656 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002657 string OpcodeStr, string Dt,
2658 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002659 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002660 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 OpcodeStr, !strconcat(Dt, "8"),
2662 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002663 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002664 OpcodeStr, !strconcat(Dt, "16"),
2665 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002666 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002667 OpcodeStr, !strconcat(Dt, "32"),
2668 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669
2670 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002671 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002672 OpcodeStr, !strconcat(Dt, "8"),
2673 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002674 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002675 OpcodeStr, !strconcat(Dt, "16"),
2676 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002677 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002678 OpcodeStr, !strconcat(Dt, "32"),
2679 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002680}
2681
Evan Chengf81bf152009-11-23 21:57:23 +00002682multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2683 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2684 v4i16, ShOp>;
2685 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002686 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002687 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002688 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002689 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002690 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002691}
2692
Bob Wilson5bafff32009-06-22 23:27:02 +00002693// ....then also with element size 64 bits:
2694multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002695 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002696 string OpcodeStr, string Dt,
2697 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002698 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002699 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002700 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002701 OpcodeStr, !strconcat(Dt, "64"),
2702 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002703 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002704 OpcodeStr, !strconcat(Dt, "64"),
2705 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002706}
2707
2708
Bob Wilson5bafff32009-06-22 23:27:02 +00002709// Neon 3-register vector intrinsics.
2710
2711// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002712multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002713 InstrItinClass itinD16, InstrItinClass itinD32,
2714 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002715 string OpcodeStr, string Dt,
2716 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002718 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002721 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002722 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002723 v2i32, v2i32, IntOp, Commutable>;
2724
2725 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002726 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002727 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002728 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002729 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 v4i32, v4i32, IntOp, Commutable>;
2732}
Owen Anderson3557d002010-10-26 20:56:57 +00002733multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2734 InstrItinClass itinD16, InstrItinClass itinD32,
2735 InstrItinClass itinQ16, InstrItinClass itinQ32,
2736 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002737 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002738 // 64-bit vector types.
2739 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2740 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002741 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002742 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2743 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002744 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002745
2746 // 128-bit vector types.
2747 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2748 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002749 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002750 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2751 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002752 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002753}
Bob Wilson5bafff32009-06-22 23:27:02 +00002754
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002755multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002756 InstrItinClass itinD16, InstrItinClass itinD32,
2757 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002759 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002761 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002762 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002763 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002764 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002765 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002766 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002767}
2768
Bob Wilson5bafff32009-06-22 23:27:02 +00002769// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002770multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002771 InstrItinClass itinD16, InstrItinClass itinD32,
2772 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 string OpcodeStr, string Dt,
2774 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002775 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002777 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002778 OpcodeStr, !strconcat(Dt, "8"),
2779 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002780 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 OpcodeStr, !strconcat(Dt, "8"),
2782 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002783}
Owen Anderson3557d002010-10-26 20:56:57 +00002784multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2785 InstrItinClass itinD16, InstrItinClass itinD32,
2786 InstrItinClass itinQ16, InstrItinClass itinQ32,
2787 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002788 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002789 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002790 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002791 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2792 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002793 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002794 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2795 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002796 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002797}
2798
Bob Wilson5bafff32009-06-22 23:27:02 +00002799
2800// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002801multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002802 InstrItinClass itinD16, InstrItinClass itinD32,
2803 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002804 string OpcodeStr, string Dt,
2805 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002806 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002808 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002809 OpcodeStr, !strconcat(Dt, "64"),
2810 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002811 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002812 OpcodeStr, !strconcat(Dt, "64"),
2813 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002814}
Owen Anderson3557d002010-10-26 20:56:57 +00002815multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2816 InstrItinClass itinD16, InstrItinClass itinD32,
2817 InstrItinClass itinQ16, InstrItinClass itinQ32,
2818 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002819 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002820 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002821 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002822 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2823 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002824 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002825 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2826 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002827 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002828}
Bob Wilson5bafff32009-06-22 23:27:02 +00002829
Bob Wilson5bafff32009-06-22 23:27:02 +00002830// Neon Narrowing 3-register vector intrinsics,
2831// source operand element sizes of 16, 32 and 64 bits:
2832multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002833 string OpcodeStr, string Dt,
2834 Intrinsic IntOp, bit Commutable = 0> {
2835 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2836 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002837 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002838 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2839 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002840 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002841 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2842 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 v2i32, v2i64, IntOp, Commutable>;
2844}
2845
2846
Bob Wilson04d6c282010-08-29 05:57:34 +00002847// Neon Long 3-register vector operations.
2848
2849multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2850 InstrItinClass itin16, InstrItinClass itin32,
2851 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002852 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002853 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2854 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002855 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002856 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002857 OpcodeStr, !strconcat(Dt, "16"),
2858 v4i32, v4i16, OpNode, Commutable>;
2859 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2860 OpcodeStr, !strconcat(Dt, "32"),
2861 v2i64, v2i32, OpNode, Commutable>;
2862}
2863
2864multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2865 InstrItinClass itin, string OpcodeStr, string Dt,
2866 SDNode OpNode> {
2867 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2868 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2869 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2870 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2871}
2872
2873multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2874 InstrItinClass itin16, InstrItinClass itin32,
2875 string OpcodeStr, string Dt,
2876 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2877 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2878 OpcodeStr, !strconcat(Dt, "8"),
2879 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002880 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002881 OpcodeStr, !strconcat(Dt, "16"),
2882 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2883 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2884 OpcodeStr, !strconcat(Dt, "32"),
2885 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002886}
2887
Bob Wilson5bafff32009-06-22 23:27:02 +00002888// Neon Long 3-register vector intrinsics.
2889
2890// First with only element sizes of 16 and 32 bits:
2891multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002892 InstrItinClass itin16, InstrItinClass itin32,
2893 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002894 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002895 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 OpcodeStr, !strconcat(Dt, "16"),
2897 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002898 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002899 OpcodeStr, !strconcat(Dt, "32"),
2900 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002901}
2902
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002903multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 InstrItinClass itin, string OpcodeStr, string Dt,
2905 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002906 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002908 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002909 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002910}
2911
Bob Wilson5bafff32009-06-22 23:27:02 +00002912// ....then also with element size of 8 bits:
2913multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002914 InstrItinClass itin16, InstrItinClass itin32,
2915 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002916 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002917 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002919 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002920 OpcodeStr, !strconcat(Dt, "8"),
2921 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002922}
2923
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002924// ....with explicit extend (VABDL).
2925multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2926 InstrItinClass itin, string OpcodeStr, string Dt,
2927 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2928 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2929 OpcodeStr, !strconcat(Dt, "8"),
2930 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002931 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002932 OpcodeStr, !strconcat(Dt, "16"),
2933 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2934 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2935 OpcodeStr, !strconcat(Dt, "32"),
2936 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2937}
2938
Bob Wilson5bafff32009-06-22 23:27:02 +00002939
2940// Neon Wide 3-register vector intrinsics,
2941// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002942multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2943 string OpcodeStr, string Dt,
2944 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2945 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2946 OpcodeStr, !strconcat(Dt, "8"),
2947 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2948 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2949 OpcodeStr, !strconcat(Dt, "16"),
2950 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2951 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2952 OpcodeStr, !strconcat(Dt, "32"),
2953 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002954}
2955
2956
2957// Neon Multiply-Op vector operations,
2958// element sizes of 8, 16 and 32 bits:
2959multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002960 InstrItinClass itinD16, InstrItinClass itinD32,
2961 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002964 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002965 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002966 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002967 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002968 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002969 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
2971 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002972 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002974 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002976 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978}
2979
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002980multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002981 InstrItinClass itinD16, InstrItinClass itinD32,
2982 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002984 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002986 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002987 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002988 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002989 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2990 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002991 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002992 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2993 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002994}
Bob Wilson5bafff32009-06-22 23:27:02 +00002995
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002996// Neon Intrinsic-Op vector operations,
2997// element sizes of 8, 16 and 32 bits:
2998multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2999 InstrItinClass itinD, InstrItinClass itinQ,
3000 string OpcodeStr, string Dt, Intrinsic IntOp,
3001 SDNode OpNode> {
3002 // 64-bit vector types.
3003 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3004 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3005 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3006 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3007 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3008 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3009
3010 // 128-bit vector types.
3011 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3012 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3013 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3014 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3015 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3016 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3017}
3018
Bob Wilson5bafff32009-06-22 23:27:02 +00003019// Neon 3-argument intrinsics,
3020// element sizes of 8, 16 and 32 bits:
3021multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003022 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003023 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003024 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003025 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003026 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003027 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003028 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003029 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003030 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003031
3032 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003033 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003034 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003035 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003036 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003037 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003038 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003039}
3040
3041
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003042// Neon Long Multiply-Op vector operations,
3043// element sizes of 8, 16 and 32 bits:
3044multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3045 InstrItinClass itin16, InstrItinClass itin32,
3046 string OpcodeStr, string Dt, SDNode MulOp,
3047 SDNode OpNode> {
3048 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3049 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3050 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3051 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3052 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3053 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3054}
3055
3056multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3057 string Dt, SDNode MulOp, SDNode OpNode> {
3058 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3059 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3060 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3061 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3062}
3063
3064
Bob Wilson5bafff32009-06-22 23:27:02 +00003065// Neon Long 3-argument intrinsics.
3066
3067// First with only element sizes of 16 and 32 bits:
3068multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003069 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003070 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003071 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003072 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003073 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003074 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003075}
3076
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003077multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003078 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003079 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003080 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003081 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003082 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003083}
3084
Bob Wilson5bafff32009-06-22 23:27:02 +00003085// ....then also with element size of 8 bits:
3086multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003087 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003088 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003089 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3090 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003091 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003092}
3093
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003094// ....with explicit extend (VABAL).
3095multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3096 InstrItinClass itin, string OpcodeStr, string Dt,
3097 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3098 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3099 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3100 IntOp, ExtOp, OpNode>;
3101 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3102 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3103 IntOp, ExtOp, OpNode>;
3104 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3105 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3106 IntOp, ExtOp, OpNode>;
3107}
3108
Bob Wilson5bafff32009-06-22 23:27:02 +00003109
Bob Wilson5bafff32009-06-22 23:27:02 +00003110// Neon Pairwise long 2-register intrinsics,
3111// element sizes of 8, 16 and 32 bits:
3112multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3113 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 // 64-bit vector types.
3116 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003118 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003119 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003120 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003122
3123 // 128-bit vector types.
3124 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003126 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003130}
3131
3132
3133// Neon Pairwise long 2-register accumulate intrinsics,
3134// element sizes of 8, 16 and 32 bits:
3135multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3136 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003138 // 64-bit vector types.
3139 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003143 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003145
3146 // 128-bit vector types.
3147 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003150 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003151 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003152 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153}
3154
3155
3156// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003157// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003158// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003159multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3160 InstrItinClass itin, string OpcodeStr, string Dt,
3161 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003163 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003164 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003165 let Inst{21-19} = 0b001; // imm6 = 001xxx
3166 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003167 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003168 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003169 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3170 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003171 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003172 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003173 let Inst{21} = 0b1; // imm6 = 1xxxxx
3174 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003175 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003176 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003177 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003178
3179 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003180 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003182 let Inst{21-19} = 0b001; // imm6 = 001xxx
3183 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003184 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003186 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3187 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003188 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003190 let Inst{21} = 0b1; // imm6 = 1xxxxx
3191 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003192 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3193 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3194 // imm6 = xxxxxx
3195}
3196multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3197 InstrItinClass itin, string OpcodeStr, string Dt,
3198 SDNode OpNode> {
3199 // 64-bit vector types.
3200 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3201 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3202 let Inst{21-19} = 0b001; // imm6 = 001xxx
3203 }
3204 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3205 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3206 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3207 }
3208 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3209 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3210 let Inst{21} = 0b1; // imm6 = 1xxxxx
3211 }
3212 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3213 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3214 // imm6 = xxxxxx
3215
3216 // 128-bit vector types.
3217 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3218 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3219 let Inst{21-19} = 0b001; // imm6 = 001xxx
3220 }
3221 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3222 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3223 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3224 }
3225 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3226 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3227 let Inst{21} = 0b1; // imm6 = 1xxxxx
3228 }
3229 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003230 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003231 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003232}
3233
Bob Wilson5bafff32009-06-22 23:27:02 +00003234// Neon Shift-Accumulate vector operations,
3235// element sizes of 8, 16, 32 and 64 bits:
3236multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003237 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003238 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003239 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003241 let Inst{21-19} = 0b001; // imm6 = 001xxx
3242 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003243 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003244 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003245 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3246 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003247 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003248 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003249 let Inst{21} = 0b1; // imm6 = 1xxxxx
3250 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003251 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003252 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003253 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003254
3255 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003256 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003257 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003258 let Inst{21-19} = 0b001; // imm6 = 001xxx
3259 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003260 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003262 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3263 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003264 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003265 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003266 let Inst{21} = 0b1; // imm6 = 1xxxxx
3267 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003268 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003270 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003271}
3272
Bob Wilson5bafff32009-06-22 23:27:02 +00003273// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003274// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003275// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003276multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3277 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003278 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003279 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3280 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003281 let Inst{21-19} = 0b001; // imm6 = 001xxx
3282 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003283 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3284 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003285 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3286 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003287 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3288 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003289 let Inst{21} = 0b1; // imm6 = 1xxxxx
3290 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003291 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3292 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003293 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003294
3295 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003296 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3297 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003298 let Inst{21-19} = 0b001; // imm6 = 001xxx
3299 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003300 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3301 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003302 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3303 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003304 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3305 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003306 let Inst{21} = 0b1; // imm6 = 1xxxxx
3307 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003308 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3309 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3310 // imm6 = xxxxxx
3311}
3312multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3313 string OpcodeStr> {
3314 // 64-bit vector types.
3315 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3316 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3317 let Inst{21-19} = 0b001; // imm6 = 001xxx
3318 }
3319 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3320 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3321 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3322 }
3323 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3324 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3325 let Inst{21} = 0b1; // imm6 = 1xxxxx
3326 }
3327 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3328 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3329 // imm6 = xxxxxx
3330
3331 // 128-bit vector types.
3332 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3333 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3334 let Inst{21-19} = 0b001; // imm6 = 001xxx
3335 }
3336 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3337 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3338 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3339 }
3340 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3341 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3342 let Inst{21} = 0b1; // imm6 = 1xxxxx
3343 }
3344 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3345 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003346 // imm6 = xxxxxx
3347}
3348
3349// Neon Shift Long operations,
3350// element sizes of 8, 16, 32 bits:
3351multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003352 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003353 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003354 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003355 let Inst{21-19} = 0b001; // imm6 = 001xxx
3356 }
3357 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003359 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3360 }
3361 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003362 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003363 let Inst{21} = 0b1; // imm6 = 1xxxxx
3364 }
3365}
3366
3367// Neon Shift Narrow operations,
3368// element sizes of 16, 32, 64 bits:
3369multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003371 SDNode OpNode> {
3372 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003373 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003374 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003375 let Inst{21-19} = 0b001; // imm6 = 001xxx
3376 }
3377 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003378 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003379 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003380 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3381 }
3382 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003383 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003384 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003385 let Inst{21} = 0b1; // imm6 = 1xxxxx
3386 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003387}
3388
3389//===----------------------------------------------------------------------===//
3390// Instruction Definitions.
3391//===----------------------------------------------------------------------===//
3392
3393// Vector Add Operations.
3394
3395// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003396defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003397 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003398def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003399 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003400def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003401 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003402// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003403defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3404 "vaddl", "s", add, sext, 1>;
3405defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3406 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003407// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003408defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3409defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003410// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003411defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3412 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3413 "vhadd", "s", int_arm_neon_vhadds, 1>;
3414defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3415 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3416 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003417// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003418defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3419 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3420 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3421defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3422 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3423 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003425defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3426 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3427 "vqadd", "s", int_arm_neon_vqadds, 1>;
3428defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3429 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3430 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003431// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003432defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3433 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003434// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003435defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3436 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003437
3438// Vector Multiply Operations.
3439
3440// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003441defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003442 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003443def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3444 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3445def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3446 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003447def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003448 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003449def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003450 v4f32, v4f32, fmul, 1>;
3451defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3452def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3453def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3454 v2f32, fmul>;
3455
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003456def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3457 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3458 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3459 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003460 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003461 (SubReg_i16_lane imm:$lane)))>;
3462def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3463 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3464 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3465 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003466 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003467 (SubReg_i32_lane imm:$lane)))>;
3468def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3469 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3470 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3471 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003472 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003473 (SubReg_i32_lane imm:$lane)))>;
3474
Bob Wilson5bafff32009-06-22 23:27:02 +00003475// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003476defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003477 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003478 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003479defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3480 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003481 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003482def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003483 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3484 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003485 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3486 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003487 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003488 (SubReg_i16_lane imm:$lane)))>;
3489def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003490 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3491 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003492 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3493 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003494 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003495 (SubReg_i32_lane imm:$lane)))>;
3496
Bob Wilson5bafff32009-06-22 23:27:02 +00003497// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003498defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3499 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003500 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003501defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3502 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003503 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003504def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003505 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3506 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003507 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3508 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003509 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003510 (SubReg_i16_lane imm:$lane)))>;
3511def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003512 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3513 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003514 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3515 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003516 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003517 (SubReg_i32_lane imm:$lane)))>;
3518
Bob Wilson5bafff32009-06-22 23:27:02 +00003519// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003520defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3521 "vmull", "s", NEONvmulls, 1>;
3522defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3523 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003524def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003525 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003526defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3527defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003528
Bob Wilson5bafff32009-06-22 23:27:02 +00003529// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003530defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3531 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3532defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3533 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003534
3535// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3536
3537// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003538defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003539 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3540def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003541 v2f32, fmul_su, fadd_mlx>,
3542 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003543def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003544 v4f32, fmul_su, fadd_mlx>,
3545 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003546defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003547 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3548def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003549 v2f32, fmul_su, fadd_mlx>,
3550 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003551def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003552 v4f32, v2f32, fmul_su, fadd_mlx>,
3553 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003554
3555def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003556 (mul (v8i16 QPR:$src2),
3557 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3558 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003559 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003560 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003561 (SubReg_i16_lane imm:$lane)))>;
3562
3563def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003564 (mul (v4i32 QPR:$src2),
3565 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3566 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003567 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003568 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003569 (SubReg_i32_lane imm:$lane)))>;
3570
Evan Cheng48575f62010-12-05 22:04:16 +00003571def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3572 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003573 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003574 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3575 (v4f32 QPR:$src2),
3576 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003577 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003578 (SubReg_i32_lane imm:$lane)))>,
3579 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003580
Bob Wilson5bafff32009-06-22 23:27:02 +00003581// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003582defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3583 "vmlal", "s", NEONvmulls, add>;
3584defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3585 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003586
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003587defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3588defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003589
Bob Wilson5bafff32009-06-22 23:27:02 +00003590// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003591defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003592 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003593defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003594
Bob Wilson5bafff32009-06-22 23:27:02 +00003595// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003596defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003597 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3598def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003599 v2f32, fmul_su, fsub_mlx>,
3600 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003601def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003602 v4f32, fmul_su, fsub_mlx>,
3603 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003604defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003605 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3606def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003607 v2f32, fmul_su, fsub_mlx>,
3608 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003609def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003610 v4f32, v2f32, fmul_su, fsub_mlx>,
3611 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003612
3613def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003614 (mul (v8i16 QPR:$src2),
3615 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3616 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003617 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003618 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003619 (SubReg_i16_lane imm:$lane)))>;
3620
3621def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003622 (mul (v4i32 QPR:$src2),
3623 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3624 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003625 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003626 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003627 (SubReg_i32_lane imm:$lane)))>;
3628
Evan Cheng48575f62010-12-05 22:04:16 +00003629def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3630 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003631 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3632 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003633 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003634 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003635 (SubReg_i32_lane imm:$lane)))>,
3636 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003637
Bob Wilson5bafff32009-06-22 23:27:02 +00003638// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003639defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3640 "vmlsl", "s", NEONvmulls, sub>;
3641defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3642 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003643
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003644defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3645defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003646
Bob Wilson5bafff32009-06-22 23:27:02 +00003647// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003648defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003649 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003650defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003651
3652// Vector Subtract Operations.
3653
3654// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003655defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003656 "vsub", "i", sub, 0>;
3657def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003658 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003659def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003660 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003661// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003662defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3663 "vsubl", "s", sub, sext, 0>;
3664defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3665 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003666// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003667defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3668defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003669// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003670defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003671 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003672 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003673defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003674 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003675 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003676// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003677defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003678 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003679 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003680defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003681 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003682 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003683// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003684defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3685 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003686// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003687defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3688 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003689
3690// Vector Comparisons.
3691
3692// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003693defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3694 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003695def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003696 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003697def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003698 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003699
Johnny Chen363ac582010-02-23 01:42:58 +00003700defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003701 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003702
Bob Wilson5bafff32009-06-22 23:27:02 +00003703// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003704defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3705 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003706defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003707 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003708def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3709 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003710def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003711 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003712
Johnny Chen363ac582010-02-23 01:42:58 +00003713defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003714 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003715defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003716 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003717
Bob Wilson5bafff32009-06-22 23:27:02 +00003718// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003719defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3720 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3721defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3722 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003723def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003724 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003725def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003726 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003727
Johnny Chen363ac582010-02-23 01:42:58 +00003728defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003729 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003730defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003731 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003732
Bob Wilson5bafff32009-06-22 23:27:02 +00003733// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003734def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3735 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3736def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3737 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003738// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003739def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3740 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3741def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3742 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003743// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003744defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003745 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003746
3747// Vector Bitwise Operations.
3748
Bob Wilsoncba270d2010-07-13 21:16:48 +00003749def vnotd : PatFrag<(ops node:$in),
3750 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3751def vnotq : PatFrag<(ops node:$in),
3752 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003753
3754
Bob Wilson5bafff32009-06-22 23:27:02 +00003755// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003756def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3757 v2i32, v2i32, and, 1>;
3758def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3759 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003760
3761// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003762def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3763 v2i32, v2i32, xor, 1>;
3764def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3765 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003766
3767// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003768def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3769 v2i32, v2i32, or, 1>;
3770def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3771 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003772
Owen Andersond9668172010-11-03 22:44:51 +00003773def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003774 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003775 IIC_VMOVImm,
3776 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3777 [(set DPR:$Vd,
3778 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3779 let Inst{9} = SIMM{9};
3780}
3781
Owen Anderson080c0922010-11-05 19:27:46 +00003782def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003783 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003784 IIC_VMOVImm,
3785 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3786 [(set DPR:$Vd,
3787 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003788 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003789}
3790
3791def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003792 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003793 IIC_VMOVImm,
3794 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3795 [(set QPR:$Vd,
3796 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3797 let Inst{9} = SIMM{9};
3798}
3799
Owen Anderson080c0922010-11-05 19:27:46 +00003800def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003801 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003802 IIC_VMOVImm,
3803 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3804 [(set QPR:$Vd,
3805 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003806 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003807}
3808
3809
Bob Wilson5bafff32009-06-22 23:27:02 +00003810// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003811def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3812 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3813 "vbic", "$Vd, $Vn, $Vm", "",
3814 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3815 (vnotd DPR:$Vm))))]>;
3816def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3817 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3818 "vbic", "$Vd, $Vn, $Vm", "",
3819 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3820 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003821
Owen Anderson080c0922010-11-05 19:27:46 +00003822def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003823 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003824 IIC_VMOVImm,
3825 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3826 [(set DPR:$Vd,
3827 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3828 let Inst{9} = SIMM{9};
3829}
3830
3831def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003832 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003833 IIC_VMOVImm,
3834 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3835 [(set DPR:$Vd,
3836 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3837 let Inst{10-9} = SIMM{10-9};
3838}
3839
3840def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003841 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003842 IIC_VMOVImm,
3843 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3844 [(set QPR:$Vd,
3845 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3846 let Inst{9} = SIMM{9};
3847}
3848
3849def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003850 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003851 IIC_VMOVImm,
3852 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3853 [(set QPR:$Vd,
3854 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3855 let Inst{10-9} = SIMM{10-9};
3856}
3857
Bob Wilson5bafff32009-06-22 23:27:02 +00003858// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003859def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3860 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3861 "vorn", "$Vd, $Vn, $Vm", "",
3862 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3863 (vnotd DPR:$Vm))))]>;
3864def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3865 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3866 "vorn", "$Vd, $Vn, $Vm", "",
3867 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3868 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003869
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003870// VMVN : Vector Bitwise NOT (Immediate)
3871
3872let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003873
Owen Andersonca6945e2010-12-01 00:28:25 +00003874def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003875 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003876 "vmvn", "i16", "$Vd, $SIMM", "",
3877 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003878 let Inst{9} = SIMM{9};
3879}
3880
Owen Andersonca6945e2010-12-01 00:28:25 +00003881def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003882 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003883 "vmvn", "i16", "$Vd, $SIMM", "",
3884 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003885 let Inst{9} = SIMM{9};
3886}
3887
Owen Andersonca6945e2010-12-01 00:28:25 +00003888def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003889 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003890 "vmvn", "i32", "$Vd, $SIMM", "",
3891 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003892 let Inst{11-8} = SIMM{11-8};
3893}
3894
Owen Andersonca6945e2010-12-01 00:28:25 +00003895def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003896 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003897 "vmvn", "i32", "$Vd, $SIMM", "",
3898 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003899 let Inst{11-8} = SIMM{11-8};
3900}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003901}
3902
Bob Wilson5bafff32009-06-22 23:27:02 +00003903// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003904def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003905 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3906 "vmvn", "$Vd, $Vm", "",
3907 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003908def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003909 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3910 "vmvn", "$Vd, $Vm", "",
3911 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003912def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3913def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003914
3915// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003916def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3917 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003918 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003919 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003920 [(set DPR:$Vd,
3921 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003922
3923def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3924 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3925 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3926
Owen Anderson4110b432010-10-25 20:13:13 +00003927def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3928 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003929 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003930 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003931 [(set QPR:$Vd,
3932 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003933
3934def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3935 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3936 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003937
3938// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003939// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003940// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003941def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003942 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003943 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003944 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003945 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003946def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003947 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003948 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003949 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003950 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003951
Bob Wilson5bafff32009-06-22 23:27:02 +00003952// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003953// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003954// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003955def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003956 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003957 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003958 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003959 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003960def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003961 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003962 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003963 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003964 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003965
3966// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003967// for equivalent operations with different register constraints; it just
3968// inserts copies.
3969
3970// Vector Absolute Differences.
3971
3972// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003973defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003974 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003975 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003976defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003977 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003978 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003979def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003980 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003981def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003982 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003983
3984// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003985defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3986 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3987defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3988 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003989
3990// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003991defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3992 "vaba", "s", int_arm_neon_vabds, add>;
3993defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3994 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003995
3996// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003997defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3998 "vabal", "s", int_arm_neon_vabds, zext, add>;
3999defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4000 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004001
4002// Vector Maximum and Minimum.
4003
4004// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004005defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004006 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004007 "vmax", "s", int_arm_neon_vmaxs, 1>;
4008defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004009 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004010 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004011def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4012 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004013 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004014def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4015 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004016 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4017
4018// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004019defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4020 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4021 "vmin", "s", int_arm_neon_vmins, 1>;
4022defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4023 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4024 "vmin", "u", int_arm_neon_vminu, 1>;
4025def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4026 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004027 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004028def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4029 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004030 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004031
4032// Vector Pairwise Operations.
4033
4034// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004035def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4036 "vpadd", "i8",
4037 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4038def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4039 "vpadd", "i16",
4040 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4041def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4042 "vpadd", "i32",
4043 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004044def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004045 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004046 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
4048// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004049defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004050 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004051defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004052 int_arm_neon_vpaddlu>;
4053
4054// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004055defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004056 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004057defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004058 int_arm_neon_vpadalu>;
4059
4060// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004061def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004062 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004063def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004064 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004065def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004066 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004067def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004068 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004069def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004070 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004071def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004072 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004073def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004074 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004075
4076// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004077def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004078 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004079def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004080 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004081def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004082 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004083def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004084 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004085def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004086 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004087def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004088 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004089def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004090 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004091
4092// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4093
4094// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004095def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004096 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004097 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004098def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004099 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004100 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004101def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004102 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004103 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004104def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004105 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004106 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004107
4108// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004109def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004110 IIC_VRECSD, "vrecps", "f32",
4111 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004112def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004113 IIC_VRECSQ, "vrecps", "f32",
4114 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004115
4116// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004117def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004118 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004119 v2i32, v2i32, int_arm_neon_vrsqrte>;
4120def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004121 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004122 v4i32, v4i32, int_arm_neon_vrsqrte>;
4123def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004124 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004125 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004126def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004127 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004128 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004129
4130// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004131def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004132 IIC_VRECSD, "vrsqrts", "f32",
4133 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004134def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004135 IIC_VRECSQ, "vrsqrts", "f32",
4136 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004137
4138// Vector Shifts.
4139
4140// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004141defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004142 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004143 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004144defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004145 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004146 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004147
Bob Wilson5bafff32009-06-22 23:27:02 +00004148// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004149defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4150
Bob Wilson5bafff32009-06-22 23:27:02 +00004151// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004152defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4153defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004154
4155// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004156defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4157defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004158
4159// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004160class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004161 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004162 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004163 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4164 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004165 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004166 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004167}
Evan Chengf81bf152009-11-23 21:57:23 +00004168def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004169 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004170def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004171 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004172def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004173 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004174
4175// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004176defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004177 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004178
4179// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004180defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004181 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004182 "vrshl", "s", int_arm_neon_vrshifts>;
4183defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004184 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004185 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004186// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004187defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4188defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004189
4190// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004191defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004192 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004193
4194// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004195defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004196 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004197 "vqshl", "s", int_arm_neon_vqshifts>;
4198defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004199 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004200 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004202defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4203defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4204
Bob Wilson5bafff32009-06-22 23:27:02 +00004205// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004206defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004207
4208// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004209defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004210 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004211defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004212 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004213
4214// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004215defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004216 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217
4218// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004219defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004220 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004221 "vqrshl", "s", int_arm_neon_vqrshifts>;
4222defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004223 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004224 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004225
4226// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004227defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004228 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004229defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004230 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004231
4232// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004233defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004234 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004235
4236// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004237defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4238defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004239// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004240defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4241defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004242
4243// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004244defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4245
Bob Wilson5bafff32009-06-22 23:27:02 +00004246// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004247defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004248
4249// Vector Absolute and Saturating Absolute.
4250
4251// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004252defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004253 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004254 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004255def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004256 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004257 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004258def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004259 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004260 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004261
4262// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004263defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004264 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004265 int_arm_neon_vqabs>;
4266
4267// Vector Negate.
4268
Bob Wilsoncba270d2010-07-13 21:16:48 +00004269def vnegd : PatFrag<(ops node:$in),
4270 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4271def vnegq : PatFrag<(ops node:$in),
4272 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004273
Evan Chengf81bf152009-11-23 21:57:23 +00004274class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004275 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4276 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4277 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004278class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004279 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4280 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4281 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004282
Chris Lattner0a00ed92010-03-28 08:39:10 +00004283// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004284def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4285def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4286def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4287def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4288def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4289def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004290
4291// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004292def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004293 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4294 "vneg", "f32", "$Vd, $Vm", "",
4295 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004296def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004297 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4298 "vneg", "f32", "$Vd, $Vm", "",
4299 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004300
Bob Wilsoncba270d2010-07-13 21:16:48 +00004301def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4302def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4303def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4304def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4305def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4306def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004307
4308// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004309defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004310 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004311 int_arm_neon_vqneg>;
4312
4313// Vector Bit Counting Operations.
4314
4315// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004316defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004317 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004318 int_arm_neon_vcls>;
4319// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004320defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004321 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004322 int_arm_neon_vclz>;
4323// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004324def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004325 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004326 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004327def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004328 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004329 v16i8, v16i8, int_arm_neon_vcnt>;
4330
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004331// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004332def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004333 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4334 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004335def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004336 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4337 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004338
Bob Wilson5bafff32009-06-22 23:27:02 +00004339// Vector Move Operations.
4340
4341// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004342def : InstAlias<"vmov${p} $Vd, $Vm",
4343 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4344def : InstAlias<"vmov${p} $Vd, $Vm",
4345 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004346
Bob Wilson5bafff32009-06-22 23:27:02 +00004347// VMOV : Vector Move (Immediate)
4348
Evan Cheng47006be2010-05-17 21:54:50 +00004349let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004350def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004351 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004352 "vmov", "i8", "$Vd, $SIMM", "",
4353 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4354def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004355 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004356 "vmov", "i8", "$Vd, $SIMM", "",
4357 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004358
Owen Andersonca6945e2010-12-01 00:28:25 +00004359def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004360 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004361 "vmov", "i16", "$Vd, $SIMM", "",
4362 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004363 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004364}
4365
Owen Andersonca6945e2010-12-01 00:28:25 +00004366def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004367 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004368 "vmov", "i16", "$Vd, $SIMM", "",
4369 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004370 let Inst{9} = SIMM{9};
4371}
Bob Wilson5bafff32009-06-22 23:27:02 +00004372
Owen Andersonca6945e2010-12-01 00:28:25 +00004373def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004374 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004375 "vmov", "i32", "$Vd, $SIMM", "",
4376 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004377 let Inst{11-8} = SIMM{11-8};
4378}
4379
Owen Andersonca6945e2010-12-01 00:28:25 +00004380def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004381 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004382 "vmov", "i32", "$Vd, $SIMM", "",
4383 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004384 let Inst{11-8} = SIMM{11-8};
4385}
Bob Wilson5bafff32009-06-22 23:27:02 +00004386
Owen Andersonca6945e2010-12-01 00:28:25 +00004387def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004388 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004389 "vmov", "i64", "$Vd, $SIMM", "",
4390 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4391def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004392 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004393 "vmov", "i64", "$Vd, $SIMM", "",
4394 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004395} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004396
4397// VMOV : Vector Get Lane (move scalar to ARM core register)
4398
Johnny Chen131c4a52009-11-23 17:48:17 +00004399def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004400 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4401 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004402 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4403 imm:$lane))]> {
4404 let Inst{21} = lane{2};
4405 let Inst{6-5} = lane{1-0};
4406}
Johnny Chen131c4a52009-11-23 17:48:17 +00004407def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004408 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4409 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004410 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4411 imm:$lane))]> {
4412 let Inst{21} = lane{1};
4413 let Inst{6} = lane{0};
4414}
Johnny Chen131c4a52009-11-23 17:48:17 +00004415def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004416 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4417 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004418 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4419 imm:$lane))]> {
4420 let Inst{21} = lane{2};
4421 let Inst{6-5} = lane{1-0};
4422}
Johnny Chen131c4a52009-11-23 17:48:17 +00004423def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004424 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4425 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004426 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4427 imm:$lane))]> {
4428 let Inst{21} = lane{1};
4429 let Inst{6} = lane{0};
4430}
Johnny Chen131c4a52009-11-23 17:48:17 +00004431def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004432 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4433 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004434 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4435 imm:$lane))]> {
4436 let Inst{21} = lane{0};
4437}
Bob Wilson5bafff32009-06-22 23:27:02 +00004438// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4439def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4440 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004441 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004442 (SubReg_i8_lane imm:$lane))>;
4443def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4444 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004445 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004446 (SubReg_i16_lane imm:$lane))>;
4447def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4448 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004449 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004450 (SubReg_i8_lane imm:$lane))>;
4451def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4452 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004453 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004454 (SubReg_i16_lane imm:$lane))>;
4455def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4456 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004457 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004458 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004459def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004460 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004461 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004462def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004463 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004464 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004465//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004466// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004467def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004468 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004469
4470
4471// VMOV : Vector Set Lane (move ARM core register to scalar)
4472
Owen Andersond2fbdb72010-10-27 21:28:09 +00004473let Constraints = "$src1 = $V" in {
4474def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004475 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4476 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004477 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4478 GPR:$R, imm:$lane))]> {
4479 let Inst{21} = lane{2};
4480 let Inst{6-5} = lane{1-0};
4481}
4482def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004483 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4484 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004485 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4486 GPR:$R, imm:$lane))]> {
4487 let Inst{21} = lane{1};
4488 let Inst{6} = lane{0};
4489}
4490def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004491 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4492 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004493 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4494 GPR:$R, imm:$lane))]> {
4495 let Inst{21} = lane{0};
4496}
Bob Wilson5bafff32009-06-22 23:27:02 +00004497}
4498def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004499 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004500 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004501 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004502 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004503 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004504def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004505 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004506 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004507 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004508 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004509 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004510def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004511 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004512 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004513 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004514 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004515 (DSubReg_i32_reg imm:$lane)))>;
4516
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004517def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004518 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4519 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004520def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004521 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4522 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004523
4524//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004525// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004526def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004527 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004528
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004529def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004530 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004531def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004532 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004533def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004534 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004535
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004536def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4537 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4538def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4539 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4540def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4541 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4542
4543def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4544 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4545 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004546 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004547def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4548 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4549 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004550 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004551def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4552 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4553 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004554 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004555
Bob Wilson5bafff32009-06-22 23:27:02 +00004556// VDUP : Vector Duplicate (from ARM core register to all elements)
4557
Evan Chengf81bf152009-11-23 21:57:23 +00004558class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004559 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4560 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4561 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004562class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004563 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4564 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4565 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004566
Evan Chengf81bf152009-11-23 21:57:23 +00004567def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4568def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4569def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4570def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4571def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4572def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004573
Jim Grosbach958108a2011-03-11 20:44:08 +00004574def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4575def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004576
4577// VDUP : Vector Duplicate Lane (from scalar to all elements)
4578
Johnny Chene4614f72010-03-25 17:01:27 +00004579class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004580 ValueType Ty, Operand IdxTy>
4581 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4582 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004583 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004584
Johnny Chene4614f72010-03-25 17:01:27 +00004585class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004586 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4587 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4588 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004589 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004590 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004591
Bob Wilson507df402009-10-21 02:15:46 +00004592// Inst{19-16} is partially specified depending on the element size.
4593
Jim Grosbach460a9052011-10-07 23:56:00 +00004594def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4595 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004596 let Inst{19-17} = lane{2-0};
4597}
Jim Grosbach460a9052011-10-07 23:56:00 +00004598def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4599 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004600 let Inst{19-18} = lane{1-0};
4601}
Jim Grosbach460a9052011-10-07 23:56:00 +00004602def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4603 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004604 let Inst{19} = lane{0};
4605}
Jim Grosbach460a9052011-10-07 23:56:00 +00004606def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4607 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004608 let Inst{19-17} = lane{2-0};
4609}
Jim Grosbach460a9052011-10-07 23:56:00 +00004610def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4611 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004612 let Inst{19-18} = lane{1-0};
4613}
Jim Grosbach460a9052011-10-07 23:56:00 +00004614def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4615 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004616 let Inst{19} = lane{0};
4617}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004618
4619def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4620 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4621
4622def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4623 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004624
Bob Wilson0ce37102009-08-14 05:08:32 +00004625def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4626 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4627 (DSubReg_i8_reg imm:$lane))),
4628 (SubReg_i8_lane imm:$lane)))>;
4629def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4630 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4631 (DSubReg_i16_reg imm:$lane))),
4632 (SubReg_i16_lane imm:$lane)))>;
4633def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4634 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4635 (DSubReg_i32_reg imm:$lane))),
4636 (SubReg_i32_lane imm:$lane)))>;
4637def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004638 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004639 (DSubReg_i32_reg imm:$lane))),
4640 (SubReg_i32_lane imm:$lane)))>;
4641
Jim Grosbach65dc3032010-10-06 21:16:16 +00004642def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004643 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004644def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004645 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004646
Bob Wilson5bafff32009-06-22 23:27:02 +00004647// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004648defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004649 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004650// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004651defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4652 "vqmovn", "s", int_arm_neon_vqmovns>;
4653defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4654 "vqmovn", "u", int_arm_neon_vqmovnu>;
4655defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4656 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004657// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004658defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4659defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004660
4661// Vector Conversions.
4662
Johnny Chen9e088762010-03-17 17:52:21 +00004663// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004664def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4665 v2i32, v2f32, fp_to_sint>;
4666def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4667 v2i32, v2f32, fp_to_uint>;
4668def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4669 v2f32, v2i32, sint_to_fp>;
4670def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4671 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004672
Johnny Chen6c8648b2010-03-17 23:26:50 +00004673def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4674 v4i32, v4f32, fp_to_sint>;
4675def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4676 v4i32, v4f32, fp_to_uint>;
4677def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4678 v4f32, v4i32, sint_to_fp>;
4679def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4680 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004681
4682// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004683def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004684 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004685def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004686 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004687def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004688 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004689def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004690 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4691
Evan Chengf81bf152009-11-23 21:57:23 +00004692def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004693 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004694def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004695 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004696def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004697 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004698def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004699 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4700
Bob Wilson04063562010-12-15 22:14:12 +00004701// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4702def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4703 IIC_VUNAQ, "vcvt", "f16.f32",
4704 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4705 Requires<[HasNEON, HasFP16]>;
4706def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4707 IIC_VUNAQ, "vcvt", "f32.f16",
4708 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4709 Requires<[HasNEON, HasFP16]>;
4710
Bob Wilsond8e17572009-08-12 22:31:50 +00004711// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004712
4713// VREV64 : Vector Reverse elements within 64-bit doublewords
4714
Evan Chengf81bf152009-11-23 21:57:23 +00004715class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004716 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4717 (ins DPR:$Vm), IIC_VMOVD,
4718 OpcodeStr, Dt, "$Vd, $Vm", "",
4719 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004720class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004721 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4722 (ins QPR:$Vm), IIC_VMOVQ,
4723 OpcodeStr, Dt, "$Vd, $Vm", "",
4724 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004725
Evan Chengf81bf152009-11-23 21:57:23 +00004726def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4727def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4728def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004729def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004730
Evan Chengf81bf152009-11-23 21:57:23 +00004731def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4732def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4733def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004734def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004735
4736// VREV32 : Vector Reverse elements within 32-bit words
4737
Evan Chengf81bf152009-11-23 21:57:23 +00004738class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004739 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4740 (ins DPR:$Vm), IIC_VMOVD,
4741 OpcodeStr, Dt, "$Vd, $Vm", "",
4742 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004743class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004744 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4745 (ins QPR:$Vm), IIC_VMOVQ,
4746 OpcodeStr, Dt, "$Vd, $Vm", "",
4747 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004748
Evan Chengf81bf152009-11-23 21:57:23 +00004749def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4750def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004751
Evan Chengf81bf152009-11-23 21:57:23 +00004752def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4753def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004754
4755// VREV16 : Vector Reverse elements within 16-bit halfwords
4756
Evan Chengf81bf152009-11-23 21:57:23 +00004757class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004758 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4759 (ins DPR:$Vm), IIC_VMOVD,
4760 OpcodeStr, Dt, "$Vd, $Vm", "",
4761 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004762class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004763 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4764 (ins QPR:$Vm), IIC_VMOVQ,
4765 OpcodeStr, Dt, "$Vd, $Vm", "",
4766 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004767
Evan Chengf81bf152009-11-23 21:57:23 +00004768def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4769def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004770
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004771// Other Vector Shuffles.
4772
Bob Wilson5e8b8332011-01-07 04:59:04 +00004773// Aligned extractions: really just dropping registers
4774
4775class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4776 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4777 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4778
4779def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4780
4781def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4782
4783def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4784
4785def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4786
4787def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4788
4789
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004790// VEXT : Vector Extract
4791
Evan Chengf81bf152009-11-23 21:57:23 +00004792class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004793 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4794 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4795 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4796 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4797 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004798 bits<4> index;
4799 let Inst{11-8} = index{3-0};
4800}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004801
Evan Chengf81bf152009-11-23 21:57:23 +00004802class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004803 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4804 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4805 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4806 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4807 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004808 bits<4> index;
4809 let Inst{11-8} = index{3-0};
4810}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004811
Owen Anderson7a258252010-11-03 18:16:27 +00004812def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4813 let Inst{11-8} = index{3-0};
4814}
4815def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4816 let Inst{11-9} = index{2-0};
4817 let Inst{8} = 0b0;
4818}
4819def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4820 let Inst{11-10} = index{1-0};
4821 let Inst{9-8} = 0b00;
4822}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004823def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4824 (v2f32 DPR:$Vm),
4825 (i32 imm:$index))),
4826 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004827
Owen Anderson7a258252010-11-03 18:16:27 +00004828def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4829 let Inst{11-8} = index{3-0};
4830}
4831def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4832 let Inst{11-9} = index{2-0};
4833 let Inst{8} = 0b0;
4834}
4835def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4836 let Inst{11-10} = index{1-0};
4837 let Inst{9-8} = 0b00;
4838}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004839def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4840 (v4f32 QPR:$Vm),
4841 (i32 imm:$index))),
4842 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004843
Bob Wilson64efd902009-08-08 05:53:00 +00004844// VTRN : Vector Transpose
4845
Evan Chengf81bf152009-11-23 21:57:23 +00004846def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4847def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4848def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004849
Evan Chengf81bf152009-11-23 21:57:23 +00004850def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4851def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4852def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004853
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004854// VUZP : Vector Unzip (Deinterleave)
4855
Evan Chengf81bf152009-11-23 21:57:23 +00004856def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4857def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4858def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004859
Evan Chengf81bf152009-11-23 21:57:23 +00004860def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4861def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4862def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004863
4864// VZIP : Vector Zip (Interleave)
4865
Evan Chengf81bf152009-11-23 21:57:23 +00004866def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4867def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4868def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004869
Evan Chengf81bf152009-11-23 21:57:23 +00004870def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4871def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4872def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004873
Bob Wilson114a2662009-08-12 20:51:55 +00004874// Vector Table Lookup and Table Extension.
4875
4876// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004877let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004878def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004879 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004880 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4881 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4882 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004883let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004884def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004885 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4886 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4887 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004888def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004889 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4890 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4891 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004892def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004893 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4894 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004895 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004896 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004897} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004898
Bob Wilsonbd916c52010-09-13 23:55:10 +00004899def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004900 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004901def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004902 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004903def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004904 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004905
Bob Wilson114a2662009-08-12 20:51:55 +00004906// VTBX : Vector Table Extension
4907def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004908 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004909 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4910 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004911 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004912 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004913let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004914def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004915 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4916 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4917 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004918def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004919 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4920 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004921 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004922 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4923 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004924def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004925 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4926 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4927 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4928 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004929} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004930
Bob Wilsonbd916c52010-09-13 23:55:10 +00004931def VTBX2Pseudo
4932 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004933 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004934def VTBX3Pseudo
4935 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004936 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004937def VTBX4Pseudo
4938 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004939 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004940} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004941
Bob Wilson5bafff32009-06-22 23:27:02 +00004942//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004943// NEON instructions for single-precision FP math
4944//===----------------------------------------------------------------------===//
4945
Bob Wilson0e6d5402010-12-13 23:02:31 +00004946class N2VSPat<SDNode OpNode, NeonI Inst>
4947 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004948 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004949 (v2f32 (COPY_TO_REGCLASS (Inst
4950 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004951 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4952 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004953
4954class N3VSPat<SDNode OpNode, NeonI Inst>
4955 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004956 (EXTRACT_SUBREG
4957 (v2f32 (COPY_TO_REGCLASS (Inst
4958 (INSERT_SUBREG
4959 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4960 SPR:$a, ssub_0),
4961 (INSERT_SUBREG
4962 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4963 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004964
4965class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4966 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004967 (EXTRACT_SUBREG
4968 (v2f32 (COPY_TO_REGCLASS (Inst
4969 (INSERT_SUBREG
4970 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4971 SPR:$acc, ssub_0),
4972 (INSERT_SUBREG
4973 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4974 SPR:$a, ssub_0),
4975 (INSERT_SUBREG
4976 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4977 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004978
Bob Wilson4711d5c2010-12-13 23:02:37 +00004979def : N3VSPat<fadd, VADDfd>;
4980def : N3VSPat<fsub, VSUBfd>;
4981def : N3VSPat<fmul, VMULfd>;
4982def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004983 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004984def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004985 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004986def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004987def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004988def : N3VSPat<NEONfmax, VMAXfd>;
4989def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004990def : N2VSPat<arm_ftosi, VCVTf2sd>;
4991def : N2VSPat<arm_ftoui, VCVTf2ud>;
4992def : N2VSPat<arm_sitof, VCVTs2fd>;
4993def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004994
Evan Cheng1d2426c2009-08-07 19:30:41 +00004995//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004996// Non-Instruction Patterns
4997//===----------------------------------------------------------------------===//
4998
4999// bit_convert
5000def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5001def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5002def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5003def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5004def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5005def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5006def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5007def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5008def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5009def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5010def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5011def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5012def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5013def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5014def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5015def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5016def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5017def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5018def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5019def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5020def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5021def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5022def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5023def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5024def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5025def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5026def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5027def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5028def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5029def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5030
5031def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5032def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5033def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5034def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5035def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5036def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5037def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5038def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5039def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5040def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5041def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5042def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5043def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5044def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5045def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5046def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5047def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5048def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5049def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5050def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5051def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5052def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5053def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5054def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5055def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5056def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5057def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5058def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5059def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5060def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;