blob: 34dc7158f03cd618660746bd1b0dbcdaa82fabeb [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Zhenyu Wang036a4a72009-06-08 14:40:19 +080040/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010041static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050042ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080043{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000044 if ((dev_priv->irq_mask & mask) != 0) {
45 dev_priv->irq_mask &= ~mask;
46 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000047 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080048 }
49}
50
51static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050052ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080053{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000054 if ((dev_priv->irq_mask & mask) != mask) {
55 dev_priv->irq_mask |= mask;
56 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000057 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080058 }
59}
60
Keith Packard7c463582008-11-04 02:03:27 -080061void
62i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
63{
64 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080066
67 dev_priv->pipestat[pipe] |= mask;
68 /* Enable the interrupt, clear any pending status */
69 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000070 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080071 }
72}
73
74void
75i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
76{
77 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080079
80 dev_priv->pipestat[pipe] &= ~mask;
81 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000082 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080083 }
84}
85
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100086/**
Zhao Yakui01c66882009-10-28 05:10:00 +000087 * intel_enable_asle - enable ASLE interrupt for OpRegion
88 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000089void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000090{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000091 drm_i915_private_t *dev_priv = dev->dev_private;
92 unsigned long irqflags;
93
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070094 /* FIXME: opregion/asle for VLV */
95 if (IS_VALLEYVIEW(dev))
96 return;
97
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000099
Eric Anholtc619eed2010-01-28 16:45:52 -0800100 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500101 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800102 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000103 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700104 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800106 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800108 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000109
110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000111}
112
113/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700114 * i915_pipe_enabled - check if a pipe is enabled
115 * @dev: DRM device
116 * @pipe: pipe to check
117 *
118 * Reading certain registers when the pipe is disabled can hang the chip.
119 * Use this routine to make sure the PLL is running and the pipe is active
120 * before reading such registers if unsure.
121 */
122static int
123i915_pipe_enabled(struct drm_device *dev, int pipe)
124{
125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100126 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700127}
128
Keith Packard42f52ef2008-10-18 19:39:29 -0700129/* Called from drm generic code, passed a 'crtc', which
130 * we use as a pipe index
131 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700132static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133{
134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
135 unsigned long high_frame;
136 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100137 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700138
139 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800140 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700142 return 0;
143 }
144
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145 high_frame = PIPEFRAME(pipe);
146 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100147
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100154 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
155 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
156 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700157 } while (high1 != high2);
158
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 high1 >>= PIPE_FRAME_HIGH_SHIFT;
160 low >>= PIPE_FRAME_LOW_SHIFT;
161 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162}
163
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700164static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800165{
166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800168
169 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800170 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800171 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800172 return 0;
173 }
174
175 return I915_READ(reg);
176}
177
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700178static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100179 int *vpos, int *hpos)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
182 u32 vbl = 0, position = 0;
183 int vbl_start, vbl_end, htotal, vtotal;
184 bool in_vbl = true;
185 int ret = 0;
186
187 if (!i915_pipe_enabled(dev, pipe)) {
188 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190 return 0;
191 }
192
193 /* Get vtotal. */
194 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
195
196 if (INTEL_INFO(dev)->gen >= 4) {
197 /* No obvious pixelcount register. Only query vertical
198 * scanout position from Display scan line register.
199 */
200 position = I915_READ(PIPEDSL(pipe));
201
202 /* Decode into vertical scanout position. Don't have
203 * horizontal scanout position.
204 */
205 *vpos = position & 0x1fff;
206 *hpos = 0;
207 } else {
208 /* Have access to pixelcount since start of frame.
209 * We can split this into vertical and horizontal
210 * scanout position.
211 */
212 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
213
214 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
215 *vpos = position / htotal;
216 *hpos = position - (*vpos * htotal);
217 }
218
219 /* Query vblank area. */
220 vbl = I915_READ(VBLANK(pipe));
221
222 /* Test position against vblank region. */
223 vbl_start = vbl & 0x1fff;
224 vbl_end = (vbl >> 16) & 0x1fff;
225
226 if ((*vpos < vbl_start) || (*vpos > vbl_end))
227 in_vbl = false;
228
229 /* Inside "upper part" of vblank area? Apply corrective offset: */
230 if (in_vbl && (*vpos >= vbl_start))
231 *vpos = *vpos - vtotal;
232
233 /* Readouts valid? */
234 if (vbl > 0)
235 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
236
237 /* In vblank? */
238 if (in_vbl)
239 ret |= DRM_SCANOUTPOS_INVBL;
240
241 return ret;
242}
243
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700244static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100245 int *max_error,
246 struct timeval *vblank_time,
247 unsigned flags)
248{
Chris Wilson4041b852011-01-22 10:07:56 +0000249 struct drm_i915_private *dev_priv = dev->dev_private;
250 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251
Chris Wilson4041b852011-01-22 10:07:56 +0000252 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
253 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100254 return -EINVAL;
255 }
256
257 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000258 crtc = intel_get_crtc_for_pipe(dev, pipe);
259 if (crtc == NULL) {
260 DRM_ERROR("Invalid crtc %d\n", pipe);
261 return -EINVAL;
262 }
263
264 if (!crtc->enabled) {
265 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
266 return -EBUSY;
267 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268
269 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000270 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
271 vblank_time, flags,
272 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100273}
274
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275/*
276 * Handle hotplug events outside the interrupt handler proper.
277 */
278static void i915_hotplug_work_func(struct work_struct *work)
279{
280 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
281 hotplug_work);
282 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700283 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700285
Keith Packarda65e34c2011-07-25 10:04:56 -0700286 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800287 DRM_DEBUG_KMS("running encoder hotplug functions\n");
288
Chris Wilson4ef69c72010-09-09 15:14:28 +0100289 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
290 if (encoder->hot_plug)
291 encoder->hot_plug(encoder);
292
Keith Packard40ee3382011-07-28 15:31:19 -0700293 mutex_unlock(&mode_config->mutex);
294
Jesse Barnes5ca58282009-03-31 14:11:15 -0700295 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000296 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297}
298
Daniel Vetter92703882012-08-09 16:46:01 +0200299/* defined intel_pm.c */
300extern spinlock_t mchdev_lock;
301
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200302static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800303{
304 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000305 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200306 u8 new_delay;
307 unsigned long flags;
308
309 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800310
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200311 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
312
Daniel Vetter92703882012-08-09 16:46:01 +0200313 new_delay = dev_priv->cur_delay;
314
Jesse Barnes7648fa92010-05-20 14:28:11 -0700315 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000316 busy_up = I915_READ(RCPREVBSYTUPAVG);
317 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800318 max_avg = I915_READ(RCBMAXAVG);
319 min_avg = I915_READ(RCBMINAVG);
320
321 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000322 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 if (dev_priv->cur_delay != dev_priv->max_delay)
324 new_delay = dev_priv->cur_delay - 1;
325 if (new_delay < dev_priv->max_delay)
326 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328 if (dev_priv->cur_delay != dev_priv->min_delay)
329 new_delay = dev_priv->cur_delay + 1;
330 if (new_delay > dev_priv->min_delay)
331 new_delay = dev_priv->min_delay;
332 }
333
Jesse Barnes7648fa92010-05-20 14:28:11 -0700334 if (ironlake_set_drps(dev, new_delay))
335 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336
Daniel Vetter92703882012-08-09 16:46:01 +0200337 spin_unlock_irqrestore(&mchdev_lock, flags);
338
Jesse Barnesf97108d2010-01-29 11:27:07 -0800339 return;
340}
341
Chris Wilson549f7362010-10-19 11:19:32 +0100342static void notify_ring(struct drm_device *dev,
343 struct intel_ring_buffer *ring)
344{
345 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000346
Chris Wilson475553d2011-01-20 09:52:56 +0000347 if (ring->obj == NULL)
348 return;
349
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100350 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson549f7362010-10-19 11:19:32 +0100352 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700353 if (i915_enable_hangcheck) {
354 dev_priv->hangcheck_count = 0;
355 mod_timer(&dev_priv->hangcheck_timer,
356 jiffies +
357 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
358 }
Chris Wilson549f7362010-10-19 11:19:32 +0100359}
360
Ben Widawsky4912d042011-04-25 11:25:20 -0700361static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800362{
Ben Widawsky4912d042011-04-25 11:25:20 -0700363 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200364 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700365 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100366 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800367
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 spin_lock_irq(&dev_priv->rps.lock);
369 pm_iir = dev_priv->rps.pm_iir;
370 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700371 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200372 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200373 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700374
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100375 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376 return;
377
Ben Widawsky4912d042011-04-25 11:25:20 -0700378 mutex_lock(&dev_priv->dev->struct_mutex);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379
380 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200381 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100382 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200383 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800384
Ben Widawsky4912d042011-04-25 11:25:20 -0700385 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800386
Ben Widawsky4912d042011-04-25 11:25:20 -0700387 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388}
389
Ben Widawskye3689192012-05-25 16:56:22 -0700390
391/**
392 * ivybridge_parity_work - Workqueue called when a parity error interrupt
393 * occurred.
394 * @work: workqueue struct
395 *
396 * Doesn't actually do anything except notify userspace. As a consequence of
397 * this event, userspace should try to remap the bad rows since statistically
398 * it is likely the same row is more likely to go bad again.
399 */
400static void ivybridge_parity_work(struct work_struct *work)
401{
402 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
403 parity_error_work);
404 u32 error_status, row, bank, subbank;
405 char *parity_event[5];
406 uint32_t misccpctl;
407 unsigned long flags;
408
409 /* We must turn off DOP level clock gating to access the L3 registers.
410 * In order to prevent a get/put style interface, acquire struct mutex
411 * any time we access those registers.
412 */
413 mutex_lock(&dev_priv->dev->struct_mutex);
414
415 misccpctl = I915_READ(GEN7_MISCCPCTL);
416 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
417 POSTING_READ(GEN7_MISCCPCTL);
418
419 error_status = I915_READ(GEN7_L3CDERRST1);
420 row = GEN7_PARITY_ERROR_ROW(error_status);
421 bank = GEN7_PARITY_ERROR_BANK(error_status);
422 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
423
424 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
425 GEN7_L3CDERRST1_ENABLE);
426 POSTING_READ(GEN7_L3CDERRST1);
427
428 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
429
430 spin_lock_irqsave(&dev_priv->irq_lock, flags);
431 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
432 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
433 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
434
435 mutex_unlock(&dev_priv->dev->struct_mutex);
436
437 parity_event[0] = "L3_PARITY_ERROR=1";
438 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
439 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
440 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
441 parity_event[4] = NULL;
442
443 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
444 KOBJ_CHANGE, parity_event);
445
446 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
447 row, bank, subbank);
448
449 kfree(parity_event[3]);
450 kfree(parity_event[2]);
451 kfree(parity_event[1]);
452}
453
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200454static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700455{
456 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
457 unsigned long flags;
458
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700459 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700460 return;
461
462 spin_lock_irqsave(&dev_priv->irq_lock, flags);
463 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
464 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
465 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
466
467 queue_work(dev_priv->wq, &dev_priv->parity_error_work);
468}
469
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200470static void snb_gt_irq_handler(struct drm_device *dev,
471 struct drm_i915_private *dev_priv,
472 u32 gt_iir)
473{
474
475 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
476 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
477 notify_ring(dev, &dev_priv->ring[RCS]);
478 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
479 notify_ring(dev, &dev_priv->ring[VCS]);
480 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
481 notify_ring(dev, &dev_priv->ring[BCS]);
482
483 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
484 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
485 GT_RENDER_CS_ERROR_INTERRUPT)) {
486 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
487 i915_handle_error(dev, false);
488 }
Ben Widawskye3689192012-05-25 16:56:22 -0700489
490 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
491 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200492}
493
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100494static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
495 u32 pm_iir)
496{
497 unsigned long flags;
498
499 /*
500 * IIR bits should never already be set because IMR should
501 * prevent an interrupt from being shown in IIR. The warning
502 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200503 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504 * type is not a problem, it displays a problem in the logic.
505 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200506 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100507 */
508
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200509 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200510 dev_priv->rps.pm_iir |= pm_iir;
511 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100512 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200515 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100516}
517
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700518static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
519{
520 struct drm_device *dev = (struct drm_device *) arg;
521 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
522 u32 iir, gt_iir, pm_iir;
523 irqreturn_t ret = IRQ_NONE;
524 unsigned long irqflags;
525 int pipe;
526 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700527 bool blc_event;
528
529 atomic_inc(&dev_priv->irq_received);
530
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700531 while (true) {
532 iir = I915_READ(VLV_IIR);
533 gt_iir = I915_READ(GTIIR);
534 pm_iir = I915_READ(GEN6_PMIIR);
535
536 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
537 goto out;
538
539 ret = IRQ_HANDLED;
540
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200541 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700542
543 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
544 for_each_pipe(pipe) {
545 int reg = PIPESTAT(pipe);
546 pipe_stats[pipe] = I915_READ(reg);
547
548 /*
549 * Clear the PIPE*STAT regs before the IIR
550 */
551 if (pipe_stats[pipe] & 0x8000ffff) {
552 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
553 DRM_DEBUG_DRIVER("pipe %c underrun\n",
554 pipe_name(pipe));
555 I915_WRITE(reg, pipe_stats[pipe]);
556 }
557 }
558 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
559
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700560 for_each_pipe(pipe) {
561 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
562 drm_handle_vblank(dev, pipe);
563
564 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
565 intel_prepare_page_flip(dev, pipe);
566 intel_finish_page_flip(dev, pipe);
567 }
568 }
569
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700570 /* Consume port. Then clear IIR or we'll miss events */
571 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
572 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
573
574 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
575 hotplug_status);
576 if (hotplug_status & dev_priv->hotplug_supported_mask)
577 queue_work(dev_priv->wq,
578 &dev_priv->hotplug_work);
579
580 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
581 I915_READ(PORT_HOTPLUG_STAT);
582 }
583
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700584 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
585 blc_event = true;
586
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100587 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
588 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700589
590 I915_WRITE(GTIIR, gt_iir);
591 I915_WRITE(GEN6_PMIIR, pm_iir);
592 I915_WRITE(VLV_IIR, iir);
593 }
594
595out:
596 return ret;
597}
598
Adam Jackson23e81d62012-06-06 15:45:44 -0400599static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800600{
601 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800602 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800603
Jesse Barnes776ad802011-01-04 15:09:39 -0800604 if (pch_iir & SDE_AUDIO_POWER_MASK)
605 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
606 (pch_iir & SDE_AUDIO_POWER_MASK) >>
607 SDE_AUDIO_POWER_SHIFT);
608
609 if (pch_iir & SDE_GMBUS)
610 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
611
612 if (pch_iir & SDE_AUDIO_HDCP_MASK)
613 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
614
615 if (pch_iir & SDE_AUDIO_TRANS_MASK)
616 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
617
618 if (pch_iir & SDE_POISON)
619 DRM_ERROR("PCH poison interrupt\n");
620
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800621 if (pch_iir & SDE_FDI_MASK)
622 for_each_pipe(pipe)
623 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
624 pipe_name(pipe),
625 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800626
627 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
628 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
629
630 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
631 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
632
633 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
634 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
635 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
636 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
637}
638
Adam Jackson23e81d62012-06-06 15:45:44 -0400639static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
640{
641 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
642 int pipe;
643
644 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
645 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
646 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
647 SDE_AUDIO_POWER_SHIFT_CPT);
648
649 if (pch_iir & SDE_AUX_MASK_CPT)
650 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
651
652 if (pch_iir & SDE_GMBUS_CPT)
653 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
654
655 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
656 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
657
658 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
659 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
660
661 if (pch_iir & SDE_FDI_MASK_CPT)
662 for_each_pipe(pipe)
663 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
664 pipe_name(pipe),
665 I915_READ(FDI_RX_IIR(pipe)));
666}
667
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700668static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700669{
670 struct drm_device *dev = (struct drm_device *) arg;
671 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100672 u32 de_iir, gt_iir, de_ier, pm_iir;
673 irqreturn_t ret = IRQ_NONE;
674 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700675
676 atomic_inc(&dev_priv->irq_received);
677
678 /* disable master interrupt before clearing iir */
679 de_ier = I915_READ(DEIER);
680 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100681
682 gt_iir = I915_READ(GTIIR);
683 if (gt_iir) {
684 snb_gt_irq_handler(dev, dev_priv, gt_iir);
685 I915_WRITE(GTIIR, gt_iir);
686 ret = IRQ_HANDLED;
687 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700688
689 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100690 if (de_iir) {
691 if (de_iir & DE_GSE_IVB)
692 intel_opregion_gse_intr(dev);
693
694 for (i = 0; i < 3; i++) {
695 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
696 intel_prepare_page_flip(dev, i);
697 intel_finish_page_flip_plane(dev, i);
698 }
699 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
700 drm_handle_vblank(dev, i);
701 }
702
703 /* check event from PCH */
704 if (de_iir & DE_PCH_EVENT_IVB) {
705 u32 pch_iir = I915_READ(SDEIIR);
706
707 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
708 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400709 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100710
711 /* clear PCH hotplug event before clear CPU irq */
712 I915_WRITE(SDEIIR, pch_iir);
713 }
714
715 I915_WRITE(DEIIR, de_iir);
716 ret = IRQ_HANDLED;
717 }
718
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700719 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100720 if (pm_iir) {
721 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
722 gen6_queue_rps_work(dev_priv, pm_iir);
723 I915_WRITE(GEN6_PMIIR, pm_iir);
724 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700725 }
726
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700727 I915_WRITE(DEIER, de_ier);
728 POSTING_READ(DEIER);
729
730 return ret;
731}
732
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200733static void ilk_gt_irq_handler(struct drm_device *dev,
734 struct drm_i915_private *dev_priv,
735 u32 gt_iir)
736{
737 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
738 notify_ring(dev, &dev_priv->ring[RCS]);
739 if (gt_iir & GT_BSD_USER_INTERRUPT)
740 notify_ring(dev, &dev_priv->ring[VCS]);
741}
742
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700743static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800744{
Jesse Barnes46979952011-04-07 13:53:55 -0700745 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800746 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
747 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800748 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100749 u32 hotplug_mask;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100750
Jesse Barnes46979952011-04-07 13:53:55 -0700751 atomic_inc(&dev_priv->irq_received);
752
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000753 /* disable master interrupt before clearing iir */
754 de_ier = I915_READ(DEIER);
755 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000756 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000757
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800758 de_iir = I915_READ(DEIIR);
759 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000760 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800761 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800762
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800763 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
764 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800765 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800766
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100767 if (HAS_PCH_CPT(dev))
768 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
769 else
770 hotplug_mask = SDE_HOTPLUG_MASK;
771
Zou Nan haic7c85102010-01-15 10:29:06 +0800772 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800773
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200774 if (IS_GEN5(dev))
775 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
776 else
777 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800778
779 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100780 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800781
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800782 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800783 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100784 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800785 }
786
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800787 if (de_iir & DE_PLANEB_FLIP_DONE) {
788 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100789 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800790 }
Li Pengc062df62010-01-23 00:12:58 +0800791
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800792 if (de_iir & DE_PIPEA_VBLANK)
793 drm_handle_vblank(dev, 0);
794
795 if (de_iir & DE_PIPEB_VBLANK)
796 drm_handle_vblank(dev, 1);
797
Zou Nan haic7c85102010-01-15 10:29:06 +0800798 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800799 if (de_iir & DE_PCH_EVENT) {
800 if (pch_iir & hotplug_mask)
801 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400802 if (HAS_PCH_CPT(dev))
803 cpt_irq_handler(dev, pch_iir);
804 else
805 ibx_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800806 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800807
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200808 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
809 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800810
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100811 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
812 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800813
Zou Nan haic7c85102010-01-15 10:29:06 +0800814 /* should clear PCH hotplug event before clear CPU irq */
815 I915_WRITE(SDEIIR, pch_iir);
816 I915_WRITE(GTIIR, gt_iir);
817 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700818 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800819
820done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000821 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000822 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000823
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800824 return ret;
825}
826
Jesse Barnes8a905232009-07-11 16:48:03 -0400827/**
828 * i915_error_work_func - do process context error handling work
829 * @work: work struct
830 *
831 * Fire an error uevent so userspace can see that a hang or error
832 * was detected.
833 */
834static void i915_error_work_func(struct work_struct *work)
835{
836 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
837 error_work);
838 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400839 char *error_event[] = { "ERROR=1", NULL };
840 char *reset_event[] = { "RESET=1", NULL };
841 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400842
Ben Gamarif316a422009-09-14 17:48:46 -0400843 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400844
Ben Gamariba1234d2009-09-14 17:48:47 -0400845 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100846 DRM_DEBUG_DRIVER("resetting chip\n");
847 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200848 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100849 atomic_set(&dev_priv->mm.wedged, 0);
850 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400851 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100852 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400853 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400854}
855
Chris Wilson3bd3c932010-08-19 08:19:30 +0100856#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000857static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000858i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000859 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000860{
861 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000862 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100863 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000864
Chris Wilson05394f32010-11-08 19:18:58 +0000865 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000866 return NULL;
867
Chris Wilson05394f32010-11-08 19:18:58 +0000868 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000869
Akshay Joshi0206e352011-08-16 15:34:10 -0400870 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000871 if (dst == NULL)
872 return NULL;
873
Chris Wilson05394f32010-11-08 19:18:58 +0000874 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000875 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700876 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100877 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700878
Chris Wilsone56660d2010-08-07 11:01:26 +0100879 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000880 if (d == NULL)
881 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100882
Andrew Morton788885a2010-05-11 14:07:05 -0700883 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100884 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
885 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100886 void __iomem *s;
887
888 /* Simply ignore tiling or any overlapping fence.
889 * It's part of the error state, and this hopefully
890 * captures what the GPU read.
891 */
892
893 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
894 reloc_offset);
895 memcpy_fromio(d, s, PAGE_SIZE);
896 io_mapping_unmap_atomic(s);
897 } else {
898 void *s;
899
900 drm_clflush_pages(&src->pages[page], 1);
901
902 s = kmap_atomic(src->pages[page]);
903 memcpy(d, s, PAGE_SIZE);
904 kunmap_atomic(s);
905
906 drm_clflush_pages(&src->pages[page], 1);
907 }
Andrew Morton788885a2010-05-11 14:07:05 -0700908 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100909
Chris Wilson9df30792010-02-18 10:24:56 +0000910 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100911
912 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000913 }
914 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000915 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000916
917 return dst;
918
919unwind:
920 while (page--)
921 kfree(dst->pages[page]);
922 kfree(dst);
923 return NULL;
924}
925
926static void
927i915_error_object_free(struct drm_i915_error_object *obj)
928{
929 int page;
930
931 if (obj == NULL)
932 return;
933
934 for (page = 0; page < obj->page_count; page++)
935 kfree(obj->pages[page]);
936
937 kfree(obj);
938}
939
Daniel Vetter742cbee2012-04-27 15:17:39 +0200940void
941i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000942{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200943 struct drm_i915_error_state *error = container_of(error_ref,
944 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000945 int i;
946
Chris Wilson52d39a22012-02-15 11:25:37 +0000947 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
948 i915_error_object_free(error->ring[i].batchbuffer);
949 i915_error_object_free(error->ring[i].ringbuffer);
950 kfree(error->ring[i].requests);
951 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000952
Chris Wilson9df30792010-02-18 10:24:56 +0000953 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100954 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000955 kfree(error);
956}
Chris Wilson1b502472012-04-24 15:47:30 +0100957static void capture_bo(struct drm_i915_error_buffer *err,
958 struct drm_i915_gem_object *obj)
959{
960 err->size = obj->base.size;
961 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100962 err->rseqno = obj->last_read_seqno;
963 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +0100964 err->gtt_offset = obj->gtt_offset;
965 err->read_domains = obj->base.read_domains;
966 err->write_domain = obj->base.write_domain;
967 err->fence_reg = obj->fence_reg;
968 err->pinned = 0;
969 if (obj->pin_count > 0)
970 err->pinned = 1;
971 if (obj->user_pin_count > 0)
972 err->pinned = -1;
973 err->tiling = obj->tiling_mode;
974 err->dirty = obj->dirty;
975 err->purgeable = obj->madv != I915_MADV_WILLNEED;
976 err->ring = obj->ring ? obj->ring->id : -1;
977 err->cache_level = obj->cache_level;
978}
Chris Wilson9df30792010-02-18 10:24:56 +0000979
Chris Wilson1b502472012-04-24 15:47:30 +0100980static u32 capture_active_bo(struct drm_i915_error_buffer *err,
981 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000982{
983 struct drm_i915_gem_object *obj;
984 int i = 0;
985
986 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100987 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000988 if (++i == count)
989 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100990 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000991
Chris Wilson1b502472012-04-24 15:47:30 +0100992 return i;
993}
994
995static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
996 int count, struct list_head *head)
997{
998 struct drm_i915_gem_object *obj;
999 int i = 0;
1000
1001 list_for_each_entry(obj, head, gtt_list) {
1002 if (obj->pin_count == 0)
1003 continue;
1004
1005 capture_bo(err++, obj);
1006 if (++i == count)
1007 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001008 }
1009
1010 return i;
1011}
1012
Chris Wilson748ebc62010-10-24 10:28:47 +01001013static void i915_gem_record_fences(struct drm_device *dev,
1014 struct drm_i915_error_state *error)
1015{
1016 struct drm_i915_private *dev_priv = dev->dev_private;
1017 int i;
1018
1019 /* Fences */
1020 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001021 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001022 case 6:
1023 for (i = 0; i < 16; i++)
1024 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1025 break;
1026 case 5:
1027 case 4:
1028 for (i = 0; i < 16; i++)
1029 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1030 break;
1031 case 3:
1032 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1033 for (i = 0; i < 8; i++)
1034 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1035 case 2:
1036 for (i = 0; i < 8; i++)
1037 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1038 break;
1039
1040 }
1041}
1042
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001043static struct drm_i915_error_object *
1044i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1045 struct intel_ring_buffer *ring)
1046{
1047 struct drm_i915_gem_object *obj;
1048 u32 seqno;
1049
1050 if (!ring->get_seqno)
1051 return NULL;
1052
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001053 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001054 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1055 if (obj->ring != ring)
1056 continue;
1057
Chris Wilson0201f1e2012-07-20 12:41:01 +01001058 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001059 continue;
1060
1061 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1062 continue;
1063
1064 /* We need to copy these to an anonymous buffer as the simplest
1065 * method to avoid being overwritten by userspace.
1066 */
1067 return i915_error_object_create(dev_priv, obj);
1068 }
1069
1070 return NULL;
1071}
1072
Ben Widawskybd9854f2012-08-23 15:18:09 -07001073/* NB: please notice the memset */
1074static void i915_get_extra_instdone(struct drm_device *dev,
1075 uint32_t *instdone)
1076{
1077 struct drm_i915_private *dev_priv = dev->dev_private;
1078 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1079
Ben Widawsky050ee912012-08-22 11:32:15 -07001080 switch(INTEL_INFO(dev)->gen) {
1081 case 2:
1082 case 3:
Ben Widawskybd9854f2012-08-23 15:18:09 -07001083 instdone[0] = I915_READ(INSTDONE);
Ben Widawsky050ee912012-08-22 11:32:15 -07001084 break;
1085 case 4:
1086 case 5:
1087 case 6:
Ben Widawskybd9854f2012-08-23 15:18:09 -07001088 instdone[0] = I915_READ(INSTDONE_I965);
1089 instdone[1] = I915_READ(INSTDONE1);
Ben Widawsky050ee912012-08-22 11:32:15 -07001090 break;
1091 default:
1092 WARN_ONCE(1, "Unsupported platform\n");
1093 case 7:
1094 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1095 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1096 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1097 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1098 break;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001099 }
1100}
1101
1102
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001103static void i915_record_ring_state(struct drm_device *dev,
1104 struct drm_i915_error_state *error,
1105 struct intel_ring_buffer *ring)
1106{
1107 struct drm_i915_private *dev_priv = dev->dev_private;
1108
Daniel Vetter33f3f512011-12-14 13:57:39 +01001109 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001110 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001111 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001112 error->semaphore_mboxes[ring->id][0]
1113 = I915_READ(RING_SYNC_0(ring->mmio_base));
1114 error->semaphore_mboxes[ring->id][1]
1115 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001116 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001117
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001118 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001119 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001120 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1121 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1122 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001123 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001124 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001125 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001126 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001127 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001128 error->ipeir[ring->id] = I915_READ(IPEIR);
1129 error->ipehr[ring->id] = I915_READ(IPEHR);
1130 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001131 }
1132
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001133 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001134 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001135 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001136 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001137 error->head[ring->id] = I915_READ_HEAD(ring);
1138 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001139
1140 error->cpu_ring_head[ring->id] = ring->head;
1141 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001142}
1143
Chris Wilson52d39a22012-02-15 11:25:37 +00001144static void i915_gem_record_rings(struct drm_device *dev,
1145 struct drm_i915_error_state *error)
1146{
1147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001148 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001149 struct drm_i915_gem_request *request;
1150 int i, count;
1151
Chris Wilsonb4519512012-05-11 14:29:30 +01001152 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001153 i915_record_ring_state(dev, error, ring);
1154
1155 error->ring[i].batchbuffer =
1156 i915_error_first_batchbuffer(dev_priv, ring);
1157
1158 error->ring[i].ringbuffer =
1159 i915_error_object_create(dev_priv, ring->obj);
1160
1161 count = 0;
1162 list_for_each_entry(request, &ring->request_list, list)
1163 count++;
1164
1165 error->ring[i].num_requests = count;
1166 error->ring[i].requests =
1167 kmalloc(count*sizeof(struct drm_i915_error_request),
1168 GFP_ATOMIC);
1169 if (error->ring[i].requests == NULL) {
1170 error->ring[i].num_requests = 0;
1171 continue;
1172 }
1173
1174 count = 0;
1175 list_for_each_entry(request, &ring->request_list, list) {
1176 struct drm_i915_error_request *erq;
1177
1178 erq = &error->ring[i].requests[count++];
1179 erq->seqno = request->seqno;
1180 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001181 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001182 }
1183 }
1184}
1185
Jesse Barnes8a905232009-07-11 16:48:03 -04001186/**
1187 * i915_capture_error_state - capture an error record for later analysis
1188 * @dev: drm device
1189 *
1190 * Should be called when an error is detected (either a hang or an error
1191 * interrupt) to capture error state from the time of the error. Fills
1192 * out a structure which becomes available in debugfs for user level tools
1193 * to pick up.
1194 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001195static void i915_capture_error_state(struct drm_device *dev)
1196{
1197 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001198 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001199 struct drm_i915_error_state *error;
1200 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001201 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001202
1203 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001204 error = dev_priv->first_error;
1205 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1206 if (error)
1207 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001208
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001209 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001210 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001211 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001212 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1213 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001214 }
1215
Chris Wilsonb6f78332011-02-01 14:15:55 +00001216 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1217 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001218
Daniel Vetter742cbee2012-04-27 15:17:39 +02001219 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001220 error->eir = I915_READ(EIR);
1221 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001222 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001223
1224 if (HAS_PCH_SPLIT(dev))
1225 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1226 else if (IS_VALLEYVIEW(dev))
1227 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1228 else if (IS_GEN2(dev))
1229 error->ier = I915_READ16(IER);
1230 else
1231 error->ier = I915_READ(IER);
1232
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001233 for_each_pipe(pipe)
1234 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001235
Daniel Vetter33f3f512011-12-14 13:57:39 +01001236 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001237 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001238 error->done_reg = I915_READ(DONE_REG);
1239 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001240
Ben Widawsky71e172e2012-08-20 16:15:13 -07001241 if (INTEL_INFO(dev)->gen == 7)
1242 error->err_int = I915_READ(GEN7_ERR_INT);
1243
Ben Widawsky050ee912012-08-22 11:32:15 -07001244 i915_get_extra_instdone(dev, error->extra_instdone);
1245
Chris Wilson748ebc62010-10-24 10:28:47 +01001246 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001247 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001248
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001249 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001250 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001251 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001252
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001253 i = 0;
1254 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1255 i++;
1256 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001257 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001258 if (obj->pin_count)
1259 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001260 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001261
Chris Wilson8e934db2011-01-24 12:34:00 +00001262 error->active_bo = NULL;
1263 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001264 if (i) {
1265 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001266 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001267 if (error->active_bo)
1268 error->pinned_bo =
1269 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001270 }
1271
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001272 if (error->active_bo)
1273 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001274 capture_active_bo(error->active_bo,
1275 error->active_bo_count,
1276 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001277
1278 if (error->pinned_bo)
1279 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001280 capture_pinned_bo(error->pinned_bo,
1281 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001282 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001283
Jesse Barnes8a905232009-07-11 16:48:03 -04001284 do_gettimeofday(&error->time);
1285
Chris Wilson6ef3d422010-08-04 20:26:07 +01001286 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001287 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001288
Chris Wilson9df30792010-02-18 10:24:56 +00001289 spin_lock_irqsave(&dev_priv->error_lock, flags);
1290 if (dev_priv->first_error == NULL) {
1291 dev_priv->first_error = error;
1292 error = NULL;
1293 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001294 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001295
1296 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001297 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001298}
1299
1300void i915_destroy_error_state(struct drm_device *dev)
1301{
1302 struct drm_i915_private *dev_priv = dev->dev_private;
1303 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001304 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001305
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001306 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001307 error = dev_priv->first_error;
1308 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001309 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001310
1311 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001312 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001313}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001314#else
1315#define i915_capture_error_state(x)
1316#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001317
Chris Wilson35aed2e2010-05-27 13:18:12 +01001318static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001319{
1320 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001321 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001322 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001323 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001324
Chris Wilson35aed2e2010-05-27 13:18:12 +01001325 if (!eir)
1326 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001327
Joe Perchesa70491c2012-03-18 13:00:11 -07001328 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001329
Ben Widawskybd9854f2012-08-23 15:18:09 -07001330 i915_get_extra_instdone(dev, instdone);
1331
Jesse Barnes8a905232009-07-11 16:48:03 -04001332 if (IS_G4X(dev)) {
1333 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1334 u32 ipeir = I915_READ(IPEIR_I965);
1335
Joe Perchesa70491c2012-03-18 13:00:11 -07001336 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1337 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001338 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1339 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001340 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001341 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001342 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001343 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001344 }
1345 if (eir & GM45_ERROR_PAGE_TABLE) {
1346 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001347 pr_err("page table error\n");
1348 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001349 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001350 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001351 }
1352 }
1353
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001354 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001355 if (eir & I915_ERROR_PAGE_TABLE) {
1356 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001357 pr_err("page table error\n");
1358 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001359 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001360 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001361 }
1362 }
1363
1364 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001365 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001367 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001369 /* pipestat has already been acked */
1370 }
1371 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001372 pr_err("instruction error\n");
1373 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001374 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1375 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001376 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001377 u32 ipeir = I915_READ(IPEIR);
1378
Joe Perchesa70491c2012-03-18 13:00:11 -07001379 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1380 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001381 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001382 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001383 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001384 } else {
1385 u32 ipeir = I915_READ(IPEIR_I965);
1386
Joe Perchesa70491c2012-03-18 13:00:11 -07001387 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1388 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001389 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001390 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001391 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001392 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001393 }
1394 }
1395
1396 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001397 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001398 eir = I915_READ(EIR);
1399 if (eir) {
1400 /*
1401 * some errors might have become stuck,
1402 * mask them.
1403 */
1404 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1405 I915_WRITE(EMR, I915_READ(EMR) | eir);
1406 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1407 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001408}
1409
1410/**
1411 * i915_handle_error - handle an error interrupt
1412 * @dev: drm device
1413 *
1414 * Do some basic checking of regsiter state at error interrupt time and
1415 * dump it to the syslog. Also call i915_capture_error_state() to make
1416 * sure we get a record and make it available in debugfs. Fire a uevent
1417 * so userspace knows something bad happened (should trigger collection
1418 * of a ring dump etc.).
1419 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001420void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001421{
1422 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001423 struct intel_ring_buffer *ring;
1424 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001425
1426 i915_capture_error_state(dev);
1427 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001428
Ben Gamariba1234d2009-09-14 17:48:47 -04001429 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001430 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001431 atomic_set(&dev_priv->mm.wedged, 1);
1432
Ben Gamari11ed50e2009-09-14 17:48:45 -04001433 /*
1434 * Wakeup waiting processes so they don't hang
1435 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001436 for_each_ring(ring, dev_priv, i)
1437 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001438 }
1439
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001440 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001441}
1442
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001443static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1444{
1445 drm_i915_private_t *dev_priv = dev->dev_private;
1446 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001448 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001449 struct intel_unpin_work *work;
1450 unsigned long flags;
1451 bool stall_detected;
1452
1453 /* Ignore early vblank irqs */
1454 if (intel_crtc == NULL)
1455 return;
1456
1457 spin_lock_irqsave(&dev->event_lock, flags);
1458 work = intel_crtc->unpin_work;
1459
1460 if (work == NULL || work->pending || !work->enable_stall_check) {
1461 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1462 spin_unlock_irqrestore(&dev->event_lock, flags);
1463 return;
1464 }
1465
1466 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001467 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001468 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001469 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001470 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1471 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001472 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001473 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001474 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001475 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001476 crtc->x * crtc->fb->bits_per_pixel/8);
1477 }
1478
1479 spin_unlock_irqrestore(&dev->event_lock, flags);
1480
1481 if (stall_detected) {
1482 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1483 intel_prepare_page_flip(dev, intel_crtc->plane);
1484 }
1485}
1486
Keith Packard42f52ef2008-10-18 19:39:29 -07001487/* Called from drm generic code, passed 'crtc' which
1488 * we use as a pipe index
1489 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001490static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001491{
1492 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001493 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001494
Chris Wilson5eddb702010-09-11 13:48:45 +01001495 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001496 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001497
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001498 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001499 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001500 i915_enable_pipestat(dev_priv, pipe,
1501 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001502 else
Keith Packard7c463582008-11-04 02:03:27 -08001503 i915_enable_pipestat(dev_priv, pipe,
1504 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001505
1506 /* maintain vblank delivery even in deep C-states */
1507 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001508 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001509 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001510
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001511 return 0;
1512}
1513
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001514static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001515{
1516 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1517 unsigned long irqflags;
1518
1519 if (!i915_pipe_enabled(dev, pipe))
1520 return -EINVAL;
1521
1522 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1523 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001524 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001525 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1526
1527 return 0;
1528}
1529
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001530static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001531{
1532 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1533 unsigned long irqflags;
1534
1535 if (!i915_pipe_enabled(dev, pipe))
1536 return -EINVAL;
1537
1538 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001539 ironlake_enable_display_irq(dev_priv,
1540 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001541 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1542
1543 return 0;
1544}
1545
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001546static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1547{
1548 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1549 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001550 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001551
1552 if (!i915_pipe_enabled(dev, pipe))
1553 return -EINVAL;
1554
1555 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001556 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001557 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001558 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001559 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001560 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001561 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001562 i915_enable_pipestat(dev_priv, pipe,
1563 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1565
1566 return 0;
1567}
1568
Keith Packard42f52ef2008-10-18 19:39:29 -07001569/* Called from drm generic code, passed 'crtc' which
1570 * we use as a pipe index
1571 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001572static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001573{
1574 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001575 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001576
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001577 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001578 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001579 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001580
Jesse Barnesf796cf82011-04-07 13:58:17 -07001581 i915_disable_pipestat(dev_priv, pipe,
1582 PIPE_VBLANK_INTERRUPT_ENABLE |
1583 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1584 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1585}
1586
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001587static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001588{
1589 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1590 unsigned long irqflags;
1591
1592 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1593 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001594 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001595 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001596}
1597
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001598static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001599{
1600 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1601 unsigned long irqflags;
1602
1603 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001604 ironlake_disable_display_irq(dev_priv,
1605 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001606 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1607}
1608
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001609static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1610{
1611 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1612 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001613 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001614
1615 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001616 i915_disable_pipestat(dev_priv, pipe,
1617 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001618 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001619 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001620 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001621 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001622 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001623 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001624 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1625}
1626
Chris Wilson893eead2010-10-27 14:44:35 +01001627static u32
1628ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001629{
Chris Wilson893eead2010-10-27 14:44:35 +01001630 return list_entry(ring->request_list.prev,
1631 struct drm_i915_gem_request, list)->seqno;
1632}
1633
1634static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1635{
1636 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001637 i915_seqno_passed(ring->get_seqno(ring, false),
1638 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001639 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001640 if (waitqueue_active(&ring->irq_queue)) {
1641 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1642 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001643 wake_up_all(&ring->irq_queue);
1644 *err = true;
1645 }
1646 return true;
1647 }
1648 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001649}
1650
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001651static bool kick_ring(struct intel_ring_buffer *ring)
1652{
1653 struct drm_device *dev = ring->dev;
1654 struct drm_i915_private *dev_priv = dev->dev_private;
1655 u32 tmp = I915_READ_CTL(ring);
1656 if (tmp & RING_WAIT) {
1657 DRM_ERROR("Kicking stuck wait on %s\n",
1658 ring->name);
1659 I915_WRITE_CTL(ring, tmp);
1660 return true;
1661 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001662 return false;
1663}
1664
Chris Wilsond1e61e72012-04-10 17:00:41 +01001665static bool i915_hangcheck_hung(struct drm_device *dev)
1666{
1667 drm_i915_private_t *dev_priv = dev->dev_private;
1668
1669 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001670 bool hung = true;
1671
Chris Wilsond1e61e72012-04-10 17:00:41 +01001672 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1673 i915_handle_error(dev, true);
1674
1675 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001676 struct intel_ring_buffer *ring;
1677 int i;
1678
Chris Wilsond1e61e72012-04-10 17:00:41 +01001679 /* Is the chip hanging on a WAIT_FOR_EVENT?
1680 * If so we can simply poke the RB_WAIT bit
1681 * and break the hang. This should work on
1682 * all but the second generation chipsets.
1683 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001684 for_each_ring(ring, dev_priv, i)
1685 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001686 }
1687
Chris Wilsonb4519512012-05-11 14:29:30 +01001688 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001689 }
1690
1691 return false;
1692}
1693
Ben Gamarif65d9422009-09-14 17:48:44 -04001694/**
1695 * This is called when the chip hasn't reported back with completed
1696 * batchbuffers in a long time. The first time this is called we simply record
1697 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1698 * again, we assume the chip is wedged and try to fix it.
1699 */
1700void i915_hangcheck_elapsed(unsigned long data)
1701{
1702 struct drm_device *dev = (struct drm_device *)data;
1703 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001704 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001705 struct intel_ring_buffer *ring;
1706 bool err = false, idle;
1707 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001708
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001709 if (!i915_enable_hangcheck)
1710 return;
1711
Chris Wilsonb4519512012-05-11 14:29:30 +01001712 memset(acthd, 0, sizeof(acthd));
1713 idle = true;
1714 for_each_ring(ring, dev_priv, i) {
1715 idle &= i915_hangcheck_ring_idle(ring, &err);
1716 acthd[i] = intel_ring_get_active_head(ring);
1717 }
1718
Chris Wilson893eead2010-10-27 14:44:35 +01001719 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001720 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001721 if (err) {
1722 if (i915_hangcheck_hung(dev))
1723 return;
1724
Chris Wilson893eead2010-10-27 14:44:35 +01001725 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001726 }
1727
1728 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001729 return;
1730 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001731
Ben Widawskybd9854f2012-08-23 15:18:09 -07001732 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001733 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001734 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001735 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001736 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001737 } else {
1738 dev_priv->hangcheck_count = 0;
1739
Chris Wilsonb4519512012-05-11 14:29:30 +01001740 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001741 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001742 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001743
Chris Wilson893eead2010-10-27 14:44:35 +01001744repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001745 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001746 mod_timer(&dev_priv->hangcheck_timer,
1747 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001748}
1749
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750/* drm_dma.h hooks
1751*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001752static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001753{
1754 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1755
Jesse Barnes46979952011-04-07 13:53:55 -07001756 atomic_set(&dev_priv->irq_received, 0);
1757
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001758 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001759
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001760 /* XXX hotplug from PCH */
1761
1762 I915_WRITE(DEIMR, 0xffffffff);
1763 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001764 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001765
1766 /* and GT */
1767 I915_WRITE(GTIMR, 0xffffffff);
1768 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001769 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001770
1771 /* south display irq */
1772 I915_WRITE(SDEIMR, 0xffffffff);
1773 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001774 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001775}
1776
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001777static void valleyview_irq_preinstall(struct drm_device *dev)
1778{
1779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1780 int pipe;
1781
1782 atomic_set(&dev_priv->irq_received, 0);
1783
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001784 /* VLV magic */
1785 I915_WRITE(VLV_IMR, 0);
1786 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1787 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1788 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1789
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001790 /* and GT */
1791 I915_WRITE(GTIIR, I915_READ(GTIIR));
1792 I915_WRITE(GTIIR, I915_READ(GTIIR));
1793 I915_WRITE(GTIMR, 0xffffffff);
1794 I915_WRITE(GTIER, 0x0);
1795 POSTING_READ(GTIER);
1796
1797 I915_WRITE(DPINVGTT, 0xff);
1798
1799 I915_WRITE(PORT_HOTPLUG_EN, 0);
1800 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1801 for_each_pipe(pipe)
1802 I915_WRITE(PIPESTAT(pipe), 0xffff);
1803 I915_WRITE(VLV_IIR, 0xffffffff);
1804 I915_WRITE(VLV_IMR, 0xffffffff);
1805 I915_WRITE(VLV_IER, 0x0);
1806 POSTING_READ(VLV_IER);
1807}
1808
Keith Packard7fe0b972011-09-19 13:31:02 -07001809/*
1810 * Enable digital hotplug on the PCH, and configure the DP short pulse
1811 * duration to 2ms (which is the minimum in the Display Port spec)
1812 *
1813 * This register is the same on all known PCH chips.
1814 */
1815
1816static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1817{
1818 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1819 u32 hotplug;
1820
1821 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1822 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1823 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1824 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1825 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1826 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1827}
1828
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001829static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001830{
1831 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1832 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001833 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1834 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001835 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001836 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001837
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001838 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001839
1840 /* should always can generate irq */
1841 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001842 I915_WRITE(DEIMR, dev_priv->irq_mask);
1843 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001844 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001845
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001846 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001847
1848 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001849 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001850
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001851 if (IS_GEN6(dev))
1852 render_irqs =
1853 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001854 GEN6_BSD_USER_INTERRUPT |
1855 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001856 else
1857 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001858 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001859 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001860 GT_BSD_USER_INTERRUPT;
1861 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001862 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001863
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001864 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001865 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1866 SDE_PORTB_HOTPLUG_CPT |
1867 SDE_PORTC_HOTPLUG_CPT |
1868 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001869 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001870 hotplug_mask = (SDE_CRT_HOTPLUG |
1871 SDE_PORTB_HOTPLUG |
1872 SDE_PORTC_HOTPLUG |
1873 SDE_PORTD_HOTPLUG |
1874 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001875 }
1876
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001877 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001878
1879 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001880 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1881 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001882 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001883
Keith Packard7fe0b972011-09-19 13:31:02 -07001884 ironlake_enable_pch_hotplug(dev);
1885
Jesse Barnesf97108d2010-01-29 11:27:07 -08001886 if (IS_IRONLAKE_M(dev)) {
1887 /* Clear & enable PCU event interrupts */
1888 I915_WRITE(DEIIR, DE_PCU_EVENT);
1889 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1890 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1891 }
1892
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001893 return 0;
1894}
1895
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001896static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001897{
1898 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1899 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001900 u32 display_mask =
1901 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1902 DE_PLANEC_FLIP_DONE_IVB |
1903 DE_PLANEB_FLIP_DONE_IVB |
1904 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001905 u32 render_irqs;
1906 u32 hotplug_mask;
1907
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001908 dev_priv->irq_mask = ~display_mask;
1909
1910 /* should always can generate irq */
1911 I915_WRITE(DEIIR, I915_READ(DEIIR));
1912 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001913 I915_WRITE(DEIER,
1914 display_mask |
1915 DE_PIPEC_VBLANK_IVB |
1916 DE_PIPEB_VBLANK_IVB |
1917 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001918 POSTING_READ(DEIER);
1919
Ben Widawsky15b9f802012-05-25 16:56:23 -07001920 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001921
1922 I915_WRITE(GTIIR, I915_READ(GTIIR));
1923 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1924
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001925 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001926 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001927 I915_WRITE(GTIER, render_irqs);
1928 POSTING_READ(GTIER);
1929
1930 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1931 SDE_PORTB_HOTPLUG_CPT |
1932 SDE_PORTC_HOTPLUG_CPT |
1933 SDE_PORTD_HOTPLUG_CPT);
1934 dev_priv->pch_irq_mask = ~hotplug_mask;
1935
1936 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1937 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1938 I915_WRITE(SDEIER, hotplug_mask);
1939 POSTING_READ(SDEIER);
1940
Keith Packard7fe0b972011-09-19 13:31:02 -07001941 ironlake_enable_pch_hotplug(dev);
1942
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001943 return 0;
1944}
1945
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001946static int valleyview_irq_postinstall(struct drm_device *dev)
1947{
1948 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001949 u32 enable_mask;
1950 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001951 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001952 u16 msid;
1953
1954 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001955 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1956 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1957 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001958 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1959
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001960 /*
1961 *Leave vblank interrupts masked initially. enable/disable will
1962 * toggle them based on usage.
1963 */
1964 dev_priv->irq_mask = (~enable_mask) |
1965 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1966 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001967
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001968 dev_priv->pipestat[0] = 0;
1969 dev_priv->pipestat[1] = 0;
1970
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001971 /* Hack for broken MSIs on VLV */
1972 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1973 pci_read_config_word(dev->pdev, 0x98, &msid);
1974 msid &= 0xff; /* mask out delivery bits */
1975 msid |= (1<<14);
1976 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1977
1978 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1979 I915_WRITE(VLV_IER, enable_mask);
1980 I915_WRITE(VLV_IIR, 0xffffffff);
1981 I915_WRITE(PIPESTAT(0), 0xffff);
1982 I915_WRITE(PIPESTAT(1), 0xffff);
1983 POSTING_READ(VLV_IER);
1984
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001985 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
1986 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
1987
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001988 I915_WRITE(VLV_IIR, 0xffffffff);
1989 I915_WRITE(VLV_IIR, 0xffffffff);
1990
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001991 dev_priv->gt_irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001992
1993 I915_WRITE(GTIIR, I915_READ(GTIIR));
1994 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001995 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1996 I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
1997 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
1998 GT_GEN6_BLT_USER_INTERRUPT |
1999 GT_GEN6_BSD_USER_INTERRUPT |
2000 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
2001 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
2002 GT_PIPE_NOTIFY |
2003 GT_RENDER_CS_ERROR_INTERRUPT |
2004 GT_SYNC_STATUS |
2005 GT_USER_INTERRUPT);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002006 POSTING_READ(GTIER);
2007
2008 /* ack & enable invalid PTE error interrupts */
2009#if 0 /* FIXME: add support to irq handler for checking these bits */
2010 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2011 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2012#endif
2013
2014 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2015#if 0 /* FIXME: check register definitions; some have moved */
2016 /* Note HDMI and DP share bits */
2017 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2018 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2019 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2020 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2021 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2022 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2023 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2024 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2025 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2026 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2027 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2028 hotplug_en |= CRT_HOTPLUG_INT_EN;
2029 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2030 }
2031#endif
2032
2033 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2034
2035 return 0;
2036}
2037
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002038static void valleyview_irq_uninstall(struct drm_device *dev)
2039{
2040 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2041 int pipe;
2042
2043 if (!dev_priv)
2044 return;
2045
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002046 for_each_pipe(pipe)
2047 I915_WRITE(PIPESTAT(pipe), 0xffff);
2048
2049 I915_WRITE(HWSTAM, 0xffffffff);
2050 I915_WRITE(PORT_HOTPLUG_EN, 0);
2051 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2052 for_each_pipe(pipe)
2053 I915_WRITE(PIPESTAT(pipe), 0xffff);
2054 I915_WRITE(VLV_IIR, 0xffffffff);
2055 I915_WRITE(VLV_IMR, 0xffffffff);
2056 I915_WRITE(VLV_IER, 0x0);
2057 POSTING_READ(VLV_IER);
2058}
2059
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002060static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002061{
2062 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002063
2064 if (!dev_priv)
2065 return;
2066
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002067 I915_WRITE(HWSTAM, 0xffffffff);
2068
2069 I915_WRITE(DEIMR, 0xffffffff);
2070 I915_WRITE(DEIER, 0x0);
2071 I915_WRITE(DEIIR, I915_READ(DEIIR));
2072
2073 I915_WRITE(GTIMR, 0xffffffff);
2074 I915_WRITE(GTIER, 0x0);
2075 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002076
2077 I915_WRITE(SDEIMR, 0xffffffff);
2078 I915_WRITE(SDEIER, 0x0);
2079 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002080}
2081
Chris Wilsonc2798b12012-04-22 21:13:57 +01002082static void i8xx_irq_preinstall(struct drm_device * dev)
2083{
2084 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2085 int pipe;
2086
2087 atomic_set(&dev_priv->irq_received, 0);
2088
2089 for_each_pipe(pipe)
2090 I915_WRITE(PIPESTAT(pipe), 0);
2091 I915_WRITE16(IMR, 0xffff);
2092 I915_WRITE16(IER, 0x0);
2093 POSTING_READ16(IER);
2094}
2095
2096static int i8xx_irq_postinstall(struct drm_device *dev)
2097{
2098 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2099
Chris Wilsonc2798b12012-04-22 21:13:57 +01002100 dev_priv->pipestat[0] = 0;
2101 dev_priv->pipestat[1] = 0;
2102
2103 I915_WRITE16(EMR,
2104 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2105
2106 /* Unmask the interrupts that we always want on. */
2107 dev_priv->irq_mask =
2108 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2109 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2110 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2111 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2112 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2113 I915_WRITE16(IMR, dev_priv->irq_mask);
2114
2115 I915_WRITE16(IER,
2116 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2117 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2118 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2119 I915_USER_INTERRUPT);
2120 POSTING_READ16(IER);
2121
2122 return 0;
2123}
2124
2125static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2126{
2127 struct drm_device *dev = (struct drm_device *) arg;
2128 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002129 u16 iir, new_iir;
2130 u32 pipe_stats[2];
2131 unsigned long irqflags;
2132 int irq_received;
2133 int pipe;
2134 u16 flip_mask =
2135 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2136 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2137
2138 atomic_inc(&dev_priv->irq_received);
2139
2140 iir = I915_READ16(IIR);
2141 if (iir == 0)
2142 return IRQ_NONE;
2143
2144 while (iir & ~flip_mask) {
2145 /* Can't rely on pipestat interrupt bit in iir as it might
2146 * have been cleared after the pipestat interrupt was received.
2147 * It doesn't set the bit in iir again, but it still produces
2148 * interrupts (for non-MSI).
2149 */
2150 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2151 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2152 i915_handle_error(dev, false);
2153
2154 for_each_pipe(pipe) {
2155 int reg = PIPESTAT(pipe);
2156 pipe_stats[pipe] = I915_READ(reg);
2157
2158 /*
2159 * Clear the PIPE*STAT regs before the IIR
2160 */
2161 if (pipe_stats[pipe] & 0x8000ffff) {
2162 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2163 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2164 pipe_name(pipe));
2165 I915_WRITE(reg, pipe_stats[pipe]);
2166 irq_received = 1;
2167 }
2168 }
2169 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2170
2171 I915_WRITE16(IIR, iir & ~flip_mask);
2172 new_iir = I915_READ16(IIR); /* Flush posted writes */
2173
Daniel Vetterd05c6172012-04-26 23:28:09 +02002174 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002175
2176 if (iir & I915_USER_INTERRUPT)
2177 notify_ring(dev, &dev_priv->ring[RCS]);
2178
2179 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2180 drm_handle_vblank(dev, 0)) {
2181 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2182 intel_prepare_page_flip(dev, 0);
2183 intel_finish_page_flip(dev, 0);
2184 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2185 }
2186 }
2187
2188 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2189 drm_handle_vblank(dev, 1)) {
2190 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2191 intel_prepare_page_flip(dev, 1);
2192 intel_finish_page_flip(dev, 1);
2193 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2194 }
2195 }
2196
2197 iir = new_iir;
2198 }
2199
2200 return IRQ_HANDLED;
2201}
2202
2203static void i8xx_irq_uninstall(struct drm_device * dev)
2204{
2205 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2206 int pipe;
2207
Chris Wilsonc2798b12012-04-22 21:13:57 +01002208 for_each_pipe(pipe) {
2209 /* Clear enable bits; then clear status bits */
2210 I915_WRITE(PIPESTAT(pipe), 0);
2211 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2212 }
2213 I915_WRITE16(IMR, 0xffff);
2214 I915_WRITE16(IER, 0x0);
2215 I915_WRITE16(IIR, I915_READ16(IIR));
2216}
2217
Chris Wilsona266c7d2012-04-24 22:59:44 +01002218static void i915_irq_preinstall(struct drm_device * dev)
2219{
2220 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2221 int pipe;
2222
2223 atomic_set(&dev_priv->irq_received, 0);
2224
2225 if (I915_HAS_HOTPLUG(dev)) {
2226 I915_WRITE(PORT_HOTPLUG_EN, 0);
2227 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2228 }
2229
Chris Wilson00d98eb2012-04-24 22:59:48 +01002230 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002231 for_each_pipe(pipe)
2232 I915_WRITE(PIPESTAT(pipe), 0);
2233 I915_WRITE(IMR, 0xffffffff);
2234 I915_WRITE(IER, 0x0);
2235 POSTING_READ(IER);
2236}
2237
2238static int i915_irq_postinstall(struct drm_device *dev)
2239{
2240 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002241 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002242
Chris Wilsona266c7d2012-04-24 22:59:44 +01002243 dev_priv->pipestat[0] = 0;
2244 dev_priv->pipestat[1] = 0;
2245
Chris Wilson38bde182012-04-24 22:59:50 +01002246 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2247
2248 /* Unmask the interrupts that we always want on. */
2249 dev_priv->irq_mask =
2250 ~(I915_ASLE_INTERRUPT |
2251 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2252 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2253 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2254 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2255 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2256
2257 enable_mask =
2258 I915_ASLE_INTERRUPT |
2259 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2260 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2261 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2262 I915_USER_INTERRUPT;
2263
Chris Wilsona266c7d2012-04-24 22:59:44 +01002264 if (I915_HAS_HOTPLUG(dev)) {
2265 /* Enable in IER... */
2266 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2267 /* and unmask in IMR */
2268 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2269 }
2270
Chris Wilsona266c7d2012-04-24 22:59:44 +01002271 I915_WRITE(IMR, dev_priv->irq_mask);
2272 I915_WRITE(IER, enable_mask);
2273 POSTING_READ(IER);
2274
2275 if (I915_HAS_HOTPLUG(dev)) {
2276 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2277
Chris Wilsona266c7d2012-04-24 22:59:44 +01002278 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2279 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2280 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2281 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2282 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2283 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002284 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002285 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002286 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002287 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2288 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2289 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002290 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2291 }
2292
2293 /* Ignore TV since it's buggy */
2294
2295 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2296 }
2297
2298 intel_opregion_enable_asle(dev);
2299
2300 return 0;
2301}
2302
2303static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2304{
2305 struct drm_device *dev = (struct drm_device *) arg;
2306 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002307 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002308 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002309 u32 flip_mask =
2310 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2311 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2312 u32 flip[2] = {
2313 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2314 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2315 };
2316 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002317
2318 atomic_inc(&dev_priv->irq_received);
2319
2320 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002321 do {
2322 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002323 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002324
2325 /* Can't rely on pipestat interrupt bit in iir as it might
2326 * have been cleared after the pipestat interrupt was received.
2327 * It doesn't set the bit in iir again, but it still produces
2328 * interrupts (for non-MSI).
2329 */
2330 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2331 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2332 i915_handle_error(dev, false);
2333
2334 for_each_pipe(pipe) {
2335 int reg = PIPESTAT(pipe);
2336 pipe_stats[pipe] = I915_READ(reg);
2337
Chris Wilson38bde182012-04-24 22:59:50 +01002338 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002339 if (pipe_stats[pipe] & 0x8000ffff) {
2340 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2341 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2342 pipe_name(pipe));
2343 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002344 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002345 }
2346 }
2347 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2348
2349 if (!irq_received)
2350 break;
2351
Chris Wilsona266c7d2012-04-24 22:59:44 +01002352 /* Consume port. Then clear IIR or we'll miss events */
2353 if ((I915_HAS_HOTPLUG(dev)) &&
2354 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2355 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2356
2357 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2358 hotplug_status);
2359 if (hotplug_status & dev_priv->hotplug_supported_mask)
2360 queue_work(dev_priv->wq,
2361 &dev_priv->hotplug_work);
2362
2363 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002364 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002365 }
2366
Chris Wilson38bde182012-04-24 22:59:50 +01002367 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002368 new_iir = I915_READ(IIR); /* Flush posted writes */
2369
Chris Wilsona266c7d2012-04-24 22:59:44 +01002370 if (iir & I915_USER_INTERRUPT)
2371 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002372
Chris Wilsona266c7d2012-04-24 22:59:44 +01002373 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002374 int plane = pipe;
2375 if (IS_MOBILE(dev))
2376 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002377 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002378 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002379 if (iir & flip[plane]) {
2380 intel_prepare_page_flip(dev, plane);
2381 intel_finish_page_flip(dev, pipe);
2382 flip_mask &= ~flip[plane];
2383 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002384 }
2385
2386 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2387 blc_event = true;
2388 }
2389
Chris Wilsona266c7d2012-04-24 22:59:44 +01002390 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2391 intel_opregion_asle_intr(dev);
2392
2393 /* With MSI, interrupts are only generated when iir
2394 * transitions from zero to nonzero. If another bit got
2395 * set while we were handling the existing iir bits, then
2396 * we would never get another interrupt.
2397 *
2398 * This is fine on non-MSI as well, as if we hit this path
2399 * we avoid exiting the interrupt handler only to generate
2400 * another one.
2401 *
2402 * Note that for MSI this could cause a stray interrupt report
2403 * if an interrupt landed in the time between writing IIR and
2404 * the posting read. This should be rare enough to never
2405 * trigger the 99% of 100,000 interrupts test for disabling
2406 * stray interrupts.
2407 */
Chris Wilson38bde182012-04-24 22:59:50 +01002408 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002409 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002410 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002411
Daniel Vetterd05c6172012-04-26 23:28:09 +02002412 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002413
Chris Wilsona266c7d2012-04-24 22:59:44 +01002414 return ret;
2415}
2416
2417static void i915_irq_uninstall(struct drm_device * dev)
2418{
2419 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2420 int pipe;
2421
Chris Wilsona266c7d2012-04-24 22:59:44 +01002422 if (I915_HAS_HOTPLUG(dev)) {
2423 I915_WRITE(PORT_HOTPLUG_EN, 0);
2424 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2425 }
2426
Chris Wilson00d98eb2012-04-24 22:59:48 +01002427 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002428 for_each_pipe(pipe) {
2429 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002430 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002431 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2432 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002433 I915_WRITE(IMR, 0xffffffff);
2434 I915_WRITE(IER, 0x0);
2435
Chris Wilsona266c7d2012-04-24 22:59:44 +01002436 I915_WRITE(IIR, I915_READ(IIR));
2437}
2438
2439static void i965_irq_preinstall(struct drm_device * dev)
2440{
2441 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2442 int pipe;
2443
2444 atomic_set(&dev_priv->irq_received, 0);
2445
Chris Wilsonadca4732012-05-11 18:01:31 +01002446 I915_WRITE(PORT_HOTPLUG_EN, 0);
2447 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002448
2449 I915_WRITE(HWSTAM, 0xeffe);
2450 for_each_pipe(pipe)
2451 I915_WRITE(PIPESTAT(pipe), 0);
2452 I915_WRITE(IMR, 0xffffffff);
2453 I915_WRITE(IER, 0x0);
2454 POSTING_READ(IER);
2455}
2456
2457static int i965_irq_postinstall(struct drm_device *dev)
2458{
2459 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002460 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002461 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002462 u32 error_mask;
2463
Chris Wilsona266c7d2012-04-24 22:59:44 +01002464 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002465 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002466 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002467 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2468 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2469 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2470 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2471 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2472
2473 enable_mask = ~dev_priv->irq_mask;
2474 enable_mask |= I915_USER_INTERRUPT;
2475
2476 if (IS_G4X(dev))
2477 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002478
2479 dev_priv->pipestat[0] = 0;
2480 dev_priv->pipestat[1] = 0;
2481
Chris Wilsona266c7d2012-04-24 22:59:44 +01002482 /*
2483 * Enable some error detection, note the instruction error mask
2484 * bit is reserved, so we leave it masked.
2485 */
2486 if (IS_G4X(dev)) {
2487 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2488 GM45_ERROR_MEM_PRIV |
2489 GM45_ERROR_CP_PRIV |
2490 I915_ERROR_MEMORY_REFRESH);
2491 } else {
2492 error_mask = ~(I915_ERROR_PAGE_TABLE |
2493 I915_ERROR_MEMORY_REFRESH);
2494 }
2495 I915_WRITE(EMR, error_mask);
2496
2497 I915_WRITE(IMR, dev_priv->irq_mask);
2498 I915_WRITE(IER, enable_mask);
2499 POSTING_READ(IER);
2500
Chris Wilsonadca4732012-05-11 18:01:31 +01002501 /* Note HDMI and DP share hotplug bits */
2502 hotplug_en = 0;
2503 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2504 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2505 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2506 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2507 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2508 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002509 if (IS_G4X(dev)) {
2510 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2511 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2512 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2513 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2514 } else {
2515 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2516 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2517 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2518 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2519 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002520 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2521 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002522
Chris Wilsonadca4732012-05-11 18:01:31 +01002523 /* Programming the CRT detection parameters tends
2524 to generate a spurious hotplug event about three
2525 seconds later. So just do it once.
2526 */
2527 if (IS_G4X(dev))
2528 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2529 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002530 }
2531
Chris Wilsonadca4732012-05-11 18:01:31 +01002532 /* Ignore TV since it's buggy */
2533
2534 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2535
Chris Wilsona266c7d2012-04-24 22:59:44 +01002536 intel_opregion_enable_asle(dev);
2537
2538 return 0;
2539}
2540
2541static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2542{
2543 struct drm_device *dev = (struct drm_device *) arg;
2544 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002545 u32 iir, new_iir;
2546 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547 unsigned long irqflags;
2548 int irq_received;
2549 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002550
2551 atomic_inc(&dev_priv->irq_received);
2552
2553 iir = I915_READ(IIR);
2554
Chris Wilsona266c7d2012-04-24 22:59:44 +01002555 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002556 bool blc_event = false;
2557
Chris Wilsona266c7d2012-04-24 22:59:44 +01002558 irq_received = iir != 0;
2559
2560 /* Can't rely on pipestat interrupt bit in iir as it might
2561 * have been cleared after the pipestat interrupt was received.
2562 * It doesn't set the bit in iir again, but it still produces
2563 * interrupts (for non-MSI).
2564 */
2565 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2566 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2567 i915_handle_error(dev, false);
2568
2569 for_each_pipe(pipe) {
2570 int reg = PIPESTAT(pipe);
2571 pipe_stats[pipe] = I915_READ(reg);
2572
2573 /*
2574 * Clear the PIPE*STAT regs before the IIR
2575 */
2576 if (pipe_stats[pipe] & 0x8000ffff) {
2577 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2578 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2579 pipe_name(pipe));
2580 I915_WRITE(reg, pipe_stats[pipe]);
2581 irq_received = 1;
2582 }
2583 }
2584 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2585
2586 if (!irq_received)
2587 break;
2588
2589 ret = IRQ_HANDLED;
2590
2591 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002592 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002593 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2594
2595 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2596 hotplug_status);
2597 if (hotplug_status & dev_priv->hotplug_supported_mask)
2598 queue_work(dev_priv->wq,
2599 &dev_priv->hotplug_work);
2600
2601 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2602 I915_READ(PORT_HOTPLUG_STAT);
2603 }
2604
2605 I915_WRITE(IIR, iir);
2606 new_iir = I915_READ(IIR); /* Flush posted writes */
2607
Chris Wilsona266c7d2012-04-24 22:59:44 +01002608 if (iir & I915_USER_INTERRUPT)
2609 notify_ring(dev, &dev_priv->ring[RCS]);
2610 if (iir & I915_BSD_USER_INTERRUPT)
2611 notify_ring(dev, &dev_priv->ring[VCS]);
2612
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002613 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002614 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002615
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002616 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002617 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002618
2619 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002620 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002621 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002622 i915_pageflip_stall_check(dev, pipe);
2623 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002624 }
2625
2626 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2627 blc_event = true;
2628 }
2629
2630
2631 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2632 intel_opregion_asle_intr(dev);
2633
2634 /* With MSI, interrupts are only generated when iir
2635 * transitions from zero to nonzero. If another bit got
2636 * set while we were handling the existing iir bits, then
2637 * we would never get another interrupt.
2638 *
2639 * This is fine on non-MSI as well, as if we hit this path
2640 * we avoid exiting the interrupt handler only to generate
2641 * another one.
2642 *
2643 * Note that for MSI this could cause a stray interrupt report
2644 * if an interrupt landed in the time between writing IIR and
2645 * the posting read. This should be rare enough to never
2646 * trigger the 99% of 100,000 interrupts test for disabling
2647 * stray interrupts.
2648 */
2649 iir = new_iir;
2650 }
2651
Daniel Vetterd05c6172012-04-26 23:28:09 +02002652 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002653
Chris Wilsona266c7d2012-04-24 22:59:44 +01002654 return ret;
2655}
2656
2657static void i965_irq_uninstall(struct drm_device * dev)
2658{
2659 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2660 int pipe;
2661
2662 if (!dev_priv)
2663 return;
2664
Chris Wilsonadca4732012-05-11 18:01:31 +01002665 I915_WRITE(PORT_HOTPLUG_EN, 0);
2666 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002667
2668 I915_WRITE(HWSTAM, 0xffffffff);
2669 for_each_pipe(pipe)
2670 I915_WRITE(PIPESTAT(pipe), 0);
2671 I915_WRITE(IMR, 0xffffffff);
2672 I915_WRITE(IER, 0x0);
2673
2674 for_each_pipe(pipe)
2675 I915_WRITE(PIPESTAT(pipe),
2676 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2677 I915_WRITE(IIR, I915_READ(IIR));
2678}
2679
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002680void intel_irq_init(struct drm_device *dev)
2681{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002682 struct drm_i915_private *dev_priv = dev->dev_private;
2683
2684 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2685 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002686 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vetter98fd81c2012-05-31 14:57:42 +02002687 INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002688
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002689 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2690 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002691 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002692 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2693 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2694 }
2695
Keith Packardc3613de2011-08-12 17:05:54 -07002696 if (drm_core_check_feature(dev, DRIVER_MODESET))
2697 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2698 else
2699 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002700 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2701
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002702 if (IS_VALLEYVIEW(dev)) {
2703 dev->driver->irq_handler = valleyview_irq_handler;
2704 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2705 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2706 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2707 dev->driver->enable_vblank = valleyview_enable_vblank;
2708 dev->driver->disable_vblank = valleyview_disable_vblank;
2709 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002710 /* Share pre & uninstall handlers with ILK/SNB */
2711 dev->driver->irq_handler = ivybridge_irq_handler;
2712 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2713 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2714 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2715 dev->driver->enable_vblank = ivybridge_enable_vblank;
2716 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002717 } else if (IS_HASWELL(dev)) {
2718 /* Share interrupts handling with IVB */
2719 dev->driver->irq_handler = ivybridge_irq_handler;
2720 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2721 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2722 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2723 dev->driver->enable_vblank = ivybridge_enable_vblank;
2724 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002725 } else if (HAS_PCH_SPLIT(dev)) {
2726 dev->driver->irq_handler = ironlake_irq_handler;
2727 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2728 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2729 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2730 dev->driver->enable_vblank = ironlake_enable_vblank;
2731 dev->driver->disable_vblank = ironlake_disable_vblank;
2732 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002733 if (INTEL_INFO(dev)->gen == 2) {
2734 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2735 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2736 dev->driver->irq_handler = i8xx_irq_handler;
2737 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002738 } else if (INTEL_INFO(dev)->gen == 3) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002739 /* IIR "flip pending" means done if this bit is set */
2740 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
2741
Chris Wilsona266c7d2012-04-24 22:59:44 +01002742 dev->driver->irq_preinstall = i915_irq_preinstall;
2743 dev->driver->irq_postinstall = i915_irq_postinstall;
2744 dev->driver->irq_uninstall = i915_irq_uninstall;
2745 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002746 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002747 dev->driver->irq_preinstall = i965_irq_preinstall;
2748 dev->driver->irq_postinstall = i965_irq_postinstall;
2749 dev->driver->irq_uninstall = i965_irq_uninstall;
2750 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002751 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002752 dev->driver->enable_vblank = i915_enable_vblank;
2753 dev->driver->disable_vblank = i915_disable_vblank;
2754 }
2755}