blob: bac3570d2c471ff3ec6cdd77c414ef189cde6f9d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
44 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000045static void i915_gem_clear_fence_reg(struct drm_device *dev,
46 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000047static int i915_gem_phys_pwrite(struct drm_device *dev,
48 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100049 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000050 struct drm_file *file);
51static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070052
Chris Wilson17250b72010-10-28 12:51:39 +010053static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070054 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010055static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010056
Chris Wilson73aa8082010-09-30 11:46:12 +010057/* some bookkeeping */
58static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
59 size_t size)
60{
61 dev_priv->mm.object_count++;
62 dev_priv->mm.object_memory += size;
63}
64
65static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
68 dev_priv->mm.object_count--;
69 dev_priv->mm.object_memory -= size;
70}
71
Chris Wilson21dd3732011-01-26 15:55:56 +000072static int
73i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010074{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76 struct completion *x = &dev_priv->error_completion;
77 unsigned long flags;
78 int ret;
79
80 if (!atomic_read(&dev_priv->mm.wedged))
81 return 0;
82
83 ret = wait_for_completion_interruptible(x);
84 if (ret)
85 return ret;
86
Chris Wilson21dd3732011-01-26 15:55:56 +000087 if (atomic_read(&dev_priv->mm.wedged)) {
88 /* GPU is hung, bump the completion count to account for
89 * the token we just consumed so that we never hit zero and
90 * end up waiting upon a subsequent completion event that
91 * will never happen.
92 */
93 spin_lock_irqsave(&x->wait.lock, flags);
94 x->done++;
95 spin_unlock_irqrestore(&x->wait.lock, flags);
96 }
97 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +010098}
99
Chris Wilson54cf91d2010-11-25 18:00:26 +0000100int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100101{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100102 int ret;
103
Chris Wilson21dd3732011-01-26 15:55:56 +0000104 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100105 if (ret)
106 return ret;
107
108 ret = mutex_lock_interruptible(&dev->struct_mutex);
109 if (ret)
110 return ret;
111
Chris Wilson23bc5982010-09-29 16:10:57 +0100112 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113 return 0;
114}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100115
Chris Wilson7d1c4802010-08-07 21:45:03 +0100116static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000117i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100118{
Chris Wilson05394f32010-11-08 19:18:58 +0000119 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100120}
121
Eric Anholt673a3942008-07-30 12:06:12 -0700122int
123i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000124 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700125{
Eric Anholt673a3942008-07-30 12:06:12 -0700126 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000127
128 if (args->gtt_start >= args->gtt_end ||
129 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
130 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700131
Daniel Vetterf534bc02012-03-26 22:37:04 +0200132 /* GEM with user mode setting was never supported on ilk and later. */
133 if (INTEL_INFO(dev)->gen >= 5)
134 return -ENODEV;
135
Eric Anholt673a3942008-07-30 12:06:12 -0700136 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200137 i915_gem_init_global_gtt(dev, args->gtt_start,
138 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700139 mutex_unlock(&dev->struct_mutex);
140
Chris Wilson20217462010-11-23 15:26:33 +0000141 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700142}
143
Eric Anholt5a125c32008-10-22 21:40:13 -0700144int
145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Chris Wilson73aa8082010-09-30 11:46:12 +0100148 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700149 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000150 struct drm_i915_gem_object *obj;
151 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700152
153 if (!(dev->driver->driver_features & DRIVER_GEM))
154 return -ENODEV;
155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000158 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
159 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Chris Wilson6299f992010-11-24 12:23:44 +0000162 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Dave Airlieff72145b2011-02-07 12:16:14 +1000168static int
169i915_gem_create(struct drm_file *file,
170 struct drm_device *dev,
171 uint64_t size,
172 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700173{
Chris Wilson05394f32010-11-08 19:18:58 +0000174 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300175 int ret;
176 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700177
Dave Airlieff72145b2011-02-07 12:16:14 +1000178 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200179 if (size == 0)
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
182 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000183 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700184 if (obj == NULL)
185 return -ENOMEM;
186
Chris Wilson05394f32010-11-08 19:18:58 +0000187 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100188 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000189 drm_gem_object_release(&obj->base);
190 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100191 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700192 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100193 }
194
Chris Wilson202f2fe2010-10-14 13:20:40 +0100195 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000196 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100197 trace_i915_gem_object_create(obj);
198
Dave Airlieff72145b2011-02-07 12:16:14 +1000199 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700200 return 0;
201}
202
Dave Airlieff72145b2011-02-07 12:16:14 +1000203int
204i915_gem_dumb_create(struct drm_file *file,
205 struct drm_device *dev,
206 struct drm_mode_create_dumb *args)
207{
208 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000209 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000210 args->size = args->pitch * args->height;
211 return i915_gem_create(file, dev,
212 args->size, &args->handle);
213}
214
215int i915_gem_dumb_destroy(struct drm_file *file,
216 struct drm_device *dev,
217 uint32_t handle)
218{
219 return drm_gem_handle_delete(file, handle);
220}
221
222/**
223 * Creates a new mm object and returns a handle to it.
224 */
225int
226i915_gem_create_ioctl(struct drm_device *dev, void *data,
227 struct drm_file *file)
228{
229 struct drm_i915_gem_create *args = data;
230 return i915_gem_create(file, dev,
231 args->size, &args->handle);
232}
233
Chris Wilson05394f32010-11-08 19:18:58 +0000234static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700235{
Chris Wilson05394f32010-11-08 19:18:58 +0000236 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700237
238 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000239 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700240}
241
Daniel Vetter8c599672011-12-14 13:57:31 +0100242static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100243__copy_to_user_swizzled(char __user *cpu_vaddr,
244 const char *gpu_vaddr, int gpu_offset,
245 int length)
246{
247 int ret, cpu_offset = 0;
248
249 while (length > 0) {
250 int cacheline_end = ALIGN(gpu_offset + 1, 64);
251 int this_length = min(cacheline_end - gpu_offset, length);
252 int swizzled_gpu_offset = gpu_offset ^ 64;
253
254 ret = __copy_to_user(cpu_vaddr + cpu_offset,
255 gpu_vaddr + swizzled_gpu_offset,
256 this_length);
257 if (ret)
258 return ret + length;
259
260 cpu_offset += this_length;
261 gpu_offset += this_length;
262 length -= this_length;
263 }
264
265 return 0;
266}
267
268static inline int
Daniel Vetter8c599672011-12-14 13:57:31 +0100269__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
270 const char *cpu_vaddr,
271 int length)
272{
273 int ret, cpu_offset = 0;
274
275 while (length > 0) {
276 int cacheline_end = ALIGN(gpu_offset + 1, 64);
277 int this_length = min(cacheline_end - gpu_offset, length);
278 int swizzled_gpu_offset = gpu_offset ^ 64;
279
280 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
281 cpu_vaddr + cpu_offset,
282 this_length);
283 if (ret)
284 return ret + length;
285
286 cpu_offset += this_length;
287 gpu_offset += this_length;
288 length -= this_length;
289 }
290
291 return 0;
292}
293
Daniel Vetterd174bd62012-03-25 19:47:40 +0200294/* Per-page copy function for the shmem pread fastpath.
295 * Flushes invalid cachelines before reading the target if
296 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700297static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200298shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
299 char __user *user_data,
300 bool page_do_bit17_swizzling, bool needs_clflush)
301{
302 char *vaddr;
303 int ret;
304
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200305 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200306 return -EINVAL;
307
308 vaddr = kmap_atomic(page);
309 if (needs_clflush)
310 drm_clflush_virt_range(vaddr + shmem_page_offset,
311 page_length);
312 ret = __copy_to_user_inatomic(user_data,
313 vaddr + shmem_page_offset,
314 page_length);
315 kunmap_atomic(vaddr);
316
317 return ret;
318}
319
Daniel Vetter23c18c72012-03-25 19:47:42 +0200320static void
321shmem_clflush_swizzled_range(char *addr, unsigned long length,
322 bool swizzled)
323{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200324 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200325 unsigned long start = (unsigned long) addr;
326 unsigned long end = (unsigned long) addr + length;
327
328 /* For swizzling simply ensure that we always flush both
329 * channels. Lame, but simple and it works. Swizzled
330 * pwrite/pread is far from a hotpath - current userspace
331 * doesn't use it at all. */
332 start = round_down(start, 128);
333 end = round_up(end, 128);
334
335 drm_clflush_virt_range((void *)start, end - start);
336 } else {
337 drm_clflush_virt_range(addr, length);
338 }
339
340}
341
Daniel Vetterd174bd62012-03-25 19:47:40 +0200342/* Only difference to the fast-path function is that this can handle bit17
343 * and uses non-atomic copy and kmap functions. */
344static int
345shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
346 char __user *user_data,
347 bool page_do_bit17_swizzling, bool needs_clflush)
348{
349 char *vaddr;
350 int ret;
351
352 vaddr = kmap(page);
353 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
355 page_length,
356 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200357
358 if (page_do_bit17_swizzling)
359 ret = __copy_to_user_swizzled(user_data,
360 vaddr, shmem_page_offset,
361 page_length);
362 else
363 ret = __copy_to_user(user_data,
364 vaddr + shmem_page_offset,
365 page_length);
366 kunmap(page);
367
368 return ret;
369}
370
Eric Anholteb014592009-03-10 11:44:52 -0700371static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200372i915_gem_shmem_pread(struct drm_device *dev,
373 struct drm_i915_gem_object *obj,
374 struct drm_i915_gem_pread *args,
375 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700376{
Chris Wilson05394f32010-11-08 19:18:58 +0000377 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100378 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700379 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100380 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100381 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100382 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200383 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200384 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200385 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200386 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700387
Daniel Vetter8461d222011-12-14 13:57:32 +0100388 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700389 remain = args->size;
390
Daniel Vetter8461d222011-12-14 13:57:32 +0100391 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700392
Daniel Vetter84897312012-03-25 19:47:31 +0200393 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
394 /* If we're not in the cpu read domain, set ourself into the gtt
395 * read domain and manually flush cachelines (if required). This
396 * optimizes for the case when the gpu will dirty the data
397 * anyway again before the next pread happens. */
398 if (obj->cache_level == I915_CACHE_NONE)
399 needs_clflush = 1;
400 ret = i915_gem_object_set_to_gtt_domain(obj, false);
401 if (ret)
402 return ret;
403 }
Eric Anholteb014592009-03-10 11:44:52 -0700404
Eric Anholteb014592009-03-10 11:44:52 -0700405 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406
Eric Anholteb014592009-03-10 11:44:52 -0700407 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100408 struct page *page;
409
Eric Anholteb014592009-03-10 11:44:52 -0700410 /* Operation in this page
411 *
Eric Anholteb014592009-03-10 11:44:52 -0700412 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700413 * page_length = bytes to copy for this page
414 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100415 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700416 page_length = remain;
417 if ((shmem_page_offset + page_length) > PAGE_SIZE)
418 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700419
Daniel Vetter692a5762012-03-25 19:47:34 +0200420 if (obj->pages) {
421 page = obj->pages[offset >> PAGE_SHIFT];
422 release_page = 0;
423 } else {
424 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
425 if (IS_ERR(page)) {
426 ret = PTR_ERR(page);
427 goto out;
428 }
429 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000430 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100431
Daniel Vetter8461d222011-12-14 13:57:32 +0100432 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
433 (page_to_phys(page) & (1 << 17)) != 0;
434
Daniel Vetterd174bd62012-03-25 19:47:40 +0200435 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
436 user_data, page_do_bit17_swizzling,
437 needs_clflush);
438 if (ret == 0)
439 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700440
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200441 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200442 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200443 mutex_unlock(&dev->struct_mutex);
444
Daniel Vetter96d79b52012-03-25 19:47:36 +0200445 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200446 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200447 /* Userspace is tricking us, but we've already clobbered
448 * its pages with the prefault and promised to write the
449 * data up to the first fault. Hence ignore any errors
450 * and just continue. */
451 (void)ret;
452 prefaulted = 1;
453 }
454
Daniel Vetterd174bd62012-03-25 19:47:40 +0200455 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
456 user_data, page_do_bit17_swizzling,
457 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700458
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200459 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100460 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200461next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100462 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200463 if (release_page)
464 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100465
Daniel Vetter8461d222011-12-14 13:57:32 +0100466 if (ret) {
467 ret = -EFAULT;
468 goto out;
469 }
470
Eric Anholteb014592009-03-10 11:44:52 -0700471 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100472 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700473 offset += page_length;
474 }
475
Chris Wilson4f27b752010-10-14 15:26:45 +0100476out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 if (hit_slowpath) {
478 /* Fixup: Kill any reinstated backing storage pages */
479 if (obj->madv == __I915_MADV_PURGED)
480 i915_gem_object_truncate(obj);
481 }
Eric Anholteb014592009-03-10 11:44:52 -0700482
483 return ret;
484}
485
Eric Anholt673a3942008-07-30 12:06:12 -0700486/**
487 * Reads data from the object referenced by handle.
488 *
489 * On error, the contents of *data are undefined.
490 */
491int
492i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000493 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700494{
495 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000496 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100497 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700498
Chris Wilson51311d02010-11-17 09:10:42 +0000499 if (args->size == 0)
500 return 0;
501
502 if (!access_ok(VERIFY_WRITE,
503 (char __user *)(uintptr_t)args->data_ptr,
504 args->size))
505 return -EFAULT;
506
Chris Wilson4f27b752010-10-14 15:26:45 +0100507 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100508 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100509 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
Chris Wilson05394f32010-11-08 19:18:58 +0000511 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000512 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100513 ret = -ENOENT;
514 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100515 }
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson7dcd2492010-09-26 20:21:44 +0100517 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000518 if (args->offset > obj->base.size ||
519 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100520 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100521 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100522 }
523
Chris Wilsondb53a302011-02-03 11:57:46 +0000524 trace_i915_gem_object_pread(obj, args->offset, args->size);
525
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200526 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson35b62a82010-09-26 20:23:38 +0100528out:
Chris Wilson05394f32010-11-08 19:18:58 +0000529 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100530unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700532 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700533}
534
Keith Packard0839ccb2008-10-30 19:38:48 -0700535/* This is the fast write path which cannot handle
536 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700537 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700538
Keith Packard0839ccb2008-10-30 19:38:48 -0700539static inline int
540fast_user_write(struct io_mapping *mapping,
541 loff_t page_base, int page_offset,
542 char __user *user_data,
543 int length)
544{
545 char *vaddr_atomic;
546 unsigned long unwritten;
547
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700548 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700549 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
550 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700551 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100552 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700553}
554
Eric Anholt3de09aa2009-03-09 09:42:23 -0700555/**
556 * This is the fast pwrite path, where we copy the data directly from the
557 * user into the GTT, uncached.
558 */
Eric Anholt673a3942008-07-30 12:06:12 -0700559static int
Chris Wilson05394f32010-11-08 19:18:58 +0000560i915_gem_gtt_pwrite_fast(struct drm_device *dev,
561 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700562 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000563 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700564{
Keith Packard0839ccb2008-10-30 19:38:48 -0700565 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700566 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700567 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700568 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200569 int page_offset, page_length, ret;
570
571 ret = i915_gem_object_pin(obj, 0, true);
572 if (ret)
573 goto out;
574
575 ret = i915_gem_object_set_to_gtt_domain(obj, true);
576 if (ret)
577 goto out_unpin;
578
579 ret = i915_gem_object_put_fence(obj);
580 if (ret)
581 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700582
583 user_data = (char __user *) (uintptr_t) args->data_ptr;
584 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700585
Chris Wilson05394f32010-11-08 19:18:58 +0000586 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700587
588 while (remain > 0) {
589 /* Operation in this page
590 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 * page_base = page offset within aperture
592 * page_offset = offset within page
593 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700594 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100595 page_base = offset & PAGE_MASK;
596 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700597 page_length = remain;
598 if ((page_offset + remain) > PAGE_SIZE)
599 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700600
Keith Packard0839ccb2008-10-30 19:38:48 -0700601 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700602 * source page isn't available. Return the error and we'll
603 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100605 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 page_offset, user_data, page_length)) {
607 ret = -EFAULT;
608 goto out_unpin;
609 }
Eric Anholt673a3942008-07-30 12:06:12 -0700610
Keith Packard0839ccb2008-10-30 19:38:48 -0700611 remain -= page_length;
612 user_data += page_length;
613 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700614 }
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Daniel Vetter935aaa62012-03-25 19:47:35 +0200616out_unpin:
617 i915_gem_object_unpin(obj);
618out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700619 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700620}
621
Daniel Vetterd174bd62012-03-25 19:47:40 +0200622/* Per-page copy function for the shmem pwrite fastpath.
623 * Flushes invalid cachelines before writing to the target if
624 * needs_clflush_before is set and flushes out any written cachelines after
625 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700626static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200627shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
628 char __user *user_data,
629 bool page_do_bit17_swizzling,
630 bool needs_clflush_before,
631 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700632{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200633 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700634 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700635
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200636 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200637 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 vaddr = kmap_atomic(page);
640 if (needs_clflush_before)
641 drm_clflush_virt_range(vaddr + shmem_page_offset,
642 page_length);
643 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
644 user_data,
645 page_length);
646 if (needs_clflush_after)
647 drm_clflush_virt_range(vaddr + shmem_page_offset,
648 page_length);
649 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700650
651 return ret;
652}
653
Daniel Vetterd174bd62012-03-25 19:47:40 +0200654/* Only difference to the fast-path function is that this can handle bit17
655 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700656static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
658 char __user *user_data,
659 bool page_do_bit17_swizzling,
660 bool needs_clflush_before,
661 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700662{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 char *vaddr;
664 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700665
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200667 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200668 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
669 page_length,
670 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200671 if (page_do_bit17_swizzling)
672 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100673 user_data,
674 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 else
676 ret = __copy_from_user(vaddr + shmem_page_offset,
677 user_data,
678 page_length);
679 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200680 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
681 page_length,
682 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100684
Daniel Vetterd174bd62012-03-25 19:47:40 +0200685 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700686}
687
Eric Anholt40123c12009-03-09 13:42:30 -0700688static int
Daniel Vettere244a442012-03-25 19:47:28 +0200689i915_gem_shmem_pwrite(struct drm_device *dev,
690 struct drm_i915_gem_object *obj,
691 struct drm_i915_gem_pwrite *args,
692 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700693{
Chris Wilson05394f32010-11-08 19:18:58 +0000694 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700695 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100696 loff_t offset;
697 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100698 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100699 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200700 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200701 int needs_clflush_after = 0;
702 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200703 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700704
Daniel Vetter8c599672011-12-14 13:57:31 +0100705 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700706 remain = args->size;
707
Daniel Vetter8c599672011-12-14 13:57:31 +0100708 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700709
Daniel Vetter58642882012-03-25 19:47:37 +0200710 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
711 /* If we're not in the cpu write domain, set ourself into the gtt
712 * write domain and manually flush cachelines (if required). This
713 * optimizes for the case when the gpu will use the data
714 * right away and we therefore have to clflush anyway. */
715 if (obj->cache_level == I915_CACHE_NONE)
716 needs_clflush_after = 1;
717 ret = i915_gem_object_set_to_gtt_domain(obj, true);
718 if (ret)
719 return ret;
720 }
721 /* Same trick applies for invalidate partially written cachelines before
722 * writing. */
723 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
724 && obj->cache_level == I915_CACHE_NONE)
725 needs_clflush_before = 1;
726
Eric Anholt40123c12009-03-09 13:42:30 -0700727 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000728 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
730 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100731 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200732 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100733
Eric Anholt40123c12009-03-09 13:42:30 -0700734 /* Operation in this page
735 *
Eric Anholt40123c12009-03-09 13:42:30 -0700736 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700737 * page_length = bytes to copy for this page
738 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100739 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700740
741 page_length = remain;
742 if ((shmem_page_offset + page_length) > PAGE_SIZE)
743 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter58642882012-03-25 19:47:37 +0200745 /* If we don't overwrite a cacheline completely we need to be
746 * careful to have up-to-date data by first clflushing. Don't
747 * overcomplicate things and flush the entire patch. */
748 partial_cacheline_write = needs_clflush_before &&
749 ((shmem_page_offset | page_length)
750 & (boot_cpu_data.x86_clflush_size - 1));
751
Daniel Vetter692a5762012-03-25 19:47:34 +0200752 if (obj->pages) {
753 page = obj->pages[offset >> PAGE_SHIFT];
754 release_page = 0;
755 } else {
756 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
757 if (IS_ERR(page)) {
758 ret = PTR_ERR(page);
759 goto out;
760 }
761 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100762 }
763
Daniel Vetter8c599672011-12-14 13:57:31 +0100764 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
765 (page_to_phys(page) & (1 << 17)) != 0;
766
Daniel Vetterd174bd62012-03-25 19:47:40 +0200767 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
768 user_data, page_do_bit17_swizzling,
769 partial_cacheline_write,
770 needs_clflush_after);
771 if (ret == 0)
772 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700773
Daniel Vettere244a442012-03-25 19:47:28 +0200774 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200775 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200776 mutex_unlock(&dev->struct_mutex);
777
Daniel Vetterd174bd62012-03-25 19:47:40 +0200778 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
779 user_data, page_do_bit17_swizzling,
780 partial_cacheline_write,
781 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700782
Daniel Vettere244a442012-03-25 19:47:28 +0200783 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200784 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200785next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100786 set_page_dirty(page);
787 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200788 if (release_page)
789 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100790
Daniel Vetter8c599672011-12-14 13:57:31 +0100791 if (ret) {
792 ret = -EFAULT;
793 goto out;
794 }
795
Eric Anholt40123c12009-03-09 13:42:30 -0700796 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700798 offset += page_length;
799 }
800
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100801out:
Daniel Vettere244a442012-03-25 19:47:28 +0200802 if (hit_slowpath) {
803 /* Fixup: Kill any reinstated backing storage pages */
804 if (obj->madv == __I915_MADV_PURGED)
805 i915_gem_object_truncate(obj);
806 /* and flush dirty cachelines in case the object isn't in the cpu write
807 * domain anymore. */
808 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
809 i915_gem_clflush_object(obj);
810 intel_gtt_chipset_flush();
811 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 }
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vetter58642882012-03-25 19:47:37 +0200814 if (needs_clflush_after)
815 intel_gtt_chipset_flush();
816
Eric Anholt40123c12009-03-09 13:42:30 -0700817 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700818}
819
820/**
821 * Writes data to the object referenced by handle.
822 *
823 * On error, the contents of the buffer that were to be modified are undefined.
824 */
825int
826i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100827 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700828{
829 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000830 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000831 int ret;
832
833 if (args->size == 0)
834 return 0;
835
836 if (!access_ok(VERIFY_READ,
837 (char __user *)(uintptr_t)args->data_ptr,
838 args->size))
839 return -EFAULT;
840
Daniel Vetterf56f8212012-03-25 19:47:41 +0200841 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
842 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000843 if (ret)
844 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700845
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100846 ret = i915_mutex_lock_interruptible(dev);
847 if (ret)
848 return ret;
849
Chris Wilson05394f32010-11-08 19:18:58 +0000850 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000851 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100852 ret = -ENOENT;
853 goto unlock;
854 }
Eric Anholt673a3942008-07-30 12:06:12 -0700855
Chris Wilson7dcd2492010-09-26 20:21:44 +0100856 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000857 if (args->offset > obj->base.size ||
858 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100859 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100860 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100861 }
862
Chris Wilsondb53a302011-02-03 11:57:46 +0000863 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
864
Daniel Vetter935aaa62012-03-25 19:47:35 +0200865 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700866 /* We can only do the GTT pwrite on untiled buffers, as otherwise
867 * it would end up going through the fenced access, and we'll get
868 * different detiling behavior between reading and writing.
869 * pread/pwrite currently are reading and writing from the CPU
870 * perspective, requiring manual detiling by the client.
871 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100872 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100873 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100874 goto out;
875 }
876
877 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200878 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200879 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200880 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100881 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100882 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200883 /* Note that the gtt paths might fail with non-page-backed user
884 * pointers (e.g. gtt mappings when moving data between
885 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100888 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200889 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100890
Chris Wilson35b62a82010-09-26 20:23:38 +0100891out:
Chris Wilson05394f32010-11-08 19:18:58 +0000892 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100893unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100894 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700895 return ret;
896}
897
898/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800899 * Called when user space prepares to use an object with the CPU, either
900 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700901 */
902int
903i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000904 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700905{
906 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000907 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800908 uint32_t read_domains = args->read_domains;
909 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700910 int ret;
911
912 if (!(dev->driver->driver_features & DRIVER_GEM))
913 return -ENODEV;
914
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800915 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100916 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800917 return -EINVAL;
918
Chris Wilson21d509e2009-06-06 09:46:02 +0100919 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800920 return -EINVAL;
921
922 /* Having something in the write domain implies it's in the read
923 * domain, and only that read domain. Enforce that in the request.
924 */
925 if (write_domain != 0 && read_domains != write_domain)
926 return -EINVAL;
927
Chris Wilson76c1dec2010-09-25 11:22:51 +0100928 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100929 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100930 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700931
Chris Wilson05394f32010-11-08 19:18:58 +0000932 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000933 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100934 ret = -ENOENT;
935 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100936 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700937
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800938 if (read_domains & I915_GEM_DOMAIN_GTT) {
939 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800940
941 /* Silently promote "you're not bound, there was nothing to do"
942 * to success, since the client was just asking us to
943 * make sure everything was done.
944 */
945 if (ret == -EINVAL)
946 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800947 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800948 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800949 }
950
Chris Wilson05394f32010-11-08 19:18:58 +0000951 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100952unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700953 mutex_unlock(&dev->struct_mutex);
954 return ret;
955}
956
957/**
958 * Called when user space has done writes to this buffer
959 */
960int
961i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000962 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700963{
964 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000965 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700966 int ret = 0;
967
968 if (!(dev->driver->driver_features & DRIVER_GEM))
969 return -ENODEV;
970
Chris Wilson76c1dec2010-09-25 11:22:51 +0100971 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100972 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100973 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100974
Chris Wilson05394f32010-11-08 19:18:58 +0000975 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000976 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100977 ret = -ENOENT;
978 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -0700979 }
980
Eric Anholt673a3942008-07-30 12:06:12 -0700981 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +0000982 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -0800983 i915_gem_object_flush_cpu_write_domain(obj);
984
Chris Wilson05394f32010-11-08 19:18:58 +0000985 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100986unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700987 mutex_unlock(&dev->struct_mutex);
988 return ret;
989}
990
991/**
992 * Maps the contents of an object, returning the address it is mapped
993 * into.
994 *
995 * While the mapping holds a reference on the contents of the object, it doesn't
996 * imply a ref on the object itself.
997 */
998int
999i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001000 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001001{
1002 struct drm_i915_gem_mmap *args = data;
1003 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001004 unsigned long addr;
1005
1006 if (!(dev->driver->driver_features & DRIVER_GEM))
1007 return -ENODEV;
1008
Chris Wilson05394f32010-11-08 19:18:58 +00001009 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001010 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001011 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001012
Eric Anholt673a3942008-07-30 12:06:12 -07001013 down_write(&current->mm->mmap_sem);
1014 addr = do_mmap(obj->filp, 0, args->size,
1015 PROT_READ | PROT_WRITE, MAP_SHARED,
1016 args->offset);
1017 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001018 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001019 if (IS_ERR((void *)addr))
1020 return addr;
1021
1022 args->addr_ptr = (uint64_t) addr;
1023
1024 return 0;
1025}
1026
Jesse Barnesde151cf2008-11-12 10:03:55 -08001027/**
1028 * i915_gem_fault - fault a page into the GTT
1029 * vma: VMA in question
1030 * vmf: fault info
1031 *
1032 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1033 * from userspace. The fault handler takes care of binding the object to
1034 * the GTT (if needed), allocating and programming a fence register (again,
1035 * only if needed based on whether the old reg is still valid or the object
1036 * is tiled) and inserting a new PTE into the faulting process.
1037 *
1038 * Note that the faulting process may involve evicting existing objects
1039 * from the GTT and/or fence registers to make room. So performance may
1040 * suffer if the GTT working set is large or there are few fence registers
1041 * left.
1042 */
1043int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1044{
Chris Wilson05394f32010-11-08 19:18:58 +00001045 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1046 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001047 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001048 pgoff_t page_offset;
1049 unsigned long pfn;
1050 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001051 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001052
1053 /* We don't use vmf->pgoff since that has the fake offset */
1054 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1055 PAGE_SHIFT;
1056
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001057 ret = i915_mutex_lock_interruptible(dev);
1058 if (ret)
1059 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001060
Chris Wilsondb53a302011-02-03 11:57:46 +00001061 trace_i915_gem_object_fault(obj, page_offset, true, write);
1062
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001063 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001064 if (!obj->map_and_fenceable) {
1065 ret = i915_gem_object_unbind(obj);
1066 if (ret)
1067 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001068 }
Chris Wilson05394f32010-11-08 19:18:58 +00001069 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001070 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001071 if (ret)
1072 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001073
Eric Anholte92d03b2011-06-14 16:43:09 -07001074 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1075 if (ret)
1076 goto unlock;
1077 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001078
Daniel Vetter74898d72012-02-15 23:50:22 +01001079 if (!obj->has_global_gtt_mapping)
1080 i915_gem_gtt_bind_object(obj, obj->cache_level);
1081
Chris Wilson06d98132012-04-17 15:31:24 +01001082 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001083 if (ret)
1084 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001085
Chris Wilson05394f32010-11-08 19:18:58 +00001086 if (i915_gem_object_is_inactive(obj))
1087 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001088
Chris Wilson6299f992010-11-24 12:23:44 +00001089 obj->fault_mappable = true;
1090
Chris Wilson05394f32010-11-08 19:18:58 +00001091 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001092 page_offset;
1093
1094 /* Finally, remap it using the new GTT offset */
1095 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001096unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001097 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001098out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001099 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001100 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001101 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001102 /* Give the error handler a chance to run and move the
1103 * objects off the GPU active list. Next time we service the
1104 * fault, we should be able to transition the page into the
1105 * GTT without touching the GPU (and so avoid further
1106 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1107 * with coherency, just lost writes.
1108 */
Chris Wilson045e7692010-11-07 09:18:22 +00001109 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001110 case 0:
1111 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001112 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001113 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001114 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001115 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001116 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001117 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001118 }
1119}
1120
1121/**
Chris Wilson901782b2009-07-10 08:18:50 +01001122 * i915_gem_release_mmap - remove physical page mappings
1123 * @obj: obj in question
1124 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001125 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001126 * relinquish ownership of the pages back to the system.
1127 *
1128 * It is vital that we remove the page mapping if we have mapped a tiled
1129 * object through the GTT and then lose the fence register due to
1130 * resource pressure. Similarly if the object has been moved out of the
1131 * aperture, than pages mapped into userspace must be revoked. Removing the
1132 * mapping will then trigger a page fault on the next user access, allowing
1133 * fixup by i915_gem_fault().
1134 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001135void
Chris Wilson05394f32010-11-08 19:18:58 +00001136i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001137{
Chris Wilson6299f992010-11-24 12:23:44 +00001138 if (!obj->fault_mappable)
1139 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001140
Chris Wilsonf6e47882011-03-20 21:09:12 +00001141 if (obj->base.dev->dev_mapping)
1142 unmap_mapping_range(obj->base.dev->dev_mapping,
1143 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1144 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001145
Chris Wilson6299f992010-11-24 12:23:44 +00001146 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001147}
1148
Chris Wilson92b88ae2010-11-09 11:47:32 +00001149static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001150i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001151{
Chris Wilsone28f8712011-07-18 13:11:49 -07001152 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001153
1154 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001155 tiling_mode == I915_TILING_NONE)
1156 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001157
1158 /* Previous chips need a power-of-two fence region when tiling */
1159 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001160 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001161 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001162 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001163
Chris Wilsone28f8712011-07-18 13:11:49 -07001164 while (gtt_size < size)
1165 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001166
Chris Wilsone28f8712011-07-18 13:11:49 -07001167 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001168}
1169
Jesse Barnesde151cf2008-11-12 10:03:55 -08001170/**
1171 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1172 * @obj: object to check
1173 *
1174 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001175 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001176 */
1177static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001178i915_gem_get_gtt_alignment(struct drm_device *dev,
1179 uint32_t size,
1180 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001181{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001182 /*
1183 * Minimum alignment is 4k (GTT page size), but might be greater
1184 * if a fence register is needed for the object.
1185 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001186 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001187 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001188 return 4096;
1189
1190 /*
1191 * Previous chips need to be aligned to the size of the smallest
1192 * fence register that can contain the object.
1193 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001194 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001195}
1196
Daniel Vetter5e783302010-11-14 22:32:36 +01001197/**
1198 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1199 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001200 * @dev: the device
1201 * @size: size of the object
1202 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001203 *
1204 * Return the required GTT alignment for an object, only taking into account
1205 * unfenced tiled surface requirements.
1206 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001207uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001208i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1209 uint32_t size,
1210 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001211{
Daniel Vetter5e783302010-11-14 22:32:36 +01001212 /*
1213 * Minimum alignment is 4k (GTT page size) for sane hw.
1214 */
1215 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001216 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001217 return 4096;
1218
Chris Wilsone28f8712011-07-18 13:11:49 -07001219 /* Previous hardware however needs to be aligned to a power-of-two
1220 * tile height. The simplest method for determining this is to reuse
1221 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001222 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001223 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001224}
1225
Jesse Barnesde151cf2008-11-12 10:03:55 -08001226int
Dave Airlieff72145b2011-02-07 12:16:14 +10001227i915_gem_mmap_gtt(struct drm_file *file,
1228 struct drm_device *dev,
1229 uint32_t handle,
1230 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001231{
Chris Wilsonda761a62010-10-27 17:37:08 +01001232 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001233 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001234 int ret;
1235
1236 if (!(dev->driver->driver_features & DRIVER_GEM))
1237 return -ENODEV;
1238
Chris Wilson76c1dec2010-09-25 11:22:51 +01001239 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001240 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001241 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001242
Dave Airlieff72145b2011-02-07 12:16:14 +10001243 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001244 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001245 ret = -ENOENT;
1246 goto unlock;
1247 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001248
Chris Wilson05394f32010-11-08 19:18:58 +00001249 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001250 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001251 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001252 }
1253
Chris Wilson05394f32010-11-08 19:18:58 +00001254 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001255 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001256 ret = -EINVAL;
1257 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001258 }
1259
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001261 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262 if (ret)
1263 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 }
1265
Dave Airlieff72145b2011-02-07 12:16:14 +10001266 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001267
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268out:
Chris Wilson05394f32010-11-08 19:18:58 +00001269 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001270unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001271 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001272 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001273}
1274
Dave Airlieff72145b2011-02-07 12:16:14 +10001275/**
1276 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1277 * @dev: DRM device
1278 * @data: GTT mapping ioctl data
1279 * @file: GEM object info
1280 *
1281 * Simply returns the fake offset to userspace so it can mmap it.
1282 * The mmap call will end up in drm_gem_mmap(), which will set things
1283 * up so we can get faults in the handler above.
1284 *
1285 * The fault handler will take care of binding the object into the GTT
1286 * (since it may have been evicted to make room for something), allocating
1287 * a fence register, and mapping the appropriate aperture address into
1288 * userspace.
1289 */
1290int
1291i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1292 struct drm_file *file)
1293{
1294 struct drm_i915_gem_mmap_gtt *args = data;
1295
1296 if (!(dev->driver->driver_features & DRIVER_GEM))
1297 return -ENODEV;
1298
1299 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1300}
1301
1302
Chris Wilsone5281cc2010-10-28 13:45:36 +01001303static int
Chris Wilson05394f32010-11-08 19:18:58 +00001304i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001305 gfp_t gfpmask)
1306{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001307 int page_count, i;
1308 struct address_space *mapping;
1309 struct inode *inode;
1310 struct page *page;
1311
1312 /* Get the list of pages out of our struct file. They'll be pinned
1313 * at this point until we release them.
1314 */
Chris Wilson05394f32010-11-08 19:18:58 +00001315 page_count = obj->base.size / PAGE_SIZE;
1316 BUG_ON(obj->pages != NULL);
1317 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1318 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001319 return -ENOMEM;
1320
Chris Wilson05394f32010-11-08 19:18:58 +00001321 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001322 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001323 gfpmask |= mapping_gfp_mask(mapping);
1324
Chris Wilsone5281cc2010-10-28 13:45:36 +01001325 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001326 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001327 if (IS_ERR(page))
1328 goto err_pages;
1329
Chris Wilson05394f32010-11-08 19:18:58 +00001330 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001331 }
1332
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001333 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334 i915_gem_object_do_bit_17_swizzle(obj);
1335
1336 return 0;
1337
1338err_pages:
1339 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001340 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001341
Chris Wilson05394f32010-11-08 19:18:58 +00001342 drm_free_large(obj->pages);
1343 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001344 return PTR_ERR(page);
1345}
1346
Chris Wilson5cdf5882010-09-27 15:51:07 +01001347static void
Chris Wilson05394f32010-11-08 19:18:58 +00001348i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001349{
Chris Wilson05394f32010-11-08 19:18:58 +00001350 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001351 int i;
1352
Chris Wilson05394f32010-11-08 19:18:58 +00001353 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001354
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001355 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001356 i915_gem_object_save_bit_17_swizzle(obj);
1357
Chris Wilson05394f32010-11-08 19:18:58 +00001358 if (obj->madv == I915_MADV_DONTNEED)
1359 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001360
1361 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001362 if (obj->dirty)
1363 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001364
Chris Wilson05394f32010-11-08 19:18:58 +00001365 if (obj->madv == I915_MADV_WILLNEED)
1366 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001367
Chris Wilson05394f32010-11-08 19:18:58 +00001368 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001369 }
Chris Wilson05394f32010-11-08 19:18:58 +00001370 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001371
Chris Wilson05394f32010-11-08 19:18:58 +00001372 drm_free_large(obj->pages);
1373 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001374}
1375
Chris Wilson54cf91d2010-11-25 18:00:26 +00001376void
Chris Wilson05394f32010-11-08 19:18:58 +00001377i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001378 struct intel_ring_buffer *ring,
1379 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001380{
Chris Wilson05394f32010-11-08 19:18:58 +00001381 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001382 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001383
Zou Nan hai852835f2010-05-21 09:08:56 +08001384 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001385 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001386
1387 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001388 if (!obj->active) {
1389 drm_gem_object_reference(&obj->base);
1390 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001391 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001392
Eric Anholt673a3942008-07-30 12:06:12 -07001393 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001394 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1395 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001396
Chris Wilson05394f32010-11-08 19:18:58 +00001397 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001398
Chris Wilsoncaea7472010-11-12 13:53:37 +00001399 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001400 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001401
Chris Wilson7dd49062012-03-21 10:48:18 +00001402 /* Bump MRU to take account of the delayed flush */
1403 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1404 struct drm_i915_fence_reg *reg;
1405
1406 reg = &dev_priv->fence_regs[obj->fence_reg];
1407 list_move_tail(&reg->lru_list,
1408 &dev_priv->mm.fence_list);
1409 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001410 }
1411}
1412
1413static void
1414i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1415{
1416 list_del_init(&obj->ring_list);
1417 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001418 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001419}
1420
Eric Anholtce44b0e2008-11-06 16:00:31 -08001421static void
Chris Wilson05394f32010-11-08 19:18:58 +00001422i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001423{
Chris Wilson05394f32010-11-08 19:18:58 +00001424 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001425 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001426
Chris Wilson05394f32010-11-08 19:18:58 +00001427 BUG_ON(!obj->active);
1428 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001429
1430 i915_gem_object_move_off_active(obj);
1431}
1432
1433static void
1434i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1435{
1436 struct drm_device *dev = obj->base.dev;
1437 struct drm_i915_private *dev_priv = dev->dev_private;
1438
1439 if (obj->pin_count != 0)
1440 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1441 else
1442 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1443
1444 BUG_ON(!list_empty(&obj->gpu_write_list));
1445 BUG_ON(!obj->active);
1446 obj->ring = NULL;
1447
1448 i915_gem_object_move_off_active(obj);
1449 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001450
1451 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001452 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001453 drm_gem_object_unreference(&obj->base);
1454
1455 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001456}
Eric Anholt673a3942008-07-30 12:06:12 -07001457
Chris Wilson963b4832009-09-20 23:03:54 +01001458/* Immediately discard the backing storage */
1459static void
Chris Wilson05394f32010-11-08 19:18:58 +00001460i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001461{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001462 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001463
Chris Wilsonae9fed62010-08-07 11:01:30 +01001464 /* Our goal here is to return as much of the memory as
1465 * is possible back to the system as we are called from OOM.
1466 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001467 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001468 */
Chris Wilson05394f32010-11-08 19:18:58 +00001469 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001470 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001471
Chris Wilsona14917e2012-02-24 21:13:38 +00001472 if (obj->base.map_list.map)
1473 drm_gem_free_mmap_offset(&obj->base);
1474
Chris Wilson05394f32010-11-08 19:18:58 +00001475 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001476}
1477
1478static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001479i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001480{
Chris Wilson05394f32010-11-08 19:18:58 +00001481 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001482}
1483
Eric Anholt673a3942008-07-30 12:06:12 -07001484static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001485i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1486 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001487{
Chris Wilson05394f32010-11-08 19:18:58 +00001488 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001489
Chris Wilson05394f32010-11-08 19:18:58 +00001490 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001491 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001492 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001493 if (obj->base.write_domain & flush_domains) {
1494 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001495
Chris Wilson05394f32010-11-08 19:18:58 +00001496 obj->base.write_domain = 0;
1497 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001498 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001499 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001500
Daniel Vetter63560392010-02-19 11:51:59 +01001501 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001502 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001503 old_write_domain);
1504 }
1505 }
1506}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001507
Daniel Vetter53d227f2012-01-25 16:32:49 +01001508static u32
1509i915_gem_get_seqno(struct drm_device *dev)
1510{
1511 drm_i915_private_t *dev_priv = dev->dev_private;
1512 u32 seqno = dev_priv->next_seqno;
1513
1514 /* reserve 0 for non-seqno */
1515 if (++dev_priv->next_seqno == 0)
1516 dev_priv->next_seqno = 1;
1517
1518 return seqno;
1519}
1520
1521u32
1522i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1523{
1524 if (ring->outstanding_lazy_request == 0)
1525 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1526
1527 return ring->outstanding_lazy_request;
1528}
1529
Chris Wilson3cce4692010-10-27 16:11:02 +01001530int
Chris Wilsondb53a302011-02-03 11:57:46 +00001531i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001532 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001533 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001534{
Chris Wilsondb53a302011-02-03 11:57:46 +00001535 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001536 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001537 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001538 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001539 int ret;
1540
1541 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001542 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001543
Chris Wilsona71d8d92012-02-15 11:25:36 +00001544 /* Record the position of the start of the request so that
1545 * should we detect the updated seqno part-way through the
1546 * GPU processing the request, we never over-estimate the
1547 * position of the head.
1548 */
1549 request_ring_position = intel_ring_get_tail(ring);
1550
Chris Wilson3cce4692010-10-27 16:11:02 +01001551 ret = ring->add_request(ring, &seqno);
1552 if (ret)
1553 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001554
Chris Wilsondb53a302011-02-03 11:57:46 +00001555 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001556
1557 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001558 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001559 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001560 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001561 was_empty = list_empty(&ring->request_list);
1562 list_add_tail(&request->list, &ring->request_list);
1563
Chris Wilsondb53a302011-02-03 11:57:46 +00001564 if (file) {
1565 struct drm_i915_file_private *file_priv = file->driver_priv;
1566
Chris Wilson1c255952010-09-26 11:03:27 +01001567 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001568 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001569 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001570 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001571 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001572 }
Eric Anholt673a3942008-07-30 12:06:12 -07001573
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001574 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001575
Ben Gamarif65d9422009-09-14 17:48:44 -04001576 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001577 if (i915_enable_hangcheck) {
1578 mod_timer(&dev_priv->hangcheck_timer,
1579 jiffies +
1580 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1581 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001582 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001583 queue_delayed_work(dev_priv->wq,
1584 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001585 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001586 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001587}
1588
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001589static inline void
1590i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001591{
Chris Wilson1c255952010-09-26 11:03:27 +01001592 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001593
Chris Wilson1c255952010-09-26 11:03:27 +01001594 if (!file_priv)
1595 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001596
Chris Wilson1c255952010-09-26 11:03:27 +01001597 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001598 if (request->file_priv) {
1599 list_del(&request->client_list);
1600 request->file_priv = NULL;
1601 }
Chris Wilson1c255952010-09-26 11:03:27 +01001602 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001603}
1604
Chris Wilsondfaae392010-09-22 10:31:52 +01001605static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1606 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001607{
Chris Wilsondfaae392010-09-22 10:31:52 +01001608 while (!list_empty(&ring->request_list)) {
1609 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001610
Chris Wilsondfaae392010-09-22 10:31:52 +01001611 request = list_first_entry(&ring->request_list,
1612 struct drm_i915_gem_request,
1613 list);
1614
1615 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001616 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001617 kfree(request);
1618 }
1619
1620 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001621 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001622
Chris Wilson05394f32010-11-08 19:18:58 +00001623 obj = list_first_entry(&ring->active_list,
1624 struct drm_i915_gem_object,
1625 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001626
Chris Wilson05394f32010-11-08 19:18:58 +00001627 obj->base.write_domain = 0;
1628 list_del_init(&obj->gpu_write_list);
1629 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001630 }
Eric Anholt673a3942008-07-30 12:06:12 -07001631}
1632
Chris Wilson312817a2010-11-22 11:50:11 +00001633static void i915_gem_reset_fences(struct drm_device *dev)
1634{
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 int i;
1637
Daniel Vetter4b9de732011-10-09 21:52:02 +02001638 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001639 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001640 struct drm_i915_gem_object *obj = reg->obj;
1641
1642 if (!obj)
1643 continue;
1644
1645 if (obj->tiling_mode)
1646 i915_gem_release_mmap(obj);
1647
Chris Wilsond9e86c02010-11-10 16:40:20 +00001648 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1649 reg->obj->fenced_gpu_access = false;
1650 reg->obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00001651 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001652 }
1653}
1654
Chris Wilson069efc12010-09-30 16:53:18 +01001655void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001656{
Chris Wilsondfaae392010-09-22 10:31:52 +01001657 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001658 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001659 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001661 for (i = 0; i < I915_NUM_RINGS; i++)
1662 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001663
1664 /* Remove anything from the flushing lists. The GPU cache is likely
1665 * to be lost on reset along with the data, so simply move the
1666 * lost bo to the inactive list.
1667 */
1668 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001669 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001670 struct drm_i915_gem_object,
1671 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001672
Chris Wilson05394f32010-11-08 19:18:58 +00001673 obj->base.write_domain = 0;
1674 list_del_init(&obj->gpu_write_list);
1675 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001676 }
Chris Wilson9375e442010-09-19 12:21:28 +01001677
Chris Wilsondfaae392010-09-22 10:31:52 +01001678 /* Move everything out of the GPU domains to ensure we do any
1679 * necessary invalidation upon reuse.
1680 */
Chris Wilson05394f32010-11-08 19:18:58 +00001681 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001682 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001683 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001684 {
Chris Wilson05394f32010-11-08 19:18:58 +00001685 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001686 }
Chris Wilson069efc12010-09-30 16:53:18 +01001687
1688 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001689 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001690}
1691
1692/**
1693 * This function clears the request list as sequence numbers are passed.
1694 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001695void
Chris Wilsondb53a302011-02-03 11:57:46 +00001696i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001697{
Eric Anholt673a3942008-07-30 12:06:12 -07001698 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001699 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001700
Chris Wilsondb53a302011-02-03 11:57:46 +00001701 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001702 return;
1703
Chris Wilsondb53a302011-02-03 11:57:46 +00001704 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001705
Chris Wilson78501ea2010-10-27 12:18:21 +01001706 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001707
Chris Wilson076e2c02011-01-21 10:07:18 +00001708 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001709 if (seqno >= ring->sync_seqno[i])
1710 ring->sync_seqno[i] = 0;
1711
Zou Nan hai852835f2010-05-21 09:08:56 +08001712 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001713 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001714
Zou Nan hai852835f2010-05-21 09:08:56 +08001715 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001716 struct drm_i915_gem_request,
1717 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001718
Chris Wilsondfaae392010-09-22 10:31:52 +01001719 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001720 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001721
Chris Wilsondb53a302011-02-03 11:57:46 +00001722 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001723 /* We know the GPU must have read the request to have
1724 * sent us the seqno + interrupt, so use the position
1725 * of tail of the request to update the last known position
1726 * of the GPU head.
1727 */
1728 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001729
1730 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001731 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001732 kfree(request);
1733 }
1734
1735 /* Move any buffers on the active list that are no longer referenced
1736 * by the ringbuffer to the flushing/inactive lists as appropriate.
1737 */
1738 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001739 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001740
Akshay Joshi0206e352011-08-16 15:34:10 -04001741 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001742 struct drm_i915_gem_object,
1743 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001744
Chris Wilson05394f32010-11-08 19:18:58 +00001745 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001746 break;
1747
Chris Wilson05394f32010-11-08 19:18:58 +00001748 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001749 i915_gem_object_move_to_flushing(obj);
1750 else
1751 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001752 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001753
Chris Wilsondb53a302011-02-03 11:57:46 +00001754 if (unlikely(ring->trace_irq_seqno &&
1755 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001756 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001757 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001758 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001759
Chris Wilsondb53a302011-02-03 11:57:46 +00001760 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001761}
1762
1763void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001764i915_gem_retire_requests(struct drm_device *dev)
1765{
1766 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001767 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001768
Chris Wilsonbe726152010-07-23 23:18:50 +01001769 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001770 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001771
1772 /* We must be careful that during unbind() we do not
1773 * accidentally infinitely recurse into retire requests.
1774 * Currently:
1775 * retire -> free -> unbind -> wait -> retire_ring
1776 */
Chris Wilson05394f32010-11-08 19:18:58 +00001777 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001778 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001779 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001780 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001781 }
1782
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001783 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001784 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001785}
1786
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001787static void
Eric Anholt673a3942008-07-30 12:06:12 -07001788i915_gem_retire_work_handler(struct work_struct *work)
1789{
1790 drm_i915_private_t *dev_priv;
1791 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001792 bool idle;
1793 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001794
1795 dev_priv = container_of(work, drm_i915_private_t,
1796 mm.retire_work.work);
1797 dev = dev_priv->dev;
1798
Chris Wilson891b48c2010-09-29 12:26:37 +01001799 /* Come back later if the device is busy... */
1800 if (!mutex_trylock(&dev->struct_mutex)) {
1801 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1802 return;
1803 }
1804
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001805 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001806
Chris Wilson0a587052011-01-09 21:05:44 +00001807 /* Send a periodic flush down the ring so we don't hold onto GEM
1808 * objects indefinitely.
1809 */
1810 idle = true;
1811 for (i = 0; i < I915_NUM_RINGS; i++) {
1812 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1813
1814 if (!list_empty(&ring->gpu_write_list)) {
1815 struct drm_i915_gem_request *request;
1816 int ret;
1817
Chris Wilsondb53a302011-02-03 11:57:46 +00001818 ret = i915_gem_flush_ring(ring,
1819 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001820 request = kzalloc(sizeof(*request), GFP_KERNEL);
1821 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001822 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001823 kfree(request);
1824 }
1825
1826 idle &= list_empty(&ring->request_list);
1827 }
1828
1829 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001830 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001831
Eric Anholt673a3942008-07-30 12:06:12 -07001832 mutex_unlock(&dev->struct_mutex);
1833}
1834
Chris Wilsondb53a302011-02-03 11:57:46 +00001835/**
1836 * Waits for a sequence number to be signaled, and cleans up the
1837 * request and object lists appropriately for that event.
1838 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001839int
Chris Wilsondb53a302011-02-03 11:57:46 +00001840i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001841 uint32_t seqno,
1842 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001843{
Chris Wilsondb53a302011-02-03 11:57:46 +00001844 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001845 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001846 int ret = 0;
1847
1848 BUG_ON(seqno == 0);
1849
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001850 if (atomic_read(&dev_priv->mm.wedged)) {
1851 struct completion *x = &dev_priv->error_completion;
1852 bool recovery_complete;
1853 unsigned long flags;
1854
1855 /* Give the error handler a chance to run. */
1856 spin_lock_irqsave(&x->wait.lock, flags);
1857 recovery_complete = x->done > 0;
1858 spin_unlock_irqrestore(&x->wait.lock, flags);
1859
1860 return recovery_complete ? -EIO : -EAGAIN;
1861 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001862
Chris Wilson5d97eb62010-11-10 20:40:02 +00001863 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001864 struct drm_i915_gem_request *request;
1865
1866 request = kzalloc(sizeof(*request), GFP_KERNEL);
1867 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001868 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001869
Chris Wilsondb53a302011-02-03 11:57:46 +00001870 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001871 if (ret) {
1872 kfree(request);
1873 return ret;
1874 }
1875
1876 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001877 }
1878
Chris Wilson78501ea2010-10-27 12:18:21 +01001879 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001880 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001881 ier = I915_READ(DEIER) | I915_READ(GTIER);
Jesse Barnes23e3f9b2012-03-28 13:39:39 -07001882 else if (IS_VALLEYVIEW(ring->dev))
1883 ier = I915_READ(GTIER) | I915_READ(VLV_IER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001884 else
1885 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001886 if (!ier) {
1887 DRM_ERROR("something (likely vbetool) disabled "
1888 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001889 ring->dev->driver->irq_preinstall(ring->dev);
1890 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001891 }
1892
Chris Wilsondb53a302011-02-03 11:57:46 +00001893 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001894
Chris Wilsonb2223492010-10-27 15:27:33 +01001895 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001896 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001897 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001898 ret = wait_event_interruptible(ring->irq_queue,
1899 i915_seqno_passed(ring->get_seqno(ring), seqno)
1900 || atomic_read(&dev_priv->mm.wedged));
1901 else
1902 wait_event(ring->irq_queue,
1903 i915_seqno_passed(ring->get_seqno(ring), seqno)
1904 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001905
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001906 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001907 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1908 seqno) ||
1909 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001910 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001911 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001912
Chris Wilsondb53a302011-02-03 11:57:46 +00001913 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001914 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001915 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001916 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001917
Eric Anholt673a3942008-07-30 12:06:12 -07001918 /* Directly dispatch request retiring. While we have the work queue
1919 * to handle this, the waiter on a request often wants an associated
1920 * buffer to have made it to the inactive list, and we would need
1921 * a separate wait queue to handle that.
1922 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001923 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00001924 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001925
1926 return ret;
1927}
1928
Daniel Vetter48764bf2009-09-15 22:57:32 +02001929/**
Eric Anholt673a3942008-07-30 12:06:12 -07001930 * Ensures that all rendering to the object has completed and the object is
1931 * safe to unbind from the GTT or access from the CPU.
1932 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001933int
Chris Wilsonce453d82011-02-21 14:43:56 +00001934i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001935{
Eric Anholt673a3942008-07-30 12:06:12 -07001936 int ret;
1937
Eric Anholte47c68e2008-11-14 13:35:19 -08001938 /* This function only exists to support waiting for existing rendering,
1939 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001940 */
Chris Wilson05394f32010-11-08 19:18:58 +00001941 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001942
1943 /* If there is rendering queued on the buffer being evicted, wait for
1944 * it.
1945 */
Chris Wilson05394f32010-11-08 19:18:58 +00001946 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001947 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
1948 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001949 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001950 return ret;
1951 }
1952
1953 return 0;
1954}
1955
Ben Widawsky5816d642012-04-11 11:18:19 -07001956/**
1957 * i915_gem_object_sync - sync an object to a ring.
1958 *
1959 * @obj: object which may be in use on another ring.
1960 * @to: ring we wish to use the object on. May be NULL.
1961 *
1962 * This code is meant to abstract object synchronization with the GPU.
1963 * Calling with NULL implies synchronizing the object with the CPU
1964 * rather than a particular GPU ring.
1965 *
1966 * Returns 0 if successful, else propagates up the lower layer error.
1967 */
Ben Widawsky2911a352012-04-05 14:47:36 -07001968int
1969i915_gem_object_sync(struct drm_i915_gem_object *obj,
1970 struct intel_ring_buffer *to)
1971{
1972 struct intel_ring_buffer *from = obj->ring;
1973 u32 seqno;
1974 int ret, idx;
1975
1976 if (from == NULL || to == from)
1977 return 0;
1978
Ben Widawsky5816d642012-04-11 11:18:19 -07001979 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07001980 return i915_gem_object_wait_rendering(obj);
1981
1982 idx = intel_ring_sync_index(from, to);
1983
1984 seqno = obj->last_rendering_seqno;
1985 if (seqno <= from->sync_seqno[idx])
1986 return 0;
1987
1988 if (seqno == from->outstanding_lazy_request) {
1989 struct drm_i915_gem_request *request;
1990
1991 request = kzalloc(sizeof(*request), GFP_KERNEL);
1992 if (request == NULL)
1993 return -ENOMEM;
1994
1995 ret = i915_add_request(from, NULL, request);
1996 if (ret) {
1997 kfree(request);
1998 return ret;
1999 }
2000
2001 seqno = request->seqno;
2002 }
2003
Ben Widawsky2911a352012-04-05 14:47:36 -07002004
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002005 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002006 if (!ret)
2007 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002008
Ben Widawskye3a5a222012-04-11 11:18:20 -07002009 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002010}
2011
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002012static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2013{
2014 u32 old_write_domain, old_read_domains;
2015
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002016 /* Act a barrier for all accesses through the GTT */
2017 mb();
2018
2019 /* Force a pagefault for domain tracking on next user access */
2020 i915_gem_release_mmap(obj);
2021
Keith Packardb97c3d92011-06-24 21:02:59 -07002022 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2023 return;
2024
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002025 old_read_domains = obj->base.read_domains;
2026 old_write_domain = obj->base.write_domain;
2027
2028 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2029 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2030
2031 trace_i915_gem_object_change_domain(obj,
2032 old_read_domains,
2033 old_write_domain);
2034}
2035
Eric Anholt673a3942008-07-30 12:06:12 -07002036/**
2037 * Unbinds an object from the GTT aperture.
2038 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002039int
Chris Wilson05394f32010-11-08 19:18:58 +00002040i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002041{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002042 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002043 int ret = 0;
2044
Chris Wilson05394f32010-11-08 19:18:58 +00002045 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002046 return 0;
2047
Chris Wilson05394f32010-11-08 19:18:58 +00002048 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002049 DRM_ERROR("Attempting to unbind pinned buffer\n");
2050 return -EINVAL;
2051 }
2052
Chris Wilsona8198ee2011-04-13 22:04:09 +01002053 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002054 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002055 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002056 /* Continue on if we fail due to EIO, the GPU is hung so we
2057 * should be safe and we need to cleanup or else we might
2058 * cause memory corruption through use-after-free.
2059 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002060
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002061 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002062
2063 /* Move the object to the CPU domain to ensure that
2064 * any possible CPU writes while it's not in the GTT
2065 * are flushed when we go to remap it.
2066 */
2067 if (ret == 0)
2068 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2069 if (ret == -ERESTARTSYS)
2070 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002071 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002072 /* In the event of a disaster, abandon all caches and
2073 * hope for the best.
2074 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002075 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002076 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002077 }
Eric Anholt673a3942008-07-30 12:06:12 -07002078
Daniel Vetter96b47b62009-12-15 17:50:00 +01002079 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002080 ret = i915_gem_object_put_fence(obj);
2081 if (ret == -ERESTARTSYS)
2082 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002083
Chris Wilsondb53a302011-02-03 11:57:46 +00002084 trace_i915_gem_object_unbind(obj);
2085
Daniel Vetter74898d72012-02-15 23:50:22 +01002086 if (obj->has_global_gtt_mapping)
2087 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002088 if (obj->has_aliasing_ppgtt_mapping) {
2089 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2090 obj->has_aliasing_ppgtt_mapping = 0;
2091 }
Daniel Vetter74163902012-02-15 23:50:21 +01002092 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002093
Chris Wilsone5281cc2010-10-28 13:45:36 +01002094 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002095
Chris Wilson6299f992010-11-24 12:23:44 +00002096 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002097 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002098 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002099 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002100
Chris Wilson05394f32010-11-08 19:18:58 +00002101 drm_mm_put_block(obj->gtt_space);
2102 obj->gtt_space = NULL;
2103 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002104
Chris Wilson05394f32010-11-08 19:18:58 +00002105 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002106 i915_gem_object_truncate(obj);
2107
Chris Wilson8dc17752010-07-23 23:18:51 +01002108 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002109}
2110
Chris Wilson88241782011-01-07 17:09:48 +00002111int
Chris Wilsondb53a302011-02-03 11:57:46 +00002112i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002113 uint32_t invalidate_domains,
2114 uint32_t flush_domains)
2115{
Chris Wilson88241782011-01-07 17:09:48 +00002116 int ret;
2117
Chris Wilson36d527d2011-03-19 22:26:49 +00002118 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2119 return 0;
2120
Chris Wilsondb53a302011-02-03 11:57:46 +00002121 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2122
Chris Wilson88241782011-01-07 17:09:48 +00002123 ret = ring->flush(ring, invalidate_domains, flush_domains);
2124 if (ret)
2125 return ret;
2126
Chris Wilson36d527d2011-03-19 22:26:49 +00002127 if (flush_domains & I915_GEM_GPU_DOMAINS)
2128 i915_gem_process_flushing_list(ring, flush_domains);
2129
Chris Wilson88241782011-01-07 17:09:48 +00002130 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002131}
2132
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002133static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002134{
Chris Wilson88241782011-01-07 17:09:48 +00002135 int ret;
2136
Chris Wilson395b70b2010-10-28 21:28:46 +01002137 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002138 return 0;
2139
Chris Wilson88241782011-01-07 17:09:48 +00002140 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002141 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002142 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002143 if (ret)
2144 return ret;
2145 }
2146
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002147 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2148 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002149}
2150
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002151int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002152{
2153 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002154 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002155
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002156 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002157 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002158 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002159 if (ret)
2160 return ret;
2161 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002162
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002163 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002164}
2165
Chris Wilsona360bb12012-04-17 15:31:25 +01002166static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002167{
Chris Wilson05394f32010-11-08 19:18:58 +00002168 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002169 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002170 u32 size = obj->gtt_space->size;
2171 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002172 uint64_t val;
2173
Chris Wilson05394f32010-11-08 19:18:58 +00002174 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002175 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002176 val |= obj->gtt_offset & 0xfffff000;
2177 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002178 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2179
Chris Wilson05394f32010-11-08 19:18:58 +00002180 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002181 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2182 val |= I965_FENCE_REG_VALID;
2183
Chris Wilsona360bb12012-04-17 15:31:25 +01002184 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
Daniel Vetterc6642782010-11-12 13:46:18 +00002185
2186 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002187}
2188
Chris Wilsona360bb12012-04-17 15:31:25 +01002189static int i965_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002190{
Chris Wilson05394f32010-11-08 19:18:58 +00002191 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002192 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002193 u32 size = obj->gtt_space->size;
2194 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002195 uint64_t val;
2196
Chris Wilson05394f32010-11-08 19:18:58 +00002197 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002198 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002199 val |= obj->gtt_offset & 0xfffff000;
2200 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2201 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002202 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2203 val |= I965_FENCE_REG_VALID;
2204
Chris Wilsona360bb12012-04-17 15:31:25 +01002205 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
Daniel Vetterc6642782010-11-12 13:46:18 +00002206
2207 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002208}
2209
Chris Wilsona360bb12012-04-17 15:31:25 +01002210static int i915_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002211{
Chris Wilson05394f32010-11-08 19:18:58 +00002212 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002213 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002214 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002215 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002216 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002217
Daniel Vetterc6642782010-11-12 13:46:18 +00002218 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2219 (size & -size) != size ||
2220 (obj->gtt_offset & (size - 1)),
2221 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2222 obj->gtt_offset, obj->map_and_fenceable, size))
2223 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002224
Daniel Vetterc6642782010-11-12 13:46:18 +00002225 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002226 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002227 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002228 tile_width = 512;
2229
2230 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002231 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002232 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002233
Chris Wilson05394f32010-11-08 19:18:58 +00002234 val = obj->gtt_offset;
2235 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002236 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002237 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002238 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2239 val |= I830_FENCE_REG_VALID;
2240
Chris Wilson05394f32010-11-08 19:18:58 +00002241 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002242 if (fence_reg < 8)
2243 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002244 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002245 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002246
Chris Wilsona360bb12012-04-17 15:31:25 +01002247 I915_WRITE(fence_reg, val);
Daniel Vetterc6642782010-11-12 13:46:18 +00002248
2249 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002250}
2251
Chris Wilsona360bb12012-04-17 15:31:25 +01002252static int i830_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002253{
Chris Wilson05394f32010-11-08 19:18:58 +00002254 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002255 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002256 u32 size = obj->gtt_space->size;
2257 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002258 uint32_t val;
2259 uint32_t pitch_val;
2260
Daniel Vetterc6642782010-11-12 13:46:18 +00002261 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2262 (size & -size) != size ||
2263 (obj->gtt_offset & (size - 1)),
2264 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2265 obj->gtt_offset, size))
2266 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002267
Chris Wilson05394f32010-11-08 19:18:58 +00002268 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002269 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002270
Chris Wilson05394f32010-11-08 19:18:58 +00002271 val = obj->gtt_offset;
2272 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002273 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002274 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002275 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2276 val |= I830_FENCE_REG_VALID;
2277
Chris Wilsona360bb12012-04-17 15:31:25 +01002278 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
Daniel Vetterc6642782010-11-12 13:46:18 +00002279
2280 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002281}
2282
Chris Wilsond9e86c02010-11-10 16:40:20 +00002283static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002284i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002285{
2286 int ret;
2287
2288 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002289 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002290 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002291 0, obj->base.write_domain);
2292 if (ret)
2293 return ret;
2294 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002295
2296 obj->fenced_gpu_access = false;
2297 }
2298
Chris Wilson1c293ea2012-04-17 15:31:27 +01002299 if (obj->last_fenced_seqno) {
Chris Wilson18991842012-04-17 15:31:29 +01002300 ret = i915_wait_request(obj->ring,
2301 obj->last_fenced_seqno,
2302 true);
2303 if (ret)
2304 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002305
2306 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002307 }
2308
Chris Wilson63256ec2011-01-04 18:42:07 +00002309 /* Ensure that all CPU reads are completed before installing a fence
2310 * and all writes before removing the fence.
2311 */
2312 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2313 mb();
2314
Chris Wilsond9e86c02010-11-10 16:40:20 +00002315 return 0;
2316}
2317
2318int
2319i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2320{
2321 int ret;
2322
2323 if (obj->tiling_mode)
2324 i915_gem_release_mmap(obj);
2325
Chris Wilsona360bb12012-04-17 15:31:25 +01002326 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002327 if (ret)
2328 return ret;
2329
2330 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2331 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002332
2333 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002334 i915_gem_clear_fence_reg(obj->base.dev,
2335 &dev_priv->fence_regs[obj->fence_reg]);
2336
2337 obj->fence_reg = I915_FENCE_REG_NONE;
2338 }
2339
2340 return 0;
2341}
2342
2343static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002344i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002345{
Daniel Vetterae3db242010-02-19 11:51:58 +01002346 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002347 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002348 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002349
2350 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002351 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002352 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2353 reg = &dev_priv->fence_regs[i];
2354 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002355 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002356
Chris Wilson1690e1e2011-12-14 13:57:08 +01002357 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002358 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002359 }
2360
Chris Wilsond9e86c02010-11-10 16:40:20 +00002361 if (avail == NULL)
2362 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002363
2364 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002365 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002366 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002367 continue;
2368
Chris Wilson8fe301a2012-04-17 15:31:28 +01002369 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002370 }
2371
Chris Wilson8fe301a2012-04-17 15:31:28 +01002372 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002373}
2374
Jesse Barnesde151cf2008-11-12 10:03:55 -08002375/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002376 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002377 * @obj: object to map through a fence reg
2378 *
2379 * When mapping objects through the GTT, userspace wants to be able to write
2380 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002381 * This function walks the fence regs looking for a free one for @obj,
2382 * stealing one if it can't find any.
2383 *
2384 * It then sets up the reg based on the object's properties: address, pitch
2385 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002386 *
2387 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002388 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002389int
Chris Wilson06d98132012-04-17 15:31:24 +01002390i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002391{
Chris Wilson05394f32010-11-08 19:18:58 +00002392 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002393 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002394 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002395 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002396
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002397 if (obj->tiling_mode == I915_TILING_NONE)
2398 return i915_gem_object_put_fence(obj);
2399
Chris Wilsond9e86c02010-11-10 16:40:20 +00002400 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002401 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2402 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002403 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002404
Chris Wilson29c5a582011-03-17 15:23:22 +00002405 if (obj->tiling_changed) {
Chris Wilsona360bb12012-04-17 15:31:25 +01002406 ret = i915_gem_object_flush_fence(obj);
Chris Wilson29c5a582011-03-17 15:23:22 +00002407 if (ret)
2408 return ret;
2409
Chris Wilson29c5a582011-03-17 15:23:22 +00002410 goto update;
2411 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002412
Eric Anholta09ba7f2009-08-29 12:49:51 -07002413 return 0;
2414 }
2415
Chris Wilsona360bb12012-04-17 15:31:25 +01002416 reg = i915_find_fence_reg(dev);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002417 if (reg == NULL)
Daniel Vetter39965b32011-12-14 13:57:09 +01002418 return -EDEADLK;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002419
Chris Wilsona360bb12012-04-17 15:31:25 +01002420 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002421 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002422 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002423
Chris Wilsond9e86c02010-11-10 16:40:20 +00002424 if (reg->obj) {
2425 struct drm_i915_gem_object *old = reg->obj;
2426
2427 drm_gem_object_reference(&old->base);
2428
2429 if (old->tiling_mode)
2430 i915_gem_release_mmap(old);
2431
Chris Wilsona360bb12012-04-17 15:31:25 +01002432 ret = i915_gem_object_flush_fence(old);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002433 if (ret) {
2434 drm_gem_object_unreference(&old->base);
2435 return ret;
2436 }
2437
Chris Wilsond9e86c02010-11-10 16:40:20 +00002438 old->fence_reg = I915_FENCE_REG_NONE;
Chris Wilsona360bb12012-04-17 15:31:25 +01002439 old->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002440
2441 drm_gem_object_unreference(&old->base);
Chris Wilsona360bb12012-04-17 15:31:25 +01002442 }
Eric Anholta09ba7f2009-08-29 12:49:51 -07002443
Jesse Barnesde151cf2008-11-12 10:03:55 -08002444 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002445 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2446 obj->fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002447
Chris Wilsond9e86c02010-11-10 16:40:20 +00002448update:
2449 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002450 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002451 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002452 case 6:
Chris Wilsona360bb12012-04-17 15:31:25 +01002453 ret = sandybridge_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002454 break;
2455 case 5:
2456 case 4:
Chris Wilsona360bb12012-04-17 15:31:25 +01002457 ret = i965_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002458 break;
2459 case 3:
Chris Wilsona360bb12012-04-17 15:31:25 +01002460 ret = i915_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002461 break;
2462 case 2:
Chris Wilsona360bb12012-04-17 15:31:25 +01002463 ret = i830_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002464 break;
2465 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002466
Daniel Vetterc6642782010-11-12 13:46:18 +00002467 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002468}
2469
2470/**
2471 * i915_gem_clear_fence_reg - clear out fence register info
2472 * @obj: object to clear
2473 *
2474 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002475 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002476 */
2477static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002478i915_gem_clear_fence_reg(struct drm_device *dev,
2479 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002480{
Jesse Barnes79e53942008-11-07 14:24:08 -08002481 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002482 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002483
Chris Wilsone259bef2010-09-17 00:32:02 +01002484 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002485 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002486 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002487 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002488 break;
2489 case 5:
2490 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002491 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002492 break;
2493 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002494 if (fence_reg >= 8)
2495 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002496 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002497 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002498 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002499
2500 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002501 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002502 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002503
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002504 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002505 reg->obj = NULL;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002506 reg->pin_count = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002507}
2508
2509/**
Eric Anholt673a3942008-07-30 12:06:12 -07002510 * Finds free space in the GTT aperture and binds the object there.
2511 */
2512static int
Chris Wilson05394f32010-11-08 19:18:58 +00002513i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002514 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002515 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002516{
Chris Wilson05394f32010-11-08 19:18:58 +00002517 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002518 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002519 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002520 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002521 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002522 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002523 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002524
Chris Wilson05394f32010-11-08 19:18:58 +00002525 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002526 DRM_ERROR("Attempting to bind a purgeable object\n");
2527 return -EINVAL;
2528 }
2529
Chris Wilsone28f8712011-07-18 13:11:49 -07002530 fence_size = i915_gem_get_gtt_size(dev,
2531 obj->base.size,
2532 obj->tiling_mode);
2533 fence_alignment = i915_gem_get_gtt_alignment(dev,
2534 obj->base.size,
2535 obj->tiling_mode);
2536 unfenced_alignment =
2537 i915_gem_get_unfenced_gtt_alignment(dev,
2538 obj->base.size,
2539 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002540
Eric Anholt673a3942008-07-30 12:06:12 -07002541 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002542 alignment = map_and_fenceable ? fence_alignment :
2543 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002544 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002545 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2546 return -EINVAL;
2547 }
2548
Chris Wilson05394f32010-11-08 19:18:58 +00002549 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002550
Chris Wilson654fc602010-05-27 13:18:21 +01002551 /* If the object is bigger than the entire aperture, reject it early
2552 * before evicting everything in a vain attempt to find space.
2553 */
Chris Wilson05394f32010-11-08 19:18:58 +00002554 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002555 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002556 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2557 return -E2BIG;
2558 }
2559
Eric Anholt673a3942008-07-30 12:06:12 -07002560 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002561 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002562 free_space =
2563 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002564 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002565 dev_priv->mm.gtt_mappable_end,
2566 0);
2567 else
2568 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002569 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002570
2571 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002572 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002573 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002574 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002575 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002576 dev_priv->mm.gtt_mappable_end,
2577 0);
2578 else
Chris Wilson05394f32010-11-08 19:18:58 +00002579 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002580 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002581 }
Chris Wilson05394f32010-11-08 19:18:58 +00002582 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002583 /* If the gtt is empty and we're still having trouble
2584 * fitting our object in, we're out of memory.
2585 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002586 ret = i915_gem_evict_something(dev, size, alignment,
2587 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002588 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002589 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002590
Eric Anholt673a3942008-07-30 12:06:12 -07002591 goto search_free;
2592 }
2593
Chris Wilsone5281cc2010-10-28 13:45:36 +01002594 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002595 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002596 drm_mm_put_block(obj->gtt_space);
2597 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002598
2599 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002600 /* first try to reclaim some memory by clearing the GTT */
2601 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002602 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002603 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002604 if (gfpmask) {
2605 gfpmask = 0;
2606 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002607 }
2608
Chris Wilson809b6332011-01-10 17:33:15 +00002609 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002610 }
2611
2612 goto search_free;
2613 }
2614
Eric Anholt673a3942008-07-30 12:06:12 -07002615 return ret;
2616 }
2617
Daniel Vetter74163902012-02-15 23:50:21 +01002618 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002619 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002620 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002621 drm_mm_put_block(obj->gtt_space);
2622 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002623
Chris Wilson809b6332011-01-10 17:33:15 +00002624 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002625 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002626
2627 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002628 }
Eric Anholt673a3942008-07-30 12:06:12 -07002629
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002630 if (!dev_priv->mm.aliasing_ppgtt)
2631 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002632
Chris Wilson6299f992010-11-24 12:23:44 +00002633 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002634 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002635
Eric Anholt673a3942008-07-30 12:06:12 -07002636 /* Assert that the object is not currently in any GPU domain. As it
2637 * wasn't in the GTT, there shouldn't be any way it could have been in
2638 * a GPU cache
2639 */
Chris Wilson05394f32010-11-08 19:18:58 +00002640 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2641 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002642
Chris Wilson6299f992010-11-24 12:23:44 +00002643 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002644
Daniel Vetter75e9e912010-11-04 17:11:09 +01002645 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002646 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002647 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002648
Daniel Vetter75e9e912010-11-04 17:11:09 +01002649 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002650 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002651
Chris Wilson05394f32010-11-08 19:18:58 +00002652 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002653
Chris Wilsondb53a302011-02-03 11:57:46 +00002654 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002655 return 0;
2656}
2657
2658void
Chris Wilson05394f32010-11-08 19:18:58 +00002659i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002660{
Eric Anholt673a3942008-07-30 12:06:12 -07002661 /* If we don't have a page list set up, then we're not pinned
2662 * to GPU, and we can ignore the cache flush because it'll happen
2663 * again at bind time.
2664 */
Chris Wilson05394f32010-11-08 19:18:58 +00002665 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002666 return;
2667
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002668 /* If the GPU is snooping the contents of the CPU cache,
2669 * we do not need to manually clear the CPU cache lines. However,
2670 * the caches are only snooped when the render cache is
2671 * flushed/invalidated. As we always have to emit invalidations
2672 * and flushes when moving into and out of the RENDER domain, correct
2673 * snooping behaviour occurs naturally as the result of our domain
2674 * tracking.
2675 */
2676 if (obj->cache_level != I915_CACHE_NONE)
2677 return;
2678
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002679 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002680
Chris Wilson05394f32010-11-08 19:18:58 +00002681 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002682}
2683
Eric Anholte47c68e2008-11-14 13:35:19 -08002684/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002685static int
Chris Wilson3619df02010-11-28 15:37:17 +00002686i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002687{
Chris Wilson05394f32010-11-08 19:18:58 +00002688 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002689 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002690
2691 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002692 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002693}
2694
2695/** Flushes the GTT write domain for the object if it's dirty. */
2696static void
Chris Wilson05394f32010-11-08 19:18:58 +00002697i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002698{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002699 uint32_t old_write_domain;
2700
Chris Wilson05394f32010-11-08 19:18:58 +00002701 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002702 return;
2703
Chris Wilson63256ec2011-01-04 18:42:07 +00002704 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002705 * to it immediately go to main memory as far as we know, so there's
2706 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002707 *
2708 * However, we do have to enforce the order so that all writes through
2709 * the GTT land before any writes to the device, such as updates to
2710 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002711 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002712 wmb();
2713
Chris Wilson05394f32010-11-08 19:18:58 +00002714 old_write_domain = obj->base.write_domain;
2715 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002716
2717 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002718 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002719 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002720}
2721
2722/** Flushes the CPU write domain for the object if it's dirty. */
2723static void
Chris Wilson05394f32010-11-08 19:18:58 +00002724i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002725{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002726 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002727
Chris Wilson05394f32010-11-08 19:18:58 +00002728 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002729 return;
2730
2731 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002732 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002733 old_write_domain = obj->base.write_domain;
2734 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002735
2736 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002737 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002738 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002739}
2740
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002741/**
2742 * Moves a single object to the GTT read, and possibly write domain.
2743 *
2744 * This function returns when the move is complete, including waiting on
2745 * flushes to occur.
2746 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002747int
Chris Wilson20217462010-11-23 15:26:33 +00002748i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002749{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002750 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002751 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002752
Eric Anholt02354392008-11-26 13:58:13 -08002753 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002754 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002755 return -EINVAL;
2756
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002757 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2758 return 0;
2759
Chris Wilson88241782011-01-07 17:09:48 +00002760 ret = i915_gem_object_flush_gpu_write_domain(obj);
2761 if (ret)
2762 return ret;
2763
Chris Wilson87ca9c82010-12-02 09:42:56 +00002764 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002765 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002766 if (ret)
2767 return ret;
2768 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002769
Chris Wilson72133422010-09-13 23:56:38 +01002770 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002771
Chris Wilson05394f32010-11-08 19:18:58 +00002772 old_write_domain = obj->base.write_domain;
2773 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002774
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002775 /* It should now be out of any other write domains, and we can update
2776 * the domain values for our changes.
2777 */
Chris Wilson05394f32010-11-08 19:18:58 +00002778 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2779 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002780 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002781 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2782 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2783 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002784 }
2785
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002786 trace_i915_gem_object_change_domain(obj,
2787 old_read_domains,
2788 old_write_domain);
2789
Eric Anholte47c68e2008-11-14 13:35:19 -08002790 return 0;
2791}
2792
Chris Wilsone4ffd172011-04-04 09:44:39 +01002793int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2794 enum i915_cache_level cache_level)
2795{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002796 struct drm_device *dev = obj->base.dev;
2797 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002798 int ret;
2799
2800 if (obj->cache_level == cache_level)
2801 return 0;
2802
2803 if (obj->pin_count) {
2804 DRM_DEBUG("can not change the cache level of pinned objects\n");
2805 return -EBUSY;
2806 }
2807
2808 if (obj->gtt_space) {
2809 ret = i915_gem_object_finish_gpu(obj);
2810 if (ret)
2811 return ret;
2812
2813 i915_gem_object_finish_gtt(obj);
2814
2815 /* Before SandyBridge, you could not use tiling or fence
2816 * registers with snooped memory, so relinquish any fences
2817 * currently pointing to our region in the aperture.
2818 */
2819 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2820 ret = i915_gem_object_put_fence(obj);
2821 if (ret)
2822 return ret;
2823 }
2824
Daniel Vetter74898d72012-02-15 23:50:22 +01002825 if (obj->has_global_gtt_mapping)
2826 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002827 if (obj->has_aliasing_ppgtt_mapping)
2828 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2829 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002830 }
2831
2832 if (cache_level == I915_CACHE_NONE) {
2833 u32 old_read_domains, old_write_domain;
2834
2835 /* If we're coming from LLC cached, then we haven't
2836 * actually been tracking whether the data is in the
2837 * CPU cache or not, since we only allow one bit set
2838 * in obj->write_domain and have been skipping the clflushes.
2839 * Just set it to the CPU cache for now.
2840 */
2841 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2842 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2843
2844 old_read_domains = obj->base.read_domains;
2845 old_write_domain = obj->base.write_domain;
2846
2847 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2848 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2849
2850 trace_i915_gem_object_change_domain(obj,
2851 old_read_domains,
2852 old_write_domain);
2853 }
2854
2855 obj->cache_level = cache_level;
2856 return 0;
2857}
2858
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002859/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002860 * Prepare buffer for display plane (scanout, cursors, etc).
2861 * Can be called from an uninterruptible phase (modesetting) and allows
2862 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002863 */
2864int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002865i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2866 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002867 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002868{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002869 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002870 int ret;
2871
Chris Wilson88241782011-01-07 17:09:48 +00002872 ret = i915_gem_object_flush_gpu_write_domain(obj);
2873 if (ret)
2874 return ret;
2875
Chris Wilson0be73282010-12-06 14:36:27 +00002876 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07002877 ret = i915_gem_object_sync(obj, pipelined);
2878 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002879 return ret;
2880 }
2881
Eric Anholta7ef0642011-03-29 16:59:54 -07002882 /* The display engine is not coherent with the LLC cache on gen6. As
2883 * a result, we make sure that the pinning that is about to occur is
2884 * done with uncached PTEs. This is lowest common denominator for all
2885 * chipsets.
2886 *
2887 * However for gen6+, we could do better by using the GFDT bit instead
2888 * of uncaching, which would allow us to flush all the LLC-cached data
2889 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
2890 */
2891 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
2892 if (ret)
2893 return ret;
2894
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002895 /* As the user may map the buffer once pinned in the display plane
2896 * (e.g. libkms for the bootup splash), we have to ensure that we
2897 * always use map_and_fenceable for all scanout buffers.
2898 */
2899 ret = i915_gem_object_pin(obj, alignment, true);
2900 if (ret)
2901 return ret;
2902
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002903 i915_gem_object_flush_cpu_write_domain(obj);
2904
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002905 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00002906 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002907
2908 /* It should now be out of any other write domains, and we can update
2909 * the domain values for our changes.
2910 */
2911 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00002912 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002913
2914 trace_i915_gem_object_change_domain(obj,
2915 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002916 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002917
2918 return 0;
2919}
2920
Chris Wilson85345512010-11-13 09:49:11 +00002921int
Chris Wilsona8198ee2011-04-13 22:04:09 +01002922i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00002923{
Chris Wilson88241782011-01-07 17:09:48 +00002924 int ret;
2925
Chris Wilsona8198ee2011-04-13 22:04:09 +01002926 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00002927 return 0;
2928
Chris Wilson88241782011-01-07 17:09:48 +00002929 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002930 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00002931 if (ret)
2932 return ret;
2933 }
Chris Wilson85345512010-11-13 09:49:11 +00002934
Chris Wilsonc501ae72011-12-14 13:57:23 +01002935 ret = i915_gem_object_wait_rendering(obj);
2936 if (ret)
2937 return ret;
2938
Chris Wilsona8198ee2011-04-13 22:04:09 +01002939 /* Ensure that we invalidate the GPU's caches and TLBs. */
2940 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01002941 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00002942}
2943
Eric Anholte47c68e2008-11-14 13:35:19 -08002944/**
2945 * Moves a single object to the CPU read, and possibly write domain.
2946 *
2947 * This function returns when the move is complete, including waiting on
2948 * flushes to occur.
2949 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02002950int
Chris Wilson919926a2010-11-12 13:42:53 +00002951i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08002952{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002953 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002954 int ret;
2955
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002956 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
2957 return 0;
2958
Chris Wilson88241782011-01-07 17:09:48 +00002959 ret = i915_gem_object_flush_gpu_write_domain(obj);
2960 if (ret)
2961 return ret;
2962
Chris Wilsonf8413192012-04-10 11:52:50 +01002963 if (write || obj->pending_gpu_write) {
2964 ret = i915_gem_object_wait_rendering(obj);
2965 if (ret)
2966 return ret;
2967 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002968
2969 i915_gem_object_flush_gtt_write_domain(obj);
2970
Chris Wilson05394f32010-11-08 19:18:58 +00002971 old_write_domain = obj->base.write_domain;
2972 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002973
Eric Anholte47c68e2008-11-14 13:35:19 -08002974 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00002975 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08002976 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002977
Chris Wilson05394f32010-11-08 19:18:58 +00002978 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002979 }
2980
2981 /* It should now be out of any other write domains, and we can update
2982 * the domain values for our changes.
2983 */
Chris Wilson05394f32010-11-08 19:18:58 +00002984 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08002985
2986 /* If we're writing through the CPU, then the GPU read domains will
2987 * need to be invalidated at next use.
2988 */
2989 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002990 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2991 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002992 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002993
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002994 trace_i915_gem_object_change_domain(obj,
2995 old_read_domains,
2996 old_write_domain);
2997
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002998 return 0;
2999}
3000
Eric Anholt673a3942008-07-30 12:06:12 -07003001/* Throttle our rendering by waiting until the ring has completed our requests
3002 * emitted over 20 msec ago.
3003 *
Eric Anholtb9624422009-06-03 07:27:35 +00003004 * Note that if we were to use the current jiffies each time around the loop,
3005 * we wouldn't escape the function with any frames outstanding if the time to
3006 * render a frame was over 20ms.
3007 *
Eric Anholt673a3942008-07-30 12:06:12 -07003008 * This should get us reasonable parallelism between CPU and GPU but also
3009 * relatively low latency when blocking on a particular request to finish.
3010 */
3011static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003012i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003013{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003014 struct drm_i915_private *dev_priv = dev->dev_private;
3015 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003016 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003017 struct drm_i915_gem_request *request;
3018 struct intel_ring_buffer *ring = NULL;
3019 u32 seqno = 0;
3020 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003021
Chris Wilsone110e8d2011-01-26 15:39:14 +00003022 if (atomic_read(&dev_priv->mm.wedged))
3023 return -EIO;
3024
Chris Wilson1c255952010-09-26 11:03:27 +01003025 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003026 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003027 if (time_after_eq(request->emitted_jiffies, recent_enough))
3028 break;
3029
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003030 ring = request->ring;
3031 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003032 }
Chris Wilson1c255952010-09-26 11:03:27 +01003033 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003034
3035 if (seqno == 0)
3036 return 0;
3037
3038 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003039 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003040 /* And wait for the seqno passing without holding any locks and
3041 * causing extra latency for others. This is safe as the irq
3042 * generation is designed to be run atomically and so is
3043 * lockless.
3044 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003045 if (ring->irq_get(ring)) {
3046 ret = wait_event_interruptible(ring->irq_queue,
3047 i915_seqno_passed(ring->get_seqno(ring), seqno)
3048 || atomic_read(&dev_priv->mm.wedged));
3049 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003050
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003051 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3052 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003053 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3054 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003055 atomic_read(&dev_priv->mm.wedged), 3000)) {
3056 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003057 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003058 }
3059
3060 if (ret == 0)
3061 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003062
Eric Anholt673a3942008-07-30 12:06:12 -07003063 return ret;
3064}
3065
Eric Anholt673a3942008-07-30 12:06:12 -07003066int
Chris Wilson05394f32010-11-08 19:18:58 +00003067i915_gem_object_pin(struct drm_i915_gem_object *obj,
3068 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003069 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003070{
Chris Wilson05394f32010-11-08 19:18:58 +00003071 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003072 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003073 int ret;
3074
Chris Wilson05394f32010-11-08 19:18:58 +00003075 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003076 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003077
Chris Wilson05394f32010-11-08 19:18:58 +00003078 if (obj->gtt_space != NULL) {
3079 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3080 (map_and_fenceable && !obj->map_and_fenceable)) {
3081 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003082 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003083 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3084 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003085 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003086 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003087 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003088 ret = i915_gem_object_unbind(obj);
3089 if (ret)
3090 return ret;
3091 }
3092 }
3093
Chris Wilson05394f32010-11-08 19:18:58 +00003094 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003095 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003096 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003097 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003098 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003099 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003100
Daniel Vetter74898d72012-02-15 23:50:22 +01003101 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3102 i915_gem_gtt_bind_object(obj, obj->cache_level);
3103
Chris Wilson05394f32010-11-08 19:18:58 +00003104 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003105 if (!obj->active)
3106 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003107 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003108 }
Chris Wilson6299f992010-11-24 12:23:44 +00003109 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003110
Chris Wilson23bc5982010-09-29 16:10:57 +01003111 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003112 return 0;
3113}
3114
3115void
Chris Wilson05394f32010-11-08 19:18:58 +00003116i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003117{
Chris Wilson05394f32010-11-08 19:18:58 +00003118 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003119 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003120
Chris Wilson23bc5982010-09-29 16:10:57 +01003121 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003122 BUG_ON(obj->pin_count == 0);
3123 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003124
Chris Wilson05394f32010-11-08 19:18:58 +00003125 if (--obj->pin_count == 0) {
3126 if (!obj->active)
3127 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003128 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003129 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003130 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003131 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003132}
3133
3134int
3135i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003136 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003137{
3138 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003139 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003140 int ret;
3141
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003142 ret = i915_mutex_lock_interruptible(dev);
3143 if (ret)
3144 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003145
Chris Wilson05394f32010-11-08 19:18:58 +00003146 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003147 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003148 ret = -ENOENT;
3149 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003150 }
Eric Anholt673a3942008-07-30 12:06:12 -07003151
Chris Wilson05394f32010-11-08 19:18:58 +00003152 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003153 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003154 ret = -EINVAL;
3155 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003156 }
3157
Chris Wilson05394f32010-11-08 19:18:58 +00003158 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003159 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3160 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003161 ret = -EINVAL;
3162 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003163 }
3164
Chris Wilson05394f32010-11-08 19:18:58 +00003165 obj->user_pin_count++;
3166 obj->pin_filp = file;
3167 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003168 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003169 if (ret)
3170 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003171 }
3172
3173 /* XXX - flush the CPU caches for pinned objects
3174 * as the X server doesn't manage domains yet
3175 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003176 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003177 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003178out:
Chris Wilson05394f32010-11-08 19:18:58 +00003179 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003180unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003181 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003182 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003183}
3184
3185int
3186i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003187 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003188{
3189 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003190 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003191 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003192
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003193 ret = i915_mutex_lock_interruptible(dev);
3194 if (ret)
3195 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003196
Chris Wilson05394f32010-11-08 19:18:58 +00003197 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003198 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003199 ret = -ENOENT;
3200 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003201 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003202
Chris Wilson05394f32010-11-08 19:18:58 +00003203 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003204 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3205 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003206 ret = -EINVAL;
3207 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003208 }
Chris Wilson05394f32010-11-08 19:18:58 +00003209 obj->user_pin_count--;
3210 if (obj->user_pin_count == 0) {
3211 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003212 i915_gem_object_unpin(obj);
3213 }
Eric Anholt673a3942008-07-30 12:06:12 -07003214
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003215out:
Chris Wilson05394f32010-11-08 19:18:58 +00003216 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003217unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003218 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003219 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003220}
3221
3222int
3223i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003224 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003225{
3226 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003227 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003228 int ret;
3229
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003230 ret = i915_mutex_lock_interruptible(dev);
3231 if (ret)
3232 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003233
Chris Wilson05394f32010-11-08 19:18:58 +00003234 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003235 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003236 ret = -ENOENT;
3237 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003238 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003239
Chris Wilson0be555b2010-08-04 15:36:30 +01003240 /* Count all active objects as busy, even if they are currently not used
3241 * by the gpu. Users of this interface expect objects to eventually
3242 * become non-busy without any further actions, therefore emit any
3243 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003244 */
Chris Wilson05394f32010-11-08 19:18:58 +00003245 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003246 if (args->busy) {
3247 /* Unconditionally flush objects, even when the gpu still uses this
3248 * object. Userspace calling this function indicates that it wants to
3249 * use this buffer rather sooner than later, so issuing the required
3250 * flush earlier is beneficial.
3251 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003252 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003253 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003254 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003255 } else if (obj->ring->outstanding_lazy_request ==
3256 obj->last_rendering_seqno) {
3257 struct drm_i915_gem_request *request;
3258
Chris Wilson7a194872010-12-07 10:38:40 +00003259 /* This ring is not being cleared by active usage,
3260 * so emit a request to do so.
3261 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003262 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003263 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003264 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003265 if (ret)
3266 kfree(request);
3267 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003268 ret = -ENOMEM;
3269 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003270
3271 /* Update the active list for the hardware's current position.
3272 * Otherwise this only updates on a delayed timer or when irqs
3273 * are actually unmasked, and our working set ends up being
3274 * larger than required.
3275 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003276 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003277
Chris Wilson05394f32010-11-08 19:18:58 +00003278 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003279 }
Eric Anholt673a3942008-07-30 12:06:12 -07003280
Chris Wilson05394f32010-11-08 19:18:58 +00003281 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003282unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003283 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003284 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003285}
3286
3287int
3288i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3289 struct drm_file *file_priv)
3290{
Akshay Joshi0206e352011-08-16 15:34:10 -04003291 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003292}
3293
Chris Wilson3ef94da2009-09-14 16:50:29 +01003294int
3295i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3296 struct drm_file *file_priv)
3297{
3298 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003299 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003300 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003301
3302 switch (args->madv) {
3303 case I915_MADV_DONTNEED:
3304 case I915_MADV_WILLNEED:
3305 break;
3306 default:
3307 return -EINVAL;
3308 }
3309
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003310 ret = i915_mutex_lock_interruptible(dev);
3311 if (ret)
3312 return ret;
3313
Chris Wilson05394f32010-11-08 19:18:58 +00003314 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003315 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003316 ret = -ENOENT;
3317 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003318 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003319
Chris Wilson05394f32010-11-08 19:18:58 +00003320 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003321 ret = -EINVAL;
3322 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003323 }
3324
Chris Wilson05394f32010-11-08 19:18:58 +00003325 if (obj->madv != __I915_MADV_PURGED)
3326 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003327
Chris Wilson2d7ef392009-09-20 23:13:10 +01003328 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003329 if (i915_gem_object_is_purgeable(obj) &&
3330 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003331 i915_gem_object_truncate(obj);
3332
Chris Wilson05394f32010-11-08 19:18:58 +00003333 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003334
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003335out:
Chris Wilson05394f32010-11-08 19:18:58 +00003336 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003337unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003338 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003339 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003340}
3341
Chris Wilson05394f32010-11-08 19:18:58 +00003342struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3343 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003344{
Chris Wilson73aa8082010-09-30 11:46:12 +01003345 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003346 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003347 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003348
3349 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3350 if (obj == NULL)
3351 return NULL;
3352
3353 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3354 kfree(obj);
3355 return NULL;
3356 }
3357
Hugh Dickins5949eac2011-06-27 16:18:18 -07003358 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3359 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3360
Chris Wilson73aa8082010-09-30 11:46:12 +01003361 i915_gem_info_add_obj(dev_priv, size);
3362
Daniel Vetterc397b902010-04-09 19:05:07 +00003363 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3364 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3365
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003366 if (HAS_LLC(dev)) {
3367 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003368 * cache) for about a 10% performance improvement
3369 * compared to uncached. Graphics requests other than
3370 * display scanout are coherent with the CPU in
3371 * accessing this cache. This means in this mode we
3372 * don't need to clflush on the CPU side, and on the
3373 * GPU side we only need to flush internal caches to
3374 * get data visible to the CPU.
3375 *
3376 * However, we maintain the display planes as UC, and so
3377 * need to rebind when first used as such.
3378 */
3379 obj->cache_level = I915_CACHE_LLC;
3380 } else
3381 obj->cache_level = I915_CACHE_NONE;
3382
Daniel Vetter62b8b212010-04-09 19:05:08 +00003383 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003384 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003385 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003386 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003387 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003388 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003389 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003390 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003391 /* Avoid an unnecessary call to unbind on the first bind. */
3392 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003393
Chris Wilson05394f32010-11-08 19:18:58 +00003394 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003395}
3396
Eric Anholt673a3942008-07-30 12:06:12 -07003397int i915_gem_init_object(struct drm_gem_object *obj)
3398{
Daniel Vetterc397b902010-04-09 19:05:07 +00003399 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003400
Eric Anholt673a3942008-07-30 12:06:12 -07003401 return 0;
3402}
3403
Chris Wilson05394f32010-11-08 19:18:58 +00003404static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003405{
Chris Wilson05394f32010-11-08 19:18:58 +00003406 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003407 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003408 int ret;
3409
3410 ret = i915_gem_object_unbind(obj);
3411 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003412 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003413 &dev_priv->mm.deferred_free_list);
3414 return;
3415 }
3416
Chris Wilson26e12f892011-03-20 11:20:19 +00003417 trace_i915_gem_object_destroy(obj);
3418
Chris Wilson05394f32010-11-08 19:18:58 +00003419 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003420 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003421
Chris Wilson05394f32010-11-08 19:18:58 +00003422 drm_gem_object_release(&obj->base);
3423 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003424
Chris Wilson05394f32010-11-08 19:18:58 +00003425 kfree(obj->bit_17);
3426 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003427}
3428
Chris Wilson05394f32010-11-08 19:18:58 +00003429void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003430{
Chris Wilson05394f32010-11-08 19:18:58 +00003431 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3432 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003433
Chris Wilson05394f32010-11-08 19:18:58 +00003434 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003435 i915_gem_object_unpin(obj);
3436
Chris Wilson05394f32010-11-08 19:18:58 +00003437 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003438 i915_gem_detach_phys_object(dev, obj);
3439
Chris Wilsonbe726152010-07-23 23:18:50 +01003440 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003441}
3442
Jesse Barnes5669fca2009-02-17 15:13:31 -08003443int
Eric Anholt673a3942008-07-30 12:06:12 -07003444i915_gem_idle(struct drm_device *dev)
3445{
3446 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003447 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003448
Keith Packard6dbe2772008-10-14 21:41:13 -07003449 mutex_lock(&dev->struct_mutex);
3450
Chris Wilson87acb0a2010-10-19 10:13:00 +01003451 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003452 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003453 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003454 }
Eric Anholt673a3942008-07-30 12:06:12 -07003455
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003456 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003457 if (ret) {
3458 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003459 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003460 }
Eric Anholt673a3942008-07-30 12:06:12 -07003461
Chris Wilson29105cc2010-01-07 10:39:13 +00003462 /* Under UMS, be paranoid and evict. */
3463 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003464 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003465 if (ret) {
3466 mutex_unlock(&dev->struct_mutex);
3467 return ret;
3468 }
3469 }
3470
Chris Wilson312817a2010-11-22 11:50:11 +00003471 i915_gem_reset_fences(dev);
3472
Chris Wilson29105cc2010-01-07 10:39:13 +00003473 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3474 * We need to replace this with a semaphore, or something.
3475 * And not confound mm.suspended!
3476 */
3477 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003478 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003479
3480 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003481 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003482
Keith Packard6dbe2772008-10-14 21:41:13 -07003483 mutex_unlock(&dev->struct_mutex);
3484
Chris Wilson29105cc2010-01-07 10:39:13 +00003485 /* Cancel the retire work handler, which should be idle now. */
3486 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3487
Eric Anholt673a3942008-07-30 12:06:12 -07003488 return 0;
3489}
3490
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003491void i915_gem_init_swizzling(struct drm_device *dev)
3492{
3493 drm_i915_private_t *dev_priv = dev->dev_private;
3494
Daniel Vetter11782b02012-01-31 16:47:55 +01003495 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003496 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3497 return;
3498
3499 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3500 DISP_TILE_SURFACE_SWIZZLING);
3501
Daniel Vetter11782b02012-01-31 16:47:55 +01003502 if (IS_GEN5(dev))
3503 return;
3504
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003505 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3506 if (IS_GEN6(dev))
3507 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
3508 else
3509 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
3510}
Daniel Vettere21af882012-02-09 20:53:27 +01003511
3512void i915_gem_init_ppgtt(struct drm_device *dev)
3513{
3514 drm_i915_private_t *dev_priv = dev->dev_private;
3515 uint32_t pd_offset;
3516 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003517 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3518 uint32_t __iomem *pd_addr;
3519 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003520 int i;
3521
3522 if (!dev_priv->mm.aliasing_ppgtt)
3523 return;
3524
Daniel Vetter55a254a2012-03-22 00:14:43 +01003525
3526 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3527 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3528 dma_addr_t pt_addr;
3529
3530 if (dev_priv->mm.gtt->needs_dmar)
3531 pt_addr = ppgtt->pt_dma_addr[i];
3532 else
3533 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3534
3535 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3536 pd_entry |= GEN6_PDE_VALID;
3537
3538 writel(pd_entry, pd_addr + i);
3539 }
3540 readl(pd_addr);
3541
3542 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003543 pd_offset /= 64; /* in cachelines, */
3544 pd_offset <<= 16;
3545
3546 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003547 uint32_t ecochk, gab_ctl, ecobits;
3548
3549 ecobits = I915_READ(GAC_ECO_BITS);
3550 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003551
3552 gab_ctl = I915_READ(GAB_CTL);
3553 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3554
3555 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003556 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3557 ECOCHK_PPGTT_CACHE64B);
3558 I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3559 } else if (INTEL_INFO(dev)->gen >= 7) {
3560 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3561 /* GFX_MODE is per-ring on gen7+ */
3562 }
3563
3564 for (i = 0; i < I915_NUM_RINGS; i++) {
3565 ring = &dev_priv->ring[i];
3566
3567 if (INTEL_INFO(dev)->gen >= 7)
3568 I915_WRITE(RING_MODE_GEN7(ring),
3569 GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3570
3571 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3572 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3573 }
3574}
3575
Eric Anholt673a3942008-07-30 12:06:12 -07003576int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003577i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003578{
3579 drm_i915_private_t *dev_priv = dev->dev_private;
3580 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003581
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003582 i915_gem_init_swizzling(dev);
3583
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003584 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003585 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003586 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003587
3588 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003589 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003590 if (ret)
3591 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003592 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003593
Chris Wilson549f7362010-10-19 11:19:32 +01003594 if (HAS_BLT(dev)) {
3595 ret = intel_init_blt_ring_buffer(dev);
3596 if (ret)
3597 goto cleanup_bsd_ring;
3598 }
3599
Chris Wilson6f392d5482010-08-07 11:01:22 +01003600 dev_priv->next_seqno = 1;
3601
Daniel Vettere21af882012-02-09 20:53:27 +01003602 i915_gem_init_ppgtt(dev);
3603
Chris Wilson68f95ba2010-05-27 13:18:22 +01003604 return 0;
3605
Chris Wilson549f7362010-10-19 11:19:32 +01003606cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003607 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003608cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003609 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003610 return ret;
3611}
3612
3613void
3614i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3615{
3616 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003617 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003618
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003619 for (i = 0; i < I915_NUM_RINGS; i++)
3620 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003621}
3622
3623int
Eric Anholt673a3942008-07-30 12:06:12 -07003624i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3625 struct drm_file *file_priv)
3626{
3627 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003628 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003629
Jesse Barnes79e53942008-11-07 14:24:08 -08003630 if (drm_core_check_feature(dev, DRIVER_MODESET))
3631 return 0;
3632
Ben Gamariba1234d2009-09-14 17:48:47 -04003633 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003634 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003635 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003636 }
3637
Eric Anholt673a3942008-07-30 12:06:12 -07003638 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003639 dev_priv->mm.suspended = 0;
3640
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003641 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003642 if (ret != 0) {
3643 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003644 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003645 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003646
Chris Wilson69dc4982010-10-19 10:36:51 +01003647 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003648 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3649 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003650 for (i = 0; i < I915_NUM_RINGS; i++) {
3651 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3652 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3653 }
Eric Anholt673a3942008-07-30 12:06:12 -07003654 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003655
Chris Wilson5f353082010-06-07 14:03:03 +01003656 ret = drm_irq_install(dev);
3657 if (ret)
3658 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003659
Eric Anholt673a3942008-07-30 12:06:12 -07003660 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003661
3662cleanup_ringbuffer:
3663 mutex_lock(&dev->struct_mutex);
3664 i915_gem_cleanup_ringbuffer(dev);
3665 dev_priv->mm.suspended = 1;
3666 mutex_unlock(&dev->struct_mutex);
3667
3668 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003669}
3670
3671int
3672i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3673 struct drm_file *file_priv)
3674{
Jesse Barnes79e53942008-11-07 14:24:08 -08003675 if (drm_core_check_feature(dev, DRIVER_MODESET))
3676 return 0;
3677
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003678 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003679 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003680}
3681
3682void
3683i915_gem_lastclose(struct drm_device *dev)
3684{
3685 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003686
Eric Anholte806b492009-01-22 09:56:58 -08003687 if (drm_core_check_feature(dev, DRIVER_MODESET))
3688 return;
3689
Keith Packard6dbe2772008-10-14 21:41:13 -07003690 ret = i915_gem_idle(dev);
3691 if (ret)
3692 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003693}
3694
Chris Wilson64193402010-10-24 12:38:05 +01003695static void
3696init_ring_lists(struct intel_ring_buffer *ring)
3697{
3698 INIT_LIST_HEAD(&ring->active_list);
3699 INIT_LIST_HEAD(&ring->request_list);
3700 INIT_LIST_HEAD(&ring->gpu_write_list);
3701}
3702
Eric Anholt673a3942008-07-30 12:06:12 -07003703void
3704i915_gem_load(struct drm_device *dev)
3705{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003706 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003707 drm_i915_private_t *dev_priv = dev->dev_private;
3708
Chris Wilson69dc4982010-10-19 10:36:51 +01003709 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003710 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3711 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003712 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003713 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003714 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003715 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003716 for (i = 0; i < I915_NUM_RINGS; i++)
3717 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003718 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003719 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003720 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3721 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003722 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003723
Dave Airlie94400122010-07-20 13:15:31 +10003724 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3725 if (IS_GEN3(dev)) {
3726 u32 tmp = I915_READ(MI_ARB_STATE);
3727 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3728 /* arb state is a masked write, so set bit + bit in mask */
3729 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3730 I915_WRITE(MI_ARB_STATE, tmp);
3731 }
3732 }
3733
Chris Wilson72bfa192010-12-19 11:42:05 +00003734 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3735
Jesse Barnesde151cf2008-11-12 10:03:55 -08003736 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003737 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3738 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003739
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003740 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003741 dev_priv->num_fence_regs = 16;
3742 else
3743 dev_priv->num_fence_regs = 8;
3744
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003745 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003746 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3747 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003748 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003749
Eric Anholt673a3942008-07-30 12:06:12 -07003750 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003751 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003752
Chris Wilsonce453d82011-02-21 14:43:56 +00003753 dev_priv->mm.interruptible = true;
3754
Chris Wilson17250b72010-10-28 12:51:39 +01003755 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3756 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3757 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003758}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003759
3760/*
3761 * Create a physically contiguous memory object for this object
3762 * e.g. for cursor + overlay regs
3763 */
Chris Wilson995b6762010-08-20 13:23:26 +01003764static int i915_gem_init_phys_object(struct drm_device *dev,
3765 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003766{
3767 drm_i915_private_t *dev_priv = dev->dev_private;
3768 struct drm_i915_gem_phys_object *phys_obj;
3769 int ret;
3770
3771 if (dev_priv->mm.phys_objs[id - 1] || !size)
3772 return 0;
3773
Eric Anholt9a298b22009-03-24 12:23:04 -07003774 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003775 if (!phys_obj)
3776 return -ENOMEM;
3777
3778 phys_obj->id = id;
3779
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003780 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003781 if (!phys_obj->handle) {
3782 ret = -ENOMEM;
3783 goto kfree_obj;
3784 }
3785#ifdef CONFIG_X86
3786 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3787#endif
3788
3789 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3790
3791 return 0;
3792kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003793 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003794 return ret;
3795}
3796
Chris Wilson995b6762010-08-20 13:23:26 +01003797static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003798{
3799 drm_i915_private_t *dev_priv = dev->dev_private;
3800 struct drm_i915_gem_phys_object *phys_obj;
3801
3802 if (!dev_priv->mm.phys_objs[id - 1])
3803 return;
3804
3805 phys_obj = dev_priv->mm.phys_objs[id - 1];
3806 if (phys_obj->cur_obj) {
3807 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3808 }
3809
3810#ifdef CONFIG_X86
3811 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3812#endif
3813 drm_pci_free(dev, phys_obj->handle);
3814 kfree(phys_obj);
3815 dev_priv->mm.phys_objs[id - 1] = NULL;
3816}
3817
3818void i915_gem_free_all_phys_object(struct drm_device *dev)
3819{
3820 int i;
3821
Dave Airlie260883c2009-01-22 17:58:49 +10003822 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003823 i915_gem_free_phys_object(dev, i);
3824}
3825
3826void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003827 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003828{
Chris Wilson05394f32010-11-08 19:18:58 +00003829 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003830 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003831 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003832 int page_count;
3833
Chris Wilson05394f32010-11-08 19:18:58 +00003834 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003835 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003836 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003837
Chris Wilson05394f32010-11-08 19:18:58 +00003838 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003839 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003840 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003841 if (!IS_ERR(page)) {
3842 char *dst = kmap_atomic(page);
3843 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3844 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003845
Chris Wilsone5281cc2010-10-28 13:45:36 +01003846 drm_clflush_pages(&page, 1);
3847
3848 set_page_dirty(page);
3849 mark_page_accessed(page);
3850 page_cache_release(page);
3851 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003852 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003853 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003854
Chris Wilson05394f32010-11-08 19:18:58 +00003855 obj->phys_obj->cur_obj = NULL;
3856 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003857}
3858
3859int
3860i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003861 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003862 int id,
3863 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003864{
Chris Wilson05394f32010-11-08 19:18:58 +00003865 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003866 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003867 int ret = 0;
3868 int page_count;
3869 int i;
3870
3871 if (id > I915_MAX_PHYS_OBJECT)
3872 return -EINVAL;
3873
Chris Wilson05394f32010-11-08 19:18:58 +00003874 if (obj->phys_obj) {
3875 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003876 return 0;
3877 i915_gem_detach_phys_object(dev, obj);
3878 }
3879
Dave Airlie71acb5e2008-12-30 20:31:46 +10003880 /* create a new object */
3881 if (!dev_priv->mm.phys_objs[id - 1]) {
3882 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003883 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003884 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003885 DRM_ERROR("failed to init phys object %d size: %zu\n",
3886 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003887 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003888 }
3889 }
3890
3891 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00003892 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
3893 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003894
Chris Wilson05394f32010-11-08 19:18:58 +00003895 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003896
3897 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01003898 struct page *page;
3899 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003900
Hugh Dickins5949eac2011-06-27 16:18:18 -07003901 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003902 if (IS_ERR(page))
3903 return PTR_ERR(page);
3904
Chris Wilsonff75b9b2010-10-30 22:52:31 +01003905 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00003906 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003907 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07003908 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003909
3910 mark_page_accessed(page);
3911 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003912 }
3913
3914 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003915}
3916
3917static int
Chris Wilson05394f32010-11-08 19:18:58 +00003918i915_gem_phys_pwrite(struct drm_device *dev,
3919 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10003920 struct drm_i915_gem_pwrite *args,
3921 struct drm_file *file_priv)
3922{
Chris Wilson05394f32010-11-08 19:18:58 +00003923 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003924 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003925
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003926 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
3927 unsigned long unwritten;
3928
3929 /* The physical object once assigned is fixed for the lifetime
3930 * of the obj, so we can safely drop the lock and continue
3931 * to access vaddr.
3932 */
3933 mutex_unlock(&dev->struct_mutex);
3934 unwritten = copy_from_user(vaddr, user_data, args->size);
3935 mutex_lock(&dev->struct_mutex);
3936 if (unwritten)
3937 return -EFAULT;
3938 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003939
Daniel Vetter40ce6572010-11-05 18:12:18 +01003940 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10003941 return 0;
3942}
Eric Anholtb9624422009-06-03 07:27:35 +00003943
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003944void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00003945{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003946 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003947
3948 /* Clean up our request list when the client is going away, so that
3949 * later retire_requests won't dereference our soon-to-be-gone
3950 * file_priv.
3951 */
Chris Wilson1c255952010-09-26 11:03:27 +01003952 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003953 while (!list_empty(&file_priv->mm.request_list)) {
3954 struct drm_i915_gem_request *request;
3955
3956 request = list_first_entry(&file_priv->mm.request_list,
3957 struct drm_i915_gem_request,
3958 client_list);
3959 list_del(&request->client_list);
3960 request->file_priv = NULL;
3961 }
Chris Wilson1c255952010-09-26 11:03:27 +01003962 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00003963}
Chris Wilson31169712009-09-14 16:50:28 +01003964
Chris Wilson31169712009-09-14 16:50:28 +01003965static int
Chris Wilson1637ef42010-04-20 17:10:35 +01003966i915_gpu_is_active(struct drm_device *dev)
3967{
3968 drm_i915_private_t *dev_priv = dev->dev_private;
3969 int lists_empty;
3970
Chris Wilson1637ef42010-04-20 17:10:35 +01003971 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01003972 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01003973
3974 return !lists_empty;
3975}
3976
3977static int
Ying Han1495f232011-05-24 17:12:27 -07003978i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01003979{
Chris Wilson17250b72010-10-28 12:51:39 +01003980 struct drm_i915_private *dev_priv =
3981 container_of(shrinker,
3982 struct drm_i915_private,
3983 mm.inactive_shrinker);
3984 struct drm_device *dev = dev_priv->dev;
3985 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07003986 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01003987 int cnt;
3988
3989 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01003990 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01003991
3992 /* "fast-path" to count number of available objects */
3993 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01003994 cnt = 0;
3995 list_for_each_entry(obj,
3996 &dev_priv->mm.inactive_list,
3997 mm_list)
3998 cnt++;
3999 mutex_unlock(&dev->struct_mutex);
4000 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004001 }
4002
Chris Wilson1637ef42010-04-20 17:10:35 +01004003rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004004 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004005 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004006
Chris Wilson17250b72010-10-28 12:51:39 +01004007 list_for_each_entry_safe(obj, next,
4008 &dev_priv->mm.inactive_list,
4009 mm_list) {
4010 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004011 if (i915_gem_object_unbind(obj) == 0 &&
4012 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004013 break;
Chris Wilson31169712009-09-14 16:50:28 +01004014 }
Chris Wilson31169712009-09-14 16:50:28 +01004015 }
4016
4017 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004018 cnt = 0;
4019 list_for_each_entry_safe(obj, next,
4020 &dev_priv->mm.inactive_list,
4021 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004022 if (nr_to_scan &&
4023 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004024 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004025 else
Chris Wilson17250b72010-10-28 12:51:39 +01004026 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004027 }
4028
Chris Wilson17250b72010-10-28 12:51:39 +01004029 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004030 /*
4031 * We are desperate for pages, so as a last resort, wait
4032 * for the GPU to finish and discard whatever we can.
4033 * This has a dramatic impact to reduce the number of
4034 * OOM-killer events whilst running the GPU aggressively.
4035 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004036 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004037 goto rescan;
4038 }
Chris Wilson17250b72010-10-28 12:51:39 +01004039 mutex_unlock(&dev->struct_mutex);
4040 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004041}