blob: fc9b98794b2591a983e6c2e313ed09d5503164d8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
74 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080075 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080076};
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnes2377b742010-07-07 14:06:43 -070078/* FDI */
79#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
80
Daniel Vetterd2acd212012-10-20 20:57:43 +020081int
82intel_pch_rawclk(struct drm_device *dev)
83{
84 struct drm_i915_private *dev_priv = dev->dev_private;
85
86 WARN_ON(!HAS_PCH_SPLIT(dev));
87
88 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
89}
90
Ma Lingd4906092009-03-18 20:13:27 +080091static bool
92intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080093 int target, int refclk, intel_clock_t *match_clock,
94 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080099
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100static bool
101intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800102 int target, int refclk, intel_clock_t *match_clock,
103 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800104static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500105intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700108
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700109static bool
110intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
111 int target, int refclk, intel_clock_t *match_clock,
112 intel_clock_t *best_clock);
113
Chris Wilson021357a2010-09-07 20:54:59 +0100114static inline u32 /* units of 100MHz */
115intel_fdi_link_freq(struct drm_device *dev)
116{
Chris Wilson8b99e682010-10-13 09:59:17 +0100117 if (IS_GEN5(dev)) {
118 struct drm_i915_private *dev_priv = dev->dev_private;
119 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
120 } else
121 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100122}
123
Keith Packarde4b36692009-06-05 19:22:17 -0700124static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 .dot = { .min = 25000, .max = 350000 },
126 .vco = { .min = 930000, .max = 1400000 },
127 .n = { .min = 3, .max = 16 },
128 .m = { .min = 96, .max = 140 },
129 .m1 = { .min = 18, .max = 26 },
130 .m2 = { .min = 6, .max = 16 },
131 .p = { .min = 4, .max = 128 },
132 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700133 .p2 = { .dot_limit = 165000,
134 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800135 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700136};
137
138static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400139 .dot = { .min = 25000, .max = 350000 },
140 .vco = { .min = 930000, .max = 1400000 },
141 .n = { .min = 3, .max = 16 },
142 .m = { .min = 96, .max = 140 },
143 .m1 = { .min = 18, .max = 26 },
144 .m2 = { .min = 6, .max = 16 },
145 .p = { .min = 4, .max = 128 },
146 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700147 .p2 = { .dot_limit = 165000,
148 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800149 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
Eric Anholt273e27c2011-03-30 13:01:10 -0700151
Keith Packarde4b36692009-06-05 19:22:17 -0700152static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .dot = { .min = 20000, .max = 400000 },
154 .vco = { .min = 1400000, .max = 2800000 },
155 .n = { .min = 1, .max = 6 },
156 .m = { .min = 70, .max = 120 },
157 .m1 = { .min = 10, .max = 22 },
158 .m2 = { .min = 5, .max = 9 },
159 .p = { .min = 5, .max = 80 },
160 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .p2 = { .dot_limit = 200000,
162 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800163 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700164};
165
166static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 .dot = { .min = 20000, .max = 400000 },
168 .vco = { .min = 1400000, .max = 2800000 },
169 .n = { .min = 1, .max = 6 },
170 .m = { .min = 70, .max = 120 },
171 .m1 = { .min = 10, .max = 22 },
172 .m2 = { .min = 5, .max = 9 },
173 .p = { .min = 7, .max = 98 },
174 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700175 .p2 = { .dot_limit = 112000,
176 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
Eric Anholt273e27c2011-03-30 13:01:10 -0700180
Keith Packarde4b36692009-06-05 19:22:17 -0700181static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 25000, .max = 270000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 17, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 10, .max = 30 },
189 .p1 = { .min = 1, .max = 3},
190 .p2 = { .dot_limit = 270000,
191 .p2_slow = 10,
192 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Ma Lingd4906092009-03-18 20:13:27 +0800194 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 22000, .max = 400000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 16, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8},
206 .p2 = { .dot_limit = 165000,
207 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800208 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 20000, .max = 115000 },
213 .vco = { .min = 1750000, .max = 3500000 },
214 .n = { .min = 1, .max = 3 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 28, .max = 112 },
219 .p1 = { .min = 2, .max = 8 },
220 .p2 = { .dot_limit = 0,
221 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800222 },
Ma Lingd4906092009-03-18 20:13:27 +0800223 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 80000, .max = 224000 },
228 .vco = { .min = 1750000, .max = 3500000 },
229 .n = { .min = 1, .max = 3 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 17, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 14, .max = 42 },
234 .p1 = { .min = 2, .max = 6 },
235 .p2 = { .dot_limit = 0,
236 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Ma Lingd4906092009-03-18 20:13:27 +0800238 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400242 .dot = { .min = 161670, .max = 227000 },
243 .vco = { .min = 1750000, .max = 3500000},
244 .n = { .min = 1, .max = 2 },
245 .m = { .min = 97, .max = 108 },
246 .m1 = { .min = 0x10, .max = 0x12 },
247 .m2 = { .min = 0x05, .max = 0x06 },
248 .p = { .min = 10, .max = 20 },
249 .p1 = { .min = 1, .max = 2},
250 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000},
257 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .n = { .min = 3, .max = 6 },
260 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .m1 = { .min = 0, .max = 0 },
263 .m2 = { .min = 0, .max = 254 },
264 .p = { .min = 5, .max = 80 },
265 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .p2 = { .dot_limit = 200000,
267 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800268 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000 },
273 .vco = { .min = 1700000, .max = 3500000 },
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 7, .max = 112 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 112000,
281 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800282 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* Ironlake / Sandybridge
286 *
287 * We calculate clock using (register_value + 2) for N/M1/M2, so here
288 * the range value for them is (actual_value - 2).
289 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800290static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .dot = { .min = 25000, .max = 350000 },
292 .vco = { .min = 1760000, .max = 3510000 },
293 .n = { .min = 1, .max = 5 },
294 .m = { .min = 79, .max = 127 },
295 .m1 = { .min = 12, .max = 22 },
296 .m2 = { .min = 5, .max = 9 },
297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
299 .p2 = { .dot_limit = 225000,
300 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800301 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700302};
303
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 3 },
308 .m = { .min = 79, .max = 118 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 28, .max = 112 },
312 .p1 = { .min = 2, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315 .find_pll = intel_g4x_find_best_PLL,
316};
317
318static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 25000, .max = 350000 },
320 .vco = { .min = 1760000, .max = 3510000 },
321 .n = { .min = 1, .max = 3 },
322 .m = { .min = 79, .max = 127 },
323 .m1 = { .min = 12, .max = 22 },
324 .m2 = { .min = 5, .max = 9 },
325 .p = { .min = 14, .max = 56 },
326 .p1 = { .min = 2, .max = 8 },
327 .p2 = { .dot_limit = 225000,
328 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800329 .find_pll = intel_g4x_find_best_PLL,
330};
331
Eric Anholt273e27c2011-03-30 13:01:10 -0700332/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800333static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .dot = { .min = 25000, .max = 350000 },
335 .vco = { .min = 1760000, .max = 3510000 },
336 .n = { .min = 1, .max = 2 },
337 .m = { .min = 79, .max = 126 },
338 .m1 = { .min = 12, .max = 22 },
339 .m2 = { .min = 5, .max = 9 },
340 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .p2 = { .dot_limit = 225000,
343 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344 .find_pll = intel_g4x_find_best_PLL,
345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358 .find_pll = intel_g4x_find_best_PLL,
359};
360
361static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .dot = { .min = 25000, .max = 350000 },
363 .vco = { .min = 1760000, .max = 3510000},
364 .n = { .min = 1, .max = 2 },
365 .m = { .min = 81, .max = 90 },
366 .m1 = { .min = 12, .max = 22 },
367 .m2 = { .min = 5, .max = 9 },
368 .p = { .min = 10, .max = 20 },
369 .p1 = { .min = 1, .max = 2},
370 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800373};
374
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375static const intel_limit_t intel_limits_vlv_dac = {
376 .dot = { .min = 25000, .max = 270000 },
377 .vco = { .min = 4000000, .max = 6000000 },
378 .n = { .min = 1, .max = 7 },
379 .m = { .min = 22, .max = 450 }, /* guess */
380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
382 .p = { .min = 10, .max = 30 },
383 .p1 = { .min = 2, .max = 3 },
384 .p2 = { .dot_limit = 270000,
385 .p2_slow = 2, .p2_fast = 20 },
386 .find_pll = intel_vlv_find_best_pll,
387};
388
389static const intel_limit_t intel_limits_vlv_hdmi = {
390 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530391 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700392 .n = { .min = 1, .max = 7 },
393 .m = { .min = 60, .max = 300 }, /* guess */
394 .m1 = { .min = 2, .max = 3 },
395 .m2 = { .min = 11, .max = 156 },
396 .p = { .min = 10, .max = 30 },
397 .p1 = { .min = 2, .max = 3 },
398 .p2 = { .dot_limit = 270000,
399 .p2_slow = 2, .p2_fast = 20 },
400 .find_pll = intel_vlv_find_best_pll,
401};
402
403static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530404 .dot = { .min = 25000, .max = 270000 },
405 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700406 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530407 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .m1 = { .min = 2, .max = 3 },
409 .m2 = { .min = 11, .max = 156 },
410 .p = { .min = 10, .max = 30 },
411 .p1 = { .min = 2, .max = 3 },
412 .p2 = { .dot_limit = 270000,
413 .p2_slow = 2, .p2_fast = 20 },
414 .find_pll = intel_vlv_find_best_pll,
415};
416
Jesse Barnes57f350b2012-03-28 13:39:25 -0700417u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
418{
Daniel Vetter09153002012-12-12 14:06:44 +0100419 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700420
Jesse Barnes57f350b2012-03-28 13:39:25 -0700421 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
422 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100423 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700424 }
425
426 I915_WRITE(DPIO_REG, reg);
427 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
428 DPIO_BYTE);
429 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
430 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100431 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700432 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700433
Daniel Vetter09153002012-12-12 14:06:44 +0100434 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700435}
436
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700437static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
438 u32 val)
439{
Daniel Vetter09153002012-12-12 14:06:44 +0100440 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700441
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700442 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
443 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100444 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700445 }
446
447 I915_WRITE(DPIO_DATA, val);
448 I915_WRITE(DPIO_REG, reg);
449 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
450 DPIO_BYTE);
451 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
452 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700453}
454
Jesse Barnes57f350b2012-03-28 13:39:25 -0700455static void vlv_init_dpio(struct drm_device *dev)
456{
457 struct drm_i915_private *dev_priv = dev->dev_private;
458
459 /* Reset the DPIO config */
460 I915_WRITE(DPIO_CTL, 0);
461 POSTING_READ(DPIO_CTL);
462 I915_WRITE(DPIO_CTL, 1);
463 POSTING_READ(DPIO_CTL);
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
467 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800468{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800470 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800471
472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100473 if (intel_is_dual_link_lvds(dev)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000475 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800476 limit = &intel_limits_ironlake_dual_lvds_100m;
477 else
478 limit = &intel_limits_ironlake_dual_lvds;
479 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000480 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800481 limit = &intel_limits_ironlake_single_lvds_100m;
482 else
483 limit = &intel_limits_ironlake_single_lvds;
484 }
485 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200486 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800487 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800488 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800489 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800490
491 return limit;
492}
493
Ma Ling044c7c42009-03-18 20:13:23 +0800494static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
495{
496 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800497 const intel_limit_t *limit;
498
499 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100500 if (intel_is_dual_link_lvds(dev))
Ma Ling044c7c42009-03-18 20:13:23 +0800501 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800503 else
504 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
507 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700508 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800509 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400511 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Chris Wilson1b894b52010-12-14 20:04:54 +0000519static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800520{
521 struct drm_device *dev = crtc->dev;
522 const intel_limit_t *limit;
523
Eric Anholtbad720f2009-10-22 16:11:14 -0700524 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000525 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800526 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800527 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500528 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800529 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500530 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800531 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700533 } else if (IS_VALLEYVIEW(dev)) {
534 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
535 limit = &intel_limits_vlv_dac;
536 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
537 limit = &intel_limits_vlv_hdmi;
538 else
539 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
546 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 else
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800550 }
551 return limit;
552}
553
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500554/* m1 is reserved as 0 in Pineview, n is a ring counter */
555static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800556{
Shaohua Li21778322009-02-23 15:19:16 +0800557 clock->m = clock->m2 + 2;
558 clock->p = clock->p1 * clock->p2;
559 clock->vco = refclk * clock->m / clock->n;
560 clock->dot = clock->vco / clock->p;
561}
562
563static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
564{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500565 if (IS_PINEVIEW(dev)) {
566 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800567 return;
568 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
570 clock->p = clock->p1 * clock->p2;
571 clock->vco = refclk * clock->m / (clock->n + 2);
572 clock->dot = clock->vco / clock->p;
573}
574
Jesse Barnes79e53942008-11-07 14:24:08 -0800575/**
576 * Returns whether any output on the specified pipe is of the specified type
577 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100578bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100580 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100581 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800582
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200583 for_each_encoder_on_crtc(dev, crtc, encoder)
584 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100585 return true;
586
587 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588}
589
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800590#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800591/**
592 * Returns whether the given set of divisors are valid for a given refclk with
593 * the given connectors.
594 */
595
Chris Wilson1b894b52010-12-14 20:04:54 +0000596static bool intel_PLL_is_valid(struct drm_device *dev,
597 const intel_limit_t *limit,
598 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800599{
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400601 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400603 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400605 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400607 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500608 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
617 * connector, etc., rather than just a single range.
618 */
619 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 return true;
623}
624
Ma Lingd4906092009-03-18 20:13:27 +0800625static bool
626intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800627 int target, int refclk, intel_clock_t *match_clock,
628 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630{
631 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 int err = target;
634
Daniel Vettera210b022012-11-26 17:22:08 +0100635 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100637 * For LVDS just rely on its current settings for dual-channel.
638 * We haven't figured out how to reliably set up different
639 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100641 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 clock.p2 = limit->p2.p2_fast;
643 else
644 clock.p2 = limit->p2.p2_slow;
645 } else {
646 if (target < limit->p2.dot_limit)
647 clock.p2 = limit->p2.p2_slow;
648 else
649 clock.p2 = limit->p2.p2_fast;
650 }
651
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500658 /* m1 is always 0 in Pineview */
659 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800660 break;
661 for (clock.n = limit->n.min;
662 clock.n <= limit->n.max; clock.n++) {
663 for (clock.p1 = limit->p1.min;
664 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 int this_err;
666
Shaohua Li21778322009-02-23 15:19:16 +0800667 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000668 if (!intel_PLL_is_valid(dev, limit,
669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ma Lingd4906092009-03-18 20:13:27 +0800688static bool
689intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800690 int target, int refclk, intel_clock_t *match_clock,
691 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800692{
693 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800694 intel_clock_t clock;
695 int max_n;
696 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400697 /* approximately equals target * 0.00585 */
698 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800699 found = false;
700
701 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800702 int lvds_reg;
703
Eric Anholtc619eed2010-01-28 16:45:52 -0800704 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800705 lvds_reg = PCH_LVDS;
706 else
707 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Shaohua Li21778322009-02-23 15:19:16 +0800732 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800736 if (match_clock &&
737 clock.p != match_clock->p)
738 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000739
740 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800741 if (this_err < err_most) {
742 *best_clock = clock;
743 err_most = this_err;
744 max_n = clock.n;
745 found = true;
746 }
747 }
748 }
749 }
750 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751 return found;
752}
Ma Lingd4906092009-03-18 20:13:27 +0800753
Zhenyu Wang2c072452009-06-05 15:38:42 +0800754static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500755intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800756 int target, int refclk, intel_clock_t *match_clock,
757 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800758{
759 struct drm_device *dev = crtc->dev;
760 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800761
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800762 if (target < 200000) {
763 clock.n = 1;
764 clock.p1 = 2;
765 clock.p2 = 10;
766 clock.m1 = 12;
767 clock.m2 = 9;
768 } else {
769 clock.n = 2;
770 clock.p1 = 1;
771 clock.p2 = 10;
772 clock.m1 = 14;
773 clock.m2 = 8;
774 }
775 intel_clock(dev, refclk, &clock);
776 memcpy(best_clock, &clock, sizeof(intel_clock_t));
777 return true;
778}
779
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780/* DisplayPort has only two frequencies, 162MHz and 270MHz */
781static bool
782intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800783 int target, int refclk, intel_clock_t *match_clock,
784 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785{
Chris Wilson5eddb702010-09-11 13:48:45 +0100786 intel_clock_t clock;
787 if (target < 200000) {
788 clock.p1 = 2;
789 clock.p2 = 10;
790 clock.n = 2;
791 clock.m1 = 23;
792 clock.m2 = 8;
793 } else {
794 clock.p1 = 1;
795 clock.p2 = 10;
796 clock.n = 1;
797 clock.m1 = 14;
798 clock.m2 = 2;
799 }
800 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
801 clock.p = (clock.p1 * clock.p2);
802 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
803 clock.vco = 0;
804 memcpy(best_clock, &clock, sizeof(intel_clock_t));
805 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700807static bool
808intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
809 int target, int refclk, intel_clock_t *match_clock,
810 intel_clock_t *best_clock)
811{
812 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
813 u32 m, n, fastclk;
814 u32 updrate, minupdate, fracbits, p;
815 unsigned long bestppm, ppm, absppm;
816 int dotclk, flag;
817
Alan Coxaf447bd2012-07-25 13:49:18 +0100818 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700819 dotclk = target * 1000;
820 bestppm = 1000000;
821 ppm = absppm = 0;
822 fastclk = dotclk / (2*100);
823 updrate = 0;
824 minupdate = 19200;
825 fracbits = 1;
826 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
827 bestm1 = bestm2 = bestp1 = bestp2 = 0;
828
829 /* based on hardware requirement, prefer smaller n to precision */
830 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
831 updrate = refclk / n;
832 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
833 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
834 if (p2 > 10)
835 p2 = p2 - 1;
836 p = p1 * p2;
837 /* based on hardware requirement, prefer bigger m1,m2 values */
838 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
839 m2 = (((2*(fastclk * p * n / m1 )) +
840 refclk) / (2*refclk));
841 m = m1 * m2;
842 vco = updrate * m;
843 if (vco >= limit->vco.min && vco < limit->vco.max) {
844 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
845 absppm = (ppm > 0) ? ppm : (-ppm);
846 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
847 bestppm = 0;
848 flag = 1;
849 }
850 if (absppm < bestppm - 10) {
851 bestppm = absppm;
852 flag = 1;
853 }
854 if (flag) {
855 bestn = n;
856 bestm1 = m1;
857 bestm2 = m2;
858 bestp1 = p1;
859 bestp2 = p2;
860 flag = 0;
861 }
862 }
863 }
864 }
865 }
866 }
867 best_clock->n = bestn;
868 best_clock->m1 = bestm1;
869 best_clock->m2 = bestm2;
870 best_clock->p1 = bestp1;
871 best_clock->p2 = bestp2;
872
873 return true;
874}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700875
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200876enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
877 enum pipe pipe)
878{
879 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
881
882 return intel_crtc->cpu_transcoder;
883}
884
Paulo Zanonia928d532012-05-04 17:18:15 -0300885static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
886{
887 struct drm_i915_private *dev_priv = dev->dev_private;
888 u32 frame, frame_reg = PIPEFRAME(pipe);
889
890 frame = I915_READ(frame_reg);
891
892 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700896/**
897 * intel_wait_for_vblank - wait for vblank on a given pipe
898 * @dev: drm device
899 * @pipe: pipe to wait for
900 *
901 * Wait for vblank to occur on a given pipe. Needed for various bits of
902 * mode setting code.
903 */
904void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800905{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700906 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800907 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700908
Paulo Zanonia928d532012-05-04 17:18:15 -0300909 if (INTEL_INFO(dev)->gen >= 5) {
910 ironlake_wait_for_vblank(dev, pipe);
911 return;
912 }
913
Chris Wilson300387c2010-09-05 20:25:43 +0100914 /* Clear existing vblank status. Note this will clear any other
915 * sticky status fields as well.
916 *
917 * This races with i915_driver_irq_handler() with the result
918 * that either function could miss a vblank event. Here it is not
919 * fatal, as we will either wait upon the next vblank interrupt or
920 * timeout. Generally speaking intel_wait_for_vblank() is only
921 * called during modeset at which time the GPU should be idle and
922 * should *not* be performing page flips and thus not waiting on
923 * vblanks...
924 * Currently, the result of us stealing a vblank from the irq
925 * handler is that a single frame will be skipped during swapbuffers.
926 */
927 I915_WRITE(pipestat_reg,
928 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
929
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700930 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100931 if (wait_for(I915_READ(pipestat_reg) &
932 PIPE_VBLANK_INTERRUPT_STATUS,
933 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934 DRM_DEBUG_KMS("vblank wait timed out\n");
935}
936
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937/*
938 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700939 * @dev: drm device
940 * @pipe: pipe to wait for
941 *
942 * After disabling a pipe, we can't wait for vblank in the usual way,
943 * spinning on the vblank interrupt status bit, since we won't actually
944 * see an interrupt when the pipe is disabled.
945 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 * On Gen4 and above:
947 * wait for the pipe register state bit to turn off
948 *
949 * Otherwise:
950 * wait for the display line value to settle (it usually
951 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100952 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100954void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700955{
956 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200957 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
958 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200961 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700962
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100964 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
965 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200966 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700967 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300968 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100969 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700970 unsigned long timeout = jiffies + msecs_to_jiffies(100);
971
Paulo Zanoni837ba002012-05-04 17:18:14 -0300972 if (IS_GEN2(dev))
973 line_mask = DSL_LINEMASK_GEN2;
974 else
975 line_mask = DSL_LINEMASK_GEN3;
976
Keith Packardab7ad7f2010-10-03 00:33:06 -0700977 /* Wait for the display line to settle */
978 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300979 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300981 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982 time_after(timeout, jiffies));
983 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200984 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700985 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800986}
987
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000988/*
989 * ibx_digital_port_connected - is the specified port connected?
990 * @dev_priv: i915 private structure
991 * @port: the port to test
992 *
993 * Returns true if @port is connected, false otherwise.
994 */
995bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
996 struct intel_digital_port *port)
997{
998 u32 bit;
999
Damien Lespiauc36346e2012-12-13 16:09:03 +00001000 if (HAS_PCH_IBX(dev_priv->dev)) {
1001 switch(port->port) {
1002 case PORT_B:
1003 bit = SDE_PORTB_HOTPLUG;
1004 break;
1005 case PORT_C:
1006 bit = SDE_PORTC_HOTPLUG;
1007 break;
1008 case PORT_D:
1009 bit = SDE_PORTD_HOTPLUG;
1010 break;
1011 default:
1012 return true;
1013 }
1014 } else {
1015 switch(port->port) {
1016 case PORT_B:
1017 bit = SDE_PORTB_HOTPLUG_CPT;
1018 break;
1019 case PORT_C:
1020 bit = SDE_PORTC_HOTPLUG_CPT;
1021 break;
1022 case PORT_D:
1023 bit = SDE_PORTD_HOTPLUG_CPT;
1024 break;
1025 default:
1026 return true;
1027 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001028 }
1029
1030 return I915_READ(SDEISR) & bit;
1031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033static const char *state_string(bool enabled)
1034{
1035 return enabled ? "on" : "off";
1036}
1037
1038/* Only for pre-ILK configs */
1039static void assert_pll(struct drm_i915_private *dev_priv,
1040 enum pipe pipe, bool state)
1041{
1042 int reg;
1043 u32 val;
1044 bool cur_state;
1045
1046 reg = DPLL(pipe);
1047 val = I915_READ(reg);
1048 cur_state = !!(val & DPLL_VCO_ENABLE);
1049 WARN(cur_state != state,
1050 "PLL state assertion failure (expected %s, current %s)\n",
1051 state_string(state), state_string(cur_state));
1052}
1053#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1054#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1055
Jesse Barnes040484a2011-01-03 12:14:26 -08001056/* For ILK+ */
1057static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001058 struct intel_pch_pll *pll,
1059 struct intel_crtc *crtc,
1060 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001061{
Jesse Barnes040484a2011-01-03 12:14:26 -08001062 u32 val;
1063 bool cur_state;
1064
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001065 if (HAS_PCH_LPT(dev_priv->dev)) {
1066 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1067 return;
1068 }
1069
Chris Wilson92b27b02012-05-20 18:10:50 +01001070 if (WARN (!pll,
1071 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001073
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 val = I915_READ(pll->pll_reg);
1075 cur_state = !!(val & DPLL_VCO_ENABLE);
1076 WARN(cur_state != state,
1077 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1078 pll->pll_reg, state_string(state), state_string(cur_state), val);
1079
1080 /* Make sure the selected PLL is correctly attached to the transcoder */
1081 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001082 u32 pch_dpll;
1083
1084 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001085 cur_state = pll->pll_reg == _PCH_DPLL_B;
1086 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1087 "PLL[%d] not attached to this transcoder %d: %08x\n",
1088 cur_state, crtc->pipe, pch_dpll)) {
1089 cur_state = !!(val >> (4*crtc->pipe + 3));
1090 WARN(cur_state != state,
1091 "PLL[%d] not %s on this transcoder %d: %08x\n",
1092 pll->pll_reg == _PCH_DPLL_B,
1093 state_string(state),
1094 crtc->pipe,
1095 val);
1096 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098}
Chris Wilson92b27b02012-05-20 18:10:50 +01001099#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1100#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001108 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1109 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001110
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001111 if (HAS_DDI(dev_priv->dev)) {
1112 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001113 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001114 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001115 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001116 } else {
1117 reg = FDI_TX_CTL(pipe);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & FDI_TX_ENABLE);
1120 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 WARN(cur_state != state,
1122 "FDI TX state assertion failure (expected %s, current %s)\n",
1123 state_string(state), state_string(cur_state));
1124}
1125#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1126#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1127
1128static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1129 enum pipe pipe, bool state)
1130{
1131 int reg;
1132 u32 val;
1133 bool cur_state;
1134
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 WARN(cur_state != state,
1139 "FDI RX state assertion failure (expected %s, current %s)\n",
1140 state_string(state), state_string(cur_state));
1141}
1142#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1143#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1144
1145static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg;
1149 u32 val;
1150
1151 /* ILK FDI PLL is always enabled */
1152 if (dev_priv->info->gen == 5)
1153 return;
1154
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001155 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001156 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001157 return;
1158
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 reg = FDI_TX_CTL(pipe);
1160 val = I915_READ(reg);
1161 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1162}
1163
1164static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1165 enum pipe pipe)
1166{
1167 int reg;
1168 u32 val;
1169
1170 reg = FDI_RX_CTL(pipe);
1171 val = I915_READ(reg);
1172 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1173}
1174
Jesse Barnesea0760c2011-01-04 15:09:32 -08001175static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1176 enum pipe pipe)
1177{
1178 int pp_reg, lvds_reg;
1179 u32 val;
1180 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001181 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182
1183 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1184 pp_reg = PCH_PP_CONTROL;
1185 lvds_reg = PCH_LVDS;
1186 } else {
1187 pp_reg = PP_CONTROL;
1188 lvds_reg = LVDS;
1189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
1193 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1194 locked = false;
1195
1196 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1197 panel_pipe = PIPE_B;
1198
1199 WARN(panel_pipe == pipe && locked,
1200 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001201 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001202}
1203
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001204void assert_pipe(struct drm_i915_private *dev_priv,
1205 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001206{
1207 int reg;
1208 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001209 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001210 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1211 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001212
Daniel Vetter8e636782012-01-22 01:36:48 +01001213 /* if we need the pipe A quirk it must be always on */
1214 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1215 state = true;
1216
Paulo Zanoni69310162013-01-29 16:35:19 -02001217 if (IS_HASWELL(dev_priv->dev) && cpu_transcoder != TRANSCODER_EDP &&
1218 !(I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_ENABLE)) {
1219 cur_state = false;
1220 } else {
1221 reg = PIPECONF(cpu_transcoder);
1222 val = I915_READ(reg);
1223 cur_state = !!(val & PIPECONF_ENABLE);
1224 }
1225
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001226 WARN(cur_state != state,
1227 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229}
1230
Chris Wilson931872f2012-01-16 23:01:13 +00001231static void assert_plane(struct drm_i915_private *dev_priv,
1232 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233{
1234 int reg;
1235 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001236 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237
1238 reg = DSPCNTR(plane);
1239 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001240 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1241 WARN(cur_state != state,
1242 "plane %c assertion failure (expected %s, current %s)\n",
1243 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244}
1245
Chris Wilson931872f2012-01-16 23:01:13 +00001246#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1247#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1248
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1250 enum pipe pipe)
1251{
1252 int reg, i;
1253 u32 val;
1254 int cur_pipe;
1255
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001257 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1258 reg = DSPCNTR(pipe);
1259 val = I915_READ(reg);
1260 WARN((val & DISPLAY_PLANE_ENABLE),
1261 "plane %c assertion failure, should be disabled but not\n",
1262 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001263 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001264 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001265
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 /* Need to check both planes against the pipe */
1267 for (i = 0; i < 2; i++) {
1268 reg = DSPCNTR(i);
1269 val = I915_READ(reg);
1270 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1271 DISPPLANE_SEL_PIPE_SHIFT;
1272 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275 }
1276}
1277
Jesse Barnes92f25842011-01-04 15:09:34 -08001278static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1279{
1280 u32 val;
1281 bool enabled;
1282
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001283 if (HAS_PCH_LPT(dev_priv->dev)) {
1284 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1285 return;
1286 }
1287
Jesse Barnes92f25842011-01-04 15:09:34 -08001288 val = I915_READ(PCH_DREF_CONTROL);
1289 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1290 DREF_SUPERSPREAD_SOURCE_MASK));
1291 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1292}
1293
1294static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
1297 int reg;
1298 u32 val;
1299 bool enabled;
1300
1301 reg = TRANSCONF(pipe);
1302 val = I915_READ(reg);
1303 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001304 WARN(enabled,
1305 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1306 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001307}
1308
Keith Packard4e634382011-08-06 10:39:45 -07001309static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001311{
1312 if ((val & DP_PORT_EN) == 0)
1313 return false;
1314
1315 if (HAS_PCH_CPT(dev_priv->dev)) {
1316 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1317 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1318 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1319 return false;
1320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
1330 if ((val & PORT_ENABLE) == 0)
1331 return false;
1332
1333 if (HAS_PCH_CPT(dev_priv->dev)) {
1334 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1335 return false;
1336 } else {
1337 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1338 return false;
1339 }
1340 return true;
1341}
1342
1343static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1344 enum pipe pipe, u32 val)
1345{
1346 if ((val & LVDS_PORT_EN) == 0)
1347 return false;
1348
1349 if (HAS_PCH_CPT(dev_priv->dev)) {
1350 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1351 return false;
1352 } else {
1353 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1354 return false;
1355 }
1356 return true;
1357}
1358
1359static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe, u32 val)
1361{
1362 if ((val & ADPA_DAC_ENABLE) == 0)
1363 return false;
1364 if (HAS_PCH_CPT(dev_priv->dev)) {
1365 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1366 return false;
1367 } else {
1368 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1369 return false;
1370 }
1371 return true;
1372}
1373
Jesse Barnes291906f2011-02-02 12:28:03 -08001374static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001375 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001376{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001377 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001378 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001379 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001380 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001381
Daniel Vetter75c5da22012-09-10 21:58:29 +02001382 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1383 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001384 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001385}
1386
1387static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, int reg)
1389{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001390 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001391 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001392 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001394
Daniel Vetter75c5da22012-09-10 21:58:29 +02001395 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1396 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001397 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001398}
1399
1400static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe)
1402{
1403 int reg;
1404 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001405
Keith Packardf0575e92011-07-25 22:12:43 -07001406 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1407 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1408 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001409
1410 reg = PCH_ADPA;
1411 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001412 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001413 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001414 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001415
1416 reg = PCH_LVDS;
1417 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001418 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001419 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001420 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001421
1422 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1423 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1425}
1426
Jesse Barnesb24e7172011-01-04 15:09:30 -08001427/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001428 * intel_enable_pll - enable a PLL
1429 * @dev_priv: i915 private structure
1430 * @pipe: pipe PLL to enable
1431 *
1432 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1433 * make sure the PLL reg is writable first though, since the panel write
1434 * protect mechanism may be enabled.
1435 *
1436 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001437 *
1438 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001439 */
1440static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1441{
1442 int reg;
1443 u32 val;
1444
1445 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001446 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
1449 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1450 assert_panel_unlocked(dev_priv, pipe);
1451
1452 reg = DPLL(pipe);
1453 val = I915_READ(reg);
1454 val |= DPLL_VCO_ENABLE;
1455
1456 /* We do this three times for luck */
1457 I915_WRITE(reg, val);
1458 POSTING_READ(reg);
1459 udelay(150); /* wait for warmup */
1460 I915_WRITE(reg, val);
1461 POSTING_READ(reg);
1462 udelay(150); /* wait for warmup */
1463 I915_WRITE(reg, val);
1464 POSTING_READ(reg);
1465 udelay(150); /* wait for warmup */
1466}
1467
1468/**
1469 * intel_disable_pll - disable a PLL
1470 * @dev_priv: i915 private structure
1471 * @pipe: pipe PLL to disable
1472 *
1473 * Disable the PLL for @pipe, making sure the pipe is off first.
1474 *
1475 * Note! This is for pre-ILK only.
1476 */
1477static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1478{
1479 int reg;
1480 u32 val;
1481
1482 /* Don't disable pipe A or pipe A PLLs if needed */
1483 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1484 return;
1485
1486 /* Make sure the pipe isn't still relying on us */
1487 assert_pipe_disabled(dev_priv, pipe);
1488
1489 reg = DPLL(pipe);
1490 val = I915_READ(reg);
1491 val &= ~DPLL_VCO_ENABLE;
1492 I915_WRITE(reg, val);
1493 POSTING_READ(reg);
1494}
1495
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001496/* SBI access */
1497static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001498intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1499 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001500{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001501 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001502
Daniel Vetter09153002012-12-12 14:06:44 +01001503 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001504
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001505 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001506 100)) {
1507 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001508 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001509 }
1510
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001511 I915_WRITE(SBI_ADDR, (reg << 16));
1512 I915_WRITE(SBI_DATA, value);
1513
1514 if (destination == SBI_ICLK)
1515 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1516 else
1517 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1518 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001519
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001520 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001521 100)) {
1522 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001523 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001524 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001525}
1526
1527static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001528intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1529 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001530{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001531 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001532 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001533
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001534 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001535 100)) {
1536 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001537 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001538 }
1539
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001540 I915_WRITE(SBI_ADDR, (reg << 16));
1541
1542 if (destination == SBI_ICLK)
1543 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1544 else
1545 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1546 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001547
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001548 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001549 100)) {
1550 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001551 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001552 }
1553
Daniel Vetter09153002012-12-12 14:06:44 +01001554 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001555}
1556
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001557/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001558 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001559 * @dev_priv: i915 private structure
1560 * @pipe: pipe PLL to enable
1561 *
1562 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1563 * drives the transcoder clock.
1564 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001565static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001566{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001567 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001568 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001569 int reg;
1570 u32 val;
1571
Chris Wilson48da64a2012-05-13 20:16:12 +01001572 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001573 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001574 pll = intel_crtc->pch_pll;
1575 if (pll == NULL)
1576 return;
1577
1578 if (WARN_ON(pll->refcount == 0))
1579 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580
1581 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1582 pll->pll_reg, pll->active, pll->on,
1583 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001584
1585 /* PCH refclock must be enabled first */
1586 assert_pch_refclk_enabled(dev_priv);
1587
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001588 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001589 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001590 return;
1591 }
1592
1593 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1594
1595 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001596 val = I915_READ(reg);
1597 val |= DPLL_VCO_ENABLE;
1598 I915_WRITE(reg, val);
1599 POSTING_READ(reg);
1600 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001601
1602 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001603}
1604
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001606{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1608 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001609 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001611
Jesse Barnes92f25842011-01-04 15:09:34 -08001612 /* PCH only available on ILK+ */
1613 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 if (pll == NULL)
1615 return;
1616
Chris Wilson48da64a2012-05-13 20:16:12 +01001617 if (WARN_ON(pll->refcount == 0))
1618 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001619
1620 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1621 pll->pll_reg, pll->active, pll->on,
1622 intel_crtc->base.base.id);
1623
Chris Wilson48da64a2012-05-13 20:16:12 +01001624 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001625 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001626 return;
1627 }
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001630 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 return;
1632 }
1633
1634 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001635
1636 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001637 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001638
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001639 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001640 val = I915_READ(reg);
1641 val &= ~DPLL_VCO_ENABLE;
1642 I915_WRITE(reg, val);
1643 POSTING_READ(reg);
1644 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001645
1646 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001647}
1648
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001649static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1650 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001651{
Daniel Vetter23670b322012-11-01 09:15:30 +01001652 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001654 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001655
1656 /* PCH only available on ILK+ */
1657 BUG_ON(dev_priv->info->gen < 5);
1658
1659 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001660 assert_pch_pll_enabled(dev_priv,
1661 to_intel_crtc(crtc)->pch_pll,
1662 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001663
1664 /* FDI must be feeding us bits for PCH ports */
1665 assert_fdi_tx_enabled(dev_priv, pipe);
1666 assert_fdi_rx_enabled(dev_priv, pipe);
1667
Daniel Vetter23670b322012-11-01 09:15:30 +01001668 if (HAS_PCH_CPT(dev)) {
1669 /* Workaround: Set the timing override bit before enabling the
1670 * pch transcoder. */
1671 reg = TRANS_CHICKEN2(pipe);
1672 val = I915_READ(reg);
1673 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1674 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001675 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001676
Jesse Barnes040484a2011-01-03 12:14:26 -08001677 reg = TRANSCONF(pipe);
1678 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001679 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001680
1681 if (HAS_PCH_IBX(dev_priv->dev)) {
1682 /*
1683 * make the BPC in transcoder be consistent with
1684 * that in pipeconf reg.
1685 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001686 val &= ~PIPECONF_BPC_MASK;
1687 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001688 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001689
1690 val &= ~TRANS_INTERLACE_MASK;
1691 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001692 if (HAS_PCH_IBX(dev_priv->dev) &&
1693 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1694 val |= TRANS_LEGACY_INTERLACED_ILK;
1695 else
1696 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001697 else
1698 val |= TRANS_PROGRESSIVE;
1699
Jesse Barnes040484a2011-01-03 12:14:26 -08001700 I915_WRITE(reg, val | TRANS_ENABLE);
1701 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1702 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1703}
1704
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001705static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001706 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001707{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001708 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001709
1710 /* PCH only available on ILK+ */
1711 BUG_ON(dev_priv->info->gen < 5);
1712
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001713 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001714 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001715 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001716
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001717 /* Workaround: set timing override bit. */
1718 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001719 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001720 I915_WRITE(_TRANSA_CHICKEN2, val);
1721
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001722 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001723 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001725 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1726 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001727 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728 else
1729 val |= TRANS_PROGRESSIVE;
1730
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001731 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001732 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1733 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734}
1735
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001736static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1737 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001738{
Daniel Vetter23670b322012-11-01 09:15:30 +01001739 struct drm_device *dev = dev_priv->dev;
1740 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001741
1742 /* FDI relies on the transcoder */
1743 assert_fdi_tx_disabled(dev_priv, pipe);
1744 assert_fdi_rx_disabled(dev_priv, pipe);
1745
Jesse Barnes291906f2011-02-02 12:28:03 -08001746 /* Ports must be off as well */
1747 assert_pch_ports_disabled(dev_priv, pipe);
1748
Jesse Barnes040484a2011-01-03 12:14:26 -08001749 reg = TRANSCONF(pipe);
1750 val = I915_READ(reg);
1751 val &= ~TRANS_ENABLE;
1752 I915_WRITE(reg, val);
1753 /* wait for PCH transcoder off, transcoder state */
1754 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001755 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001756
1757 if (!HAS_PCH_IBX(dev)) {
1758 /* Workaround: Clear the timing override chicken bit again. */
1759 reg = TRANS_CHICKEN2(pipe);
1760 val = I915_READ(reg);
1761 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1762 I915_WRITE(reg, val);
1763 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001764}
1765
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001766static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001767{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001768 u32 val;
1769
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001770 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001771 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001772 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001773 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001774 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1775 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001776
1777 /* Workaround: clear timing override bit. */
1778 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001779 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001780 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001781}
1782
1783/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001784 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001785 * @dev_priv: i915 private structure
1786 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 *
1789 * Enable @pipe, making sure that various hardware specific requirements
1790 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1791 *
1792 * @pipe should be %PIPE_A or %PIPE_B.
1793 *
1794 * Will wait until the pipe is actually running (i.e. first vblank) before
1795 * returning.
1796 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001797static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1798 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001799{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001800 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1801 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001802 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 int reg;
1804 u32 val;
1805
Paulo Zanoni681e5812012-12-06 11:12:38 -02001806 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001807 pch_transcoder = TRANSCODER_A;
1808 else
1809 pch_transcoder = pipe;
1810
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811 /*
1812 * A pipe without a PLL won't actually be able to drive bits from
1813 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1814 * need the check.
1815 */
1816 if (!HAS_PCH_SPLIT(dev_priv->dev))
1817 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001818 else {
1819 if (pch_port) {
1820 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001821 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001822 assert_fdi_tx_pll_enabled(dev_priv,
1823 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001824 }
1825 /* FIXME: assert CPU port conditions for SNB+ */
1826 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001827
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001828 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001830 if (val & PIPECONF_ENABLE)
1831 return;
1832
1833 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834 intel_wait_for_vblank(dev_priv->dev, pipe);
1835}
1836
1837/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001838 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839 * @dev_priv: i915 private structure
1840 * @pipe: pipe to disable
1841 *
1842 * Disable @pipe, making sure that various hardware specific requirements
1843 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1844 *
1845 * @pipe should be %PIPE_A or %PIPE_B.
1846 *
1847 * Will wait until the pipe has shut down before returning.
1848 */
1849static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1850 enum pipe pipe)
1851{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001852 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1853 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 int reg;
1855 u32 val;
1856
1857 /*
1858 * Make sure planes won't keep trying to pump pixels to us,
1859 * or we might hang the display.
1860 */
1861 assert_planes_disabled(dev_priv, pipe);
1862
1863 /* Don't disable pipe A or pipe A PLLs if needed */
1864 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1865 return;
1866
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001867 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001868 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001869 if ((val & PIPECONF_ENABLE) == 0)
1870 return;
1871
1872 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1874}
1875
Keith Packardd74362c2011-07-28 14:47:14 -07001876/*
1877 * Plane regs are double buffered, going from enabled->disabled needs a
1878 * trigger in order to latch. The display address reg provides this.
1879 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001880void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001881 enum plane plane)
1882{
Damien Lespiau14f86142012-10-29 15:24:49 +00001883 if (dev_priv->info->gen >= 4)
1884 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1885 else
1886 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001887}
1888
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889/**
1890 * intel_enable_plane - enable a display plane on a given pipe
1891 * @dev_priv: i915 private structure
1892 * @plane: plane to enable
1893 * @pipe: pipe being fed
1894 *
1895 * Enable @plane on @pipe, making sure that @pipe is running first.
1896 */
1897static void intel_enable_plane(struct drm_i915_private *dev_priv,
1898 enum plane plane, enum pipe pipe)
1899{
1900 int reg;
1901 u32 val;
1902
1903 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1904 assert_pipe_enabled(dev_priv, pipe);
1905
1906 reg = DSPCNTR(plane);
1907 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001908 if (val & DISPLAY_PLANE_ENABLE)
1909 return;
1910
1911 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001912 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001913 intel_wait_for_vblank(dev_priv->dev, pipe);
1914}
1915
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916/**
1917 * intel_disable_plane - disable a display plane
1918 * @dev_priv: i915 private structure
1919 * @plane: plane to disable
1920 * @pipe: pipe consuming the data
1921 *
1922 * Disable @plane; should be an independent operation.
1923 */
1924static void intel_disable_plane(struct drm_i915_private *dev_priv,
1925 enum plane plane, enum pipe pipe)
1926{
1927 int reg;
1928 u32 val;
1929
1930 reg = DSPCNTR(plane);
1931 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001932 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1933 return;
1934
1935 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 intel_flush_display_plane(dev_priv, plane);
1937 intel_wait_for_vblank(dev_priv->dev, pipe);
1938}
1939
Chris Wilson127bd2a2010-07-23 23:32:05 +01001940int
Chris Wilson48b956c2010-09-14 12:50:34 +01001941intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001942 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001943 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001944{
Chris Wilsonce453d82011-02-21 14:43:56 +00001945 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001946 u32 alignment;
1947 int ret;
1948
Chris Wilson05394f32010-11-08 19:18:58 +00001949 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001951 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1952 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001953 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001954 alignment = 4 * 1024;
1955 else
1956 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001957 break;
1958 case I915_TILING_X:
1959 /* pin() will align the object as required by fence */
1960 alignment = 0;
1961 break;
1962 case I915_TILING_Y:
1963 /* FIXME: Is this true? */
1964 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1965 return -EINVAL;
1966 default:
1967 BUG();
1968 }
1969
Chris Wilsonce453d82011-02-21 14:43:56 +00001970 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001971 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001972 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001973 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001974
1975 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1976 * fence, whereas 965+ only requires a fence if using
1977 * framebuffer compression. For simplicity, we always install
1978 * a fence as the cost is not that onerous.
1979 */
Chris Wilson06d98132012-04-17 15:31:24 +01001980 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001981 if (ret)
1982 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001983
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001984 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985
Chris Wilsonce453d82011-02-21 14:43:56 +00001986 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001987 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001988
1989err_unpin:
1990 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001991err_interruptible:
1992 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001994}
1995
Chris Wilson1690e1e2011-12-14 13:57:08 +01001996void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1997{
1998 i915_gem_object_unpin_fence(obj);
1999 i915_gem_object_unpin(obj);
2000}
2001
Daniel Vetterc2c75132012-07-05 12:17:30 +02002002/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2003 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002004unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2005 unsigned int bpp,
2006 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002007{
2008 int tile_rows, tiles;
2009
2010 tile_rows = *y / 8;
2011 *y %= 8;
2012 tiles = *x / (512/bpp);
2013 *x %= 512/bpp;
2014
2015 return tile_rows * pitch * 8 + tiles * 4096;
2016}
2017
Jesse Barnes17638cd2011-06-24 12:19:23 -07002018static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2019 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002020{
2021 struct drm_device *dev = crtc->dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2024 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002025 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002026 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002027 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002028 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002029 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002030
2031 switch (plane) {
2032 case 0:
2033 case 1:
2034 break;
2035 default:
2036 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2037 return -EINVAL;
2038 }
2039
2040 intel_fb = to_intel_framebuffer(fb);
2041 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002042
Chris Wilson5eddb702010-09-11 13:48:45 +01002043 reg = DSPCNTR(plane);
2044 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002045 /* Mask out pixel format bits in case we change it */
2046 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002047 switch (fb->pixel_format) {
2048 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002049 dspcntr |= DISPPLANE_8BPP;
2050 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002051 case DRM_FORMAT_XRGB1555:
2052 case DRM_FORMAT_ARGB1555:
2053 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002054 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002055 case DRM_FORMAT_RGB565:
2056 dspcntr |= DISPPLANE_BGRX565;
2057 break;
2058 case DRM_FORMAT_XRGB8888:
2059 case DRM_FORMAT_ARGB8888:
2060 dspcntr |= DISPPLANE_BGRX888;
2061 break;
2062 case DRM_FORMAT_XBGR8888:
2063 case DRM_FORMAT_ABGR8888:
2064 dspcntr |= DISPPLANE_RGBX888;
2065 break;
2066 case DRM_FORMAT_XRGB2101010:
2067 case DRM_FORMAT_ARGB2101010:
2068 dspcntr |= DISPPLANE_BGRX101010;
2069 break;
2070 case DRM_FORMAT_XBGR2101010:
2071 case DRM_FORMAT_ABGR2101010:
2072 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002073 break;
2074 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002075 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002076 return -EINVAL;
2077 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002078
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002079 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002080 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002081 dspcntr |= DISPPLANE_TILED;
2082 else
2083 dspcntr &= ~DISPPLANE_TILED;
2084 }
2085
Chris Wilson5eddb702010-09-11 13:48:45 +01002086 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002087
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002089
Daniel Vetterc2c75132012-07-05 12:17:30 +02002090 if (INTEL_INFO(dev)->gen >= 4) {
2091 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002092 intel_gen4_compute_offset_xtiled(&x, &y,
2093 fb->bits_per_pixel / 8,
2094 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002095 linear_offset -= intel_crtc->dspaddr_offset;
2096 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002097 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002098 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002099
2100 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2101 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002102 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002103 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002104 I915_MODIFY_DISPBASE(DSPSURF(plane),
2105 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002106 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002107 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002108 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002111
Jesse Barnes17638cd2011-06-24 12:19:23 -07002112 return 0;
2113}
2114
2115static int ironlake_update_plane(struct drm_crtc *crtc,
2116 struct drm_framebuffer *fb, int x, int y)
2117{
2118 struct drm_device *dev = crtc->dev;
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2121 struct intel_framebuffer *intel_fb;
2122 struct drm_i915_gem_object *obj;
2123 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002124 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002125 u32 dspcntr;
2126 u32 reg;
2127
2128 switch (plane) {
2129 case 0:
2130 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002131 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002132 break;
2133 default:
2134 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2135 return -EINVAL;
2136 }
2137
2138 intel_fb = to_intel_framebuffer(fb);
2139 obj = intel_fb->obj;
2140
2141 reg = DSPCNTR(plane);
2142 dspcntr = I915_READ(reg);
2143 /* Mask out pixel format bits in case we change it */
2144 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002145 switch (fb->pixel_format) {
2146 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 dspcntr |= DISPPLANE_8BPP;
2148 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002149 case DRM_FORMAT_RGB565:
2150 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002151 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002152 case DRM_FORMAT_XRGB8888:
2153 case DRM_FORMAT_ARGB8888:
2154 dspcntr |= DISPPLANE_BGRX888;
2155 break;
2156 case DRM_FORMAT_XBGR8888:
2157 case DRM_FORMAT_ABGR8888:
2158 dspcntr |= DISPPLANE_RGBX888;
2159 break;
2160 case DRM_FORMAT_XRGB2101010:
2161 case DRM_FORMAT_ARGB2101010:
2162 dspcntr |= DISPPLANE_BGRX101010;
2163 break;
2164 case DRM_FORMAT_XBGR2101010:
2165 case DRM_FORMAT_ABGR2101010:
2166 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 break;
2168 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002169 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002170 return -EINVAL;
2171 }
2172
2173 if (obj->tiling_mode != I915_TILING_NONE)
2174 dspcntr |= DISPPLANE_TILED;
2175 else
2176 dspcntr &= ~DISPPLANE_TILED;
2177
2178 /* must disable */
2179 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2180
2181 I915_WRITE(reg, dspcntr);
2182
Daniel Vettere506a0c2012-07-05 12:17:29 +02002183 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002184 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002185 intel_gen4_compute_offset_xtiled(&x, &y,
2186 fb->bits_per_pixel / 8,
2187 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002188 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002189
Daniel Vettere506a0c2012-07-05 12:17:29 +02002190 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2191 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002192 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002193 I915_MODIFY_DISPBASE(DSPSURF(plane),
2194 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002195 if (IS_HASWELL(dev)) {
2196 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2197 } else {
2198 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2199 I915_WRITE(DSPLINOFF(plane), linear_offset);
2200 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002201 POSTING_READ(reg);
2202
2203 return 0;
2204}
2205
2206/* Assume fb object is pinned & idle & fenced and just update base pointers */
2207static int
2208intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2209 int x, int y, enum mode_set_atomic state)
2210{
2211 struct drm_device *dev = crtc->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002214 if (dev_priv->display.disable_fbc)
2215 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002216 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002217
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002218 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002219}
2220
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002221static int
Chris Wilson14667a42012-04-03 17:58:35 +01002222intel_finish_fb(struct drm_framebuffer *old_fb)
2223{
2224 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2226 bool was_interruptible = dev_priv->mm.interruptible;
2227 int ret;
2228
Daniel Vetter2c10d572012-12-20 21:24:07 +01002229 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2230
Chris Wilson14667a42012-04-03 17:58:35 +01002231 wait_event(dev_priv->pending_flip_queue,
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002232 i915_reset_in_progress(&dev_priv->gpu_error) ||
Chris Wilson14667a42012-04-03 17:58:35 +01002233 atomic_read(&obj->pending_flip) == 0);
2234
2235 /* Big Hammer, we also need to ensure that any pending
2236 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2237 * current scanout is retired before unpinning the old
2238 * framebuffer.
2239 *
2240 * This should only fail upon a hung GPU, in which case we
2241 * can safely continue.
2242 */
2243 dev_priv->mm.interruptible = false;
2244 ret = i915_gem_object_finish_gpu(obj);
2245 dev_priv->mm.interruptible = was_interruptible;
2246
2247 return ret;
2248}
2249
Ville Syrjälä198598d2012-10-31 17:50:24 +02002250static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2251{
2252 struct drm_device *dev = crtc->dev;
2253 struct drm_i915_master_private *master_priv;
2254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2255
2256 if (!dev->primary->master)
2257 return;
2258
2259 master_priv = dev->primary->master->driver_priv;
2260 if (!master_priv->sarea_priv)
2261 return;
2262
2263 switch (intel_crtc->pipe) {
2264 case 0:
2265 master_priv->sarea_priv->pipeA_x = x;
2266 master_priv->sarea_priv->pipeA_y = y;
2267 break;
2268 case 1:
2269 master_priv->sarea_priv->pipeB_x = x;
2270 master_priv->sarea_priv->pipeB_y = y;
2271 break;
2272 default:
2273 break;
2274 }
2275}
2276
Chris Wilson14667a42012-04-03 17:58:35 +01002277static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002278intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002280{
2281 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002282 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002284 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002286
2287 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002288 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002289 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002290 return 0;
2291 }
2292
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002293 if(intel_crtc->plane > dev_priv->num_pipe) {
2294 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2295 intel_crtc->plane,
2296 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002297 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002298 }
2299
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002300 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002301 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002302 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002303 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002304 if (ret != 0) {
2305 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002306 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002307 return ret;
2308 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002309
Daniel Vetter94352cf2012-07-05 22:51:56 +02002310 if (crtc->fb)
2311 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002314 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002315 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002316 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002317 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002318 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002319 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002320
Daniel Vetter94352cf2012-07-05 22:51:56 +02002321 old_fb = crtc->fb;
2322 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002323 crtc->x = x;
2324 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002325
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002326 if (old_fb) {
2327 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002328 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002329 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002330
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002331 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002332 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002333
Ville Syrjälä198598d2012-10-31 17:50:24 +02002334 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002335
2336 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002337}
2338
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002339static void intel_fdi_normal_train(struct drm_crtc *crtc)
2340{
2341 struct drm_device *dev = crtc->dev;
2342 struct drm_i915_private *dev_priv = dev->dev_private;
2343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2344 int pipe = intel_crtc->pipe;
2345 u32 reg, temp;
2346
2347 /* enable normal train */
2348 reg = FDI_TX_CTL(pipe);
2349 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002350 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002351 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2352 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002353 } else {
2354 temp &= ~FDI_LINK_TRAIN_NONE;
2355 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002356 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002357 I915_WRITE(reg, temp);
2358
2359 reg = FDI_RX_CTL(pipe);
2360 temp = I915_READ(reg);
2361 if (HAS_PCH_CPT(dev)) {
2362 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2363 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2364 } else {
2365 temp &= ~FDI_LINK_TRAIN_NONE;
2366 temp |= FDI_LINK_TRAIN_NONE;
2367 }
2368 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2369
2370 /* wait one idle pattern time */
2371 POSTING_READ(reg);
2372 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002373
2374 /* IVB wants error correction enabled */
2375 if (IS_IVYBRIDGE(dev))
2376 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2377 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002378}
2379
Daniel Vetter01a415f2012-10-27 15:58:40 +02002380static void ivb_modeset_global_resources(struct drm_device *dev)
2381{
2382 struct drm_i915_private *dev_priv = dev->dev_private;
2383 struct intel_crtc *pipe_B_crtc =
2384 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2385 struct intel_crtc *pipe_C_crtc =
2386 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2387 uint32_t temp;
2388
2389 /* When everything is off disable fdi C so that we could enable fdi B
2390 * with all lanes. XXX: This misses the case where a pipe is not using
2391 * any pch resources and so doesn't need any fdi lanes. */
2392 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2394 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2395
2396 temp = I915_READ(SOUTH_CHICKEN1);
2397 temp &= ~FDI_BC_BIFURCATION_SELECT;
2398 DRM_DEBUG_KMS("disabling fdi C rx\n");
2399 I915_WRITE(SOUTH_CHICKEN1, temp);
2400 }
2401}
2402
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403/* The FDI link training functions for ILK/Ibexpeak. */
2404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002410 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 /* FDI needs bits from pipe & plane first */
2414 assert_pipe_enabled(dev_priv, pipe);
2415 assert_plane_enabled(dev_priv, plane);
2416
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_IMR(pipe);
2420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 temp &= ~FDI_RX_SYMBOL_LOCK;
2422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
2424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 udelay(150);
2426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002430 temp &= ~(7 << 19);
2431 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 temp &= ~FDI_LINK_TRAIN_NONE;
2439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2441
2442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 udelay(150);
2444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if ((temp & FDI_RX_BIT_LOCK)) {
2456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_TX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_NONE;
2474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(150);
2479
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484
2485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI train 2 done.\n");
2488 break;
2489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
2494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496}
2497
Akshay Joshi0206e352011-08-16 15:34:10 -04002498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2503};
2504
2505/* The FDI link training functions for SNB/Cougarpoint. */
2506static void gen6_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_IMR(pipe);
2517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002518 temp &= ~FDI_RX_SYMBOL_LOCK;
2519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 udelay(150);
2524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002528 temp &= ~(7 << 19);
2529 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_1;
2532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533 /* SNB-B */
2534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Daniel Vetterd74cf322012-10-26 10:58:13 +02002537 I915_WRITE(FDI_RX_MISC(pipe),
2538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
Akshay Joshi0206e352011-08-16 15:34:10 -04002554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Sean Paulfa37d392012-03-02 12:53:39 -05002564 for (retry = 0; retry < 5; retry++) {
2565 reg = FDI_RX_IIR(pipe);
2566 temp = I915_READ(reg);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568 if (temp & FDI_RX_BIT_LOCK) {
2569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2570 DRM_DEBUG_KMS("FDI train 1 done.\n");
2571 break;
2572 }
2573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 }
Sean Paulfa37d392012-03-02 12:53:39 -05002575 if (retry < 5)
2576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
2578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2;
2586 if (IS_GEN6(dev)) {
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_2;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_SYMBOL_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2623 DRM_DEBUG_KMS("FDI train 2 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 DRM_DEBUG_KMS("FDI train done.\n");
2635}
2636
Jesse Barnes357555c2011-04-28 15:09:55 -07002637/* Manual link training for Ivy Bridge A0 parts */
2638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 int pipe = intel_crtc->pipe;
2644 u32 reg, temp, i;
2645
2646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2647 for train result */
2648 reg = FDI_RX_IMR(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_RX_SYMBOL_LOCK;
2651 temp &= ~FDI_RX_BIT_LOCK;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2658 I915_READ(FDI_RX_IIR(pipe)));
2659
Jesse Barnes357555c2011-04-28 15:09:55 -07002660 /* enable CPU FDI TX and PCH FDI RX */
2661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
2663 temp &= ~(7 << 19);
2664 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2666 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002669 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002670 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2671
Daniel Vetterd74cf322012-10-26 10:58:13 +02002672 I915_WRITE(FDI_RX_MISC(pipe),
2673 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2674
Jesse Barnes357555c2011-04-28 15:09:55 -07002675 reg = FDI_RX_CTL(pipe);
2676 temp = I915_READ(reg);
2677 temp &= ~FDI_LINK_TRAIN_AUTO;
2678 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002680 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2682
2683 POSTING_READ(reg);
2684 udelay(150);
2685
Akshay Joshi0206e352011-08-16 15:34:10 -04002686 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002687 reg = FDI_TX_CTL(pipe);
2688 temp = I915_READ(reg);
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 temp |= snb_b_fdi_train_param[i];
2691 I915_WRITE(reg, temp);
2692
2693 POSTING_READ(reg);
2694 udelay(500);
2695
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2699
2700 if (temp & FDI_RX_BIT_LOCK ||
2701 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2702 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002703 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 1 fail!\n");
2709
2710 /* Train 2 */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2715 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2716 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2717 I915_WRITE(reg, temp);
2718
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2723 I915_WRITE(reg, temp);
2724
2725 POSTING_READ(reg);
2726 udelay(150);
2727
Akshay Joshi0206e352011-08-16 15:34:10 -04002728 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2732 temp |= snb_b_fdi_train_param[i];
2733 I915_WRITE(reg, temp);
2734
2735 POSTING_READ(reg);
2736 udelay(500);
2737
2738 reg = FDI_RX_IIR(pipe);
2739 temp = I915_READ(reg);
2740 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2741
2742 if (temp & FDI_RX_SYMBOL_LOCK) {
2743 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002744 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002745 break;
2746 }
2747 }
2748 if (i == 4)
2749 DRM_ERROR("FDI train 2 fail!\n");
2750
2751 DRM_DEBUG_KMS("FDI train done.\n");
2752}
2753
Daniel Vetter88cefb62012-08-12 19:27:14 +02002754static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002755{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760
Jesse Barnesc64e3112010-09-10 11:27:03 -07002761
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
2765 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002766 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2769
2770 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002771 udelay(200);
2772
2773 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 temp = I915_READ(reg);
2775 I915_WRITE(reg, temp | FDI_PCDCLK);
2776
2777 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002778 udelay(200);
2779
Paulo Zanoni20749732012-11-23 15:30:38 -02002780 /* Enable CPU FDI TX PLL, always on for Ironlake */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2784 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785
Paulo Zanoni20749732012-11-23 15:30:38 -02002786 POSTING_READ(reg);
2787 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002788 }
2789}
2790
Daniel Vetter88cefb62012-08-12 19:27:14 +02002791static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2792{
2793 struct drm_device *dev = intel_crtc->base.dev;
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 int pipe = intel_crtc->pipe;
2796 u32 reg, temp;
2797
2798 /* Switch from PCDclk to Rawclk */
2799 reg = FDI_RX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2802
2803 /* Disable CPU FDI TX PLL */
2804 reg = FDI_TX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2807
2808 POSTING_READ(reg);
2809 udelay(100);
2810
2811 reg = FDI_RX_CTL(pipe);
2812 temp = I915_READ(reg);
2813 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2814
2815 /* Wait for the clocks to turn off. */
2816 POSTING_READ(reg);
2817 udelay(100);
2818}
2819
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002820static void ironlake_fdi_disable(struct drm_crtc *crtc)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2825 int pipe = intel_crtc->pipe;
2826 u32 reg, temp;
2827
2828 /* disable CPU FDI tx and PCH FDI rx */
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
2831 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2832 POSTING_READ(reg);
2833
2834 reg = FDI_RX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002837 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002838 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2839
2840 POSTING_READ(reg);
2841 udelay(100);
2842
2843 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002844 if (HAS_PCH_IBX(dev)) {
2845 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002847
2848 /* still set train pattern 1 */
2849 reg = FDI_TX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_1;
2853 I915_WRITE(reg, temp);
2854
2855 reg = FDI_RX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 if (HAS_PCH_CPT(dev)) {
2858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2860 } else {
2861 temp &= ~FDI_LINK_TRAIN_NONE;
2862 temp |= FDI_LINK_TRAIN_PATTERN_1;
2863 }
2864 /* BPC in FDI rx is consistent with that in PIPECONF */
2865 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002866 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002867 I915_WRITE(reg, temp);
2868
2869 POSTING_READ(reg);
2870 udelay(100);
2871}
2872
Chris Wilson5bb61642012-09-27 21:25:58 +01002873static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
2877 unsigned long flags;
2878 bool pending;
2879
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002880 if (i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson5bb61642012-09-27 21:25:58 +01002881 return false;
2882
2883 spin_lock_irqsave(&dev->event_lock, flags);
2884 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2885 spin_unlock_irqrestore(&dev->event_lock, flags);
2886
2887 return pending;
2888}
2889
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002890static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2891{
Chris Wilson0f911282012-04-17 10:05:38 +01002892 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002893 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002894
2895 if (crtc->fb == NULL)
2896 return;
2897
Daniel Vetter2c10d572012-12-20 21:24:07 +01002898 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2899
Chris Wilson5bb61642012-09-27 21:25:58 +01002900 wait_event(dev_priv->pending_flip_queue,
2901 !intel_crtc_has_pending_flip(crtc));
2902
Chris Wilson0f911282012-04-17 10:05:38 +01002903 mutex_lock(&dev->struct_mutex);
2904 intel_finish_fb(crtc->fb);
2905 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002906}
2907
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002908static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002909{
2910 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002911 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002912
2913 /*
2914 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2915 * must be driven by its own crtc; no sharing is possible.
2916 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002917 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002918 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002919 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002920 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002921 return false;
2922 continue;
2923 }
2924 }
2925
2926 return true;
2927}
2928
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002929static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2930{
2931 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
2932}
2933
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002934/* Program iCLKIP clock to the desired frequency */
2935static void lpt_program_iclkip(struct drm_crtc *crtc)
2936{
2937 struct drm_device *dev = crtc->dev;
2938 struct drm_i915_private *dev_priv = dev->dev_private;
2939 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2940 u32 temp;
2941
Daniel Vetter09153002012-12-12 14:06:44 +01002942 mutex_lock(&dev_priv->dpio_lock);
2943
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002944 /* It is necessary to ungate the pixclk gate prior to programming
2945 * the divisors, and gate it back when it is done.
2946 */
2947 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2948
2949 /* Disable SSCCTL */
2950 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002951 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2952 SBI_SSCCTL_DISABLE,
2953 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002954
2955 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2956 if (crtc->mode.clock == 20000) {
2957 auxdiv = 1;
2958 divsel = 0x41;
2959 phaseinc = 0x20;
2960 } else {
2961 /* The iCLK virtual clock root frequency is in MHz,
2962 * but the crtc->mode.clock in in KHz. To get the divisors,
2963 * it is necessary to divide one by another, so we
2964 * convert the virtual clock precision to KHz here for higher
2965 * precision.
2966 */
2967 u32 iclk_virtual_root_freq = 172800 * 1000;
2968 u32 iclk_pi_range = 64;
2969 u32 desired_divisor, msb_divisor_value, pi_value;
2970
2971 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2972 msb_divisor_value = desired_divisor / iclk_pi_range;
2973 pi_value = desired_divisor % iclk_pi_range;
2974
2975 auxdiv = 0;
2976 divsel = msb_divisor_value - 2;
2977 phaseinc = pi_value;
2978 }
2979
2980 /* This should not happen with any sane values */
2981 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2982 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2983 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2984 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2985
2986 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2987 crtc->mode.clock,
2988 auxdiv,
2989 divsel,
2990 phasedir,
2991 phaseinc);
2992
2993 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002994 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002995 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2996 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2997 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2998 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2999 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3000 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003001 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003002
3003 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003004 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003005 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3006 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003007 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003008
3009 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003010 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003011 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003012 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003013
3014 /* Wait for initialization time */
3015 udelay(24);
3016
3017 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003018
3019 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003020}
3021
Jesse Barnesf67a5592011-01-05 10:31:48 -08003022/*
3023 * Enable PCH resources required for PCH ports:
3024 * - PCH PLLs
3025 * - FDI training & RX/TX
3026 * - update transcoder timings
3027 * - DP transcoding bits
3028 * - transcoder
3029 */
3030static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003031{
3032 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003033 struct drm_i915_private *dev_priv = dev->dev_private;
3034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3035 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003036 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003037
Chris Wilsone7e164d2012-05-11 09:21:25 +01003038 assert_transcoder_disabled(dev_priv, pipe);
3039
Daniel Vettercd986ab2012-10-26 10:58:12 +02003040 /* Write the TU size bits before fdi link training, so that error
3041 * detection works. */
3042 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3043 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3044
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003046 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003047
Daniel Vetter572deb32012-10-27 18:46:14 +02003048 /* XXX: pch pll's can be enabled any time before we enable the PCH
3049 * transcoder, and we actually should do this to not upset any PCH
3050 * transcoder that already use the clock when we share it.
3051 *
3052 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3053 * unconditionally resets the pll - we need that to have the right LVDS
3054 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003055 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003056
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003057 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003058 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003059
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003060 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003061 switch (pipe) {
3062 default:
3063 case 0:
3064 temp |= TRANSA_DPLL_ENABLE;
3065 sel = TRANSA_DPLLB_SEL;
3066 break;
3067 case 1:
3068 temp |= TRANSB_DPLL_ENABLE;
3069 sel = TRANSB_DPLLB_SEL;
3070 break;
3071 case 2:
3072 temp |= TRANSC_DPLL_ENABLE;
3073 sel = TRANSC_DPLLB_SEL;
3074 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003075 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003076 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3077 temp |= sel;
3078 else
3079 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003081 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003083 /* set transcoder timing, panel must allow it */
3084 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3086 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3087 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3088
3089 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3090 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3091 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003092 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003093
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003094 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003095
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003096 /* For PCH DP, enable TRANS_DP_CTL */
3097 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003098 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3099 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003100 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 reg = TRANS_DP_CTL(pipe);
3102 temp = I915_READ(reg);
3103 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003104 TRANS_DP_SYNC_MASK |
3105 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 temp |= (TRANS_DP_OUTPUT_ENABLE |
3107 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003108 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003109
3110 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003111 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003112 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003114
3115 switch (intel_trans_dp_port_sel(crtc)) {
3116 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003118 break;
3119 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003121 break;
3122 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003123 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003124 break;
3125 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003126 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003127 }
3128
Chris Wilson5eddb702010-09-11 13:48:45 +01003129 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003130 }
3131
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003132 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003133}
3134
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003135static void lpt_pch_enable(struct drm_crtc *crtc)
3136{
3137 struct drm_device *dev = crtc->dev;
3138 struct drm_i915_private *dev_priv = dev->dev_private;
3139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003140 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003141
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003142 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003143
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003144 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003145
Paulo Zanoni0540e482012-10-31 18:12:40 -02003146 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003147 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3148 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3149 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003150
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003151 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3152 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3153 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3154 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003155
Paulo Zanoni937bb612012-10-31 18:12:47 -02003156 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003157}
3158
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003159static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3160{
3161 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3162
3163 if (pll == NULL)
3164 return;
3165
3166 if (pll->refcount == 0) {
3167 WARN(1, "bad PCH PLL refcount\n");
3168 return;
3169 }
3170
3171 --pll->refcount;
3172 intel_crtc->pch_pll = NULL;
3173}
3174
3175static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3176{
3177 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3178 struct intel_pch_pll *pll;
3179 int i;
3180
3181 pll = intel_crtc->pch_pll;
3182 if (pll) {
3183 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3184 intel_crtc->base.base.id, pll->pll_reg);
3185 goto prepare;
3186 }
3187
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003188 if (HAS_PCH_IBX(dev_priv->dev)) {
3189 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3190 i = intel_crtc->pipe;
3191 pll = &dev_priv->pch_plls[i];
3192
3193 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3194 intel_crtc->base.base.id, pll->pll_reg);
3195
3196 goto found;
3197 }
3198
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003199 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3200 pll = &dev_priv->pch_plls[i];
3201
3202 /* Only want to check enabled timings first */
3203 if (pll->refcount == 0)
3204 continue;
3205
3206 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3207 fp == I915_READ(pll->fp0_reg)) {
3208 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3209 intel_crtc->base.base.id,
3210 pll->pll_reg, pll->refcount, pll->active);
3211
3212 goto found;
3213 }
3214 }
3215
3216 /* Ok no matching timings, maybe there's a free one? */
3217 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3218 pll = &dev_priv->pch_plls[i];
3219 if (pll->refcount == 0) {
3220 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3221 intel_crtc->base.base.id, pll->pll_reg);
3222 goto found;
3223 }
3224 }
3225
3226 return NULL;
3227
3228found:
3229 intel_crtc->pch_pll = pll;
3230 pll->refcount++;
3231 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3232prepare: /* separate function? */
3233 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003234
Chris Wilsone04c7352012-05-02 20:43:56 +01003235 /* Wait for the clocks to stabilize before rewriting the regs */
3236 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003237 POSTING_READ(pll->pll_reg);
3238 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003239
3240 I915_WRITE(pll->fp0_reg, fp);
3241 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003242 pll->on = false;
3243 return pll;
3244}
3245
Jesse Barnesd4270e52011-10-11 10:43:02 -07003246void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3247{
3248 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003249 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003250 u32 temp;
3251
3252 temp = I915_READ(dslreg);
3253 udelay(500);
3254 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003255 if (wait_for(I915_READ(dslreg) != temp, 5))
3256 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3257 }
3258}
3259
Jesse Barnesf67a5592011-01-05 10:31:48 -08003260static void ironlake_crtc_enable(struct drm_crtc *crtc)
3261{
3262 struct drm_device *dev = crtc->dev;
3263 struct drm_i915_private *dev_priv = dev->dev_private;
3264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003265 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003266 int pipe = intel_crtc->pipe;
3267 int plane = intel_crtc->plane;
3268 u32 temp;
3269 bool is_pch_port;
3270
Daniel Vetter08a48462012-07-02 11:43:47 +02003271 WARN_ON(!crtc->enabled);
3272
Jesse Barnesf67a5592011-01-05 10:31:48 -08003273 if (intel_crtc->active)
3274 return;
3275
3276 intel_crtc->active = true;
3277 intel_update_watermarks(dev);
3278
3279 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3280 temp = I915_READ(PCH_LVDS);
3281 if ((temp & LVDS_PORT_EN) == 0)
3282 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3283 }
3284
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003285 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003286
Daniel Vetter46b6f812012-09-06 22:08:33 +02003287 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003288 /* Note: FDI PLL enabling _must_ be done before we enable the
3289 * cpu pipes, hence this is separate from all the other fdi/pch
3290 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003291 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003292 } else {
3293 assert_fdi_tx_disabled(dev_priv, pipe);
3294 assert_fdi_rx_disabled(dev_priv, pipe);
3295 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003296
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003297 for_each_encoder_on_crtc(dev, crtc, encoder)
3298 if (encoder->pre_enable)
3299 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003300
3301 /* Enable panel fitting for LVDS */
3302 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003303 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3304 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003305 /* Force use of hard-coded filter coefficients
3306 * as some pre-programmed values are broken,
3307 * e.g. x201.
3308 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003309 if (IS_IVYBRIDGE(dev))
3310 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3311 PF_PIPE_SEL_IVB(pipe));
3312 else
3313 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003314 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3315 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003316 }
3317
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003318 /*
3319 * On ILK+ LUT must be loaded before the pipe is running but with
3320 * clocks enabled
3321 */
3322 intel_crtc_load_lut(crtc);
3323
Jesse Barnesf67a5592011-01-05 10:31:48 -08003324 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3325 intel_enable_plane(dev_priv, plane, pipe);
3326
3327 if (is_pch_port)
3328 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003329
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003330 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003331 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003332 mutex_unlock(&dev->struct_mutex);
3333
Chris Wilson6b383a72010-09-13 13:54:26 +01003334 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003335
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003336 for_each_encoder_on_crtc(dev, crtc, encoder)
3337 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003338
3339 if (HAS_PCH_CPT(dev))
3340 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003341
3342 /*
3343 * There seems to be a race in PCH platform hw (at least on some
3344 * outputs) where an enabled pipe still completes any pageflip right
3345 * away (as if the pipe is off) instead of waiting for vblank. As soon
3346 * as the first vblank happend, everything works as expected. Hence just
3347 * wait for one vblank before returning to avoid strange things
3348 * happening.
3349 */
3350 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003351}
3352
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003353static void haswell_crtc_enable(struct drm_crtc *crtc)
3354{
3355 struct drm_device *dev = crtc->dev;
3356 struct drm_i915_private *dev_priv = dev->dev_private;
3357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3358 struct intel_encoder *encoder;
3359 int pipe = intel_crtc->pipe;
3360 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003361 bool is_pch_port;
3362
3363 WARN_ON(!crtc->enabled);
3364
3365 if (intel_crtc->active)
3366 return;
3367
3368 intel_crtc->active = true;
3369 intel_update_watermarks(dev);
3370
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003371 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003372
Paulo Zanoni83616632012-10-23 18:29:54 -02003373 if (is_pch_port)
Paulo Zanoni04945642012-11-01 21:00:59 -02003374 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003375
3376 for_each_encoder_on_crtc(dev, crtc, encoder)
3377 if (encoder->pre_enable)
3378 encoder->pre_enable(encoder);
3379
Paulo Zanoni1f544382012-10-24 11:32:00 -02003380 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003381
Paulo Zanoni1f544382012-10-24 11:32:00 -02003382 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003383 if (dev_priv->pch_pf_size &&
3384 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385 /* Force use of hard-coded filter coefficients
3386 * as some pre-programmed values are broken,
3387 * e.g. x201.
3388 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003389 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3390 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003391 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3392 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3393 }
3394
3395 /*
3396 * On ILK+ LUT must be loaded before the pipe is running but with
3397 * clocks enabled
3398 */
3399 intel_crtc_load_lut(crtc);
3400
Paulo Zanoni1f544382012-10-24 11:32:00 -02003401 intel_ddi_set_pipe_settings(crtc);
3402 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003403
3404 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3405 intel_enable_plane(dev_priv, plane, pipe);
3406
3407 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003408 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003409
3410 mutex_lock(&dev->struct_mutex);
3411 intel_update_fbc(dev);
3412 mutex_unlock(&dev->struct_mutex);
3413
3414 intel_crtc_update_cursor(crtc, true);
3415
3416 for_each_encoder_on_crtc(dev, crtc, encoder)
3417 encoder->enable(encoder);
3418
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003419 /*
3420 * There seems to be a race in PCH platform hw (at least on some
3421 * outputs) where an enabled pipe still completes any pageflip right
3422 * away (as if the pipe is off) instead of waiting for vblank. As soon
3423 * as the first vblank happend, everything works as expected. Hence just
3424 * wait for one vblank before returning to avoid strange things
3425 * happening.
3426 */
3427 intel_wait_for_vblank(dev, intel_crtc->pipe);
3428}
3429
Jesse Barnes6be4a602010-09-10 10:26:01 -07003430static void ironlake_crtc_disable(struct drm_crtc *crtc)
3431{
3432 struct drm_device *dev = crtc->dev;
3433 struct drm_i915_private *dev_priv = dev->dev_private;
3434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003435 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003436 int pipe = intel_crtc->pipe;
3437 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003439
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003440
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003441 if (!intel_crtc->active)
3442 return;
3443
Daniel Vetterea9d7582012-07-10 10:42:52 +02003444 for_each_encoder_on_crtc(dev, crtc, encoder)
3445 encoder->disable(encoder);
3446
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003447 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003449 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003450
Jesse Barnesb24e7172011-01-04 15:09:30 -08003451 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003452
Chris Wilson973d04f2011-07-08 12:22:37 +01003453 if (dev_priv->cfb_plane == plane)
3454 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003455
Jesse Barnesb24e7172011-01-04 15:09:30 -08003456 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003457
Jesse Barnes6be4a602010-09-10 10:26:01 -07003458 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003459 I915_WRITE(PF_CTL(pipe), 0);
3460 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003461
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003462 for_each_encoder_on_crtc(dev, crtc, encoder)
3463 if (encoder->post_disable)
3464 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003467
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003468 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003469
3470 if (HAS_PCH_CPT(dev)) {
3471 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 reg = TRANS_DP_CTL(pipe);
3473 temp = I915_READ(reg);
3474 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003475 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003477
3478 /* disable DPLL_SEL */
3479 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003480 switch (pipe) {
3481 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003482 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003483 break;
3484 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003485 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003486 break;
3487 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003488 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003489 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003490 break;
3491 default:
3492 BUG(); /* wtf */
3493 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003494 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003495 }
3496
3497 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003498 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003499
Daniel Vetter88cefb62012-08-12 19:27:14 +02003500 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003501
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003502 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003503 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003504
3505 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003506 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003507 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003508}
3509
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003510static void haswell_crtc_disable(struct drm_crtc *crtc)
3511{
3512 struct drm_device *dev = crtc->dev;
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3515 struct intel_encoder *encoder;
3516 int pipe = intel_crtc->pipe;
3517 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003518 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003519 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003520
3521 if (!intel_crtc->active)
3522 return;
3523
Paulo Zanoni83616632012-10-23 18:29:54 -02003524 is_pch_port = haswell_crtc_driving_pch(crtc);
3525
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003526 for_each_encoder_on_crtc(dev, crtc, encoder)
3527 encoder->disable(encoder);
3528
3529 intel_crtc_wait_for_pending_flips(crtc);
3530 drm_vblank_off(dev, pipe);
3531 intel_crtc_update_cursor(crtc, false);
3532
3533 intel_disable_plane(dev_priv, plane, pipe);
3534
3535 if (dev_priv->cfb_plane == plane)
3536 intel_disable_fbc(dev);
3537
3538 intel_disable_pipe(dev_priv, pipe);
3539
Paulo Zanoniad80a812012-10-24 16:06:19 -02003540 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003541
3542 /* Disable PF */
3543 I915_WRITE(PF_CTL(pipe), 0);
3544 I915_WRITE(PF_WIN_SZ(pipe), 0);
3545
Paulo Zanoni1f544382012-10-24 11:32:00 -02003546 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003547
3548 for_each_encoder_on_crtc(dev, crtc, encoder)
3549 if (encoder->post_disable)
3550 encoder->post_disable(encoder);
3551
Paulo Zanoni83616632012-10-23 18:29:54 -02003552 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003553 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003554 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003555 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003556
3557 intel_crtc->active = false;
3558 intel_update_watermarks(dev);
3559
3560 mutex_lock(&dev->struct_mutex);
3561 intel_update_fbc(dev);
3562 mutex_unlock(&dev->struct_mutex);
3563}
3564
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003565static void ironlake_crtc_off(struct drm_crtc *crtc)
3566{
3567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3568 intel_put_pch_pll(intel_crtc);
3569}
3570
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003571static void haswell_crtc_off(struct drm_crtc *crtc)
3572{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3574
3575 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3576 * start using it. */
Daniel Vetter1a240d42012-11-29 22:18:51 +01003577 intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003578
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003579 intel_ddi_put_crtc_pll(crtc);
3580}
3581
Daniel Vetter02e792f2009-09-15 22:57:34 +02003582static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3583{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003584 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003585 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003587
Chris Wilson23f09ce2010-08-12 13:53:37 +01003588 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003589 dev_priv->mm.interruptible = false;
3590 (void) intel_overlay_switch_off(intel_crtc->overlay);
3591 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003592 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003593 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003594
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003595 /* Let userspace switch the overlay on again. In most cases userspace
3596 * has to recompute where to put it anyway.
3597 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003598}
3599
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003600static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003601{
3602 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003603 struct drm_i915_private *dev_priv = dev->dev_private;
3604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003605 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003606 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003607 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003608
Daniel Vetter08a48462012-07-02 11:43:47 +02003609 WARN_ON(!crtc->enabled);
3610
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003611 if (intel_crtc->active)
3612 return;
3613
3614 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003615 intel_update_watermarks(dev);
3616
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003617 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003618 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003619 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003620
3621 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003622 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003623
3624 /* Give the overlay scaler a chance to enable if it's on this pipe */
3625 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003626 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003627
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003628 for_each_encoder_on_crtc(dev, crtc, encoder)
3629 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003630}
3631
3632static void i9xx_crtc_disable(struct drm_crtc *crtc)
3633{
3634 struct drm_device *dev = crtc->dev;
3635 struct drm_i915_private *dev_priv = dev->dev_private;
3636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003637 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003638 int pipe = intel_crtc->pipe;
3639 int plane = intel_crtc->plane;
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003640 u32 pctl;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003641
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003642
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003643 if (!intel_crtc->active)
3644 return;
3645
Daniel Vetterea9d7582012-07-10 10:42:52 +02003646 for_each_encoder_on_crtc(dev, crtc, encoder)
3647 encoder->disable(encoder);
3648
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003649 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003650 intel_crtc_wait_for_pending_flips(crtc);
3651 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003652 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003653 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003654
Chris Wilson973d04f2011-07-08 12:22:37 +01003655 if (dev_priv->cfb_plane == plane)
3656 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003657
Jesse Barnesb24e7172011-01-04 15:09:30 -08003658 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003659 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003660
3661 /* Disable pannel fitter if it is on this pipe. */
3662 pctl = I915_READ(PFIT_CONTROL);
3663 if ((pctl & PFIT_ENABLE) &&
3664 ((pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT) == pipe)
3665 I915_WRITE(PFIT_CONTROL, 0);
3666
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003667 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003668
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003669 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003670 intel_update_fbc(dev);
3671 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003672}
3673
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003674static void i9xx_crtc_off(struct drm_crtc *crtc)
3675{
3676}
3677
Daniel Vetter976f8a22012-07-08 22:34:21 +02003678static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3679 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003680{
3681 struct drm_device *dev = crtc->dev;
3682 struct drm_i915_master_private *master_priv;
3683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3684 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003685
3686 if (!dev->primary->master)
3687 return;
3688
3689 master_priv = dev->primary->master->driver_priv;
3690 if (!master_priv->sarea_priv)
3691 return;
3692
Jesse Barnes79e53942008-11-07 14:24:08 -08003693 switch (pipe) {
3694 case 0:
3695 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3696 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3697 break;
3698 case 1:
3699 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3700 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3701 break;
3702 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003703 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003704 break;
3705 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003706}
3707
Daniel Vetter976f8a22012-07-08 22:34:21 +02003708/**
3709 * Sets the power management mode of the pipe and plane.
3710 */
3711void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003712{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003713 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003714 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003715 struct intel_encoder *intel_encoder;
3716 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003717
Daniel Vetter976f8a22012-07-08 22:34:21 +02003718 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3719 enable |= intel_encoder->connectors_active;
3720
3721 if (enable)
3722 dev_priv->display.crtc_enable(crtc);
3723 else
3724 dev_priv->display.crtc_disable(crtc);
3725
3726 intel_crtc_update_sarea(crtc, enable);
3727}
3728
3729static void intel_crtc_noop(struct drm_crtc *crtc)
3730{
3731}
3732
3733static void intel_crtc_disable(struct drm_crtc *crtc)
3734{
3735 struct drm_device *dev = crtc->dev;
3736 struct drm_connector *connector;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003739
3740 /* crtc should still be enabled when we disable it. */
3741 WARN_ON(!crtc->enabled);
3742
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003743 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003744 dev_priv->display.crtc_disable(crtc);
3745 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003746 dev_priv->display.off(crtc);
3747
Chris Wilson931872f2012-01-16 23:01:13 +00003748 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3749 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003750
3751 if (crtc->fb) {
3752 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003753 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003754 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003755 crtc->fb = NULL;
3756 }
3757
3758 /* Update computed state. */
3759 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3760 if (!connector->encoder || !connector->encoder->crtc)
3761 continue;
3762
3763 if (connector->encoder->crtc != crtc)
3764 continue;
3765
3766 connector->dpms = DRM_MODE_DPMS_OFF;
3767 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003768 }
3769}
3770
Daniel Vettera261b242012-07-26 19:21:47 +02003771void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003772{
Daniel Vettera261b242012-07-26 19:21:47 +02003773 struct drm_crtc *crtc;
3774
3775 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3776 if (crtc->enabled)
3777 intel_crtc_disable(crtc);
3778 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003779}
3780
Daniel Vetter1f703852012-07-11 16:51:39 +02003781void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003782{
Jesse Barnes79e53942008-11-07 14:24:08 -08003783}
3784
Chris Wilsonea5b2132010-08-04 13:50:23 +01003785void intel_encoder_destroy(struct drm_encoder *encoder)
3786{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003787 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003788
Chris Wilsonea5b2132010-08-04 13:50:23 +01003789 drm_encoder_cleanup(encoder);
3790 kfree(intel_encoder);
3791}
3792
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003793/* Simple dpms helper for encodres with just one connector, no cloning and only
3794 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3795 * state of the entire output pipe. */
3796void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3797{
3798 if (mode == DRM_MODE_DPMS_ON) {
3799 encoder->connectors_active = true;
3800
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003801 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003802 } else {
3803 encoder->connectors_active = false;
3804
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003805 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003806 }
3807}
3808
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003809/* Cross check the actual hw state with our own modeset state tracking (and it's
3810 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003811static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003812{
3813 if (connector->get_hw_state(connector)) {
3814 struct intel_encoder *encoder = connector->encoder;
3815 struct drm_crtc *crtc;
3816 bool encoder_enabled;
3817 enum pipe pipe;
3818
3819 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3820 connector->base.base.id,
3821 drm_get_connector_name(&connector->base));
3822
3823 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3824 "wrong connector dpms state\n");
3825 WARN(connector->base.encoder != &encoder->base,
3826 "active connector not linked to encoder\n");
3827 WARN(!encoder->connectors_active,
3828 "encoder->connectors_active not set\n");
3829
3830 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3831 WARN(!encoder_enabled, "encoder not enabled\n");
3832 if (WARN_ON(!encoder->base.crtc))
3833 return;
3834
3835 crtc = encoder->base.crtc;
3836
3837 WARN(!crtc->enabled, "crtc not enabled\n");
3838 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3839 WARN(pipe != to_intel_crtc(crtc)->pipe,
3840 "encoder active on the wrong pipe\n");
3841 }
3842}
3843
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003844/* Even simpler default implementation, if there's really no special case to
3845 * consider. */
3846void intel_connector_dpms(struct drm_connector *connector, int mode)
3847{
3848 struct intel_encoder *encoder = intel_attached_encoder(connector);
3849
3850 /* All the simple cases only support two dpms states. */
3851 if (mode != DRM_MODE_DPMS_ON)
3852 mode = DRM_MODE_DPMS_OFF;
3853
3854 if (mode == connector->dpms)
3855 return;
3856
3857 connector->dpms = mode;
3858
3859 /* Only need to change hw state when actually enabled */
3860 if (encoder->base.crtc)
3861 intel_encoder_dpms(encoder, mode);
3862 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003863 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003864
Daniel Vetterb9805142012-08-31 17:37:33 +02003865 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003866}
3867
Daniel Vetterf0947c32012-07-02 13:10:34 +02003868/* Simple connector->get_hw_state implementation for encoders that support only
3869 * one connector and no cloning and hence the encoder state determines the state
3870 * of the connector. */
3871bool intel_connector_get_hw_state(struct intel_connector *connector)
3872{
Daniel Vetter24929352012-07-02 20:28:59 +02003873 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003874 struct intel_encoder *encoder = connector->encoder;
3875
3876 return encoder->get_hw_state(encoder, &pipe);
3877}
3878
Jesse Barnes79e53942008-11-07 14:24:08 -08003879static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003880 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003881 struct drm_display_mode *adjusted_mode)
3882{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003883 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003884
Eric Anholtbad720f2009-10-22 16:11:14 -07003885 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003886 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003887 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3888 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003889 }
Chris Wilson89749352010-09-12 18:25:19 +01003890
Daniel Vetterf9bef082012-04-15 19:53:19 +02003891 /* All interlaced capable intel hw wants timings in frames. Note though
3892 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3893 * timings, so we need to be careful not to clobber these.*/
3894 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3895 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003896
Chris Wilson44f46b422012-06-21 13:19:59 +03003897 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3898 * with a hsync front porch of 0.
3899 */
3900 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3901 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3902 return false;
3903
Jesse Barnes79e53942008-11-07 14:24:08 -08003904 return true;
3905}
3906
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003907static int valleyview_get_display_clock_speed(struct drm_device *dev)
3908{
3909 return 400000; /* FIXME */
3910}
3911
Jesse Barnese70236a2009-09-21 10:42:27 -07003912static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003913{
Jesse Barnese70236a2009-09-21 10:42:27 -07003914 return 400000;
3915}
Jesse Barnes79e53942008-11-07 14:24:08 -08003916
Jesse Barnese70236a2009-09-21 10:42:27 -07003917static int i915_get_display_clock_speed(struct drm_device *dev)
3918{
3919 return 333000;
3920}
Jesse Barnes79e53942008-11-07 14:24:08 -08003921
Jesse Barnese70236a2009-09-21 10:42:27 -07003922static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3923{
3924 return 200000;
3925}
Jesse Barnes79e53942008-11-07 14:24:08 -08003926
Jesse Barnese70236a2009-09-21 10:42:27 -07003927static int i915gm_get_display_clock_speed(struct drm_device *dev)
3928{
3929 u16 gcfgc = 0;
3930
3931 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3932
3933 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003934 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003935 else {
3936 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3937 case GC_DISPLAY_CLOCK_333_MHZ:
3938 return 333000;
3939 default:
3940 case GC_DISPLAY_CLOCK_190_200_MHZ:
3941 return 190000;
3942 }
3943 }
3944}
Jesse Barnes79e53942008-11-07 14:24:08 -08003945
Jesse Barnese70236a2009-09-21 10:42:27 -07003946static int i865_get_display_clock_speed(struct drm_device *dev)
3947{
3948 return 266000;
3949}
3950
3951static int i855_get_display_clock_speed(struct drm_device *dev)
3952{
3953 u16 hpllcc = 0;
3954 /* Assume that the hardware is in the high speed state. This
3955 * should be the default.
3956 */
3957 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3958 case GC_CLOCK_133_200:
3959 case GC_CLOCK_100_200:
3960 return 200000;
3961 case GC_CLOCK_166_250:
3962 return 250000;
3963 case GC_CLOCK_100_133:
3964 return 133000;
3965 }
3966
3967 /* Shouldn't happen */
3968 return 0;
3969}
3970
3971static int i830_get_display_clock_speed(struct drm_device *dev)
3972{
3973 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003974}
3975
Zhenyu Wang2c072452009-06-05 15:38:42 +08003976static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003977intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003978{
3979 while (*num > 0xffffff || *den > 0xffffff) {
3980 *num >>= 1;
3981 *den >>= 1;
3982 }
3983}
3984
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003985void
3986intel_link_compute_m_n(int bits_per_pixel, int nlanes,
3987 int pixel_clock, int link_clock,
3988 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003989{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003990 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00003991 m_n->gmch_m = bits_per_pixel * pixel_clock;
3992 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003993 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00003994 m_n->link_m = pixel_clock;
3995 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003996 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003997}
3998
Chris Wilsona7615032011-01-12 17:04:08 +00003999static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4000{
Keith Packard72bbe582011-09-26 16:09:45 -07004001 if (i915_panel_use_ssc >= 0)
4002 return i915_panel_use_ssc != 0;
4003 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004004 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004005}
4006
Jesse Barnes5a354202011-06-24 12:19:22 -07004007/**
4008 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4009 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004010 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004011 *
4012 * A pipe may be connected to one or more outputs. Based on the depth of the
4013 * attached framebuffer, choose a good color depth to use on the pipe.
4014 *
4015 * If possible, match the pipe depth to the fb depth. In some cases, this
4016 * isn't ideal, because the connected output supports a lesser or restricted
4017 * set of depths. Resolve that here:
4018 * LVDS typically supports only 6bpc, so clamp down in that case
4019 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4020 * Displays may support a restricted set as well, check EDID and clamp as
4021 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004022 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004023 *
4024 * RETURNS:
4025 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4026 * true if they don't match).
4027 */
4028static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004029 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004030 unsigned int *pipe_bpp,
4031 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004032{
4033 struct drm_device *dev = crtc->dev;
4034 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004035 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004036 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004037 unsigned int display_bpc = UINT_MAX, bpc;
4038
4039 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004040 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004041
4042 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4043 unsigned int lvds_bpc;
4044
4045 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4046 LVDS_A3_POWER_UP)
4047 lvds_bpc = 8;
4048 else
4049 lvds_bpc = 6;
4050
4051 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004052 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004053 display_bpc = lvds_bpc;
4054 }
4055 continue;
4056 }
4057
Jesse Barnes5a354202011-06-24 12:19:22 -07004058 /* Not one of the known troublemakers, check the EDID */
4059 list_for_each_entry(connector, &dev->mode_config.connector_list,
4060 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004061 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004062 continue;
4063
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004064 /* Don't use an invalid EDID bpc value */
4065 if (connector->display_info.bpc &&
4066 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004067 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004068 display_bpc = connector->display_info.bpc;
4069 }
4070 }
4071
Jani Nikula2f4f6492012-11-12 14:33:44 +02004072 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4073 /* Use VBT settings if we have an eDP panel */
4074 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4075
Jani Nikula9a30a612012-11-12 14:33:45 +02004076 if (edp_bpc && edp_bpc < display_bpc) {
Jani Nikula2f4f6492012-11-12 14:33:44 +02004077 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4078 display_bpc = edp_bpc;
4079 }
4080 continue;
4081 }
4082
Jesse Barnes5a354202011-06-24 12:19:22 -07004083 /*
4084 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4085 * through, clamp it down. (Note: >12bpc will be caught below.)
4086 */
4087 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4088 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004089 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004090 display_bpc = 12;
4091 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004092 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004093 display_bpc = 8;
4094 }
4095 }
4096 }
4097
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004098 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4099 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4100 display_bpc = 6;
4101 }
4102
Jesse Barnes5a354202011-06-24 12:19:22 -07004103 /*
4104 * We could just drive the pipe at the highest bpc all the time and
4105 * enable dithering as needed, but that costs bandwidth. So choose
4106 * the minimum value that expresses the full color range of the fb but
4107 * also stays within the max display bpc discovered above.
4108 */
4109
Daniel Vetter94352cf2012-07-05 22:51:56 +02004110 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004111 case 8:
4112 bpc = 8; /* since we go through a colormap */
4113 break;
4114 case 15:
4115 case 16:
4116 bpc = 6; /* min is 18bpp */
4117 break;
4118 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004119 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004120 break;
4121 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004122 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004123 break;
4124 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004125 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004126 break;
4127 default:
4128 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4129 bpc = min((unsigned int)8, display_bpc);
4130 break;
4131 }
4132
Keith Packard578393c2011-09-05 11:53:21 -07004133 display_bpc = min(display_bpc, bpc);
4134
Adam Jackson82820492011-10-10 16:33:34 -04004135 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4136 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004137
Keith Packard578393c2011-09-05 11:53:21 -07004138 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004139
4140 return display_bpc != bpc;
4141}
4142
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004143static int vlv_get_refclk(struct drm_crtc *crtc)
4144{
4145 struct drm_device *dev = crtc->dev;
4146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 int refclk = 27000; /* for DP & HDMI */
4148
4149 return 100000; /* only one validated so far */
4150
4151 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4152 refclk = 96000;
4153 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4154 if (intel_panel_use_ssc(dev_priv))
4155 refclk = 100000;
4156 else
4157 refclk = 96000;
4158 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4159 refclk = 100000;
4160 }
4161
4162 return refclk;
4163}
4164
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004165static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4166{
4167 struct drm_device *dev = crtc->dev;
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169 int refclk;
4170
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004171 if (IS_VALLEYVIEW(dev)) {
4172 refclk = vlv_get_refclk(crtc);
4173 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004174 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4175 refclk = dev_priv->lvds_ssc_freq * 1000;
4176 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4177 refclk / 1000);
4178 } else if (!IS_GEN2(dev)) {
4179 refclk = 96000;
4180 } else {
4181 refclk = 48000;
4182 }
4183
4184 return refclk;
4185}
4186
4187static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4188 intel_clock_t *clock)
4189{
4190 /* SDVO TV has fixed PLL values depend on its clock range,
4191 this mirrors vbios setting. */
4192 if (adjusted_mode->clock >= 100000
4193 && adjusted_mode->clock < 140500) {
4194 clock->p1 = 2;
4195 clock->p2 = 10;
4196 clock->n = 3;
4197 clock->m1 = 16;
4198 clock->m2 = 8;
4199 } else if (adjusted_mode->clock >= 140500
4200 && adjusted_mode->clock <= 200000) {
4201 clock->p1 = 1;
4202 clock->p2 = 10;
4203 clock->n = 6;
4204 clock->m1 = 12;
4205 clock->m2 = 8;
4206 }
4207}
4208
Jesse Barnesa7516a02011-12-15 12:30:37 -08004209static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4210 intel_clock_t *clock,
4211 intel_clock_t *reduced_clock)
4212{
4213 struct drm_device *dev = crtc->dev;
4214 struct drm_i915_private *dev_priv = dev->dev_private;
4215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4216 int pipe = intel_crtc->pipe;
4217 u32 fp, fp2 = 0;
4218
4219 if (IS_PINEVIEW(dev)) {
4220 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4221 if (reduced_clock)
4222 fp2 = (1 << reduced_clock->n) << 16 |
4223 reduced_clock->m1 << 8 | reduced_clock->m2;
4224 } else {
4225 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4226 if (reduced_clock)
4227 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4228 reduced_clock->m2;
4229 }
4230
4231 I915_WRITE(FP0(pipe), fp);
4232
4233 intel_crtc->lowfreq_avail = false;
4234 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4235 reduced_clock && i915_powersave) {
4236 I915_WRITE(FP1(pipe), fp2);
4237 intel_crtc->lowfreq_avail = true;
4238 } else {
4239 I915_WRITE(FP1(pipe), fp);
4240 }
4241}
4242
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004243static void vlv_update_pll(struct drm_crtc *crtc,
4244 struct drm_display_mode *mode,
4245 struct drm_display_mode *adjusted_mode,
4246 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304247 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004248{
4249 struct drm_device *dev = crtc->dev;
4250 struct drm_i915_private *dev_priv = dev->dev_private;
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4252 int pipe = intel_crtc->pipe;
4253 u32 dpll, mdiv, pdiv;
4254 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304255 bool is_sdvo;
4256 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004257
Daniel Vetter09153002012-12-12 14:06:44 +01004258 mutex_lock(&dev_priv->dpio_lock);
4259
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304260 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4261 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4262
4263 dpll = DPLL_VGA_MODE_DIS;
4264 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4265 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4266 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4267
4268 I915_WRITE(DPLL(pipe), dpll);
4269 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004270
4271 bestn = clock->n;
4272 bestm1 = clock->m1;
4273 bestm2 = clock->m2;
4274 bestp1 = clock->p1;
4275 bestp2 = clock->p2;
4276
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304277 /*
4278 * In Valleyview PLL and program lane counter registers are exposed
4279 * through DPIO interface
4280 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004281 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4282 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4283 mdiv |= ((bestn << DPIO_N_SHIFT));
4284 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4285 mdiv |= (1 << DPIO_K_SHIFT);
4286 mdiv |= DPIO_ENABLE_CALIBRATION;
4287 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4288
4289 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4290
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304291 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004292 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304293 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4294 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004295 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4296
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304297 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004298
4299 dpll |= DPLL_VCO_ENABLE;
4300 I915_WRITE(DPLL(pipe), dpll);
4301 POSTING_READ(DPLL(pipe));
4302 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4303 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4304
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304305 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004306
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304307 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4308 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4309
4310 I915_WRITE(DPLL(pipe), dpll);
4311
4312 /* Wait for the clocks to stabilize. */
4313 POSTING_READ(DPLL(pipe));
4314 udelay(150);
4315
4316 temp = 0;
4317 if (is_sdvo) {
4318 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004319 if (temp > 1)
4320 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4321 else
4322 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004323 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304324 I915_WRITE(DPLL_MD(pipe), temp);
4325 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004326
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304327 /* Now program lane control registers */
4328 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4329 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4330 {
4331 temp = 0x1000C4;
4332 if(pipe == 1)
4333 temp |= (1 << 21);
4334 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4335 }
4336 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4337 {
4338 temp = 0x1000C4;
4339 if(pipe == 1)
4340 temp |= (1 << 21);
4341 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4342 }
Daniel Vetter09153002012-12-12 14:06:44 +01004343
4344 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004345}
4346
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004347static void i9xx_update_pll(struct drm_crtc *crtc,
4348 struct drm_display_mode *mode,
4349 struct drm_display_mode *adjusted_mode,
4350 intel_clock_t *clock, intel_clock_t *reduced_clock,
4351 int num_connectors)
4352{
4353 struct drm_device *dev = crtc->dev;
4354 struct drm_i915_private *dev_priv = dev->dev_private;
4355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004356 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004357 int pipe = intel_crtc->pipe;
4358 u32 dpll;
4359 bool is_sdvo;
4360
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304361 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4362
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004363 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4364 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4365
4366 dpll = DPLL_VGA_MODE_DIS;
4367
4368 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4369 dpll |= DPLLB_MODE_LVDS;
4370 else
4371 dpll |= DPLLB_MODE_DAC_SERIAL;
4372 if (is_sdvo) {
4373 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4374 if (pixel_multiplier > 1) {
4375 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4376 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4377 }
4378 dpll |= DPLL_DVO_HIGH_SPEED;
4379 }
4380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4381 dpll |= DPLL_DVO_HIGH_SPEED;
4382
4383 /* compute bitmask from p1 value */
4384 if (IS_PINEVIEW(dev))
4385 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4386 else {
4387 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4388 if (IS_G4X(dev) && reduced_clock)
4389 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4390 }
4391 switch (clock->p2) {
4392 case 5:
4393 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4394 break;
4395 case 7:
4396 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4397 break;
4398 case 10:
4399 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4400 break;
4401 case 14:
4402 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4403 break;
4404 }
4405 if (INTEL_INFO(dev)->gen >= 4)
4406 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4407
4408 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4409 dpll |= PLL_REF_INPUT_TVCLKINBC;
4410 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4411 /* XXX: just matching BIOS for now */
4412 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4413 dpll |= 3;
4414 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4415 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4416 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4417 else
4418 dpll |= PLL_REF_INPUT_DREFCLK;
4419
4420 dpll |= DPLL_VCO_ENABLE;
4421 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4422 POSTING_READ(DPLL(pipe));
4423 udelay(150);
4424
Daniel Vetterdafd2262012-11-26 17:22:07 +01004425 for_each_encoder_on_crtc(dev, crtc, encoder)
4426 if (encoder->pre_pll_enable)
4427 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004428
4429 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4430 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4431
4432 I915_WRITE(DPLL(pipe), dpll);
4433
4434 /* Wait for the clocks to stabilize. */
4435 POSTING_READ(DPLL(pipe));
4436 udelay(150);
4437
4438 if (INTEL_INFO(dev)->gen >= 4) {
4439 u32 temp = 0;
4440 if (is_sdvo) {
4441 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4442 if (temp > 1)
4443 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4444 else
4445 temp = 0;
4446 }
4447 I915_WRITE(DPLL_MD(pipe), temp);
4448 } else {
4449 /* The pixel multiplier can only be updated once the
4450 * DPLL is enabled and the clocks are stable.
4451 *
4452 * So write it again.
4453 */
4454 I915_WRITE(DPLL(pipe), dpll);
4455 }
4456}
4457
4458static void i8xx_update_pll(struct drm_crtc *crtc,
4459 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304460 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004461 int num_connectors)
4462{
4463 struct drm_device *dev = crtc->dev;
4464 struct drm_i915_private *dev_priv = dev->dev_private;
4465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004466 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004467 int pipe = intel_crtc->pipe;
4468 u32 dpll;
4469
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304470 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4471
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004472 dpll = DPLL_VGA_MODE_DIS;
4473
4474 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4475 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4476 } else {
4477 if (clock->p1 == 2)
4478 dpll |= PLL_P1_DIVIDE_BY_TWO;
4479 else
4480 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4481 if (clock->p2 == 4)
4482 dpll |= PLL_P2_DIVIDE_BY_4;
4483 }
4484
4485 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4486 /* XXX: just matching BIOS for now */
4487 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4488 dpll |= 3;
4489 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4490 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4491 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4492 else
4493 dpll |= PLL_REF_INPUT_DREFCLK;
4494
4495 dpll |= DPLL_VCO_ENABLE;
4496 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4497 POSTING_READ(DPLL(pipe));
4498 udelay(150);
4499
Daniel Vetterdafd2262012-11-26 17:22:07 +01004500 for_each_encoder_on_crtc(dev, crtc, encoder)
4501 if (encoder->pre_pll_enable)
4502 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004503
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004504 I915_WRITE(DPLL(pipe), dpll);
4505
4506 /* Wait for the clocks to stabilize. */
4507 POSTING_READ(DPLL(pipe));
4508 udelay(150);
4509
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004510 /* The pixel multiplier can only be updated once the
4511 * DPLL is enabled and the clocks are stable.
4512 *
4513 * So write it again.
4514 */
4515 I915_WRITE(DPLL(pipe), dpll);
4516}
4517
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004518static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4519 struct drm_display_mode *mode,
4520 struct drm_display_mode *adjusted_mode)
4521{
4522 struct drm_device *dev = intel_crtc->base.dev;
4523 struct drm_i915_private *dev_priv = dev->dev_private;
4524 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004525 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004526 uint32_t vsyncshift;
4527
4528 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4529 /* the chip adds 2 halflines automatically */
4530 adjusted_mode->crtc_vtotal -= 1;
4531 adjusted_mode->crtc_vblank_end -= 1;
4532 vsyncshift = adjusted_mode->crtc_hsync_start
4533 - adjusted_mode->crtc_htotal / 2;
4534 } else {
4535 vsyncshift = 0;
4536 }
4537
4538 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004539 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004540
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004541 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004542 (adjusted_mode->crtc_hdisplay - 1) |
4543 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004544 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004545 (adjusted_mode->crtc_hblank_start - 1) |
4546 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004547 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004548 (adjusted_mode->crtc_hsync_start - 1) |
4549 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4550
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004551 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004552 (adjusted_mode->crtc_vdisplay - 1) |
4553 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004554 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004555 (adjusted_mode->crtc_vblank_start - 1) |
4556 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004557 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004558 (adjusted_mode->crtc_vsync_start - 1) |
4559 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4560
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004561 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4562 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4563 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4564 * bits. */
4565 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4566 (pipe == PIPE_B || pipe == PIPE_C))
4567 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4568
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004569 /* pipesrc controls the size that is scaled from, which should
4570 * always be the user's requested size.
4571 */
4572 I915_WRITE(PIPESRC(pipe),
4573 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4574}
4575
Eric Anholtf564048e2011-03-30 13:01:02 -07004576static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4577 struct drm_display_mode *mode,
4578 struct drm_display_mode *adjusted_mode,
4579 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004580 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004581{
4582 struct drm_device *dev = crtc->dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4585 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004586 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004587 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004588 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004589 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004590 bool ok, has_reduced_clock = false, is_sdvo = false;
4591 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004592 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004593 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004594 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004595
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004596 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004597 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004598 case INTEL_OUTPUT_LVDS:
4599 is_lvds = true;
4600 break;
4601 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004602 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004603 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004604 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004605 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004606 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004607 case INTEL_OUTPUT_TVOUT:
4608 is_tv = true;
4609 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004610 case INTEL_OUTPUT_DISPLAYPORT:
4611 is_dp = true;
4612 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004613 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004614
Eric Anholtc751ce42010-03-25 11:48:48 -07004615 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004616 }
4617
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004618 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004619
Ma Lingd4906092009-03-18 20:13:27 +08004620 /*
4621 * Returns a set of divisors for the desired target clock with the given
4622 * refclk, or FALSE. The returned values represent the clock equation:
4623 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4624 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004625 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004626 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4627 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004628 if (!ok) {
4629 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004630 return -EINVAL;
4631 }
4632
4633 /* Ensure that the cursor is valid for the new mode before changing... */
4634 intel_crtc_update_cursor(crtc, true);
4635
4636 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004637 /*
4638 * Ensure we match the reduced clock's P to the target clock.
4639 * If the clocks don't match, we can't switch the display clock
4640 * by using the FP0/FP1. In such case we will disable the LVDS
4641 * downclock feature.
4642 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004643 has_reduced_clock = limit->find_pll(limit, crtc,
4644 dev_priv->lvds_downclock,
4645 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004646 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004647 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004648 }
4649
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004650 if (is_sdvo && is_tv)
4651 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004652
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004653 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304654 i8xx_update_pll(crtc, adjusted_mode, &clock,
4655 has_reduced_clock ? &reduced_clock : NULL,
4656 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004657 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304658 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4659 has_reduced_clock ? &reduced_clock : NULL,
4660 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004661 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004662 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4663 has_reduced_clock ? &reduced_clock : NULL,
4664 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004665
4666 /* setup pipeconf */
4667 pipeconf = I915_READ(PIPECONF(pipe));
4668
4669 /* Set up the display plane register */
4670 dspcntr = DISPPLANE_GAMMA_ENABLE;
4671
Eric Anholt929c77f2011-03-30 13:01:04 -07004672 if (pipe == 0)
4673 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4674 else
4675 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004676
4677 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4678 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4679 * core speed.
4680 *
4681 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4682 * pipe == 0 check?
4683 */
4684 if (mode->clock >
4685 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4686 pipeconf |= PIPECONF_DOUBLE_WIDE;
4687 else
4688 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4689 }
4690
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004691 /* default to 8bpc */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004692 pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004693 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004694 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004695 pipeconf |= PIPECONF_6BPC |
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004696 PIPECONF_DITHER_EN |
4697 PIPECONF_DITHER_TYPE_SP;
4698 }
4699 }
4700
Gajanan Bhat19c03922012-09-27 19:13:07 +05304701 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4702 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004703 pipeconf |= PIPECONF_6BPC |
Gajanan Bhat19c03922012-09-27 19:13:07 +05304704 PIPECONF_ENABLE |
4705 I965_PIPECONF_ACTIVE;
4706 }
4707 }
4708
Eric Anholtf564048e2011-03-30 13:01:02 -07004709 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4710 drm_mode_debug_printmodeline(mode);
4711
Jesse Barnesa7516a02011-12-15 12:30:37 -08004712 if (HAS_PIPE_CXSR(dev)) {
4713 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004714 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4715 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004716 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004717 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4718 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4719 }
4720 }
4721
Keith Packard617cf882012-02-08 13:53:38 -08004722 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004723 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004724 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004725 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004726 else
Keith Packard617cf882012-02-08 13:53:38 -08004727 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004728
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004729 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004730
4731 /* pipesrc and dspsize control the size that is scaled from,
4732 * which should always be the user's requested size.
4733 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004734 I915_WRITE(DSPSIZE(plane),
4735 ((mode->vdisplay - 1) << 16) |
4736 (mode->hdisplay - 1));
4737 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004738
Eric Anholtf564048e2011-03-30 13:01:02 -07004739 I915_WRITE(PIPECONF(pipe), pipeconf);
4740 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004741 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004742
4743 intel_wait_for_vblank(dev, pipe);
4744
Eric Anholtf564048e2011-03-30 13:01:02 -07004745 I915_WRITE(DSPCNTR(plane), dspcntr);
4746 POSTING_READ(DSPCNTR(plane));
4747
Daniel Vetter94352cf2012-07-05 22:51:56 +02004748 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004749
4750 intel_update_watermarks(dev);
4751
Eric Anholtf564048e2011-03-30 13:01:02 -07004752 return ret;
4753}
4754
Paulo Zanonidde86e22012-12-01 12:04:25 -02004755static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004756{
4757 struct drm_i915_private *dev_priv = dev->dev_private;
4758 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004759 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004760 u32 temp;
4761 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004762 bool has_cpu_edp = false;
4763 bool has_pch_edp = false;
4764 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004765 bool has_ck505 = false;
4766 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004767
4768 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004769 list_for_each_entry(encoder, &mode_config->encoder_list,
4770 base.head) {
4771 switch (encoder->type) {
4772 case INTEL_OUTPUT_LVDS:
4773 has_panel = true;
4774 has_lvds = true;
4775 break;
4776 case INTEL_OUTPUT_EDP:
4777 has_panel = true;
4778 if (intel_encoder_is_pch_edp(&encoder->base))
4779 has_pch_edp = true;
4780 else
4781 has_cpu_edp = true;
4782 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004783 }
4784 }
4785
Keith Packard99eb6a02011-09-26 14:29:12 -07004786 if (HAS_PCH_IBX(dev)) {
4787 has_ck505 = dev_priv->display_clock_mode;
4788 can_ssc = has_ck505;
4789 } else {
4790 has_ck505 = false;
4791 can_ssc = true;
4792 }
4793
4794 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4795 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4796 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004797
4798 /* Ironlake: try to setup display ref clock before DPLL
4799 * enabling. This is only under driver's control after
4800 * PCH B stepping, previous chipset stepping should be
4801 * ignoring this setting.
4802 */
4803 temp = I915_READ(PCH_DREF_CONTROL);
4804 /* Always enable nonspread source */
4805 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004806
Keith Packard99eb6a02011-09-26 14:29:12 -07004807 if (has_ck505)
4808 temp |= DREF_NONSPREAD_CK505_ENABLE;
4809 else
4810 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004811
Keith Packard199e5d72011-09-22 12:01:57 -07004812 if (has_panel) {
4813 temp &= ~DREF_SSC_SOURCE_MASK;
4814 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004815
Keith Packard199e5d72011-09-22 12:01:57 -07004816 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004817 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004818 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004819 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004820 } else
4821 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004822
4823 /* Get SSC going before enabling the outputs */
4824 I915_WRITE(PCH_DREF_CONTROL, temp);
4825 POSTING_READ(PCH_DREF_CONTROL);
4826 udelay(200);
4827
Jesse Barnes13d83a62011-08-03 12:59:20 -07004828 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4829
4830 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004831 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004832 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004833 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004834 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004835 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004836 else
4837 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004838 } else
4839 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4840
4841 I915_WRITE(PCH_DREF_CONTROL, temp);
4842 POSTING_READ(PCH_DREF_CONTROL);
4843 udelay(200);
4844 } else {
4845 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4846
4847 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4848
4849 /* Turn off CPU output */
4850 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4851
4852 I915_WRITE(PCH_DREF_CONTROL, temp);
4853 POSTING_READ(PCH_DREF_CONTROL);
4854 udelay(200);
4855
4856 /* Turn off the SSC source */
4857 temp &= ~DREF_SSC_SOURCE_MASK;
4858 temp |= DREF_SSC_SOURCE_DISABLE;
4859
4860 /* Turn off SSC1 */
4861 temp &= ~ DREF_SSC1_ENABLE;
4862
Jesse Barnes13d83a62011-08-03 12:59:20 -07004863 I915_WRITE(PCH_DREF_CONTROL, temp);
4864 POSTING_READ(PCH_DREF_CONTROL);
4865 udelay(200);
4866 }
4867}
4868
Paulo Zanonidde86e22012-12-01 12:04:25 -02004869/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4870static void lpt_init_pch_refclk(struct drm_device *dev)
4871{
4872 struct drm_i915_private *dev_priv = dev->dev_private;
4873 struct drm_mode_config *mode_config = &dev->mode_config;
4874 struct intel_encoder *encoder;
4875 bool has_vga = false;
4876 bool is_sdv = false;
4877 u32 tmp;
4878
4879 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4880 switch (encoder->type) {
4881 case INTEL_OUTPUT_ANALOG:
4882 has_vga = true;
4883 break;
4884 }
4885 }
4886
4887 if (!has_vga)
4888 return;
4889
Daniel Vetterc00db242013-01-22 15:33:27 +01004890 mutex_lock(&dev_priv->dpio_lock);
4891
Paulo Zanonidde86e22012-12-01 12:04:25 -02004892 /* XXX: Rip out SDV support once Haswell ships for real. */
4893 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
4894 is_sdv = true;
4895
4896 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4897 tmp &= ~SBI_SSCCTL_DISABLE;
4898 tmp |= SBI_SSCCTL_PATHALT;
4899 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4900
4901 udelay(24);
4902
4903 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4904 tmp &= ~SBI_SSCCTL_PATHALT;
4905 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4906
4907 if (!is_sdv) {
4908 tmp = I915_READ(SOUTH_CHICKEN2);
4909 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
4910 I915_WRITE(SOUTH_CHICKEN2, tmp);
4911
4912 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
4913 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
4914 DRM_ERROR("FDI mPHY reset assert timeout\n");
4915
4916 tmp = I915_READ(SOUTH_CHICKEN2);
4917 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
4918 I915_WRITE(SOUTH_CHICKEN2, tmp);
4919
4920 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
4921 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
4922 100))
4923 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
4924 }
4925
4926 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
4927 tmp &= ~(0xFF << 24);
4928 tmp |= (0x12 << 24);
4929 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
4930
4931 if (!is_sdv) {
4932 tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
4933 tmp &= ~(0x3 << 6);
4934 tmp |= (1 << 6) | (1 << 0);
4935 intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
4936 }
4937
4938 if (is_sdv) {
4939 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
4940 tmp |= 0x7FFF;
4941 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
4942 }
4943
4944 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
4945 tmp |= (1 << 11);
4946 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
4947
4948 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
4949 tmp |= (1 << 11);
4950 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
4951
4952 if (is_sdv) {
4953 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
4954 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4955 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
4956
4957 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
4958 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4959 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
4960
4961 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
4962 tmp |= (0x3F << 8);
4963 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
4964
4965 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
4966 tmp |= (0x3F << 8);
4967 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
4968 }
4969
4970 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
4971 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
4972 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
4973
4974 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
4975 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
4976 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
4977
4978 if (!is_sdv) {
4979 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
4980 tmp &= ~(7 << 13);
4981 tmp |= (5 << 13);
4982 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
4983
4984 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
4985 tmp &= ~(7 << 13);
4986 tmp |= (5 << 13);
4987 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
4988 }
4989
4990 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
4991 tmp &= ~0xFF;
4992 tmp |= 0x1C;
4993 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
4994
4995 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
4996 tmp &= ~0xFF;
4997 tmp |= 0x1C;
4998 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
4999
5000 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5001 tmp &= ~(0xFF << 16);
5002 tmp |= (0x1C << 16);
5003 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5004
5005 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5006 tmp &= ~(0xFF << 16);
5007 tmp |= (0x1C << 16);
5008 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5009
5010 if (!is_sdv) {
5011 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5012 tmp |= (1 << 27);
5013 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5014
5015 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5016 tmp |= (1 << 27);
5017 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5018
5019 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5020 tmp &= ~(0xF << 28);
5021 tmp |= (4 << 28);
5022 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5023
5024 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5025 tmp &= ~(0xF << 28);
5026 tmp |= (4 << 28);
5027 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5028 }
5029
5030 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5031 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5032 tmp |= SBI_DBUFF0_ENABLE;
5033 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005034
5035 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005036}
5037
5038/*
5039 * Initialize reference clocks when the driver loads
5040 */
5041void intel_init_pch_refclk(struct drm_device *dev)
5042{
5043 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5044 ironlake_init_pch_refclk(dev);
5045 else if (HAS_PCH_LPT(dev))
5046 lpt_init_pch_refclk(dev);
5047}
5048
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005049static int ironlake_get_refclk(struct drm_crtc *crtc)
5050{
5051 struct drm_device *dev = crtc->dev;
5052 struct drm_i915_private *dev_priv = dev->dev_private;
5053 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005054 struct intel_encoder *edp_encoder = NULL;
5055 int num_connectors = 0;
5056 bool is_lvds = false;
5057
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005058 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005059 switch (encoder->type) {
5060 case INTEL_OUTPUT_LVDS:
5061 is_lvds = true;
5062 break;
5063 case INTEL_OUTPUT_EDP:
5064 edp_encoder = encoder;
5065 break;
5066 }
5067 num_connectors++;
5068 }
5069
5070 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5071 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5072 dev_priv->lvds_ssc_freq);
5073 return dev_priv->lvds_ssc_freq * 1000;
5074 }
5075
5076 return 120000;
5077}
5078
Paulo Zanonic8203562012-09-12 10:06:29 -03005079static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5080 struct drm_display_mode *adjusted_mode,
5081 bool dither)
5082{
5083 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5085 int pipe = intel_crtc->pipe;
5086 uint32_t val;
5087
5088 val = I915_READ(PIPECONF(pipe));
5089
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005090 val &= ~PIPECONF_BPC_MASK;
Paulo Zanonic8203562012-09-12 10:06:29 -03005091 switch (intel_crtc->bpp) {
5092 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005093 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005094 break;
5095 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005096 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005097 break;
5098 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005099 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005100 break;
5101 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005102 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005103 break;
5104 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005105 /* Case prevented by intel_choose_pipe_bpp_dither. */
5106 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005107 }
5108
5109 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5110 if (dither)
5111 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5112
5113 val &= ~PIPECONF_INTERLACE_MASK;
5114 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5115 val |= PIPECONF_INTERLACED_ILK;
5116 else
5117 val |= PIPECONF_PROGRESSIVE;
5118
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005119 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5120 val |= PIPECONF_COLOR_RANGE_SELECT;
5121 else
5122 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5123
Paulo Zanonic8203562012-09-12 10:06:29 -03005124 I915_WRITE(PIPECONF(pipe), val);
5125 POSTING_READ(PIPECONF(pipe));
5126}
5127
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005128static void haswell_set_pipeconf(struct drm_crtc *crtc,
5129 struct drm_display_mode *adjusted_mode,
5130 bool dither)
5131{
5132 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005134 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005135 uint32_t val;
5136
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005137 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005138
5139 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5140 if (dither)
5141 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5142
5143 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5144 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5145 val |= PIPECONF_INTERLACED_ILK;
5146 else
5147 val |= PIPECONF_PROGRESSIVE;
5148
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005149 I915_WRITE(PIPECONF(cpu_transcoder), val);
5150 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005151}
5152
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005153static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5154 struct drm_display_mode *adjusted_mode,
5155 intel_clock_t *clock,
5156 bool *has_reduced_clock,
5157 intel_clock_t *reduced_clock)
5158{
5159 struct drm_device *dev = crtc->dev;
5160 struct drm_i915_private *dev_priv = dev->dev_private;
5161 struct intel_encoder *intel_encoder;
5162 int refclk;
5163 const intel_limit_t *limit;
5164 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5165
5166 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5167 switch (intel_encoder->type) {
5168 case INTEL_OUTPUT_LVDS:
5169 is_lvds = true;
5170 break;
5171 case INTEL_OUTPUT_SDVO:
5172 case INTEL_OUTPUT_HDMI:
5173 is_sdvo = true;
5174 if (intel_encoder->needs_tv_clock)
5175 is_tv = true;
5176 break;
5177 case INTEL_OUTPUT_TVOUT:
5178 is_tv = true;
5179 break;
5180 }
5181 }
5182
5183 refclk = ironlake_get_refclk(crtc);
5184
5185 /*
5186 * Returns a set of divisors for the desired target clock with the given
5187 * refclk, or FALSE. The returned values represent the clock equation:
5188 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5189 */
5190 limit = intel_limit(crtc, refclk);
5191 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5192 clock);
5193 if (!ret)
5194 return false;
5195
5196 if (is_lvds && dev_priv->lvds_downclock_avail) {
5197 /*
5198 * Ensure we match the reduced clock's P to the target clock.
5199 * If the clocks don't match, we can't switch the display clock
5200 * by using the FP0/FP1. In such case we will disable the LVDS
5201 * downclock feature.
5202 */
5203 *has_reduced_clock = limit->find_pll(limit, crtc,
5204 dev_priv->lvds_downclock,
5205 refclk,
5206 clock,
5207 reduced_clock);
5208 }
5209
5210 if (is_sdvo && is_tv)
5211 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5212
5213 return true;
5214}
5215
Daniel Vetter01a415f2012-10-27 15:58:40 +02005216static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5217{
5218 struct drm_i915_private *dev_priv = dev->dev_private;
5219 uint32_t temp;
5220
5221 temp = I915_READ(SOUTH_CHICKEN1);
5222 if (temp & FDI_BC_BIFURCATION_SELECT)
5223 return;
5224
5225 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5226 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5227
5228 temp |= FDI_BC_BIFURCATION_SELECT;
5229 DRM_DEBUG_KMS("enabling fdi C rx\n");
5230 I915_WRITE(SOUTH_CHICKEN1, temp);
5231 POSTING_READ(SOUTH_CHICKEN1);
5232}
5233
5234static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5235{
5236 struct drm_device *dev = intel_crtc->base.dev;
5237 struct drm_i915_private *dev_priv = dev->dev_private;
5238 struct intel_crtc *pipe_B_crtc =
5239 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5240
5241 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5242 intel_crtc->pipe, intel_crtc->fdi_lanes);
5243 if (intel_crtc->fdi_lanes > 4) {
5244 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5245 intel_crtc->pipe, intel_crtc->fdi_lanes);
5246 /* Clamp lanes to avoid programming the hw with bogus values. */
5247 intel_crtc->fdi_lanes = 4;
5248
5249 return false;
5250 }
5251
5252 if (dev_priv->num_pipe == 2)
5253 return true;
5254
5255 switch (intel_crtc->pipe) {
5256 case PIPE_A:
5257 return true;
5258 case PIPE_B:
5259 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5260 intel_crtc->fdi_lanes > 2) {
5261 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5262 intel_crtc->pipe, intel_crtc->fdi_lanes);
5263 /* Clamp lanes to avoid programming the hw with bogus values. */
5264 intel_crtc->fdi_lanes = 2;
5265
5266 return false;
5267 }
5268
5269 if (intel_crtc->fdi_lanes > 2)
5270 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5271 else
5272 cpt_enable_fdi_bc_bifurcation(dev);
5273
5274 return true;
5275 case PIPE_C:
5276 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5277 if (intel_crtc->fdi_lanes > 2) {
5278 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5279 intel_crtc->pipe, intel_crtc->fdi_lanes);
5280 /* Clamp lanes to avoid programming the hw with bogus values. */
5281 intel_crtc->fdi_lanes = 2;
5282
5283 return false;
5284 }
5285 } else {
5286 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5287 return false;
5288 }
5289
5290 cpt_enable_fdi_bc_bifurcation(dev);
5291
5292 return true;
5293 default:
5294 BUG();
5295 }
5296}
5297
Paulo Zanonid4b19312012-11-29 11:29:32 -02005298int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5299{
5300 /*
5301 * Account for spread spectrum to avoid
5302 * oversubscribing the link. Max center spread
5303 * is 2.5%; use 5% for safety's sake.
5304 */
5305 u32 bps = target_clock * bpp * 21 / 20;
5306 return bps / (link_bw * 8) + 1;
5307}
5308
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005309static void ironlake_set_m_n(struct drm_crtc *crtc,
5310 struct drm_display_mode *mode,
5311 struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005312{
5313 struct drm_device *dev = crtc->dev;
5314 struct drm_i915_private *dev_priv = dev->dev_private;
5315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005316 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005317 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005318 struct intel_link_m_n m_n = {0};
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005319 int target_clock, pixel_multiplier, lane, link_bw;
5320 bool is_dp = false, is_cpu_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005321
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005322 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5323 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005324 case INTEL_OUTPUT_DISPLAYPORT:
5325 is_dp = true;
5326 break;
5327 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005328 is_dp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005329 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005330 is_cpu_edp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005331 edp_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005332 break;
5333 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005334 }
5335
Zhenyu Wang2c072452009-06-05 15:38:42 +08005336 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005337 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5338 lane = 0;
5339 /* CPU eDP doesn't require FDI link, so just set DP M/N
5340 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07005341 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07005342 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07005343 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07005344 /* FDI is a binary signal running at ~2.7GHz, encoding
5345 * each output octet as 10 bits. The actual frequency
5346 * is stored as a divider into a 100MHz clock, and the
5347 * mode pixel clock is stored in units of 1KHz.
5348 * Hence the bw of each lane in terms of the mode signal
5349 * is:
5350 */
5351 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005352 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005353
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005354 /* [e]DP over FDI requires target mode clock instead of link clock. */
5355 if (edp_encoder)
5356 target_clock = intel_edp_target_clock(edp_encoder, mode);
5357 else if (is_dp)
5358 target_clock = mode->clock;
5359 else
5360 target_clock = adjusted_mode->clock;
5361
Paulo Zanonid4b19312012-11-29 11:29:32 -02005362 if (!lane)
5363 lane = ironlake_get_lanes_required(target_clock, link_bw,
5364 intel_crtc->bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005365
5366 intel_crtc->fdi_lanes = lane;
5367
5368 if (pixel_multiplier > 1)
5369 link_bw *= pixel_multiplier;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005370 intel_link_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw, &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005371
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005372 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5373 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5374 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5375 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005376}
5377
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005378static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5379 struct drm_display_mode *adjusted_mode,
5380 intel_clock_t *clock, u32 fp)
5381{
5382 struct drm_crtc *crtc = &intel_crtc->base;
5383 struct drm_device *dev = crtc->dev;
5384 struct drm_i915_private *dev_priv = dev->dev_private;
5385 struct intel_encoder *intel_encoder;
5386 uint32_t dpll;
5387 int factor, pixel_multiplier, num_connectors = 0;
5388 bool is_lvds = false, is_sdvo = false, is_tv = false;
5389 bool is_dp = false, is_cpu_edp = false;
5390
5391 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5392 switch (intel_encoder->type) {
5393 case INTEL_OUTPUT_LVDS:
5394 is_lvds = true;
5395 break;
5396 case INTEL_OUTPUT_SDVO:
5397 case INTEL_OUTPUT_HDMI:
5398 is_sdvo = true;
5399 if (intel_encoder->needs_tv_clock)
5400 is_tv = true;
5401 break;
5402 case INTEL_OUTPUT_TVOUT:
5403 is_tv = true;
5404 break;
5405 case INTEL_OUTPUT_DISPLAYPORT:
5406 is_dp = true;
5407 break;
5408 case INTEL_OUTPUT_EDP:
5409 is_dp = true;
5410 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5411 is_cpu_edp = true;
5412 break;
5413 }
5414
5415 num_connectors++;
5416 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005417
Chris Wilsonc1858122010-12-03 21:35:48 +00005418 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005419 factor = 21;
5420 if (is_lvds) {
5421 if ((intel_panel_use_ssc(dev_priv) &&
5422 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetter1974cad2012-11-26 17:22:09 +01005423 intel_is_dual_link_lvds(dev))
Eric Anholt8febb292011-03-30 13:01:07 -07005424 factor = 25;
5425 } else if (is_sdvo && is_tv)
5426 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005427
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005428 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005429 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005430
Chris Wilson5eddb702010-09-11 13:48:45 +01005431 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005432
Eric Anholta07d6782011-03-30 13:01:08 -07005433 if (is_lvds)
5434 dpll |= DPLLB_MODE_LVDS;
5435 else
5436 dpll |= DPLLB_MODE_DAC_SERIAL;
5437 if (is_sdvo) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005438 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Eric Anholta07d6782011-03-30 13:01:08 -07005439 if (pixel_multiplier > 1) {
5440 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005441 }
Eric Anholta07d6782011-03-30 13:01:08 -07005442 dpll |= DPLL_DVO_HIGH_SPEED;
5443 }
Jesse Barnese3aef172012-04-10 11:58:03 -07005444 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07005445 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005446
Eric Anholta07d6782011-03-30 13:01:08 -07005447 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005448 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005449 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005450 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005451
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005452 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005453 case 5:
5454 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5455 break;
5456 case 7:
5457 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5458 break;
5459 case 10:
5460 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5461 break;
5462 case 14:
5463 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5464 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005465 }
5466
5467 if (is_sdvo && is_tv)
5468 dpll |= PLL_REF_INPUT_TVCLKINBC;
5469 else if (is_tv)
5470 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005471 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005472 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005473 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005474 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005475 else
5476 dpll |= PLL_REF_INPUT_DREFCLK;
5477
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005478 return dpll;
5479}
5480
Jesse Barnes79e53942008-11-07 14:24:08 -08005481static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5482 struct drm_display_mode *mode,
5483 struct drm_display_mode *adjusted_mode,
5484 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005485 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005486{
5487 struct drm_device *dev = crtc->dev;
5488 struct drm_i915_private *dev_priv = dev->dev_private;
5489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5490 int pipe = intel_crtc->pipe;
5491 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005492 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005493 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005494 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005495 bool ok, has_reduced_clock = false;
5496 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005497 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005498 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005499 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005500
5501 for_each_encoder_on_crtc(dev, crtc, encoder) {
5502 switch (encoder->type) {
5503 case INTEL_OUTPUT_LVDS:
5504 is_lvds = true;
5505 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005506 case INTEL_OUTPUT_DISPLAYPORT:
5507 is_dp = true;
5508 break;
5509 case INTEL_OUTPUT_EDP:
5510 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005511 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005512 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005513 break;
5514 }
5515
5516 num_connectors++;
5517 }
5518
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005519 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5520 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5521
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005522 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5523 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005524 if (!ok) {
5525 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5526 return -EINVAL;
5527 }
5528
5529 /* Ensure that the cursor is valid for the new mode before changing... */
5530 intel_crtc_update_cursor(crtc, true);
5531
Jesse Barnes79e53942008-11-07 14:24:08 -08005532 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005533 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5534 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005535 if (is_lvds && dev_priv->lvds_dither)
5536 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005537
Jesse Barnes79e53942008-11-07 14:24:08 -08005538 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5539 if (has_reduced_clock)
5540 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5541 reduced_clock.m2;
5542
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005543 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005544
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005545 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005546 drm_mode_debug_printmodeline(mode);
5547
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005548 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5549 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005550 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005551
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005552 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5553 if (pll == NULL) {
5554 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5555 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005556 return -EINVAL;
5557 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005558 } else
5559 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005560
Daniel Vetter2f0c2ad2012-11-29 15:59:35 +01005561 if (is_dp && !is_cpu_edp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005562 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005563
Daniel Vetterdafd2262012-11-26 17:22:07 +01005564 for_each_encoder_on_crtc(dev, crtc, encoder)
5565 if (encoder->pre_pll_enable)
5566 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005567
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005568 if (intel_crtc->pch_pll) {
5569 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005570
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005571 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005572 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005573 udelay(150);
5574
Eric Anholt8febb292011-03-30 13:01:07 -07005575 /* The pixel multiplier can only be updated once the
5576 * DPLL is enabled and the clocks are stable.
5577 *
5578 * So write it again.
5579 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005580 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005581 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005582
Chris Wilson5eddb702010-09-11 13:48:45 +01005583 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005584 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005585 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005586 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005587 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005588 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005589 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005590 }
5591 }
5592
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005593 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005594
Daniel Vetter01a415f2012-10-27 15:58:40 +02005595 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5596 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005597 ironlake_set_m_n(crtc, mode, adjusted_mode);
Chris Wilson5eddb702010-09-11 13:48:45 +01005598
Daniel Vetter01a415f2012-10-27 15:58:40 +02005599 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005600
Paulo Zanonic8203562012-09-12 10:06:29 -03005601 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005602
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005603 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005604
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005605 /* Set up the display plane register */
5606 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005607 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005608
Daniel Vetter94352cf2012-07-05 22:51:56 +02005609 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005610
5611 intel_update_watermarks(dev);
5612
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005613 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5614
Daniel Vetter01a415f2012-10-27 15:58:40 +02005615 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005616}
5617
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005618static void haswell_modeset_global_resources(struct drm_device *dev)
5619{
5620 struct drm_i915_private *dev_priv = dev->dev_private;
5621 bool enable = false;
5622 struct intel_crtc *crtc;
5623 struct intel_encoder *encoder;
5624
5625 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5626 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5627 enable = true;
5628 /* XXX: Should check for edp transcoder here, but thanks to init
5629 * sequence that's not yet available. Just in case desktop eDP
5630 * on PORT D is possible on haswell, too. */
5631 }
5632
5633 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5634 base.head) {
5635 if (encoder->type != INTEL_OUTPUT_EDP &&
5636 encoder->connectors_active)
5637 enable = true;
5638 }
5639
5640 /* Even the eDP panel fitter is outside the always-on well. */
5641 if (dev_priv->pch_pf_size)
5642 enable = true;
5643
5644 intel_set_power_well(dev, enable);
5645}
5646
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005647static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5648 struct drm_display_mode *mode,
5649 struct drm_display_mode *adjusted_mode,
5650 int x, int y,
5651 struct drm_framebuffer *fb)
5652{
5653 struct drm_device *dev = crtc->dev;
5654 struct drm_i915_private *dev_priv = dev->dev_private;
5655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5656 int pipe = intel_crtc->pipe;
5657 int plane = intel_crtc->plane;
5658 int num_connectors = 0;
Daniel Vettered7ef432012-12-06 14:24:21 +01005659 bool is_dp = false, is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005660 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005661 int ret;
5662 bool dither;
5663
5664 for_each_encoder_on_crtc(dev, crtc, encoder) {
5665 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005666 case INTEL_OUTPUT_DISPLAYPORT:
5667 is_dp = true;
5668 break;
5669 case INTEL_OUTPUT_EDP:
5670 is_dp = true;
5671 if (!intel_encoder_is_pch_edp(&encoder->base))
5672 is_cpu_edp = true;
5673 break;
5674 }
5675
5676 num_connectors++;
5677 }
5678
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005679 /* We are not sure yet this won't happen. */
5680 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5681 INTEL_PCH_TYPE(dev));
5682
5683 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5684 num_connectors, pipe_name(pipe));
5685
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005686 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005687 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5688
5689 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5690
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005691 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5692 return -EINVAL;
5693
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005694 /* Ensure that the cursor is valid for the new mode before changing... */
5695 intel_crtc_update_cursor(crtc, true);
5696
5697 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005698 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5699 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005700
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005701 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5702 drm_mode_debug_printmodeline(mode);
5703
Daniel Vettered7ef432012-12-06 14:24:21 +01005704 if (is_dp && !is_cpu_edp)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005705 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005706
5707 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005708
5709 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5710
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005711 if (!is_dp || is_cpu_edp)
5712 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005713
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005714 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005715
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005716 /* Set up the display plane register */
5717 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5718 POSTING_READ(DSPCNTR(plane));
5719
5720 ret = intel_pipe_set_base(crtc, x, y, fb);
5721
5722 intel_update_watermarks(dev);
5723
5724 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5725
Jesse Barnes79e53942008-11-07 14:24:08 -08005726 return ret;
5727}
5728
Eric Anholtf564048e2011-03-30 13:01:02 -07005729static int intel_crtc_mode_set(struct drm_crtc *crtc,
5730 struct drm_display_mode *mode,
5731 struct drm_display_mode *adjusted_mode,
5732 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005733 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005734{
5735 struct drm_device *dev = crtc->dev;
5736 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005737 struct drm_encoder_helper_funcs *encoder_funcs;
5738 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5740 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005741 int ret;
5742
Paulo Zanonicc464b22013-01-25 16:59:16 -02005743 if (IS_HASWELL(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
5744 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5745 else
5746 intel_crtc->cpu_transcoder = pipe;
5747
Eric Anholt0b701d22011-03-30 13:01:03 -07005748 drm_vblank_pre_modeset(dev, pipe);
5749
Eric Anholtf564048e2011-03-30 13:01:02 -07005750 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005751 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005752 drm_vblank_post_modeset(dev, pipe);
5753
Daniel Vetter9256aa12012-10-31 19:26:13 +01005754 if (ret != 0)
5755 return ret;
5756
5757 for_each_encoder_on_crtc(dev, crtc, encoder) {
5758 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5759 encoder->base.base.id,
5760 drm_get_encoder_name(&encoder->base),
5761 mode->base.id, mode->name);
5762 encoder_funcs = encoder->base.helper_private;
5763 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5764 }
5765
5766 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005767}
5768
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005769static bool intel_eld_uptodate(struct drm_connector *connector,
5770 int reg_eldv, uint32_t bits_eldv,
5771 int reg_elda, uint32_t bits_elda,
5772 int reg_edid)
5773{
5774 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5775 uint8_t *eld = connector->eld;
5776 uint32_t i;
5777
5778 i = I915_READ(reg_eldv);
5779 i &= bits_eldv;
5780
5781 if (!eld[0])
5782 return !i;
5783
5784 if (!i)
5785 return false;
5786
5787 i = I915_READ(reg_elda);
5788 i &= ~bits_elda;
5789 I915_WRITE(reg_elda, i);
5790
5791 for (i = 0; i < eld[2]; i++)
5792 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5793 return false;
5794
5795 return true;
5796}
5797
Wu Fengguange0dac652011-09-05 14:25:34 +08005798static void g4x_write_eld(struct drm_connector *connector,
5799 struct drm_crtc *crtc)
5800{
5801 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5802 uint8_t *eld = connector->eld;
5803 uint32_t eldv;
5804 uint32_t len;
5805 uint32_t i;
5806
5807 i = I915_READ(G4X_AUD_VID_DID);
5808
5809 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5810 eldv = G4X_ELDV_DEVCL_DEVBLC;
5811 else
5812 eldv = G4X_ELDV_DEVCTG;
5813
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005814 if (intel_eld_uptodate(connector,
5815 G4X_AUD_CNTL_ST, eldv,
5816 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5817 G4X_HDMIW_HDMIEDID))
5818 return;
5819
Wu Fengguange0dac652011-09-05 14:25:34 +08005820 i = I915_READ(G4X_AUD_CNTL_ST);
5821 i &= ~(eldv | G4X_ELD_ADDR);
5822 len = (i >> 9) & 0x1f; /* ELD buffer size */
5823 I915_WRITE(G4X_AUD_CNTL_ST, i);
5824
5825 if (!eld[0])
5826 return;
5827
5828 len = min_t(uint8_t, eld[2], len);
5829 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5830 for (i = 0; i < len; i++)
5831 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5832
5833 i = I915_READ(G4X_AUD_CNTL_ST);
5834 i |= eldv;
5835 I915_WRITE(G4X_AUD_CNTL_ST, i);
5836}
5837
Wang Xingchao83358c852012-08-16 22:43:37 +08005838static void haswell_write_eld(struct drm_connector *connector,
5839 struct drm_crtc *crtc)
5840{
5841 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5842 uint8_t *eld = connector->eld;
5843 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08005845 uint32_t eldv;
5846 uint32_t i;
5847 int len;
5848 int pipe = to_intel_crtc(crtc)->pipe;
5849 int tmp;
5850
5851 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5852 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5853 int aud_config = HSW_AUD_CFG(pipe);
5854 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5855
5856
5857 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5858
5859 /* Audio output enable */
5860 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5861 tmp = I915_READ(aud_cntrl_st2);
5862 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5863 I915_WRITE(aud_cntrl_st2, tmp);
5864
5865 /* Wait for 1 vertical blank */
5866 intel_wait_for_vblank(dev, pipe);
5867
5868 /* Set ELD valid state */
5869 tmp = I915_READ(aud_cntrl_st2);
5870 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5871 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5872 I915_WRITE(aud_cntrl_st2, tmp);
5873 tmp = I915_READ(aud_cntrl_st2);
5874 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5875
5876 /* Enable HDMI mode */
5877 tmp = I915_READ(aud_config);
5878 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5879 /* clear N_programing_enable and N_value_index */
5880 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5881 I915_WRITE(aud_config, tmp);
5882
5883 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5884
5885 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005886 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08005887
5888 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5889 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5890 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5891 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5892 } else
5893 I915_WRITE(aud_config, 0);
5894
5895 if (intel_eld_uptodate(connector,
5896 aud_cntrl_st2, eldv,
5897 aud_cntl_st, IBX_ELD_ADDRESS,
5898 hdmiw_hdmiedid))
5899 return;
5900
5901 i = I915_READ(aud_cntrl_st2);
5902 i &= ~eldv;
5903 I915_WRITE(aud_cntrl_st2, i);
5904
5905 if (!eld[0])
5906 return;
5907
5908 i = I915_READ(aud_cntl_st);
5909 i &= ~IBX_ELD_ADDRESS;
5910 I915_WRITE(aud_cntl_st, i);
5911 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5912 DRM_DEBUG_DRIVER("port num:%d\n", i);
5913
5914 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5915 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5916 for (i = 0; i < len; i++)
5917 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5918
5919 i = I915_READ(aud_cntrl_st2);
5920 i |= eldv;
5921 I915_WRITE(aud_cntrl_st2, i);
5922
5923}
5924
Wu Fengguange0dac652011-09-05 14:25:34 +08005925static void ironlake_write_eld(struct drm_connector *connector,
5926 struct drm_crtc *crtc)
5927{
5928 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5929 uint8_t *eld = connector->eld;
5930 uint32_t eldv;
5931 uint32_t i;
5932 int len;
5933 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005934 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005935 int aud_cntl_st;
5936 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005937 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005938
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005939 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005940 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5941 aud_config = IBX_AUD_CFG(pipe);
5942 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005943 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005944 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005945 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5946 aud_config = CPT_AUD_CFG(pipe);
5947 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005948 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005949 }
5950
Wang Xingchao9b138a82012-08-09 16:52:18 +08005951 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005952
5953 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005954 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005955 if (!i) {
5956 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5957 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005958 eldv = IBX_ELD_VALIDB;
5959 eldv |= IBX_ELD_VALIDB << 4;
5960 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005961 } else {
5962 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005963 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005964 }
5965
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005966 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5967 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5968 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005969 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5970 } else
5971 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005972
5973 if (intel_eld_uptodate(connector,
5974 aud_cntrl_st2, eldv,
5975 aud_cntl_st, IBX_ELD_ADDRESS,
5976 hdmiw_hdmiedid))
5977 return;
5978
Wu Fengguange0dac652011-09-05 14:25:34 +08005979 i = I915_READ(aud_cntrl_st2);
5980 i &= ~eldv;
5981 I915_WRITE(aud_cntrl_st2, i);
5982
5983 if (!eld[0])
5984 return;
5985
Wu Fengguange0dac652011-09-05 14:25:34 +08005986 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005987 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005988 I915_WRITE(aud_cntl_st, i);
5989
5990 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5991 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5992 for (i = 0; i < len; i++)
5993 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5994
5995 i = I915_READ(aud_cntrl_st2);
5996 i |= eldv;
5997 I915_WRITE(aud_cntrl_st2, i);
5998}
5999
6000void intel_write_eld(struct drm_encoder *encoder,
6001 struct drm_display_mode *mode)
6002{
6003 struct drm_crtc *crtc = encoder->crtc;
6004 struct drm_connector *connector;
6005 struct drm_device *dev = encoder->dev;
6006 struct drm_i915_private *dev_priv = dev->dev_private;
6007
6008 connector = drm_select_eld(encoder, mode);
6009 if (!connector)
6010 return;
6011
6012 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6013 connector->base.id,
6014 drm_get_connector_name(connector),
6015 connector->encoder->base.id,
6016 drm_get_encoder_name(connector->encoder));
6017
6018 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6019
6020 if (dev_priv->display.write_eld)
6021 dev_priv->display.write_eld(connector, crtc);
6022}
6023
Jesse Barnes79e53942008-11-07 14:24:08 -08006024/** Loads the palette/gamma unit for the CRTC with the prepared values */
6025void intel_crtc_load_lut(struct drm_crtc *crtc)
6026{
6027 struct drm_device *dev = crtc->dev;
6028 struct drm_i915_private *dev_priv = dev->dev_private;
6029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006030 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006031 int i;
6032
6033 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006034 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006035 return;
6036
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006037 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006038 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006039 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006040
Jesse Barnes79e53942008-11-07 14:24:08 -08006041 for (i = 0; i < 256; i++) {
6042 I915_WRITE(palreg + 4 * i,
6043 (intel_crtc->lut_r[i] << 16) |
6044 (intel_crtc->lut_g[i] << 8) |
6045 intel_crtc->lut_b[i]);
6046 }
6047}
6048
Chris Wilson560b85b2010-08-07 11:01:38 +01006049static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6050{
6051 struct drm_device *dev = crtc->dev;
6052 struct drm_i915_private *dev_priv = dev->dev_private;
6053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6054 bool visible = base != 0;
6055 u32 cntl;
6056
6057 if (intel_crtc->cursor_visible == visible)
6058 return;
6059
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006060 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006061 if (visible) {
6062 /* On these chipsets we can only modify the base whilst
6063 * the cursor is disabled.
6064 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006065 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006066
6067 cntl &= ~(CURSOR_FORMAT_MASK);
6068 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6069 cntl |= CURSOR_ENABLE |
6070 CURSOR_GAMMA_ENABLE |
6071 CURSOR_FORMAT_ARGB;
6072 } else
6073 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006074 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006075
6076 intel_crtc->cursor_visible = visible;
6077}
6078
6079static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6080{
6081 struct drm_device *dev = crtc->dev;
6082 struct drm_i915_private *dev_priv = dev->dev_private;
6083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6084 int pipe = intel_crtc->pipe;
6085 bool visible = base != 0;
6086
6087 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006088 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006089 if (base) {
6090 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6091 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6092 cntl |= pipe << 28; /* Connect to correct pipe */
6093 } else {
6094 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6095 cntl |= CURSOR_MODE_DISABLE;
6096 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006097 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006098
6099 intel_crtc->cursor_visible = visible;
6100 }
6101 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006102 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006103}
6104
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006105static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6106{
6107 struct drm_device *dev = crtc->dev;
6108 struct drm_i915_private *dev_priv = dev->dev_private;
6109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6110 int pipe = intel_crtc->pipe;
6111 bool visible = base != 0;
6112
6113 if (intel_crtc->cursor_visible != visible) {
6114 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6115 if (base) {
6116 cntl &= ~CURSOR_MODE;
6117 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6118 } else {
6119 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6120 cntl |= CURSOR_MODE_DISABLE;
6121 }
6122 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6123
6124 intel_crtc->cursor_visible = visible;
6125 }
6126 /* and commit changes on next vblank */
6127 I915_WRITE(CURBASE_IVB(pipe), base);
6128}
6129
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006130/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006131static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6132 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006133{
6134 struct drm_device *dev = crtc->dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
6136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6137 int pipe = intel_crtc->pipe;
6138 int x = intel_crtc->cursor_x;
6139 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006140 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006141 bool visible;
6142
6143 pos = 0;
6144
Chris Wilson6b383a72010-09-13 13:54:26 +01006145 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006146 base = intel_crtc->cursor_addr;
6147 if (x > (int) crtc->fb->width)
6148 base = 0;
6149
6150 if (y > (int) crtc->fb->height)
6151 base = 0;
6152 } else
6153 base = 0;
6154
6155 if (x < 0) {
6156 if (x + intel_crtc->cursor_width < 0)
6157 base = 0;
6158
6159 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6160 x = -x;
6161 }
6162 pos |= x << CURSOR_X_SHIFT;
6163
6164 if (y < 0) {
6165 if (y + intel_crtc->cursor_height < 0)
6166 base = 0;
6167
6168 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6169 y = -y;
6170 }
6171 pos |= y << CURSOR_Y_SHIFT;
6172
6173 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006174 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006175 return;
6176
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006177 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006178 I915_WRITE(CURPOS_IVB(pipe), pos);
6179 ivb_update_cursor(crtc, base);
6180 } else {
6181 I915_WRITE(CURPOS(pipe), pos);
6182 if (IS_845G(dev) || IS_I865G(dev))
6183 i845_update_cursor(crtc, base);
6184 else
6185 i9xx_update_cursor(crtc, base);
6186 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006187}
6188
Jesse Barnes79e53942008-11-07 14:24:08 -08006189static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006190 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006191 uint32_t handle,
6192 uint32_t width, uint32_t height)
6193{
6194 struct drm_device *dev = crtc->dev;
6195 struct drm_i915_private *dev_priv = dev->dev_private;
6196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006197 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006198 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006199 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006200
Jesse Barnes79e53942008-11-07 14:24:08 -08006201 /* if we want to turn off the cursor ignore width and height */
6202 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006203 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006204 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006205 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006206 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006207 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006208 }
6209
6210 /* Currently we only support 64x64 cursors */
6211 if (width != 64 || height != 64) {
6212 DRM_ERROR("we currently only support 64x64 cursors\n");
6213 return -EINVAL;
6214 }
6215
Chris Wilson05394f32010-11-08 19:18:58 +00006216 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006217 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006218 return -ENOENT;
6219
Chris Wilson05394f32010-11-08 19:18:58 +00006220 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006221 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006222 ret = -ENOMEM;
6223 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006224 }
6225
Dave Airlie71acb5e2008-12-30 20:31:46 +10006226 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006227 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006228 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006229 if (obj->tiling_mode) {
6230 DRM_ERROR("cursor cannot be tiled\n");
6231 ret = -EINVAL;
6232 goto fail_locked;
6233 }
6234
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006235 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006236 if (ret) {
6237 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006238 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006239 }
6240
Chris Wilsond9e86c02010-11-10 16:40:20 +00006241 ret = i915_gem_object_put_fence(obj);
6242 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006243 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006244 goto fail_unpin;
6245 }
6246
Chris Wilson05394f32010-11-08 19:18:58 +00006247 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006248 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006249 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006250 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006251 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6252 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006253 if (ret) {
6254 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006255 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006256 }
Chris Wilson05394f32010-11-08 19:18:58 +00006257 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006258 }
6259
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006260 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006261 I915_WRITE(CURSIZE, (height << 12) | width);
6262
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006263 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006264 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006265 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006266 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006267 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6268 } else
6269 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006270 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006271 }
Jesse Barnes80824002009-09-10 15:28:06 -07006272
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006273 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006274
6275 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006276 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006277 intel_crtc->cursor_width = width;
6278 intel_crtc->cursor_height = height;
6279
Chris Wilson6b383a72010-09-13 13:54:26 +01006280 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006281
Jesse Barnes79e53942008-11-07 14:24:08 -08006282 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006283fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006284 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006285fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006286 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006287fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006288 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006289 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006290}
6291
6292static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6293{
Jesse Barnes79e53942008-11-07 14:24:08 -08006294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006295
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006296 intel_crtc->cursor_x = x;
6297 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006298
Chris Wilson6b383a72010-09-13 13:54:26 +01006299 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006300
6301 return 0;
6302}
6303
6304/** Sets the color ramps on behalf of RandR */
6305void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6306 u16 blue, int regno)
6307{
6308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6309
6310 intel_crtc->lut_r[regno] = red >> 8;
6311 intel_crtc->lut_g[regno] = green >> 8;
6312 intel_crtc->lut_b[regno] = blue >> 8;
6313}
6314
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006315void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6316 u16 *blue, int regno)
6317{
6318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6319
6320 *red = intel_crtc->lut_r[regno] << 8;
6321 *green = intel_crtc->lut_g[regno] << 8;
6322 *blue = intel_crtc->lut_b[regno] << 8;
6323}
6324
Jesse Barnes79e53942008-11-07 14:24:08 -08006325static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006326 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006327{
James Simmons72034252010-08-03 01:33:19 +01006328 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006330
James Simmons72034252010-08-03 01:33:19 +01006331 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006332 intel_crtc->lut_r[i] = red[i] >> 8;
6333 intel_crtc->lut_g[i] = green[i] >> 8;
6334 intel_crtc->lut_b[i] = blue[i] >> 8;
6335 }
6336
6337 intel_crtc_load_lut(crtc);
6338}
6339
6340/**
6341 * Get a pipe with a simple mode set on it for doing load-based monitor
6342 * detection.
6343 *
6344 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006345 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006346 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006347 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006348 * configured for it. In the future, it could choose to temporarily disable
6349 * some outputs to free up a pipe for its use.
6350 *
6351 * \return crtc, or NULL if no pipes are available.
6352 */
6353
6354/* VESA 640x480x72Hz mode to set on the pipe */
6355static struct drm_display_mode load_detect_mode = {
6356 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6357 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6358};
6359
Chris Wilsond2dff872011-04-19 08:36:26 +01006360static struct drm_framebuffer *
6361intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006362 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006363 struct drm_i915_gem_object *obj)
6364{
6365 struct intel_framebuffer *intel_fb;
6366 int ret;
6367
6368 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6369 if (!intel_fb) {
6370 drm_gem_object_unreference_unlocked(&obj->base);
6371 return ERR_PTR(-ENOMEM);
6372 }
6373
6374 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6375 if (ret) {
6376 drm_gem_object_unreference_unlocked(&obj->base);
6377 kfree(intel_fb);
6378 return ERR_PTR(ret);
6379 }
6380
6381 return &intel_fb->base;
6382}
6383
6384static u32
6385intel_framebuffer_pitch_for_width(int width, int bpp)
6386{
6387 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6388 return ALIGN(pitch, 64);
6389}
6390
6391static u32
6392intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6393{
6394 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6395 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6396}
6397
6398static struct drm_framebuffer *
6399intel_framebuffer_create_for_mode(struct drm_device *dev,
6400 struct drm_display_mode *mode,
6401 int depth, int bpp)
6402{
6403 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006404 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006405
6406 obj = i915_gem_alloc_object(dev,
6407 intel_framebuffer_size_for_mode(mode, bpp));
6408 if (obj == NULL)
6409 return ERR_PTR(-ENOMEM);
6410
6411 mode_cmd.width = mode->hdisplay;
6412 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006413 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6414 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006415 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006416
6417 return intel_framebuffer_create(dev, &mode_cmd, obj);
6418}
6419
6420static struct drm_framebuffer *
6421mode_fits_in_fbdev(struct drm_device *dev,
6422 struct drm_display_mode *mode)
6423{
6424 struct drm_i915_private *dev_priv = dev->dev_private;
6425 struct drm_i915_gem_object *obj;
6426 struct drm_framebuffer *fb;
6427
6428 if (dev_priv->fbdev == NULL)
6429 return NULL;
6430
6431 obj = dev_priv->fbdev->ifb.obj;
6432 if (obj == NULL)
6433 return NULL;
6434
6435 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006436 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6437 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006438 return NULL;
6439
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006440 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006441 return NULL;
6442
6443 return fb;
6444}
6445
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006446bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006447 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006448 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006449{
6450 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006451 struct intel_encoder *intel_encoder =
6452 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006453 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006454 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006455 struct drm_crtc *crtc = NULL;
6456 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006457 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006458 int i = -1;
6459
Chris Wilsond2dff872011-04-19 08:36:26 +01006460 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6461 connector->base.id, drm_get_connector_name(connector),
6462 encoder->base.id, drm_get_encoder_name(encoder));
6463
Jesse Barnes79e53942008-11-07 14:24:08 -08006464 /*
6465 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006466 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006467 * - if the connector already has an assigned crtc, use it (but make
6468 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006469 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006470 * - try to find the first unused crtc that can drive this connector,
6471 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006472 */
6473
6474 /* See if we already have a CRTC for this connector */
6475 if (encoder->crtc) {
6476 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006477
Daniel Vetter7b240562012-12-12 00:35:33 +01006478 mutex_lock(&crtc->mutex);
6479
Daniel Vetter24218aa2012-08-12 19:27:11 +02006480 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006481 old->load_detect_temp = false;
6482
6483 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006484 if (connector->dpms != DRM_MODE_DPMS_ON)
6485 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006486
Chris Wilson71731882011-04-19 23:10:58 +01006487 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006488 }
6489
6490 /* Find an unused one (if possible) */
6491 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6492 i++;
6493 if (!(encoder->possible_crtcs & (1 << i)))
6494 continue;
6495 if (!possible_crtc->enabled) {
6496 crtc = possible_crtc;
6497 break;
6498 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006499 }
6500
6501 /*
6502 * If we didn't find an unused CRTC, don't use any.
6503 */
6504 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006505 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6506 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006507 }
6508
Daniel Vetter7b240562012-12-12 00:35:33 +01006509 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006510 intel_encoder->new_crtc = to_intel_crtc(crtc);
6511 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006512
6513 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006514 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006515 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006516 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006517
Chris Wilson64927112011-04-20 07:25:26 +01006518 if (!mode)
6519 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006520
Chris Wilsond2dff872011-04-19 08:36:26 +01006521 /* We need a framebuffer large enough to accommodate all accesses
6522 * that the plane may generate whilst we perform load detection.
6523 * We can not rely on the fbcon either being present (we get called
6524 * during its initialisation to detect all boot displays, or it may
6525 * not even exist) or that it is large enough to satisfy the
6526 * requested mode.
6527 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006528 fb = mode_fits_in_fbdev(dev, mode);
6529 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006530 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006531 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6532 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006533 } else
6534 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006535 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006536 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006537 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006538 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006539 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006540
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006541 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006542 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006543 if (old->release_fb)
6544 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006545 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006546 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006547 }
Chris Wilson71731882011-04-19 23:10:58 +01006548
Jesse Barnes79e53942008-11-07 14:24:08 -08006549 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006550 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006551 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006552}
6553
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006554void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006555 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006556{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006557 struct intel_encoder *intel_encoder =
6558 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006559 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006560 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006561
Chris Wilsond2dff872011-04-19 08:36:26 +01006562 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6563 connector->base.id, drm_get_connector_name(connector),
6564 encoder->base.id, drm_get_encoder_name(encoder));
6565
Chris Wilson8261b192011-04-19 23:18:09 +01006566 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006567 to_intel_connector(connector)->new_encoder = NULL;
6568 intel_encoder->new_crtc = NULL;
6569 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006570
Daniel Vetter36206362012-12-10 20:42:17 +01006571 if (old->release_fb) {
6572 drm_framebuffer_unregister_private(old->release_fb);
6573 drm_framebuffer_unreference(old->release_fb);
6574 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006575
Daniel Vetter67c96402013-01-23 16:25:09 +00006576 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006577 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006578 }
6579
Eric Anholtc751ce42010-03-25 11:48:48 -07006580 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006581 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6582 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006583
6584 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006585}
6586
6587/* Returns the clock of the currently programmed mode of the given pipe. */
6588static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6589{
6590 struct drm_i915_private *dev_priv = dev->dev_private;
6591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6592 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006593 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006594 u32 fp;
6595 intel_clock_t clock;
6596
6597 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006598 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006599 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006600 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006601
6602 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006603 if (IS_PINEVIEW(dev)) {
6604 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6605 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006606 } else {
6607 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6608 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6609 }
6610
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006611 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006612 if (IS_PINEVIEW(dev))
6613 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6614 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006615 else
6616 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006617 DPLL_FPA01_P1_POST_DIV_SHIFT);
6618
6619 switch (dpll & DPLL_MODE_MASK) {
6620 case DPLLB_MODE_DAC_SERIAL:
6621 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6622 5 : 10;
6623 break;
6624 case DPLLB_MODE_LVDS:
6625 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6626 7 : 14;
6627 break;
6628 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006629 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006630 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6631 return 0;
6632 }
6633
6634 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006635 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006636 } else {
6637 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6638
6639 if (is_lvds) {
6640 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6641 DPLL_FPA01_P1_POST_DIV_SHIFT);
6642 clock.p2 = 14;
6643
6644 if ((dpll & PLL_REF_INPUT_MASK) ==
6645 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6646 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006647 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006648 } else
Shaohua Li21778322009-02-23 15:19:16 +08006649 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006650 } else {
6651 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6652 clock.p1 = 2;
6653 else {
6654 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6655 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6656 }
6657 if (dpll & PLL_P2_DIVIDE_BY_4)
6658 clock.p2 = 4;
6659 else
6660 clock.p2 = 2;
6661
Shaohua Li21778322009-02-23 15:19:16 +08006662 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006663 }
6664 }
6665
6666 /* XXX: It would be nice to validate the clocks, but we can't reuse
6667 * i830PllIsValid() because it relies on the xf86_config connector
6668 * configuration being accurate, which it isn't necessarily.
6669 */
6670
6671 return clock.dot;
6672}
6673
6674/** Returns the currently programmed mode of the given pipe. */
6675struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6676 struct drm_crtc *crtc)
6677{
Jesse Barnes548f2452011-02-17 10:40:53 -08006678 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006680 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006681 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006682 int htot = I915_READ(HTOTAL(cpu_transcoder));
6683 int hsync = I915_READ(HSYNC(cpu_transcoder));
6684 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6685 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006686
6687 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6688 if (!mode)
6689 return NULL;
6690
6691 mode->clock = intel_crtc_clock_get(dev, crtc);
6692 mode->hdisplay = (htot & 0xffff) + 1;
6693 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6694 mode->hsync_start = (hsync & 0xffff) + 1;
6695 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6696 mode->vdisplay = (vtot & 0xffff) + 1;
6697 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6698 mode->vsync_start = (vsync & 0xffff) + 1;
6699 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6700
6701 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006702
6703 return mode;
6704}
6705
Daniel Vetter3dec0092010-08-20 21:40:52 +02006706static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006707{
6708 struct drm_device *dev = crtc->dev;
6709 drm_i915_private_t *dev_priv = dev->dev_private;
6710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6711 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006712 int dpll_reg = DPLL(pipe);
6713 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006714
Eric Anholtbad720f2009-10-22 16:11:14 -07006715 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006716 return;
6717
6718 if (!dev_priv->lvds_downclock_avail)
6719 return;
6720
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006721 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006722 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006723 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006724
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006725 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006726
6727 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6728 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006729 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006730
Jesse Barnes652c3932009-08-17 13:31:43 -07006731 dpll = I915_READ(dpll_reg);
6732 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006733 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006734 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006735}
6736
6737static void intel_decrease_pllclock(struct drm_crtc *crtc)
6738{
6739 struct drm_device *dev = crtc->dev;
6740 drm_i915_private_t *dev_priv = dev->dev_private;
6741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006742
Eric Anholtbad720f2009-10-22 16:11:14 -07006743 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006744 return;
6745
6746 if (!dev_priv->lvds_downclock_avail)
6747 return;
6748
6749 /*
6750 * Since this is called by a timer, we should never get here in
6751 * the manual case.
6752 */
6753 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006754 int pipe = intel_crtc->pipe;
6755 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006756 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006757
Zhao Yakui44d98a62009-10-09 11:39:40 +08006758 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006759
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006760 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006761
Chris Wilson074b5e12012-05-02 12:07:06 +01006762 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006763 dpll |= DISPLAY_RATE_SELECT_FPA1;
6764 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006765 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006766 dpll = I915_READ(dpll_reg);
6767 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006768 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006769 }
6770
6771}
6772
Chris Wilsonf047e392012-07-21 12:31:41 +01006773void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006774{
Chris Wilsonf047e392012-07-21 12:31:41 +01006775 i915_update_gfx_val(dev->dev_private);
6776}
6777
6778void intel_mark_idle(struct drm_device *dev)
6779{
Chris Wilson725a5b52013-01-08 11:02:57 +00006780 struct drm_crtc *crtc;
6781
6782 if (!i915_powersave)
6783 return;
6784
6785 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6786 if (!crtc->fb)
6787 continue;
6788
6789 intel_decrease_pllclock(crtc);
6790 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006791}
6792
6793void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6794{
6795 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006796 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006797
6798 if (!i915_powersave)
6799 return;
6800
Jesse Barnes652c3932009-08-17 13:31:43 -07006801 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006802 if (!crtc->fb)
6803 continue;
6804
Chris Wilsonf047e392012-07-21 12:31:41 +01006805 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6806 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006807 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006808}
6809
Jesse Barnes79e53942008-11-07 14:24:08 -08006810static void intel_crtc_destroy(struct drm_crtc *crtc)
6811{
6812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006813 struct drm_device *dev = crtc->dev;
6814 struct intel_unpin_work *work;
6815 unsigned long flags;
6816
6817 spin_lock_irqsave(&dev->event_lock, flags);
6818 work = intel_crtc->unpin_work;
6819 intel_crtc->unpin_work = NULL;
6820 spin_unlock_irqrestore(&dev->event_lock, flags);
6821
6822 if (work) {
6823 cancel_work_sync(&work->work);
6824 kfree(work);
6825 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006826
6827 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006828
Jesse Barnes79e53942008-11-07 14:24:08 -08006829 kfree(intel_crtc);
6830}
6831
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006832static void intel_unpin_work_fn(struct work_struct *__work)
6833{
6834 struct intel_unpin_work *work =
6835 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006836 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006837
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006838 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006839 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006840 drm_gem_object_unreference(&work->pending_flip_obj->base);
6841 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006842
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006843 intel_update_fbc(dev);
6844 mutex_unlock(&dev->struct_mutex);
6845
6846 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
6847 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
6848
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006849 kfree(work);
6850}
6851
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006852static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006853 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006854{
6855 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6857 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006858 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006859 unsigned long flags;
6860
6861 /* Ignore early vblank irqs */
6862 if (intel_crtc == NULL)
6863 return;
6864
6865 spin_lock_irqsave(&dev->event_lock, flags);
6866 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00006867
6868 /* Ensure we don't miss a work->pending update ... */
6869 smp_rmb();
6870
6871 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006872 spin_unlock_irqrestore(&dev->event_lock, flags);
6873 return;
6874 }
6875
Chris Wilsone7d841c2012-12-03 11:36:30 +00006876 /* and that the unpin work is consistent wrt ->pending. */
6877 smp_rmb();
6878
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006879 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006880
Rob Clark45a066e2012-10-08 14:50:40 -05006881 if (work->event)
6882 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006883
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006884 drm_vblank_put(dev, intel_crtc->pipe);
6885
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006886 spin_unlock_irqrestore(&dev->event_lock, flags);
6887
Chris Wilson05394f32010-11-08 19:18:58 +00006888 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006889
Daniel Vetter2c10d572012-12-20 21:24:07 +01006890 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006891
6892 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006893
6894 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006895}
6896
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006897void intel_finish_page_flip(struct drm_device *dev, int pipe)
6898{
6899 drm_i915_private_t *dev_priv = dev->dev_private;
6900 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6901
Mario Kleiner49b14a52010-12-09 07:00:07 +01006902 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006903}
6904
6905void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6906{
6907 drm_i915_private_t *dev_priv = dev->dev_private;
6908 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6909
Mario Kleiner49b14a52010-12-09 07:00:07 +01006910 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006911}
6912
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006913void intel_prepare_page_flip(struct drm_device *dev, int plane)
6914{
6915 drm_i915_private_t *dev_priv = dev->dev_private;
6916 struct intel_crtc *intel_crtc =
6917 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6918 unsigned long flags;
6919
Chris Wilsone7d841c2012-12-03 11:36:30 +00006920 /* NB: An MMIO update of the plane base pointer will also
6921 * generate a page-flip completion irq, i.e. every modeset
6922 * is also accompanied by a spurious intel_prepare_page_flip().
6923 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006924 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00006925 if (intel_crtc->unpin_work)
6926 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006927 spin_unlock_irqrestore(&dev->event_lock, flags);
6928}
6929
Chris Wilsone7d841c2012-12-03 11:36:30 +00006930inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
6931{
6932 /* Ensure that the work item is consistent when activating it ... */
6933 smp_wmb();
6934 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
6935 /* and that it is marked active as soon as the irq could fire. */
6936 smp_wmb();
6937}
6938
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006939static int intel_gen2_queue_flip(struct drm_device *dev,
6940 struct drm_crtc *crtc,
6941 struct drm_framebuffer *fb,
6942 struct drm_i915_gem_object *obj)
6943{
6944 struct drm_i915_private *dev_priv = dev->dev_private;
6945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006946 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006947 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006948 int ret;
6949
Daniel Vetter6d90c952012-04-26 23:28:05 +02006950 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006951 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006952 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006953
Daniel Vetter6d90c952012-04-26 23:28:05 +02006954 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006955 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006956 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006957
6958 /* Can't queue multiple flips, so wait for the previous
6959 * one to finish before executing the next.
6960 */
6961 if (intel_crtc->plane)
6962 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6963 else
6964 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006965 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6966 intel_ring_emit(ring, MI_NOOP);
6967 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6968 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6969 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006970 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006971 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00006972
6973 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006974 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006975 return 0;
6976
6977err_unpin:
6978 intel_unpin_fb_obj(obj);
6979err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006980 return ret;
6981}
6982
6983static int intel_gen3_queue_flip(struct drm_device *dev,
6984 struct drm_crtc *crtc,
6985 struct drm_framebuffer *fb,
6986 struct drm_i915_gem_object *obj)
6987{
6988 struct drm_i915_private *dev_priv = dev->dev_private;
6989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006990 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006991 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006992 int ret;
6993
Daniel Vetter6d90c952012-04-26 23:28:05 +02006994 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006995 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006996 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006997
Daniel Vetter6d90c952012-04-26 23:28:05 +02006998 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006999 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007000 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007001
7002 if (intel_crtc->plane)
7003 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7004 else
7005 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007006 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7007 intel_ring_emit(ring, MI_NOOP);
7008 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7009 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7010 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007011 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007012 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007013
Chris Wilsone7d841c2012-12-03 11:36:30 +00007014 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007015 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007016 return 0;
7017
7018err_unpin:
7019 intel_unpin_fb_obj(obj);
7020err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007021 return ret;
7022}
7023
7024static int intel_gen4_queue_flip(struct drm_device *dev,
7025 struct drm_crtc *crtc,
7026 struct drm_framebuffer *fb,
7027 struct drm_i915_gem_object *obj)
7028{
7029 struct drm_i915_private *dev_priv = dev->dev_private;
7030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7031 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007032 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007033 int ret;
7034
Daniel Vetter6d90c952012-04-26 23:28:05 +02007035 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007036 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007037 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007038
Daniel Vetter6d90c952012-04-26 23:28:05 +02007039 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007040 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007041 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007042
7043 /* i965+ uses the linear or tiled offsets from the
7044 * Display Registers (which do not change across a page-flip)
7045 * so we need only reprogram the base address.
7046 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007047 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7048 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7049 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007050 intel_ring_emit(ring,
7051 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7052 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007053
7054 /* XXX Enabling the panel-fitter across page-flip is so far
7055 * untested on non-native modes, so ignore it for now.
7056 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7057 */
7058 pf = 0;
7059 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007060 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007061
7062 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007063 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007064 return 0;
7065
7066err_unpin:
7067 intel_unpin_fb_obj(obj);
7068err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007069 return ret;
7070}
7071
7072static int intel_gen6_queue_flip(struct drm_device *dev,
7073 struct drm_crtc *crtc,
7074 struct drm_framebuffer *fb,
7075 struct drm_i915_gem_object *obj)
7076{
7077 struct drm_i915_private *dev_priv = dev->dev_private;
7078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007079 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007080 uint32_t pf, pipesrc;
7081 int ret;
7082
Daniel Vetter6d90c952012-04-26 23:28:05 +02007083 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007084 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007085 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007086
Daniel Vetter6d90c952012-04-26 23:28:05 +02007087 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007088 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007089 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007090
Daniel Vetter6d90c952012-04-26 23:28:05 +02007091 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7092 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7093 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007094 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007095
Chris Wilson99d9acd2012-04-17 20:37:00 +01007096 /* Contrary to the suggestions in the documentation,
7097 * "Enable Panel Fitter" does not seem to be required when page
7098 * flipping with a non-native mode, and worse causes a normal
7099 * modeset to fail.
7100 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7101 */
7102 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007103 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007104 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007105
7106 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007107 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007108 return 0;
7109
7110err_unpin:
7111 intel_unpin_fb_obj(obj);
7112err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007113 return ret;
7114}
7115
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007116/*
7117 * On gen7 we currently use the blit ring because (in early silicon at least)
7118 * the render ring doesn't give us interrpts for page flip completion, which
7119 * means clients will hang after the first flip is queued. Fortunately the
7120 * blit ring generates interrupts properly, so use it instead.
7121 */
7122static int intel_gen7_queue_flip(struct drm_device *dev,
7123 struct drm_crtc *crtc,
7124 struct drm_framebuffer *fb,
7125 struct drm_i915_gem_object *obj)
7126{
7127 struct drm_i915_private *dev_priv = dev->dev_private;
7128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7129 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007130 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007131 int ret;
7132
7133 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7134 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007135 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007136
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007137 switch(intel_crtc->plane) {
7138 case PLANE_A:
7139 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7140 break;
7141 case PLANE_B:
7142 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7143 break;
7144 case PLANE_C:
7145 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7146 break;
7147 default:
7148 WARN_ONCE(1, "unknown plane in flip command\n");
7149 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007150 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007151 }
7152
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007153 ret = intel_ring_begin(ring, 4);
7154 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007155 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007156
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007157 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007158 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007159 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007160 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007161
7162 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007163 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007164 return 0;
7165
7166err_unpin:
7167 intel_unpin_fb_obj(obj);
7168err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007169 return ret;
7170}
7171
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007172static int intel_default_queue_flip(struct drm_device *dev,
7173 struct drm_crtc *crtc,
7174 struct drm_framebuffer *fb,
7175 struct drm_i915_gem_object *obj)
7176{
7177 return -ENODEV;
7178}
7179
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007180static int intel_crtc_page_flip(struct drm_crtc *crtc,
7181 struct drm_framebuffer *fb,
7182 struct drm_pending_vblank_event *event)
7183{
7184 struct drm_device *dev = crtc->dev;
7185 struct drm_i915_private *dev_priv = dev->dev_private;
7186 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007187 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7189 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007190 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007191 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007192
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007193 /* Can't change pixel format via MI display flips. */
7194 if (fb->pixel_format != crtc->fb->pixel_format)
7195 return -EINVAL;
7196
7197 /*
7198 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7199 * Note that pitch changes could also affect these register.
7200 */
7201 if (INTEL_INFO(dev)->gen > 3 &&
7202 (fb->offsets[0] != crtc->fb->offsets[0] ||
7203 fb->pitches[0] != crtc->fb->pitches[0]))
7204 return -EINVAL;
7205
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007206 work = kzalloc(sizeof *work, GFP_KERNEL);
7207 if (work == NULL)
7208 return -ENOMEM;
7209
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007210 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007211 work->crtc = crtc;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007212 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007213 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007214 INIT_WORK(&work->work, intel_unpin_work_fn);
7215
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007216 ret = drm_vblank_get(dev, intel_crtc->pipe);
7217 if (ret)
7218 goto free_work;
7219
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007220 /* We borrow the event spin lock for protecting unpin_work */
7221 spin_lock_irqsave(&dev->event_lock, flags);
7222 if (intel_crtc->unpin_work) {
7223 spin_unlock_irqrestore(&dev->event_lock, flags);
7224 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007225 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007226
7227 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007228 return -EBUSY;
7229 }
7230 intel_crtc->unpin_work = work;
7231 spin_unlock_irqrestore(&dev->event_lock, flags);
7232
7233 intel_fb = to_intel_framebuffer(fb);
7234 obj = intel_fb->obj;
7235
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007236 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7237 flush_workqueue(dev_priv->wq);
7238
Chris Wilson79158102012-05-23 11:13:58 +01007239 ret = i915_mutex_lock_interruptible(dev);
7240 if (ret)
7241 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007242
Jesse Barnes75dfca82010-02-10 15:09:44 -08007243 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007244 drm_gem_object_reference(&work->old_fb_obj->base);
7245 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007246
7247 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007248
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007249 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007250
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007251 work->enable_stall_check = true;
7252
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007253 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007254
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007255 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7256 if (ret)
7257 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007258
Chris Wilson7782de32011-07-08 12:22:41 +01007259 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007260 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007261 mutex_unlock(&dev->struct_mutex);
7262
Jesse Barnese5510fa2010-07-01 16:48:37 -07007263 trace_i915_flip_request(intel_crtc->plane, obj);
7264
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007265 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007266
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007267cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007268 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson05394f32010-11-08 19:18:58 +00007269 drm_gem_object_unreference(&work->old_fb_obj->base);
7270 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007271 mutex_unlock(&dev->struct_mutex);
7272
Chris Wilson79158102012-05-23 11:13:58 +01007273cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007274 spin_lock_irqsave(&dev->event_lock, flags);
7275 intel_crtc->unpin_work = NULL;
7276 spin_unlock_irqrestore(&dev->event_lock, flags);
7277
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007278 drm_vblank_put(dev, intel_crtc->pipe);
7279free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007280 kfree(work);
7281
7282 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007283}
7284
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007285static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007286 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7287 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007288 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007289};
7290
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007291bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7292{
7293 struct intel_encoder *other_encoder;
7294 struct drm_crtc *crtc = &encoder->new_crtc->base;
7295
7296 if (WARN_ON(!crtc))
7297 return false;
7298
7299 list_for_each_entry(other_encoder,
7300 &crtc->dev->mode_config.encoder_list,
7301 base.head) {
7302
7303 if (&other_encoder->new_crtc->base != crtc ||
7304 encoder == other_encoder)
7305 continue;
7306 else
7307 return true;
7308 }
7309
7310 return false;
7311}
7312
Daniel Vetter50f56112012-07-02 09:35:43 +02007313static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7314 struct drm_crtc *crtc)
7315{
7316 struct drm_device *dev;
7317 struct drm_crtc *tmp;
7318 int crtc_mask = 1;
7319
7320 WARN(!crtc, "checking null crtc?\n");
7321
7322 dev = crtc->dev;
7323
7324 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7325 if (tmp == crtc)
7326 break;
7327 crtc_mask <<= 1;
7328 }
7329
7330 if (encoder->possible_crtcs & crtc_mask)
7331 return true;
7332 return false;
7333}
7334
Daniel Vetter9a935852012-07-05 22:34:27 +02007335/**
7336 * intel_modeset_update_staged_output_state
7337 *
7338 * Updates the staged output configuration state, e.g. after we've read out the
7339 * current hw state.
7340 */
7341static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7342{
7343 struct intel_encoder *encoder;
7344 struct intel_connector *connector;
7345
7346 list_for_each_entry(connector, &dev->mode_config.connector_list,
7347 base.head) {
7348 connector->new_encoder =
7349 to_intel_encoder(connector->base.encoder);
7350 }
7351
7352 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7353 base.head) {
7354 encoder->new_crtc =
7355 to_intel_crtc(encoder->base.crtc);
7356 }
7357}
7358
7359/**
7360 * intel_modeset_commit_output_state
7361 *
7362 * This function copies the stage display pipe configuration to the real one.
7363 */
7364static void intel_modeset_commit_output_state(struct drm_device *dev)
7365{
7366 struct intel_encoder *encoder;
7367 struct intel_connector *connector;
7368
7369 list_for_each_entry(connector, &dev->mode_config.connector_list,
7370 base.head) {
7371 connector->base.encoder = &connector->new_encoder->base;
7372 }
7373
7374 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7375 base.head) {
7376 encoder->base.crtc = &encoder->new_crtc->base;
7377 }
7378}
7379
Daniel Vetter7758a112012-07-08 19:40:39 +02007380static struct drm_display_mode *
7381intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7382 struct drm_display_mode *mode)
7383{
7384 struct drm_device *dev = crtc->dev;
7385 struct drm_display_mode *adjusted_mode;
7386 struct drm_encoder_helper_funcs *encoder_funcs;
7387 struct intel_encoder *encoder;
7388
7389 adjusted_mode = drm_mode_duplicate(dev, mode);
7390 if (!adjusted_mode)
7391 return ERR_PTR(-ENOMEM);
7392
7393 /* Pass our mode to the connectors and the CRTC to give them a chance to
7394 * adjust it according to limitations or connector properties, and also
7395 * a chance to reject the mode entirely.
7396 */
7397 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7398 base.head) {
7399
7400 if (&encoder->new_crtc->base != crtc)
7401 continue;
7402 encoder_funcs = encoder->base.helper_private;
7403 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7404 adjusted_mode))) {
7405 DRM_DEBUG_KMS("Encoder fixup failed\n");
7406 goto fail;
7407 }
7408 }
7409
7410 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7411 DRM_DEBUG_KMS("CRTC fixup failed\n");
7412 goto fail;
7413 }
7414 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7415
7416 return adjusted_mode;
7417fail:
7418 drm_mode_destroy(dev, adjusted_mode);
7419 return ERR_PTR(-EINVAL);
7420}
7421
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007422/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7423 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7424static void
7425intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7426 unsigned *prepare_pipes, unsigned *disable_pipes)
7427{
7428 struct intel_crtc *intel_crtc;
7429 struct drm_device *dev = crtc->dev;
7430 struct intel_encoder *encoder;
7431 struct intel_connector *connector;
7432 struct drm_crtc *tmp_crtc;
7433
7434 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7435
7436 /* Check which crtcs have changed outputs connected to them, these need
7437 * to be part of the prepare_pipes mask. We don't (yet) support global
7438 * modeset across multiple crtcs, so modeset_pipes will only have one
7439 * bit set at most. */
7440 list_for_each_entry(connector, &dev->mode_config.connector_list,
7441 base.head) {
7442 if (connector->base.encoder == &connector->new_encoder->base)
7443 continue;
7444
7445 if (connector->base.encoder) {
7446 tmp_crtc = connector->base.encoder->crtc;
7447
7448 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7449 }
7450
7451 if (connector->new_encoder)
7452 *prepare_pipes |=
7453 1 << connector->new_encoder->new_crtc->pipe;
7454 }
7455
7456 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7457 base.head) {
7458 if (encoder->base.crtc == &encoder->new_crtc->base)
7459 continue;
7460
7461 if (encoder->base.crtc) {
7462 tmp_crtc = encoder->base.crtc;
7463
7464 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7465 }
7466
7467 if (encoder->new_crtc)
7468 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7469 }
7470
7471 /* Check for any pipes that will be fully disabled ... */
7472 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7473 base.head) {
7474 bool used = false;
7475
7476 /* Don't try to disable disabled crtcs. */
7477 if (!intel_crtc->base.enabled)
7478 continue;
7479
7480 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7481 base.head) {
7482 if (encoder->new_crtc == intel_crtc)
7483 used = true;
7484 }
7485
7486 if (!used)
7487 *disable_pipes |= 1 << intel_crtc->pipe;
7488 }
7489
7490
7491 /* set_mode is also used to update properties on life display pipes. */
7492 intel_crtc = to_intel_crtc(crtc);
7493 if (crtc->enabled)
7494 *prepare_pipes |= 1 << intel_crtc->pipe;
7495
7496 /* We only support modeset on one single crtc, hence we need to do that
7497 * only for the passed in crtc iff we change anything else than just
7498 * disable crtcs.
7499 *
7500 * This is actually not true, to be fully compatible with the old crtc
7501 * helper we automatically disable _any_ output (i.e. doesn't need to be
7502 * connected to the crtc we're modesetting on) if it's disconnected.
7503 * Which is a rather nutty api (since changed the output configuration
7504 * without userspace's explicit request can lead to confusion), but
7505 * alas. Hence we currently need to modeset on all pipes we prepare. */
7506 if (*prepare_pipes)
7507 *modeset_pipes = *prepare_pipes;
7508
7509 /* ... and mask these out. */
7510 *modeset_pipes &= ~(*disable_pipes);
7511 *prepare_pipes &= ~(*disable_pipes);
7512}
7513
Daniel Vetterea9d7582012-07-10 10:42:52 +02007514static bool intel_crtc_in_use(struct drm_crtc *crtc)
7515{
7516 struct drm_encoder *encoder;
7517 struct drm_device *dev = crtc->dev;
7518
7519 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7520 if (encoder->crtc == crtc)
7521 return true;
7522
7523 return false;
7524}
7525
7526static void
7527intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7528{
7529 struct intel_encoder *intel_encoder;
7530 struct intel_crtc *intel_crtc;
7531 struct drm_connector *connector;
7532
7533 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7534 base.head) {
7535 if (!intel_encoder->base.crtc)
7536 continue;
7537
7538 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7539
7540 if (prepare_pipes & (1 << intel_crtc->pipe))
7541 intel_encoder->connectors_active = false;
7542 }
7543
7544 intel_modeset_commit_output_state(dev);
7545
7546 /* Update computed state. */
7547 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7548 base.head) {
7549 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7550 }
7551
7552 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7553 if (!connector->encoder || !connector->encoder->crtc)
7554 continue;
7555
7556 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7557
7558 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007559 struct drm_property *dpms_property =
7560 dev->mode_config.dpms_property;
7561
Daniel Vetterea9d7582012-07-10 10:42:52 +02007562 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007563 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007564 dpms_property,
7565 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007566
7567 intel_encoder = to_intel_encoder(connector->encoder);
7568 intel_encoder->connectors_active = true;
7569 }
7570 }
7571
7572}
7573
Daniel Vetter25c5b262012-07-08 22:08:04 +02007574#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7575 list_for_each_entry((intel_crtc), \
7576 &(dev)->mode_config.crtc_list, \
7577 base.head) \
7578 if (mask & (1 <<(intel_crtc)->pipe)) \
7579
Daniel Vetterb9805142012-08-31 17:37:33 +02007580void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007581intel_modeset_check_state(struct drm_device *dev)
7582{
7583 struct intel_crtc *crtc;
7584 struct intel_encoder *encoder;
7585 struct intel_connector *connector;
7586
7587 list_for_each_entry(connector, &dev->mode_config.connector_list,
7588 base.head) {
7589 /* This also checks the encoder/connector hw state with the
7590 * ->get_hw_state callbacks. */
7591 intel_connector_check_state(connector);
7592
7593 WARN(&connector->new_encoder->base != connector->base.encoder,
7594 "connector's staged encoder doesn't match current encoder\n");
7595 }
7596
7597 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7598 base.head) {
7599 bool enabled = false;
7600 bool active = false;
7601 enum pipe pipe, tracked_pipe;
7602
7603 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7604 encoder->base.base.id,
7605 drm_get_encoder_name(&encoder->base));
7606
7607 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7608 "encoder's stage crtc doesn't match current crtc\n");
7609 WARN(encoder->connectors_active && !encoder->base.crtc,
7610 "encoder's active_connectors set, but no crtc\n");
7611
7612 list_for_each_entry(connector, &dev->mode_config.connector_list,
7613 base.head) {
7614 if (connector->base.encoder != &encoder->base)
7615 continue;
7616 enabled = true;
7617 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7618 active = true;
7619 }
7620 WARN(!!encoder->base.crtc != enabled,
7621 "encoder's enabled state mismatch "
7622 "(expected %i, found %i)\n",
7623 !!encoder->base.crtc, enabled);
7624 WARN(active && !encoder->base.crtc,
7625 "active encoder with no crtc\n");
7626
7627 WARN(encoder->connectors_active != active,
7628 "encoder's computed active state doesn't match tracked active state "
7629 "(expected %i, found %i)\n", active, encoder->connectors_active);
7630
7631 active = encoder->get_hw_state(encoder, &pipe);
7632 WARN(active != encoder->connectors_active,
7633 "encoder's hw state doesn't match sw tracking "
7634 "(expected %i, found %i)\n",
7635 encoder->connectors_active, active);
7636
7637 if (!encoder->base.crtc)
7638 continue;
7639
7640 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7641 WARN(active && pipe != tracked_pipe,
7642 "active encoder's pipe doesn't match"
7643 "(expected %i, found %i)\n",
7644 tracked_pipe, pipe);
7645
7646 }
7647
7648 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7649 base.head) {
7650 bool enabled = false;
7651 bool active = false;
7652
7653 DRM_DEBUG_KMS("[CRTC:%d]\n",
7654 crtc->base.base.id);
7655
7656 WARN(crtc->active && !crtc->base.enabled,
7657 "active crtc, but not enabled in sw tracking\n");
7658
7659 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7660 base.head) {
7661 if (encoder->base.crtc != &crtc->base)
7662 continue;
7663 enabled = true;
7664 if (encoder->connectors_active)
7665 active = true;
7666 }
7667 WARN(active != crtc->active,
7668 "crtc's computed active state doesn't match tracked active state "
7669 "(expected %i, found %i)\n", active, crtc->active);
7670 WARN(enabled != crtc->base.enabled,
7671 "crtc's computed enabled state doesn't match tracked enabled state "
7672 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7673
7674 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7675 }
7676}
7677
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007678int intel_set_mode(struct drm_crtc *crtc,
7679 struct drm_display_mode *mode,
7680 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007681{
7682 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007683 drm_i915_private_t *dev_priv = dev->dev_private;
Tim Gardner3ac18232012-12-07 07:54:26 -07007684 struct drm_display_mode *adjusted_mode, *saved_mode, *saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007685 struct intel_crtc *intel_crtc;
7686 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007687 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02007688
Tim Gardner3ac18232012-12-07 07:54:26 -07007689 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007690 if (!saved_mode)
7691 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07007692 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02007693
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007694 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007695 &prepare_pipes, &disable_pipes);
7696
7697 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7698 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007699
Daniel Vetter976f8a22012-07-08 22:34:21 +02007700 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7701 intel_crtc_disable(&intel_crtc->base);
7702
Tim Gardner3ac18232012-12-07 07:54:26 -07007703 *saved_hwmode = crtc->hwmode;
7704 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007705
Daniel Vetter25c5b262012-07-08 22:08:04 +02007706 /* Hack: Because we don't (yet) support global modeset on multiple
7707 * crtcs, we don't keep track of the new mode for more than one crtc.
7708 * Hence simply check whether any bit is set in modeset_pipes in all the
7709 * pieces of code that are not yet converted to deal with mutliple crtcs
7710 * changing their mode at the same time. */
7711 adjusted_mode = NULL;
7712 if (modeset_pipes) {
7713 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7714 if (IS_ERR(adjusted_mode)) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007715 ret = PTR_ERR(adjusted_mode);
Tim Gardner3ac18232012-12-07 07:54:26 -07007716 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007717 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007718 }
7719
Daniel Vetterea9d7582012-07-10 10:42:52 +02007720 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7721 if (intel_crtc->base.enabled)
7722 dev_priv->display.crtc_disable(&intel_crtc->base);
7723 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007724
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007725 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7726 * to set it here already despite that we pass it down the callchain.
7727 */
7728 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007729 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007730
Daniel Vetterea9d7582012-07-10 10:42:52 +02007731 /* Only after disabling all output pipelines that will be changed can we
7732 * update the the output configuration. */
7733 intel_modeset_update_state(dev, prepare_pipes);
7734
Daniel Vetter47fab732012-10-26 10:58:18 +02007735 if (dev_priv->display.modeset_global_resources)
7736 dev_priv->display.modeset_global_resources(dev);
7737
Daniel Vettera6778b32012-07-02 09:56:42 +02007738 /* Set up the DPLL and any encoders state that needs to adjust or depend
7739 * on the DPLL.
7740 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007741 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007742 ret = intel_crtc_mode_set(&intel_crtc->base,
7743 mode, adjusted_mode,
7744 x, y, fb);
7745 if (ret)
7746 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007747 }
7748
7749 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007750 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7751 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007752
Daniel Vetter25c5b262012-07-08 22:08:04 +02007753 if (modeset_pipes) {
7754 /* Store real post-adjustment hardware mode. */
7755 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007756
Daniel Vetter25c5b262012-07-08 22:08:04 +02007757 /* Calculate and store various constants which
7758 * are later needed by vblank and swap-completion
7759 * timestamping. They are derived from true hwmode.
7760 */
7761 drm_calc_timestamping_constants(crtc);
7762 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007763
7764 /* FIXME: add subpixel order */
7765done:
7766 drm_mode_destroy(dev, adjusted_mode);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007767 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07007768 crtc->hwmode = *saved_hwmode;
7769 crtc->mode = *saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007770 } else {
7771 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007772 }
7773
Tim Gardner3ac18232012-12-07 07:54:26 -07007774out:
7775 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02007776 return ret;
7777}
7778
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007779void intel_crtc_restore_mode(struct drm_crtc *crtc)
7780{
7781 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
7782}
7783
Daniel Vetter25c5b262012-07-08 22:08:04 +02007784#undef for_each_intel_crtc_masked
7785
Daniel Vetterd9e55602012-07-04 22:16:09 +02007786static void intel_set_config_free(struct intel_set_config *config)
7787{
7788 if (!config)
7789 return;
7790
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007791 kfree(config->save_connector_encoders);
7792 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007793 kfree(config);
7794}
7795
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007796static int intel_set_config_save_state(struct drm_device *dev,
7797 struct intel_set_config *config)
7798{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007799 struct drm_encoder *encoder;
7800 struct drm_connector *connector;
7801 int count;
7802
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007803 config->save_encoder_crtcs =
7804 kcalloc(dev->mode_config.num_encoder,
7805 sizeof(struct drm_crtc *), GFP_KERNEL);
7806 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007807 return -ENOMEM;
7808
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007809 config->save_connector_encoders =
7810 kcalloc(dev->mode_config.num_connector,
7811 sizeof(struct drm_encoder *), GFP_KERNEL);
7812 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007813 return -ENOMEM;
7814
7815 /* Copy data. Note that driver private data is not affected.
7816 * Should anything bad happen only the expected state is
7817 * restored, not the drivers personal bookkeeping.
7818 */
7819 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007820 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007821 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007822 }
7823
7824 count = 0;
7825 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007826 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007827 }
7828
7829 return 0;
7830}
7831
7832static void intel_set_config_restore_state(struct drm_device *dev,
7833 struct intel_set_config *config)
7834{
Daniel Vetter9a935852012-07-05 22:34:27 +02007835 struct intel_encoder *encoder;
7836 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007837 int count;
7838
7839 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007840 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7841 encoder->new_crtc =
7842 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007843 }
7844
7845 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007846 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7847 connector->new_encoder =
7848 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007849 }
7850}
7851
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007852static void
7853intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7854 struct intel_set_config *config)
7855{
7856
7857 /* We should be able to check here if the fb has the same properties
7858 * and then just flip_or_move it */
7859 if (set->crtc->fb != set->fb) {
7860 /* If we have no fb then treat it as a full mode set */
7861 if (set->crtc->fb == NULL) {
7862 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7863 config->mode_changed = true;
7864 } else if (set->fb == NULL) {
7865 config->mode_changed = true;
7866 } else if (set->fb->depth != set->crtc->fb->depth) {
7867 config->mode_changed = true;
7868 } else if (set->fb->bits_per_pixel !=
7869 set->crtc->fb->bits_per_pixel) {
7870 config->mode_changed = true;
7871 } else
7872 config->fb_changed = true;
7873 }
7874
Daniel Vetter835c5872012-07-10 18:11:08 +02007875 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007876 config->fb_changed = true;
7877
7878 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7879 DRM_DEBUG_KMS("modes are different, full mode set\n");
7880 drm_mode_debug_printmodeline(&set->crtc->mode);
7881 drm_mode_debug_printmodeline(set->mode);
7882 config->mode_changed = true;
7883 }
7884}
7885
Daniel Vetter2e431052012-07-04 22:42:15 +02007886static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007887intel_modeset_stage_output_state(struct drm_device *dev,
7888 struct drm_mode_set *set,
7889 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007890{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007891 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007892 struct intel_connector *connector;
7893 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007894 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007895
Daniel Vetter9a935852012-07-05 22:34:27 +02007896 /* The upper layers ensure that we either disabl a crtc or have a list
7897 * of connectors. For paranoia, double-check this. */
7898 WARN_ON(!set->fb && (set->num_connectors != 0));
7899 WARN_ON(set->fb && (set->num_connectors == 0));
7900
Daniel Vetter50f56112012-07-02 09:35:43 +02007901 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007902 list_for_each_entry(connector, &dev->mode_config.connector_list,
7903 base.head) {
7904 /* Otherwise traverse passed in connector list and get encoders
7905 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007906 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007907 if (set->connectors[ro] == &connector->base) {
7908 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007909 break;
7910 }
7911 }
7912
Daniel Vetter9a935852012-07-05 22:34:27 +02007913 /* If we disable the crtc, disable all its connectors. Also, if
7914 * the connector is on the changing crtc but not on the new
7915 * connector list, disable it. */
7916 if ((!set->fb || ro == set->num_connectors) &&
7917 connector->base.encoder &&
7918 connector->base.encoder->crtc == set->crtc) {
7919 connector->new_encoder = NULL;
7920
7921 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7922 connector->base.base.id,
7923 drm_get_connector_name(&connector->base));
7924 }
7925
7926
7927 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007928 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007929 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007930 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007931 }
7932 /* connector->new_encoder is now updated for all connectors. */
7933
7934 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007935 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007936 list_for_each_entry(connector, &dev->mode_config.connector_list,
7937 base.head) {
7938 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007939 continue;
7940
Daniel Vetter9a935852012-07-05 22:34:27 +02007941 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007942
7943 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007944 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007945 new_crtc = set->crtc;
7946 }
7947
7948 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007949 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7950 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007951 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007952 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007953 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7954
7955 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7956 connector->base.base.id,
7957 drm_get_connector_name(&connector->base),
7958 new_crtc->base.id);
7959 }
7960
7961 /* Check for any encoders that needs to be disabled. */
7962 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7963 base.head) {
7964 list_for_each_entry(connector,
7965 &dev->mode_config.connector_list,
7966 base.head) {
7967 if (connector->new_encoder == encoder) {
7968 WARN_ON(!connector->new_encoder->new_crtc);
7969
7970 goto next_encoder;
7971 }
7972 }
7973 encoder->new_crtc = NULL;
7974next_encoder:
7975 /* Only now check for crtc changes so we don't miss encoders
7976 * that will be disabled. */
7977 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007978 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007979 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007980 }
7981 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007982 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007983
Daniel Vetter2e431052012-07-04 22:42:15 +02007984 return 0;
7985}
7986
7987static int intel_crtc_set_config(struct drm_mode_set *set)
7988{
7989 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02007990 struct drm_mode_set save_set;
7991 struct intel_set_config *config;
7992 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02007993
Daniel Vetter8d3e3752012-07-05 16:09:09 +02007994 BUG_ON(!set);
7995 BUG_ON(!set->crtc);
7996 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02007997
7998 if (!set->mode)
7999 set->fb = NULL;
8000
Daniel Vetter431e50f2012-07-10 17:53:42 +02008001 /* The fb helper likes to play gross jokes with ->mode_set_config.
8002 * Unfortunately the crtc helper doesn't do much at all for this case,
8003 * so we have to cope with this madness until the fb helper is fixed up. */
8004 if (set->fb && set->num_connectors == 0)
8005 return 0;
8006
Daniel Vetter2e431052012-07-04 22:42:15 +02008007 if (set->fb) {
8008 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8009 set->crtc->base.id, set->fb->base.id,
8010 (int)set->num_connectors, set->x, set->y);
8011 } else {
8012 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008013 }
8014
8015 dev = set->crtc->dev;
8016
8017 ret = -ENOMEM;
8018 config = kzalloc(sizeof(*config), GFP_KERNEL);
8019 if (!config)
8020 goto out_config;
8021
8022 ret = intel_set_config_save_state(dev, config);
8023 if (ret)
8024 goto out_config;
8025
8026 save_set.crtc = set->crtc;
8027 save_set.mode = &set->crtc->mode;
8028 save_set.x = set->crtc->x;
8029 save_set.y = set->crtc->y;
8030 save_set.fb = set->crtc->fb;
8031
8032 /* Compute whether we need a full modeset, only an fb base update or no
8033 * change at all. In the future we might also check whether only the
8034 * mode changed, e.g. for LVDS where we only change the panel fitter in
8035 * such cases. */
8036 intel_set_config_compute_mode_changes(set, config);
8037
Daniel Vetter9a935852012-07-05 22:34:27 +02008038 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008039 if (ret)
8040 goto fail;
8041
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008042 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008043 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008044 DRM_DEBUG_KMS("attempting to set mode from"
8045 " userspace\n");
8046 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008047 }
8048
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008049 ret = intel_set_mode(set->crtc, set->mode,
8050 set->x, set->y, set->fb);
8051 if (ret) {
8052 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8053 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008054 goto fail;
8055 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008056 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008057 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008058 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008059 }
8060
Daniel Vetterd9e55602012-07-04 22:16:09 +02008061 intel_set_config_free(config);
8062
Daniel Vetter50f56112012-07-02 09:35:43 +02008063 return 0;
8064
8065fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008066 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008067
8068 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008069 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008070 intel_set_mode(save_set.crtc, save_set.mode,
8071 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008072 DRM_ERROR("failed to restore config after modeset failure\n");
8073
Daniel Vetterd9e55602012-07-04 22:16:09 +02008074out_config:
8075 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008076 return ret;
8077}
8078
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008079static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008080 .cursor_set = intel_crtc_cursor_set,
8081 .cursor_move = intel_crtc_cursor_move,
8082 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008083 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008084 .destroy = intel_crtc_destroy,
8085 .page_flip = intel_crtc_page_flip,
8086};
8087
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008088static void intel_cpu_pll_init(struct drm_device *dev)
8089{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008090 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008091 intel_ddi_pll_init(dev);
8092}
8093
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008094static void intel_pch_pll_init(struct drm_device *dev)
8095{
8096 drm_i915_private_t *dev_priv = dev->dev_private;
8097 int i;
8098
8099 if (dev_priv->num_pch_pll == 0) {
8100 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8101 return;
8102 }
8103
8104 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8105 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8106 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8107 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8108 }
8109}
8110
Hannes Ederb358d0a2008-12-18 21:18:47 +01008111static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008112{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008113 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008114 struct intel_crtc *intel_crtc;
8115 int i;
8116
8117 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8118 if (intel_crtc == NULL)
8119 return;
8120
8121 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8122
8123 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008124 for (i = 0; i < 256; i++) {
8125 intel_crtc->lut_r[i] = i;
8126 intel_crtc->lut_g[i] = i;
8127 intel_crtc->lut_b[i] = i;
8128 }
8129
Jesse Barnes80824002009-09-10 15:28:06 -07008130 /* Swap pipes & planes for FBC on pre-965 */
8131 intel_crtc->pipe = pipe;
8132 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008133 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008134 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008135 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008136 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008137 }
8138
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008139 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8140 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8141 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8142 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8143
Jesse Barnes5a354202011-06-24 12:19:22 -07008144 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008145
Jesse Barnes79e53942008-11-07 14:24:08 -08008146 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008147}
8148
Carl Worth08d7b3d2009-04-29 14:43:54 -07008149int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008150 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008151{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008152 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008153 struct drm_mode_object *drmmode_obj;
8154 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008155
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008156 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8157 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008158
Daniel Vetterc05422d2009-08-11 16:05:30 +02008159 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8160 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008161
Daniel Vetterc05422d2009-08-11 16:05:30 +02008162 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008163 DRM_ERROR("no such CRTC id\n");
8164 return -EINVAL;
8165 }
8166
Daniel Vetterc05422d2009-08-11 16:05:30 +02008167 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8168 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008169
Daniel Vetterc05422d2009-08-11 16:05:30 +02008170 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008171}
8172
Daniel Vetter66a92782012-07-12 20:08:18 +02008173static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008174{
Daniel Vetter66a92782012-07-12 20:08:18 +02008175 struct drm_device *dev = encoder->base.dev;
8176 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008177 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008178 int entry = 0;
8179
Daniel Vetter66a92782012-07-12 20:08:18 +02008180 list_for_each_entry(source_encoder,
8181 &dev->mode_config.encoder_list, base.head) {
8182
8183 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008184 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008185
8186 /* Intel hw has only one MUX where enocoders could be cloned. */
8187 if (encoder->cloneable && source_encoder->cloneable)
8188 index_mask |= (1 << entry);
8189
Jesse Barnes79e53942008-11-07 14:24:08 -08008190 entry++;
8191 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008192
Jesse Barnes79e53942008-11-07 14:24:08 -08008193 return index_mask;
8194}
8195
Chris Wilson4d302442010-12-14 19:21:29 +00008196static bool has_edp_a(struct drm_device *dev)
8197{
8198 struct drm_i915_private *dev_priv = dev->dev_private;
8199
8200 if (!IS_MOBILE(dev))
8201 return false;
8202
8203 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8204 return false;
8205
8206 if (IS_GEN5(dev) &&
8207 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8208 return false;
8209
8210 return true;
8211}
8212
Jesse Barnes79e53942008-11-07 14:24:08 -08008213static void intel_setup_outputs(struct drm_device *dev)
8214{
Eric Anholt725e30a2009-01-22 13:01:02 -08008215 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008216 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008217 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008218 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008219
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008220 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008221 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8222 /* disable the panel fitter on everything but LVDS */
8223 I915_WRITE(PFIT_CONTROL, 0);
8224 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008226 if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008227 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008228
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008229 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008230 int found;
8231
8232 /* Haswell uses DDI functions to detect digital outputs */
8233 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8234 /* DDI A only supports eDP */
8235 if (found)
8236 intel_ddi_init(dev, PORT_A);
8237
8238 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8239 * register */
8240 found = I915_READ(SFUSE_STRAP);
8241
8242 if (found & SFUSE_STRAP_DDIB_DETECTED)
8243 intel_ddi_init(dev, PORT_B);
8244 if (found & SFUSE_STRAP_DDIC_DETECTED)
8245 intel_ddi_init(dev, PORT_C);
8246 if (found & SFUSE_STRAP_DDID_DETECTED)
8247 intel_ddi_init(dev, PORT_D);
8248 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008249 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008250 dpd_is_edp = intel_dpd_is_edp(dev);
8251
8252 if (has_edp_a(dev))
8253 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008254
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008255 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008256 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008257 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008258 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008259 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008260 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008261 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008262 }
8263
8264 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008265 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008266
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008267 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008268 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008269
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008270 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008271 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008272
Daniel Vetter270b3042012-10-27 15:52:05 +02008273 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008274 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008275 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308276 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008277 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8278 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308279
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008280 if (I915_READ(VLV_DISPLAY_BASE + SDVOB) & PORT_DETECTED) {
8281 intel_hdmi_init(dev, VLV_DISPLAY_BASE + SDVOB, PORT_B);
8282 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8283 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008284 }
8285
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008286 if (I915_READ(VLV_DISPLAY_BASE + SDVOC) & PORT_DETECTED)
8287 intel_hdmi_init(dev, VLV_DISPLAY_BASE + SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008288
Zhenyu Wang103a1962009-11-27 11:44:36 +08008289 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008290 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008291
Eric Anholt725e30a2009-01-22 13:01:02 -08008292 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008293 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008294 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008295 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8296 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008297 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008298 }
Ma Ling27185ae2009-08-24 13:50:23 +08008299
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008300 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8301 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008302 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008303 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008304 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008305
8306 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008307
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008308 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8309 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008310 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008311 }
Ma Ling27185ae2009-08-24 13:50:23 +08008312
8313 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8314
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008315 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8316 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008317 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008318 }
8319 if (SUPPORTS_INTEGRATED_DP(dev)) {
8320 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008321 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008322 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008323 }
Ma Ling27185ae2009-08-24 13:50:23 +08008324
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008325 if (SUPPORTS_INTEGRATED_DP(dev) &&
8326 (I915_READ(DP_D) & DP_DETECTED)) {
8327 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008328 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008329 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008330 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008331 intel_dvo_init(dev);
8332
Zhenyu Wang103a1962009-11-27 11:44:36 +08008333 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008334 intel_tv_init(dev);
8335
Chris Wilson4ef69c72010-09-09 15:14:28 +01008336 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8337 encoder->base.possible_crtcs = encoder->crtc_mask;
8338 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008339 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008340 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008341
Paulo Zanonidde86e22012-12-01 12:04:25 -02008342 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008343
8344 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008345}
8346
8347static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8348{
8349 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008350
8351 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008352 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008353
8354 kfree(intel_fb);
8355}
8356
8357static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008358 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008359 unsigned int *handle)
8360{
8361 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008362 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008363
Chris Wilson05394f32010-11-08 19:18:58 +00008364 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008365}
8366
8367static const struct drm_framebuffer_funcs intel_fb_funcs = {
8368 .destroy = intel_user_framebuffer_destroy,
8369 .create_handle = intel_user_framebuffer_create_handle,
8370};
8371
Dave Airlie38651672010-03-30 05:34:13 +00008372int intel_framebuffer_init(struct drm_device *dev,
8373 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008374 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008375 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008376{
Jesse Barnes79e53942008-11-07 14:24:08 -08008377 int ret;
8378
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008379 if (obj->tiling_mode == I915_TILING_Y) {
8380 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008381 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008382 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008383
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008384 if (mode_cmd->pitches[0] & 63) {
8385 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8386 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008387 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008388 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008389
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008390 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008391 if (mode_cmd->pitches[0] > 32768) {
8392 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8393 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008394 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008395 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008396
8397 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008398 mode_cmd->pitches[0] != obj->stride) {
8399 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8400 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008401 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008402 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008403
Ville Syrjälä57779d02012-10-31 17:50:14 +02008404 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008405 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008406 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008407 case DRM_FORMAT_RGB565:
8408 case DRM_FORMAT_XRGB8888:
8409 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008410 break;
8411 case DRM_FORMAT_XRGB1555:
8412 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008413 if (INTEL_INFO(dev)->gen > 3) {
8414 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008415 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008416 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008417 break;
8418 case DRM_FORMAT_XBGR8888:
8419 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008420 case DRM_FORMAT_XRGB2101010:
8421 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008422 case DRM_FORMAT_XBGR2101010:
8423 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008424 if (INTEL_INFO(dev)->gen < 4) {
8425 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008426 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008427 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008428 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008429 case DRM_FORMAT_YUYV:
8430 case DRM_FORMAT_UYVY:
8431 case DRM_FORMAT_YVYU:
8432 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008433 if (INTEL_INFO(dev)->gen < 5) {
8434 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008435 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008436 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008437 break;
8438 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008439 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008440 return -EINVAL;
8441 }
8442
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008443 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8444 if (mode_cmd->offsets[0] != 0)
8445 return -EINVAL;
8446
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008447 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8448 intel_fb->obj = obj;
8449
Jesse Barnes79e53942008-11-07 14:24:08 -08008450 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8451 if (ret) {
8452 DRM_ERROR("framebuffer init failed %d\n", ret);
8453 return ret;
8454 }
8455
Jesse Barnes79e53942008-11-07 14:24:08 -08008456 return 0;
8457}
8458
Jesse Barnes79e53942008-11-07 14:24:08 -08008459static struct drm_framebuffer *
8460intel_user_framebuffer_create(struct drm_device *dev,
8461 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008462 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008463{
Chris Wilson05394f32010-11-08 19:18:58 +00008464 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008465
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008466 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8467 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008468 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008469 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008470
Chris Wilsond2dff872011-04-19 08:36:26 +01008471 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008472}
8473
Jesse Barnes79e53942008-11-07 14:24:08 -08008474static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008475 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008476 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008477};
8478
Jesse Barnese70236a2009-09-21 10:42:27 -07008479/* Set up chip specific display functions */
8480static void intel_init_display(struct drm_device *dev)
8481{
8482 struct drm_i915_private *dev_priv = dev->dev_private;
8483
8484 /* We always want a DPMS function */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008485 if (HAS_DDI(dev)) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008486 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008487 dev_priv->display.crtc_enable = haswell_crtc_enable;
8488 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008489 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008490 dev_priv->display.update_plane = ironlake_update_plane;
8491 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008492 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008493 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8494 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008495 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008496 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008497 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008498 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008499 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8500 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008501 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008502 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008503 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008504
Jesse Barnese70236a2009-09-21 10:42:27 -07008505 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008506 if (IS_VALLEYVIEW(dev))
8507 dev_priv->display.get_display_clock_speed =
8508 valleyview_get_display_clock_speed;
8509 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008510 dev_priv->display.get_display_clock_speed =
8511 i945_get_display_clock_speed;
8512 else if (IS_I915G(dev))
8513 dev_priv->display.get_display_clock_speed =
8514 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008515 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008516 dev_priv->display.get_display_clock_speed =
8517 i9xx_misc_get_display_clock_speed;
8518 else if (IS_I915GM(dev))
8519 dev_priv->display.get_display_clock_speed =
8520 i915gm_get_display_clock_speed;
8521 else if (IS_I865G(dev))
8522 dev_priv->display.get_display_clock_speed =
8523 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008524 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008525 dev_priv->display.get_display_clock_speed =
8526 i855_get_display_clock_speed;
8527 else /* 852, 830 */
8528 dev_priv->display.get_display_clock_speed =
8529 i830_get_display_clock_speed;
8530
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008531 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008532 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008533 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008534 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008535 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008536 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008537 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008538 } else if (IS_IVYBRIDGE(dev)) {
8539 /* FIXME: detect B0+ stepping and use auto training */
8540 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008541 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008542 dev_priv->display.modeset_global_resources =
8543 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008544 } else if (IS_HASWELL(dev)) {
8545 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008546 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008547 dev_priv->display.modeset_global_resources =
8548 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008549 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008550 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008551 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008552 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008553
8554 /* Default just returns -ENODEV to indicate unsupported */
8555 dev_priv->display.queue_flip = intel_default_queue_flip;
8556
8557 switch (INTEL_INFO(dev)->gen) {
8558 case 2:
8559 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8560 break;
8561
8562 case 3:
8563 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8564 break;
8565
8566 case 4:
8567 case 5:
8568 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8569 break;
8570
8571 case 6:
8572 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8573 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008574 case 7:
8575 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8576 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008577 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008578}
8579
Jesse Barnesb690e962010-07-19 13:53:12 -07008580/*
8581 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8582 * resume, or other times. This quirk makes sure that's the case for
8583 * affected systems.
8584 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008585static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008586{
8587 struct drm_i915_private *dev_priv = dev->dev_private;
8588
8589 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008590 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008591}
8592
Keith Packard435793d2011-07-12 14:56:22 -07008593/*
8594 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8595 */
8596static void quirk_ssc_force_disable(struct drm_device *dev)
8597{
8598 struct drm_i915_private *dev_priv = dev->dev_private;
8599 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008600 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008601}
8602
Carsten Emde4dca20e2012-03-15 15:56:26 +01008603/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008604 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8605 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008606 */
8607static void quirk_invert_brightness(struct drm_device *dev)
8608{
8609 struct drm_i915_private *dev_priv = dev->dev_private;
8610 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008611 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008612}
8613
8614struct intel_quirk {
8615 int device;
8616 int subsystem_vendor;
8617 int subsystem_device;
8618 void (*hook)(struct drm_device *dev);
8619};
8620
Egbert Eich5f85f1762012-10-14 15:46:38 +02008621/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8622struct intel_dmi_quirk {
8623 void (*hook)(struct drm_device *dev);
8624 const struct dmi_system_id (*dmi_id_list)[];
8625};
8626
8627static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8628{
8629 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8630 return 1;
8631}
8632
8633static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8634 {
8635 .dmi_id_list = &(const struct dmi_system_id[]) {
8636 {
8637 .callback = intel_dmi_reverse_brightness,
8638 .ident = "NCR Corporation",
8639 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8640 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8641 },
8642 },
8643 { } /* terminating entry */
8644 },
8645 .hook = quirk_invert_brightness,
8646 },
8647};
8648
Ben Widawskyc43b5632012-04-16 14:07:40 -07008649static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008650 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008651 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008652
Jesse Barnesb690e962010-07-19 13:53:12 -07008653 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8654 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8655
Jesse Barnesb690e962010-07-19 13:53:12 -07008656 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8657 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8658
Daniel Vetterccd0d362012-10-10 23:13:59 +02008659 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008660 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008661 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008662
8663 /* Lenovo U160 cannot use SSC on LVDS */
8664 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008665
8666 /* Sony Vaio Y cannot use SSC on LVDS */
8667 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008668
8669 /* Acer Aspire 5734Z must invert backlight brightness */
8670 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02008671
8672 /* Acer/eMachines G725 */
8673 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02008674
8675 /* Acer/eMachines e725 */
8676 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02008677
8678 /* Acer/Packard Bell NCL20 */
8679 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008680};
8681
8682static void intel_init_quirks(struct drm_device *dev)
8683{
8684 struct pci_dev *d = dev->pdev;
8685 int i;
8686
8687 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8688 struct intel_quirk *q = &intel_quirks[i];
8689
8690 if (d->device == q->device &&
8691 (d->subsystem_vendor == q->subsystem_vendor ||
8692 q->subsystem_vendor == PCI_ANY_ID) &&
8693 (d->subsystem_device == q->subsystem_device ||
8694 q->subsystem_device == PCI_ANY_ID))
8695 q->hook(dev);
8696 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02008697 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8698 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8699 intel_dmi_quirks[i].hook(dev);
8700 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008701}
8702
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008703/* Disable the VGA plane that we never use */
8704static void i915_disable_vga(struct drm_device *dev)
8705{
8706 struct drm_i915_private *dev_priv = dev->dev_private;
8707 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008708 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008709
8710 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008711 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008712 sr1 = inb(VGA_SR_DATA);
8713 outb(sr1 | 1<<5, VGA_SR_DATA);
8714 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8715 udelay(300);
8716
8717 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8718 POSTING_READ(vga_reg);
8719}
8720
Daniel Vetterf8175862012-04-10 15:50:11 +02008721void intel_modeset_init_hw(struct drm_device *dev)
8722{
Paulo Zanonifa42e232013-01-25 16:59:11 -02008723 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008724
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008725 intel_prepare_ddi(dev);
8726
Daniel Vetterf8175862012-04-10 15:50:11 +02008727 intel_init_clock_gating(dev);
8728
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008729 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008730 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008731 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008732}
8733
Jesse Barnes79e53942008-11-07 14:24:08 -08008734void intel_modeset_init(struct drm_device *dev)
8735{
Jesse Barnes652c3932009-08-17 13:31:43 -07008736 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008737 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008738
8739 drm_mode_config_init(dev);
8740
8741 dev->mode_config.min_width = 0;
8742 dev->mode_config.min_height = 0;
8743
Dave Airlie019d96c2011-09-29 16:20:42 +01008744 dev->mode_config.preferred_depth = 24;
8745 dev->mode_config.prefer_shadow = 1;
8746
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008747 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008748
Jesse Barnesb690e962010-07-19 13:53:12 -07008749 intel_init_quirks(dev);
8750
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008751 intel_init_pm(dev);
8752
Jesse Barnese70236a2009-09-21 10:42:27 -07008753 intel_init_display(dev);
8754
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008755 if (IS_GEN2(dev)) {
8756 dev->mode_config.max_width = 2048;
8757 dev->mode_config.max_height = 2048;
8758 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008759 dev->mode_config.max_width = 4096;
8760 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008761 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008762 dev->mode_config.max_width = 8192;
8763 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008764 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08008765 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008766
Zhao Yakui28c97732009-10-09 11:39:41 +08008767 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008768 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008769
Dave Airliea3524f12010-06-06 18:59:41 +10008770 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008771 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008772 ret = intel_plane_init(dev, i);
8773 if (ret)
8774 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008775 }
8776
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008777 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008778 intel_pch_pll_init(dev);
8779
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008780 /* Just disable it once at startup */
8781 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008782 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00008783
8784 /* Just in case the BIOS is doing something questionable. */
8785 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008786}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008787
Daniel Vetter24929352012-07-02 20:28:59 +02008788static void
8789intel_connector_break_all_links(struct intel_connector *connector)
8790{
8791 connector->base.dpms = DRM_MODE_DPMS_OFF;
8792 connector->base.encoder = NULL;
8793 connector->encoder->connectors_active = false;
8794 connector->encoder->base.crtc = NULL;
8795}
8796
Daniel Vetter7fad7982012-07-04 17:51:47 +02008797static void intel_enable_pipe_a(struct drm_device *dev)
8798{
8799 struct intel_connector *connector;
8800 struct drm_connector *crt = NULL;
8801 struct intel_load_detect_pipe load_detect_temp;
8802
8803 /* We can't just switch on the pipe A, we need to set things up with a
8804 * proper mode and output configuration. As a gross hack, enable pipe A
8805 * by enabling the load detect pipe once. */
8806 list_for_each_entry(connector,
8807 &dev->mode_config.connector_list,
8808 base.head) {
8809 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8810 crt = &connector->base;
8811 break;
8812 }
8813 }
8814
8815 if (!crt)
8816 return;
8817
8818 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8819 intel_release_load_detect_pipe(crt, &load_detect_temp);
8820
8821
8822}
8823
Daniel Vetterfa555832012-10-10 23:14:00 +02008824static bool
8825intel_check_plane_mapping(struct intel_crtc *crtc)
8826{
8827 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8828 u32 reg, val;
8829
8830 if (dev_priv->num_pipe == 1)
8831 return true;
8832
8833 reg = DSPCNTR(!crtc->plane);
8834 val = I915_READ(reg);
8835
8836 if ((val & DISPLAY_PLANE_ENABLE) &&
8837 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8838 return false;
8839
8840 return true;
8841}
8842
Daniel Vetter24929352012-07-02 20:28:59 +02008843static void intel_sanitize_crtc(struct intel_crtc *crtc)
8844{
8845 struct drm_device *dev = crtc->base.dev;
8846 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008847 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008848
Daniel Vetter24929352012-07-02 20:28:59 +02008849 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008850 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008851 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8852
8853 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008854 * disable the crtc (and hence change the state) if it is wrong. Note
8855 * that gen4+ has a fixed plane -> pipe mapping. */
8856 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008857 struct intel_connector *connector;
8858 bool plane;
8859
Daniel Vetter24929352012-07-02 20:28:59 +02008860 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8861 crtc->base.base.id);
8862
8863 /* Pipe has the wrong plane attached and the plane is active.
8864 * Temporarily change the plane mapping and disable everything
8865 * ... */
8866 plane = crtc->plane;
8867 crtc->plane = !plane;
8868 dev_priv->display.crtc_disable(&crtc->base);
8869 crtc->plane = plane;
8870
8871 /* ... and break all links. */
8872 list_for_each_entry(connector, &dev->mode_config.connector_list,
8873 base.head) {
8874 if (connector->encoder->base.crtc != &crtc->base)
8875 continue;
8876
8877 intel_connector_break_all_links(connector);
8878 }
8879
8880 WARN_ON(crtc->active);
8881 crtc->base.enabled = false;
8882 }
Daniel Vetter24929352012-07-02 20:28:59 +02008883
Daniel Vetter7fad7982012-07-04 17:51:47 +02008884 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8885 crtc->pipe == PIPE_A && !crtc->active) {
8886 /* BIOS forgot to enable pipe A, this mostly happens after
8887 * resume. Force-enable the pipe to fix this, the update_dpms
8888 * call below we restore the pipe to the right state, but leave
8889 * the required bits on. */
8890 intel_enable_pipe_a(dev);
8891 }
8892
Daniel Vetter24929352012-07-02 20:28:59 +02008893 /* Adjust the state of the output pipe according to whether we
8894 * have active connectors/encoders. */
8895 intel_crtc_update_dpms(&crtc->base);
8896
8897 if (crtc->active != crtc->base.enabled) {
8898 struct intel_encoder *encoder;
8899
8900 /* This can happen either due to bugs in the get_hw_state
8901 * functions or because the pipe is force-enabled due to the
8902 * pipe A quirk. */
8903 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8904 crtc->base.base.id,
8905 crtc->base.enabled ? "enabled" : "disabled",
8906 crtc->active ? "enabled" : "disabled");
8907
8908 crtc->base.enabled = crtc->active;
8909
8910 /* Because we only establish the connector -> encoder ->
8911 * crtc links if something is active, this means the
8912 * crtc is now deactivated. Break the links. connector
8913 * -> encoder links are only establish when things are
8914 * actually up, hence no need to break them. */
8915 WARN_ON(crtc->active);
8916
8917 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8918 WARN_ON(encoder->connectors_active);
8919 encoder->base.crtc = NULL;
8920 }
8921 }
8922}
8923
8924static void intel_sanitize_encoder(struct intel_encoder *encoder)
8925{
8926 struct intel_connector *connector;
8927 struct drm_device *dev = encoder->base.dev;
8928
8929 /* We need to check both for a crtc link (meaning that the
8930 * encoder is active and trying to read from a pipe) and the
8931 * pipe itself being active. */
8932 bool has_active_crtc = encoder->base.crtc &&
8933 to_intel_crtc(encoder->base.crtc)->active;
8934
8935 if (encoder->connectors_active && !has_active_crtc) {
8936 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8937 encoder->base.base.id,
8938 drm_get_encoder_name(&encoder->base));
8939
8940 /* Connector is active, but has no active pipe. This is
8941 * fallout from our resume register restoring. Disable
8942 * the encoder manually again. */
8943 if (encoder->base.crtc) {
8944 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8945 encoder->base.base.id,
8946 drm_get_encoder_name(&encoder->base));
8947 encoder->disable(encoder);
8948 }
8949
8950 /* Inconsistent output/port/pipe state happens presumably due to
8951 * a bug in one of the get_hw_state functions. Or someplace else
8952 * in our code, like the register restore mess on resume. Clamp
8953 * things to off as a safer default. */
8954 list_for_each_entry(connector,
8955 &dev->mode_config.connector_list,
8956 base.head) {
8957 if (connector->encoder != encoder)
8958 continue;
8959
8960 intel_connector_break_all_links(connector);
8961 }
8962 }
8963 /* Enabled encoders without active connectors will be fixed in
8964 * the crtc fixup. */
8965}
8966
Daniel Vetter44cec742013-01-25 17:53:21 +01008967void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01008968{
8969 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008970 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01008971
8972 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
8973 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02008974 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01008975 }
8976}
8977
Daniel Vetter24929352012-07-02 20:28:59 +02008978/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8979 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01008980void intel_modeset_setup_hw_state(struct drm_device *dev,
8981 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02008982{
8983 struct drm_i915_private *dev_priv = dev->dev_private;
8984 enum pipe pipe;
8985 u32 tmp;
8986 struct intel_crtc *crtc;
8987 struct intel_encoder *encoder;
8988 struct intel_connector *connector;
8989
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008990 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02008991 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8992
8993 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8994 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8995 case TRANS_DDI_EDP_INPUT_A_ON:
8996 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8997 pipe = PIPE_A;
8998 break;
8999 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9000 pipe = PIPE_B;
9001 break;
9002 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9003 pipe = PIPE_C;
9004 break;
9005 }
9006
9007 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9008 crtc->cpu_transcoder = TRANSCODER_EDP;
9009
9010 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9011 pipe_name(pipe));
9012 }
9013 }
9014
Daniel Vetter24929352012-07-02 20:28:59 +02009015 for_each_pipe(pipe) {
9016 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9017
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009018 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009019 if (tmp & PIPECONF_ENABLE)
9020 crtc->active = true;
9021 else
9022 crtc->active = false;
9023
9024 crtc->base.enabled = crtc->active;
9025
9026 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9027 crtc->base.base.id,
9028 crtc->active ? "enabled" : "disabled");
9029 }
9030
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009031 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009032 intel_ddi_setup_hw_pll_state(dev);
9033
Daniel Vetter24929352012-07-02 20:28:59 +02009034 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9035 base.head) {
9036 pipe = 0;
9037
9038 if (encoder->get_hw_state(encoder, &pipe)) {
9039 encoder->base.crtc =
9040 dev_priv->pipe_to_crtc_mapping[pipe];
9041 } else {
9042 encoder->base.crtc = NULL;
9043 }
9044
9045 encoder->connectors_active = false;
9046 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9047 encoder->base.base.id,
9048 drm_get_encoder_name(&encoder->base),
9049 encoder->base.crtc ? "enabled" : "disabled",
9050 pipe);
9051 }
9052
9053 list_for_each_entry(connector, &dev->mode_config.connector_list,
9054 base.head) {
9055 if (connector->get_hw_state(connector)) {
9056 connector->base.dpms = DRM_MODE_DPMS_ON;
9057 connector->encoder->connectors_active = true;
9058 connector->base.encoder = &connector->encoder->base;
9059 } else {
9060 connector->base.dpms = DRM_MODE_DPMS_OFF;
9061 connector->base.encoder = NULL;
9062 }
9063 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9064 connector->base.base.id,
9065 drm_get_connector_name(&connector->base),
9066 connector->base.encoder ? "enabled" : "disabled");
9067 }
9068
9069 /* HW state is read out, now we need to sanitize this mess. */
9070 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9071 base.head) {
9072 intel_sanitize_encoder(encoder);
9073 }
9074
9075 for_each_pipe(pipe) {
9076 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9077 intel_sanitize_crtc(crtc);
9078 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009079
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009080 if (force_restore) {
9081 for_each_pipe(pipe) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009082 intel_crtc_restore_mode(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009083 }
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009084
9085 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009086 } else {
9087 intel_modeset_update_staged_output_state(dev);
9088 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009089
9090 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009091
9092 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009093}
9094
9095void intel_modeset_gem_init(struct drm_device *dev)
9096{
Chris Wilson1833b132012-05-09 11:56:28 +01009097 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009098
9099 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009100
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009101 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009102}
9103
9104void intel_modeset_cleanup(struct drm_device *dev)
9105{
Jesse Barnes652c3932009-08-17 13:31:43 -07009106 struct drm_i915_private *dev_priv = dev->dev_private;
9107 struct drm_crtc *crtc;
9108 struct intel_crtc *intel_crtc;
9109
Keith Packardf87ea762010-10-03 19:36:26 -07009110 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009111 mutex_lock(&dev->struct_mutex);
9112
Jesse Barnes723bfd72010-10-07 16:01:13 -07009113 intel_unregister_dsm_handler();
9114
9115
Jesse Barnes652c3932009-08-17 13:31:43 -07009116 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9117 /* Skip inactive CRTCs */
9118 if (!crtc->fb)
9119 continue;
9120
9121 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009122 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009123 }
9124
Chris Wilson973d04f2011-07-08 12:22:37 +01009125 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009126
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009127 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009128
Daniel Vetter930ebb42012-06-29 23:32:16 +02009129 ironlake_teardown_rc6(dev);
9130
Jesse Barnes57f350b2012-03-28 13:39:25 -07009131 if (IS_VALLEYVIEW(dev))
9132 vlv_init_dpio(dev);
9133
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009134 mutex_unlock(&dev->struct_mutex);
9135
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009136 /* Disable the irq before mode object teardown, for the irq might
9137 * enqueue unpin/hotplug work. */
9138 drm_irq_uninstall(dev);
9139 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009140 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009141
Chris Wilson1630fe72011-07-08 12:22:42 +01009142 /* flush any delayed tasks or pending work */
9143 flush_scheduled_work();
9144
Jesse Barnes79e53942008-11-07 14:24:08 -08009145 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009146
9147 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009148}
9149
Dave Airlie28d52042009-09-21 14:33:58 +10009150/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009151 * Return which encoder is currently attached for connector.
9152 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009153struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009154{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009155 return &intel_attached_encoder(connector)->base;
9156}
Jesse Barnes79e53942008-11-07 14:24:08 -08009157
Chris Wilsondf0e9242010-09-09 16:20:55 +01009158void intel_connector_attach_encoder(struct intel_connector *connector,
9159 struct intel_encoder *encoder)
9160{
9161 connector->encoder = encoder;
9162 drm_mode_connector_attach_encoder(&connector->base,
9163 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009164}
Dave Airlie28d52042009-09-21 14:33:58 +10009165
9166/*
9167 * set vga decode state - true == enable VGA decode
9168 */
9169int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9170{
9171 struct drm_i915_private *dev_priv = dev->dev_private;
9172 u16 gmch_ctrl;
9173
9174 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9175 if (state)
9176 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9177 else
9178 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9179 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9180 return 0;
9181}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009182
9183#ifdef CONFIG_DEBUG_FS
9184#include <linux/seq_file.h>
9185
9186struct intel_display_error_state {
9187 struct intel_cursor_error_state {
9188 u32 control;
9189 u32 position;
9190 u32 base;
9191 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009192 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009193
9194 struct intel_pipe_error_state {
9195 u32 conf;
9196 u32 source;
9197
9198 u32 htotal;
9199 u32 hblank;
9200 u32 hsync;
9201 u32 vtotal;
9202 u32 vblank;
9203 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009204 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009205
9206 struct intel_plane_error_state {
9207 u32 control;
9208 u32 stride;
9209 u32 size;
9210 u32 pos;
9211 u32 addr;
9212 u32 surface;
9213 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009214 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009215};
9216
9217struct intel_display_error_state *
9218intel_display_capture_error_state(struct drm_device *dev)
9219{
Akshay Joshi0206e352011-08-16 15:34:10 -04009220 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009221 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009222 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009223 int i;
9224
9225 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9226 if (error == NULL)
9227 return NULL;
9228
Damien Lespiau52331302012-08-15 19:23:25 +01009229 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009230 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9231
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009232 error->cursor[i].control = I915_READ(CURCNTR(i));
9233 error->cursor[i].position = I915_READ(CURPOS(i));
9234 error->cursor[i].base = I915_READ(CURBASE(i));
9235
9236 error->plane[i].control = I915_READ(DSPCNTR(i));
9237 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9238 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009239 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009240 error->plane[i].addr = I915_READ(DSPADDR(i));
9241 if (INTEL_INFO(dev)->gen >= 4) {
9242 error->plane[i].surface = I915_READ(DSPSURF(i));
9243 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9244 }
9245
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009246 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009247 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009248 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9249 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9250 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9251 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9252 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9253 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009254 }
9255
9256 return error;
9257}
9258
9259void
9260intel_display_print_error_state(struct seq_file *m,
9261 struct drm_device *dev,
9262 struct intel_display_error_state *error)
9263{
Damien Lespiau52331302012-08-15 19:23:25 +01009264 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009265 int i;
9266
Damien Lespiau52331302012-08-15 19:23:25 +01009267 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9268 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009269 seq_printf(m, "Pipe [%d]:\n", i);
9270 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9271 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9272 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9273 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9274 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9275 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9276 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9277 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9278
9279 seq_printf(m, "Plane [%d]:\n", i);
9280 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9281 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9282 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9283 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9284 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9285 if (INTEL_INFO(dev)->gen >= 4) {
9286 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9287 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9288 }
9289
9290 seq_printf(m, "Cursor [%d]:\n", i);
9291 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9292 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9293 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9294 }
9295}
9296#endif