blob: 33a72dc9af856ab1dc0c12fcd016d060096b9f5d [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500124
Jerome Glisse721604a2012-01-05 22:11:05 -0500125/* hardcode those limit for now */
Jerome Glissebb635562012-05-09 15:34:46 +0200126#define RADEON_VA_RESERVED_SIZE (8 << 20)
127#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500128
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129/*
130 * Errata workarounds.
131 */
132enum radeon_pll_errata {
133 CHIP_ERRATA_R300_CG = 0x00000001,
134 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
135 CHIP_ERRATA_PLL_DELAY = 0x00000004
136};
137
138
139struct radeon_device;
140
141
142/*
143 * BIOS.
144 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000145#define ATRM_BIOS_PAGE 4096
146
Dave Airlie8edb3812010-03-01 21:50:01 +1100147#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000148bool radeon_atrm_supported(struct pci_dev *pdev);
149int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100150#else
151static inline bool radeon_atrm_supported(struct pci_dev *pdev)
152{
153 return false;
154}
155
156static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
157 return -EINVAL;
158}
159#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160bool radeon_get_bios(struct radeon_device *rdev);
161
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000162
163/*
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500164 * Mutex which allows recursive locking from the same process.
165 */
166struct radeon_mutex {
167 struct mutex mutex;
168 struct task_struct *owner;
169 int level;
170};
171
172static inline void radeon_mutex_init(struct radeon_mutex *mutex)
173{
174 mutex_init(&mutex->mutex);
175 mutex->owner = NULL;
176 mutex->level = 0;
177}
178
179static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
180{
181 if (mutex_trylock(&mutex->mutex)) {
182 /* The mutex was unlocked before, so it's ours now */
183 mutex->owner = current;
184 } else if (mutex->owner != current) {
185 /* Another process locked the mutex, take it */
186 mutex_lock(&mutex->mutex);
187 mutex->owner = current;
188 }
189 /* Otherwise the mutex was already locked by this process */
190
191 mutex->level++;
192}
193
194static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
195{
196 if (--mutex->level > 0)
197 return;
198
199 mutex->owner = NULL;
200 mutex_unlock(&mutex->mutex);
201}
202
203
204/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000205 * Dummy page
206 */
207struct radeon_dummy_page {
208 struct page *page;
209 dma_addr_t addr;
210};
211int radeon_dummy_page_init(struct radeon_device *rdev);
212void radeon_dummy_page_fini(struct radeon_device *rdev);
213
214
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215/*
216 * Clocks
217 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218struct radeon_clock {
219 struct radeon_pll p1pll;
220 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500221 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222 struct radeon_pll spll;
223 struct radeon_pll mpll;
224 /* 10 Khz units */
225 uint32_t default_mclk;
226 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500227 uint32_t default_dispclk;
228 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400229 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230};
231
Rafał Miłecki74338742009-11-03 00:53:02 +0100232/*
233 * Power management
234 */
235int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500236void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100237void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400238void radeon_pm_suspend(struct radeon_device *rdev);
239void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500240void radeon_combios_get_power_modes(struct radeon_device *rdev);
241void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400242void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400243void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500244extern int rv6xx_get_temp(struct radeon_device *rdev);
245extern int rv770_get_temp(struct radeon_device *rdev);
246extern int evergreen_get_temp(struct radeon_device *rdev);
247extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400248extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500249extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
250 unsigned *bankh, unsigned *mtaspect,
251 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000252
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253/*
254 * Fences.
255 */
256struct radeon_fence_driver {
257 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000258 uint64_t gpu_addr;
259 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200260 /* sync_seq is protected by ring emission lock */
261 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200262 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200263 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100264 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265};
266
267struct radeon_fence {
268 struct radeon_device *rdev;
269 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200271 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400272 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200273 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274};
275
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000276int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
277int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200279int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400280void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281bool radeon_fence_signaled(struct radeon_fence *fence);
282int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200283int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
284int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200285int radeon_fence_wait_any(struct radeon_device *rdev,
286 struct radeon_fence **fences,
287 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
289void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200290unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200291bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
292void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
293static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
294 struct radeon_fence *b)
295{
296 if (!a) {
297 return b;
298 }
299
300 if (!b) {
301 return a;
302 }
303
304 BUG_ON(a->ring != b->ring);
305
306 if (a->seq > b->seq) {
307 return a;
308 } else {
309 return b;
310 }
311}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312
Dave Airliee024e112009-06-24 09:48:08 +1000313/*
314 * Tiling registers
315 */
316struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100317 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000318};
319
320#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321
322/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100323 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100325struct radeon_mman {
326 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000327 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100328 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100329 bool mem_global_referenced;
330 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100331};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332
Jerome Glisse721604a2012-01-05 22:11:05 -0500333/* bo virtual address in a specific vm */
334struct radeon_bo_va {
335 /* bo list is protected by bo being reserved */
336 struct list_head bo_list;
337 /* vm list is protected by vm mutex */
338 struct list_head vm_list;
339 /* constant after initialization */
340 struct radeon_vm *vm;
341 struct radeon_bo *bo;
342 uint64_t soffset;
343 uint64_t eoffset;
344 uint32_t flags;
345 bool valid;
346};
347
Jerome Glisse4c788672009-11-20 14:29:23 +0100348struct radeon_bo {
349 /* Protected by gem.mutex */
350 struct list_head list;
351 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100352 u32 placements[3];
353 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 struct ttm_buffer_object tbo;
355 struct ttm_bo_kmap_obj kmap;
356 unsigned pin_count;
357 void *kptr;
358 u32 tiling_flags;
359 u32 pitch;
360 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500361 /* list of all virtual address to which this bo
362 * is associated to
363 */
364 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100365 /* Constant after initialization */
366 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100367 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100368
369 struct ttm_bo_kmap_obj dma_buf_vmap;
370 int vmapping_count;
Jerome Glisse4c788672009-11-20 14:29:23 +0100371};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100372#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100373
374struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000375 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100376 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377 uint64_t gpu_offset;
378 unsigned rdomain;
379 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100380 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381};
382
Jerome Glisseb15ba512011-11-15 11:48:34 -0500383/* sub-allocation manager, it has to be protected by another lock.
384 * By conception this is an helper for other part of the driver
385 * like the indirect buffer or semaphore, which both have their
386 * locking.
387 *
388 * Principe is simple, we keep a list of sub allocation in offset
389 * order (first entry has offset == 0, last entry has the highest
390 * offset).
391 *
392 * When allocating new object we first check if there is room at
393 * the end total_size - (last_object_offset + last_object_size) >=
394 * alloc_size. If so we allocate new object there.
395 *
396 * When there is not enough room at the end, we start waiting for
397 * each sub object until we reach object_offset+object_size >=
398 * alloc_size, this object then become the sub object we return.
399 *
400 * Alignment can't be bigger than page size.
401 *
402 * Hole are not considered for allocation to keep things simple.
403 * Assumption is that there won't be hole (all object on same
404 * alignment).
405 */
406struct radeon_sa_manager {
Christian Königa651c552012-05-09 15:34:50 +0200407 spinlock_t lock;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500408 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200409 struct list_head *hole;
410 struct list_head flist[RADEON_NUM_RINGS];
411 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500412 unsigned size;
413 uint64_t gpu_addr;
414 void *cpu_ptr;
415 uint32_t domain;
416};
417
418struct radeon_sa_bo;
419
420/* sub-allocation buffer */
421struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200422 struct list_head olist;
423 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500424 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200425 unsigned soffset;
426 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200427 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500428};
429
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200430/*
431 * GEM objects.
432 */
433struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100434 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435 struct list_head objects;
436};
437
438int radeon_gem_init(struct radeon_device *rdev);
439void radeon_gem_fini(struct radeon_device *rdev);
440int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 int alignment, int initial_domain,
442 bool discardable, bool kernel,
443 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200444
Dave Airlieff72145b2011-02-07 12:16:14 +1000445int radeon_mode_dumb_create(struct drm_file *file_priv,
446 struct drm_device *dev,
447 struct drm_mode_create_dumb *args);
448int radeon_mode_dumb_mmap(struct drm_file *filp,
449 struct drm_device *dev,
450 uint32_t handle, uint64_t *offset_p);
451int radeon_mode_dumb_destroy(struct drm_file *file_priv,
452 struct drm_device *dev,
453 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200454
455/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500456 * Semaphores.
457 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500458/* everything here is constant */
459struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200460 struct radeon_sa_bo *sa_bo;
461 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500462 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500463};
464
Jerome Glissec1341e52011-12-21 12:13:47 -0500465int radeon_semaphore_create(struct radeon_device *rdev,
466 struct radeon_semaphore **semaphore);
467void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
468 struct radeon_semaphore *semaphore);
469void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
470 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200471int radeon_semaphore_sync_rings(struct radeon_device *rdev,
472 struct radeon_semaphore *semaphore,
473 bool sync_to[RADEON_NUM_RINGS],
474 int dst_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500475void radeon_semaphore_free(struct radeon_device *rdev,
Jerome Glissea8c05942012-05-09 15:34:57 +0200476 struct radeon_semaphore *semaphore,
477 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500478
479/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480 * GART structures, functions & helpers
481 */
482struct radeon_mc;
483
Matt Turnera77f1712009-10-14 00:34:41 -0400484#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000485#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400486#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500487#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400488
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489struct radeon_gart {
490 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400491 struct radeon_bo *robj;
492 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200493 unsigned num_gpu_pages;
494 unsigned num_cpu_pages;
495 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200496 struct page **pages;
497 dma_addr_t *pages_addr;
498 bool ready;
499};
500
501int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
502void radeon_gart_table_ram_free(struct radeon_device *rdev);
503int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
504void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400505int radeon_gart_table_vram_pin(struct radeon_device *rdev);
506void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200507int radeon_gart_init(struct radeon_device *rdev);
508void radeon_gart_fini(struct radeon_device *rdev);
509void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
510 int pages);
511int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500512 int pages, struct page **pagelist,
513 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400514void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515
516
517/*
518 * GPU MC structures, functions & helpers
519 */
520struct radeon_mc {
521 resource_size_t aper_size;
522 resource_size_t aper_base;
523 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000524 /* for some chips with <= 32MB we need to lie
525 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000526 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000527 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000528 u64 gtt_size;
529 u64 gtt_start;
530 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000531 u64 vram_start;
532 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000534 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535 int vram_mtrr;
536 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000537 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400538 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539};
540
Alex Deucher06b64762010-01-05 11:27:29 -0500541bool radeon_combios_sideport_present(struct radeon_device *rdev);
542bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543
544/*
545 * GPU scratch registers structures, functions & helpers
546 */
547struct radeon_scratch {
548 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400549 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550 bool free[32];
551 uint32_t reg[32];
552};
553
554int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
555void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
556
557
558/*
559 * IRQS.
560 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500561
562struct radeon_unpin_work {
563 struct work_struct work;
564 struct radeon_device *rdev;
565 int crtc_id;
566 struct radeon_fence *fence;
567 struct drm_pending_vblank_event *event;
568 struct radeon_bo *old_rbo;
569 u64 new_crtc_base;
570};
571
572struct r500_irq_stat_regs {
573 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400574 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500575};
576
577struct r600_irq_stat_regs {
578 u32 disp_int;
579 u32 disp_int_cont;
580 u32 disp_int_cont2;
581 u32 d1grph_int;
582 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400583 u32 hdmi0_status;
584 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500585};
586
587struct evergreen_irq_stat_regs {
588 u32 disp_int;
589 u32 disp_int_cont;
590 u32 disp_int_cont2;
591 u32 disp_int_cont3;
592 u32 disp_int_cont4;
593 u32 disp_int_cont5;
594 u32 d1grph_int;
595 u32 d2grph_int;
596 u32 d3grph_int;
597 u32 d4grph_int;
598 u32 d5grph_int;
599 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400600 u32 afmt_status1;
601 u32 afmt_status2;
602 u32 afmt_status3;
603 u32 afmt_status4;
604 u32 afmt_status5;
605 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500606};
607
608union radeon_irq_stat_regs {
609 struct r500_irq_stat_regs r500;
610 struct r600_irq_stat_regs r600;
611 struct evergreen_irq_stat_regs evergreen;
612};
613
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400614#define RADEON_MAX_HPD_PINS 6
615#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400616#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400617
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200618struct radeon_irq {
619 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500620 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400621 bool crtc_vblank_int[RADEON_MAX_CRTCS];
622 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100623 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400624 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400625 bool gui_idle;
626 bool gui_idle_acked;
627 wait_queue_head_t idle_queue;
Alex Deucherf122c612012-03-30 08:59:57 -0400628 bool afmt[RADEON_MAX_AFMT_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000629 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500630 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500631 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400632 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
633 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634};
635
636int radeon_irq_kms_init(struct radeon_device *rdev);
637void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500638void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
639void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500640void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
641void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200642
643/*
Christian Könige32eb502011-10-23 12:56:27 +0200644 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645 */
Alex Deucher74652802011-08-25 13:39:48 -0400646
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200648 struct radeon_sa_bo *sa_bo;
649 uint32_t length_dw;
650 uint64_t gpu_addr;
651 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200652 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200653 struct radeon_fence *fence;
654 unsigned vm_id;
655 bool is_const_ib;
656 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657};
658
Christian Könige32eb502011-10-23 12:56:27 +0200659struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100660 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661 volatile uint32_t *ring;
662 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200663 unsigned rptr_offs;
664 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 unsigned wptr;
666 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200667 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668 unsigned ring_size;
669 unsigned ring_free_dw;
670 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200671 unsigned long last_activity;
672 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200673 uint64_t gpu_addr;
674 uint32_t align_mask;
675 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200676 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500677 u32 ptr_reg_shift;
678 u32 ptr_reg_mask;
679 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200680};
681
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500682/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500683 * VM
684 */
685struct radeon_vm {
686 struct list_head list;
687 struct list_head va;
688 int id;
689 unsigned last_pfn;
690 u64 pt_gpu_addr;
691 u64 *pt;
Christian König2e0d9912012-05-09 15:34:53 +0200692 struct radeon_sa_bo *sa_bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500693 struct mutex mutex;
694 /* last fence for cs using this vm */
695 struct radeon_fence *fence;
696};
697
698struct radeon_vm_funcs {
699 int (*init)(struct radeon_device *rdev);
700 void (*fini)(struct radeon_device *rdev);
701 /* cs mutex must be lock for schedule_ib */
702 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
703 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
704 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
705 uint32_t (*page_flags)(struct radeon_device *rdev,
706 struct radeon_vm *vm,
707 uint32_t flags);
708 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
709 unsigned pfn, uint64_t addr, uint32_t flags);
710};
711
712struct radeon_vm_manager {
713 struct list_head lru_vm;
714 uint32_t use_bitmap;
715 struct radeon_sa_manager sa_manager;
716 uint32_t max_pfn;
717 /* fields constant after init */
718 const struct radeon_vm_funcs *funcs;
719 /* number of VMIDs */
720 unsigned nvm;
721 /* vram base address for page table entry */
722 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500723 /* is vm enabled? */
724 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500725};
726
727/*
728 * file private structure
729 */
730struct radeon_fpriv {
731 struct radeon_vm vm;
732};
733
734/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500735 * R6xx+ IH ring
736 */
737struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100738 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500739 volatile uint32_t *ring;
740 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200741 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500742 unsigned wptr;
743 unsigned wptr_old;
744 unsigned ring_size;
745 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500746 uint32_t ptr_mask;
747 spinlock_t lock;
748 bool enabled;
749};
750
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400751struct r600_blit_cp_primitives {
752 void (*set_render_target)(struct radeon_device *rdev, int format,
753 int w, int h, u64 gpu_addr);
754 void (*cp_set_surface_sync)(struct radeon_device *rdev,
755 u32 sync_type, u32 size,
756 u64 mc_addr);
757 void (*set_shaders)(struct radeon_device *rdev);
758 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
759 void (*set_tex_resource)(struct radeon_device *rdev,
760 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400761 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400762 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
763 int x2, int y2);
764 void (*draw_auto)(struct radeon_device *rdev);
765 void (*set_default_state)(struct radeon_device *rdev);
766};
767
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000768struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100769 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400770 struct r600_blit_cp_primitives primitives;
771 int max_dim;
772 int ring_size_common;
773 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000774 u64 shader_gpu_addr;
775 u32 vs_offset, ps_offset;
776 u32 state_offset;
777 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000778};
779
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400780void r600_blit_suspend(struct radeon_device *rdev);
781
Alex Deucher347e7592012-03-20 17:18:21 -0400782/*
783 * SI RLC stuff
784 */
785struct si_rlc {
786 /* for power gating */
787 struct radeon_bo *save_restore_obj;
788 uint64_t save_restore_gpu_addr;
789 /* for clear state */
790 struct radeon_bo *clear_state_obj;
791 uint64_t clear_state_gpu_addr;
792};
793
Jerome Glisse69e130a2011-12-21 12:13:46 -0500794int radeon_ib_get(struct radeon_device *rdev, int ring,
Jerome Glissef2e39222012-05-09 15:35:02 +0200795 struct radeon_ib *ib, unsigned size);
796void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
798int radeon_ib_pool_init(struct radeon_device *rdev);
799void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500800int radeon_ib_pool_start(struct radeon_device *rdev);
801int radeon_ib_pool_suspend(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200802int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200804int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
805void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
806int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
807int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
808void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
809void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200810void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200811void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
812int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200813void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200814void radeon_ring_lockup_update(struct radeon_ring *ring);
815bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200816int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500817 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
818 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200819void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200820
821
822/*
823 * CS.
824 */
825struct radeon_cs_reloc {
826 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100827 struct radeon_bo *robj;
828 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200829 uint32_t handle;
830 uint32_t flags;
831};
832
833struct radeon_cs_chunk {
834 uint32_t chunk_id;
835 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500836 int kpage_idx[2];
837 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200838 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500839 void __user *user_ptr;
840 int last_copied_page;
841 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842};
843
844struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100845 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846 struct radeon_device *rdev;
847 struct drm_file *filp;
848 /* chunks */
849 unsigned nchunks;
850 struct radeon_cs_chunk *chunks;
851 uint64_t *chunks_array;
852 /* IB */
853 unsigned idx;
854 /* relocations */
855 unsigned nrelocs;
856 struct radeon_cs_reloc *relocs;
857 struct radeon_cs_reloc **relocs_ptr;
858 struct list_head validated;
859 /* indices of various chunks */
860 int chunk_ib_idx;
861 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500862 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400863 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200864 struct radeon_ib ib;
865 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000867 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200868 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500869 u32 cs_flags;
870 u32 ring;
871 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200872};
873
Dave Airlie513bcb42009-09-23 16:56:27 +1000874extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700875extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000876
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200877struct radeon_cs_packet {
878 unsigned idx;
879 unsigned type;
880 unsigned reg;
881 unsigned opcode;
882 int count;
883 unsigned one_reg_wr;
884};
885
886typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
887 struct radeon_cs_packet *pkt,
888 unsigned idx, unsigned reg);
889typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
890 struct radeon_cs_packet *pkt);
891
892
893/*
894 * AGP
895 */
896int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000897void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200898void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899void radeon_agp_fini(struct radeon_device *rdev);
900
901
902/*
903 * Writeback
904 */
905struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100906 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907 volatile uint32_t *wb;
908 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400909 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400910 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200911};
912
Alex Deucher724c80e2010-08-27 18:25:25 -0400913#define RADEON_WB_SCRATCH_OFFSET 0
914#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500915#define RADEON_WB_CP1_RPTR_OFFSET 1280
916#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400917#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400918#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400919
Jerome Glissec93bb852009-07-13 21:04:08 +0200920/**
921 * struct radeon_pm - power management datas
922 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
923 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
924 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
925 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
926 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
927 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
928 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
929 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
930 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300931 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200932 * @needed_bandwidth: current bandwidth needs
933 *
934 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300935 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200936 * Equation between gpu/memory clock and available bandwidth is hw dependent
937 * (type of memory, bus size, efficiency, ...)
938 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400939
940enum radeon_pm_method {
941 PM_METHOD_PROFILE,
942 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100943};
Alex Deucherce8f5372010-05-07 15:10:16 -0400944
945enum radeon_dynpm_state {
946 DYNPM_STATE_DISABLED,
947 DYNPM_STATE_MINIMUM,
948 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000949 DYNPM_STATE_ACTIVE,
950 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400951};
952enum radeon_dynpm_action {
953 DYNPM_ACTION_NONE,
954 DYNPM_ACTION_MINIMUM,
955 DYNPM_ACTION_DOWNCLOCK,
956 DYNPM_ACTION_UPCLOCK,
957 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100958};
Alex Deucher56278a82009-12-28 13:58:44 -0500959
960enum radeon_voltage_type {
961 VOLTAGE_NONE = 0,
962 VOLTAGE_GPIO,
963 VOLTAGE_VDDC,
964 VOLTAGE_SW
965};
966
Alex Deucher0ec0e742009-12-23 13:21:58 -0500967enum radeon_pm_state_type {
968 POWER_STATE_TYPE_DEFAULT,
969 POWER_STATE_TYPE_POWERSAVE,
970 POWER_STATE_TYPE_BATTERY,
971 POWER_STATE_TYPE_BALANCED,
972 POWER_STATE_TYPE_PERFORMANCE,
973};
974
Alex Deucherce8f5372010-05-07 15:10:16 -0400975enum radeon_pm_profile_type {
976 PM_PROFILE_DEFAULT,
977 PM_PROFILE_AUTO,
978 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400979 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400980 PM_PROFILE_HIGH,
981};
982
983#define PM_PROFILE_DEFAULT_IDX 0
984#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400985#define PM_PROFILE_MID_SH_IDX 2
986#define PM_PROFILE_HIGH_SH_IDX 3
987#define PM_PROFILE_LOW_MH_IDX 4
988#define PM_PROFILE_MID_MH_IDX 5
989#define PM_PROFILE_HIGH_MH_IDX 6
990#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400991
992struct radeon_pm_profile {
993 int dpms_off_ps_idx;
994 int dpms_on_ps_idx;
995 int dpms_off_cm_idx;
996 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500997};
998
Alex Deucher21a81222010-07-02 12:58:16 -0400999enum radeon_int_thermal_type {
1000 THERMAL_TYPE_NONE,
1001 THERMAL_TYPE_RV6XX,
1002 THERMAL_TYPE_RV770,
1003 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001004 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001005 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001006 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001007};
1008
Alex Deucher56278a82009-12-28 13:58:44 -05001009struct radeon_voltage {
1010 enum radeon_voltage_type type;
1011 /* gpio voltage */
1012 struct radeon_gpio_rec gpio;
1013 u32 delay; /* delay in usec from voltage drop to sclk change */
1014 bool active_high; /* voltage drop is active when bit is high */
1015 /* VDDC voltage */
1016 u8 vddc_id; /* index into vddc voltage table */
1017 u8 vddci_id; /* index into vddci voltage table */
1018 bool vddci_enabled;
1019 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001020 u16 voltage;
1021 /* evergreen+ vddci */
1022 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001023};
1024
Alex Deucherd7311172010-05-03 01:13:14 -04001025/* clock mode flags */
1026#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1027
Alex Deucher56278a82009-12-28 13:58:44 -05001028struct radeon_pm_clock_info {
1029 /* memory clock */
1030 u32 mclk;
1031 /* engine clock */
1032 u32 sclk;
1033 /* voltage info */
1034 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001035 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001036 u32 flags;
1037};
1038
Alex Deuchera48b9b42010-04-22 14:03:55 -04001039/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001040#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001041
Alex Deucher56278a82009-12-28 13:58:44 -05001042struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001043 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001044 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001045 /* number of valid clock modes in this power state */
1046 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001047 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001048 /* standardized state flags */
1049 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001050 u32 misc; /* vbios specific flags */
1051 u32 misc2; /* vbios specific flags */
1052 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001053};
1054
Rafał Miłecki27459322010-02-11 22:16:36 +00001055/*
1056 * Some modes are overclocked by very low value, accept them
1057 */
1058#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1059
Jerome Glissec93bb852009-07-13 21:04:08 +02001060struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001061 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001062 u32 active_crtcs;
1063 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001064 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001065 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -04001066 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +02001067 fixed20_12 max_bandwidth;
1068 fixed20_12 igp_sideport_mclk;
1069 fixed20_12 igp_system_mclk;
1070 fixed20_12 igp_ht_link_clk;
1071 fixed20_12 igp_ht_link_width;
1072 fixed20_12 k8_bandwidth;
1073 fixed20_12 sideport_bandwidth;
1074 fixed20_12 ht_bandwidth;
1075 fixed20_12 core_bandwidth;
1076 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001077 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001078 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001079 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001080 /* number of valid power states */
1081 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001082 int current_power_state_index;
1083 int current_clock_mode_index;
1084 int requested_power_state_index;
1085 int requested_clock_mode_index;
1086 int default_power_state_index;
1087 u32 current_sclk;
1088 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001089 u16 current_vddc;
1090 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001091 u32 default_sclk;
1092 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001093 u16 default_vddc;
1094 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001095 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001096 /* selected pm method */
1097 enum radeon_pm_method pm_method;
1098 /* dynpm power management */
1099 struct delayed_work dynpm_idle_work;
1100 enum radeon_dynpm_state dynpm_state;
1101 enum radeon_dynpm_action dynpm_planned_action;
1102 unsigned long dynpm_action_timeout;
1103 bool dynpm_can_upclock;
1104 bool dynpm_can_downclock;
1105 /* profile-based power management */
1106 enum radeon_pm_profile_type profile;
1107 int profile_index;
1108 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001109 /* internal thermal controller on rv6xx+ */
1110 enum radeon_int_thermal_type int_thermal_type;
1111 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001112};
1113
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001114int radeon_pm_get_type_index(struct radeon_device *rdev,
1115 enum radeon_pm_state_type ps_type,
1116 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001118struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001119 int channels;
1120 int rate;
1121 int bits_per_sample;
1122 u8 status_bits;
1123 u8 category_code;
1124};
1125
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126/*
1127 * Benchmarking
1128 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001129void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130
1131
1132/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001133 * Testing
1134 */
1135void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001136void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001137 struct radeon_ring *cpA,
1138 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001139void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001140
1141
1142/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143 * Debugfs
1144 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001145struct radeon_debugfs {
1146 struct drm_info_list *files;
1147 unsigned num_files;
1148};
1149
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001150int radeon_debugfs_add_files(struct radeon_device *rdev,
1151 struct drm_info_list *files,
1152 unsigned nfiles);
1153int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001154
1155
1156/*
1157 * ASIC specific functions.
1158 */
1159struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001160 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001161 void (*fini)(struct radeon_device *rdev);
1162 int (*resume)(struct radeon_device *rdev);
1163 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001164 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001165 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001166 /* ioctl hw specific callback. Some hw might want to perform special
1167 * operation on specific ioctl. For instance on wait idle some hw
1168 * might want to perform and HDP flush through MMIO as it seems that
1169 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1170 * through ring.
1171 */
1172 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1173 /* check if 3D engine is idle */
1174 bool (*gui_idle)(struct radeon_device *rdev);
1175 /* wait for mc_idle */
1176 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1177 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001178 struct {
1179 void (*tlb_flush)(struct radeon_device *rdev);
1180 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1181 } gart;
Alex Deucher54e88e02012-02-23 18:10:29 -05001182 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001183 struct {
1184 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001185 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001186 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001187 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001188 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001189 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001190 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1191 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1192 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001193 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König4c87bc22011-10-19 19:02:21 +02001194 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001195 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001196 struct {
1197 int (*set)(struct radeon_device *rdev);
1198 int (*process)(struct radeon_device *rdev);
1199 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001200 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001201 struct {
1202 /* display watermarks */
1203 void (*bandwidth_update)(struct radeon_device *rdev);
1204 /* get frame count */
1205 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1206 /* wait for vblank */
1207 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1208 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001209 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001210 struct {
1211 int (*blit)(struct radeon_device *rdev,
1212 uint64_t src_offset,
1213 uint64_t dst_offset,
1214 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001215 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001216 u32 blit_ring_index;
1217 int (*dma)(struct radeon_device *rdev,
1218 uint64_t src_offset,
1219 uint64_t dst_offset,
1220 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001221 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001222 u32 dma_ring_index;
1223 /* method used for bo copy */
1224 int (*copy)(struct radeon_device *rdev,
1225 uint64_t src_offset,
1226 uint64_t dst_offset,
1227 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001228 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001229 /* ring used for bo copies */
1230 u32 copy_ring_index;
1231 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001232 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001233 struct {
1234 int (*set_reg)(struct radeon_device *rdev, int reg,
1235 uint32_t tiling_flags, uint32_t pitch,
1236 uint32_t offset, uint32_t obj_size);
1237 void (*clear_reg)(struct radeon_device *rdev, int reg);
1238 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001239 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001240 struct {
1241 void (*init)(struct radeon_device *rdev);
1242 void (*fini)(struct radeon_device *rdev);
1243 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1244 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1245 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001246 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001247 struct {
1248 void (*misc)(struct radeon_device *rdev);
1249 void (*prepare)(struct radeon_device *rdev);
1250 void (*finish)(struct radeon_device *rdev);
1251 void (*init_profile)(struct radeon_device *rdev);
1252 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001253 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1254 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1255 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1256 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1257 int (*get_pcie_lanes)(struct radeon_device *rdev);
1258 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1259 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001260 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001261 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001262 struct {
1263 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1264 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1265 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1266 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001267};
1268
Jerome Glisse21f9a432009-09-11 15:55:33 +02001269/*
1270 * Asic structures
1271 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001272struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001273 const unsigned *reg_safe_bm;
1274 unsigned reg_safe_bm_size;
1275 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001276};
1277
Jerome Glisse21f9a432009-09-11 15:55:33 +02001278struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001279 const unsigned *reg_safe_bm;
1280 unsigned reg_safe_bm_size;
1281 u32 resync_scratch;
1282 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001283};
1284
1285struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001286 unsigned max_pipes;
1287 unsigned max_tile_pipes;
1288 unsigned max_simds;
1289 unsigned max_backends;
1290 unsigned max_gprs;
1291 unsigned max_threads;
1292 unsigned max_stack_entries;
1293 unsigned max_hw_contexts;
1294 unsigned max_gs_threads;
1295 unsigned sx_max_export_size;
1296 unsigned sx_max_export_pos_size;
1297 unsigned sx_max_export_smx_size;
1298 unsigned sq_num_cf_insts;
1299 unsigned tiling_nbanks;
1300 unsigned tiling_npipes;
1301 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001302 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001303 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001304};
1305
1306struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001307 unsigned max_pipes;
1308 unsigned max_tile_pipes;
1309 unsigned max_simds;
1310 unsigned max_backends;
1311 unsigned max_gprs;
1312 unsigned max_threads;
1313 unsigned max_stack_entries;
1314 unsigned max_hw_contexts;
1315 unsigned max_gs_threads;
1316 unsigned sx_max_export_size;
1317 unsigned sx_max_export_pos_size;
1318 unsigned sx_max_export_smx_size;
1319 unsigned sq_num_cf_insts;
1320 unsigned sx_num_of_sets;
1321 unsigned sc_prim_fifo_size;
1322 unsigned sc_hiz_tile_fifo_size;
1323 unsigned sc_earlyz_tile_fifo_fize;
1324 unsigned tiling_nbanks;
1325 unsigned tiling_npipes;
1326 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001327 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001328 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001329};
1330
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001331struct evergreen_asic {
1332 unsigned num_ses;
1333 unsigned max_pipes;
1334 unsigned max_tile_pipes;
1335 unsigned max_simds;
1336 unsigned max_backends;
1337 unsigned max_gprs;
1338 unsigned max_threads;
1339 unsigned max_stack_entries;
1340 unsigned max_hw_contexts;
1341 unsigned max_gs_threads;
1342 unsigned sx_max_export_size;
1343 unsigned sx_max_export_pos_size;
1344 unsigned sx_max_export_smx_size;
1345 unsigned sq_num_cf_insts;
1346 unsigned sx_num_of_sets;
1347 unsigned sc_prim_fifo_size;
1348 unsigned sc_hiz_tile_fifo_size;
1349 unsigned sc_earlyz_tile_fifo_size;
1350 unsigned tiling_nbanks;
1351 unsigned tiling_npipes;
1352 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001353 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001354 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001355};
1356
Alex Deucherfecf1d02011-03-02 20:07:29 -05001357struct cayman_asic {
1358 unsigned max_shader_engines;
1359 unsigned max_pipes_per_simd;
1360 unsigned max_tile_pipes;
1361 unsigned max_simds_per_se;
1362 unsigned max_backends_per_se;
1363 unsigned max_texture_channel_caches;
1364 unsigned max_gprs;
1365 unsigned max_threads;
1366 unsigned max_gs_threads;
1367 unsigned max_stack_entries;
1368 unsigned sx_num_of_sets;
1369 unsigned sx_max_export_size;
1370 unsigned sx_max_export_pos_size;
1371 unsigned sx_max_export_smx_size;
1372 unsigned max_hw_contexts;
1373 unsigned sq_num_cf_insts;
1374 unsigned sc_prim_fifo_size;
1375 unsigned sc_hiz_tile_fifo_size;
1376 unsigned sc_earlyz_tile_fifo_size;
1377
1378 unsigned num_shader_engines;
1379 unsigned num_shader_pipes_per_simd;
1380 unsigned num_tile_pipes;
1381 unsigned num_simds_per_se;
1382 unsigned num_backends_per_se;
1383 unsigned backend_disable_mask_per_asic;
1384 unsigned backend_map;
1385 unsigned num_texture_channel_caches;
1386 unsigned mem_max_burst_length_bytes;
1387 unsigned mem_row_size_in_kb;
1388 unsigned shader_engine_tile_size;
1389 unsigned num_gpus;
1390 unsigned multi_gpu_tile_size;
1391
1392 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001393};
1394
Alex Deucher0a96d722012-03-20 17:18:11 -04001395struct si_asic {
1396 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001397 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001398 unsigned max_cu_per_sh;
1399 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001400 unsigned max_backends_per_se;
1401 unsigned max_texture_channel_caches;
1402 unsigned max_gprs;
1403 unsigned max_gs_threads;
1404 unsigned max_hw_contexts;
1405 unsigned sc_prim_fifo_size_frontend;
1406 unsigned sc_prim_fifo_size_backend;
1407 unsigned sc_hiz_tile_fifo_size;
1408 unsigned sc_earlyz_tile_fifo_size;
1409
Alex Deucher0a96d722012-03-20 17:18:11 -04001410 unsigned num_tile_pipes;
1411 unsigned num_backends_per_se;
1412 unsigned backend_disable_mask_per_asic;
1413 unsigned backend_map;
1414 unsigned num_texture_channel_caches;
1415 unsigned mem_max_burst_length_bytes;
1416 unsigned mem_row_size_in_kb;
1417 unsigned shader_engine_tile_size;
1418 unsigned num_gpus;
1419 unsigned multi_gpu_tile_size;
1420
1421 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001422};
1423
Jerome Glisse068a1172009-06-17 13:28:30 +02001424union radeon_asic_config {
1425 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001426 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001427 struct r600_asic r600;
1428 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001429 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001430 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001431 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001432};
1433
Daniel Vetter0a10c852010-03-11 21:19:14 +00001434/*
1435 * asic initizalization from radeon_asic.c
1436 */
1437void radeon_agp_disable(struct radeon_device *rdev);
1438int radeon_asic_init(struct radeon_device *rdev);
1439
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001440
1441/*
1442 * IOCTL.
1443 */
1444int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1445 struct drm_file *filp);
1446int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1447 struct drm_file *filp);
1448int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1449 struct drm_file *file_priv);
1450int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1451 struct drm_file *file_priv);
1452int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1453 struct drm_file *file_priv);
1454int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1455 struct drm_file *file_priv);
1456int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1457 struct drm_file *filp);
1458int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1459 struct drm_file *filp);
1460int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1461 struct drm_file *filp);
1462int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1463 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001464int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1465 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001466int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001467int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1468 struct drm_file *filp);
1469int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1470 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001471
Alex Deucher16cdf042011-10-28 10:30:02 -04001472/* VRAM scratch page for HDP bug, default vram page */
1473struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001474 struct radeon_bo *robj;
1475 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001476 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001477};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001478
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001479
1480/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481 * Core structure, functions and helpers.
1482 */
1483typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1484typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1485
1486struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001487 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001488 struct drm_device *ddev;
1489 struct pci_dev *pdev;
1490 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001491 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001492 enum radeon_family family;
1493 unsigned long flags;
1494 int usec_timeout;
1495 enum radeon_pll_errata pll_errata;
1496 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001497 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001498 int disp_priority;
1499 /* BIOS */
1500 uint8_t *bios;
1501 bool is_atom_bios;
1502 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001503 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001504 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001505 resource_size_t rmmio_base;
1506 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001507 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508 radeon_rreg_t mc_rreg;
1509 radeon_wreg_t mc_wreg;
1510 radeon_rreg_t pll_rreg;
1511 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001512 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001513 radeon_rreg_t pciep_rreg;
1514 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001515 /* io port */
1516 void __iomem *rio_mem;
1517 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001518 struct radeon_clock clock;
1519 struct radeon_mc mc;
1520 struct radeon_gart gart;
1521 struct radeon_mode_info mode_info;
1522 struct radeon_scratch scratch;
1523 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001524 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001525 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001526 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001527 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001528 bool ib_pool_ready;
1529 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001530 struct radeon_irq irq;
1531 struct radeon_asic *asic;
1532 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001533 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001534 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001535 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001536 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001537 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001538 bool shutdown;
1539 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001540 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001541 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001542 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001543 const struct firmware *me_fw; /* all family ME firmware */
1544 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001545 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001546 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001547 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001548 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001549 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001550 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001551 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001552 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001553 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001554 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001555 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001556 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001557 struct mutex vram_mutex;
Rafał Miłecki3299de92012-05-14 21:25:57 +02001558 bool audio_enabled;
1559 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001560 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001561 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001562 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001563 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001564 /* i2c buses */
1565 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001566 /* debugfs */
1567 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1568 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001569 /* virtual memory */
1570 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001571};
1572
1573int radeon_device_init(struct radeon_device *rdev,
1574 struct drm_device *ddev,
1575 struct pci_dev *pdev,
1576 uint32_t flags);
1577void radeon_device_fini(struct radeon_device *rdev);
1578int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1579
Andi Kleen6fcbef72011-10-13 16:08:42 -07001580uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1581void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1582u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1583void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001584
Jerome Glisse4c788672009-11-20 14:29:23 +01001585/*
1586 * Cast helper
1587 */
1588#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001589
1590/*
1591 * Registers read & write functions.
1592 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001593#define RREG8(reg) readb((rdev->rmmio) + (reg))
1594#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1595#define RREG16(reg) readw((rdev->rmmio) + (reg))
1596#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001597#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001598#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001599#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001600#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1601#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1602#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1603#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1604#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1605#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001606#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1607#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001608#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1609#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001610#define WREG32_P(reg, val, mask) \
1611 do { \
1612 uint32_t tmp_ = RREG32(reg); \
1613 tmp_ &= (mask); \
1614 tmp_ |= ((val) & ~(mask)); \
1615 WREG32(reg, tmp_); \
1616 } while (0)
1617#define WREG32_PLL_P(reg, val, mask) \
1618 do { \
1619 uint32_t tmp_ = RREG32_PLL(reg); \
1620 tmp_ &= (mask); \
1621 tmp_ |= ((val) & ~(mask)); \
1622 WREG32_PLL(reg, tmp_); \
1623 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001624#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001625#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1626#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001627
Dave Airliede1b2892009-08-12 18:43:14 +10001628/*
1629 * Indirect registers accessor
1630 */
1631static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1632{
1633 uint32_t r;
1634
1635 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1636 r = RREG32(RADEON_PCIE_DATA);
1637 return r;
1638}
1639
1640static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1641{
1642 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1643 WREG32(RADEON_PCIE_DATA, (v));
1644}
1645
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001646void r100_pll_errata_after_index(struct radeon_device *rdev);
1647
1648
1649/*
1650 * ASICs helpers.
1651 */
Dave Airlieb995e432009-07-14 02:02:32 +10001652#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1653 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001654#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1655 (rdev->family == CHIP_RV200) || \
1656 (rdev->family == CHIP_RS100) || \
1657 (rdev->family == CHIP_RS200) || \
1658 (rdev->family == CHIP_RV250) || \
1659 (rdev->family == CHIP_RV280) || \
1660 (rdev->family == CHIP_RS300))
1661#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1662 (rdev->family == CHIP_RV350) || \
1663 (rdev->family == CHIP_R350) || \
1664 (rdev->family == CHIP_RV380) || \
1665 (rdev->family == CHIP_R420) || \
1666 (rdev->family == CHIP_R423) || \
1667 (rdev->family == CHIP_RV410) || \
1668 (rdev->family == CHIP_RS400) || \
1669 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001670#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1671 (rdev->ddev->pdev->device == 0x9443) || \
1672 (rdev->ddev->pdev->device == 0x944B) || \
1673 (rdev->ddev->pdev->device == 0x9506) || \
1674 (rdev->ddev->pdev->device == 0x9509) || \
1675 (rdev->ddev->pdev->device == 0x950F) || \
1676 (rdev->ddev->pdev->device == 0x689C) || \
1677 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001678#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001679#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1680 (rdev->family == CHIP_RS690) || \
1681 (rdev->family == CHIP_RS740) || \
1682 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001683#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1684#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001685#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001686#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1687 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001688#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001689#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1690#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1691 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001692
1693/*
1694 * BIOS helpers.
1695 */
1696#define RBIOS8(i) (rdev->bios[i])
1697#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1698#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1699
1700int radeon_combios_init(struct radeon_device *rdev);
1701void radeon_combios_fini(struct radeon_device *rdev);
1702int radeon_atombios_init(struct radeon_device *rdev);
1703void radeon_atombios_fini(struct radeon_device *rdev);
1704
1705
1706/*
1707 * RING helpers.
1708 */
Andi Kleence580fa2011-10-13 16:08:47 -07001709#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001710static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001711{
Christian Könige32eb502011-10-23 12:56:27 +02001712 ring->ring[ring->wptr++] = v;
1713 ring->wptr &= ring->ptr_mask;
1714 ring->count_dw--;
1715 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001716}
Andi Kleence580fa2011-10-13 16:08:47 -07001717#else
1718/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001719void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001720#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001721
1722/*
1723 * ASICs macro.
1724 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001725#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001726#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1727#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1728#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001729#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001730#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001731#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001732#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1733#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Alex Deucherf7128122012-02-23 17:53:45 -05001734#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1735#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1736#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001737#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001738#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001739#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001740#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1741#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001742#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001743#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1744#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001745#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1746#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1747#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1748#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1749#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1750#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001751#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1752#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1753#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1754#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1755#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1756#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1757#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001758#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1759#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001760#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001761#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1762#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1763#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1764#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001765#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001766#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1767#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1768#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1769#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1770#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher0f9e0062012-02-23 17:53:40 -05001771#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1772#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1773#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001774#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
Alex Deucher89e51812012-02-23 17:53:38 -05001775#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001776
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001777/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001778/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001779extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001780extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001781extern int radeon_modeset_init(struct radeon_device *rdev);
1782extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001783extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001784extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001785extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001786extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001787extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001788extern void radeon_wb_fini(struct radeon_device *rdev);
1789extern int radeon_wb_init(struct radeon_device *rdev);
1790extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001791extern void radeon_surface_init(struct radeon_device *rdev);
1792extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001793extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001794extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001795extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001796extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001797extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1798extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001799extern int radeon_resume_kms(struct drm_device *dev);
1800extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001801extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001802
Daniel Vetter3574dda2011-02-18 17:59:19 +01001803/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001804 * vm
1805 */
1806int radeon_vm_manager_init(struct radeon_device *rdev);
1807void radeon_vm_manager_fini(struct radeon_device *rdev);
1808int radeon_vm_manager_start(struct radeon_device *rdev);
1809int radeon_vm_manager_suspend(struct radeon_device *rdev);
1810int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1811void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1812int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1813void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1814int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1815 struct radeon_vm *vm,
1816 struct radeon_bo *bo,
1817 struct ttm_mem_reg *mem);
1818void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1819 struct radeon_bo *bo);
1820int radeon_vm_bo_add(struct radeon_device *rdev,
1821 struct radeon_vm *vm,
1822 struct radeon_bo *bo,
1823 uint64_t offset,
1824 uint32_t flags);
1825int radeon_vm_bo_rmv(struct radeon_device *rdev,
1826 struct radeon_vm *vm,
1827 struct radeon_bo *bo);
1828
Alex Deucherf122c612012-03-30 08:59:57 -04001829/* audio */
1830void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001831
1832/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001833 * R600 vram scratch functions
1834 */
1835int r600_vram_scratch_init(struct radeon_device *rdev);
1836void r600_vram_scratch_fini(struct radeon_device *rdev);
1837
1838/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001839 * r600 cs checking helper
1840 */
1841unsigned r600_mip_minify(unsigned size, unsigned level);
1842bool r600_fmt_is_valid_color(u32 format);
1843bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1844int r600_fmt_get_blocksize(u32 format);
1845int r600_fmt_get_nblocksx(u32 format, u32 w);
1846int r600_fmt_get_nblocksy(u32 format, u32 h);
1847
1848/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001849 * r600 functions used by radeon_encoder.c
1850 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001851struct radeon_hdmi_acr {
1852 u32 clock;
1853
1854 int n_32khz;
1855 int cts_32khz;
1856
1857 int n_44_1khz;
1858 int cts_44_1khz;
1859
1860 int n_48khz;
1861 int cts_48khz;
1862
1863};
1864
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001865extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1866
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001867extern void r600_hdmi_enable(struct drm_encoder *encoder);
1868extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001869extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001870extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1871 u32 tiling_pipe_num,
1872 u32 max_rb_num,
1873 u32 total_max_rb_num,
1874 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04001875
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001876/*
1877 * evergreen functions used by radeon_encoder.c
1878 */
1879
1880extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1881
Alex Deucher0af62b02011-01-06 21:19:31 -05001882extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001883extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001884
Alberto Miloned7a29522010-07-06 11:40:24 -04001885/* radeon_acpi.c */
1886#if defined(CONFIG_ACPI)
1887extern int radeon_acpi_init(struct radeon_device *rdev);
1888#else
1889static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1890#endif
1891
Jerome Glisse4c788672009-11-20 14:29:23 +01001892#include "radeon_object.h"
1893
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001894#endif