blob: d3bd3e748067be7154e028885c0474f21ff986ec [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103061static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103067static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
87 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010097module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030119static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100124static int align_buffer_size = -1;
125module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700151 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100152 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200153 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200154 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200155 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200156 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200157 "{ATI, RS780},"
158 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100159 "{ATI, RV630},"
160 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100161 "{ATI, RV670},"
162 "{ATI, RV635},"
163 "{ATI, RV620},"
164 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200165 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200166 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200167 "{SiS, SIS966},"
168 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169MODULE_DESCRIPTION("Intel HDA driver");
170
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200171#ifdef CONFIG_SND_VERBOSE_PRINTK
172#define SFX /* nop */
173#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200175#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200176
177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * registers
179 */
180#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200181#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
182#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
183#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
184#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
185#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define ICH6_REG_VMIN 0x02
187#define ICH6_REG_VMAJ 0x03
188#define ICH6_REG_OUTPAY 0x04
189#define ICH6_REG_INPAY 0x06
190#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200191#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200192#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
193#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define ICH6_REG_WAKEEN 0x0c
195#define ICH6_REG_STATESTS 0x0e
196#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define ICH6_REG_INTCTL 0x20
199#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200200#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200201#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
202#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_CORBLBASE 0x40
204#define ICH6_REG_CORBUBASE 0x44
205#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200206#define ICH6_REG_CORBRP 0x4a
207#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
210#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200212#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBSIZE 0x4e
214
215#define ICH6_REG_RIRBLBASE 0x50
216#define ICH6_REG_RIRBUBASE 0x54
217#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_RINTCNT 0x5a
220#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200221#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
222#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
223#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
226#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define ICH6_REG_RIRBSIZE 0x5e
228
229#define ICH6_REG_IC 0x60
230#define ICH6_REG_IR 0x64
231#define ICH6_REG_IRS 0x68
232#define ICH6_IRS_VALID (1<<1)
233#define ICH6_IRS_BUSY (1<<0)
234
235#define ICH6_REG_DPLBASE 0x70
236#define ICH6_REG_DPUBASE 0x74
237#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
238
239/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
240enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
241
242/* stream register offsets from stream base */
243#define ICH6_REG_SD_CTL 0x00
244#define ICH6_REG_SD_STS 0x03
245#define ICH6_REG_SD_LPIB 0x04
246#define ICH6_REG_SD_CBL 0x08
247#define ICH6_REG_SD_LVI 0x0c
248#define ICH6_REG_SD_FIFOW 0x0e
249#define ICH6_REG_SD_FIFOSIZE 0x10
250#define ICH6_REG_SD_FORMAT 0x12
251#define ICH6_REG_SD_BDLPL 0x18
252#define ICH6_REG_SD_BDLPU 0x1c
253
254/* PCI space */
255#define ICH6_PCIREG_TCSEL 0x44
256
257/*
258 * other constants
259 */
260
261/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200262/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_PLAYBACK 4
265
266/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_PLAYBACK 6
269
Felix Kuehling778b6e12006-05-17 11:22:21 +0200270/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_PLAYBACK 1
273
Kailang Yangf2690022008-05-27 11:44:55 +0200274/* TERA has 4 playback and 3 capture */
275#define TERA_NUM_CAPTURE 3
276#define TERA_NUM_PLAYBACK 4
277
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200278/* this number is statically defined for simplicity */
279#define MAX_AZX_DEV 16
280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100282#define BDL_SIZE 4096
283#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
284#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285/* max buffer size - no h/w limit, you can increase as you like */
286#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288/* RIRB int mask: overrun[2], response[0] */
289#define RIRB_INT_RESPONSE 0x01
290#define RIRB_INT_OVERRUN 0x04
291#define RIRB_INT_MASK 0x05
292
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200293/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800294#define AZX_MAX_CODECS 8
295#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800296#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* SD_CTL bits */
299#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
300#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100301#define SD_CTL_STRIPE (3 << 16) /* stripe control */
302#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
303#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
305#define SD_CTL_STREAM_TAG_SHIFT 20
306
307/* SD_CTL and SD_STS */
308#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
309#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
310#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200311#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
312 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314/* SD_STS */
315#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
316
317/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200318#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
319#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
320#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322/* below are so far hardcoded - should read registers in future */
323#define ICH6_MAX_CORB_ENTRIES 256
324#define ICH6_MAX_RIRB_ENTRIES 256
325
Takashi Iwaic74db862005-05-12 14:26:27 +0200326/* position fix mode */
327enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200328 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200329 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200330 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200331 POS_FIX_VIACOMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200332};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Frederick Lif5d40b32005-05-12 14:55:20 +0200334/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200335#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
336#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
337
Vinod Gda3fca22005-09-13 18:49:12 +0200338/* Defines for Nvidia HDA support */
339#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
340#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700341#define NVIDIA_HDA_ISTRM_COH 0x4d
342#define NVIDIA_HDA_OSTRM_COH 0x4c
343#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200344
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100345/* Defines for Intel SCH HDA snoop control */
346#define INTEL_SCH_HDA_DEVC 0x78
347#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
348
Joseph Chan0e153472008-08-26 14:38:03 +0200349/* Define IN stream 0 FIFO size offset in VIA controller */
350#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
351/* Define VIA HD Audio Device ID*/
352#define VIA_HDAC_DEVICE_ID 0x3288
353
Yang, Libinc4da29c2008-11-13 11:07:07 +0100354/* HD Audio class code */
355#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 */
359
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100360struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100361 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200362 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200365 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int frags; /* number for period in the play buffer */
367 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200368 unsigned long start_wallclk; /* start + minimum wallclk */
369 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Takashi Iwaid01ce992007-07-27 16:52:19 +0200371 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200376 struct snd_pcm_substream *substream; /* assigned substream,
377 * set in PCM open
378 */
379 unsigned int format_val; /* format value to be set in the
380 * controller and the codec
381 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 unsigned char stream_tag; /* assigned stream */
383 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200384 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Pavel Machek927fc862006-08-31 17:03:43 +0200386 unsigned int opened :1;
387 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200388 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200389 /*
390 * For VIA:
391 * A flag to ensure DMA position is 0
392 * when link position is not greater than FIFO size
393 */
394 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200395 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
397
398/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100399struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 u32 *buf; /* CORB/RIRB buffer
401 * Each CORB entry is 4byte, RIRB is 8byte
402 */
403 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
404 /* for RIRB */
405 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800406 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
407 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408};
409
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100410struct azx_pcm {
411 struct azx *chip;
412 struct snd_pcm *pcm;
413 struct hda_codec *codec;
414 struct hda_pcm_stream *hinfo[2];
415 struct list_head list;
416};
417
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100418struct azx {
419 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200421 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200423 /* chip type specific */
424 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200425 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200426 int playback_streams;
427 int playback_index_offset;
428 int capture_streams;
429 int capture_index_offset;
430 int num_streams;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* pci resources */
433 unsigned long addr;
434 void __iomem *remap_addr;
435 int irq;
436
437 /* locks */
438 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100439 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200441 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100442 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100445 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 /* HD codec */
448 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100449 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100451 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100454 struct azx_rb corb;
455 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100457 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 struct snd_dma_buffer rb;
459 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200460
461 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200462 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200463 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200464 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200465 unsigned int initialized :1;
466 unsigned int single_cmd :1;
467 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200468 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200469 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100470 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200471 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100472 unsigned int align_buffer_size:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200473
474 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800475 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200476
477 /* for pending irqs */
478 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100479
480 /* reboot notifier (for mysterious hangup problem at power-down) */
481 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482};
483
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200484/* driver types */
485enum {
486 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800487 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100488 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200489 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200490 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800491 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200492 AZX_DRIVER_VIA,
493 AZX_DRIVER_SIS,
494 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200495 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200496 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200497 AZX_DRIVER_CTX,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100498 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200499 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200500};
501
Takashi Iwai9477c582011-05-25 09:11:37 +0200502/* driver quirks (capabilities) */
503/* bits 0-7 are used for indicating driver type */
504#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
505#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
506#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
507#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
508#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
509#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
510#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
511#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
512#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
513#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
514#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
515#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200516#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500517#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100518#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai9477c582011-05-25 09:11:37 +0200519
520/* quirks for ATI SB / AMD Hudson */
521#define AZX_DCAPS_PRESET_ATI_SB \
522 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
523 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
524
525/* quirks for ATI/AMD HDMI */
526#define AZX_DCAPS_PRESET_ATI_HDMI \
527 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
528
529/* quirks for Nvidia */
530#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100531 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
532 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200533
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200534static char *driver_short_names[] __devinitdata = {
535 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800536 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100537 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200538 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200539 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800540 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200541 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
542 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200543 [AZX_DRIVER_ULI] = "HDA ULI M5461",
544 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200545 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200546 [AZX_DRIVER_CTX] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100547 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200548};
549
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550/*
551 * macros for easy use
552 */
553#define azx_writel(chip,reg,value) \
554 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
555#define azx_readl(chip,reg) \
556 readl((chip)->remap_addr + ICH6_REG_##reg)
557#define azx_writew(chip,reg,value) \
558 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
559#define azx_readw(chip,reg) \
560 readw((chip)->remap_addr + ICH6_REG_##reg)
561#define azx_writeb(chip,reg,value) \
562 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
563#define azx_readb(chip,reg) \
564 readb((chip)->remap_addr + ICH6_REG_##reg)
565
566#define azx_sd_writel(dev,reg,value) \
567 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
568#define azx_sd_readl(dev,reg) \
569 readl((dev)->sd_addr + ICH6_REG_##reg)
570#define azx_sd_writew(dev,reg,value) \
571 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
572#define azx_sd_readw(dev,reg) \
573 readw((dev)->sd_addr + ICH6_REG_##reg)
574#define azx_sd_writeb(dev,reg,value) \
575 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
576#define azx_sd_readb(dev,reg) \
577 readb((dev)->sd_addr + ICH6_REG_##reg)
578
579/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100580#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200582#ifdef CONFIG_X86
583static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
584{
585 if (azx_snoop(chip))
586 return;
587 if (addr && size) {
588 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
589 if (on)
590 set_memory_wc((unsigned long)addr, pages);
591 else
592 set_memory_wb((unsigned long)addr, pages);
593 }
594}
595
596static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
597 bool on)
598{
599 __mark_pages_wc(chip, buf->area, buf->bytes, on);
600}
601static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
602 struct snd_pcm_runtime *runtime, bool on)
603{
604 if (azx_dev->wc_marked != on) {
605 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
606 azx_dev->wc_marked = on;
607 }
608}
609#else
610/* NOP for other archs */
611static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
612 bool on)
613{
614}
615static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
616 struct snd_pcm_runtime *runtime, bool on)
617{
618}
619#endif
620
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200621static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200622static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623/*
624 * Interface for HD codec
625 */
626
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627/*
628 * CORB / RIRB interface
629 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100630static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
632 int err;
633
634 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200635 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
636 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 PAGE_SIZE, &chip->rb);
638 if (err < 0) {
639 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
640 return err;
641 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200642 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 return 0;
644}
645
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100646static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800648 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 /* CORB set up */
650 chip->corb.addr = chip->rb.addr;
651 chip->corb.buf = (u32 *)chip->rb.area;
652 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200653 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200655 /* set the corb size to 256 entries (ULI requires explicitly) */
656 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 /* set the corb write pointer to 0 */
658 azx_writew(chip, CORBWP, 0);
659 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200660 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200662 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 /* RIRB set up */
665 chip->rirb.addr = chip->rb.addr + 2048;
666 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800667 chip->rirb.wp = chip->rirb.rp = 0;
668 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200670 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200672 /* set the rirb size to 256 entries (ULI requires explicitly) */
673 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200675 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200677 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200678 azx_writew(chip, RINTCNT, 0xc0);
679 else
680 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800683 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684}
685
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100686static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800688 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 /* disable ringbuffer DMAs */
690 azx_writeb(chip, RIRBCTL, 0);
691 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800692 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693}
694
Wu Fengguangdeadff12009-08-01 18:45:16 +0800695static unsigned int azx_command_addr(u32 cmd)
696{
697 unsigned int addr = cmd >> 28;
698
699 if (addr >= AZX_MAX_CODECS) {
700 snd_BUG();
701 addr = 0;
702 }
703
704 return addr;
705}
706
707static unsigned int azx_response_addr(u32 res)
708{
709 unsigned int addr = res & 0xf;
710
711 if (addr >= AZX_MAX_CODECS) {
712 snd_BUG();
713 addr = 0;
714 }
715
716 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717}
718
719/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100720static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100722 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800723 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
Wu Fengguangc32649f2009-08-01 18:48:12 +0800726 spin_lock_irq(&chip->reg_lock);
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 /* add command to corb */
729 wp = azx_readb(chip, CORBWP);
730 wp++;
731 wp %= ICH6_MAX_CORB_ENTRIES;
732
Wu Fengguangdeadff12009-08-01 18:45:16 +0800733 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 chip->corb.buf[wp] = cpu_to_le32(val);
735 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 spin_unlock_irq(&chip->reg_lock);
738
739 return 0;
740}
741
742#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
743
744/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100745static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
747 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800748 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 u32 res, res_ex;
750
751 wp = azx_readb(chip, RIRBWP);
752 if (wp == chip->rirb.wp)
753 return;
754 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 while (chip->rirb.rp != wp) {
757 chip->rirb.rp++;
758 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
759
760 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
761 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
762 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800763 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
765 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800766 else if (chip->rirb.cmds[addr]) {
767 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100768 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800769 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800770 } else
771 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
772 "last cmd=%#08x\n",
773 res, res_ex,
774 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 }
776}
777
778/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800779static unsigned int azx_rirb_get_response(struct hda_bus *bus,
780 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100782 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200783 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200784 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200786 again:
787 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100788 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200789 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200790 spin_lock_irq(&chip->reg_lock);
791 azx_update_rirb(chip);
792 spin_unlock_irq(&chip->reg_lock);
793 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800794 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100795 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100796 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200797
798 if (!do_poll)
799 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800800 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100801 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100802 if (time_after(jiffies, timeout))
803 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100804 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100805 msleep(2); /* temporary workaround */
806 else {
807 udelay(10);
808 cond_resched();
809 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100810 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200811
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200812 if (!chip->polling_mode && chip->poll_count < 2) {
813 snd_printdd(SFX "azx_get_response timeout, "
814 "polling the codec once: last cmd=0x%08x\n",
815 chip->last_cmd[addr]);
816 do_poll = 1;
817 chip->poll_count++;
818 goto again;
819 }
820
821
Takashi Iwai23c4a882009-10-30 13:21:49 +0100822 if (!chip->polling_mode) {
823 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
824 "switching to polling mode: last cmd=0x%08x\n",
825 chip->last_cmd[addr]);
826 chip->polling_mode = 1;
827 goto again;
828 }
829
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200830 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200831 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800832 "disabling MSI: last cmd=0x%08x\n",
833 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200834 free_irq(chip->irq, chip);
835 chip->irq = -1;
836 pci_disable_msi(chip->pci);
837 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100838 if (azx_acquire_irq(chip, 1) < 0) {
839 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200840 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100841 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200842 goto again;
843 }
844
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100845 if (chip->probing) {
846 /* If this critical timeout happens during the codec probing
847 * phase, this is likely an access to a non-existing codec
848 * slot. Better to return an error and reset the system.
849 */
850 return -1;
851 }
852
Takashi Iwai8dd78332009-06-02 01:16:07 +0200853 /* a fatal communication error; need either to reset or to fallback
854 * to the single_cmd mode
855 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100856 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200857 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200858 bus->response_reset = 1;
859 return -1; /* give a chance to retry */
860 }
861
862 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
863 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800864 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200865 chip->single_cmd = 1;
866 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100867 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200868 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100869 /* disable unsolicited responses */
870 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200871 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872}
873
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874/*
875 * Use the single immediate command instead of CORB/RIRB for simplicity
876 *
877 * Note: according to Intel, this is not preferred use. The command was
878 * intended for the BIOS only, and may get confused with unsolicited
879 * responses. So, we shouldn't use it for normal operation from the
880 * driver.
881 * I left the codes, however, for debugging/testing purposes.
882 */
883
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200884/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800885static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200886{
887 int timeout = 50;
888
889 while (timeout--) {
890 /* check IRV busy bit */
891 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
892 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800893 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200894 return 0;
895 }
896 udelay(1);
897 }
898 if (printk_ratelimit())
899 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
900 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800901 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200902 return -EIO;
903}
904
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100906static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100908 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800909 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 int timeout = 50;
911
Takashi Iwai8dd78332009-06-02 01:16:07 +0200912 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 while (timeout--) {
914 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200915 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200917 azx_writew(chip, IRS, azx_readw(chip, IRS) |
918 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200920 azx_writew(chip, IRS, azx_readw(chip, IRS) |
921 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800922 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
924 udelay(1);
925 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100926 if (printk_ratelimit())
927 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
928 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 return -EIO;
930}
931
932/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800933static unsigned int azx_single_get_response(struct hda_bus *bus,
934 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100936 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800937 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938}
939
Takashi Iwai111d3af2006-02-16 18:17:58 +0100940/*
941 * The below are the main callbacks from hda_codec.
942 *
943 * They are just the skeleton to call sub-callbacks according to the
944 * current setting of chip->single_cmd.
945 */
946
947/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100948static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100949{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100950 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200951
Wu Fengguangfeb27342009-08-01 19:17:14 +0800952 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100953 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100954 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100955 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100956 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100957}
958
959/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800960static unsigned int azx_get_response(struct hda_bus *bus,
961 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100962{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100963 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100964 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800965 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100966 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800967 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100968}
969
Takashi Iwaicb53c622007-08-10 17:21:45 +0200970#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100971static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200972#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100973
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100975static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976{
977 int count;
978
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100979 if (!full_reset)
980 goto __skip;
981
Danny Tholene8a7f132007-09-11 21:41:56 +0200982 /* clear STATESTS */
983 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
984
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 /* reset controller */
986 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
987
988 count = 50;
989 while (azx_readb(chip, GCTL) && --count)
990 msleep(1);
991
992 /* delay for >= 100us for codec PLL to settle per spec
993 * Rev 0.9 section 5.5.1
994 */
995 msleep(1);
996
997 /* Bring controller out of reset */
998 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
999
1000 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001001 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 msleep(1);
1003
Pavel Machek927fc862006-08-31 17:03:43 +02001004 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 msleep(1);
1006
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001007 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001009 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001010 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 return -EBUSY;
1012 }
1013
Matt41e2fce2005-07-04 17:49:55 +02001014 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001015 if (!chip->single_cmd)
1016 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1017 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001018
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001020 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001022 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 }
1024
1025 return 0;
1026}
1027
1028
1029/*
1030 * Lowlevel interface
1031 */
1032
1033/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001034static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035{
1036 /* enable controller CIE and GIE */
1037 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1038 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1039}
1040
1041/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001042static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
1044 int i;
1045
1046 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001047 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001048 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 azx_sd_writeb(azx_dev, SD_CTL,
1050 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1051 }
1052
1053 /* disable SIE for all streams */
1054 azx_writeb(chip, INTCTL, 0);
1055
1056 /* disable controller CIE and GIE */
1057 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1058 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1059}
1060
1061/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001062static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063{
1064 int i;
1065
1066 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001067 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001068 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1070 }
1071
1072 /* clear STATESTS */
1073 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1074
1075 /* clear rirb status */
1076 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1077
1078 /* clear int status */
1079 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1080}
1081
1082/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001083static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084{
Joseph Chan0e153472008-08-26 14:38:03 +02001085 /*
1086 * Before stream start, initialize parameter
1087 */
1088 azx_dev->insufficient = 1;
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001091 azx_writel(chip, INTCTL,
1092 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 /* set DMA start and interrupt mask */
1094 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1095 SD_CTL_DMA_START | SD_INT_MASK);
1096}
1097
Takashi Iwai1dddab42009-03-18 15:15:37 +01001098/* stop DMA */
1099static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1102 ~(SD_CTL_DMA_START | SD_INT_MASK));
1103 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001104}
1105
1106/* stop a stream */
1107static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1108{
1109 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001111 azx_writel(chip, INTCTL,
1112 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113}
1114
1115
1116/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001117 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001119static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001121 if (chip->initialized)
1122 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001125 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
1127 /* initialize interrupts */
1128 azx_int_clear(chip);
1129 azx_int_enable(chip);
1130
1131 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001132 if (!chip->single_cmd)
1133 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001135 /* program the position buffer */
1136 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001137 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001138
Takashi Iwaicb53c622007-08-10 17:21:45 +02001139 chip->initialized = 1;
1140}
1141
1142/*
1143 * initialize the PCI registers
1144 */
1145/* update bits in a PCI register byte */
1146static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1147 unsigned char mask, unsigned char val)
1148{
1149 unsigned char data;
1150
1151 pci_read_config_byte(pci, reg, &data);
1152 data &= ~mask;
1153 data |= (val & mask);
1154 pci_write_config_byte(pci, reg, data);
1155}
1156
1157static void azx_init_pci(struct azx *chip)
1158{
1159 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1160 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1161 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001162 * codecs.
1163 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001164 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001165 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001166 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001167 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001168 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001169
Takashi Iwai9477c582011-05-25 09:11:37 +02001170 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1171 * we need to enable snoop.
1172 */
1173 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001174 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001175 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001176 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1177 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001178 }
1179
1180 /* For NVIDIA HDA, enable snoop */
1181 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001182 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001183 update_pci_byte(chip->pci,
1184 NVIDIA_HDA_TRANSREG_ADDR,
1185 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001186 update_pci_byte(chip->pci,
1187 NVIDIA_HDA_ISTRM_COH,
1188 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1189 update_pci_byte(chip->pci,
1190 NVIDIA_HDA_OSTRM_COH,
1191 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001192 }
1193
1194 /* Enable SCH/PCH snoop if needed */
1195 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001196 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001197 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001198 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1199 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1200 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1201 if (!azx_snoop(chip))
1202 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1203 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001204 pci_read_config_word(chip->pci,
1205 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001206 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001207 snd_printdd(SFX "SCH snoop: %s\n",
1208 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1209 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001210 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211}
1212
1213
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001214static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216/*
1217 * interrupt handler
1218 */
David Howells7d12e782006-10-05 14:55:46 +01001219static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001221 struct azx *chip = dev_id;
1222 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001224 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001225 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227 spin_lock(&chip->reg_lock);
1228
1229 status = azx_readl(chip, INTSTS);
1230 if (status == 0) {
1231 spin_unlock(&chip->reg_lock);
1232 return IRQ_NONE;
1233 }
1234
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001235 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 azx_dev = &chip->azx_dev[i];
1237 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001238 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001240 if (!azx_dev->substream || !azx_dev->running ||
1241 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001242 continue;
1243 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001244 ok = azx_position_ok(chip, azx_dev);
1245 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001246 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 spin_unlock(&chip->reg_lock);
1248 snd_pcm_period_elapsed(azx_dev->substream);
1249 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001250 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001251 /* bogus IRQ, process it later */
1252 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001253 queue_work(chip->bus->workq,
1254 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 }
1256 }
1257 }
1258
1259 /* clear rirb int */
1260 status = azx_readb(chip, RIRBSTS);
1261 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001262 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001263 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001264 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001266 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1268 }
1269
1270#if 0
1271 /* clear state status int */
1272 if (azx_readb(chip, STATESTS) & 0x04)
1273 azx_writeb(chip, STATESTS, 0x04);
1274#endif
1275 spin_unlock(&chip->reg_lock);
1276
1277 return IRQ_HANDLED;
1278}
1279
1280
1281/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001282 * set up a BDL entry
1283 */
1284static int setup_bdle(struct snd_pcm_substream *substream,
1285 struct azx_dev *azx_dev, u32 **bdlp,
1286 int ofs, int size, int with_ioc)
1287{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001288 u32 *bdl = *bdlp;
1289
1290 while (size > 0) {
1291 dma_addr_t addr;
1292 int chunk;
1293
1294 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1295 return -EINVAL;
1296
Takashi Iwai77a23f22008-08-21 13:00:13 +02001297 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001298 /* program the address field of the BDL entry */
1299 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001300 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001301 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001302 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001303 bdl[2] = cpu_to_le32(chunk);
1304 /* program the IOC to enable interrupt
1305 * only when the whole fragment is processed
1306 */
1307 size -= chunk;
1308 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1309 bdl += 4;
1310 azx_dev->frags++;
1311 ofs += chunk;
1312 }
1313 *bdlp = bdl;
1314 return ofs;
1315}
1316
1317/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 * set up BDL entries
1319 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001320static int azx_setup_periods(struct azx *chip,
1321 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001322 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001324 u32 *bdl;
1325 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001326 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
1328 /* reset BDL address */
1329 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1330 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1331
Takashi Iwai97b71c92009-03-18 15:09:13 +01001332 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001333 periods = azx_dev->bufsize / period_bytes;
1334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001336 bdl = (u32 *)azx_dev->bdl.area;
1337 ofs = 0;
1338 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001339 pos_adj = bdl_pos_adj[chip->dev_index];
1340 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001341 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001342 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001343 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001344 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001345 pos_adj = pos_align;
1346 else
1347 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1348 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001349 pos_adj = frames_to_bytes(runtime, pos_adj);
1350 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001351 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001352 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001353 pos_adj = 0;
1354 } else {
1355 ofs = setup_bdle(substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001356 &bdl, ofs, pos_adj,
1357 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001358 if (ofs < 0)
1359 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001360 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001361 } else
1362 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001363 for (i = 0; i < periods; i++) {
1364 if (i == periods - 1 && pos_adj)
1365 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1366 period_bytes - pos_adj, 0);
1367 else
1368 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001369 period_bytes,
1370 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001371 if (ofs < 0)
1372 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001374 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001375
1376 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001377 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001378 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001379 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380}
1381
Takashi Iwai1dddab42009-03-18 15:15:37 +01001382/* reset stream */
1383static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384{
1385 unsigned char val;
1386 int timeout;
1387
Takashi Iwai1dddab42009-03-18 15:15:37 +01001388 azx_stream_clear(chip, azx_dev);
1389
Takashi Iwaid01ce992007-07-27 16:52:19 +02001390 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1391 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 udelay(3);
1393 timeout = 300;
1394 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1395 --timeout)
1396 ;
1397 val &= ~SD_CTL_STREAM_RESET;
1398 azx_sd_writeb(azx_dev, SD_CTL, val);
1399 udelay(3);
1400
1401 timeout = 300;
1402 /* waiting for hardware to report that the stream is out of reset */
1403 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1404 --timeout)
1405 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001406
1407 /* reset first position - may not be synced with hw at this time */
1408 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001409}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
Takashi Iwai1dddab42009-03-18 15:15:37 +01001411/*
1412 * set up the SD for streaming
1413 */
1414static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1415{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001416 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001417 /* make sure the run bit is zero for SD */
1418 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001420 val = azx_sd_readl(azx_dev, SD_CTL);
1421 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1422 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1423 if (!azx_snoop(chip))
1424 val |= SD_CTL_TRAFFIC_PRIO;
1425 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
1427 /* program the length of samples in cyclic buffer */
1428 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1429
1430 /* program the stream format */
1431 /* this value needs to be the same as the one programmed */
1432 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1433
1434 /* program the stream LVI (last valid index) of the BDL */
1435 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1436
1437 /* program the BDL address */
1438 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001439 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001441 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001443 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001444 if (chip->position_fix[0] != POS_FIX_LPIB ||
1445 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001446 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1447 azx_writel(chip, DPLBASE,
1448 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1449 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001450
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001452 azx_sd_writel(azx_dev, SD_CTL,
1453 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
1455 return 0;
1456}
1457
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001458/*
1459 * Probe the given codec address
1460 */
1461static int probe_codec(struct azx *chip, int addr)
1462{
1463 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1464 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1465 unsigned int res;
1466
Wu Fengguanga678cde2009-08-01 18:46:46 +08001467 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001468 chip->probing = 1;
1469 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001470 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001471 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001472 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001473 if (res == -1)
1474 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001475 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001476 return 0;
1477}
1478
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001479static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1480 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001481static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
Takashi Iwai8dd78332009-06-02 01:16:07 +02001483static void azx_bus_reset(struct hda_bus *bus)
1484{
1485 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001486
1487 bus->in_reset = 1;
1488 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001489 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001490#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001491 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001492 struct azx_pcm *p;
1493 list_for_each_entry(p, &chip->pcm_list, list)
1494 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001495 snd_hda_suspend(chip->bus);
1496 snd_hda_resume(chip->bus);
1497 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001498#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001499 bus->in_reset = 0;
1500}
1501
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502/*
1503 * Codec initialization
1504 */
1505
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001506/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1507static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001508 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001509 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001510};
1511
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001512static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
1514 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001515 int c, codecs, err;
1516 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 memset(&bus_temp, 0, sizeof(bus_temp));
1519 bus_temp.private_data = chip;
1520 bus_temp.modelname = model;
1521 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001522 bus_temp.ops.command = azx_send_cmd;
1523 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001524 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001525 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001526#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001527 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001528 bus_temp.ops.pm_notify = azx_power_notify;
1529#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530
Takashi Iwaid01ce992007-07-27 16:52:19 +02001531 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1532 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 return err;
1534
Takashi Iwai9477c582011-05-25 09:11:37 +02001535 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1536 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001537 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001538 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001539
Takashi Iwai34c25352008-10-28 11:38:58 +01001540 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001541 max_slots = azx_max_codecs[chip->driver_type];
1542 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001543 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001544
1545 /* First try to probe all given codec slots */
1546 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001547 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001548 if (probe_codec(chip, c) < 0) {
1549 /* Some BIOSen give you wrong codec addresses
1550 * that don't exist
1551 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001552 snd_printk(KERN_WARNING SFX
1553 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001554 "disabling it...\n", c);
1555 chip->codec_mask &= ~(1 << c);
1556 /* More badly, accessing to a non-existing
1557 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001558 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001559 * Thus if an error occurs during probing,
1560 * better to reset the controller chip to
1561 * get back to the sanity state.
1562 */
1563 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001564 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001565 }
1566 }
1567 }
1568
Takashi Iwaid507cd62011-04-26 15:25:02 +02001569 /* AMD chipsets often cause the communication stalls upon certain
1570 * sequence like the pin-detection. It seems that forcing the synced
1571 * access works around the stall. Grrr...
1572 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001573 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1574 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001575 chip->bus->sync_write = 1;
1576 chip->bus->allow_bus_reset = 1;
1577 }
1578
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001579 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001580 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001581 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001582 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001583 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 if (err < 0)
1585 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001586 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001588 }
1589 }
1590 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1592 return -ENXIO;
1593 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001594 return 0;
1595}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001597/* configure each codec instance */
1598static int __devinit azx_codec_configure(struct azx *chip)
1599{
1600 struct hda_codec *codec;
1601 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1602 snd_hda_codec_configure(codec);
1603 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 return 0;
1605}
1606
1607
1608/*
1609 * PCM support
1610 */
1611
1612/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001613static inline struct azx_dev *
1614azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001616 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001617 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001618 /* make a non-zero unique key for the substream */
1619 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1620 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001621
1622 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001623 dev = chip->playback_index_offset;
1624 nums = chip->playback_streams;
1625 } else {
1626 dev = chip->capture_index_offset;
1627 nums = chip->capture_streams;
1628 }
1629 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001630 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001631 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001632 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001633 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001635 if (res) {
1636 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001637 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001638 }
1639 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640}
1641
1642/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001643static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644{
1645 azx_dev->opened = 0;
1646}
1647
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001648static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001649 .info = (SNDRV_PCM_INFO_MMAP |
1650 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1652 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001653 /* No full-resume yet implemented */
1654 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001655 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001656 SNDRV_PCM_INFO_SYNC_START |
1657 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1659 .rates = SNDRV_PCM_RATE_48000,
1660 .rate_min = 48000,
1661 .rate_max = 48000,
1662 .channels_min = 2,
1663 .channels_max = 2,
1664 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1665 .period_bytes_min = 128,
1666 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1667 .periods_min = 2,
1668 .periods_max = AZX_MAX_FRAG,
1669 .fifo_size = 0,
1670};
1671
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001672static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
1674 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1675 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001676 struct azx *chip = apcm->chip;
1677 struct azx_dev *azx_dev;
1678 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 unsigned long flags;
1680 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001681 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
Ingo Molnar62932df2006-01-16 16:34:20 +01001683 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001684 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001686 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 return -EBUSY;
1688 }
1689 runtime->hw = azx_pcm_hw;
1690 runtime->hw.channels_min = hinfo->channels_min;
1691 runtime->hw.channels_max = hinfo->channels_max;
1692 runtime->hw.formats = hinfo->formats;
1693 runtime->hw.rates = hinfo->rates;
1694 snd_pcm_limit_hw_rates(runtime);
1695 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001696 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001697 /* constrain buffer sizes to be multiple of 128
1698 bytes. This is more efficient in terms of memory
1699 access but isn't required by the HDA spec and
1700 prevents users from specifying exact period/buffer
1701 sizes. For example for 44.1kHz, a period size set
1702 to 20ms will be rounded to 19.59ms. */
1703 buff_step = 128;
1704 else
1705 /* Don't enforce steps on buffer sizes, still need to
1706 be multiple of 4 bytes (HDA spec). Tested on Intel
1707 HDA controllers, may not work on all devices where
1708 option needs to be disabled */
1709 buff_step = 4;
1710
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001711 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001712 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001713 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001714 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001715 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001716 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1717 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001719 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001720 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 return err;
1722 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001723 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001724 /* sanity check */
1725 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1726 snd_BUG_ON(!runtime->hw.channels_max) ||
1727 snd_BUG_ON(!runtime->hw.formats) ||
1728 snd_BUG_ON(!runtime->hw.rates)) {
1729 azx_release_device(azx_dev);
1730 hinfo->ops.close(hinfo, apcm->codec, substream);
1731 snd_hda_power_down(apcm->codec);
1732 mutex_unlock(&chip->open_mutex);
1733 return -EINVAL;
1734 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 spin_lock_irqsave(&chip->reg_lock, flags);
1736 azx_dev->substream = substream;
1737 azx_dev->running = 0;
1738 spin_unlock_irqrestore(&chip->reg_lock, flags);
1739
1740 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001741 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001742 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 return 0;
1744}
1745
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001746static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747{
1748 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1749 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001750 struct azx *chip = apcm->chip;
1751 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 unsigned long flags;
1753
Ingo Molnar62932df2006-01-16 16:34:20 +01001754 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 spin_lock_irqsave(&chip->reg_lock, flags);
1756 azx_dev->substream = NULL;
1757 azx_dev->running = 0;
1758 spin_unlock_irqrestore(&chip->reg_lock, flags);
1759 azx_release_device(azx_dev);
1760 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001761 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001762 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 return 0;
1764}
1765
Takashi Iwaid01ce992007-07-27 16:52:19 +02001766static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1767 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001769 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1770 struct azx *chip = apcm->chip;
1771 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001772 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001773 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001774
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001775 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001776 azx_dev->bufsize = 0;
1777 azx_dev->period_bytes = 0;
1778 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001779 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001780 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001781 if (ret < 0)
1782 return ret;
1783 mark_runtime_wc(chip, azx_dev, runtime, true);
1784 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785}
1786
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001787static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788{
1789 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001790 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001791 struct azx *chip = apcm->chip;
1792 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1794
1795 /* reset BDL address */
1796 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1797 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1798 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001799 azx_dev->bufsize = 0;
1800 azx_dev->period_bytes = 0;
1801 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Takashi Iwaieb541332010-08-06 13:48:11 +02001803 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001805 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 return snd_pcm_lib_free_pages(substream);
1807}
1808
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001809static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810{
1811 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001812 struct azx *chip = apcm->chip;
1813 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001815 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001816 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001817 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001818 struct hda_spdif_out *spdif =
1819 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1820 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001822 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001823 format_val = snd_hda_calc_stream_format(runtime->rate,
1824 runtime->channels,
1825 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001826 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001827 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001828 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001829 snd_printk(KERN_ERR SFX
1830 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 runtime->rate, runtime->channels, runtime->format);
1832 return -EINVAL;
1833 }
1834
Takashi Iwai97b71c92009-03-18 15:09:13 +01001835 bufsize = snd_pcm_lib_buffer_bytes(substream);
1836 period_bytes = snd_pcm_lib_period_bytes(substream);
1837
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001838 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001839 bufsize, format_val);
1840
1841 if (bufsize != azx_dev->bufsize ||
1842 period_bytes != azx_dev->period_bytes ||
1843 format_val != azx_dev->format_val) {
1844 azx_dev->bufsize = bufsize;
1845 azx_dev->period_bytes = period_bytes;
1846 azx_dev->format_val = format_val;
1847 err = azx_setup_periods(chip, substream, azx_dev);
1848 if (err < 0)
1849 return err;
1850 }
1851
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001852 /* wallclk has 24Mhz clock source */
1853 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1854 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 azx_setup_controller(chip, azx_dev);
1856 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1857 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1858 else
1859 azx_dev->fifo_size = 0;
1860
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001861 stream_tag = azx_dev->stream_tag;
1862 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001863 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001864 stream_tag > chip->capture_streams)
1865 stream_tag -= chip->capture_streams;
1866 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001867 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868}
1869
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001870static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871{
1872 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001873 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001874 struct azx_dev *azx_dev;
1875 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001876 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001877 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001880 case SNDRV_PCM_TRIGGER_START:
1881 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1883 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001884 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 break;
1886 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001887 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001889 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 break;
1891 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001892 return -EINVAL;
1893 }
1894
1895 snd_pcm_group_for_each_entry(s, substream) {
1896 if (s->pcm->card != substream->pcm->card)
1897 continue;
1898 azx_dev = get_azx_dev(s);
1899 sbits |= 1 << azx_dev->index;
1900 nsync++;
1901 snd_pcm_trigger_done(s, substream);
1902 }
1903
1904 spin_lock(&chip->reg_lock);
1905 if (nsync > 1) {
1906 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001907 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1908 azx_writel(chip, OLD_SSYNC,
1909 azx_readl(chip, OLD_SSYNC) | sbits);
1910 else
1911 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001912 }
1913 snd_pcm_group_for_each_entry(s, substream) {
1914 if (s->pcm->card != substream->pcm->card)
1915 continue;
1916 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001917 if (start) {
1918 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1919 if (!rstart)
1920 azx_dev->start_wallclk -=
1921 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001922 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001923 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001924 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001925 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001926 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 }
1928 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001929 if (start) {
1930 if (nsync == 1)
1931 return 0;
1932 /* wait until all FIFOs get ready */
1933 for (timeout = 5000; timeout; timeout--) {
1934 nwait = 0;
1935 snd_pcm_group_for_each_entry(s, substream) {
1936 if (s->pcm->card != substream->pcm->card)
1937 continue;
1938 azx_dev = get_azx_dev(s);
1939 if (!(azx_sd_readb(azx_dev, SD_STS) &
1940 SD_STS_FIFO_READY))
1941 nwait++;
1942 }
1943 if (!nwait)
1944 break;
1945 cpu_relax();
1946 }
1947 } else {
1948 /* wait until all RUN bits are cleared */
1949 for (timeout = 5000; timeout; timeout--) {
1950 nwait = 0;
1951 snd_pcm_group_for_each_entry(s, substream) {
1952 if (s->pcm->card != substream->pcm->card)
1953 continue;
1954 azx_dev = get_azx_dev(s);
1955 if (azx_sd_readb(azx_dev, SD_CTL) &
1956 SD_CTL_DMA_START)
1957 nwait++;
1958 }
1959 if (!nwait)
1960 break;
1961 cpu_relax();
1962 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001964 if (nsync > 1) {
1965 spin_lock(&chip->reg_lock);
1966 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001967 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1968 azx_writel(chip, OLD_SSYNC,
1969 azx_readl(chip, OLD_SSYNC) & ~sbits);
1970 else
1971 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001972 spin_unlock(&chip->reg_lock);
1973 }
1974 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975}
1976
Joseph Chan0e153472008-08-26 14:38:03 +02001977/* get the current DMA position with correction on VIA chips */
1978static unsigned int azx_via_get_position(struct azx *chip,
1979 struct azx_dev *azx_dev)
1980{
1981 unsigned int link_pos, mini_pos, bound_pos;
1982 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1983 unsigned int fifo_size;
1984
1985 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02001986 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02001987 /* Playback, no problem using link position */
1988 return link_pos;
1989 }
1990
1991 /* Capture */
1992 /* For new chipset,
1993 * use mod to get the DMA position just like old chipset
1994 */
1995 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1996 mod_dma_pos %= azx_dev->period_bytes;
1997
1998 /* azx_dev->fifo_size can't get FIFO size of in stream.
1999 * Get from base address + offset.
2000 */
2001 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2002
2003 if (azx_dev->insufficient) {
2004 /* Link position never gather than FIFO size */
2005 if (link_pos <= fifo_size)
2006 return 0;
2007
2008 azx_dev->insufficient = 0;
2009 }
2010
2011 if (link_pos <= fifo_size)
2012 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2013 else
2014 mini_pos = link_pos - fifo_size;
2015
2016 /* Find nearest previous boudary */
2017 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2018 mod_link_pos = link_pos % azx_dev->period_bytes;
2019 if (mod_link_pos >= fifo_size)
2020 bound_pos = link_pos - mod_link_pos;
2021 else if (mod_dma_pos >= mod_mini_pos)
2022 bound_pos = mini_pos - mod_mini_pos;
2023 else {
2024 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2025 if (bound_pos >= azx_dev->bufsize)
2026 bound_pos = 0;
2027 }
2028
2029 /* Calculate real DMA position we want */
2030 return bound_pos + mod_dma_pos;
2031}
2032
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002033static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002034 struct azx_dev *azx_dev,
2035 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002038 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039
David Henningsson4cb36312010-09-30 10:12:50 +02002040 switch (chip->position_fix[stream]) {
2041 case POS_FIX_LPIB:
2042 /* read LPIB */
2043 pos = azx_sd_readl(azx_dev, SD_LPIB);
2044 break;
2045 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002046 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002047 break;
2048 default:
2049 /* use the position buffer */
2050 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002051 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002052 if (!pos || pos == (u32)-1) {
2053 printk(KERN_WARNING
2054 "hda-intel: Invalid position buffer, "
2055 "using LPIB read method instead.\n");
2056 chip->position_fix[stream] = POS_FIX_LPIB;
2057 pos = azx_sd_readl(azx_dev, SD_LPIB);
2058 } else
2059 chip->position_fix[stream] = POS_FIX_POSBUF;
2060 }
2061 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002062 }
David Henningsson4cb36312010-09-30 10:12:50 +02002063
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 if (pos >= azx_dev->bufsize)
2065 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002066 return pos;
2067}
2068
2069static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2070{
2071 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2072 struct azx *chip = apcm->chip;
2073 struct azx_dev *azx_dev = get_azx_dev(substream);
2074 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002075 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002076}
2077
2078/*
2079 * Check whether the current DMA position is acceptable for updating
2080 * periods. Returns non-zero if it's OK.
2081 *
2082 * Many HD-audio controllers appear pretty inaccurate about
2083 * the update-IRQ timing. The IRQ is issued before actually the
2084 * data is processed. So, we need to process it afterwords in a
2085 * workqueue.
2086 */
2087static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2088{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002089 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002090 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002091 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002092
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002093 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2094 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002095 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002096
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002097 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002098 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002099
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002100 if (WARN_ONCE(!azx_dev->period_bytes,
2101 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002102 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002103 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002104 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2105 /* NG - it's below the first next period boundary */
2106 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002107 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002108 return 1; /* OK, it's fine */
2109}
2110
2111/*
2112 * The work for pending PCM period updates.
2113 */
2114static void azx_irq_pending_work(struct work_struct *work)
2115{
2116 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002117 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002118
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002119 if (!chip->irq_pending_warned) {
2120 printk(KERN_WARNING
2121 "hda-intel: IRQ timing workaround is activated "
2122 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2123 chip->card->number);
2124 chip->irq_pending_warned = 1;
2125 }
2126
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002127 for (;;) {
2128 pending = 0;
2129 spin_lock_irq(&chip->reg_lock);
2130 for (i = 0; i < chip->num_streams; i++) {
2131 struct azx_dev *azx_dev = &chip->azx_dev[i];
2132 if (!azx_dev->irq_pending ||
2133 !azx_dev->substream ||
2134 !azx_dev->running)
2135 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002136 ok = azx_position_ok(chip, azx_dev);
2137 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002138 azx_dev->irq_pending = 0;
2139 spin_unlock(&chip->reg_lock);
2140 snd_pcm_period_elapsed(azx_dev->substream);
2141 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002142 } else if (ok < 0) {
2143 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002144 } else
2145 pending++;
2146 }
2147 spin_unlock_irq(&chip->reg_lock);
2148 if (!pending)
2149 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002150 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002151 }
2152}
2153
2154/* clear irq_pending flags and assure no on-going workq */
2155static void azx_clear_irq_pending(struct azx *chip)
2156{
2157 int i;
2158
2159 spin_lock_irq(&chip->reg_lock);
2160 for (i = 0; i < chip->num_streams; i++)
2161 chip->azx_dev[i].irq_pending = 0;
2162 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163}
2164
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002165#ifdef CONFIG_X86
2166static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2167 struct vm_area_struct *area)
2168{
2169 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2170 struct azx *chip = apcm->chip;
2171 if (!azx_snoop(chip))
2172 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2173 return snd_pcm_lib_default_mmap(substream, area);
2174}
2175#else
2176#define azx_pcm_mmap NULL
2177#endif
2178
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002179static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 .open = azx_pcm_open,
2181 .close = azx_pcm_close,
2182 .ioctl = snd_pcm_lib_ioctl,
2183 .hw_params = azx_pcm_hw_params,
2184 .hw_free = azx_pcm_hw_free,
2185 .prepare = azx_pcm_prepare,
2186 .trigger = azx_pcm_trigger,
2187 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002188 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002189 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190};
2191
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002192static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193{
Takashi Iwai176d5332008-07-30 15:01:44 +02002194 struct azx_pcm *apcm = pcm->private_data;
2195 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002196 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002197 kfree(apcm);
2198 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199}
2200
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002201#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2202
Takashi Iwai176d5332008-07-30 15:01:44 +02002203static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002204azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2205 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002207 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002208 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002210 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002211 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002212 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002214 list_for_each_entry(apcm, &chip->pcm_list, list) {
2215 if (apcm->pcm->device == pcm_dev) {
2216 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2217 return -EBUSY;
2218 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002219 }
2220 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2221 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2222 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 &pcm);
2224 if (err < 0)
2225 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002226 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002227 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 if (apcm == NULL)
2229 return -ENOMEM;
2230 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002231 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 pcm->private_data = apcm;
2234 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002235 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2236 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002237 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002238 cpcm->pcm = pcm;
2239 for (s = 0; s < 2; s++) {
2240 apcm->hinfo[s] = &cpcm->stream[s];
2241 if (cpcm->stream[s].substreams)
2242 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2243 }
2244 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002245 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2246 if (size > MAX_PREALLOC_SIZE)
2247 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002248 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002250 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 return 0;
2252}
2253
2254/*
2255 * mixer creation - all stuff is implemented in hda module
2256 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002257static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258{
2259 return snd_hda_build_controls(chip->bus);
2260}
2261
2262
2263/*
2264 * initialize SD streams
2265 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002266static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267{
2268 int i;
2269
2270 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002271 * assign the starting bdl address to each stream (device)
2272 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002274 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002275 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002276 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2278 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2279 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2280 azx_dev->sd_int_sta_mask = 1 << i;
2281 /* stream tag: must be non-zero and unique */
2282 azx_dev->index = i;
2283 azx_dev->stream_tag = i + 1;
2284 }
2285
2286 return 0;
2287}
2288
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002289static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2290{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002291 if (request_irq(chip->pci->irq, azx_interrupt,
2292 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002293 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002294 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2295 "disabling device\n", chip->pci->irq);
2296 if (do_disconnect)
2297 snd_card_disconnect(chip->card);
2298 return -1;
2299 }
2300 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002301 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002302 return 0;
2303}
2304
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
Takashi Iwaicb53c622007-08-10 17:21:45 +02002306static void azx_stop_chip(struct azx *chip)
2307{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002308 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002309 return;
2310
2311 /* disable interrupts */
2312 azx_int_disable(chip);
2313 azx_int_clear(chip);
2314
2315 /* disable CORB/RIRB */
2316 azx_free_cmd_io(chip);
2317
2318 /* disable position buffer */
2319 azx_writel(chip, DPLBASE, 0);
2320 azx_writel(chip, DPUBASE, 0);
2321
2322 chip->initialized = 0;
2323}
2324
2325#ifdef CONFIG_SND_HDA_POWER_SAVE
2326/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002327static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002328{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002329 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002330 struct hda_codec *c;
2331 int power_on = 0;
2332
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002333 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002334 if (c->power_on) {
2335 power_on = 1;
2336 break;
2337 }
2338 }
2339 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002340 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002341 else if (chip->running && power_save_controller &&
2342 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002343 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002344}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002345#endif /* CONFIG_SND_HDA_POWER_SAVE */
2346
2347#ifdef CONFIG_PM
2348/*
2349 * power management
2350 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002351
2352static int snd_hda_codecs_inuse(struct hda_bus *bus)
2353{
2354 struct hda_codec *codec;
2355
2356 list_for_each_entry(codec, &bus->codec_list, list) {
2357 if (snd_hda_codec_needs_resume(codec))
2358 return 1;
2359 }
2360 return 0;
2361}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002362
Takashi Iwai421a1252005-11-17 16:11:09 +01002363static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364{
Takashi Iwai421a1252005-11-17 16:11:09 +01002365 struct snd_card *card = pci_get_drvdata(pci);
2366 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002367 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368
Takashi Iwai421a1252005-11-17 16:11:09 +01002369 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002370 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002371 list_for_each_entry(p, &chip->pcm_list, list)
2372 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002373 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002374 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002375 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002376 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002377 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002378 chip->irq = -1;
2379 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002380 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002381 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002382 pci_disable_device(pci);
2383 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002384 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 return 0;
2386}
2387
Takashi Iwai421a1252005-11-17 16:11:09 +01002388static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389{
Takashi Iwai421a1252005-11-17 16:11:09 +01002390 struct snd_card *card = pci_get_drvdata(pci);
2391 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002393 pci_set_power_state(pci, PCI_D0);
2394 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002395 if (pci_enable_device(pci) < 0) {
2396 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2397 "disabling device\n");
2398 snd_card_disconnect(card);
2399 return -EIO;
2400 }
2401 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002402 if (chip->msi)
2403 if (pci_enable_msi(pci) < 0)
2404 chip->msi = 0;
2405 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002406 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002407 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002408
2409 if (snd_hda_codecs_inuse(chip->bus))
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002410 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002411
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002413 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 return 0;
2415}
2416#endif /* CONFIG_PM */
2417
2418
2419/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002420 * reboot notifier for hang-up problem at power-down
2421 */
2422static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2423{
2424 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002425 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002426 azx_stop_chip(chip);
2427 return NOTIFY_OK;
2428}
2429
2430static void azx_notifier_register(struct azx *chip)
2431{
2432 chip->reboot_notifier.notifier_call = azx_halt;
2433 register_reboot_notifier(&chip->reboot_notifier);
2434}
2435
2436static void azx_notifier_unregister(struct azx *chip)
2437{
2438 if (chip->reboot_notifier.notifier_call)
2439 unregister_reboot_notifier(&chip->reboot_notifier);
2440}
2441
2442/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443 * destructor
2444 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002445static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002447 int i;
2448
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002449 azx_notifier_unregister(chip);
2450
Takashi Iwaice43fba2005-05-30 20:33:44 +02002451 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002452 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002453 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002455 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 }
2457
Jeff Garzikf000fd82008-04-22 13:50:34 +02002458 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002460 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002461 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002462 if (chip->remap_addr)
2463 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002465 if (chip->azx_dev) {
2466 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002467 if (chip->azx_dev[i].bdl.area) {
2468 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002469 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002470 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002471 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002472 if (chip->rb.area) {
2473 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002475 }
2476 if (chip->posbuf.area) {
2477 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002479 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 pci_release_regions(chip->pci);
2481 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002482 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 kfree(chip);
2484
2485 return 0;
2486}
2487
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002488static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489{
2490 return azx_free(device->device_data);
2491}
2492
2493/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002494 * white/black-listing for position_fix
2495 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002496static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002497 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2498 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002499 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002500 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002501 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002502 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002503 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002504 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002505 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002506 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002507 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002508 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002509 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002510 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002511 {}
2512};
2513
2514static int __devinit check_position_fix(struct azx *chip, int fix)
2515{
2516 const struct snd_pci_quirk *q;
2517
Takashi Iwaic673ba12009-03-17 07:49:14 +01002518 switch (fix) {
2519 case POS_FIX_LPIB:
2520 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002521 case POS_FIX_VIACOMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002522 return fix;
2523 }
2524
Takashi Iwaic673ba12009-03-17 07:49:14 +01002525 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2526 if (q) {
2527 printk(KERN_INFO
2528 "hda_intel: position_fix set to %d "
2529 "for device %04x:%04x\n",
2530 q->value, q->subvendor, q->subdevice);
2531 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002532 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002533
2534 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002535 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2536 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002537 return POS_FIX_VIACOMBO;
2538 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002539 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2540 snd_printd(SFX "Using LPIB position fix\n");
2541 return POS_FIX_LPIB;
2542 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002543 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002544}
2545
2546/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002547 * black-lists for probe_mask
2548 */
2549static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2550 /* Thinkpad often breaks the controller communication when accessing
2551 * to the non-working (or non-existing) modem codec slot.
2552 */
2553 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2554 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2555 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002556 /* broken BIOS */
2557 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002558 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2559 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002560 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002561 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002562 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002563 {}
2564};
2565
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002566#define AZX_FORCE_CODEC_MASK 0x100
2567
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002568static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002569{
2570 const struct snd_pci_quirk *q;
2571
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002572 chip->codec_probe_mask = probe_mask[dev];
2573 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002574 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2575 if (q) {
2576 printk(KERN_INFO
2577 "hda_intel: probe_mask set to 0x%x "
2578 "for device %04x:%04x\n",
2579 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002580 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002581 }
2582 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002583
2584 /* check forced option */
2585 if (chip->codec_probe_mask != -1 &&
2586 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2587 chip->codec_mask = chip->codec_probe_mask & 0xff;
2588 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2589 chip->codec_mask);
2590 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002591}
2592
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002593/*
Takashi Iwai716238552009-09-28 13:14:04 +02002594 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002595 */
Takashi Iwai716238552009-09-28 13:14:04 +02002596static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002597 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002598 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002599 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002600 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002601 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002602 {}
2603};
2604
2605static void __devinit check_msi(struct azx *chip)
2606{
2607 const struct snd_pci_quirk *q;
2608
Takashi Iwai716238552009-09-28 13:14:04 +02002609 if (enable_msi >= 0) {
2610 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002611 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002612 }
2613 chip->msi = 1; /* enable MSI as default */
2614 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002615 if (q) {
2616 printk(KERN_INFO
2617 "hda_intel: msi for device %04x:%04x set to %d\n",
2618 q->subvendor, q->subdevice, q->value);
2619 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002620 return;
2621 }
2622
2623 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002624 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2625 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002626 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002627 }
2628}
2629
Takashi Iwaia1585d72011-12-14 09:27:04 +01002630/* check the snoop mode availability */
2631static void __devinit azx_check_snoop_available(struct azx *chip)
2632{
2633 bool snoop = chip->snoop;
2634
2635 switch (chip->driver_type) {
2636 case AZX_DRIVER_VIA:
2637 /* force to non-snoop mode for a new VIA controller
2638 * when BIOS is set
2639 */
2640 if (snoop) {
2641 u8 val;
2642 pci_read_config_byte(chip->pci, 0x42, &val);
2643 if (!(val & 0x80) && chip->pci->revision == 0x30)
2644 snoop = false;
2645 }
2646 break;
2647 case AZX_DRIVER_ATIHDMI_NS:
2648 /* new ATI HDMI requires non-snoop */
2649 snoop = false;
2650 break;
2651 }
2652
2653 if (snoop != chip->snoop) {
2654 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2655 snoop ? "snoop" : "non-snoop");
2656 chip->snoop = snoop;
2657 }
2658}
Takashi Iwai669ba272007-08-17 09:17:36 +02002659
2660/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661 * constructor
2662 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002663static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002664 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002665 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002667 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002668 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002669 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002670 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671 .dev_free = azx_dev_free,
2672 };
2673
2674 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002675
Pavel Machek927fc862006-08-31 17:03:43 +02002676 err = pci_enable_device(pci);
2677 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678 return err;
2679
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002680 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002681 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2683 pci_disable_device(pci);
2684 return -ENOMEM;
2685 }
2686
2687 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002688 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689 chip->card = card;
2690 chip->pci = pci;
2691 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002692 chip->driver_caps = driver_caps;
2693 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002694 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002695 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002696 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002697 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002699 chip->position_fix[0] = chip->position_fix[1] =
2700 check_position_fix(chip, position_fix[dev]);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002701 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002702
Takashi Iwai27346162006-01-12 18:28:44 +01002703 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002704 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002705 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002706
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002707 if (bdl_pos_adj[dev] < 0) {
2708 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002709 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002710 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002711 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002712 break;
2713 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002714 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002715 break;
2716 }
2717 }
2718
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002719#if BITS_PER_LONG != 64
2720 /* Fix up base address on ULI M5461 */
2721 if (chip->driver_type == AZX_DRIVER_ULI) {
2722 u16 tmp3;
2723 pci_read_config_word(pci, 0x40, &tmp3);
2724 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2725 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2726 }
2727#endif
2728
Pavel Machek927fc862006-08-31 17:03:43 +02002729 err = pci_request_regions(pci, "ICH HD audio");
2730 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002731 kfree(chip);
2732 pci_disable_device(pci);
2733 return err;
2734 }
2735
Pavel Machek927fc862006-08-31 17:03:43 +02002736 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002737 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738 if (chip->remap_addr == NULL) {
2739 snd_printk(KERN_ERR SFX "ioremap error\n");
2740 err = -ENXIO;
2741 goto errout;
2742 }
2743
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002744 if (chip->msi)
2745 if (pci_enable_msi(pci) < 0)
2746 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002747
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002748 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 err = -EBUSY;
2750 goto errout;
2751 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752
2753 pci_set_master(pci);
2754 synchronize_irq(chip->irq);
2755
Tobin Davisbcd72002008-01-15 11:23:55 +01002756 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002757 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002758
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002759 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002760 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002761 struct pci_dev *p_smbus;
2762 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2763 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2764 NULL);
2765 if (p_smbus) {
2766 if (p_smbus->revision < 0x30)
2767 gcap &= ~ICH6_GCAP_64OK;
2768 pci_dev_put(p_smbus);
2769 }
2770 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002771
Takashi Iwai9477c582011-05-25 09:11:37 +02002772 /* disable 64bit DMA address on some devices */
2773 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2774 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002775 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002776 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002777
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002778 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01002779 if (align_buffer_size >= 0)
2780 chip->align_buffer_size = !!align_buffer_size;
2781 else {
2782 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2783 chip->align_buffer_size = 0;
2784 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
2785 chip->align_buffer_size = 1;
2786 else
2787 chip->align_buffer_size = 1;
2788 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002789
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002790 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002791 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002792 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002793 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002794 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2795 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002796 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002797
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002798 /* read number of streams from GCAP register instead of using
2799 * hardcoded value
2800 */
2801 chip->capture_streams = (gcap >> 8) & 0x0f;
2802 chip->playback_streams = (gcap >> 12) & 0x0f;
2803 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002804 /* gcap didn't give any info, switching to old method */
2805
2806 switch (chip->driver_type) {
2807 case AZX_DRIVER_ULI:
2808 chip->playback_streams = ULI_NUM_PLAYBACK;
2809 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002810 break;
2811 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002812 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002813 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2814 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002815 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002816 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002817 default:
2818 chip->playback_streams = ICH6_NUM_PLAYBACK;
2819 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002820 break;
2821 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002822 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002823 chip->capture_index_offset = 0;
2824 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002825 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002826 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2827 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002828 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002829 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002830 goto errout;
2831 }
2832
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002833 for (i = 0; i < chip->num_streams; i++) {
2834 /* allocate memory for the BDL for each stream */
2835 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2836 snd_dma_pci_data(chip->pci),
2837 BDL_SIZE, &chip->azx_dev[i].bdl);
2838 if (err < 0) {
2839 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2840 goto errout;
2841 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002842 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002844 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002845 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2846 snd_dma_pci_data(chip->pci),
2847 chip->num_streams * 8, &chip->posbuf);
2848 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002849 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2850 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002852 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002854 err = azx_alloc_cmd_io(chip);
2855 if (err < 0)
2856 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002857
2858 /* initialize streams */
2859 azx_init_stream(chip);
2860
2861 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002862 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002863 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864
2865 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002866 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 snd_printk(KERN_ERR SFX "no codecs found!\n");
2868 err = -ENODEV;
2869 goto errout;
2870 }
2871
Takashi Iwaid01ce992007-07-27 16:52:19 +02002872 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2873 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2875 goto errout;
2876 }
2877
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002878 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002879 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2880 sizeof(card->shortname));
2881 snprintf(card->longname, sizeof(card->longname),
2882 "%s at 0x%lx irq %i",
2883 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002884
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885 *rchip = chip;
2886 return 0;
2887
2888 errout:
2889 azx_free(chip);
2890 return err;
2891}
2892
Takashi Iwaicb53c622007-08-10 17:21:45 +02002893static void power_down_all_codecs(struct azx *chip)
2894{
2895#ifdef CONFIG_SND_HDA_POWER_SAVE
2896 /* The codecs were powered up in snd_hda_codec_new().
2897 * Now all initialization done, so turn them down if possible
2898 */
2899 struct hda_codec *codec;
2900 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2901 snd_hda_power_down(codec);
2902 }
2903#endif
2904}
2905
Takashi Iwaid01ce992007-07-27 16:52:19 +02002906static int __devinit azx_probe(struct pci_dev *pci,
2907 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002909 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002910 struct snd_card *card;
2911 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002912 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002914 if (dev >= SNDRV_CARDS)
2915 return -ENODEV;
2916 if (!enable[dev]) {
2917 dev++;
2918 return -ENOENT;
2919 }
2920
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002921 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2922 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002924 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925 }
2926
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002927 /* set this here since it's referred in snd_hda_load_patch() */
2928 snd_card_set_dev(card, &pci->dev);
2929
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002930 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002931 if (err < 0)
2932 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002933 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002935#ifdef CONFIG_SND_HDA_INPUT_BEEP
2936 chip->beep_mode = beep_mode[dev];
2937#endif
2938
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002940 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002941 if (err < 0)
2942 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002943#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002944 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002945 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2946 patch[dev]);
2947 err = snd_hda_load_patch(chip->bus, patch[dev]);
2948 if (err < 0)
2949 goto out_free;
2950 }
2951#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002952 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002953 err = azx_codec_configure(chip);
2954 if (err < 0)
2955 goto out_free;
2956 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002957
2958 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002959 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002960 if (err < 0)
2961 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002962
2963 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002964 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002965 if (err < 0)
2966 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967
Takashi Iwaid01ce992007-07-27 16:52:19 +02002968 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002969 if (err < 0)
2970 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971
2972 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002973 chip->running = 1;
2974 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002975 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002977 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002979out_free:
2980 snd_card_free(card);
2981 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982}
2983
2984static void __devexit azx_remove(struct pci_dev *pci)
2985{
2986 snd_card_free(pci_get_drvdata(pci));
2987 pci_set_drvdata(pci, NULL);
2988}
2989
2990/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02002991static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002992 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002993 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002994 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2995 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07002996 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002997 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002998 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2999 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003000 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003001 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003002 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3003 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01003004 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003005 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003006 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003007 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003008 { PCI_DEVICE(0x8086, 0x080a),
3009 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003010 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003011 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003012 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003013 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3014 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003015 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003016 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3017 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003018 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003019 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3020 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003021 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003022 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3023 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003024 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003025 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3026 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003027 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003028 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3029 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003030 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003031 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3032 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003033 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003034 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3035 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003036 /* Generic Intel */
3037 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3038 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3039 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003040 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003041 /* ATI SB 450/600/700/800/900 */
3042 { PCI_DEVICE(0x1002, 0x437b),
3043 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3044 { PCI_DEVICE(0x1002, 0x4383),
3045 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3046 /* AMD Hudson */
3047 { PCI_DEVICE(0x1022, 0x780d),
3048 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003049 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003050 { PCI_DEVICE(0x1002, 0x793b),
3051 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3052 { PCI_DEVICE(0x1002, 0x7919),
3053 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3054 { PCI_DEVICE(0x1002, 0x960f),
3055 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3056 { PCI_DEVICE(0x1002, 0x970f),
3057 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3058 { PCI_DEVICE(0x1002, 0xaa00),
3059 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3060 { PCI_DEVICE(0x1002, 0xaa08),
3061 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3062 { PCI_DEVICE(0x1002, 0xaa10),
3063 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3064 { PCI_DEVICE(0x1002, 0xaa18),
3065 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3066 { PCI_DEVICE(0x1002, 0xaa20),
3067 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3068 { PCI_DEVICE(0x1002, 0xaa28),
3069 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3070 { PCI_DEVICE(0x1002, 0xaa30),
3071 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3072 { PCI_DEVICE(0x1002, 0xaa38),
3073 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3074 { PCI_DEVICE(0x1002, 0xaa40),
3075 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3076 { PCI_DEVICE(0x1002, 0xaa48),
3077 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003078 { PCI_DEVICE(0x1002, 0x9902),
3079 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3080 { PCI_DEVICE(0x1002, 0xaaa0),
3081 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3082 { PCI_DEVICE(0x1002, 0xaaa8),
3083 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3084 { PCI_DEVICE(0x1002, 0xaab0),
3085 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003086 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003087 { PCI_DEVICE(0x1106, 0x3288),
3088 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003089 /* SIS966 */
3090 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3091 /* ULI M5461 */
3092 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3093 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003094 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3095 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3096 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003097 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003098 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003099 { PCI_DEVICE(0x6549, 0x1200),
3100 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003101 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003102#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3103 /* the following entry conflicts with snd-ctxfi driver,
3104 * as ctxfi driver mutates from HD-audio to native mode with
3105 * a special command sequence.
3106 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003107 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3108 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3109 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003110 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003111 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003112#else
3113 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003114 { PCI_DEVICE(0x1102, 0x0009),
3115 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003116 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003117#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003118 /* Vortex86MX */
3119 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003120 /* VMware HDAudio */
3121 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003122 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003123 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3124 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3125 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003126 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003127 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3128 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3129 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003130 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 { 0, }
3132};
3133MODULE_DEVICE_TABLE(pci, azx_ids);
3134
3135/* pci_driver definition */
3136static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003137 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003138 .id_table = azx_ids,
3139 .probe = azx_probe,
3140 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003141#ifdef CONFIG_PM
3142 .suspend = azx_suspend,
3143 .resume = azx_resume,
3144#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145};
3146
3147static int __init alsa_card_azx_init(void)
3148{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003149 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150}
3151
3152static void __exit alsa_card_azx_exit(void)
3153{
3154 pci_unregister_driver(&driver);
3155}
3156
3157module_init(alsa_card_azx_init)
3158module_exit(alsa_card_azx_exit)