blob: 2908896334f5ede7f622d89f0bafbd65d93cb2d3 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateo64c58f22014-07-03 16:28:03 +010051static inline int ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000054}
55
Oscar Mateoa4872ba2014-05-22 14:13:33 +010056static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010057{
58 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020059 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
60}
Chris Wilson09246732013-08-10 22:16:32 +010061
Oscar Mateoa4872ba2014-05-22 14:13:33 +010062void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010064 struct intel_ringbuffer *ringbuf = ring->buffer;
65 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010068 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010072gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
76 u32 cmd;
77 int ret;
78
79 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020080 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010081 cmd |= MI_NO_WRITE_FLUSH;
82
83 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
84 cmd |= MI_READ_FLUSH;
85
86 ret = intel_ring_begin(ring, 2);
87 if (ret)
88 return ret;
89
90 intel_ring_emit(ring, cmd);
91 intel_ring_emit(ring, MI_NOOP);
92 intel_ring_advance(ring);
93
94 return 0;
95}
96
97static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010098gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 invalidate_domains,
100 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700101{
Chris Wilson78501ea2010-10-27 12:18:21 +0100102 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100103 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000104 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100105
Chris Wilson36d527d2011-03-19 22:26:49 +0000106 /*
107 * read/write caches:
108 *
109 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
110 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
111 * also flushed at 2d versus 3d pipeline switches.
112 *
113 * read-only caches:
114 *
115 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
116 * MI_READ_FLUSH is set, and is always flushed on 965.
117 *
118 * I915_GEM_DOMAIN_COMMAND may not exist?
119 *
120 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
121 * invalidated when MI_EXE_FLUSH is set.
122 *
123 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
124 * invalidated with every MI_FLUSH.
125 *
126 * TLBs:
127 *
128 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
129 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
130 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
131 * are flushed at any MI_FLUSH.
132 */
133
134 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100135 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000136 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
138 cmd |= MI_EXE_FLUSH;
139
140 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
141 (IS_G4X(dev) || IS_GEN5(dev)))
142 cmd |= MI_INVALIDATE_ISP;
143
144 ret = intel_ring_begin(ring, 2);
145 if (ret)
146 return ret;
147
148 intel_ring_emit(ring, cmd);
149 intel_ring_emit(ring, MI_NOOP);
150 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000151
152 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800153}
154
Jesse Barnes8d315282011-10-16 10:23:31 +0200155/**
156 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
157 * implementing two workarounds on gen6. From section 1.4.7.1
158 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
159 *
160 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
161 * produced by non-pipelined state commands), software needs to first
162 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
163 * 0.
164 *
165 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
166 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
167 *
168 * And the workaround for these two requires this workaround first:
169 *
170 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
171 * BEFORE the pipe-control with a post-sync op and no write-cache
172 * flushes.
173 *
174 * And this last workaround is tricky because of the requirements on
175 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
176 * volume 2 part 1:
177 *
178 * "1 of the following must also be set:
179 * - Render Target Cache Flush Enable ([12] of DW1)
180 * - Depth Cache Flush Enable ([0] of DW1)
181 * - Stall at Pixel Scoreboard ([1] of DW1)
182 * - Depth Stall ([13] of DW1)
183 * - Post-Sync Operation ([13] of DW1)
184 * - Notify Enable ([8] of DW1)"
185 *
186 * The cache flushes require the workaround flush that triggered this
187 * one, so we can't use it. Depth stall would trigger the same.
188 * Post-sync nonzero is what triggered this second workaround, so we
189 * can't use that one either. Notify enable is IRQs, which aren't
190 * really our business. That leaves only stall at scoreboard.
191 */
192static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100193intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200194{
Chris Wilson18393f62014-04-09 09:19:40 +0100195 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200196 int ret;
197
198
199 ret = intel_ring_begin(ring, 6);
200 if (ret)
201 return ret;
202
203 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
204 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
205 PIPE_CONTROL_STALL_AT_SCOREBOARD);
206 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
207 intel_ring_emit(ring, 0); /* low dword */
208 intel_ring_emit(ring, 0); /* high dword */
209 intel_ring_emit(ring, MI_NOOP);
210 intel_ring_advance(ring);
211
212 ret = intel_ring_begin(ring, 6);
213 if (ret)
214 return ret;
215
216 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
217 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
218 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
219 intel_ring_emit(ring, 0);
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, MI_NOOP);
222 intel_ring_advance(ring);
223
224 return 0;
225}
226
227static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100228gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200229 u32 invalidate_domains, u32 flush_domains)
230{
231 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100232 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200233 int ret;
234
Paulo Zanonib3111502012-08-17 18:35:42 -0300235 /* Force SNB workarounds for PIPE_CONTROL flushes */
236 ret = intel_emit_post_sync_nonzero_flush(ring);
237 if (ret)
238 return ret;
239
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 /* Just flush everything. Experiments have shown that reducing the
241 * number of bits based on the write domains has little performance
242 * impact.
243 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100244 if (flush_domains) {
245 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
246 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
247 /*
248 * Ensure that any following seqno writes only happen
249 * when the render cache is indeed flushed.
250 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200251 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100252 }
253 if (invalidate_domains) {
254 flags |= PIPE_CONTROL_TLB_INVALIDATE;
255 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
256 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
260 /*
261 * TLB invalidate requires a post-sync write.
262 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700263 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100264 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200265
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100266 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200267 if (ret)
268 return ret;
269
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100270 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200271 intel_ring_emit(ring, flags);
272 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100273 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200274 intel_ring_advance(ring);
275
276 return 0;
277}
278
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100279static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100280gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300281{
282 int ret;
283
284 ret = intel_ring_begin(ring, 4);
285 if (ret)
286 return ret;
287
288 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
289 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
290 PIPE_CONTROL_STALL_AT_SCOREBOARD);
291 intel_ring_emit(ring, 0);
292 intel_ring_emit(ring, 0);
293 intel_ring_advance(ring);
294
295 return 0;
296}
297
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100298static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300299{
300 int ret;
301
302 if (!ring->fbc_dirty)
303 return 0;
304
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200305 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300306 if (ret)
307 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300308 /* WaFbcNukeOn3DBlt:ivb/hsw */
309 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
310 intel_ring_emit(ring, MSG_FBC_REND_STATE);
311 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200312 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
313 intel_ring_emit(ring, MSG_FBC_REND_STATE);
314 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300315 intel_ring_advance(ring);
316
317 ring->fbc_dirty = false;
318 return 0;
319}
320
Paulo Zanonif3987632012-08-17 18:35:43 -0300321static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100322gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300323 u32 invalidate_domains, u32 flush_domains)
324{
325 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100326 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 int ret;
328
Paulo Zanonif3987632012-08-17 18:35:43 -0300329 /*
330 * Ensure that any following seqno writes only happen when the render
331 * cache is indeed flushed.
332 *
333 * Workaround: 4th PIPE_CONTROL command (except the ones with only
334 * read-cache invalidate bits set) must have the CS_STALL bit set. We
335 * don't try to be clever and just set it unconditionally.
336 */
337 flags |= PIPE_CONTROL_CS_STALL;
338
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /* Just flush everything. Experiments have shown that reducing the
340 * number of bits based on the write domains has little performance
341 * impact.
342 */
343 if (flush_domains) {
344 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
345 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300346 }
347 if (invalidate_domains) {
348 flags |= PIPE_CONTROL_TLB_INVALIDATE;
349 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
360 /* Workaround: we must issue a pipe_control with CS-stall bit
361 * set before a pipe_control command that has the state cache
362 * invalidate bit set. */
363 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300364 }
365
366 ret = intel_ring_begin(ring, 4);
367 if (ret)
368 return ret;
369
370 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
371 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200372 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300373 intel_ring_emit(ring, 0);
374 intel_ring_advance(ring);
375
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200376 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300377 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
378
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300379 return 0;
380}
381
Ben Widawskya5f3d682013-11-02 21:07:27 -0700382static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300383gen8_emit_pipe_control(struct intel_engine_cs *ring,
384 u32 flags, u32 scratch_addr)
385{
386 int ret;
387
388 ret = intel_ring_begin(ring, 6);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
393 intel_ring_emit(ring, flags);
394 intel_ring_emit(ring, scratch_addr);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_emit(ring, 0);
398 intel_ring_advance(ring);
399
400 return 0;
401}
402
403static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100404gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700405 u32 invalidate_domains, u32 flush_domains)
406{
407 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100408 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
425 }
426
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300427 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700428}
429
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100430static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100431 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300433 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100434 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800435}
436
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100437u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300439 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000440 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800441
Chris Wilson50877442014-03-21 12:41:53 +0000442 if (INTEL_INFO(ring->dev)->gen >= 8)
443 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
444 RING_ACTHD_UDW(ring->mmio_base));
445 else if (INTEL_INFO(ring->dev)->gen >= 4)
446 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
447 else
448 acthd = I915_READ(ACTHD);
449
450 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800451}
452
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100453static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200454{
455 struct drm_i915_private *dev_priv = ring->dev->dev_private;
456 u32 addr;
457
458 addr = dev_priv->status_page_dmah->busaddr;
459 if (INTEL_INFO(ring->dev)->gen >= 4)
460 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
461 I915_WRITE(HWS_PGA, addr);
462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100465{
466 struct drm_i915_private *dev_priv = to_i915(ring->dev);
467
468 if (!IS_GEN2(ring->dev)) {
469 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
470 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
471 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
472 return false;
473 }
474 }
475
476 I915_WRITE_CTL(ring, 0);
477 I915_WRITE_HEAD(ring, 0);
478 ring->write_tail(ring, 0);
479
480 if (!IS_GEN2(ring->dev)) {
481 (void)I915_READ_CTL(ring);
482 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
483 }
484
485 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
486}
487
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100488static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200490 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300491 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100492 struct intel_ringbuffer *ringbuf = ring->buffer;
493 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200494 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800495
Deepak Sc8d9a592013-11-23 14:55:42 +0530496 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200497
Chris Wilson9991ae72014-04-02 16:36:07 +0100498 if (!stop_ring(ring)) {
499 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000500 DRM_DEBUG_KMS("%s head not reset to zero "
501 "ctl %08x head %08x tail %08x start %08x\n",
502 ring->name,
503 I915_READ_CTL(ring),
504 I915_READ_HEAD(ring),
505 I915_READ_TAIL(ring),
506 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800507
Chris Wilson9991ae72014-04-02 16:36:07 +0100508 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000509 DRM_ERROR("failed to set %s head to zero "
510 "ctl %08x head %08x tail %08x start %08x\n",
511 ring->name,
512 I915_READ_CTL(ring),
513 I915_READ_HEAD(ring),
514 I915_READ_TAIL(ring),
515 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100516 ret = -EIO;
517 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000518 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700519 }
520
Chris Wilson9991ae72014-04-02 16:36:07 +0100521 if (I915_NEED_GFX_HWS(dev))
522 intel_ring_setup_status_page(ring);
523 else
524 ring_setup_phys_status_page(ring);
525
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200526 /* Initialize the ring. This must happen _after_ we've cleared the ring
527 * registers with the above sequence (the readback of the HEAD registers
528 * also enforces ordering), otherwise the hw might lose the new ring
529 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700530 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200531 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100532 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000533 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800534
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400536 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700537 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400538 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000539 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100540 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
541 ring->name,
542 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
543 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
544 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200545 ret = -EIO;
546 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800547 }
548
Chris Wilson78501ea2010-10-27 12:18:21 +0100549 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
550 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800551 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100552 ringbuf->head = I915_READ_HEAD(ring);
553 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo64c58f22014-07-03 16:28:03 +0100554 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100555 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800556 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000557
Chris Wilson50f018d2013-06-10 11:20:19 +0100558 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
559
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200560out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530561 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200562
563 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700564}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800565
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100567init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000568{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000569 int ret;
570
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100571 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000572 return 0;
573
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100574 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
575 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000576 DRM_ERROR("Failed to allocate seqno page\n");
577 ret = -ENOMEM;
578 goto err;
579 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100580
Daniel Vettera9cc7262014-02-14 14:01:13 +0100581 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
582 if (ret)
583 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000584
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100585 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000586 if (ret)
587 goto err_unref;
588
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100589 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
590 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
591 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800592 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000593 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800594 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000595
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200596 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100597 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598 return 0;
599
600err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800601 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000602err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100603 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000604err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000605 return ret;
606}
607
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100608static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800609{
Chris Wilson78501ea2010-10-27 12:18:21 +0100610 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100612 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200613 if (ret)
614 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800615
Akash Goel61a563a2014-03-25 18:01:50 +0530616 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
617 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200618 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000619
620 /* We need to disable the AsyncFlip performance optimisations in order
621 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
622 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100623 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300624 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000625 */
626 if (INTEL_INFO(dev)->gen >= 6)
627 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
628
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000629 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530630 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000631 if (INTEL_INFO(dev)->gen == 6)
632 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000633 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000634
Akash Goel01fa0302014-03-24 23:00:04 +0530635 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000636 if (IS_GEN7(dev))
637 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530638 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000639 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100640
Jesse Barnes8d315282011-10-16 10:23:31 +0200641 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642 ret = init_pipe_control(ring);
643 if (ret)
644 return ret;
645 }
646
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200647 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700648 /* From the Sandybridge PRM, volume 1 part 3, page 24:
649 * "If this bit is set, STCunit will have LRA as replacement
650 * policy. [...] This bit must be reset. LRA replacement
651 * policy is not supported."
652 */
653 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200654 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800655 }
656
Daniel Vetter6b26c862012-04-24 14:04:12 +0200657 if (INTEL_INFO(dev)->gen >= 6)
658 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700660 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700661 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700662
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800663 return ret;
664}
665
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100666static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100668 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700669 struct drm_i915_private *dev_priv = dev->dev_private;
670
671 if (dev_priv->semaphore_obj) {
672 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
673 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
674 dev_priv->semaphore_obj = NULL;
675 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100676
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100677 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000678 return;
679
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100680 if (INTEL_INFO(dev)->gen >= 5) {
681 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800682 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100683 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100684
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100685 drm_gem_object_unreference(&ring->scratch.obj->base);
686 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687}
688
Ben Widawsky3e789982014-06-30 09:53:37 -0700689static int gen8_rcs_signal(struct intel_engine_cs *signaller,
690 unsigned int num_dwords)
691{
692#define MBOX_UPDATE_DWORDS 8
693 struct drm_device *dev = signaller->dev;
694 struct drm_i915_private *dev_priv = dev->dev_private;
695 struct intel_engine_cs *waiter;
696 int i, ret, num_rings;
697
698 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
699 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
700#undef MBOX_UPDATE_DWORDS
701
702 ret = intel_ring_begin(signaller, num_dwords);
703 if (ret)
704 return ret;
705
706 for_each_ring(waiter, dev_priv, i) {
707 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
708 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
709 continue;
710
711 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
712 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
713 PIPE_CONTROL_QW_WRITE |
714 PIPE_CONTROL_FLUSH_ENABLE);
715 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
716 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
717 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
718 intel_ring_emit(signaller, 0);
719 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
720 MI_SEMAPHORE_TARGET(waiter->id));
721 intel_ring_emit(signaller, 0);
722 }
723
724 return 0;
725}
726
727static int gen8_xcs_signal(struct intel_engine_cs *signaller,
728 unsigned int num_dwords)
729{
730#define MBOX_UPDATE_DWORDS 6
731 struct drm_device *dev = signaller->dev;
732 struct drm_i915_private *dev_priv = dev->dev_private;
733 struct intel_engine_cs *waiter;
734 int i, ret, num_rings;
735
736 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
737 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
738#undef MBOX_UPDATE_DWORDS
739
740 ret = intel_ring_begin(signaller, num_dwords);
741 if (ret)
742 return ret;
743
744 for_each_ring(waiter, dev_priv, i) {
745 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
746 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
747 continue;
748
749 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
750 MI_FLUSH_DW_OP_STOREDW);
751 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
752 MI_FLUSH_DW_USE_GTT);
753 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
754 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
755 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
756 MI_SEMAPHORE_TARGET(waiter->id));
757 intel_ring_emit(signaller, 0);
758 }
759
760 return 0;
761}
762
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100763static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700764 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000765{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700766 struct drm_device *dev = signaller->dev;
767 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100768 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700769 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700770
Ben Widawskya1444b72014-06-30 09:53:35 -0700771#define MBOX_UPDATE_DWORDS 3
772 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
773 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
774#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700775
776 ret = intel_ring_begin(signaller, num_dwords);
777 if (ret)
778 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700779
Ben Widawsky78325f22014-04-29 14:52:29 -0700780 for_each_ring(useless, dev_priv, i) {
781 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
782 if (mbox_reg != GEN6_NOSYNC) {
783 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
784 intel_ring_emit(signaller, mbox_reg);
785 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700786 }
787 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700788
Ben Widawskya1444b72014-06-30 09:53:35 -0700789 /* If num_dwords was rounded, make sure the tail pointer is correct */
790 if (num_rings % 2 == 0)
791 intel_ring_emit(signaller, MI_NOOP);
792
Ben Widawsky024a43e2014-04-29 14:52:30 -0700793 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000794}
795
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700796/**
797 * gen6_add_request - Update the semaphore mailbox registers
798 *
799 * @ring - ring that is adding a request
800 * @seqno - return seqno stuck into the ring
801 *
802 * Update the mailbox registers in the *other* rings with the current seqno.
803 * This acts like a signal in the canonical semaphore.
804 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000805static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100806gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000807{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700808 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000809
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700810 if (ring->semaphore.signal)
811 ret = ring->semaphore.signal(ring, 4);
812 else
813 ret = intel_ring_begin(ring, 4);
814
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000815 if (ret)
816 return ret;
817
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000818 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
819 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100820 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000821 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100822 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000823
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000824 return 0;
825}
826
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200827static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
828 u32 seqno)
829{
830 struct drm_i915_private *dev_priv = dev->dev_private;
831 return dev_priv->last_seqno < seqno;
832}
833
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700834/**
835 * intel_ring_sync - sync the waiter to the signaller on seqno
836 *
837 * @waiter - ring that is waiting
838 * @signaller - ring which has, or will signal
839 * @seqno - seqno which the waiter will block on
840 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700841
842static int
843gen8_ring_sync(struct intel_engine_cs *waiter,
844 struct intel_engine_cs *signaller,
845 u32 seqno)
846{
847 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
848 int ret;
849
850 ret = intel_ring_begin(waiter, 4);
851 if (ret)
852 return ret;
853
854 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
855 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -0700856 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700857 MI_SEMAPHORE_SAD_GTE_SDD);
858 intel_ring_emit(waiter, seqno);
859 intel_ring_emit(waiter,
860 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
861 intel_ring_emit(waiter,
862 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
863 intel_ring_advance(waiter);
864 return 0;
865}
866
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700867static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100868gen6_ring_sync(struct intel_engine_cs *waiter,
869 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200870 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000871{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700872 u32 dw1 = MI_SEMAPHORE_MBOX |
873 MI_SEMAPHORE_COMPARE |
874 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700875 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
876 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000877
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700878 /* Throughout all of the GEM code, seqno passed implies our current
879 * seqno is >= the last seqno executed. However for hardware the
880 * comparison is strictly greater than.
881 */
882 seqno -= 1;
883
Ben Widawskyebc348b2014-04-29 14:52:28 -0700884 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200885
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700886 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000887 if (ret)
888 return ret;
889
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200890 /* If seqno wrap happened, omit the wait with no-ops */
891 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700892 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200893 intel_ring_emit(waiter, seqno);
894 intel_ring_emit(waiter, 0);
895 intel_ring_emit(waiter, MI_NOOP);
896 } else {
897 intel_ring_emit(waiter, MI_NOOP);
898 intel_ring_emit(waiter, MI_NOOP);
899 intel_ring_emit(waiter, MI_NOOP);
900 intel_ring_emit(waiter, MI_NOOP);
901 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700902 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000903
904 return 0;
905}
906
Chris Wilsonc6df5412010-12-15 09:56:50 +0000907#define PIPE_CONTROL_FLUSH(ring__, addr__) \
908do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200909 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
910 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000911 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
912 intel_ring_emit(ring__, 0); \
913 intel_ring_emit(ring__, 0); \
914} while (0)
915
916static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100917pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000918{
Chris Wilson18393f62014-04-09 09:19:40 +0100919 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000920 int ret;
921
922 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
923 * incoherent with writes to memory, i.e. completely fubar,
924 * so we need to use PIPE_NOTIFY instead.
925 *
926 * However, we also need to workaround the qword write
927 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
928 * memory before requesting an interrupt.
929 */
930 ret = intel_ring_begin(ring, 32);
931 if (ret)
932 return ret;
933
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200934 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200935 PIPE_CONTROL_WRITE_FLUSH |
936 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100937 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100938 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000939 intel_ring_emit(ring, 0);
940 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100941 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000942 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100943 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000944 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100945 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000946 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100947 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000948 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100949 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000950 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000951
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200952 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200953 PIPE_CONTROL_WRITE_FLUSH |
954 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000955 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100956 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100957 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000958 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100959 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000960
Chris Wilsonc6df5412010-12-15 09:56:50 +0000961 return 0;
962}
963
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800964static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100965gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100966{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100967 /* Workaround to force correct ordering between irq and seqno writes on
968 * ivb (and maybe also on snb) by reading from a CS register (like
969 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000970 if (!lazy_coherency) {
971 struct drm_i915_private *dev_priv = ring->dev->dev_private;
972 POSTING_READ(RING_ACTHD(ring->mmio_base));
973 }
974
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100975 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
976}
977
978static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100979ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800980{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000981 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
982}
983
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200984static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100985ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200986{
987 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
988}
989
Chris Wilsonc6df5412010-12-15 09:56:50 +0000990static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100991pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000992{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100993 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000994}
995
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200996static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100997pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200998{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100999 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001000}
1001
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001002static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001003gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001004{
1005 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001006 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001007 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001008
1009 if (!dev->irq_enabled)
1010 return false;
1011
Chris Wilson7338aef2012-04-24 21:48:47 +01001012 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001013 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001014 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001015 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001016
1017 return true;
1018}
1019
1020static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001021gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001022{
1023 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001024 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001025 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001026
Chris Wilson7338aef2012-04-24 21:48:47 +01001027 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001028 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001029 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001030 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001031}
1032
1033static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001034i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001035{
Chris Wilson78501ea2010-10-27 12:18:21 +01001036 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001037 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001038 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001039
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001040 if (!dev->irq_enabled)
1041 return false;
1042
Chris Wilson7338aef2012-04-24 21:48:47 +01001043 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001044 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001045 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1046 I915_WRITE(IMR, dev_priv->irq_mask);
1047 POSTING_READ(IMR);
1048 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001049 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001050
1051 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001052}
1053
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001054static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001055i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001056{
Chris Wilson78501ea2010-10-27 12:18:21 +01001057 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001058 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001059 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001060
Chris Wilson7338aef2012-04-24 21:48:47 +01001061 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001062 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001063 dev_priv->irq_mask |= ring->irq_enable_mask;
1064 I915_WRITE(IMR, dev_priv->irq_mask);
1065 POSTING_READ(IMR);
1066 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001067 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001068}
1069
Chris Wilsonc2798b12012-04-22 21:13:57 +01001070static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001071i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001072{
1073 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001074 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001075 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001076
1077 if (!dev->irq_enabled)
1078 return false;
1079
Chris Wilson7338aef2012-04-24 21:48:47 +01001080 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001081 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001082 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1083 I915_WRITE16(IMR, dev_priv->irq_mask);
1084 POSTING_READ16(IMR);
1085 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001086 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001087
1088 return true;
1089}
1090
1091static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001092i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001093{
1094 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001095 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001096 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001097
Chris Wilson7338aef2012-04-24 21:48:47 +01001098 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001099 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001100 dev_priv->irq_mask |= ring->irq_enable_mask;
1101 I915_WRITE16(IMR, dev_priv->irq_mask);
1102 POSTING_READ16(IMR);
1103 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001104 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001105}
1106
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001107void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001108{
Eric Anholt45930102011-05-06 17:12:35 -07001109 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001110 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001111 u32 mmio = 0;
1112
1113 /* The ring status page addresses are no longer next to the rest of
1114 * the ring registers as of gen7.
1115 */
1116 if (IS_GEN7(dev)) {
1117 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001118 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001119 mmio = RENDER_HWS_PGA_GEN7;
1120 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001121 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001122 mmio = BLT_HWS_PGA_GEN7;
1123 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001124 /*
1125 * VCS2 actually doesn't exist on Gen7. Only shut up
1126 * gcc switch check warning
1127 */
1128 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001129 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001130 mmio = BSD_HWS_PGA_GEN7;
1131 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001132 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001133 mmio = VEBOX_HWS_PGA_GEN7;
1134 break;
Eric Anholt45930102011-05-06 17:12:35 -07001135 }
1136 } else if (IS_GEN6(ring->dev)) {
1137 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1138 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001139 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001140 mmio = RING_HWS_PGA(ring->mmio_base);
1141 }
1142
Chris Wilson78501ea2010-10-27 12:18:21 +01001143 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1144 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001145
Damien Lespiaudc616b82014-03-13 01:40:28 +00001146 /*
1147 * Flush the TLB for this page
1148 *
1149 * FIXME: These two bits have disappeared on gen8, so a question
1150 * arises: do we still need this and if so how should we go about
1151 * invalidating the TLB?
1152 */
1153 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001154 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301155
1156 /* ring should be idle before issuing a sync flush*/
1157 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1158
Chris Wilson884020b2013-08-06 19:01:14 +01001159 I915_WRITE(reg,
1160 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1161 INSTPM_SYNC_FLUSH));
1162 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1163 1000))
1164 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1165 ring->name);
1166 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001167}
1168
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001169static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001170bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001171 u32 invalidate_domains,
1172 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001173{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001174 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001175
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001176 ret = intel_ring_begin(ring, 2);
1177 if (ret)
1178 return ret;
1179
1180 intel_ring_emit(ring, MI_FLUSH);
1181 intel_ring_emit(ring, MI_NOOP);
1182 intel_ring_advance(ring);
1183 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001184}
1185
Chris Wilson3cce4692010-10-27 16:11:02 +01001186static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001187i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001188{
Chris Wilson3cce4692010-10-27 16:11:02 +01001189 int ret;
1190
1191 ret = intel_ring_begin(ring, 4);
1192 if (ret)
1193 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001194
Chris Wilson3cce4692010-10-27 16:11:02 +01001195 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1196 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001197 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001198 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001199 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001200
Chris Wilson3cce4692010-10-27 16:11:02 +01001201 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001202}
1203
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001204static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001205gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001206{
1207 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001208 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001209 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001210
1211 if (!dev->irq_enabled)
1212 return false;
1213
Chris Wilson7338aef2012-04-24 21:48:47 +01001214 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001215 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001216 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001217 I915_WRITE_IMR(ring,
1218 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001219 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001220 else
1221 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001222 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001223 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001224 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001225
1226 return true;
1227}
1228
1229static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001230gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001231{
1232 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001233 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001234 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001235
Chris Wilson7338aef2012-04-24 21:48:47 +01001236 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001237 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001238 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001239 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001240 else
1241 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001242 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001243 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001244 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001245}
1246
Ben Widawskya19d2932013-05-28 19:22:30 -07001247static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001248hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001249{
1250 struct drm_device *dev = ring->dev;
1251 struct drm_i915_private *dev_priv = dev->dev_private;
1252 unsigned long flags;
1253
1254 if (!dev->irq_enabled)
1255 return false;
1256
Daniel Vetter59cdb632013-07-04 23:35:28 +02001257 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001258 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001259 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001260 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001261 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001262 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001263
1264 return true;
1265}
1266
1267static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001268hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001269{
1270 struct drm_device *dev = ring->dev;
1271 struct drm_i915_private *dev_priv = dev->dev_private;
1272 unsigned long flags;
1273
1274 if (!dev->irq_enabled)
1275 return;
1276
Daniel Vetter59cdb632013-07-04 23:35:28 +02001277 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001278 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001279 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001280 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001281 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001282 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001283}
1284
Ben Widawskyabd58f02013-11-02 21:07:09 -07001285static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001286gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001287{
1288 struct drm_device *dev = ring->dev;
1289 struct drm_i915_private *dev_priv = dev->dev_private;
1290 unsigned long flags;
1291
1292 if (!dev->irq_enabled)
1293 return false;
1294
1295 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1296 if (ring->irq_refcount++ == 0) {
1297 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1298 I915_WRITE_IMR(ring,
1299 ~(ring->irq_enable_mask |
1300 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1301 } else {
1302 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1303 }
1304 POSTING_READ(RING_IMR(ring->mmio_base));
1305 }
1306 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1307
1308 return true;
1309}
1310
1311static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001312gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001313{
1314 struct drm_device *dev = ring->dev;
1315 struct drm_i915_private *dev_priv = dev->dev_private;
1316 unsigned long flags;
1317
1318 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1319 if (--ring->irq_refcount == 0) {
1320 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1321 I915_WRITE_IMR(ring,
1322 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1323 } else {
1324 I915_WRITE_IMR(ring, ~0);
1325 }
1326 POSTING_READ(RING_IMR(ring->mmio_base));
1327 }
1328 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1329}
1330
Zou Nan haid1b851f2010-05-21 09:08:57 +08001331static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001332i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001333 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001334 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001335{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001336 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001337
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001338 ret = intel_ring_begin(ring, 2);
1339 if (ret)
1340 return ret;
1341
Chris Wilson78501ea2010-10-27 12:18:21 +01001342 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001343 MI_BATCH_BUFFER_START |
1344 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001345 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001346 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001347 intel_ring_advance(ring);
1348
Zou Nan haid1b851f2010-05-21 09:08:57 +08001349 return 0;
1350}
1351
Daniel Vetterb45305f2012-12-17 16:21:27 +01001352/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1353#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001354static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001355i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001356 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001357 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001358{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001359 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001360
Daniel Vetterb45305f2012-12-17 16:21:27 +01001361 if (flags & I915_DISPATCH_PINNED) {
1362 ret = intel_ring_begin(ring, 4);
1363 if (ret)
1364 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001365
Daniel Vetterb45305f2012-12-17 16:21:27 +01001366 intel_ring_emit(ring, MI_BATCH_BUFFER);
1367 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1368 intel_ring_emit(ring, offset + len - 8);
1369 intel_ring_emit(ring, MI_NOOP);
1370 intel_ring_advance(ring);
1371 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001372 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001373
1374 if (len > I830_BATCH_LIMIT)
1375 return -ENOSPC;
1376
1377 ret = intel_ring_begin(ring, 9+3);
1378 if (ret)
1379 return ret;
1380 /* Blit the batch (which has now all relocs applied) to the stable batch
1381 * scratch bo area (so that the CS never stumbles over its tlb
1382 * invalidation bug) ... */
1383 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1384 XY_SRC_COPY_BLT_WRITE_ALPHA |
1385 XY_SRC_COPY_BLT_WRITE_RGB);
1386 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1387 intel_ring_emit(ring, 0);
1388 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1389 intel_ring_emit(ring, cs_offset);
1390 intel_ring_emit(ring, 0);
1391 intel_ring_emit(ring, 4096);
1392 intel_ring_emit(ring, offset);
1393 intel_ring_emit(ring, MI_FLUSH);
1394
1395 /* ... and execute it. */
1396 intel_ring_emit(ring, MI_BATCH_BUFFER);
1397 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1398 intel_ring_emit(ring, cs_offset + len - 8);
1399 intel_ring_advance(ring);
1400 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001401
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001402 return 0;
1403}
1404
1405static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001406i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001407 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001408 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001409{
1410 int ret;
1411
1412 ret = intel_ring_begin(ring, 2);
1413 if (ret)
1414 return ret;
1415
Chris Wilson65f56872012-04-17 16:38:12 +01001416 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001417 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001418 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001419
Eric Anholt62fdfea2010-05-21 13:26:39 -07001420 return 0;
1421}
1422
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001423static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001424{
Chris Wilson05394f32010-11-08 19:18:58 +00001425 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001426
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001427 obj = ring->status_page.obj;
1428 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001429 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001430
Chris Wilson9da3da62012-06-01 15:20:22 +01001431 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001432 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001433 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001434 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001435}
1436
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001437static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001438{
Chris Wilson05394f32010-11-08 19:18:58 +00001439 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001440
Chris Wilsone3efda42014-04-09 09:19:41 +01001441 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001442 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001443 int ret;
1444
1445 obj = i915_gem_alloc_object(ring->dev, 4096);
1446 if (obj == NULL) {
1447 DRM_ERROR("Failed to allocate status page\n");
1448 return -ENOMEM;
1449 }
1450
1451 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1452 if (ret)
1453 goto err_unref;
1454
Chris Wilson1f767e02014-07-03 17:33:03 -04001455 flags = 0;
1456 if (!HAS_LLC(ring->dev))
1457 /* On g33, we cannot place HWS above 256MiB, so
1458 * restrict its pinning to the low mappable arena.
1459 * Though this restriction is not documented for
1460 * gen4, gen5, or byt, they also behave similarly
1461 * and hang if the HWS is placed at the top of the
1462 * GTT. To generalise, it appears that all !llc
1463 * platforms have issues with us placing the HWS
1464 * above the mappable region (even though we never
1465 * actualy map it).
1466 */
1467 flags |= PIN_MAPPABLE;
1468 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001469 if (ret) {
1470err_unref:
1471 drm_gem_object_unreference(&obj->base);
1472 return ret;
1473 }
1474
1475 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001476 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001477
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001478 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001479 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001480 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001481
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001482 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1483 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001484
1485 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001486}
1487
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001488static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001489{
1490 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001491
1492 if (!dev_priv->status_page_dmah) {
1493 dev_priv->status_page_dmah =
1494 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1495 if (!dev_priv->status_page_dmah)
1496 return -ENOMEM;
1497 }
1498
Chris Wilson6b8294a2012-11-16 11:43:20 +00001499 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1500 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1501
1502 return 0;
1503}
1504
Oscar Mateo2919d292014-07-03 16:28:02 +01001505static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001506{
Oscar Mateo2919d292014-07-03 16:28:02 +01001507 if (!ringbuf->obj)
1508 return;
1509
1510 iounmap(ringbuf->virtual_start);
1511 i915_gem_object_ggtt_unpin(ringbuf->obj);
1512 drm_gem_object_unreference(&ringbuf->obj->base);
1513 ringbuf->obj = NULL;
1514}
1515
1516static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1517 struct intel_ringbuffer *ringbuf)
1518{
Chris Wilsone3efda42014-04-09 09:19:41 +01001519 struct drm_i915_private *dev_priv = to_i915(dev);
1520 struct drm_i915_gem_object *obj;
1521 int ret;
1522
Oscar Mateo2919d292014-07-03 16:28:02 +01001523 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001524 return 0;
1525
1526 obj = NULL;
1527 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001528 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001529 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001530 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001531 if (obj == NULL)
1532 return -ENOMEM;
1533
Akash Goel24f3a8c2014-06-17 10:59:42 +05301534 /* mark ring buffers as read-only from GPU side by default */
1535 obj->gt_ro = 1;
1536
Chris Wilsone3efda42014-04-09 09:19:41 +01001537 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1538 if (ret)
1539 goto err_unref;
1540
1541 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1542 if (ret)
1543 goto err_unpin;
1544
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001545 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001546 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001547 ringbuf->size);
1548 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001549 ret = -EINVAL;
1550 goto err_unpin;
1551 }
1552
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001553 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001554 return 0;
1555
1556err_unpin:
1557 i915_gem_object_ggtt_unpin(obj);
1558err_unref:
1559 drm_gem_object_unreference(&obj->base);
1560 return ret;
1561}
1562
Ben Widawskyc43b5632012-04-16 14:07:40 -07001563static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001564 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001565{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001566 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001567 int ret;
1568
Oscar Mateo8ee14972014-05-22 14:13:34 +01001569 if (ringbuf == NULL) {
1570 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1571 if (!ringbuf)
1572 return -ENOMEM;
1573 ring->buffer = ringbuf;
1574 }
1575
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001576 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001577 INIT_LIST_HEAD(&ring->active_list);
1578 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001579 ringbuf->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001580 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001581
Chris Wilsonb259f672011-03-29 13:19:09 +01001582 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001583
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001584 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001585 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001586 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001587 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001588 } else {
1589 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001590 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001591 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001592 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001594
Oscar Mateo2919d292014-07-03 16:28:02 +01001595 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001596 if (ret) {
1597 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001598 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001600
Chris Wilson55249ba2010-12-22 14:04:47 +00001601 /* Workaround an erratum on the i830 which causes a hang if
1602 * the TAIL pointer points to within the last 2 cachelines
1603 * of the buffer.
1604 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001605 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001606 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001607 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001608
Brad Volkin44e895a2014-05-10 14:10:43 -07001609 ret = i915_cmd_parser_init_ring(ring);
1610 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001611 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001612
Oscar Mateo8ee14972014-05-22 14:13:34 +01001613 ret = ring->init(ring);
1614 if (ret)
1615 goto error;
1616
1617 return 0;
1618
1619error:
1620 kfree(ringbuf);
1621 ring->buffer = NULL;
1622 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001623}
1624
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001625void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001626{
Chris Wilsone3efda42014-04-09 09:19:41 +01001627 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001628 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001629
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001630 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001631 return;
1632
Chris Wilsone3efda42014-04-09 09:19:41 +01001633 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001634 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001635
Oscar Mateo2919d292014-07-03 16:28:02 +01001636 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001637 ring->preallocated_lazy_request = NULL;
1638 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001639
Zou Nan hai8d192152010-11-02 16:31:01 +08001640 if (ring->cleanup)
1641 ring->cleanup(ring);
1642
Chris Wilson78501ea2010-10-27 12:18:21 +01001643 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001644
1645 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001646
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001647 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001648 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001649}
1650
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001651static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001652{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001653 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001654 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001655 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001656 int ret;
1657
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001658 if (ringbuf->last_retired_head != -1) {
1659 ringbuf->head = ringbuf->last_retired_head;
1660 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001661
Oscar Mateo64c58f22014-07-03 16:28:03 +01001662 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001663 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001664 return 0;
1665 }
1666
1667 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001668 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001669 seqno = request->seqno;
1670 break;
1671 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001672 }
1673
1674 if (seqno == 0)
1675 return -ENOSPC;
1676
Chris Wilson1f709992014-01-27 22:43:07 +00001677 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001678 if (ret)
1679 return ret;
1680
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001681 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001682 ringbuf->head = ringbuf->last_retired_head;
1683 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001684
Oscar Mateo64c58f22014-07-03 16:28:03 +01001685 ringbuf->space = ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001686 return 0;
1687}
1688
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001689static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001690{
Chris Wilson78501ea2010-10-27 12:18:21 +01001691 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001692 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001693 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001694 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001695 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001696
Chris Wilsona71d8d92012-02-15 11:25:36 +00001697 ret = intel_ring_wait_request(ring, n);
1698 if (ret != -ENOSPC)
1699 return ret;
1700
Chris Wilson09246732013-08-10 22:16:32 +01001701 /* force the tail write in case we have been skipping them */
1702 __intel_ring_advance(ring);
1703
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001704 /* With GEM the hangcheck timer should kick us out of the loop,
1705 * leaving it early runs the risk of corrupting GEM state (due
1706 * to running on almost untested codepaths). But on resume
1707 * timers don't work yet, so prevent a complete hang in that
1708 * case by choosing an insanely large timeout. */
1709 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001710
Chris Wilsondcfe0502014-05-05 09:07:32 +01001711 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001712 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001713 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo64c58f22014-07-03 16:28:03 +01001714 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001715 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001716 ret = 0;
1717 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001718 }
1719
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001720 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1721 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001722 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1723 if (master_priv->sarea_priv)
1724 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1725 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001726
Chris Wilsone60a0b12010-10-13 10:09:14 +01001727 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001728
Chris Wilsondcfe0502014-05-05 09:07:32 +01001729 if (dev_priv->mm.interruptible && signal_pending(current)) {
1730 ret = -ERESTARTSYS;
1731 break;
1732 }
1733
Daniel Vetter33196de2012-11-14 17:14:05 +01001734 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1735 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001736 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001737 break;
1738
1739 if (time_after(jiffies, end)) {
1740 ret = -EBUSY;
1741 break;
1742 }
1743 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001744 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001745 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001746}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001747
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001748static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001749{
1750 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001751 struct intel_ringbuffer *ringbuf = ring->buffer;
1752 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001753
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001754 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001755 int ret = ring_wait_for_space(ring, rem);
1756 if (ret)
1757 return ret;
1758 }
1759
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001760 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001761 rem /= 4;
1762 while (rem--)
1763 iowrite32(MI_NOOP, virt++);
1764
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001765 ringbuf->tail = 0;
Oscar Mateo64c58f22014-07-03 16:28:03 +01001766 ringbuf->space = ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001767
1768 return 0;
1769}
1770
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001771int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001772{
1773 u32 seqno;
1774 int ret;
1775
1776 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001777 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001778 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001779 if (ret)
1780 return ret;
1781 }
1782
1783 /* Wait upon the last request to be completed */
1784 if (list_empty(&ring->request_list))
1785 return 0;
1786
1787 seqno = list_entry(ring->request_list.prev,
1788 struct drm_i915_gem_request,
1789 list)->seqno;
1790
1791 return i915_wait_seqno(ring, seqno);
1792}
1793
Chris Wilson9d7730912012-11-27 16:22:52 +00001794static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001795intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001796{
Chris Wilson18235212013-09-04 10:45:51 +01001797 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001798 return 0;
1799
Chris Wilson3c0e2342013-09-04 10:45:52 +01001800 if (ring->preallocated_lazy_request == NULL) {
1801 struct drm_i915_gem_request *request;
1802
1803 request = kmalloc(sizeof(*request), GFP_KERNEL);
1804 if (request == NULL)
1805 return -ENOMEM;
1806
1807 ring->preallocated_lazy_request = request;
1808 }
1809
Chris Wilson18235212013-09-04 10:45:51 +01001810 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001811}
1812
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001813static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001814 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001815{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001816 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001817 int ret;
1818
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001819 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001820 ret = intel_wrap_ring_buffer(ring);
1821 if (unlikely(ret))
1822 return ret;
1823 }
1824
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001825 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001826 ret = ring_wait_for_space(ring, bytes);
1827 if (unlikely(ret))
1828 return ret;
1829 }
1830
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001831 return 0;
1832}
1833
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001834int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001835 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001836{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001837 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001838 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001839
Daniel Vetter33196de2012-11-14 17:14:05 +01001840 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1841 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001842 if (ret)
1843 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001844
Chris Wilson304d6952014-01-02 14:32:35 +00001845 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1846 if (ret)
1847 return ret;
1848
Chris Wilson9d7730912012-11-27 16:22:52 +00001849 /* Preallocate the olr before touching the ring */
1850 ret = intel_ring_alloc_seqno(ring);
1851 if (ret)
1852 return ret;
1853
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001854 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001855 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001856}
1857
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001858/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001859int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001860{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001861 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001862 int ret;
1863
1864 if (num_dwords == 0)
1865 return 0;
1866
Chris Wilson18393f62014-04-09 09:19:40 +01001867 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001868 ret = intel_ring_begin(ring, num_dwords);
1869 if (ret)
1870 return ret;
1871
1872 while (num_dwords--)
1873 intel_ring_emit(ring, MI_NOOP);
1874
1875 intel_ring_advance(ring);
1876
1877 return 0;
1878}
1879
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001880void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001881{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001882 struct drm_device *dev = ring->dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001884
Chris Wilson18235212013-09-04 10:45:51 +01001885 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001886
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001887 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001888 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1889 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001890 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001891 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001892 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001893
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001894 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001895 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001896}
1897
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001898static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001899 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001900{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001901 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001902
1903 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001904
Chris Wilson12f55812012-07-05 17:14:01 +01001905 /* Disable notification that the ring is IDLE. The GT
1906 * will then assume that it is busy and bring it out of rc6.
1907 */
1908 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1909 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1910
1911 /* Clear the context id. Here be magic! */
1912 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1913
1914 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001915 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001916 GEN6_BSD_SLEEP_INDICATOR) == 0,
1917 50))
1918 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001919
Chris Wilson12f55812012-07-05 17:14:01 +01001920 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001921 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001922 POSTING_READ(RING_TAIL(ring->mmio_base));
1923
1924 /* Let the ring send IDLE messages to the GT again,
1925 * and so let it sleep to conserve power when idle.
1926 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001927 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001928 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001929}
1930
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001931static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001932 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001933{
Chris Wilson71a77e02011-02-02 12:13:49 +00001934 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001935 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001936
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001937 ret = intel_ring_begin(ring, 4);
1938 if (ret)
1939 return ret;
1940
Chris Wilson71a77e02011-02-02 12:13:49 +00001941 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001942 if (INTEL_INFO(ring->dev)->gen >= 8)
1943 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001944 /*
1945 * Bspec vol 1c.5 - video engine command streamer:
1946 * "If ENABLED, all TLBs will be invalidated once the flush
1947 * operation is complete. This bit is only valid when the
1948 * Post-Sync Operation field is a value of 1h or 3h."
1949 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001950 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001951 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1952 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001953 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001954 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001955 if (INTEL_INFO(ring->dev)->gen >= 8) {
1956 intel_ring_emit(ring, 0); /* upper addr */
1957 intel_ring_emit(ring, 0); /* value */
1958 } else {
1959 intel_ring_emit(ring, 0);
1960 intel_ring_emit(ring, MI_NOOP);
1961 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001962 intel_ring_advance(ring);
1963 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001964}
1965
1966static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001967gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001968 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001969 unsigned flags)
1970{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001971 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1972 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1973 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001974 int ret;
1975
1976 ret = intel_ring_begin(ring, 4);
1977 if (ret)
1978 return ret;
1979
1980 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001981 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001982 intel_ring_emit(ring, lower_32_bits(offset));
1983 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001984 intel_ring_emit(ring, MI_NOOP);
1985 intel_ring_advance(ring);
1986
1987 return 0;
1988}
1989
1990static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001991hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001992 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001993 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001994{
Akshay Joshi0206e352011-08-16 15:34:10 -04001995 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001996
Akshay Joshi0206e352011-08-16 15:34:10 -04001997 ret = intel_ring_begin(ring, 2);
1998 if (ret)
1999 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002000
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002001 intel_ring_emit(ring,
2002 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
2003 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
2004 /* bit0-7 is the length on GEN6+ */
2005 intel_ring_emit(ring, offset);
2006 intel_ring_advance(ring);
2007
2008 return 0;
2009}
2010
2011static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002012gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002013 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002014 unsigned flags)
2015{
2016 int ret;
2017
2018 ret = intel_ring_begin(ring, 2);
2019 if (ret)
2020 return ret;
2021
2022 intel_ring_emit(ring,
2023 MI_BATCH_BUFFER_START |
2024 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002025 /* bit0-7 is the length on GEN6+ */
2026 intel_ring_emit(ring, offset);
2027 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002028
Akshay Joshi0206e352011-08-16 15:34:10 -04002029 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002030}
2031
Chris Wilson549f7362010-10-19 11:19:32 +01002032/* Blitter support (SandyBridge+) */
2033
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002034static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002035 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002036{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002037 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002038 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002039 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002040
Daniel Vetter6a233c72011-12-14 13:57:07 +01002041 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002042 if (ret)
2043 return ret;
2044
Chris Wilson71a77e02011-02-02 12:13:49 +00002045 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002046 if (INTEL_INFO(ring->dev)->gen >= 8)
2047 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002048 /*
2049 * Bspec vol 1c.3 - blitter engine command streamer:
2050 * "If ENABLED, all TLBs will be invalidated once the flush
2051 * operation is complete. This bit is only valid when the
2052 * Post-Sync Operation field is a value of 1h or 3h."
2053 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002054 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002055 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002056 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002057 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002058 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002059 if (INTEL_INFO(ring->dev)->gen >= 8) {
2060 intel_ring_emit(ring, 0); /* upper addr */
2061 intel_ring_emit(ring, 0); /* value */
2062 } else {
2063 intel_ring_emit(ring, 0);
2064 intel_ring_emit(ring, MI_NOOP);
2065 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002066 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002067
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002068 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002069 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2070
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002071 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002072}
2073
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002074int intel_init_render_ring_buffer(struct drm_device *dev)
2075{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002076 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002077 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002078 struct drm_i915_gem_object *obj;
2079 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002080
Daniel Vetter59465b52012-04-11 22:12:48 +02002081 ring->name = "render ring";
2082 ring->id = RCS;
2083 ring->mmio_base = RENDER_RING_BASE;
2084
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002085 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002086 if (i915_semaphore_is_enabled(dev)) {
2087 obj = i915_gem_alloc_object(dev, 4096);
2088 if (obj == NULL) {
2089 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2090 i915.semaphores = 0;
2091 } else {
2092 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2093 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2094 if (ret != 0) {
2095 drm_gem_object_unreference(&obj->base);
2096 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2097 i915.semaphores = 0;
2098 } else
2099 dev_priv->semaphore_obj = obj;
2100 }
2101 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002102 ring->add_request = gen6_add_request;
2103 ring->flush = gen8_render_ring_flush;
2104 ring->irq_get = gen8_ring_get_irq;
2105 ring->irq_put = gen8_ring_put_irq;
2106 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2107 ring->get_seqno = gen6_ring_get_seqno;
2108 ring->set_seqno = ring_set_seqno;
2109 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002110 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002111 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002112 ring->semaphore.signal = gen8_rcs_signal;
2113 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002114 }
2115 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002116 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002117 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002118 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002119 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002120 ring->irq_get = gen6_ring_get_irq;
2121 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002122 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002123 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002124 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002125 if (i915_semaphore_is_enabled(dev)) {
2126 ring->semaphore.sync_to = gen6_ring_sync;
2127 ring->semaphore.signal = gen6_signal;
2128 /*
2129 * The current semaphore is only applied on pre-gen8
2130 * platform. And there is no VCS2 ring on the pre-gen8
2131 * platform. So the semaphore between RCS and VCS2 is
2132 * initialized as INVALID. Gen8 will initialize the
2133 * sema between VCS2 and RCS later.
2134 */
2135 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2136 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2137 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2138 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2139 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2140 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2141 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2142 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2143 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2144 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2145 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002146 } else if (IS_GEN5(dev)) {
2147 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002148 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002149 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002150 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002151 ring->irq_get = gen5_ring_get_irq;
2152 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002153 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2154 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002155 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002156 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002157 if (INTEL_INFO(dev)->gen < 4)
2158 ring->flush = gen2_render_ring_flush;
2159 else
2160 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002161 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002162 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002163 if (IS_GEN2(dev)) {
2164 ring->irq_get = i8xx_ring_get_irq;
2165 ring->irq_put = i8xx_ring_put_irq;
2166 } else {
2167 ring->irq_get = i9xx_ring_get_irq;
2168 ring->irq_put = i9xx_ring_put_irq;
2169 }
Daniel Vettere3670312012-04-11 22:12:53 +02002170 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002171 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002172 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002173
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002174 if (IS_HASWELL(dev))
2175 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002176 else if (IS_GEN8(dev))
2177 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002178 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002179 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2180 else if (INTEL_INFO(dev)->gen >= 4)
2181 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2182 else if (IS_I830(dev) || IS_845G(dev))
2183 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2184 else
2185 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002186 ring->init = init_render_ring;
2187 ring->cleanup = render_ring_cleanup;
2188
Daniel Vetterb45305f2012-12-17 16:21:27 +01002189 /* Workaround batchbuffer to combat CS tlb bug. */
2190 if (HAS_BROKEN_CS_TLB(dev)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002191 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2192 if (obj == NULL) {
2193 DRM_ERROR("Failed to allocate batch bo\n");
2194 return -ENOMEM;
2195 }
2196
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002197 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002198 if (ret != 0) {
2199 drm_gem_object_unreference(&obj->base);
2200 DRM_ERROR("Failed to ping batch bo\n");
2201 return ret;
2202 }
2203
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002204 ring->scratch.obj = obj;
2205 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002206 }
2207
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002208 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002209}
2210
Chris Wilsone8616b62011-01-20 09:57:11 +00002211int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2212{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002213 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002214 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002215 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002216 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002217
Oscar Mateo8ee14972014-05-22 14:13:34 +01002218 if (ringbuf == NULL) {
2219 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2220 if (!ringbuf)
2221 return -ENOMEM;
2222 ring->buffer = ringbuf;
2223 }
2224
Daniel Vetter59465b52012-04-11 22:12:48 +02002225 ring->name = "render ring";
2226 ring->id = RCS;
2227 ring->mmio_base = RENDER_RING_BASE;
2228
Chris Wilsone8616b62011-01-20 09:57:11 +00002229 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002230 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002231 ret = -ENODEV;
2232 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002233 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002234
2235 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2236 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2237 * the special gen5 functions. */
2238 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002239 if (INTEL_INFO(dev)->gen < 4)
2240 ring->flush = gen2_render_ring_flush;
2241 else
2242 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002243 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002244 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002245 if (IS_GEN2(dev)) {
2246 ring->irq_get = i8xx_ring_get_irq;
2247 ring->irq_put = i8xx_ring_put_irq;
2248 } else {
2249 ring->irq_get = i9xx_ring_get_irq;
2250 ring->irq_put = i9xx_ring_put_irq;
2251 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002252 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002253 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002254 if (INTEL_INFO(dev)->gen >= 4)
2255 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2256 else if (IS_I830(dev) || IS_845G(dev))
2257 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2258 else
2259 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002260 ring->init = init_render_ring;
2261 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002262
2263 ring->dev = dev;
2264 INIT_LIST_HEAD(&ring->active_list);
2265 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002266
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002267 ringbuf->size = size;
2268 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002269 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002270 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002271
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002272 ringbuf->virtual_start = ioremap_wc(start, size);
2273 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002274 DRM_ERROR("can not ioremap virtual address for"
2275 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002276 ret = -ENOMEM;
2277 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002278 }
2279
Chris Wilson6b8294a2012-11-16 11:43:20 +00002280 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002281 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002282 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002283 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002284 }
2285
Chris Wilsone8616b62011-01-20 09:57:11 +00002286 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002287
2288err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002289 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002290err_ringbuf:
2291 kfree(ringbuf);
2292 ring->buffer = NULL;
2293 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002294}
2295
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002296int intel_init_bsd_ring_buffer(struct drm_device *dev)
2297{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002298 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002299 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002300
Daniel Vetter58fa3832012-04-11 22:12:49 +02002301 ring->name = "bsd ring";
2302 ring->id = VCS;
2303
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002304 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002305 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002306 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002307 /* gen6 bsd needs a special wa for tail updates */
2308 if (IS_GEN6(dev))
2309 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002310 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002311 ring->add_request = gen6_add_request;
2312 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002313 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002314 if (INTEL_INFO(dev)->gen >= 8) {
2315 ring->irq_enable_mask =
2316 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2317 ring->irq_get = gen8_ring_get_irq;
2318 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002319 ring->dispatch_execbuffer =
2320 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002321 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002322 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002323 ring->semaphore.signal = gen8_xcs_signal;
2324 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002325 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002326 } else {
2327 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2328 ring->irq_get = gen6_ring_get_irq;
2329 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002330 ring->dispatch_execbuffer =
2331 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002332 if (i915_semaphore_is_enabled(dev)) {
2333 ring->semaphore.sync_to = gen6_ring_sync;
2334 ring->semaphore.signal = gen6_signal;
2335 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2336 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2337 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2338 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2339 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2340 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2341 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2342 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2343 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2344 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2345 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002346 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002347 } else {
2348 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002349 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002350 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002351 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002352 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002353 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002354 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002355 ring->irq_get = gen5_ring_get_irq;
2356 ring->irq_put = gen5_ring_put_irq;
2357 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002358 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002359 ring->irq_get = i9xx_ring_get_irq;
2360 ring->irq_put = i9xx_ring_put_irq;
2361 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002362 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002363 }
2364 ring->init = init_ring_common;
2365
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002366 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002367}
Chris Wilson549f7362010-10-19 11:19:32 +01002368
Zhao Yakui845f74a2014-04-17 10:37:37 +08002369/**
2370 * Initialize the second BSD ring for Broadwell GT3.
2371 * It is noted that this only exists on Broadwell GT3.
2372 */
2373int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2374{
2375 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002376 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002377
2378 if ((INTEL_INFO(dev)->gen != 8)) {
2379 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2380 return -EINVAL;
2381 }
2382
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002383 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002384 ring->id = VCS2;
2385
2386 ring->write_tail = ring_write_tail;
2387 ring->mmio_base = GEN8_BSD2_RING_BASE;
2388 ring->flush = gen6_bsd_ring_flush;
2389 ring->add_request = gen6_add_request;
2390 ring->get_seqno = gen6_ring_get_seqno;
2391 ring->set_seqno = ring_set_seqno;
2392 ring->irq_enable_mask =
2393 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2394 ring->irq_get = gen8_ring_get_irq;
2395 ring->irq_put = gen8_ring_put_irq;
2396 ring->dispatch_execbuffer =
2397 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002398 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002399 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002400 ring->semaphore.signal = gen8_xcs_signal;
2401 GEN8_RING_SEMAPHORE_INIT;
2402 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002403 ring->init = init_ring_common;
2404
2405 return intel_init_ring_buffer(dev, ring);
2406}
2407
Chris Wilson549f7362010-10-19 11:19:32 +01002408int intel_init_blt_ring_buffer(struct drm_device *dev)
2409{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002410 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002411 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002412
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002413 ring->name = "blitter ring";
2414 ring->id = BCS;
2415
2416 ring->mmio_base = BLT_RING_BASE;
2417 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002418 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002419 ring->add_request = gen6_add_request;
2420 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002421 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002422 if (INTEL_INFO(dev)->gen >= 8) {
2423 ring->irq_enable_mask =
2424 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2425 ring->irq_get = gen8_ring_get_irq;
2426 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002427 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002428 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002429 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002430 ring->semaphore.signal = gen8_xcs_signal;
2431 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002432 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002433 } else {
2434 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2435 ring->irq_get = gen6_ring_get_irq;
2436 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002437 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002438 if (i915_semaphore_is_enabled(dev)) {
2439 ring->semaphore.signal = gen6_signal;
2440 ring->semaphore.sync_to = gen6_ring_sync;
2441 /*
2442 * The current semaphore is only applied on pre-gen8
2443 * platform. And there is no VCS2 ring on the pre-gen8
2444 * platform. So the semaphore between BCS and VCS2 is
2445 * initialized as INVALID. Gen8 will initialize the
2446 * sema between BCS and VCS2 later.
2447 */
2448 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2449 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2450 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2451 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2452 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2453 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2454 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2455 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2456 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2457 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2458 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002459 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002460 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002461
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002462 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002463}
Chris Wilsona7b97612012-07-20 12:41:08 +01002464
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002465int intel_init_vebox_ring_buffer(struct drm_device *dev)
2466{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002467 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002468 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002469
2470 ring->name = "video enhancement ring";
2471 ring->id = VECS;
2472
2473 ring->mmio_base = VEBOX_RING_BASE;
2474 ring->write_tail = ring_write_tail;
2475 ring->flush = gen6_ring_flush;
2476 ring->add_request = gen6_add_request;
2477 ring->get_seqno = gen6_ring_get_seqno;
2478 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002479
2480 if (INTEL_INFO(dev)->gen >= 8) {
2481 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002482 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002483 ring->irq_get = gen8_ring_get_irq;
2484 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002485 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002486 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002487 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002488 ring->semaphore.signal = gen8_xcs_signal;
2489 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002490 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002491 } else {
2492 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2493 ring->irq_get = hsw_vebox_get_irq;
2494 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002495 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002496 if (i915_semaphore_is_enabled(dev)) {
2497 ring->semaphore.sync_to = gen6_ring_sync;
2498 ring->semaphore.signal = gen6_signal;
2499 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2500 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2501 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2502 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2503 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2504 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2505 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2506 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2507 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2508 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2509 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002510 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002511 ring->init = init_ring_common;
2512
2513 return intel_init_ring_buffer(dev, ring);
2514}
2515
Chris Wilsona7b97612012-07-20 12:41:08 +01002516int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002517intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002518{
2519 int ret;
2520
2521 if (!ring->gpu_caches_dirty)
2522 return 0;
2523
2524 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2525 if (ret)
2526 return ret;
2527
2528 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2529
2530 ring->gpu_caches_dirty = false;
2531 return 0;
2532}
2533
2534int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002535intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002536{
2537 uint32_t flush_domains;
2538 int ret;
2539
2540 flush_domains = 0;
2541 if (ring->gpu_caches_dirty)
2542 flush_domains = I915_GEM_GPU_DOMAINS;
2543
2544 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2545 if (ret)
2546 return ret;
2547
2548 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2549
2550 ring->gpu_caches_dirty = false;
2551 return 0;
2552}
Chris Wilsone3efda42014-04-09 09:19:41 +01002553
2554void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002555intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002556{
2557 int ret;
2558
2559 if (!intel_ring_initialized(ring))
2560 return;
2561
2562 ret = intel_ring_idle(ring);
2563 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2564 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2565 ring->name, ret);
2566
2567 stop_ring(ring);
2568}