blob: 59cb9cd00ad2ec4dd0832730e78bf25046eeb8fb [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerbcc52892008-01-10 16:14:15 -080054#define DRV_VERSION "1.21"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemminger14d02632006-09-26 11:57:43 -070093static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080094module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139 { 0 }
140};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142MODULE_DEVICE_TABLE(pci, sky2_id_table);
143
144/* Avoid conditionals by using array */
145static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
146static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700147static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800149/* This driver supports yukon2 chipset only */
150static const char *yukon2_name[] = {
151 "XL", /* 0xb3 */
152 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800153 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800154 "EC", /* 0xb6 */
155 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700156 "FE+", /* 0xb8 */
Stephen Hemmingerc63eddb2008-04-10 15:06:14 -0500157 "Supreme", /* 0xb9 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158};
159
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100160static void sky2_set_multicast(struct net_device *dev);
161
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800163static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700164{
165 int i;
166
167 gma_write16(hw, port, GM_SMI_DATA, val);
168 gma_write16(hw, port, GM_SMI_CTRL,
169 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
170
171 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
173 if (ctrl == 0xffff)
174 goto io_error;
175
176 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800178
179 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800182 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800184
185io_error:
186 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
187 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700188}
189
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800190static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700191{
192 int i;
193
Stephen Hemminger793b8832005-09-14 16:06:14 -0700194 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700195 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
196
197 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800198 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
199 if (ctrl == 0xffff)
200 goto io_error;
201
202 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800203 *val = gma_read16(hw, port, GM_SMI_DATA);
204 return 0;
205 }
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700208 }
209
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212io_error:
213 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
214 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215}
216
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800217static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800218{
219 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800220 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800221 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700222}
223
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224
225static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800227 /* switch power to VCC (WA for VAUX problem) */
228 sky2_write8(hw, B0_POWER_CTRL,
229 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700230
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800231 /* disable Core Clock Division, */
232 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700233
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800234 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
235 /* enable bits are inverted */
236 sky2_write8(hw, B2_Y2_CLK_GATE,
237 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
238 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
239 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
240 else
241 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700242
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700243 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700245
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249 /* set all bits to 0 except bits 15..12 and 8 */
250 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800253 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700254 /* set all bits to 0 except bits 28 & 27 */
255 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800256 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700257
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800258 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700259
260 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
261 reg = sky2_read32(hw, B2_GP_IO);
262 reg |= GLB_GPIO_STAT_RACE_DIS;
263 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700264
265 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700268
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800269static void sky2_power_aux(struct sky2_hw *hw)
270{
271 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
272 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
273 else
274 /* enable bits are inverted */
275 sky2_write8(hw, B2_Y2_CLK_GATE,
276 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
277 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
278 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
279
280 /* switch power to VAUX */
281 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
282 sky2_write8(hw, B0_POWER_CTRL,
283 (PC_VAUX_ENA | PC_VCC_ENA |
284 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700285}
286
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700287static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700288{
289 u16 reg;
290
291 /* disable all GMAC IRQ's */
292 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
295 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
298
299 reg = gma_read16(hw, port, GM_RX_CTRL);
300 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
301 gma_write16(hw, port, GM_RX_CTRL, reg);
302}
303
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700304/* flow control to advertise bits */
305static const u16 copper_fc_adv[] = {
306 [FC_NONE] = 0,
307 [FC_TX] = PHY_M_AN_ASP,
308 [FC_RX] = PHY_M_AN_PC,
309 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
310};
311
312/* flow control to advertise bits when using 1000BaseX */
313static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700314 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700315 [FC_TX] = PHY_M_P_ASYM_MD_X,
316 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318};
319
320/* flow control to GMA disable bits */
321static const u16 gm_fc_disable[] = {
322 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
323 [FC_TX] = GM_GPCR_FC_RX_DIS,
324 [FC_RX] = GM_GPCR_FC_TX_DIS,
325 [FC_BOTH] = 0,
326};
327
328
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
330{
331 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700332 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700334 if (sky2->autoneg == AUTONEG_ENABLE &&
335 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
337
338 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700339 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
341
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700344 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700345 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
346 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set master & slave downshift counter to 1x */
348 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349
350 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
351 }
352
353 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700354 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700355 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 /* enable automatic crossover */
357 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700358
359 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
360 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
361 u16 spec;
362
363 /* Enable Class A driver for FE+ A0 */
364 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
365 spec |= PHY_M_FESC_SEL_CL_A;
366 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 } else {
369 /* disable energy detect */
370 ctrl &= ~PHY_M_PC_EN_DET_MSK;
371
372 /* enable automatic crossover */
373 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
374
Stephen Hemminger53419c62007-05-14 12:38:11 -0700375 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800376 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700377 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 ctrl &= ~PHY_M_PC_DSC_MSK;
380 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
381 }
382 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700383 } else {
384 /* workaround for deviation #4.88 (CRC errors) */
385 /* disable Automatic Crossover */
386
387 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 }
389
390 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
391
392 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700393 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700394 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
395
396 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl &= ~PHY_M_MAC_MD_MSK;
400 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
402
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700403 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 /* select page 1 to access Fiber registers */
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406
407 /* for SFP-module set SIGDET polarity to low */
408 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
409 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700410 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412
413 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
415
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700416 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 ct1000 = 0;
418 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420
421 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700422 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423 if (sky2->advertising & ADVERTISED_1000baseT_Full)
424 ct1000 |= PHY_M_1000C_AFD;
425 if (sky2->advertising & ADVERTISED_1000baseT_Half)
426 ct1000 |= PHY_M_1000C_AHD;
427 if (sky2->advertising & ADVERTISED_100baseT_Full)
428 adv |= PHY_M_AN_100_FD;
429 if (sky2->advertising & ADVERTISED_100baseT_Half)
430 adv |= PHY_M_AN_100_HD;
431 if (sky2->advertising & ADVERTISED_10baseT_Full)
432 adv |= PHY_M_AN_10_FD;
433 if (sky2->advertising & ADVERTISED_10baseT_Half)
434 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700435
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700436 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700437 } else { /* special defines for FIBER (88E1040S only) */
438 if (sky2->advertising & ADVERTISED_1000baseT_Full)
439 adv |= PHY_M_AN_1000X_AFD;
440 if (sky2->advertising & ADVERTISED_1000baseT_Half)
441 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700443 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700444 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445
446 /* Restart Auto-negotiation */
447 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
448 } else {
449 /* forced speed/duplex settings */
450 ct1000 = PHY_M_1000C_MSE;
451
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700452 /* Disable auto update for duplex flow control and speed */
453 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454
455 switch (sky2->speed) {
456 case SPEED_1000:
457 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 case SPEED_100:
461 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464 }
465
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 if (sky2->duplex == DUPLEX_FULL) {
467 reg |= GM_GPCR_DUP_FULL;
468 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 } else if (sky2->speed < SPEED_1000)
470 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700471
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700473 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700474
475 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700476 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700477 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
478 else
479 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700480 }
481
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700482 gma_write16(hw, port, GM_GP_CTRL, reg);
483
Stephen Hemminger05745c42007-09-19 15:36:45 -0700484 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700485 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
486
487 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
488 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
489
490 /* Setup Phy LED's */
491 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
492 ledover = 0;
493
494 switch (hw->chip_id) {
495 case CHIP_ID_YUKON_FE:
496 /* on 88E3082 these bits are at 11..9 (shifted left) */
497 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
498
499 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
500
501 /* delete ACT LED control bits */
502 ctrl &= ~PHY_M_FELP_LED1_MSK;
503 /* change ACT LED control to blink mode */
504 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
505 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
506 break;
507
Stephen Hemminger05745c42007-09-19 15:36:45 -0700508 case CHIP_ID_YUKON_FE_P:
509 /* Enable Link Partner Next Page */
510 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
511 ctrl |= PHY_M_PC_ENA_LIP_NP;
512
513 /* disable Energy Detect and enable scrambler */
514 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
516
517 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
518 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
519 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
520 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
521
522 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
523 break;
524
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700526 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527
528 /* select page 3 to access LED control register */
529 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
530
531 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700532 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
533 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
534 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
535 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
536 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700537
538 /* set Polarity Control register */
539 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700540 (PHY_M_POLC_LS1_P_MIX(4) |
541 PHY_M_POLC_IS0_P_MIX(4) |
542 PHY_M_POLC_LOS_CTRL(2) |
543 PHY_M_POLC_INIT_CTRL(2) |
544 PHY_M_POLC_STA1_CTRL(2) |
545 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700546
547 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700548 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800550
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700551 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800552 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800553 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700554 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
555
556 /* select page 3 to access LED control register */
557 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
558
559 /* set LED Function Control register */
560 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
561 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
562 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
563 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
564 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
565
566 /* set Blink Rate in LED Timer Control Register */
567 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
568 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
569 /* restore page register */
570 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
571 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572
573 default:
574 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
575 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800576
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800578 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579 }
580
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700581 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
582 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800583 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700584 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
585
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, 0x18, 0xaa99);
588 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700589
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700591 gm_phy_write(hw, port, 0x18, 0xa204);
592 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800593
594 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700595 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700596 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
597 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
598 /* apply workaround for integrated resistors calibration */
599 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
600 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800601 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700602 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800603 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
604
605 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
606 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800607 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800608 }
609
610 if (ledover)
611 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
612
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700613 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700614
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700615 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700616 if (sky2->autoneg == AUTONEG_ENABLE)
617 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
618 else
619 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
620}
621
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700622static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
623static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
624
625static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700626{
627 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700628
Stephen Hemminger82637e82008-01-23 19:16:04 -0800629 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800630 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700631 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700632
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700633 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700634 reg1 |= coma_mode[port];
635
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800636 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800637 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
638 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700639}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700640
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700641static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
642{
643 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700644 u16 ctrl;
645
646 /* release GPHY Control reset */
647 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
648
649 /* release GMAC reset */
650 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
651
652 if (hw->flags & SKY2_HW_NEWER_PHY) {
653 /* select page 2 to access MAC control register */
654 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
655
656 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
657 /* allow GMII Power Down */
658 ctrl &= ~PHY_M_MAC_GMIF_PUP;
659 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
660
661 /* set page register back to 0 */
662 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
663 }
664
665 /* setup General Purpose Control Register */
666 gma_write16(hw, port, GM_GP_CTRL,
667 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
668
669 if (hw->chip_id != CHIP_ID_YUKON_EC) {
670 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
671 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
672
673 /* enable Power Down */
674 ctrl |= PHY_M_PC_POW_D_ENA;
675 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
676 }
677
678 /* set IEEE compatible Power Down Mode (dev. #4.99) */
679 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
680 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700681
682 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
683 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700684 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700685 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
686 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700687}
688
Stephen Hemminger1b537562005-12-20 15:08:07 -0800689/* Force a renegotiation */
690static void sky2_phy_reinit(struct sky2_port *sky2)
691{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800692 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800693 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800694 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800695}
696
Stephen Hemmingere3173832007-02-06 10:45:39 -0800697/* Put device in state to listen for Wake On Lan */
698static void sky2_wol_init(struct sky2_port *sky2)
699{
700 struct sky2_hw *hw = sky2->hw;
701 unsigned port = sky2->port;
702 enum flow_control save_mode;
703 u16 ctrl;
704 u32 reg1;
705
706 /* Bring hardware out of reset */
707 sky2_write16(hw, B0_CTST, CS_RST_CLR);
708 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
709
710 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
711 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
712
713 /* Force to 10/100
714 * sky2_reset will re-enable on resume
715 */
716 save_mode = sky2->flow_mode;
717 ctrl = sky2->advertising;
718
719 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
720 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700721
722 spin_lock_bh(&sky2->phy_lock);
723 sky2_phy_power_up(hw, port);
724 sky2_phy_init(hw, port);
725 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800726
727 sky2->flow_mode = save_mode;
728 sky2->advertising = ctrl;
729
730 /* Set GMAC to no flow control and auto update for speed/duplex */
731 gma_write16(hw, port, GM_GP_CTRL,
732 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
733 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
734
735 /* Set WOL address */
736 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
737 sky2->netdev->dev_addr, ETH_ALEN);
738
739 /* Turn on appropriate WOL control bits */
740 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
741 ctrl = 0;
742 if (sky2->wol & WAKE_PHY)
743 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
744 else
745 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
746
747 if (sky2->wol & WAKE_MAGIC)
748 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
749 else
750 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
751
752 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
753 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
754
755 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800756 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800757 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800758 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800759
760 /* block receiver */
761 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
762
763}
764
Stephen Hemminger69161612007-06-04 17:23:26 -0700765static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
766{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700767 struct net_device *dev = hw->dev[port];
768
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800769 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
770 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
771 hw->chip_id == CHIP_ID_YUKON_FE_P ||
772 hw->chip_id == CHIP_ID_YUKON_SUPR) {
773 /* Yukon-Extreme B0 and further Extreme devices */
774 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700775
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800776 if (dev->mtu <= ETH_DATA_LEN)
777 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
778 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700779
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800780 else
781 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
782 TX_JUMBO_ENA| TX_STFW_ENA);
783 } else {
784 if (dev->mtu <= ETH_DATA_LEN)
785 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
786 else {
787 /* set Tx GMAC FIFO Almost Empty Threshold */
788 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
789 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700790
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800791 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
792
793 /* Can't do offload because of lack of store/forward */
794 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
795 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700796 }
797}
798
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700799static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
800{
801 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
802 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100803 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700804 int i;
805 const u8 *addr = hw->dev[port]->dev_addr;
806
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700807 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
808 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700809
810 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
811
Stephen Hemminger793b8832005-09-14 16:06:14 -0700812 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 /* WA DEV_472 -- looks like crossed wires on port 2 */
814 /* clear GMAC 1 Control reset */
815 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
816 do {
817 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
818 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
819 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
820 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
821 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
822 }
823
Stephen Hemminger793b8832005-09-14 16:06:14 -0700824 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700826 /* Enable Transmit FIFO Underrun */
827 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
828
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800829 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700830 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800832 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700833
834 /* MIB clear */
835 reg = gma_read16(hw, port, GM_PHY_ADDR);
836 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
837
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700838 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
839 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840 gma_write16(hw, port, GM_PHY_ADDR, reg);
841
842 /* transmit control */
843 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
844
845 /* receive control reg: unicast + multicast + no FCS */
846 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700847 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848
849 /* transmit flow control */
850 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
851
852 /* transmit parameter */
853 gma_write16(hw, port, GM_TX_PARAM,
854 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
855 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
856 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
857 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
858
859 /* serial mode register */
860 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700861 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700862
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700863 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864 reg |= GM_SMOD_JUMBO_ENA;
865
866 gma_write16(hw, port, GM_SERIAL_MODE, reg);
867
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700868 /* virtual address for data */
869 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
870
Stephen Hemminger793b8832005-09-14 16:06:14 -0700871 /* physical address: used for pause frames */
872 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
873
874 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
876 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
877 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
878
879 /* Configure Rx MAC FIFO */
880 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100881 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700882 if (hw->chip_id == CHIP_ID_YUKON_EX ||
883 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100884 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700885
Al Viro25cccec2007-07-20 16:07:33 +0100886 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700887
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800888 if (hw->chip_id == CHIP_ID_YUKON_XL) {
889 /* Hardware errata - clear flush mask */
890 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
891 } else {
892 /* Flush Rx MAC FIFO on any flow control or error */
893 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
894 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700895
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800896 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700897 reg = RX_GMF_FL_THR_DEF + 1;
898 /* Another magic mystery workaround from sk98lin */
899 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
900 hw->chip_rev == CHIP_REV_YU_FE2_A0)
901 reg = 0x178;
902 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700903
904 /* Configure Tx MAC FIFO */
905 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
906 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800907
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700908 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800909 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800910 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800911 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700912
Stephen Hemminger69161612007-06-04 17:23:26 -0700913 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800914 }
915
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800916 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
917 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
918 /* disable dynamic watermark */
919 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
920 reg &= ~TX_DYN_WM_ENA;
921 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
922 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923}
924
Stephen Hemminger67712902006-12-04 15:53:45 -0800925/* Assign Ram Buffer allocation to queue */
926static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700927{
Stephen Hemminger67712902006-12-04 15:53:45 -0800928 u32 end;
929
930 /* convert from K bytes to qwords used for hw register */
931 start *= 1024/8;
932 space *= 1024/8;
933 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700934
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700935 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
936 sky2_write32(hw, RB_ADDR(q, RB_START), start);
937 sky2_write32(hw, RB_ADDR(q, RB_END), end);
938 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
939 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
940
941 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800942 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700943
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800944 /* On receive queue's set the thresholds
945 * give receiver priority when > 3/4 full
946 * send pause when down to 2K
947 */
948 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
949 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700950
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800951 tp = space - 2048/8;
952 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
953 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700954 } else {
955 /* Enable store & forward on Tx queue's because
956 * Tx FIFO is only 1K on Yukon
957 */
958 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
959 }
960
961 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700962 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963}
964
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800966static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967{
968 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
969 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
970 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800971 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972}
973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974/* Setup prefetch unit registers. This is the interface between
975 * hardware and driver list elements
976 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800977static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978 u64 addr, u32 last)
979{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700980 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
981 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
982 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
983 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
984 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
985 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700986
987 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988}
989
Stephen Hemminger793b8832005-09-14 16:06:14 -0700990static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
991{
992 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
993
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700994 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700995 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700996 return le;
997}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700999static void tx_init(struct sky2_port *sky2)
1000{
1001 struct sky2_tx_le *le;
1002
1003 sky2->tx_prod = sky2->tx_cons = 0;
1004 sky2->tx_tcpsum = 0;
1005 sky2->tx_last_mss = 0;
1006
1007 le = get_tx_le(sky2);
1008 le->addr = 0;
1009 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001010}
1011
Stephen Hemminger291ea612006-09-26 11:57:41 -07001012static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1013 struct sky2_tx_le *le)
1014{
1015 return sky2->tx_ring + (le - sky2->tx_le);
1016}
1017
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001018/* Update chip's next pointer */
1019static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001020{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001021 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001022 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001023 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1024
1025 /* Synchronize I/O on since next processor may write to tail */
1026 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001027}
1028
Stephen Hemminger793b8832005-09-14 16:06:14 -07001029
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001030static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1031{
1032 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001033 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001034 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001035 return le;
1036}
1037
Stephen Hemminger14d02632006-09-26 11:57:43 -07001038/* Build description to hardware for one receive segment */
1039static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1040 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041{
1042 struct sky2_rx_le *le;
1043
Stephen Hemminger86c68872008-01-10 16:14:12 -08001044 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001046 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 le->opcode = OP_ADDR64 | HW_OWNER;
1048 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001049
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001051 le->addr = cpu_to_le32((u32) map);
1052 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001053 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054}
1055
Stephen Hemminger14d02632006-09-26 11:57:43 -07001056/* Build description to hardware for one possibly fragmented skb */
1057static void sky2_rx_submit(struct sky2_port *sky2,
1058 const struct rx_ring_info *re)
1059{
1060 int i;
1061
1062 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1063
1064 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1065 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1066}
1067
1068
1069static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1070 unsigned size)
1071{
1072 struct sk_buff *skb = re->skb;
1073 int i;
1074
1075 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1076 pci_unmap_len_set(re, data_size, size);
1077
1078 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1079 re->frag_addr[i] = pci_map_page(pdev,
1080 skb_shinfo(skb)->frags[i].page,
1081 skb_shinfo(skb)->frags[i].page_offset,
1082 skb_shinfo(skb)->frags[i].size,
1083 PCI_DMA_FROMDEVICE);
1084}
1085
1086static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1087{
1088 struct sk_buff *skb = re->skb;
1089 int i;
1090
1091 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1092 PCI_DMA_FROMDEVICE);
1093
1094 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1095 pci_unmap_page(pdev, re->frag_addr[i],
1096 skb_shinfo(skb)->frags[i].size,
1097 PCI_DMA_FROMDEVICE);
1098}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001099
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100/* Tell chip where to start receive checksum.
1101 * Actually has two checksums, but set both same to avoid possible byte
1102 * order problems.
1103 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001104static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001106 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001107
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001108 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1109 le->ctrl = 0;
1110 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001111
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001112 sky2_write32(sky2->hw,
1113 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1114 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001115}
1116
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001117/*
1118 * The RX Stop command will not work for Yukon-2 if the BMU does not
1119 * reach the end of packet and since we can't make sure that we have
1120 * incoming data, we must reset the BMU while it is not doing a DMA
1121 * transfer. Since it is possible that the RX path is still active,
1122 * the RX RAM buffer will be stopped first, so any possible incoming
1123 * data will not trigger a DMA. After the RAM buffer is stopped, the
1124 * BMU is polled until any DMA in progress is ended and only then it
1125 * will be reset.
1126 */
1127static void sky2_rx_stop(struct sky2_port *sky2)
1128{
1129 struct sky2_hw *hw = sky2->hw;
1130 unsigned rxq = rxqaddr[sky2->port];
1131 int i;
1132
1133 /* disable the RAM Buffer receive queue */
1134 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1135
1136 for (i = 0; i < 0xffff; i++)
1137 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1138 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1139 goto stopped;
1140
1141 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1142 sky2->netdev->name);
1143stopped:
1144 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1145
1146 /* reset the Rx prefetch unit */
1147 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001148 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001149}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001150
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001151/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152static void sky2_rx_clean(struct sky2_port *sky2)
1153{
1154 unsigned i;
1155
1156 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001157 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001158 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001159
1160 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001161 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001162 kfree_skb(re->skb);
1163 re->skb = NULL;
1164 }
1165 }
1166}
1167
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001168/* Basic MII support */
1169static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1170{
1171 struct mii_ioctl_data *data = if_mii(ifr);
1172 struct sky2_port *sky2 = netdev_priv(dev);
1173 struct sky2_hw *hw = sky2->hw;
1174 int err = -EOPNOTSUPP;
1175
1176 if (!netif_running(dev))
1177 return -ENODEV; /* Phy still in reset */
1178
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001179 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001180 case SIOCGMIIPHY:
1181 data->phy_id = PHY_ADDR_MARV;
1182
1183 /* fallthru */
1184 case SIOCGMIIREG: {
1185 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001186
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001187 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001188 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001189 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001190
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001191 data->val_out = val;
1192 break;
1193 }
1194
1195 case SIOCSMIIREG:
1196 if (!capable(CAP_NET_ADMIN))
1197 return -EPERM;
1198
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001199 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001200 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1201 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001202 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001203 break;
1204 }
1205 return err;
1206}
1207
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001208#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001209static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001210{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001211 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001212 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1213 RX_VLAN_STRIP_ON);
1214 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1215 TX_VLAN_TAG_ON);
1216 } else {
1217 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1218 RX_VLAN_STRIP_OFF);
1219 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1220 TX_VLAN_TAG_OFF);
1221 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001222}
1223
1224static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1225{
1226 struct sky2_port *sky2 = netdev_priv(dev);
1227 struct sky2_hw *hw = sky2->hw;
1228 u16 port = sky2->port;
1229
1230 netif_tx_lock_bh(dev);
1231 napi_disable(&hw->napi);
1232
1233 sky2->vlgrp = grp;
1234 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001235
David S. Millerd1d08d12008-01-07 20:53:33 -08001236 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001237 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001238 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001239}
1240#endif
1241
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001242/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001243 * Allocate an skb for receiving. If the MTU is large enough
1244 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001245 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001246static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001247{
1248 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001249 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001250
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001251 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001252 unsigned char *start;
1253 /*
1254 * Workaround for a bug in FIFO that cause hang
1255 * if the FIFO if the receive buffer is not 64 byte aligned.
1256 * The buffer returned from netdev_alloc_skb is
1257 * aligned except if slab debugging is enabled.
1258 */
1259 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
1260 if (!skb)
1261 goto nomem;
1262 start = PTR_ALIGN(skb->data, 8);
1263 skb_reserve(skb, start - skb->data);
1264 } else {
1265 skb = netdev_alloc_skb(sky2->netdev,
1266 sky2->rx_data_size + NET_IP_ALIGN);
1267 if (!skb)
1268 goto nomem;
1269 skb_reserve(skb, NET_IP_ALIGN);
1270 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07001271
1272 for (i = 0; i < sky2->rx_nfrags; i++) {
1273 struct page *page = alloc_page(GFP_ATOMIC);
1274
1275 if (!page)
1276 goto free_partial;
1277 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001278 }
1279
1280 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001281free_partial:
1282 kfree_skb(skb);
1283nomem:
1284 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001285}
1286
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001287static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1288{
1289 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1290}
1291
Stephen Hemminger82788c72006-01-17 13:43:10 -08001292/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001293 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001294 * Normal case this ends up creating one list element for skb
1295 * in the receive ring. Worst case if using large MTU and each
1296 * allocation falls on a different 64 bit region, that results
1297 * in 6 list elements per ring entry.
1298 * One element is used for checksum enable/disable, and one
1299 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001300 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001301static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001303 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001304 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001305 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001306 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001307
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001308 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001309 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001310
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001311 /* On PCI express lowering the watermark gives better performance */
1312 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1313 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1314
1315 /* These chips have no ram buffer?
1316 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001317 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001318 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1319 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001320 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001321
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001322 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1323
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001324 if (!(hw->flags & SKY2_HW_NEW_LE))
1325 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001326
Stephen Hemminger14d02632006-09-26 11:57:43 -07001327 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001328 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001329
1330 /* Stopping point for hardware truncation */
1331 thresh = (size - 8) / sizeof(u32);
1332
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001333 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001334 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1335
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001336 /* Compute residue after pages */
1337 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001338
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001339 /* Optimize to handle small packets and headers */
1340 if (size < copybreak)
1341 size = copybreak;
1342 if (size < ETH_HLEN)
1343 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001344
Stephen Hemminger14d02632006-09-26 11:57:43 -07001345 sky2->rx_data_size = size;
1346
1347 /* Fill Rx ring */
1348 for (i = 0; i < sky2->rx_pending; i++) {
1349 re = sky2->rx_ring + i;
1350
1351 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001352 if (!re->skb)
1353 goto nomem;
1354
Stephen Hemminger14d02632006-09-26 11:57:43 -07001355 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1356 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001357 }
1358
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001359 /*
1360 * The receiver hangs if it receives frames larger than the
1361 * packet buffer. As a workaround, truncate oversize frames, but
1362 * the register is limited to 9 bits, so if you do frames > 2052
1363 * you better get the MTU right!
1364 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001365 if (thresh > 0x1ff)
1366 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1367 else {
1368 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1369 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1370 }
1371
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001372 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001373 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001374 return 0;
1375nomem:
1376 sky2_rx_clean(sky2);
1377 return -ENOMEM;
1378}
1379
1380/* Bring up network interface. */
1381static int sky2_up(struct net_device *dev)
1382{
1383 struct sky2_port *sky2 = netdev_priv(dev);
1384 struct sky2_hw *hw = sky2->hw;
1385 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001386 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001387 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001388 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001389
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001390 /*
1391 * On dual port PCI-X card, there is an problem where status
1392 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001393 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001394 if (otherdev && netif_running(otherdev) &&
1395 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001396 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001397
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001398 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001399 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001400 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1401
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001402 }
1403
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001404 if (netif_msg_ifup(sky2))
1405 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1406
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001407 netif_carrier_off(dev);
1408
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001409 /* must be power of 2 */
1410 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001411 TX_RING_SIZE *
1412 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413 &sky2->tx_le_map);
1414 if (!sky2->tx_le)
1415 goto err_out;
1416
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001417 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001418 GFP_KERNEL);
1419 if (!sky2->tx_ring)
1420 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001421
1422 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001423
1424 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1425 &sky2->rx_le_map);
1426 if (!sky2->rx_le)
1427 goto err_out;
1428 memset(sky2->rx_le, 0, RX_LE_BYTES);
1429
Stephen Hemminger291ea612006-09-26 11:57:41 -07001430 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001431 GFP_KERNEL);
1432 if (!sky2->rx_ring)
1433 goto err_out;
1434
1435 sky2_mac_init(hw, port);
1436
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001437 /* Register is number of 4K blocks on internal RAM buffer. */
1438 ramsize = sky2_read8(hw, B2_E_0) * 4;
1439 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001440 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001441
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001442 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001443 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001444 if (ramsize < 16)
1445 rxspace = ramsize / 2;
1446 else
1447 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448
Stephen Hemminger67712902006-12-04 15:53:45 -08001449 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1450 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1451
1452 /* Make sure SyncQ is disabled */
1453 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1454 RB_RST_SET);
1455 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001456
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001457 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001458
Stephen Hemminger69161612007-06-04 17:23:26 -07001459 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1460 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1461 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1462
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001463 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001464 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1465 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001466 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001467
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1469 TX_RING_SIZE - 1);
1470
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001471#ifdef SKY2_VLAN_TAG_USED
1472 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1473#endif
1474
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001475 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001476 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001477 goto err_out;
1478
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001479 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001480 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001481 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001482 sky2_write32(hw, B0_IMSK, imask);
1483
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001484 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485 return 0;
1486
1487err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001488 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001489 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1490 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001491 sky2->rx_le = NULL;
1492 }
1493 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001494 pci_free_consistent(hw->pdev,
1495 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1496 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001497 sky2->tx_le = NULL;
1498 }
1499 kfree(sky2->tx_ring);
1500 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001501
Stephen Hemminger1b537562005-12-20 15:08:07 -08001502 sky2->tx_ring = NULL;
1503 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504 return err;
1505}
1506
Stephen Hemminger793b8832005-09-14 16:06:14 -07001507/* Modular subtraction in ring */
1508static inline int tx_dist(unsigned tail, unsigned head)
1509{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001510 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001511}
1512
1513/* Number of list elements available for next tx */
1514static inline int tx_avail(const struct sky2_port *sky2)
1515{
1516 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1517}
1518
1519/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001520static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001521{
1522 unsigned count;
1523
1524 count = sizeof(dma_addr_t) / sizeof(u32);
1525 count += skb_shinfo(skb)->nr_frags * count;
1526
Herbert Xu89114af2006-07-08 13:34:32 -07001527 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001528 ++count;
1529
Patrick McHardy84fa7932006-08-29 16:44:56 -07001530 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001531 ++count;
1532
1533 return count;
1534}
1535
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001537 * Put one packet in ring for transmit.
1538 * A single packet can generate multiple list elements, and
1539 * the number of ring elements will probably be less than the number
1540 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001541 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001542static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1543{
1544 struct sky2_port *sky2 = netdev_priv(dev);
1545 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001546 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001547 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548 unsigned i, len;
1549 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550 u16 mss;
1551 u8 ctrl;
1552
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001553 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1554 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001555
Stephen Hemminger793b8832005-09-14 16:06:14 -07001556 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001557 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1558 dev->name, sky2->tx_prod, skb->len);
1559
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560 len = skb_headlen(skb);
1561 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001562
Stephen Hemminger86c68872008-01-10 16:14:12 -08001563 /* Send high bits if needed */
1564 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001565 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001566 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001567 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001568 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569
1570 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001571 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001572 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001573
1574 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001575 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576
Stephen Hemminger69161612007-06-04 17:23:26 -07001577 if (mss != sky2->tx_last_mss) {
1578 le = get_tx_le(sky2);
1579 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001580
1581 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001582 le->opcode = OP_MSS | HW_OWNER;
1583 else
1584 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001585 sky2->tx_last_mss = mss;
1586 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587 }
1588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001590#ifdef SKY2_VLAN_TAG_USED
1591 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1592 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1593 if (!le) {
1594 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001595 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001596 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001597 } else
1598 le->opcode |= OP_VLAN;
1599 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1600 ctrl |= INS_VLAN;
1601 }
1602#endif
1603
1604 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001605 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001606 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001607 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001608 ctrl |= CALSUM; /* auto checksum */
1609 else {
1610 const unsigned offset = skb_transport_offset(skb);
1611 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001612
Stephen Hemminger69161612007-06-04 17:23:26 -07001613 tcpsum = offset << 16; /* sum start */
1614 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615
Stephen Hemminger69161612007-06-04 17:23:26 -07001616 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1617 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1618 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619
Stephen Hemminger69161612007-06-04 17:23:26 -07001620 if (tcpsum != sky2->tx_tcpsum) {
1621 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001622
Stephen Hemminger69161612007-06-04 17:23:26 -07001623 le = get_tx_le(sky2);
1624 le->addr = cpu_to_le32(tcpsum);
1625 le->length = 0; /* initial checksum value */
1626 le->ctrl = 1; /* one packet */
1627 le->opcode = OP_TCPLISW | HW_OWNER;
1628 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001629 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001630 }
1631
1632 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001633 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001634 le->length = cpu_to_le16(len);
1635 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637
Stephen Hemminger291ea612006-09-26 11:57:41 -07001638 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001639 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001640 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001641 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001642
1643 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001644 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001645
1646 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1647 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001648
1649 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001650 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001651 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001652 le->ctrl = 0;
1653 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654 }
1655
1656 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001657 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658 le->length = cpu_to_le16(frag->size);
1659 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001660 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661
Stephen Hemminger291ea612006-09-26 11:57:41 -07001662 re = tx_le_re(sky2, le);
1663 re->skb = skb;
1664 pci_unmap_addr_set(re, mapaddr, mapping);
1665 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001667
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668 le->ctrl |= EOP;
1669
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001670 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1671 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001672
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001673 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001675 dev->trans_start = jiffies;
1676 return NETDEV_TX_OK;
1677}
1678
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001679/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001680 * Free ring elements from starting at tx_cons until "done"
1681 *
1682 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001683 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001685static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001687 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001688 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001689 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001691 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001692
Stephen Hemminger291ea612006-09-26 11:57:41 -07001693 for (idx = sky2->tx_cons; idx != done;
1694 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1695 struct sky2_tx_le *le = sky2->tx_le + idx;
1696 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697
Stephen Hemminger291ea612006-09-26 11:57:41 -07001698 switch(le->opcode & ~HW_OWNER) {
1699 case OP_LARGESEND:
1700 case OP_PACKET:
1701 pci_unmap_single(pdev,
1702 pci_unmap_addr(re, mapaddr),
1703 pci_unmap_len(re, maplen),
1704 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001705 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001706 case OP_BUFFER:
1707 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1708 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001709 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001710 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711 }
1712
Stephen Hemminger291ea612006-09-26 11:57:41 -07001713 if (le->ctrl & EOP) {
1714 if (unlikely(netif_msg_tx_done(sky2)))
1715 printk(KERN_DEBUG "%s: tx done %u\n",
1716 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001717
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001718 dev->stats.tx_packets++;
1719 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001720
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001721 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001722 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001723 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001724 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001725
Stephen Hemminger291ea612006-09-26 11:57:41 -07001726 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001727 smp_mb();
1728
Stephen Hemminger22e11702006-07-12 15:23:48 -07001729 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731}
1732
1733/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001734static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001736 struct sky2_port *sky2 = netdev_priv(dev);
1737
1738 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001739 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001740 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741}
1742
1743/* Network shutdown */
1744static int sky2_down(struct net_device *dev)
1745{
1746 struct sky2_port *sky2 = netdev_priv(dev);
1747 struct sky2_hw *hw = sky2->hw;
1748 unsigned port = sky2->port;
1749 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001750 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001751
Stephen Hemminger1b537562005-12-20 15:08:07 -08001752 /* Never really got started! */
1753 if (!sky2->tx_le)
1754 return 0;
1755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 if (netif_msg_ifdown(sky2))
1757 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1758
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001759 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760 netif_stop_queue(dev);
1761
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001762 /* Disable port IRQ */
1763 imask = sky2_read32(hw, B0_IMSK);
1764 imask &= ~portirq_msk[port];
1765 sky2_write32(hw, B0_IMSK, imask);
1766
Stephen Hemminger6de16232007-10-17 13:26:42 -07001767 synchronize_irq(hw->pdev->irq);
1768
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001769 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771 /* Stop transmitter */
1772 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1773 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1774
1775 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001776 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001777
1778 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001779 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001780 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1781
Stephen Hemminger6de16232007-10-17 13:26:42 -07001782 /* Make sure no packets are pending */
1783 napi_synchronize(&hw->napi);
1784
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1786
1787 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001788 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1789 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1791
1792 /* Disable Force Sync bit and Enable Alloc bit */
1793 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1794 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1795
1796 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1797 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1798 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1799
1800 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001801 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1802 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803
1804 /* Reset the Tx prefetch units */
1805 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1806 PREF_UNIT_RST_SET);
1807
1808 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1809
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001810 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001811
1812 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1813 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1814
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001815 sky2_phy_power_down(hw, port);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001816
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001817 netif_carrier_off(dev);
1818
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001819 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1821
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001822 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823 sky2_rx_clean(sky2);
1824
1825 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1826 sky2->rx_le, sky2->rx_le_map);
1827 kfree(sky2->rx_ring);
1828
1829 pci_free_consistent(hw->pdev,
1830 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1831 sky2->tx_le, sky2->tx_le_map);
1832 kfree(sky2->tx_ring);
1833
Stephen Hemminger1b537562005-12-20 15:08:07 -08001834 sky2->tx_le = NULL;
1835 sky2->rx_le = NULL;
1836
1837 sky2->rx_ring = NULL;
1838 sky2->tx_ring = NULL;
1839
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840 return 0;
1841}
1842
1843static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1844{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001845 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001846 return SPEED_1000;
1847
Stephen Hemminger05745c42007-09-19 15:36:45 -07001848 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1849 if (aux & PHY_M_PS_SPEED_100)
1850 return SPEED_100;
1851 else
1852 return SPEED_10;
1853 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
1855 switch (aux & PHY_M_PS_SPEED_MSK) {
1856 case PHY_M_PS_SPEED_1000:
1857 return SPEED_1000;
1858 case PHY_M_PS_SPEED_100:
1859 return SPEED_100;
1860 default:
1861 return SPEED_10;
1862 }
1863}
1864
1865static void sky2_link_up(struct sky2_port *sky2)
1866{
1867 struct sky2_hw *hw = sky2->hw;
1868 unsigned port = sky2->port;
1869 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001870 static const char *fc_name[] = {
1871 [FC_NONE] = "none",
1872 [FC_TX] = "tx",
1873 [FC_RX] = "rx",
1874 [FC_BOTH] = "both",
1875 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001878 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001879 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1880 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881
1882 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1883
1884 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001885
Stephen Hemminger75e80682007-09-19 15:36:46 -07001886 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001890 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1891
1892 if (netif_msg_link(sky2))
1893 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001894 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895 sky2->netdev->name, sky2->speed,
1896 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001897 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001898}
1899
1900static void sky2_link_down(struct sky2_port *sky2)
1901{
1902 struct sky2_hw *hw = sky2->hw;
1903 unsigned port = sky2->port;
1904 u16 reg;
1905
1906 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1907
1908 reg = gma_read16(hw, port, GM_GP_CTRL);
1909 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1910 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001913
1914 /* Turn on link LED */
1915 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1916
1917 if (netif_msg_link(sky2))
1918 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920 sky2_phy_init(hw, port);
1921}
1922
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001923static enum flow_control sky2_flow(int rx, int tx)
1924{
1925 if (rx)
1926 return tx ? FC_BOTH : FC_RX;
1927 else
1928 return tx ? FC_TX : FC_NONE;
1929}
1930
Stephen Hemminger793b8832005-09-14 16:06:14 -07001931static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1932{
1933 struct sky2_hw *hw = sky2->hw;
1934 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001935 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001936
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001937 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001938 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001939 if (lpa & PHY_M_AN_RF) {
1940 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1941 return -1;
1942 }
1943
Stephen Hemminger793b8832005-09-14 16:06:14 -07001944 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1945 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1946 sky2->netdev->name);
1947 return -1;
1948 }
1949
Stephen Hemminger793b8832005-09-14 16:06:14 -07001950 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001951 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001952
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001953 /* Since the pause result bits seem to in different positions on
1954 * different chips. look at registers.
1955 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001956 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001957 /* Shift for bits in fiber PHY */
1958 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1959 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001960
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001961 if (advert & ADVERTISE_1000XPAUSE)
1962 advert |= ADVERTISE_PAUSE_CAP;
1963 if (advert & ADVERTISE_1000XPSE_ASYM)
1964 advert |= ADVERTISE_PAUSE_ASYM;
1965 if (lpa & LPA_1000XPAUSE)
1966 lpa |= LPA_PAUSE_CAP;
1967 if (lpa & LPA_1000XPAUSE_ASYM)
1968 lpa |= LPA_PAUSE_ASYM;
1969 }
1970
1971 sky2->flow_status = FC_NONE;
1972 if (advert & ADVERTISE_PAUSE_CAP) {
1973 if (lpa & LPA_PAUSE_CAP)
1974 sky2->flow_status = FC_BOTH;
1975 else if (advert & ADVERTISE_PAUSE_ASYM)
1976 sky2->flow_status = FC_RX;
1977 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1978 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1979 sky2->flow_status = FC_TX;
1980 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001981
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001982 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001983 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001984 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001985
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001986 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001987 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1988 else
1989 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1990
1991 return 0;
1992}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001994/* Interrupt from PHY */
1995static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001997 struct net_device *dev = hw->dev[port];
1998 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001999 u16 istatus, phystat;
2000
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002001 if (!netif_running(dev))
2002 return;
2003
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002004 spin_lock(&sky2->phy_lock);
2005 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2006 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2007
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002008 if (netif_msg_intr(sky2))
2009 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2010 sky2->netdev->name, istatus, phystat);
2011
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002012 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002013 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002015 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016 }
2017
Stephen Hemminger793b8832005-09-14 16:06:14 -07002018 if (istatus & PHY_M_IS_LSP_CHANGE)
2019 sky2->speed = sky2_phy_speed(hw, phystat);
2020
2021 if (istatus & PHY_M_IS_DUP_CHANGE)
2022 sky2->duplex =
2023 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2024
2025 if (istatus & PHY_M_IS_LST_CHANGE) {
2026 if (phystat & PHY_M_PS_LINK_UP)
2027 sky2_link_up(sky2);
2028 else
2029 sky2_link_down(sky2);
2030 }
2031out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002032 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002033}
2034
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002035/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002036 * and tx queue is full (stopped).
2037 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002038static void sky2_tx_timeout(struct net_device *dev)
2039{
2040 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002041 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002042
2043 if (netif_msg_timer(sky2))
2044 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2045
Stephen Hemminger8f246642006-03-20 15:48:21 -08002046 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002047 dev->name, sky2->tx_cons, sky2->tx_prod,
2048 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2049 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002050
Stephen Hemminger81906792007-02-15 16:40:33 -08002051 /* can't restart safely under softirq */
2052 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053}
2054
2055static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2056{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002057 struct sky2_port *sky2 = netdev_priv(dev);
2058 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002059 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002060 int err;
2061 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002062 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063
2064 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2065 return -EINVAL;
2066
Stephen Hemminger05745c42007-09-19 15:36:45 -07002067 if (new_mtu > ETH_DATA_LEN &&
2068 (hw->chip_id == CHIP_ID_YUKON_FE ||
2069 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002070 return -EINVAL;
2071
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002072 if (!netif_running(dev)) {
2073 dev->mtu = new_mtu;
2074 return 0;
2075 }
2076
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002077 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002078 sky2_write32(hw, B0_IMSK, 0);
2079
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002080 dev->trans_start = jiffies; /* prevent tx timeout */
2081 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002082 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002083
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002084 synchronize_irq(hw->pdev->irq);
2085
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002086 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002087 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002088
2089 ctl = gma_read16(hw, port, GM_GP_CTRL);
2090 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002091 sky2_rx_stop(sky2);
2092 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002093
2094 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002095
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002096 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2097 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002098
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002099 if (dev->mtu > ETH_DATA_LEN)
2100 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002102 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002103
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002104 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002105
2106 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002107 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002108
David S. Millerd1d08d12008-01-07 20:53:33 -08002109 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002110 napi_enable(&hw->napi);
2111
Stephen Hemminger1b537562005-12-20 15:08:07 -08002112 if (err)
2113 dev_close(dev);
2114 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002115 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002116
Stephen Hemminger1b537562005-12-20 15:08:07 -08002117 netif_wake_queue(dev);
2118 }
2119
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 return err;
2121}
2122
Stephen Hemminger14d02632006-09-26 11:57:43 -07002123/* For small just reuse existing skb for next receive */
2124static struct sk_buff *receive_copy(struct sky2_port *sky2,
2125 const struct rx_ring_info *re,
2126 unsigned length)
2127{
2128 struct sk_buff *skb;
2129
2130 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2131 if (likely(skb)) {
2132 skb_reserve(skb, 2);
2133 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2134 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002135 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002136 skb->ip_summed = re->skb->ip_summed;
2137 skb->csum = re->skb->csum;
2138 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2139 length, PCI_DMA_FROMDEVICE);
2140 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002141 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002142 }
2143 return skb;
2144}
2145
2146/* Adjust length of skb with fragments to match received data */
2147static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2148 unsigned int length)
2149{
2150 int i, num_frags;
2151 unsigned int size;
2152
2153 /* put header into skb */
2154 size = min(length, hdr_space);
2155 skb->tail += size;
2156 skb->len += size;
2157 length -= size;
2158
2159 num_frags = skb_shinfo(skb)->nr_frags;
2160 for (i = 0; i < num_frags; i++) {
2161 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2162
2163 if (length == 0) {
2164 /* don't need this page */
2165 __free_page(frag->page);
2166 --skb_shinfo(skb)->nr_frags;
2167 } else {
2168 size = min(length, (unsigned) PAGE_SIZE);
2169
2170 frag->size = size;
2171 skb->data_len += size;
2172 skb->truesize += size;
2173 skb->len += size;
2174 length -= size;
2175 }
2176 }
2177}
2178
2179/* Normal packet - take skb from ring element and put in a new one */
2180static struct sk_buff *receive_new(struct sky2_port *sky2,
2181 struct rx_ring_info *re,
2182 unsigned int length)
2183{
2184 struct sk_buff *skb, *nskb;
2185 unsigned hdr_space = sky2->rx_data_size;
2186
Stephen Hemminger14d02632006-09-26 11:57:43 -07002187 /* Don't be tricky about reusing pages (yet) */
2188 nskb = sky2_rx_alloc(sky2);
2189 if (unlikely(!nskb))
2190 return NULL;
2191
2192 skb = re->skb;
2193 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2194
2195 prefetch(skb->data);
2196 re->skb = nskb;
2197 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2198
2199 if (skb_shinfo(skb)->nr_frags)
2200 skb_put_frags(skb, hdr_space, length);
2201 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002202 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002203 return skb;
2204}
2205
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206/*
2207 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002208 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002209 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002210static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002211 u16 length, u32 status)
2212{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002213 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002214 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002215 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002216 u16 count = (status & GMR_FS_LEN) >> 16;
2217
2218#ifdef SKY2_VLAN_TAG_USED
2219 /* Account for vlan tag */
2220 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2221 count -= VLAN_HLEN;
2222#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223
2224 if (unlikely(netif_msg_rx_status(sky2)))
2225 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002226 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002227
Stephen Hemminger793b8832005-09-14 16:06:14 -07002228 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002229 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002230
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002231 /* This chip has hardware problems that generates bogus status.
2232 * So do only marginal checking and expect higher level protocols
2233 * to handle crap frames.
2234 */
2235 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2236 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2237 length != count)
2238 goto okay;
2239
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002240 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002241 goto error;
2242
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002243 if (!(status & GMR_FS_RX_OK))
2244 goto resubmit;
2245
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002246 /* if length reported by DMA does not match PHY, packet was truncated */
2247 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002248 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002249
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002250okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002251 if (length < copybreak)
2252 skb = receive_copy(sky2, re, length);
2253 else
2254 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002255resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002256 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002257
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258 return skb;
2259
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002260len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002261 /* Truncation of overlength packets
2262 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002263 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002264 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002265 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2266 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002267 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002268
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002269error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002270 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002271 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002272 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002273 goto resubmit;
2274 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002275
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002276 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002277 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002278 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002279
2280 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002281 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002282 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002283 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002284 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002285 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002286
Stephen Hemminger793b8832005-09-14 16:06:14 -07002287 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288}
2289
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002290/* Transmit complete */
2291static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002292{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002293 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002294
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002295 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002296 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002297 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002298 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002299 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300}
2301
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002302/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002303static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002305 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002306 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002307
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002308 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002309 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002310 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002311 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002312 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002313 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002314 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315 u32 status;
2316 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002317 u8 opcode = le->opcode;
2318
2319 if (!(opcode & HW_OWNER))
2320 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002321
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002322 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002323
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002324 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002325 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002326 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002327 length = le16_to_cpu(le->length);
2328 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002330 le->opcode = 0;
2331 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002333 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002334 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002335 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002336 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002337 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002338 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002339
Stephen Hemminger69161612007-06-04 17:23:26 -07002340 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002341 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002342 if (sky2->rx_csum &&
2343 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2344 (le->css & CSS_TCPUDPCSOK))
2345 skb->ip_summed = CHECKSUM_UNNECESSARY;
2346 else
2347 skb->ip_summed = CHECKSUM_NONE;
2348 }
2349
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002350 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002351 dev->stats.rx_packets++;
2352 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002353 dev->last_rx = jiffies;
2354
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002355#ifdef SKY2_VLAN_TAG_USED
2356 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2357 vlan_hwaccel_receive_skb(skb,
2358 sky2->vlgrp,
2359 be16_to_cpu(sky2->rx_tag));
2360 } else
2361#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002363
Stephen Hemminger22e11702006-07-12 15:23:48 -07002364 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002365 if (++work_done >= to_do)
2366 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367 break;
2368
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002369#ifdef SKY2_VLAN_TAG_USED
2370 case OP_RXVLAN:
2371 sky2->rx_tag = length;
2372 break;
2373
2374 case OP_RXCHKSVLAN:
2375 sky2->rx_tag = length;
2376 /* fall through */
2377#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002379 if (!sky2->rx_csum)
2380 break;
2381
Stephen Hemminger05745c42007-09-19 15:36:45 -07002382 /* If this happens then driver assuming wrong format */
2383 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2384 if (net_ratelimit())
2385 printk(KERN_NOTICE "%s: unexpected"
2386 " checksum status\n",
2387 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002388 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002389 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002390
Stephen Hemminger87418302007-03-08 12:42:30 -08002391 /* Both checksum counters are programmed to start at
2392 * the same offset, so unless there is a problem they
2393 * should match. This failure is an early indication that
2394 * hardware receive checksumming won't work.
2395 */
2396 if (likely(status >> 16 == (status & 0xffff))) {
2397 skb = sky2->rx_ring[sky2->rx_next].skb;
2398 skb->ip_summed = CHECKSUM_COMPLETE;
2399 skb->csum = status & 0xffff;
2400 } else {
2401 printk(KERN_NOTICE PFX "%s: hardware receive "
2402 "checksum problem (status = %#x)\n",
2403 dev->name, status);
2404 sky2->rx_csum = 0;
2405 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002406 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002407 BMU_DIS_RX_CHKSUM);
2408 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409 break;
2410
2411 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002412 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002413 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2414 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002415 if (hw->dev[1])
2416 sky2_tx_done(hw->dev[1],
2417 ((status >> 24) & 0xff)
2418 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419 break;
2420
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002421 default:
2422 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002423 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002424 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002426 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002428 /* Fully processed status ring so clear irq */
2429 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2430
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002431exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002432 if (rx[0])
2433 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002434
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002435 if (rx[1])
2436 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002437
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002438 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002439}
2440
2441static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2442{
2443 struct net_device *dev = hw->dev[port];
2444
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002445 if (net_ratelimit())
2446 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2447 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448
2449 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002450 if (net_ratelimit())
2451 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2452 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453 /* Clear IRQ */
2454 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2455 }
2456
2457 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002458 if (net_ratelimit())
2459 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2460 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002461
2462 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2463 }
2464
2465 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002466 if (net_ratelimit())
2467 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2469 }
2470
2471 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002472 if (net_ratelimit())
2473 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2475 }
2476
2477 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002478 if (net_ratelimit())
2479 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2480 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002481 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2482 }
2483}
2484
2485static void sky2_hw_intr(struct sky2_hw *hw)
2486{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002487 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002489 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2490
2491 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492
Stephen Hemminger793b8832005-09-14 16:06:14 -07002493 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002494 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002495
2496 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002497 u16 pci_err;
2498
Stephen Hemminger82637e82008-01-23 19:16:04 -08002499 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002500 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002501 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002502 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002503 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002504
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002505 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002506 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002507 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002508 }
2509
2510 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002511 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002512 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513
Stephen Hemminger82637e82008-01-23 19:16:04 -08002514 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002515 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2516 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2517 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002518 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002519 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002520
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002521 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002522 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002523 }
2524
2525 if (status & Y2_HWE_L1_MASK)
2526 sky2_hw_error(hw, 0, status);
2527 status >>= 8;
2528 if (status & Y2_HWE_L1_MASK)
2529 sky2_hw_error(hw, 1, status);
2530}
2531
2532static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2533{
2534 struct net_device *dev = hw->dev[port];
2535 struct sky2_port *sky2 = netdev_priv(dev);
2536 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2537
2538 if (netif_msg_intr(sky2))
2539 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2540 dev->name, status);
2541
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002542 if (status & GM_IS_RX_CO_OV)
2543 gma_read16(hw, port, GM_RX_IRQ_SRC);
2544
2545 if (status & GM_IS_TX_CO_OV)
2546 gma_read16(hw, port, GM_TX_IRQ_SRC);
2547
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002548 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002549 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2551 }
2552
2553 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002554 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002555 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2556 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557}
2558
Stephen Hemminger40b01722007-04-11 14:47:59 -07002559/* This should never happen it is a bug. */
2560static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2561 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002562{
2563 struct net_device *dev = hw->dev[port];
2564 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002565 unsigned idx;
2566 const u64 *le = (q == Q_R1 || q == Q_R2)
2567 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002568
Stephen Hemminger40b01722007-04-11 14:47:59 -07002569 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2570 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2571 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2572 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002573
Stephen Hemminger40b01722007-04-11 14:47:59 -07002574 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002575}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002576
Stephen Hemminger75e80682007-09-19 15:36:46 -07002577static int sky2_rx_hung(struct net_device *dev)
2578{
2579 struct sky2_port *sky2 = netdev_priv(dev);
2580 struct sky2_hw *hw = sky2->hw;
2581 unsigned port = sky2->port;
2582 unsigned rxq = rxqaddr[port];
2583 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2584 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2585 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2586 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2587
2588 /* If idle and MAC or PCI is stuck */
2589 if (sky2->check.last == dev->last_rx &&
2590 ((mac_rp == sky2->check.mac_rp &&
2591 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2592 /* Check if the PCI RX hang */
2593 (fifo_rp == sky2->check.fifo_rp &&
2594 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2595 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2596 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2597 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2598 return 1;
2599 } else {
2600 sky2->check.last = dev->last_rx;
2601 sky2->check.mac_rp = mac_rp;
2602 sky2->check.mac_lev = mac_lev;
2603 sky2->check.fifo_rp = fifo_rp;
2604 sky2->check.fifo_lev = fifo_lev;
2605 return 0;
2606 }
2607}
2608
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002609static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002610{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002611 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002612
Stephen Hemminger75e80682007-09-19 15:36:46 -07002613 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002614 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002615 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002616 } else {
2617 int i, active = 0;
2618
2619 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002620 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002621 if (!netif_running(dev))
2622 continue;
2623 ++active;
2624
2625 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002626 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002627 sky2_rx_hung(dev)) {
2628 pr_info(PFX "%s: receiver hang detected\n",
2629 dev->name);
2630 schedule_work(&hw->restart_work);
2631 return;
2632 }
2633 }
2634
2635 if (active == 0)
2636 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002637 }
2638
Stephen Hemminger75e80682007-09-19 15:36:46 -07002639 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002640}
2641
Stephen Hemminger40b01722007-04-11 14:47:59 -07002642/* Hardware/software error handling */
2643static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002645 if (net_ratelimit())
2646 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002647
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002648 if (status & Y2_IS_HW_ERR)
2649 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002650
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002651 if (status & Y2_IS_IRQ_MAC1)
2652 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002654 if (status & Y2_IS_IRQ_MAC2)
2655 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002656
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002657 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002658 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002659
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002660 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002661 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002662
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002663 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002664 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002665
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002666 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002667 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2668}
2669
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002670static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002671{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002672 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002673 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002674 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002675 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002676
2677 if (unlikely(status & Y2_IS_ERROR))
2678 sky2_err_intr(hw, status);
2679
2680 if (status & Y2_IS_IRQ_PHY1)
2681 sky2_phy_intr(hw, 0);
2682
2683 if (status & Y2_IS_IRQ_PHY2)
2684 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685
Stephen Hemminger26691832007-10-11 18:31:13 -07002686 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2687 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002688
David S. Miller6f535762007-10-11 18:08:29 -07002689 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002690 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002691 }
David S. Miller6f535762007-10-11 18:08:29 -07002692
Stephen Hemminger26691832007-10-11 18:31:13 -07002693 /* Bug/Errata workaround?
2694 * Need to kick the TX irq moderation timer.
2695 */
2696 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2697 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2698 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2699 }
2700 napi_complete(napi);
2701 sky2_read32(hw, B0_Y2_SP_LISR);
2702done:
2703
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002704 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002705}
2706
David Howells7d12e782006-10-05 14:55:46 +01002707static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002708{
2709 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002710 u32 status;
2711
2712 /* Reading this mask interrupts as side effect */
2713 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2714 if (status == 0 || status == ~0)
2715 return IRQ_NONE;
2716
2717 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002718
2719 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002720
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002721 return IRQ_HANDLED;
2722}
2723
2724#ifdef CONFIG_NET_POLL_CONTROLLER
2725static void sky2_netpoll(struct net_device *dev)
2726{
2727 struct sky2_port *sky2 = netdev_priv(dev);
2728
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002729 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730}
2731#endif
2732
2733/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002734static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002736 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002737 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002738 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002739 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002740 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002741 return 125;
2742
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002743 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002744 return 100;
2745
2746 case CHIP_ID_YUKON_FE_P:
2747 return 50;
2748
2749 case CHIP_ID_YUKON_XL:
2750 return 156;
2751
2752 default:
2753 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754 }
2755}
2756
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002757static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2758{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002759 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760}
2761
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002762static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2763{
2764 return clk / sky2_mhz(hw);
2765}
2766
2767
Stephen Hemmingere3173832007-02-06 10:45:39 -08002768static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002770 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002772 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002773 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002774
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002775 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002776
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002778 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2779
2780 switch(hw->chip_id) {
2781 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002782 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002783 break;
2784
2785 case CHIP_ID_YUKON_EC_U:
2786 hw->flags = SKY2_HW_GIGABIT
2787 | SKY2_HW_NEWER_PHY
2788 | SKY2_HW_ADV_POWER_CTL;
2789 break;
2790
2791 case CHIP_ID_YUKON_EX:
2792 hw->flags = SKY2_HW_GIGABIT
2793 | SKY2_HW_NEWER_PHY
2794 | SKY2_HW_NEW_LE
2795 | SKY2_HW_ADV_POWER_CTL;
2796
2797 /* New transmit checksum */
2798 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2799 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2800 break;
2801
2802 case CHIP_ID_YUKON_EC:
2803 /* This rev is really old, and requires untested workarounds */
2804 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2805 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2806 return -EOPNOTSUPP;
2807 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002808 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002809 break;
2810
2811 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002812 break;
2813
Stephen Hemminger05745c42007-09-19 15:36:45 -07002814 case CHIP_ID_YUKON_FE_P:
2815 hw->flags = SKY2_HW_NEWER_PHY
2816 | SKY2_HW_NEW_LE
2817 | SKY2_HW_AUTO_TX_SUM
2818 | SKY2_HW_ADV_POWER_CTL;
2819 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002820
2821 case CHIP_ID_YUKON_SUPR:
2822 hw->flags = SKY2_HW_GIGABIT
2823 | SKY2_HW_NEWER_PHY
2824 | SKY2_HW_NEW_LE
2825 | SKY2_HW_AUTO_TX_SUM
2826 | SKY2_HW_ADV_POWER_CTL;
2827 break;
2828
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002829 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002830 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2831 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832 return -EOPNOTSUPP;
2833 }
2834
Stephen Hemmingere3173832007-02-06 10:45:39 -08002835 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002836 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2837 hw->flags |= SKY2_HW_FIBRE_PHY;
2838
2839
Stephen Hemmingere3173832007-02-06 10:45:39 -08002840 hw->ports = 1;
2841 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2842 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2843 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2844 ++hw->ports;
2845 }
2846
2847 return 0;
2848}
2849
2850static void sky2_reset(struct sky2_hw *hw)
2851{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002852 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002853 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002854 int i, cap;
2855 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002856
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002857 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002858 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2859 status = sky2_read16(hw, HCU_CCSR);
2860 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2861 HCU_CCSR_UC_STATE_MSK);
2862 sky2_write16(hw, HCU_CCSR, status);
2863 } else
2864 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2865 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002866
2867 /* do a SW reset */
2868 sky2_write8(hw, B0_CTST, CS_RST_SET);
2869 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2870
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002871 /* allow writes to PCI config */
2872 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2873
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002874 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002875 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002876 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002877 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878
2879 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2880
Stephen Hemminger555382c2007-08-29 12:58:14 -07002881 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2882 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002883 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2884 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002885
Stephen Hemminger555382c2007-08-29 12:58:14 -07002886 /* If error bit is stuck on ignore it */
2887 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2888 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002889 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002890 hwe_mask |= Y2_IS_PCI_EXP;
2891 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002892
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002893 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002894 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002895
2896 for (i = 0; i < hw->ports; i++) {
2897 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2898 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002899
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002900 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2901 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002902 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2903 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2904 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905 }
2906
Stephen Hemminger793b8832005-09-14 16:06:14 -07002907 /* Clear I2C IRQ noise */
2908 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002909
2910 /* turn off hardware timer (unused) */
2911 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2912 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002913
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2915
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002916 /* Turn off descriptor polling */
2917 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002918
2919 /* Turn off receive timestamp */
2920 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002921 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002922
2923 /* enable the Tx Arbiters */
2924 for (i = 0; i < hw->ports; i++)
2925 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2926
2927 /* Initialize ram interface */
2928 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002929 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002930
2931 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2932 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2933 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2934 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2935 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2936 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2937 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2938 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2939 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2940 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2941 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2942 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2943 }
2944
Stephen Hemminger555382c2007-08-29 12:58:14 -07002945 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002946
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002947 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002948 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002950 memset(hw->st_le, 0, STATUS_LE_BYTES);
2951 hw->st_idx = 0;
2952
2953 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2954 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2955
2956 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002957 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002958
2959 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002960 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002961
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002962 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2963 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002964
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002965 /* set Status-FIFO ISR watermark */
2966 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2967 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2968 else
2969 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002970
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002971 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002972 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2973 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974
Stephen Hemminger793b8832005-09-14 16:06:14 -07002975 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2977
2978 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2979 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2980 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002981}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982
Stephen Hemminger81906792007-02-15 16:40:33 -08002983static void sky2_restart(struct work_struct *work)
2984{
2985 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2986 struct net_device *dev;
2987 int i, err;
2988
Stephen Hemminger81906792007-02-15 16:40:33 -08002989 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08002990 for (i = 0; i < hw->ports; i++) {
2991 dev = hw->dev[i];
2992 if (netif_running(dev))
2993 sky2_down(dev);
2994 }
2995
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08002996 napi_disable(&hw->napi);
2997 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08002998 sky2_reset(hw);
2999 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003000 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003001
3002 for (i = 0; i < hw->ports; i++) {
3003 dev = hw->dev[i];
3004 if (netif_running(dev)) {
3005 err = sky2_up(dev);
3006 if (err) {
3007 printk(KERN_INFO PFX "%s: could not restart %d\n",
3008 dev->name, err);
3009 dev_close(dev);
3010 }
3011 }
3012 }
3013
Stephen Hemminger81906792007-02-15 16:40:33 -08003014 rtnl_unlock();
3015}
3016
Stephen Hemmingere3173832007-02-06 10:45:39 -08003017static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3018{
3019 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3020}
3021
3022static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3023{
3024 const struct sky2_port *sky2 = netdev_priv(dev);
3025
3026 wol->supported = sky2_wol_supported(sky2->hw);
3027 wol->wolopts = sky2->wol;
3028}
3029
3030static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3031{
3032 struct sky2_port *sky2 = netdev_priv(dev);
3033 struct sky2_hw *hw = sky2->hw;
3034
3035 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
3036 return -EOPNOTSUPP;
3037
3038 sky2->wol = wol->wolopts;
3039
Stephen Hemminger05745c42007-09-19 15:36:45 -07003040 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3041 hw->chip_id == CHIP_ID_YUKON_EX ||
3042 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003043 sky2_write32(hw, B0_CTST, sky2->wol
3044 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3045
3046 if (!netif_running(dev))
3047 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003048 return 0;
3049}
3050
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003051static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003053 if (sky2_is_copper(hw)) {
3054 u32 modes = SUPPORTED_10baseT_Half
3055 | SUPPORTED_10baseT_Full
3056 | SUPPORTED_100baseT_Half
3057 | SUPPORTED_100baseT_Full
3058 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003059
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003060 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003061 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003062 | SUPPORTED_1000baseT_Full;
3063 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003064 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003065 return SUPPORTED_1000baseT_Half
3066 | SUPPORTED_1000baseT_Full
3067 | SUPPORTED_Autoneg
3068 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069}
3070
Stephen Hemminger793b8832005-09-14 16:06:14 -07003071static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003072{
3073 struct sky2_port *sky2 = netdev_priv(dev);
3074 struct sky2_hw *hw = sky2->hw;
3075
3076 ecmd->transceiver = XCVR_INTERNAL;
3077 ecmd->supported = sky2_supported_modes(hw);
3078 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003079 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003080 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003081 ecmd->speed = sky2->speed;
3082 } else {
3083 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003085 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003086
3087 ecmd->advertising = sky2->advertising;
3088 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003089 ecmd->duplex = sky2->duplex;
3090 return 0;
3091}
3092
3093static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3094{
3095 struct sky2_port *sky2 = netdev_priv(dev);
3096 const struct sky2_hw *hw = sky2->hw;
3097 u32 supported = sky2_supported_modes(hw);
3098
3099 if (ecmd->autoneg == AUTONEG_ENABLE) {
3100 ecmd->advertising = supported;
3101 sky2->duplex = -1;
3102 sky2->speed = -1;
3103 } else {
3104 u32 setting;
3105
Stephen Hemminger793b8832005-09-14 16:06:14 -07003106 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003107 case SPEED_1000:
3108 if (ecmd->duplex == DUPLEX_FULL)
3109 setting = SUPPORTED_1000baseT_Full;
3110 else if (ecmd->duplex == DUPLEX_HALF)
3111 setting = SUPPORTED_1000baseT_Half;
3112 else
3113 return -EINVAL;
3114 break;
3115 case SPEED_100:
3116 if (ecmd->duplex == DUPLEX_FULL)
3117 setting = SUPPORTED_100baseT_Full;
3118 else if (ecmd->duplex == DUPLEX_HALF)
3119 setting = SUPPORTED_100baseT_Half;
3120 else
3121 return -EINVAL;
3122 break;
3123
3124 case SPEED_10:
3125 if (ecmd->duplex == DUPLEX_FULL)
3126 setting = SUPPORTED_10baseT_Full;
3127 else if (ecmd->duplex == DUPLEX_HALF)
3128 setting = SUPPORTED_10baseT_Half;
3129 else
3130 return -EINVAL;
3131 break;
3132 default:
3133 return -EINVAL;
3134 }
3135
3136 if ((setting & supported) == 0)
3137 return -EINVAL;
3138
3139 sky2->speed = ecmd->speed;
3140 sky2->duplex = ecmd->duplex;
3141 }
3142
3143 sky2->autoneg = ecmd->autoneg;
3144 sky2->advertising = ecmd->advertising;
3145
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003146 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003147 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003148 sky2_set_multicast(dev);
3149 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150
3151 return 0;
3152}
3153
3154static void sky2_get_drvinfo(struct net_device *dev,
3155 struct ethtool_drvinfo *info)
3156{
3157 struct sky2_port *sky2 = netdev_priv(dev);
3158
3159 strcpy(info->driver, DRV_NAME);
3160 strcpy(info->version, DRV_VERSION);
3161 strcpy(info->fw_version, "N/A");
3162 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3163}
3164
3165static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003166 char name[ETH_GSTRING_LEN];
3167 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003168} sky2_stats[] = {
3169 { "tx_bytes", GM_TXO_OK_HI },
3170 { "rx_bytes", GM_RXO_OK_HI },
3171 { "tx_broadcast", GM_TXF_BC_OK },
3172 { "rx_broadcast", GM_RXF_BC_OK },
3173 { "tx_multicast", GM_TXF_MC_OK },
3174 { "rx_multicast", GM_RXF_MC_OK },
3175 { "tx_unicast", GM_TXF_UC_OK },
3176 { "rx_unicast", GM_RXF_UC_OK },
3177 { "tx_mac_pause", GM_TXF_MPAUSE },
3178 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003179 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180 { "late_collision",GM_TXF_LAT_COL },
3181 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003182 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003184
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003185 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003186 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003187 { "rx_64_byte_packets", GM_RXF_64B },
3188 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3189 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3190 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3191 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3192 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3193 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003195 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3196 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003198
3199 { "tx_64_byte_packets", GM_TXF_64B },
3200 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3201 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3202 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3203 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3204 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3205 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3206 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003207};
3208
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209static u32 sky2_get_rx_csum(struct net_device *dev)
3210{
3211 struct sky2_port *sky2 = netdev_priv(dev);
3212
3213 return sky2->rx_csum;
3214}
3215
3216static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3217{
3218 struct sky2_port *sky2 = netdev_priv(dev);
3219
3220 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003221
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003222 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3223 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3224
3225 return 0;
3226}
3227
3228static u32 sky2_get_msglevel(struct net_device *netdev)
3229{
3230 struct sky2_port *sky2 = netdev_priv(netdev);
3231 return sky2->msg_enable;
3232}
3233
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003234static int sky2_nway_reset(struct net_device *dev)
3235{
3236 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003237
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003238 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003239 return -EINVAL;
3240
Stephen Hemminger1b537562005-12-20 15:08:07 -08003241 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003242 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003243
3244 return 0;
3245}
3246
Stephen Hemminger793b8832005-09-14 16:06:14 -07003247static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003248{
3249 struct sky2_hw *hw = sky2->hw;
3250 unsigned port = sky2->port;
3251 int i;
3252
3253 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003254 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003256 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003257
Stephen Hemminger793b8832005-09-14 16:06:14 -07003258 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003259 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3260}
3261
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003262static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3263{
3264 struct sky2_port *sky2 = netdev_priv(netdev);
3265 sky2->msg_enable = value;
3266}
3267
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003268static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003269{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003270 switch (sset) {
3271 case ETH_SS_STATS:
3272 return ARRAY_SIZE(sky2_stats);
3273 default:
3274 return -EOPNOTSUPP;
3275 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003276}
3277
3278static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003279 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280{
3281 struct sky2_port *sky2 = netdev_priv(dev);
3282
Stephen Hemminger793b8832005-09-14 16:06:14 -07003283 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003284}
3285
Stephen Hemminger793b8832005-09-14 16:06:14 -07003286static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003287{
3288 int i;
3289
3290 switch (stringset) {
3291 case ETH_SS_STATS:
3292 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3293 memcpy(data + i * ETH_GSTRING_LEN,
3294 sky2_stats[i].name, ETH_GSTRING_LEN);
3295 break;
3296 }
3297}
3298
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299static int sky2_set_mac_address(struct net_device *dev, void *p)
3300{
3301 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003302 struct sky2_hw *hw = sky2->hw;
3303 unsigned port = sky2->port;
3304 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305
3306 if (!is_valid_ether_addr(addr->sa_data))
3307 return -EADDRNOTAVAIL;
3308
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003310 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003312 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003313 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003314
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003315 /* virtual address for data */
3316 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3317
3318 /* physical address: used for pause frames */
3319 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003320
3321 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003322}
3323
Stephen Hemmingera052b522006-10-17 10:24:23 -07003324static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3325{
3326 u32 bit;
3327
3328 bit = ether_crc(ETH_ALEN, addr) & 63;
3329 filter[bit >> 3] |= 1 << (bit & 7);
3330}
3331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003332static void sky2_set_multicast(struct net_device *dev)
3333{
3334 struct sky2_port *sky2 = netdev_priv(dev);
3335 struct sky2_hw *hw = sky2->hw;
3336 unsigned port = sky2->port;
3337 struct dev_mc_list *list = dev->mc_list;
3338 u16 reg;
3339 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003340 int rx_pause;
3341 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003342
Stephen Hemmingera052b522006-10-17 10:24:23 -07003343 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344 memset(filter, 0, sizeof(filter));
3345
3346 reg = gma_read16(hw, port, GM_RX_CTRL);
3347 reg |= GM_RXCR_UCF_ENA;
3348
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003349 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003350 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003351 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003352 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003353 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003354 reg &= ~GM_RXCR_MCF_ENA;
3355 else {
3356 int i;
3357 reg |= GM_RXCR_MCF_ENA;
3358
Stephen Hemmingera052b522006-10-17 10:24:23 -07003359 if (rx_pause)
3360 sky2_add_filter(filter, pause_mc_addr);
3361
3362 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3363 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003364 }
3365
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003366 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003367 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003368 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003369 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003371 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003372 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003373 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374
3375 gma_write16(hw, port, GM_RX_CTRL, reg);
3376}
3377
3378/* Can have one global because blinking is controlled by
3379 * ethtool and that is always under RTNL mutex
3380 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003381static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003383 struct sky2_hw *hw = sky2->hw;
3384 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003386 spin_lock_bh(&sky2->phy_lock);
3387 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3388 hw->chip_id == CHIP_ID_YUKON_EX ||
3389 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3390 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003391 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3392 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003393
3394 switch (mode) {
3395 case MO_LED_OFF:
3396 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3397 PHY_M_LEDC_LOS_CTRL(8) |
3398 PHY_M_LEDC_INIT_CTRL(8) |
3399 PHY_M_LEDC_STA1_CTRL(8) |
3400 PHY_M_LEDC_STA0_CTRL(8));
3401 break;
3402 case MO_LED_ON:
3403 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3404 PHY_M_LEDC_LOS_CTRL(9) |
3405 PHY_M_LEDC_INIT_CTRL(9) |
3406 PHY_M_LEDC_STA1_CTRL(9) |
3407 PHY_M_LEDC_STA0_CTRL(9));
3408 break;
3409 case MO_LED_BLINK:
3410 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3411 PHY_M_LEDC_LOS_CTRL(0xa) |
3412 PHY_M_LEDC_INIT_CTRL(0xa) |
3413 PHY_M_LEDC_STA1_CTRL(0xa) |
3414 PHY_M_LEDC_STA0_CTRL(0xa));
3415 break;
3416 case MO_LED_NORM:
3417 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3418 PHY_M_LEDC_LOS_CTRL(1) |
3419 PHY_M_LEDC_INIT_CTRL(8) |
3420 PHY_M_LEDC_STA1_CTRL(7) |
3421 PHY_M_LEDC_STA0_CTRL(7));
3422 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003423
3424 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003425 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003426 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003427 PHY_M_LED_MO_DUP(mode) |
3428 PHY_M_LED_MO_10(mode) |
3429 PHY_M_LED_MO_100(mode) |
3430 PHY_M_LED_MO_1000(mode) |
3431 PHY_M_LED_MO_RX(mode) |
3432 PHY_M_LED_MO_TX(mode));
3433
3434 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435}
3436
3437/* blink LED's for finding board */
3438static int sky2_phys_id(struct net_device *dev, u32 data)
3439{
3440 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003441 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003443 if (data == 0)
3444 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003445
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003446 for (i = 0; i < data; i++) {
3447 sky2_led(sky2, MO_LED_ON);
3448 if (msleep_interruptible(500))
3449 break;
3450 sky2_led(sky2, MO_LED_OFF);
3451 if (msleep_interruptible(500))
3452 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003453 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003454 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003455
3456 return 0;
3457}
3458
3459static void sky2_get_pauseparam(struct net_device *dev,
3460 struct ethtool_pauseparam *ecmd)
3461{
3462 struct sky2_port *sky2 = netdev_priv(dev);
3463
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003464 switch (sky2->flow_mode) {
3465 case FC_NONE:
3466 ecmd->tx_pause = ecmd->rx_pause = 0;
3467 break;
3468 case FC_TX:
3469 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3470 break;
3471 case FC_RX:
3472 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3473 break;
3474 case FC_BOTH:
3475 ecmd->tx_pause = ecmd->rx_pause = 1;
3476 }
3477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003478 ecmd->autoneg = sky2->autoneg;
3479}
3480
3481static int sky2_set_pauseparam(struct net_device *dev,
3482 struct ethtool_pauseparam *ecmd)
3483{
3484 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003485
3486 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003487 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003488
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003489 if (netif_running(dev))
3490 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003491
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003492 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003493}
3494
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003495static int sky2_get_coalesce(struct net_device *dev,
3496 struct ethtool_coalesce *ecmd)
3497{
3498 struct sky2_port *sky2 = netdev_priv(dev);
3499 struct sky2_hw *hw = sky2->hw;
3500
3501 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3502 ecmd->tx_coalesce_usecs = 0;
3503 else {
3504 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3505 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3506 }
3507 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3508
3509 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3510 ecmd->rx_coalesce_usecs = 0;
3511 else {
3512 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3513 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3514 }
3515 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3516
3517 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3518 ecmd->rx_coalesce_usecs_irq = 0;
3519 else {
3520 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3521 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3522 }
3523
3524 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3525
3526 return 0;
3527}
3528
3529/* Note: this affect both ports */
3530static int sky2_set_coalesce(struct net_device *dev,
3531 struct ethtool_coalesce *ecmd)
3532{
3533 struct sky2_port *sky2 = netdev_priv(dev);
3534 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003535 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003536
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003537 if (ecmd->tx_coalesce_usecs > tmax ||
3538 ecmd->rx_coalesce_usecs > tmax ||
3539 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003540 return -EINVAL;
3541
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003542 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003543 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003544 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003545 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003546 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003547 return -EINVAL;
3548
3549 if (ecmd->tx_coalesce_usecs == 0)
3550 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3551 else {
3552 sky2_write32(hw, STAT_TX_TIMER_INI,
3553 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3554 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3555 }
3556 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3557
3558 if (ecmd->rx_coalesce_usecs == 0)
3559 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3560 else {
3561 sky2_write32(hw, STAT_LEV_TIMER_INI,
3562 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3563 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3564 }
3565 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3566
3567 if (ecmd->rx_coalesce_usecs_irq == 0)
3568 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3569 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003570 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003571 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3572 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3573 }
3574 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3575 return 0;
3576}
3577
Stephen Hemminger793b8832005-09-14 16:06:14 -07003578static void sky2_get_ringparam(struct net_device *dev,
3579 struct ethtool_ringparam *ering)
3580{
3581 struct sky2_port *sky2 = netdev_priv(dev);
3582
3583 ering->rx_max_pending = RX_MAX_PENDING;
3584 ering->rx_mini_max_pending = 0;
3585 ering->rx_jumbo_max_pending = 0;
3586 ering->tx_max_pending = TX_RING_SIZE - 1;
3587
3588 ering->rx_pending = sky2->rx_pending;
3589 ering->rx_mini_pending = 0;
3590 ering->rx_jumbo_pending = 0;
3591 ering->tx_pending = sky2->tx_pending;
3592}
3593
3594static int sky2_set_ringparam(struct net_device *dev,
3595 struct ethtool_ringparam *ering)
3596{
3597 struct sky2_port *sky2 = netdev_priv(dev);
3598 int err = 0;
3599
3600 if (ering->rx_pending > RX_MAX_PENDING ||
3601 ering->rx_pending < 8 ||
3602 ering->tx_pending < MAX_SKB_TX_LE ||
3603 ering->tx_pending > TX_RING_SIZE - 1)
3604 return -EINVAL;
3605
3606 if (netif_running(dev))
3607 sky2_down(dev);
3608
3609 sky2->rx_pending = ering->rx_pending;
3610 sky2->tx_pending = ering->tx_pending;
3611
Stephen Hemminger1b537562005-12-20 15:08:07 -08003612 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003613 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003614 if (err)
3615 dev_close(dev);
3616 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003617
3618 return err;
3619}
3620
Stephen Hemminger793b8832005-09-14 16:06:14 -07003621static int sky2_get_regs_len(struct net_device *dev)
3622{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003623 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003624}
3625
3626/*
3627 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003628 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003629 */
3630static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3631 void *p)
3632{
3633 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003634 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003635 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003636
3637 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003638
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003639 for (b = 0; b < 128; b++) {
3640 /* This complicated switch statement is to make sure and
3641 * only access regions that are unreserved.
3642 * Some blocks are only valid on dual port cards.
3643 * and block 3 has some special diagnostic registers that
3644 * are poison.
3645 */
3646 switch (b) {
3647 case 3:
3648 /* skip diagnostic ram region */
3649 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3650 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003651
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003652 /* dual port cards only */
3653 case 5: /* Tx Arbiter 2 */
3654 case 9: /* RX2 */
3655 case 14 ... 15: /* TX2 */
3656 case 17: case 19: /* Ram Buffer 2 */
3657 case 22 ... 23: /* Tx Ram Buffer 2 */
3658 case 25: /* Rx MAC Fifo 1 */
3659 case 27: /* Tx MAC Fifo 2 */
3660 case 31: /* GPHY 2 */
3661 case 40 ... 47: /* Pattern Ram 2 */
3662 case 52: case 54: /* TCP Segmentation 2 */
3663 case 112 ... 116: /* GMAC 2 */
3664 if (sky2->hw->ports == 1)
3665 goto reserved;
3666 /* fall through */
3667 case 0: /* Control */
3668 case 2: /* Mac address */
3669 case 4: /* Tx Arbiter 1 */
3670 case 7: /* PCI express reg */
3671 case 8: /* RX1 */
3672 case 12 ... 13: /* TX1 */
3673 case 16: case 18:/* Rx Ram Buffer 1 */
3674 case 20 ... 21: /* Tx Ram Buffer 1 */
3675 case 24: /* Rx MAC Fifo 1 */
3676 case 26: /* Tx MAC Fifo 1 */
3677 case 28 ... 29: /* Descriptor and status unit */
3678 case 30: /* GPHY 1*/
3679 case 32 ... 39: /* Pattern Ram 1 */
3680 case 48: case 50: /* TCP Segmentation 1 */
3681 case 56 ... 60: /* PCI space */
3682 case 80 ... 84: /* GMAC 1 */
3683 memcpy_fromio(p, io, 128);
3684 break;
3685 default:
3686reserved:
3687 memset(p, 0, 128);
3688 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003689
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003690 p += 128;
3691 io += 128;
3692 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003693}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003694
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003695/* In order to do Jumbo packets on these chips, need to turn off the
3696 * transmit store/forward. Therefore checksum offload won't work.
3697 */
3698static int no_tx_offload(struct net_device *dev)
3699{
3700 const struct sky2_port *sky2 = netdev_priv(dev);
3701 const struct sky2_hw *hw = sky2->hw;
3702
Stephen Hemminger69161612007-06-04 17:23:26 -07003703 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003704}
3705
3706static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3707{
3708 if (data && no_tx_offload(dev))
3709 return -EINVAL;
3710
3711 return ethtool_op_set_tx_csum(dev, data);
3712}
3713
3714
3715static int sky2_set_tso(struct net_device *dev, u32 data)
3716{
3717 if (data && no_tx_offload(dev))
3718 return -EINVAL;
3719
3720 return ethtool_op_set_tso(dev, data);
3721}
3722
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003723static int sky2_get_eeprom_len(struct net_device *dev)
3724{
3725 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003726 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003727 u16 reg2;
3728
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003729 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003730 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3731}
3732
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003733static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003734{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003735 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003736
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003737 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003738
3739 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003740 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003741 } while (!(offset & PCI_VPD_ADDR_F));
3742
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003743 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003744 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003745}
3746
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003747static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003748{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003749 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3750 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003751 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003752 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003753 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003754}
3755
3756static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3757 u8 *data)
3758{
3759 struct sky2_port *sky2 = netdev_priv(dev);
3760 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3761 int length = eeprom->len;
3762 u16 offset = eeprom->offset;
3763
3764 if (!cap)
3765 return -EINVAL;
3766
3767 eeprom->magic = SKY2_EEPROM_MAGIC;
3768
3769 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003770 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003771 int n = min_t(int, length, sizeof(val));
3772
3773 memcpy(data, &val, n);
3774 length -= n;
3775 data += n;
3776 offset += n;
3777 }
3778 return 0;
3779}
3780
3781static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3782 u8 *data)
3783{
3784 struct sky2_port *sky2 = netdev_priv(dev);
3785 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3786 int length = eeprom->len;
3787 u16 offset = eeprom->offset;
3788
3789 if (!cap)
3790 return -EINVAL;
3791
3792 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3793 return -EINVAL;
3794
3795 while (length > 0) {
3796 u32 val;
3797 int n = min_t(int, length, sizeof(val));
3798
3799 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003800 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003801 memcpy(&val, data, n);
3802
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003803 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003804
3805 length -= n;
3806 data += n;
3807 offset += n;
3808 }
3809 return 0;
3810}
3811
3812
Jeff Garzik7282d492006-09-13 14:30:00 -04003813static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003814 .get_settings = sky2_get_settings,
3815 .set_settings = sky2_set_settings,
3816 .get_drvinfo = sky2_get_drvinfo,
3817 .get_wol = sky2_get_wol,
3818 .set_wol = sky2_set_wol,
3819 .get_msglevel = sky2_get_msglevel,
3820 .set_msglevel = sky2_set_msglevel,
3821 .nway_reset = sky2_nway_reset,
3822 .get_regs_len = sky2_get_regs_len,
3823 .get_regs = sky2_get_regs,
3824 .get_link = ethtool_op_get_link,
3825 .get_eeprom_len = sky2_get_eeprom_len,
3826 .get_eeprom = sky2_get_eeprom,
3827 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003828 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003829 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003830 .set_tso = sky2_set_tso,
3831 .get_rx_csum = sky2_get_rx_csum,
3832 .set_rx_csum = sky2_set_rx_csum,
3833 .get_strings = sky2_get_strings,
3834 .get_coalesce = sky2_get_coalesce,
3835 .set_coalesce = sky2_set_coalesce,
3836 .get_ringparam = sky2_get_ringparam,
3837 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003838 .get_pauseparam = sky2_get_pauseparam,
3839 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003840 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003841 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003842 .get_ethtool_stats = sky2_get_ethtool_stats,
3843};
3844
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003845#ifdef CONFIG_SKY2_DEBUG
3846
3847static struct dentry *sky2_debug;
3848
3849static int sky2_debug_show(struct seq_file *seq, void *v)
3850{
3851 struct net_device *dev = seq->private;
3852 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003853 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003854 unsigned port = sky2->port;
3855 unsigned idx, last;
3856 int sop;
3857
3858 if (!netif_running(dev))
3859 return -ENETDOWN;
3860
3861 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3862 sky2_read32(hw, B0_ISRC),
3863 sky2_read32(hw, B0_IMSK),
3864 sky2_read32(hw, B0_Y2_SP_ICR));
3865
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003866 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003867 last = sky2_read16(hw, STAT_PUT_IDX);
3868
3869 if (hw->st_idx == last)
3870 seq_puts(seq, "Status ring (empty)\n");
3871 else {
3872 seq_puts(seq, "Status ring\n");
3873 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3874 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3875 const struct sky2_status_le *le = hw->st_le + idx;
3876 seq_printf(seq, "[%d] %#x %d %#x\n",
3877 idx, le->opcode, le->length, le->status);
3878 }
3879 seq_puts(seq, "\n");
3880 }
3881
3882 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3883 sky2->tx_cons, sky2->tx_prod,
3884 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3885 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3886
3887 /* Dump contents of tx ring */
3888 sop = 1;
3889 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3890 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3891 const struct sky2_tx_le *le = sky2->tx_le + idx;
3892 u32 a = le32_to_cpu(le->addr);
3893
3894 if (sop)
3895 seq_printf(seq, "%u:", idx);
3896 sop = 0;
3897
3898 switch(le->opcode & ~HW_OWNER) {
3899 case OP_ADDR64:
3900 seq_printf(seq, " %#x:", a);
3901 break;
3902 case OP_LRGLEN:
3903 seq_printf(seq, " mtu=%d", a);
3904 break;
3905 case OP_VLAN:
3906 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3907 break;
3908 case OP_TCPLISW:
3909 seq_printf(seq, " csum=%#x", a);
3910 break;
3911 case OP_LARGESEND:
3912 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3913 break;
3914 case OP_PACKET:
3915 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3916 break;
3917 case OP_BUFFER:
3918 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3919 break;
3920 default:
3921 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3922 a, le16_to_cpu(le->length));
3923 }
3924
3925 if (le->ctrl & EOP) {
3926 seq_putc(seq, '\n');
3927 sop = 1;
3928 }
3929 }
3930
3931 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3932 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3933 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3934 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3935
David S. Millerd1d08d12008-01-07 20:53:33 -08003936 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003937 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003938 return 0;
3939}
3940
3941static int sky2_debug_open(struct inode *inode, struct file *file)
3942{
3943 return single_open(file, sky2_debug_show, inode->i_private);
3944}
3945
3946static const struct file_operations sky2_debug_fops = {
3947 .owner = THIS_MODULE,
3948 .open = sky2_debug_open,
3949 .read = seq_read,
3950 .llseek = seq_lseek,
3951 .release = single_release,
3952};
3953
3954/*
3955 * Use network device events to create/remove/rename
3956 * debugfs file entries
3957 */
3958static int sky2_device_event(struct notifier_block *unused,
3959 unsigned long event, void *ptr)
3960{
3961 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003962 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003963
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003964 if (dev->open != sky2_up || !sky2_debug)
3965 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003966
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003967 switch(event) {
3968 case NETDEV_CHANGENAME:
3969 if (sky2->debugfs) {
3970 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3971 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003972 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003973 break;
3974
3975 case NETDEV_GOING_DOWN:
3976 if (sky2->debugfs) {
3977 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3978 dev->name);
3979 debugfs_remove(sky2->debugfs);
3980 sky2->debugfs = NULL;
3981 }
3982 break;
3983
3984 case NETDEV_UP:
3985 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3986 sky2_debug, dev,
3987 &sky2_debug_fops);
3988 if (IS_ERR(sky2->debugfs))
3989 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003990 }
3991
3992 return NOTIFY_DONE;
3993}
3994
3995static struct notifier_block sky2_notifier = {
3996 .notifier_call = sky2_device_event,
3997};
3998
3999
4000static __init void sky2_debug_init(void)
4001{
4002 struct dentry *ent;
4003
4004 ent = debugfs_create_dir("sky2", NULL);
4005 if (!ent || IS_ERR(ent))
4006 return;
4007
4008 sky2_debug = ent;
4009 register_netdevice_notifier(&sky2_notifier);
4010}
4011
4012static __exit void sky2_debug_cleanup(void)
4013{
4014 if (sky2_debug) {
4015 unregister_netdevice_notifier(&sky2_notifier);
4016 debugfs_remove(sky2_debug);
4017 sky2_debug = NULL;
4018 }
4019}
4020
4021#else
4022#define sky2_debug_init()
4023#define sky2_debug_cleanup()
4024#endif
4025
4026
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004027/* Initialize network device */
4028static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004029 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004030 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004031{
4032 struct sky2_port *sky2;
4033 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4034
4035 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004036 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004037 return NULL;
4038 }
4039
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004040 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004041 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004042 dev->open = sky2_up;
4043 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004044 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004045 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004046 dev->set_multicast_list = sky2_set_multicast;
4047 dev->set_mac_address = sky2_set_mac_address;
4048 dev->change_mtu = sky2_change_mtu;
4049 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
4050 dev->tx_timeout = sky2_tx_timeout;
4051 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004052#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08004053 if (port == 0)
4054 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004055#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004056
4057 sky2 = netdev_priv(dev);
4058 sky2->netdev = dev;
4059 sky2->hw = hw;
4060 sky2->msg_enable = netif_msg_init(debug, default_msg);
4061
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004062 /* Auto speed and flow control */
4063 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004064 sky2->flow_mode = FC_BOTH;
4065
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004066 sky2->duplex = -1;
4067 sky2->speed = -1;
4068 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08004069 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004070 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004071
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004072 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004073 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004074 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004075
4076 hw->dev[port] = dev;
4077
4078 sky2->port = port;
4079
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004080 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004081 if (highmem)
4082 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004083
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004084#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004085 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4086 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4087 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4088 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4089 dev->vlan_rx_register = sky2_vlan_rx_register;
4090 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004091#endif
4092
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004093 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004094 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004095 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004096
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004097 return dev;
4098}
4099
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004100static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004101{
4102 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004103 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004104
4105 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004106 printk(KERN_INFO PFX "%s: addr %s\n",
4107 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004108}
4109
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004110/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004111static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004112{
4113 struct sky2_hw *hw = dev_id;
4114 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4115
4116 if (status == 0)
4117 return IRQ_NONE;
4118
4119 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004120 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004121 wake_up(&hw->msi_wait);
4122 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4123 }
4124 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4125
4126 return IRQ_HANDLED;
4127}
4128
4129/* Test interrupt path by forcing a a software IRQ */
4130static int __devinit sky2_test_msi(struct sky2_hw *hw)
4131{
4132 struct pci_dev *pdev = hw->pdev;
4133 int err;
4134
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004135 init_waitqueue_head (&hw->msi_wait);
4136
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004137 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4138
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004139 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004140 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004141 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004142 return err;
4143 }
4144
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004145 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004146 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004147
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004148 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004149
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004150 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004151 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004152 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4153 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004154
4155 err = -EOPNOTSUPP;
4156 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4157 }
4158
4159 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004160 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004161
4162 free_irq(pdev->irq, hw);
4163
4164 return err;
4165}
4166
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004167static int __devinit pci_wake_enabled(struct pci_dev *dev)
4168{
4169 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4170 u16 value;
4171
4172 if (!pm)
4173 return 0;
4174 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4175 return 0;
4176 return value & PCI_PM_CTRL_PME_ENABLE;
4177}
4178
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004179static int __devinit sky2_probe(struct pci_dev *pdev,
4180 const struct pci_device_id *ent)
4181{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004182 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004183 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004184 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004185
Stephen Hemminger793b8832005-09-14 16:06:14 -07004186 err = pci_enable_device(pdev);
4187 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004188 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004189 goto err_out;
4190 }
4191
Stephen Hemminger793b8832005-09-14 16:06:14 -07004192 err = pci_request_regions(pdev, DRV_NAME);
4193 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004194 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004195 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004196 }
4197
4198 pci_set_master(pdev);
4199
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004200 if (sizeof(dma_addr_t) > sizeof(u32) &&
4201 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4202 using_dac = 1;
4203 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4204 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004205 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4206 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004207 goto err_out_free_regions;
4208 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004209 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004210 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4211 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004212 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004213 goto err_out_free_regions;
4214 }
4215 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004216
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004217 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4218
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004219 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004220 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004221 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004222 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004223 goto err_out_free_regions;
4224 }
4225
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004226 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004227
4228 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4229 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004230 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004231 goto err_out_free_hw;
4232 }
4233
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004234#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004235 /* The sk98lin vendor driver uses hardware byte swapping but
4236 * this driver uses software swapping.
4237 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004238 {
4239 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004240 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004241 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004242 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004243 }
4244#endif
4245
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004246 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004247 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004248 if (!hw->st_le)
4249 goto err_out_iounmap;
4250
Stephen Hemmingere3173832007-02-06 10:45:39 -08004251 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004252 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004253 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004254
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004255 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004256 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4257 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004258 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004259
Stephen Hemmingere3173832007-02-06 10:45:39 -08004260 sky2_reset(hw);
4261
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004262 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004263 if (!dev) {
4264 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004266 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004267
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004268 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4269 err = sky2_test_msi(hw);
4270 if (err == -EOPNOTSUPP)
4271 pci_disable_msi(pdev);
4272 else if (err)
4273 goto err_out_free_netdev;
4274 }
4275
Stephen Hemminger793b8832005-09-14 16:06:14 -07004276 err = register_netdev(dev);
4277 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004278 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004279 goto err_out_free_netdev;
4280 }
4281
Stephen Hemminger6de16232007-10-17 13:26:42 -07004282 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4283
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004284 err = request_irq(pdev->irq, sky2_intr,
4285 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004286 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004287 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004288 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004289 goto err_out_unregister;
4290 }
4291 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004292 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004294 sky2_show_addr(dev);
4295
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004296 if (hw->ports > 1) {
4297 struct net_device *dev1;
4298
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004299 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004300 if (!dev1)
4301 dev_warn(&pdev->dev, "allocation for second device failed\n");
4302 else if ((err = register_netdev(dev1))) {
4303 dev_warn(&pdev->dev,
4304 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004305 hw->dev[1] = NULL;
4306 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004307 } else
4308 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004309 }
4310
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004311 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004312 INIT_WORK(&hw->restart_work, sky2_restart);
4313
Stephen Hemminger793b8832005-09-14 16:06:14 -07004314 pci_set_drvdata(pdev, hw);
4315
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004316 return 0;
4317
Stephen Hemminger793b8832005-09-14 16:06:14 -07004318err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004319 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004320 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004321 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004322err_out_free_netdev:
4323 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004324err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004325 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004326 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004327err_out_iounmap:
4328 iounmap(hw->regs);
4329err_out_free_hw:
4330 kfree(hw);
4331err_out_free_regions:
4332 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004333err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004334 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004335err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004336 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004337 return err;
4338}
4339
4340static void __devexit sky2_remove(struct pci_dev *pdev)
4341{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004342 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004343 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344
Stephen Hemminger793b8832005-09-14 16:06:14 -07004345 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004346 return;
4347
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004348 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004349 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004350
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004351 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004352 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004353
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004354 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004355
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004356 sky2_power_aux(hw);
4357
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004358 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004359 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004360 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004361
4362 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004363 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004364 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004365 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004366 pci_release_regions(pdev);
4367 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004368
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004369 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004370 free_netdev(hw->dev[i]);
4371
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004372 iounmap(hw->regs);
4373 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004374
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004375 pci_set_drvdata(pdev, NULL);
4376}
4377
4378#ifdef CONFIG_PM
4379static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4380{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004381 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004382 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004383
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004384 if (!hw)
4385 return 0;
4386
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004387 del_timer_sync(&hw->watchdog_timer);
4388 cancel_work_sync(&hw->restart_work);
4389
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004390 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004391 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004392 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004393
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004394 netif_device_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004395 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004396 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004397
4398 if (sky2->wol)
4399 sky2_wol_init(sky2);
4400
4401 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004402 }
4403
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004404 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004405 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004406 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004407
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004408 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004409 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004410 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4411
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004412 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004413}
4414
4415static int sky2_resume(struct pci_dev *pdev)
4416{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004417 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004418 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004419
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004420 if (!hw)
4421 return 0;
4422
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004423 err = pci_set_power_state(pdev, PCI_D0);
4424 if (err)
4425 goto out;
4426
4427 err = pci_restore_state(pdev);
4428 if (err)
4429 goto out;
4430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004431 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004432
4433 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004434 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4435 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4436 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004437 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004438
Stephen Hemmingere3173832007-02-06 10:45:39 -08004439 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004440 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004441 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004442
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004443 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004444 struct net_device *dev = hw->dev[i];
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004445
4446 netif_device_attach(dev);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004447 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004448 err = sky2_up(dev);
4449 if (err) {
4450 printk(KERN_ERR PFX "%s: could not up: %d\n",
4451 dev->name, err);
4452 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004453 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004454 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004455 }
4456 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004457
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004458 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004459out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004460 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004461 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004462 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004463}
4464#endif
4465
Stephen Hemmingere3173832007-02-06 10:45:39 -08004466static void sky2_shutdown(struct pci_dev *pdev)
4467{
4468 struct sky2_hw *hw = pci_get_drvdata(pdev);
4469 int i, wol = 0;
4470
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004471 if (!hw)
4472 return;
4473
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004474 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004475
4476 for (i = 0; i < hw->ports; i++) {
4477 struct net_device *dev = hw->dev[i];
4478 struct sky2_port *sky2 = netdev_priv(dev);
4479
4480 if (sky2->wol) {
4481 wol = 1;
4482 sky2_wol_init(sky2);
4483 }
4484 }
4485
4486 if (wol)
4487 sky2_power_aux(hw);
4488
4489 pci_enable_wake(pdev, PCI_D3hot, wol);
4490 pci_enable_wake(pdev, PCI_D3cold, wol);
4491
4492 pci_disable_device(pdev);
4493 pci_set_power_state(pdev, PCI_D3hot);
4494
4495}
4496
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004497static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004498 .name = DRV_NAME,
4499 .id_table = sky2_id_table,
4500 .probe = sky2_probe,
4501 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004502#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004503 .suspend = sky2_suspend,
4504 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004505#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004506 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004507};
4508
4509static int __init sky2_init_module(void)
4510{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004511 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004512 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004513}
4514
4515static void __exit sky2_cleanup_module(void)
4516{
4517 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004518 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004519}
4520
4521module_init(sky2_init_module);
4522module_exit(sky2_cleanup_module);
4523
4524MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004525MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004526MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004527MODULE_VERSION(DRV_VERSION);