blob: e3a92a6da39ae258cf9a4094f4293799e378271b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530109 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900110 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100111 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400112 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 .port_ops = &ahci_ops,
114 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530115 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900116 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
117 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100118 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400119 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900120 .port_ops = &ahci_ops,
121 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
124 .flags = AHCI_FLAG_COMMON,
125 .pio_mask = ATA_PIO4,
126 .udma_mask = ATA_UDMA6,
127 .port_ops = &ahci_ops,
128 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530129 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200130 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
131 .flags = AHCI_FLAG_COMMON,
132 .pio_mask = ATA_PIO4,
133 .udma_mask = ATA_UDMA6,
134 .port_ops = &ahci_ops,
135 },
Tejun Heo441577e2010-03-29 10:32:39 +0900136 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900138 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
139 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100140 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
147 .flags = AHCI_FLAG_COMMON,
148 .pio_mask = ATA_PIO4,
149 .udma_mask = ATA_UDMA6,
150 .port_ops = &ahci_ops,
151 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530152 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900153 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900154 .flags = AHCI_FLAG_COMMON,
155 .pio_mask = ATA_PIO4,
156 .udma_mask = ATA_UDMA6,
157 .port_ops = &ahci_ops,
158 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530159 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900160 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
161 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300162 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900163 .pio_mask = ATA_PIO4,
164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530167 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900168 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900169 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
170 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900171 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100172 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400173 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800174 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800178 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100179 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800180 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800181 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900184 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900185 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100186 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900187 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900188 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800189 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190};
191
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500192static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400193 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400194 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
195 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
196 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
197 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
198 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900199 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400200 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
201 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
202 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
203 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900204 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800205 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900206 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
207 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
208 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
209 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
210 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
211 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
212 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
214 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
215 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
216 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
217 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
218 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
219 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400221 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
222 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800223 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500224 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800225 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500226 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
227 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700228 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700229 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500230 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700231 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700232 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500233 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800234 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
235 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
236 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
237 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
238 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
239 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700240 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
241 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
242 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800243 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800244 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700245 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
246 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
247 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
248 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
249 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
250 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700251 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800252 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
253 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
255 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
256 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
257 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
258 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
259 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700260 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
261 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
262 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
263 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
264 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
265 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
266 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
267 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800268 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
269 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
270 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
271 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
272 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
273 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
274 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
275 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
276 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
277 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
279 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800284 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
285 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800286 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
287 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
288 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
289 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
290 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
291 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
292 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
293 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700294 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800295 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
296 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
297 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
298 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400299
Tejun Heoe34bb372007-02-26 20:24:03 +0900300 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
301 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
302 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100303 /* JMicron 362B and 362C have an AHCI function with IDE class code */
304 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
305 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400306
307 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800308 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800309 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
310 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
311 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
312 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
313 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
314 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400315
Shane Huange2dd90b2009-07-29 11:34:49 +0800316 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800317 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800318 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800319 /* AMD is using RAID class only for ahci controllers */
320 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
321 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
322
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400323 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400324 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900325 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400326
327 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900328 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
329 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
330 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
331 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
332 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
333 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
334 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
335 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900336 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
337 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
338 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
339 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
340 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
341 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
342 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
343 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
344 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
345 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
349 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
350 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
351 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
352 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
353 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
354 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
355 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
356 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
365 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
366 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
367 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
368 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
369 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
370 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
371 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
372 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
373 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
377 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
378 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
379 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
380 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
381 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
382 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
383 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
384 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
389 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
390 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
391 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
392 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
393 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
394 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
395 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
396 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
397 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
401 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
402 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
403 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
404 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
405 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
406 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
407 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
408 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
409 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400412
Jeff Garzik95916ed2006-07-29 04:10:14 -0400413 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900414 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
415 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
416 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400417
Alessandro Rubini318893e2012-01-06 13:33:39 +0100418 /* ST Microelectronics */
419 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
420
Jeff Garzikcd70c262007-07-08 02:29:42 -0400421 /* Marvell */
422 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100423 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600424 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500425 .class = PCI_CLASS_STORAGE_SATA_AHCI,
426 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200427 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600428 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100429 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100430 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
431 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
432 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600433 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500434 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900435 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
436 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600437 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100438 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Myron Stowe69fd3152013-04-08 11:32:49 -0600439 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100440 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100441 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
442 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400443
Mark Nelsonc77a0362008-10-23 14:08:16 +1100444 /* Promise */
445 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
446
Keng-Yu Linc9703762011-11-09 01:47:36 -0500447 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100448 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
449 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
450 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
451 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500452
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800453 /* Enmotus */
454 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
455
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500456 /* Generic, PCI class code for AHCI */
457 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500458 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 { } /* terminate list */
461};
462
463
464static struct pci_driver ahci_pci_driver = {
465 .name = DRV_NAME,
466 .id_table = ahci_pci_tbl,
467 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900468 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900469#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900470 .suspend = ahci_pci_device_suspend,
471 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900472#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473};
474
Alan Cox5b66c822008-09-03 14:48:34 +0100475#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
476static int marvell_enable;
477#else
478static int marvell_enable = 1;
479#endif
480module_param(marvell_enable, int, 0644);
481MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
482
483
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300484static void ahci_pci_save_initial_config(struct pci_dev *pdev,
485 struct ahci_host_priv *hpriv)
486{
487 unsigned int force_port_map = 0;
488 unsigned int mask_port_map = 0;
489
490 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
491 dev_info(&pdev->dev, "JMB361 has only one port\n");
492 force_port_map = 1;
493 }
494
495 /*
496 * Temporary Marvell 6145 hack: PATA port presence
497 * is asserted through the standard AHCI port
498 * presence register, as bit 4 (counting from 0)
499 */
500 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
501 if (pdev->device == 0x6121)
502 mask_port_map = 0x3;
503 else
504 mask_port_map = 0xf;
505 dev_info(&pdev->dev,
506 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
507 }
508
Anton Vorontsov1d513352010-03-03 20:17:37 +0300509 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
510 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300511}
512
Anton Vorontsov33030402010-03-03 20:17:39 +0300513static int ahci_pci_reset_controller(struct ata_host *host)
514{
515 struct pci_dev *pdev = to_pci_dev(host->dev);
516
517 ahci_reset_controller(host);
518
Tejun Heod91542c2006-07-26 15:59:26 +0900519 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300520 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900521 u16 tmp16;
522
523 /* configure PCS */
524 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900525 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
526 tmp16 |= hpriv->port_map;
527 pci_write_config_word(pdev, 0x92, tmp16);
528 }
Tejun Heod91542c2006-07-26 15:59:26 +0900529 }
530
531 return 0;
532}
533
Anton Vorontsov781d6552010-03-03 20:17:42 +0300534static void ahci_pci_init_controller(struct ata_host *host)
535{
536 struct ahci_host_priv *hpriv = host->private_data;
537 struct pci_dev *pdev = to_pci_dev(host->dev);
538 void __iomem *port_mmio;
539 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100540 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900541
Tejun Heo417a1a62007-09-23 13:19:55 +0900542 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100543 if (pdev->device == 0x6121)
544 mv = 2;
545 else
546 mv = 4;
547 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400548
549 writel(0, port_mmio + PORT_IRQ_MASK);
550
551 /* clear port IRQ */
552 tmp = readl(port_mmio + PORT_IRQ_STAT);
553 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
554 if (tmp)
555 writel(tmp, port_mmio + PORT_IRQ_STAT);
556 }
557
Anton Vorontsov781d6552010-03-03 20:17:42 +0300558 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900559}
560
Tejun Heocc0680a2007-08-06 18:36:23 +0900561static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900562 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900563{
Tejun Heocc0680a2007-08-06 18:36:23 +0900564 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900565 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900566 int rc;
567
568 DPRINTK("ENTER\n");
569
Tejun Heo4447d352007-04-17 23:44:08 +0900570 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900571
Tejun Heocc0680a2007-08-06 18:36:23 +0900572 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900573 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900574
Tejun Heo4447d352007-04-17 23:44:08 +0900575 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900576
577 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
578
579 /* vt8251 doesn't clear BSY on signature FIS reception,
580 * request follow-up softreset.
581 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900582 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900583}
584
Tejun Heoedc93052007-10-25 14:59:16 +0900585static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
586 unsigned long deadline)
587{
588 struct ata_port *ap = link->ap;
589 struct ahci_port_priv *pp = ap->private_data;
590 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
591 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900592 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900593 int rc;
594
595 ahci_stop_engine(ap);
596
597 /* clear D2H reception area to properly wait for D2H FIS */
598 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400599 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900600 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
601
602 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900603 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900604
605 ahci_start_engine(ap);
606
Tejun Heoedc93052007-10-25 14:59:16 +0900607 /* The pseudo configuration device on SIMG4726 attached to
608 * ASUS P5W-DH Deluxe doesn't send signature FIS after
609 * hardreset if no device is attached to the first downstream
610 * port && the pseudo device locks up on SRST w/ PMP==0. To
611 * work around this, wait for !BSY only briefly. If BSY isn't
612 * cleared, perform CLO and proceed to IDENTIFY (achieved by
613 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
614 *
615 * Wait for two seconds. Devices attached to downstream port
616 * which can't process the following IDENTIFY after this will
617 * have to be reset again. For most cases, this should
618 * suffice while making probing snappish enough.
619 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900620 if (online) {
621 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
622 ahci_check_ready);
623 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800624 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900625 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900626 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900627}
628
Tejun Heo438ac6d2007-03-02 17:31:26 +0900629#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900630static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
631{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900632 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900633 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300634 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900635 u32 ctl;
636
Tejun Heo9b10ae82009-05-30 20:50:12 +0900637 if (mesg.event & PM_EVENT_SUSPEND &&
638 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700639 dev_err(&pdev->dev,
640 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900641 return -EIO;
642 }
643
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100644 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900645 /* AHCI spec rev1.1 section 8.3.3:
646 * Software must disable interrupts prior to requesting a
647 * transition of the HBA to D3 state.
648 */
649 ctl = readl(mmio + HOST_CTL);
650 ctl &= ~HOST_IRQ_EN;
651 writel(ctl, mmio + HOST_CTL);
652 readl(mmio + HOST_CTL); /* flush */
653 }
654
655 return ata_pci_device_suspend(pdev, mesg);
656}
657
658static int ahci_pci_device_resume(struct pci_dev *pdev)
659{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900660 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900661 int rc;
662
Tejun Heo553c4aa2006-12-26 19:39:50 +0900663 rc = ata_pci_device_do_resume(pdev);
664 if (rc)
665 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900666
667 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300668 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900669 if (rc)
670 return rc;
671
Anton Vorontsov781d6552010-03-03 20:17:42 +0300672 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900673 }
674
Jeff Garzikcca39742006-08-24 03:19:22 -0400675 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900676
677 return 0;
678}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900679#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900680
Tejun Heo4447d352007-04-17 23:44:08 +0900681static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Alessandro Rubini318893e2012-01-06 13:33:39 +0100685 /*
686 * If the device fixup already set the dma_mask to some non-standard
687 * value, don't extend it here. This happens on STA2X11, for example.
688 */
689 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
690 return 0;
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700693 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
694 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700696 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700698 dev_err(&pdev->dev,
699 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 return rc;
701 }
702 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700704 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700706 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return rc;
708 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700709 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700711 dev_err(&pdev->dev,
712 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return rc;
714 }
715 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return 0;
717}
718
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300719static void ahci_pci_print_info(struct ata_host *host)
720{
721 struct pci_dev *pdev = to_pci_dev(host->dev);
722 u16 cc;
723 const char *scc_s;
724
725 pci_read_config_word(pdev, 0x0a, &cc);
726 if (cc == PCI_CLASS_STORAGE_IDE)
727 scc_s = "IDE";
728 else if (cc == PCI_CLASS_STORAGE_SATA)
729 scc_s = "SATA";
730 else if (cc == PCI_CLASS_STORAGE_RAID)
731 scc_s = "RAID";
732 else
733 scc_s = "unknown";
734
735 ahci_print_info(host, scc_s);
736}
737
Tejun Heoedc93052007-10-25 14:59:16 +0900738/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
739 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
740 * support PMP and the 4726 either directly exports the device
741 * attached to the first downstream port or acts as a hardware storage
742 * controller and emulate a single ATA device (can be RAID 0/1 or some
743 * other configuration).
744 *
745 * When there's no device attached to the first downstream port of the
746 * 4726, "Config Disk" appears, which is a pseudo ATA device to
747 * configure the 4726. However, ATA emulation of the device is very
748 * lame. It doesn't send signature D2H Reg FIS after the initial
749 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
750 *
751 * The following function works around the problem by always using
752 * hardreset on the port and not depending on receiving signature FIS
753 * afterward. If signature FIS isn't received soon, ATA class is
754 * assumed without follow-up softreset.
755 */
756static void ahci_p5wdh_workaround(struct ata_host *host)
757{
758 static struct dmi_system_id sysids[] = {
759 {
760 .ident = "P5W DH Deluxe",
761 .matches = {
762 DMI_MATCH(DMI_SYS_VENDOR,
763 "ASUSTEK COMPUTER INC"),
764 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
765 },
766 },
767 { }
768 };
769 struct pci_dev *pdev = to_pci_dev(host->dev);
770
771 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
772 dmi_check_system(sysids)) {
773 struct ata_port *ap = host->ports[1];
774
Joe Perchesa44fec12011-04-15 15:51:58 -0700775 dev_info(&pdev->dev,
776 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900777
778 ap->ops = &ahci_p5wdh_ops;
779 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
780 }
781}
782
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900783/* only some SB600 ahci controllers can do 64bit DMA */
784static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800785{
786 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900787 /*
788 * The oldest version known to be broken is 0901 and
789 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900790 * Enable 64bit DMA on 1501 and anything newer.
791 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900792 * Please read bko#9412 for more info.
793 */
Shane Huang58a09b32009-05-27 15:04:43 +0800794 {
795 .ident = "ASUS M2A-VM",
796 .matches = {
797 DMI_MATCH(DMI_BOARD_VENDOR,
798 "ASUSTeK Computer INC."),
799 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
800 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900801 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800802 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100803 /*
804 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
805 * support 64bit DMA.
806 *
807 * BIOS versions earlier than 1.5 had the Manufacturer DMI
808 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
809 * This spelling mistake was fixed in BIOS version 1.5, so
810 * 1.5 and later have the Manufacturer as
811 * "MICRO-STAR INTERNATIONAL CO.,LTD".
812 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
813 *
814 * BIOS versions earlier than 1.9 had a Board Product Name
815 * DMI field of "MS-7376". This was changed to be
816 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
817 * match on DMI_BOARD_NAME of "MS-7376".
818 */
819 {
820 .ident = "MSI K9A2 Platinum",
821 .matches = {
822 DMI_MATCH(DMI_BOARD_VENDOR,
823 "MICRO-STAR INTER"),
824 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
825 },
826 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000827 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000828 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
829 * 64bit DMA.
830 *
831 * This board also had the typo mentioned above in the
832 * Manufacturer DMI field (fixed in BIOS version 1.5), so
833 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
834 */
835 {
836 .ident = "MSI K9AGM2",
837 .matches = {
838 DMI_MATCH(DMI_BOARD_VENDOR,
839 "MICRO-STAR INTER"),
840 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
841 },
842 },
843 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000844 * All BIOS versions for the Asus M3A support 64bit DMA.
845 * (all release versions from 0301 to 1206 were tested)
846 */
847 {
848 .ident = "ASUS M3A",
849 .matches = {
850 DMI_MATCH(DMI_BOARD_VENDOR,
851 "ASUSTeK Computer INC."),
852 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
853 },
854 },
Shane Huang58a09b32009-05-27 15:04:43 +0800855 { }
856 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900857 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900858 int year, month, date;
859 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800860
Tejun Heo03d783b2009-08-16 21:04:02 +0900861 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800862 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900863 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800864 return false;
865
Mark Nelsone65cc192009-11-03 20:06:48 +1100866 if (!match->driver_data)
867 goto enable_64bit;
868
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900869 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
870 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800871
Mark Nelsone65cc192009-11-03 20:06:48 +1100872 if (strcmp(buf, match->driver_data) >= 0)
873 goto enable_64bit;
874 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700875 dev_warn(&pdev->dev,
876 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
877 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900878 return false;
879 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100880
881enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700882 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100883 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800884}
885
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100886static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
887{
888 static const struct dmi_system_id broken_systems[] = {
889 {
890 .ident = "HP Compaq nx6310",
891 .matches = {
892 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
893 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
894 },
895 /* PCI slot number of the controller */
896 .driver_data = (void *)0x1FUL,
897 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100898 {
899 .ident = "HP Compaq 6720s",
900 .matches = {
901 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
902 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
903 },
904 /* PCI slot number of the controller */
905 .driver_data = (void *)0x1FUL,
906 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100907
908 { } /* terminate list */
909 };
910 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
911
912 if (dmi) {
913 unsigned long slot = (unsigned long)dmi->driver_data;
914 /* apply the quirk only to on-board controllers */
915 return slot == PCI_SLOT(pdev->devfn);
916 }
917
918 return false;
919}
920
Tejun Heo9b10ae82009-05-30 20:50:12 +0900921static bool ahci_broken_suspend(struct pci_dev *pdev)
922{
923 static const struct dmi_system_id sysids[] = {
924 /*
925 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
926 * to the harddisk doesn't become online after
927 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900928 *
929 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
930 *
931 * Use dates instead of versions to match as HP is
932 * apparently recycling both product and version
933 * strings.
934 *
935 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900936 */
937 {
938 .ident = "dv4",
939 .matches = {
940 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
941 DMI_MATCH(DMI_PRODUCT_NAME,
942 "HP Pavilion dv4 Notebook PC"),
943 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900944 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900945 },
946 {
947 .ident = "dv5",
948 .matches = {
949 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
950 DMI_MATCH(DMI_PRODUCT_NAME,
951 "HP Pavilion dv5 Notebook PC"),
952 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900953 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900954 },
955 {
956 .ident = "dv6",
957 .matches = {
958 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
959 DMI_MATCH(DMI_PRODUCT_NAME,
960 "HP Pavilion dv6 Notebook PC"),
961 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900962 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900963 },
964 {
965 .ident = "HDX18",
966 .matches = {
967 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
968 DMI_MATCH(DMI_PRODUCT_NAME,
969 "HP HDX18 Notebook PC"),
970 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900971 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900972 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900973 /*
974 * Acer eMachines G725 has the same problem. BIOS
975 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300976 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900977 * that we don't have much idea about. For now,
978 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900979 *
980 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900981 */
982 {
983 .ident = "G725",
984 .matches = {
985 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
986 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
987 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900988 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900989 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900990 { } /* terminate list */
991 };
992 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900993 int year, month, date;
994 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900995
996 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
997 return false;
998
Tejun Heo9deb3432010-03-16 09:50:26 +0900999 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1000 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001001
Tejun Heo9deb3432010-03-16 09:50:26 +09001002 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001003}
1004
Tejun Heo55946392009-08-04 14:30:08 +09001005static bool ahci_broken_online(struct pci_dev *pdev)
1006{
1007#define ENCODE_BUSDEVFN(bus, slot, func) \
1008 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1009 static const struct dmi_system_id sysids[] = {
1010 /*
1011 * There are several gigabyte boards which use
1012 * SIMG5723s configured as hardware RAID. Certain
1013 * 5723 firmware revisions shipped there keep the link
1014 * online but fail to answer properly to SRST or
1015 * IDENTIFY when no device is attached downstream
1016 * causing libata to retry quite a few times leading
1017 * to excessive detection delay.
1018 *
1019 * As these firmwares respond to the second reset try
1020 * with invalid device signature, considering unknown
1021 * sig as offline works around the problem acceptably.
1022 */
1023 {
1024 .ident = "EP45-DQ6",
1025 .matches = {
1026 DMI_MATCH(DMI_BOARD_VENDOR,
1027 "Gigabyte Technology Co., Ltd."),
1028 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1029 },
1030 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1031 },
1032 {
1033 .ident = "EP45-DS5",
1034 .matches = {
1035 DMI_MATCH(DMI_BOARD_VENDOR,
1036 "Gigabyte Technology Co., Ltd."),
1037 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1038 },
1039 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1040 },
1041 { } /* terminate list */
1042 };
1043#undef ENCODE_BUSDEVFN
1044 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1045 unsigned int val;
1046
1047 if (!dmi)
1048 return false;
1049
1050 val = (unsigned long)dmi->driver_data;
1051
1052 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1053}
1054
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001055#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001056static void ahci_gtf_filter_workaround(struct ata_host *host)
1057{
1058 static const struct dmi_system_id sysids[] = {
1059 /*
1060 * Aspire 3810T issues a bunch of SATA enable commands
1061 * via _GTF including an invalid one and one which is
1062 * rejected by the device. Among the successful ones
1063 * is FPDMA non-zero offset enable which when enabled
1064 * only on the drive side leads to NCQ command
1065 * failures. Filter it out.
1066 */
1067 {
1068 .ident = "Aspire 3810T",
1069 .matches = {
1070 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1071 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1072 },
1073 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1074 },
1075 { }
1076 };
1077 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1078 unsigned int filter;
1079 int i;
1080
1081 if (!dmi)
1082 return;
1083
1084 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001085 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1086 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001087
1088 for (i = 0; i < host->n_ports; i++) {
1089 struct ata_port *ap = host->ports[i];
1090 struct ata_link *link;
1091 struct ata_device *dev;
1092
1093 ata_for_each_link(link, ap, EDGE)
1094 ata_for_each_dev(dev, link, ALL)
1095 dev->gtf_filter |= filter;
1096 }
1097}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001098#else
1099static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1100{}
1101#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001102
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001103int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1104{
1105 int rc;
1106 unsigned int maxvec;
1107
1108 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1109 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1110 if (rc > 0) {
1111 if ((rc == maxvec) || (rc == 1))
1112 return rc;
1113 /*
1114 * Assume that advantage of multipe MSIs is negated,
1115 * so fallback to single MSI mode to save resources
1116 */
1117 pci_disable_msi(pdev);
1118 if (!pci_enable_msi(pdev))
1119 return 1;
1120 }
1121 }
1122
1123 pci_intx(pdev, 1);
1124 return 0;
1125}
1126
1127/**
1128 * ahci_host_activate - start AHCI host, request IRQs and register it
1129 * @host: target ATA host
1130 * @irq: base IRQ number to request
1131 * @n_msis: number of MSIs allocated for this host
1132 * @irq_handler: irq_handler used when requesting IRQs
1133 * @irq_flags: irq_flags used when requesting IRQs
1134 *
1135 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1136 * when multiple MSIs were allocated. That is one MSI per port, starting
1137 * from @irq.
1138 *
1139 * LOCKING:
1140 * Inherited from calling layer (may sleep).
1141 *
1142 * RETURNS:
1143 * 0 on success, -errno otherwise.
1144 */
1145int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1146{
1147 int i, rc;
1148
1149 /* Sharing Last Message among several ports is not supported */
1150 if (n_msis < host->n_ports)
1151 return -EINVAL;
1152
1153 rc = ata_host_start(host);
1154 if (rc)
1155 return rc;
1156
1157 for (i = 0; i < host->n_ports; i++) {
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001158 const char* desc;
Alexander Gordeevb29900e2013-05-22 08:53:48 +09001159 struct ahci_port_priv *pp = host->ports[i]->private_data;
1160
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001161 /* pp is NULL for dummy ports */
1162 if (pp)
1163 desc = pp->irq_desc;
1164 else
1165 desc = dev_driver_string(host->dev);
1166
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001167 rc = devm_request_threaded_irq(host->dev,
1168 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001169 desc, host->ports[i]);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001170 if (rc)
1171 goto out_free_irqs;
1172 }
1173
1174 for (i = 0; i < host->n_ports; i++)
1175 ata_port_desc(host->ports[i], "irq %d", irq + i);
1176
1177 rc = ata_host_register(host, &ahci_sht);
1178 if (rc)
1179 goto out_free_all_irqs;
1180
1181 return 0;
1182
1183out_free_all_irqs:
1184 i = host->n_ports;
1185out_free_irqs:
1186 for (i--; i >= 0; i--)
1187 devm_free_irq(host->dev, irq + i, host->ports[i]);
1188
1189 return rc;
1190}
1191
Tejun Heo24dc5f32007-01-20 16:00:28 +09001192static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193{
Tejun Heoe297d992008-06-10 00:13:04 +09001194 unsigned int board_id = ent->driver_data;
1195 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001196 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001197 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001199 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001200 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001201 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
1203 VPRINTK("ENTER\n");
1204
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001205 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001206
Joe Perches06296a12011-04-15 15:52:00 -07001207 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
Alan Cox5b66c822008-09-03 14:48:34 +01001209 /* The AHCI driver can only drive the SATA ports, the PATA driver
1210 can drive them all so if both drivers are selected make sure
1211 AHCI stays out of the way */
1212 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1213 return -ENODEV;
1214
Tejun Heoc6353b42010-06-17 11:42:22 +02001215 /*
1216 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1217 * ahci, use ata_generic instead.
1218 */
1219 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1220 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1221 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1222 pdev->subsystem_device == 0xcb89)
1223 return -ENODEV;
1224
Mark Nelson7a022672009-11-22 12:07:41 +11001225 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1226 * At the moment, we can only use the AHCI mode. Let the users know
1227 * that for SAS drives they're out of luck.
1228 */
1229 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001230 dev_info(&pdev->dev,
1231 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001232
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001233 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001234 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1235 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001236 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1237 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001238
Tejun Heo4447d352007-04-17 23:44:08 +09001239 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001240 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 if (rc)
1242 return rc;
1243
Tejun Heoc4f77922007-12-06 15:09:43 +09001244 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1245 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1246 u8 map;
1247
1248 /* ICH6s share the same PCI ID for both piix and ahci
1249 * modes. Enabling ahci mode while MAP indicates
1250 * combined mode is a bad idea. Yield to ata_piix.
1251 */
1252 pci_read_config_byte(pdev, ICH_MAP, &map);
1253 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001254 dev_info(&pdev->dev,
1255 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001256 return -ENODEV;
1257 }
1258 }
1259
Paul Bolle6fec8872013-12-16 11:34:21 +01001260 /* AHCI controllers often implement SFF compatible interface.
1261 * Grab all PCI BARs just in case.
1262 */
1263 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1264 if (rc == -EBUSY)
1265 pcim_pin_device(pdev);
1266 if (rc)
1267 return rc;
1268
Tejun Heo24dc5f32007-01-20 16:00:28 +09001269 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1270 if (!hpriv)
1271 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001272 hpriv->flags |= (unsigned long)pi.private_data;
1273
Tejun Heoe297d992008-06-10 00:13:04 +09001274 /* MCP65 revision A1 and A2 can't do MSI */
1275 if (board_id == board_ahci_mcp65 &&
1276 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1277 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1278
Shane Huange427fe02008-12-30 10:53:41 +08001279 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1280 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1281 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1282
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001283 /* only some SB600s can do 64bit DMA */
1284 if (ahci_sb600_enable_64bit(pdev))
1285 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001286
Alessandro Rubini318893e2012-01-06 13:33:39 +01001287 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001288
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001289 n_msis = ahci_init_interrupts(pdev, hpriv);
1290 if (n_msis > 1)
1291 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1292
Tejun Heo4447d352007-04-17 23:44:08 +09001293 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001294 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
Tejun Heo4447d352007-04-17 23:44:08 +09001296 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001297 if (hpriv->cap & HOST_CAP_NCQ) {
1298 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001299 /*
1300 * Auto-activate optimization is supposed to be
1301 * supported on all AHCI controllers indicating NCQ
1302 * capability, but it seems to be broken on some
1303 * chipsets including NVIDIAs.
1304 */
1305 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001306 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001307
1308 /*
1309 * All AHCI controllers should be forward-compatible
1310 * with the new auxiliary field. This code should be
1311 * conditionalized if any buggy AHCI controllers are
1312 * encountered.
1313 */
1314 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001315 }
Tejun Heo4447d352007-04-17 23:44:08 +09001316
Tejun Heo7d50b602007-09-23 13:19:54 +09001317 if (hpriv->cap & HOST_CAP_PMP)
1318 pi.flags |= ATA_FLAG_PMP;
1319
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001320 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001321
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001322 if (ahci_broken_system_poweroff(pdev)) {
1323 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1324 dev_info(&pdev->dev,
1325 "quirky BIOS, skipping spindown on poweroff\n");
1326 }
1327
Tejun Heo9b10ae82009-05-30 20:50:12 +09001328 if (ahci_broken_suspend(pdev)) {
1329 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001330 dev_warn(&pdev->dev,
1331 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001332 }
1333
Tejun Heo55946392009-08-04 14:30:08 +09001334 if (ahci_broken_online(pdev)) {
1335 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1336 dev_info(&pdev->dev,
1337 "online status unreliable, applying workaround\n");
1338 }
1339
Tejun Heo837f5f82008-02-06 15:13:51 +09001340 /* CAP.NP sometimes indicate the index of the last enabled
1341 * port, at other times, that of the last possible port, so
1342 * determining the maximum port number requires looking at
1343 * both CAP.NP and port_map.
1344 */
1345 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1346
1347 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001348 if (!host)
1349 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001350 host->private_data = hpriv;
1351
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001352 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001353 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001354 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001355 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001356
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001357 if (pi.flags & ATA_FLAG_EM)
1358 ahci_reset_em(host);
1359
Tejun Heo4447d352007-04-17 23:44:08 +09001360 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001361 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001362
Alessandro Rubini318893e2012-01-06 13:33:39 +01001363 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1364 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001365 0x100 + ap->port_no * 0x80, "port");
1366
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001367 /* set enclosure management message type */
1368 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001369 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001370
1371
Jeff Garzikdab632e2007-05-28 08:33:01 -04001372 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001373 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001374 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001375 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Tejun Heoedc93052007-10-25 14:59:16 +09001377 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1378 ahci_p5wdh_workaround(host);
1379
Tejun Heof80ae7e2009-09-16 04:18:03 +09001380 /* apply gtf filter quirk */
1381 ahci_gtf_filter_workaround(host);
1382
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001384 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001386 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
Anton Vorontsov33030402010-03-03 20:17:39 +03001388 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001389 if (rc)
1390 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001391
Anton Vorontsov781d6552010-03-03 20:17:42 +03001392 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001393 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
Tejun Heo4447d352007-04-17 23:44:08 +09001395 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001396
1397 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1398 return ahci_host_activate(host, pdev->irq, n_msis);
1399
Tejun Heo4447d352007-04-17 23:44:08 +09001400 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1401 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001402}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Axel Lin2fc75da2012-04-19 13:43:05 +08001404module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
1406MODULE_AUTHOR("Jeff Garzik");
1407MODULE_DESCRIPTION("AHCI SATA low-level driver");
1408MODULE_LICENSE("GPL");
1409MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001410MODULE_VERSION(DRV_VERSION);