blob: 895d7c7625845724e8d11eb4d7f39a370ffec618 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030085static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020086 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700105static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
106 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200107static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
108 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300109static void intel_crtc_enable_planes(struct drm_crtc *crtc);
110static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100111
Dave Airlie0e32b392014-05-02 14:02:48 +1000112static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
113{
114 if (!connector->mst_port)
115 return connector->encoder;
116 else
117 return &connector->mst_port->mst_encoders[pipe]->base;
118}
119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Daniel Vetterd2acd212012-10-20 20:57:43 +0200135int
136intel_pch_rawclk(struct drm_device *dev)
137{
138 struct drm_i915_private *dev_priv = dev->dev_private;
139
140 WARN_ON(!HAS_PCH_SPLIT(dev));
141
142 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
143}
144
Chris Wilson021357a2010-09-07 20:54:59 +0100145static inline u32 /* units of 100MHz */
146intel_fdi_link_freq(struct drm_device *dev)
147{
Chris Wilson8b99e682010-10-13 09:59:17 +0100148 if (IS_GEN5(dev)) {
149 struct drm_i915_private *dev_priv = dev->dev_private;
150 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
151 } else
152 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100153}
154
Daniel Vetter5d536e22013-07-06 12:52:06 +0200155static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200157 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200158 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .m = { .min = 96, .max = 140 },
160 .m1 = { .min = 18, .max = 26 },
161 .m2 = { .min = 6, .max = 16 },
162 .p = { .min = 4, .max = 128 },
163 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
Daniel Vetter5d536e22013-07-06 12:52:06 +0200168static const intel_limit_t intel_limits_i8xx_dvo = {
169 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200170 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200171 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200172 .m = { .min = 96, .max = 140 },
173 .m1 = { .min = 18, .max = 26 },
174 .m2 = { .min = 6, .max = 16 },
175 .p = { .min = 4, .max = 128 },
176 .p1 = { .min = 2, .max = 33 },
177 .p2 = { .dot_limit = 165000,
178 .p2_slow = 4, .p2_fast = 4 },
179};
180
Keith Packarde4b36692009-06-05 19:22:17 -0700181static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400182 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200183 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200184 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .m = { .min = 96, .max = 140 },
186 .m1 = { .min = 18, .max = 26 },
187 .m2 = { .min = 6, .max = 16 },
188 .p = { .min = 4, .max = 128 },
189 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .p2 = { .dot_limit = 165000,
191 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700192};
Eric Anholt273e27c2011-03-30 13:01:10 -0700193
Keith Packarde4b36692009-06-05 19:22:17 -0700194static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400195 .dot = { .min = 20000, .max = 400000 },
196 .vco = { .min = 1400000, .max = 2800000 },
197 .n = { .min = 1, .max = 6 },
198 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100199 .m1 = { .min = 8, .max = 18 },
200 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .p = { .min = 5, .max = 80 },
202 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .p2 = { .dot_limit = 200000,
204 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700205};
206
207static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .dot = { .min = 20000, .max = 400000 },
209 .vco = { .min = 1400000, .max = 2800000 },
210 .n = { .min = 1, .max = 6 },
211 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100212 .m1 = { .min = 8, .max = 18 },
213 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .p = { .min = 7, .max = 98 },
215 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 .p2 = { .dot_limit = 112000,
217 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
Eric Anholt273e27c2011-03-30 13:01:10 -0700220
Keith Packarde4b36692009-06-05 19:22:17 -0700221static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 25000, .max = 270000 },
223 .vco = { .min = 1750000, .max = 3500000},
224 .n = { .min = 1, .max = 4 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 10, .max = 30 },
229 .p1 = { .min = 1, .max = 3},
230 .p2 = { .dot_limit = 270000,
231 .p2_slow = 10,
232 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800233 },
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
236static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .dot = { .min = 22000, .max = 400000 },
238 .vco = { .min = 1750000, .max = 3500000},
239 .n = { .min = 1, .max = 4 },
240 .m = { .min = 104, .max = 138 },
241 .m1 = { .min = 16, .max = 23 },
242 .m2 = { .min = 5, .max = 11 },
243 .p = { .min = 5, .max = 80 },
244 .p1 = { .min = 1, .max = 8},
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
249static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 20000, .max = 115000 },
251 .vco = { .min = 1750000, .max = 3500000 },
252 .n = { .min = 1, .max = 3 },
253 .m = { .min = 104, .max = 138 },
254 .m1 = { .min = 17, .max = 23 },
255 .m2 = { .min = 5, .max = 11 },
256 .p = { .min = 28, .max = 112 },
257 .p1 = { .min = 2, .max = 8 },
258 .p2 = { .dot_limit = 0,
259 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800260 },
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
263static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .dot = { .min = 80000, .max = 224000 },
265 .vco = { .min = 1750000, .max = 3500000 },
266 .n = { .min = 1, .max = 3 },
267 .m = { .min = 104, .max = 138 },
268 .m1 = { .min = 17, .max = 23 },
269 .m2 = { .min = 5, .max = 11 },
270 .p = { .min = 14, .max = 42 },
271 .p1 = { .min = 2, .max = 6 },
272 .p2 = { .dot_limit = 0,
273 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800274 },
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500277static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .dot = { .min = 20000, .max = 400000},
279 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .n = { .min = 3, .max = 6 },
282 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .m1 = { .min = 0, .max = 0 },
285 .m2 = { .min = 0, .max = 254 },
286 .p = { .min = 5, .max = 80 },
287 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .p2 = { .dot_limit = 200000,
289 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700290};
291
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500292static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .dot = { .min = 20000, .max = 400000 },
294 .vco = { .min = 1700000, .max = 3500000 },
295 .n = { .min = 3, .max = 6 },
296 .m = { .min = 2, .max = 256 },
297 .m1 = { .min = 0, .max = 0 },
298 .m2 = { .min = 0, .max = 254 },
299 .p = { .min = 7, .max = 112 },
300 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .p2 = { .dot_limit = 112000,
302 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700303};
304
Eric Anholt273e27c2011-03-30 13:01:10 -0700305/* Ironlake / Sandybridge
306 *
307 * We calculate clock using (register_value + 2) for N/M1/M2, so here
308 * the range value for them is (actual_value - 2).
309 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 5 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 5, .max = 80 },
318 .p1 = { .min = 1, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700321};
322
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800323static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 25000, .max = 350000 },
325 .vco = { .min = 1760000, .max = 3510000 },
326 .n = { .min = 1, .max = 3 },
327 .m = { .min = 79, .max = 118 },
328 .m1 = { .min = 12, .max = 22 },
329 .m2 = { .min = 5, .max = 9 },
330 .p = { .min = 28, .max = 112 },
331 .p1 = { .min = 2, .max = 8 },
332 .p2 = { .dot_limit = 225000,
333 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334};
335
336static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 25000, .max = 350000 },
338 .vco = { .min = 1760000, .max = 3510000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 79, .max = 127 },
341 .m1 = { .min = 12, .max = 22 },
342 .m2 = { .min = 5, .max = 9 },
343 .p = { .min = 14, .max = 56 },
344 .p1 = { .min = 2, .max = 8 },
345 .p2 = { .dot_limit = 225000,
346 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800347};
348
Eric Anholt273e27c2011-03-30 13:01:10 -0700349/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800350static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 25000, .max = 350000 },
352 .vco = { .min = 1760000, .max = 3510000 },
353 .n = { .min = 1, .max = 2 },
354 .m = { .min = 79, .max = 126 },
355 .m1 = { .min = 12, .max = 22 },
356 .m2 = { .min = 5, .max = 9 },
357 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 225000,
360 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361};
362
363static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 126 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800374};
375
Ville Syrjälädc730512013-09-24 21:26:30 +0300376static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200384 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700385 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300388 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300389 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700390};
391
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300392static const intel_limit_t intel_limits_chv = {
393 /*
394 * These are the data rate limits (measured in fast clocks)
395 * since those are the strictest limits we have. The fast
396 * clock and actual rate limits are more relaxed, so checking
397 * them would make no difference.
398 */
399 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200400 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300401 .n = { .min = 1, .max = 1 },
402 .m1 = { .min = 2, .max = 2 },
403 .m2 = { .min = 24 << 22, .max = 175 << 22 },
404 .p1 = { .min = 2, .max = 4 },
405 .p2 = { .p2_slow = 1, .p2_fast = 14 },
406};
407
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200408static const intel_limit_t intel_limits_bxt = {
409 /* FIXME: find real dot limits */
410 .dot = { .min = 0, .max = INT_MAX },
411 .vco = { .min = 4800000, .max = 6480000 },
412 .n = { .min = 1, .max = 1 },
413 .m1 = { .min = 2, .max = 2 },
414 /* FIXME: find real m2 limits */
415 .m2 = { .min = 2 << 22, .max = 255 << 22 },
416 .p1 = { .min = 2, .max = 4 },
417 .p2 = { .p2_slow = 1, .p2_fast = 20 },
418};
419
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300420static void vlv_clock(int refclk, intel_clock_t *clock)
421{
422 clock->m = clock->m1 * clock->m2;
423 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200424 if (WARN_ON(clock->n == 0 || clock->p == 0))
425 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300426 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
427 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300428}
429
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300430/**
431 * Returns whether any output on the specified pipe is of the specified type
432 */
Damien Lespiau40935612014-10-29 11:16:59 +0000433bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300434{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300435 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300436 struct intel_encoder *encoder;
437
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300438 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300439 if (encoder->type == type)
440 return true;
441
442 return false;
443}
444
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200445/**
446 * Returns whether any output on the specified pipe will have the specified
447 * type after a staged modeset is complete, i.e., the same as
448 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
449 * encoder->crtc.
450 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200451static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
452 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200453{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200454 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300455 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200456 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200459
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300460 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200461 if (connector_state->crtc != crtc_state->base.crtc)
462 continue;
463
464 num_connectors++;
465
466 encoder = to_intel_encoder(connector_state->best_encoder);
467 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200468 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200469 }
470
471 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472
473 return false;
474}
475
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476static const intel_limit_t *
477intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800478{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200479 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800480 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800481
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200482 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100483 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000484 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485 limit = &intel_limits_ironlake_dual_lvds_100m;
486 else
487 limit = &intel_limits_ironlake_dual_lvds;
488 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000489 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800490 limit = &intel_limits_ironlake_single_lvds_100m;
491 else
492 limit = &intel_limits_ironlake_single_lvds;
493 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200494 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800495 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496
497 return limit;
498}
499
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500static const intel_limit_t *
501intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800502{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800504 const intel_limit_t *limit;
505
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200506 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100507 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700508 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800509 else
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
512 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800516 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800518
519 return limit;
520}
521
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522static const intel_limit_t *
523intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200525 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 const intel_limit_t *limit;
527
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200528 if (IS_BROXTON(dev))
529 limit = &intel_limits_bxt;
530 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800532 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500536 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800537 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300539 } else if (IS_CHERRYVIEW(dev)) {
540 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700541 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300542 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100543 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200544 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100545 limit = &intel_limits_i9xx_lvds;
546 else
547 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200549 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700550 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700552 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200553 else
554 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 }
556 return limit;
557}
558
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500559/* m1 is reserved as 0 in Pineview, n is a ring counter */
560static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561{
Shaohua Li21778322009-02-23 15:19:16 +0800562 clock->m = clock->m2 + 2;
563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n == 0 || clock->p == 0))
565 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800568}
569
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200570static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
571{
572 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
573}
574
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200575static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800576{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200579 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
580 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300581 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
582 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800583}
584
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585static void chv_clock(int refclk, intel_clock_t *clock)
586{
587 clock->m = clock->m1 * clock->m2;
588 clock->p = clock->p1 * clock->p2;
589 if (WARN_ON(clock->n == 0 || clock->p == 0))
590 return;
591 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
592 clock->n << 22);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
594}
595
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800596#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800597/**
598 * Returns whether the given set of divisors are valid for a given refclk with
599 * the given connectors.
600 */
601
Chris Wilson1b894b52010-12-14 20:04:54 +0000602static bool intel_PLL_is_valid(struct drm_device *dev,
603 const intel_limit_t *limit,
604 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300606 if (clock->n < limit->n.min || limit->n.max < clock->n)
607 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300614
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200615 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300616 if (clock->m1 <= clock->m2)
617 INTELPllInvalid("m1 <= m2\n");
618
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200619 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300620 if (clock->p < limit->p.min || limit->p.max < clock->p)
621 INTELPllInvalid("p out of range\n");
622 if (clock->m < limit->m.min || limit->m.max < clock->m)
623 INTELPllInvalid("m out of range\n");
624 }
625
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
629 * connector, etc., rather than just a single range.
630 */
631 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400632 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633
634 return true;
635}
636
Ma Lingd4906092009-03-18 20:13:27 +0800637static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200638i9xx_find_best_dpll(const intel_limit_t *limit,
639 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800640 int target, int refclk, intel_clock_t *match_clock,
641 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800642{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200643 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300644 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646 int err = target;
647
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200648 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100654 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
Akshay Joshi0206e352011-08-16 15:34:10 -0400665 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Zhao Yakui42158662009-11-20 11:24:18 +0800667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200671 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800672 break;
673 for (clock.n = limit->n.min;
674 clock.n <= limit->n.max; clock.n++) {
675 for (clock.p1 = limit->p1.min;
676 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 int this_err;
678
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200679 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000680 if (!intel_PLL_is_valid(dev, limit,
681 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800683 if (match_clock &&
684 clock.p != match_clock->p)
685 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
687 this_err = abs(clock.dot - target);
688 if (this_err < err) {
689 *best_clock = clock;
690 err = this_err;
691 }
692 }
693 }
694 }
695 }
696
697 return (err != target);
698}
699
Ma Lingd4906092009-03-18 20:13:27 +0800700static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200701pnv_find_best_dpll(const intel_limit_t *limit,
702 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200705{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200706 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300707 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200708 intel_clock_t clock;
709 int err = target;
710
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200711 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 /*
713 * For LVDS just rely on its current settings for dual-channel.
714 * We haven't figured out how to reliably set up different
715 * single/dual channel state, if we even can.
716 */
717 if (intel_is_dual_link_lvds(dev))
718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
728 memset(best_clock, 0, sizeof(*best_clock));
729
730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 for (clock.n = limit->n.min;
735 clock.n <= limit->n.max; clock.n++) {
736 for (clock.p1 = limit->p1.min;
737 clock.p1 <= limit->p1.max; clock.p1++) {
738 int this_err;
739
740 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
743 continue;
744 if (match_clock &&
745 clock.p != match_clock->p)
746 continue;
747
748 this_err = abs(clock.dot - target);
749 if (this_err < err) {
750 *best_clock = clock;
751 err = this_err;
752 }
753 }
754 }
755 }
756 }
757
758 return (err != target);
759}
760
Ma Lingd4906092009-03-18 20:13:27 +0800761static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200762g4x_find_best_dpll(const intel_limit_t *limit,
763 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200764 int target, int refclk, intel_clock_t *match_clock,
765 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800766{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200767 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300768 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800769 intel_clock_t clock;
770 int max_n;
771 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400772 /* approximately equals target * 0.00585 */
773 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800774 found = false;
775
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200776 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100777 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800778 clock.p2 = limit->p2.p2_fast;
779 else
780 clock.p2 = limit->p2.p2_slow;
781 } else {
782 if (target < limit->p2.dot_limit)
783 clock.p2 = limit->p2.p2_slow;
784 else
785 clock.p2 = limit->p2.p2_fast;
786 }
787
788 memset(best_clock, 0, sizeof(*best_clock));
789 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200790 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800791 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200792 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800793 for (clock.m1 = limit->m1.max;
794 clock.m1 >= limit->m1.min; clock.m1--) {
795 for (clock.m2 = limit->m2.max;
796 clock.m2 >= limit->m2.min; clock.m2--) {
797 for (clock.p1 = limit->p1.max;
798 clock.p1 >= limit->p1.min; clock.p1--) {
799 int this_err;
800
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200801 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000802 if (!intel_PLL_is_valid(dev, limit,
803 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800804 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000805
806 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800807 if (this_err < err_most) {
808 *best_clock = clock;
809 err_most = this_err;
810 max_n = clock.n;
811 found = true;
812 }
813 }
814 }
815 }
816 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800817 return found;
818}
Ma Lingd4906092009-03-18 20:13:27 +0800819
Imre Deakd5dd62b2015-03-17 11:40:03 +0200820/*
821 * Check if the calculated PLL configuration is more optimal compared to the
822 * best configuration and error found so far. Return the calculated error.
823 */
824static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
825 const intel_clock_t *calculated_clock,
826 const intel_clock_t *best_clock,
827 unsigned int best_error_ppm,
828 unsigned int *error_ppm)
829{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200830 /*
831 * For CHV ignore the error and consider only the P value.
832 * Prefer a bigger P value based on HW requirements.
833 */
834 if (IS_CHERRYVIEW(dev)) {
835 *error_ppm = 0;
836
837 return calculated_clock->p > best_clock->p;
838 }
839
Imre Deak24be4e42015-03-17 11:40:04 +0200840 if (WARN_ON_ONCE(!target_freq))
841 return false;
842
Imre Deakd5dd62b2015-03-17 11:40:03 +0200843 *error_ppm = div_u64(1000000ULL *
844 abs(target_freq - calculated_clock->dot),
845 target_freq);
846 /*
847 * Prefer a better P value over a better (smaller) error if the error
848 * is small. Ensure this preference for future configurations too by
849 * setting the error to 0.
850 */
851 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
852 *error_ppm = 0;
853
854 return true;
855 }
856
857 return *error_ppm + 10 < best_error_ppm;
858}
859
Zhenyu Wang2c072452009-06-05 15:38:42 +0800860static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200861vlv_find_best_dpll(const intel_limit_t *limit,
862 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700865{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200866 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300867 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300868 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300869 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300870 /* min update 19.2 MHz */
871 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300872 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 target *= 5; /* fast clock */
875
876 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700877
878 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300879 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300880 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300881 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300882 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300883 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700884 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300887
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300888 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
889 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300890
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300891 vlv_clock(refclk, &clock);
892
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300893 if (!intel_PLL_is_valid(dev, limit,
894 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300895 continue;
896
Imre Deakd5dd62b2015-03-17 11:40:03 +0200897 if (!vlv_PLL_is_optimal(dev, target,
898 &clock,
899 best_clock,
900 bestppm, &ppm))
901 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300902
Imre Deakd5dd62b2015-03-17 11:40:03 +0200903 *best_clock = clock;
904 bestppm = ppm;
905 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700906 }
907 }
908 }
909 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300911 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700912}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200915chv_find_best_dpll(const intel_limit_t *limit,
916 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300917 int target, int refclk, intel_clock_t *match_clock,
918 intel_clock_t *best_clock)
919{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200920 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300921 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200922 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923 intel_clock_t clock;
924 uint64_t m2;
925 int found = false;
926
927 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300929
930 /*
931 * Based on hardware doc, the n always set to 1, and m1 always
932 * set to 2. If requires to support 200Mhz refclk, we need to
933 * revisit this because n may not 1 anymore.
934 */
935 clock.n = 1, clock.m1 = 2;
936 target *= 5; /* fast clock */
937
938 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
939 for (clock.p2 = limit->p2.p2_fast;
940 clock.p2 >= limit->p2.p2_slow;
941 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200942 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943
944 clock.p = clock.p1 * clock.p2;
945
946 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
947 clock.n) << 22, refclk * clock.m1);
948
949 if (m2 > INT_MAX/clock.m1)
950 continue;
951
952 clock.m2 = m2;
953
954 chv_clock(refclk, &clock);
955
956 if (!intel_PLL_is_valid(dev, limit, &clock))
957 continue;
958
Imre Deak9ca3ba02015-03-17 11:40:05 +0200959 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
960 best_error_ppm, &error_ppm))
961 continue;
962
963 *best_clock = clock;
964 best_error_ppm = error_ppm;
965 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300966 }
967 }
968
969 return found;
970}
971
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200972bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
973 intel_clock_t *best_clock)
974{
975 int refclk = i9xx_get_refclk(crtc_state, 0);
976
977 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
978 target_clock, refclk, NULL, best_clock);
979}
980
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300981bool intel_crtc_active(struct drm_crtc *crtc)
982{
983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
984
985 /* Be paranoid as we can arrive here with only partial
986 * state retrieved from the hardware during setup.
987 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100988 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * as Haswell has gained clock readout/fastboot support.
990 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000991 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300992 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700993 *
994 * FIXME: The intel_crtc->active here should be switched to
995 * crtc->state->active once we have proper CRTC states wired up
996 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700998 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200999 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001000}
1001
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001002enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1003 enum pipe pipe)
1004{
1005 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1007
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001008 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001009}
1010
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001011static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1012{
1013 struct drm_i915_private *dev_priv = dev->dev_private;
1014 u32 reg = PIPEDSL(pipe);
1015 u32 line1, line2;
1016 u32 line_mask;
1017
1018 if (IS_GEN2(dev))
1019 line_mask = DSL_LINEMASK_GEN2;
1020 else
1021 line_mask = DSL_LINEMASK_GEN3;
1022
1023 line1 = I915_READ(reg) & line_mask;
1024 mdelay(5);
1025 line2 = I915_READ(reg) & line_mask;
1026
1027 return line1 == line2;
1028}
1029
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030/*
1031 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001032 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 *
1034 * After disabling a pipe, we can't wait for vblank in the usual way,
1035 * spinning on the vblank interrupt status bit, since we won't actually
1036 * see an interrupt when the pipe is disabled.
1037 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 * On Gen4 and above:
1039 * wait for the pipe register state bit to turn off
1040 *
1041 * Otherwise:
1042 * wait for the display line value to settle (it usually
1043 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001044 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001045 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001046static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001047{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001050 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001051 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001054 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001055
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001057 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1058 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001059 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001062 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001063 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001065}
1066
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001067/*
1068 * ibx_digital_port_connected - is the specified port connected?
1069 * @dev_priv: i915 private structure
1070 * @port: the port to test
1071 *
1072 * Returns true if @port is connected, false otherwise.
1073 */
1074bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1075 struct intel_digital_port *port)
1076{
1077 u32 bit;
1078
Damien Lespiauc36346e2012-12-13 16:09:03 +00001079 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001080 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001081 case PORT_B:
1082 bit = SDE_PORTB_HOTPLUG;
1083 break;
1084 case PORT_C:
1085 bit = SDE_PORTC_HOTPLUG;
1086 break;
1087 case PORT_D:
1088 bit = SDE_PORTD_HOTPLUG;
1089 break;
1090 default:
1091 return true;
1092 }
1093 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001094 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001095 case PORT_B:
1096 bit = SDE_PORTB_HOTPLUG_CPT;
1097 break;
1098 case PORT_C:
1099 bit = SDE_PORTC_HOTPLUG_CPT;
1100 break;
1101 case PORT_D:
1102 bit = SDE_PORTD_HOTPLUG_CPT;
1103 break;
1104 default:
1105 return true;
1106 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001107 }
1108
1109 return I915_READ(SDEISR) & bit;
1110}
1111
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112static const char *state_string(bool enabled)
1113{
1114 return enabled ? "on" : "off";
1115}
1116
1117/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001118void assert_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
1124
1125 reg = DPLL(pipe);
1126 val = I915_READ(reg);
1127 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001128 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129 "PLL state assertion failure (expected %s, current %s)\n",
1130 state_string(state), state_string(cur_state));
1131}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132
Jani Nikula23538ef2013-08-27 15:12:22 +03001133/* XXX: the dsi pll is shared between MIPI DSI ports */
1134static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1135{
1136 u32 val;
1137 bool cur_state;
1138
1139 mutex_lock(&dev_priv->dpio_lock);
1140 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1141 mutex_unlock(&dev_priv->dpio_lock);
1142
1143 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001144 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 "DSI PLL state assertion failure (expected %s, current %s)\n",
1146 state_string(state), state_string(cur_state));
1147}
1148#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1149#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1150
Daniel Vetter55607e82013-06-16 21:42:39 +02001151struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001152intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001153{
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001157 return NULL;
1158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001159 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001160}
1161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001163void assert_shared_dpll(struct drm_i915_private *dev_priv,
1164 struct intel_shared_dpll *pll,
1165 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166{
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001168 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001169
Chris Wilson92b27b02012-05-20 18:10:50 +01001170 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001171 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001172 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001173
Daniel Vetter53589012013-06-05 13:34:16 +02001174 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001175 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001176 "%s assertion failure (expected %s, current %s)\n",
1177 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001178}
Jesse Barnes040484a2011-01-03 12:14:26 -08001179
1180static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
1182{
1183 int reg;
1184 u32 val;
1185 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001186 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1187 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001189 if (HAS_DDI(dev_priv->dev)) {
1190 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001192 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001193 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001194 } else {
1195 reg = FDI_TX_CTL(pipe);
1196 val = I915_READ(reg);
1197 cur_state = !!(val & FDI_TX_ENABLE);
1198 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001199 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001200 "FDI TX state assertion failure (expected %s, current %s)\n",
1201 state_string(state), state_string(cur_state));
1202}
1203#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1204#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1205
1206static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1207 enum pipe pipe, bool state)
1208{
1209 int reg;
1210 u32 val;
1211 bool cur_state;
1212
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001213 reg = FDI_RX_CTL(pipe);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001216 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001217 "FDI RX state assertion failure (expected %s, current %s)\n",
1218 state_string(state), state_string(cur_state));
1219}
1220#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1221#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1222
1223static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1224 enum pipe pipe)
1225{
1226 int reg;
1227 u32 val;
1228
1229 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001230 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001231 return;
1232
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001233 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001234 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001235 return;
1236
Jesse Barnes040484a2011-01-03 12:14:26 -08001237 reg = FDI_TX_CTL(pipe);
1238 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001240}
1241
Daniel Vetter55607e82013-06-16 21:42:39 +02001242void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001244{
1245 int reg;
1246 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001247 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001248
1249 reg = FDI_RX_CTL(pipe);
1250 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001252 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001253 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1254 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001255}
1256
Daniel Vetterb680c372014-09-19 18:27:27 +02001257void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1258 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001260 struct drm_device *dev = dev_priv->dev;
1261 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262 u32 val;
1263 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001264 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265
Jani Nikulabedd4db2014-08-22 15:04:13 +03001266 if (WARN_ON(HAS_DDI(dev)))
1267 return;
1268
1269 if (HAS_PCH_SPLIT(dev)) {
1270 u32 port_sel;
1271
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001273 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1274
1275 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1276 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1277 panel_pipe = PIPE_B;
1278 /* XXX: else fix for eDP */
1279 } else if (IS_VALLEYVIEW(dev)) {
1280 /* presumably write lock depends on pipe, not port select */
1281 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1282 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001283 } else {
1284 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001285 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 }
1288
1289 val = I915_READ(pp_reg);
1290 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001291 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 locked = false;
1293
Rob Clarke2c719b2014-12-15 13:56:32 -05001294 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001296 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297}
1298
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001299static void assert_cursor(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, bool state)
1301{
1302 struct drm_device *dev = dev_priv->dev;
1303 bool cur_state;
1304
Paulo Zanonid9d82082014-02-27 16:30:56 -03001305 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001307 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001308 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001309
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1312 pipe_name(pipe), state_string(state), state_string(cur_state));
1313}
1314#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1315#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1316
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001317void assert_pipe(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319{
1320 int reg;
1321 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001322 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001323 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1324 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001326 /* if we need the pipe quirk it must be always on */
1327 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1328 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001329 state = true;
1330
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001331 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001332 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001333 cur_state = false;
1334 } else {
1335 reg = PIPECONF(cpu_transcoder);
1336 val = I915_READ(reg);
1337 cur_state = !!(val & PIPECONF_ENABLE);
1338 }
1339
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001341 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001342 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343}
1344
Chris Wilson931872f2012-01-16 23:01:13 +00001345static void assert_plane(struct drm_i915_private *dev_priv,
1346 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347{
1348 int reg;
1349 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001350 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351
1352 reg = DSPCNTR(plane);
1353 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001354 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001356 "plane %c assertion failure (expected %s, current %s)\n",
1357 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358}
1359
Chris Wilson931872f2012-01-16 23:01:13 +00001360#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1361#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1362
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe)
1365{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001366 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367 int reg, i;
1368 u32 val;
1369 int cur_pipe;
1370
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 /* Primary planes are fixed to pipes on gen4+ */
1372 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001373 reg = DSPCNTR(pipe);
1374 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001376 "plane %c assertion failure, should be disabled but not\n",
1377 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001378 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001379 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001382 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001383 reg = DSPCNTR(i);
1384 val = I915_READ(reg);
1385 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1386 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001388 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1389 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 }
1391}
1392
Jesse Barnes19332d72013-03-28 09:55:38 -07001393static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe)
1395{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001396 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001397 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001398 u32 val;
1399
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001400 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001401 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001402 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001403 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1405 sprite, pipe_name(pipe));
1406 }
1407 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001408 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001409 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001411 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001412 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 }
1415 } else if (INTEL_INFO(dev)->gen >= 7) {
1416 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001417 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001418 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001419 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001420 plane_name(pipe), pipe_name(pipe));
1421 } else if (INTEL_INFO(dev)->gen >= 5) {
1422 reg = DVSCNTR(pipe);
1423 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1426 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001427 }
1428}
1429
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001433 drm_crtc_vblank_put(crtc);
1434}
1435
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001436static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001437{
1438 u32 val;
1439 bool enabled;
1440
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001442
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 val = I915_READ(PCH_DREF_CONTROL);
1444 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1445 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001447}
1448
Daniel Vetterab9412b2013-05-03 11:49:46 +02001449static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 int reg;
1453 u32 val;
1454 bool enabled;
1455
Daniel Vetterab9412b2013-05-03 11:49:46 +02001456 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(reg);
1458 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1461 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001462}
1463
Keith Packard4e634382011-08-06 10:39:45 -07001464static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001466{
1467 if ((val & DP_PORT_EN) == 0)
1468 return false;
1469
1470 if (HAS_PCH_CPT(dev_priv->dev)) {
1471 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1472 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1473 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1474 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001475 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1476 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1477 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001478 } else {
1479 if ((val & DP_PIPE_MASK) != (pipe << 30))
1480 return false;
1481 }
1482 return true;
1483}
1484
Keith Packard1519b992011-08-06 10:35:34 -07001485static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1486 enum pipe pipe, u32 val)
1487{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001488 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001489 return false;
1490
1491 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001494 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1495 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1496 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001497 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & LVDS_PORT_EN) == 0)
1508 return false;
1509
1510 if (HAS_PCH_CPT(dev_priv->dev)) {
1511 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1512 return false;
1513 } else {
1514 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1515 return false;
1516 }
1517 return true;
1518}
1519
1520static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1521 enum pipe pipe, u32 val)
1522{
1523 if ((val & ADPA_DAC_ENABLE) == 0)
1524 return false;
1525 if (HAS_PCH_CPT(dev_priv->dev)) {
1526 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1527 return false;
1528 } else {
1529 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1530 return false;
1531 }
1532 return true;
1533}
1534
Jesse Barnes291906f2011-02-02 12:28:03 -08001535static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001536 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001537{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001538 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001539 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001540 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001541 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001544 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001545 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001546}
1547
1548static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1549 enum pipe pipe, int reg)
1550{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001551 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001553 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001554 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001557 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001558 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001559}
1560
1561static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1562 enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001566
Keith Packardf0575e92011-07-25 22:12:43 -07001567 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1568 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1569 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
1571 reg = PCH_ADPA;
1572 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001573 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001574 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001575 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
1577 reg = PCH_LVDS;
1578 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Paulo Zanonie2debe92013-02-18 19:00:27 -03001583 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1584 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1585 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001586}
1587
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001588static void intel_init_dpio(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
1592 if (!IS_VALLEYVIEW(dev))
1593 return;
1594
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001595 /*
1596 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1597 * CHV x1 PHY (DP/HDMI D)
1598 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1599 */
1600 if (IS_CHERRYVIEW(dev)) {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1602 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1603 } else {
1604 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1605 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001606}
1607
Ville Syrjäläd288f652014-10-28 13:20:22 +02001608static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001609 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610{
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001617
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1620
1621 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001622 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001623 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1630 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001634
1635 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
1645}
1646
Ville Syrjäläd288f652014-10-28 13:20:22 +02001647static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001648 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649{
1650 struct drm_device *dev = crtc->base.dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 int pipe = crtc->pipe;
1653 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654 u32 tmp;
1655
1656 assert_pipe_disabled(dev_priv, crtc->pipe);
1657
1658 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1659
1660 mutex_lock(&dev_priv->dpio_lock);
1661
1662 /* Enable back the 10bit clock to display controller */
1663 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1664 tmp |= DPIO_DCLKP_EN;
1665 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1666
1667 /*
1668 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1669 */
1670 udelay(1);
1671
1672 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001673 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001674
1675 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001676 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001677 DRM_ERROR("PLL %d failed to lock\n", pipe);
1678
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001679 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001680 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001681 POSTING_READ(DPLL_MD(pipe));
1682
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001683 mutex_unlock(&dev_priv->dpio_lock);
1684}
1685
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686static int intel_num_dvo_pipes(struct drm_device *dev)
1687{
1688 struct intel_crtc *crtc;
1689 int count = 0;
1690
1691 for_each_intel_crtc(dev, crtc)
1692 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001693 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694
1695 return count;
1696}
1697
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001699{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 struct drm_device *dev = crtc->base.dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001703 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001704
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001706
1707 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001708 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709
1710 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 if (IS_MOBILE(dev) && !IS_I830(dev))
1712 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001714 /* Enable DVO 2x clock on both PLLs if necessary */
1715 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1716 /*
1717 * It appears to be important that we don't enable this
1718 * for the current pipe before otherwise configuring the
1719 * PLL. No idea how this should be handled if multiple
1720 * DVO outputs are enabled simultaneosly.
1721 */
1722 dpll |= DPLL_DVO_2X_MODE;
1723 I915_WRITE(DPLL(!crtc->pipe),
1724 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1725 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726
1727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001733 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742
1743 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001750 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001756 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001773 intel_num_dvo_pipes(dev) == 1) {
1774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Daniel Vetter50b44a42013-06-05 13:34:33 +02001788 I915_WRITE(DPLL(pipe), 0);
1789 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790}
1791
Jesse Barnesf6071162013-10-01 10:41:38 -07001792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
1794 u32 val = 0;
1795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
Imre Deake5cbfbf2014-01-09 17:08:16 +02001799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001803 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001804 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001805 I915_WRITE(DPLL(pipe), val);
1806 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
1808}
1809
1810static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1811{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001812 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001813 u32 val;
1814
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001815 /* Make sure the pipe isn't still relying on us */
1816 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001817
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001818 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001819 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001824
1825 mutex_lock(&dev_priv->dpio_lock);
1826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
Ville Syrjälä61407f62014-05-27 16:32:55 +03001832 /* disable left/right clock distribution */
1833 if (pipe != PIPE_B) {
1834 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1835 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1836 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1837 } else {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1839 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1841 }
1842
Ville Syrjäläd7520482014-04-09 13:28:59 +03001843 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001844}
1845
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001847 struct intel_digital_port *dport,
1848 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001849{
1850 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001852
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001853 switch (dport->port) {
1854 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001855 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001856 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 break;
1858 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001861 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001862 break;
1863 case PORT_D:
1864 port_mask = DPLL_PORTD_READY_MASK;
1865 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001866 break;
1867 default:
1868 BUG();
1869 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001870
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001871 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1872 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1873 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001874}
1875
Daniel Vetterb14b1052014-04-24 23:55:13 +02001876static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1877{
1878 struct drm_device *dev = crtc->base.dev;
1879 struct drm_i915_private *dev_priv = dev->dev_private;
1880 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1881
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001882 if (WARN_ON(pll == NULL))
1883 return;
1884
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001885 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001886 if (pll->active == 0) {
1887 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1888 WARN_ON(pll->on);
1889 assert_shared_dpll_disabled(dev_priv, pll);
1890
1891 pll->mode_set(dev_priv, pll);
1892 }
1893}
1894
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001895/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001896 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001897 * @dev_priv: i915 private structure
1898 * @pipe: pipe PLL to enable
1899 *
1900 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1901 * drives the transcoder clock.
1902 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001903static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001904{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001905 struct drm_device *dev = crtc->base.dev;
1906 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001907 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001908
Daniel Vetter87a875b2013-06-05 13:34:19 +02001909 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001910 return;
1911
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001912 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001913 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Damien Lespiau74dd6922014-07-29 18:06:17 +01001915 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001916 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001918
Daniel Vettercdbd2312013-06-05 13:34:03 +02001919 if (pll->active++) {
1920 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001921 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001922 return;
1923 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001924 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001926 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1927
Daniel Vetter46edb022013-06-05 13:34:12 +02001928 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001929 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001930 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001931}
1932
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001933static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001934{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001935 struct drm_device *dev = crtc->base.dev;
1936 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001937 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001938
Jesse Barnes92f25842011-01-04 15:09:34 -08001939 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001941 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942 return;
1943
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001944 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001945 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001946
Daniel Vetter46edb022013-06-05 13:34:12 +02001947 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1948 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001949 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Chris Wilson48da64a2012-05-13 20:16:12 +01001951 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001952 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001953 return;
1954 }
1955
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001957 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001958 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001959 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001960
Daniel Vetter46edb022013-06-05 13:34:12 +02001961 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001962 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001964
1965 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001966}
1967
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001968static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1969 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001970{
Daniel Vetter23670b322012-11-01 09:15:30 +01001971 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001972 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001974 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001975
1976 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001977 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001978
1979 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001980 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001981 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* FDI must be feeding us bits for PCH ports */
1984 assert_fdi_tx_enabled(dev_priv, pipe);
1985 assert_fdi_rx_enabled(dev_priv, pipe);
1986
Daniel Vetter23670b322012-11-01 09:15:30 +01001987 if (HAS_PCH_CPT(dev)) {
1988 /* Workaround: Set the timing override bit before enabling the
1989 * pch transcoder. */
1990 reg = TRANS_CHICKEN2(pipe);
1991 val = I915_READ(reg);
1992 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1993 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001994 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001995
Daniel Vetterab9412b2013-05-03 11:49:46 +02001996 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001997 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001998 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001999
2000 if (HAS_PCH_IBX(dev_priv->dev)) {
2001 /*
2002 * make the BPC in transcoder be consistent with
2003 * that in pipeconf reg.
2004 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002005 val &= ~PIPECONF_BPC_MASK;
2006 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002007 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002008
2009 val &= ~TRANS_INTERLACE_MASK;
2010 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002011 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002012 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002013 val |= TRANS_LEGACY_INTERLACED_ILK;
2014 else
2015 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002016 else
2017 val |= TRANS_PROGRESSIVE;
2018
Jesse Barnes040484a2011-01-03 12:14:26 -08002019 I915_WRITE(reg, val | TRANS_ENABLE);
2020 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002021 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002022}
2023
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002025 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002026{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002027 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028
2029 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002030 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002033 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002034 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002036 /* Workaround: set timing override bit. */
2037 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002038 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002039 I915_WRITE(_TRANSA_CHICKEN2, val);
2040
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002041 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002042 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002044 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2045 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002046 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002047 else
2048 val |= TRANS_PROGRESSIVE;
2049
Daniel Vetterab9412b2013-05-03 11:49:46 +02002050 I915_WRITE(LPT_TRANSCONF, val);
2051 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002052 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002053}
2054
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002055static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2056 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002057{
Daniel Vetter23670b322012-11-01 09:15:30 +01002058 struct drm_device *dev = dev_priv->dev;
2059 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002060
2061 /* FDI relies on the transcoder */
2062 assert_fdi_tx_disabled(dev_priv, pipe);
2063 assert_fdi_rx_disabled(dev_priv, pipe);
2064
Jesse Barnes291906f2011-02-02 12:28:03 -08002065 /* Ports must be off as well */
2066 assert_pch_ports_disabled(dev_priv, pipe);
2067
Daniel Vetterab9412b2013-05-03 11:49:46 +02002068 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002069 val = I915_READ(reg);
2070 val &= ~TRANS_ENABLE;
2071 I915_WRITE(reg, val);
2072 /* wait for PCH transcoder off, transcoder state */
2073 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002074 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002075
2076 if (!HAS_PCH_IBX(dev)) {
2077 /* Workaround: Clear the timing override chicken bit again. */
2078 reg = TRANS_CHICKEN2(pipe);
2079 val = I915_READ(reg);
2080 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2081 I915_WRITE(reg, val);
2082 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002083}
2084
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002085static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002087 u32 val;
2088
Daniel Vetterab9412b2013-05-03 11:49:46 +02002089 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002090 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002091 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002092 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002093 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002094 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002095
2096 /* Workaround: clear timing override bit. */
2097 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002098 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002099 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002100}
2101
2102/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002103 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002104 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002106 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002109static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110{
Paulo Zanoni03722642014-01-17 13:51:09 -02002111 struct drm_device *dev = crtc->base.dev;
2112 struct drm_i915_private *dev_priv = dev->dev_private;
2113 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002114 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2115 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002116 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 int reg;
2118 u32 val;
2119
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002121 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002122 assert_sprites_disabled(dev_priv, pipe);
2123
Paulo Zanoni681e5812012-12-06 11:12:38 -02002124 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
Imre Deak50360402015-01-16 00:55:16 -08002134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002135 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002141 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002149 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002151 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002154 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002158 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176 int reg;
2177 u32 val;
2178
2179 /*
2180 * Make sure planes won't keep trying to pump pixels to us,
2181 * or we might hang the display.
2182 */
2183 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002184 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002185 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002186
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002187 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002189 if ((val & PIPECONF_ENABLE) == 0)
2190 return;
2191
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 /*
2193 * Double wide has implications for planes
2194 * so best keep it disabled when not needed.
2195 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002196 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 val &= ~PIPECONF_DOUBLE_WIDE;
2198
2199 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002200 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2201 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_ENABLE;
2203
2204 I915_WRITE(reg, val);
2205 if ((val & PIPECONF_ENABLE) == 0)
2206 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207}
2208
Keith Packardd74362c2011-07-28 14:47:14 -07002209/*
2210 * Plane regs are double buffered, going from enabled->disabled needs a
2211 * trigger in order to latch. The display address reg provides this.
2212 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002213void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2214 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002215{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002216 struct drm_device *dev = dev_priv->dev;
2217 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002218
2219 I915_WRITE(reg, I915_READ(reg));
2220 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002221}
2222
Jesse Barnesb24e7172011-01-04 15:09:30 -08002223/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002224 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002225 * @plane: plane to be enabled
2226 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002227 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002228 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002229 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002230static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2231 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002232{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002233 struct drm_device *dev = plane->dev;
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002236
2237 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002238 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002239 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002240
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002241 dev_priv->display.update_primary_plane(crtc, plane->fb,
2242 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002243}
2244
Chris Wilson693db182013-03-05 14:52:39 +00002245static bool need_vtd_wa(struct drm_device *dev)
2246{
2247#ifdef CONFIG_INTEL_IOMMU
2248 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2249 return true;
2250#endif
2251 return false;
2252}
2253
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002254unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002255intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2256 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002257{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002258 unsigned int tile_height;
2259 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002260
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002261 switch (fb_format_modifier) {
2262 case DRM_FORMAT_MOD_NONE:
2263 tile_height = 1;
2264 break;
2265 case I915_FORMAT_MOD_X_TILED:
2266 tile_height = IS_GEN2(dev) ? 16 : 8;
2267 break;
2268 case I915_FORMAT_MOD_Y_TILED:
2269 tile_height = 32;
2270 break;
2271 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002272 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2273 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002274 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002276 tile_height = 64;
2277 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002278 case 2:
2279 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002280 tile_height = 32;
2281 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002282 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002283 tile_height = 16;
2284 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002285 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002286 WARN_ONCE(1,
2287 "128-bit pixels are not supported for display!");
2288 tile_height = 16;
2289 break;
2290 }
2291 break;
2292 default:
2293 MISSING_CASE(fb_format_modifier);
2294 tile_height = 1;
2295 break;
2296 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002297
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002298 return tile_height;
2299}
2300
2301unsigned int
2302intel_fb_align_height(struct drm_device *dev, unsigned int height,
2303 uint32_t pixel_format, uint64_t fb_format_modifier)
2304{
2305 return ALIGN(height, intel_tile_height(dev, pixel_format,
2306 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002307}
2308
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002309static int
2310intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2311 const struct drm_plane_state *plane_state)
2312{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002313 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002314
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315 *view = i915_ggtt_view_normal;
2316
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002317 if (!plane_state)
2318 return 0;
2319
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002320 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002321 return 0;
2322
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002323 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002324
2325 info->height = fb->height;
2326 info->pixel_format = fb->pixel_format;
2327 info->pitch = fb->pitches[0];
2328 info->fb_modifier = fb->modifier[0];
2329
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 return 0;
2331}
2332
Chris Wilson127bd2a2010-07-23 23:32:05 +01002333int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2335 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002336 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002337 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002339 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002340 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002341 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002342 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002343 u32 alignment;
2344 int ret;
2345
Matt Roperebcdd392014-07-09 16:22:11 -07002346 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2347
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 switch (fb->modifier[0]) {
2349 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002353 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002354 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002355 alignment = 4 * 1024;
2356 else
2357 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002359 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002360 if (INTEL_INFO(dev)->gen >= 9)
2361 alignment = 256 * 1024;
2362 else {
2363 /* pin() will align the object as required by fence */
2364 alignment = 0;
2365 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002367 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002368 case I915_FORMAT_MOD_Yf_TILED:
2369 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2370 "Y tiling bo slipped through, driver bug!\n"))
2371 return -EINVAL;
2372 alignment = 1 * 1024 * 1024;
2373 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002375 MISSING_CASE(fb->modifier[0]);
2376 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002377 }
2378
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002379 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2380 if (ret)
2381 return ret;
2382
Chris Wilson693db182013-03-05 14:52:39 +00002383 /* Note that the w/a also requires 64 PTE of padding following the
2384 * bo. We currently fill all unused PTE with the shadow page and so
2385 * we should always have valid PTE following the scanout preventing
2386 * the VT-d warning.
2387 */
2388 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2389 alignment = 256 * 1024;
2390
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002391 /*
2392 * Global gtt pte registers are special registers which actually forward
2393 * writes to a chunk of system memory. Which means that there is no risk
2394 * that the register values disappear as soon as we call
2395 * intel_runtime_pm_put(), so it is correct to wrap only the
2396 * pin/unpin/fence and not more.
2397 */
2398 intel_runtime_pm_get(dev_priv);
2399
Chris Wilsonce453d82011-02-21 14:43:56 +00002400 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002401 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002402 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002403 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002404 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002405
2406 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2407 * fence, whereas 965+ only requires a fence if using
2408 * framebuffer compression. For simplicity, we always install
2409 * a fence as the cost is not that onerous.
2410 */
Chris Wilson06d98132012-04-17 15:31:24 +01002411 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002412 if (ret)
2413 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002414
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002415 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002416
Chris Wilsonce453d82011-02-21 14:43:56 +00002417 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002418 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002419 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002420
2421err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002422 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002423err_interruptible:
2424 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002425 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002426 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002427}
2428
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2430 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002432 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433 struct i915_ggtt_view view;
2434 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002435
Matt Roperebcdd392014-07-09 16:22:11 -07002436 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2437
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002438 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2439 WARN_ONCE(ret, "Couldn't get view from plane state!");
2440
Chris Wilson1690e1e2011-12-14 13:57:08 +01002441 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002443}
2444
Daniel Vetterc2c75132012-07-05 12:17:30 +02002445/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2446 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002447unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2448 unsigned int tiling_mode,
2449 unsigned int cpp,
2450 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002451{
Chris Wilsonbc752862013-02-21 20:04:31 +00002452 if (tiling_mode != I915_TILING_NONE) {
2453 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002454
Chris Wilsonbc752862013-02-21 20:04:31 +00002455 tile_rows = *y / 8;
2456 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002457
Chris Wilsonbc752862013-02-21 20:04:31 +00002458 tiles = *x / (512/cpp);
2459 *x %= 512/cpp;
2460
2461 return tile_rows * pitch * 8 + tiles * 4096;
2462 } else {
2463 unsigned int offset;
2464
2465 offset = *y * pitch + *x * cpp;
2466 *y = 0;
2467 *x = (offset & 4095) / cpp;
2468 return offset & -4096;
2469 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002470}
2471
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002472static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002473{
2474 switch (format) {
2475 case DISPPLANE_8BPP:
2476 return DRM_FORMAT_C8;
2477 case DISPPLANE_BGRX555:
2478 return DRM_FORMAT_XRGB1555;
2479 case DISPPLANE_BGRX565:
2480 return DRM_FORMAT_RGB565;
2481 default:
2482 case DISPPLANE_BGRX888:
2483 return DRM_FORMAT_XRGB8888;
2484 case DISPPLANE_RGBX888:
2485 return DRM_FORMAT_XBGR8888;
2486 case DISPPLANE_BGRX101010:
2487 return DRM_FORMAT_XRGB2101010;
2488 case DISPPLANE_RGBX101010:
2489 return DRM_FORMAT_XBGR2101010;
2490 }
2491}
2492
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002493static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2494{
2495 switch (format) {
2496 case PLANE_CTL_FORMAT_RGB_565:
2497 return DRM_FORMAT_RGB565;
2498 default:
2499 case PLANE_CTL_FORMAT_XRGB_8888:
2500 if (rgb_order) {
2501 if (alpha)
2502 return DRM_FORMAT_ABGR8888;
2503 else
2504 return DRM_FORMAT_XBGR8888;
2505 } else {
2506 if (alpha)
2507 return DRM_FORMAT_ARGB8888;
2508 else
2509 return DRM_FORMAT_XRGB8888;
2510 }
2511 case PLANE_CTL_FORMAT_XRGB_2101010:
2512 if (rgb_order)
2513 return DRM_FORMAT_XBGR2101010;
2514 else
2515 return DRM_FORMAT_XRGB2101010;
2516 }
2517}
2518
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002519static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002520intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2521 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522{
2523 struct drm_device *dev = crtc->base.dev;
2524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002526 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Chris Wilsonff2652e2014-03-10 08:07:02 +00002533 if (plane_config->size == 0)
2534 return false;
2535
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002536 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2537 base_aligned,
2538 base_aligned,
2539 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002541 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002542
Damien Lespiau49af4492015-01-20 12:51:44 +00002543 obj->tiling_mode = plane_config->tiling;
2544 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002547 mode_cmd.pixel_format = fb->pixel_format;
2548 mode_cmd.width = fb->width;
2549 mode_cmd.height = fb->height;
2550 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002551 mode_cmd.modifier[0] = fb->modifier[0];
2552 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553
2554 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002555 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557 DRM_DEBUG_KMS("intel fb init failed\n");
2558 goto out_unref_obj;
2559 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561
Daniel Vetterf6936e22015-03-26 12:17:05 +01002562 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564
2565out_unref_obj:
2566 drm_gem_object_unreference(&obj->base);
2567 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 return false;
2569}
2570
Matt Roperafd65eb2015-02-03 13:10:04 -08002571/* Update plane->state->fb to match plane->fb after driver-internal updates */
2572static void
2573update_state_fb(struct drm_plane *plane)
2574{
2575 if (plane->fb == plane->state->fb)
2576 return;
2577
2578 if (plane->state->fb)
2579 drm_framebuffer_unreference(plane->state->fb);
2580 plane->state->fb = plane->fb;
2581 if (plane->state->fb)
2582 drm_framebuffer_reference(plane->state->fb);
2583}
2584
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002585static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002586intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2587 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588{
2589 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002590 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002591 struct drm_crtc *c;
2592 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002593 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002594 struct drm_plane *primary = intel_crtc->base.primary;
2595 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596
Damien Lespiau2d140302015-02-05 17:22:18 +00002597 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002598 return;
2599
Daniel Vetterf6936e22015-03-26 12:17:05 +01002600 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002601 fb = &plane_config->fb->base;
2602 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002603 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606
2607 /*
2608 * Failed to alloc the obj, check to see if we should share
2609 * an fb with another CRTC instead
2610 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002611 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 i = to_intel_crtc(c);
2613
2614 if (c == &intel_crtc->base)
2615 continue;
2616
Matt Roper2ff8fde2014-07-08 07:50:07 -07002617 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618 continue;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 fb = c->primary->fb;
2621 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002622 continue;
2623
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002625 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626 drm_framebuffer_reference(fb);
2627 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 }
2629 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630
2631 return;
2632
2633valid_fb:
2634 obj = intel_fb_obj(fb);
2635 if (obj->tiling_mode != I915_TILING_NONE)
2636 dev_priv->preserve_bios_swizzle = true;
2637
2638 primary->fb = fb;
2639 primary->state->crtc = &intel_crtc->base;
2640 primary->crtc = &intel_crtc->base;
2641 update_state_fb(primary);
2642 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002643}
2644
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002645static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2646 struct drm_framebuffer *fb,
2647 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002648{
2649 struct drm_device *dev = crtc->dev;
2650 struct drm_i915_private *dev_priv = dev->dev_private;
2651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002652 struct drm_plane *primary = crtc->primary;
2653 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002654 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002655 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002656 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002657 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002658 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302659 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002660
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002661 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002662 I915_WRITE(reg, 0);
2663 if (INTEL_INFO(dev)->gen >= 4)
2664 I915_WRITE(DSPSURF(plane), 0);
2665 else
2666 I915_WRITE(DSPADDR(plane), 0);
2667 POSTING_READ(reg);
2668 return;
2669 }
2670
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002671 obj = intel_fb_obj(fb);
2672 if (WARN_ON(obj == NULL))
2673 return;
2674
2675 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2676
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002677 dspcntr = DISPPLANE_GAMMA_ENABLE;
2678
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002679 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002680
2681 if (INTEL_INFO(dev)->gen < 4) {
2682 if (intel_crtc->pipe == PIPE_B)
2683 dspcntr |= DISPPLANE_SEL_PIPE_B;
2684
2685 /* pipesrc and dspsize control the size that is scaled from,
2686 * which should always be the user's requested size.
2687 */
2688 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002689 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2690 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002691 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002692 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2693 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002694 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2695 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002696 I915_WRITE(PRIMPOS(plane), 0);
2697 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002698 }
2699
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 switch (fb->pixel_format) {
2701 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002702 dspcntr |= DISPPLANE_8BPP;
2703 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 case DRM_FORMAT_XRGB1555:
2705 case DRM_FORMAT_ARGB1555:
2706 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_RGB565:
2709 dspcntr |= DISPPLANE_BGRX565;
2710 break;
2711 case DRM_FORMAT_XRGB8888:
2712 case DRM_FORMAT_ARGB8888:
2713 dspcntr |= DISPPLANE_BGRX888;
2714 break;
2715 case DRM_FORMAT_XBGR8888:
2716 case DRM_FORMAT_ABGR8888:
2717 dspcntr |= DISPPLANE_RGBX888;
2718 break;
2719 case DRM_FORMAT_XRGB2101010:
2720 case DRM_FORMAT_ARGB2101010:
2721 dspcntr |= DISPPLANE_BGRX101010;
2722 break;
2723 case DRM_FORMAT_XBGR2101010:
2724 case DRM_FORMAT_ABGR2101010:
2725 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002726 break;
2727 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002728 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002729 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002730
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002731 if (INTEL_INFO(dev)->gen >= 4 &&
2732 obj->tiling_mode != I915_TILING_NONE)
2733 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002734
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002735 if (IS_G4X(dev))
2736 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2737
Ville Syrjäläb98971272014-08-27 16:51:22 +03002738 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002739
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 if (INTEL_INFO(dev)->gen >= 4) {
2741 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002742 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002743 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002744 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002745 linear_offset -= intel_crtc->dspaddr_offset;
2746 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002747 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749
Matt Roper8e7d6882015-01-21 16:35:41 -08002750 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 dspcntr |= DISPPLANE_ROTATE_180;
2752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002753 x += (intel_crtc->config->pipe_src_w - 1);
2754 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302755
2756 /* Finding the last pixel of the last line of the display
2757 data and adding to linear_offset*/
2758 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002759 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2760 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 }
2762
2763 I915_WRITE(reg, dspcntr);
2764
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002765 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002766 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002767 I915_WRITE(DSPSURF(plane),
2768 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002770 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002772 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002773 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774}
2775
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002776static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2777 struct drm_framebuffer *fb,
2778 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002779{
2780 struct drm_device *dev = crtc->dev;
2781 struct drm_i915_private *dev_priv = dev->dev_private;
2782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002783 struct drm_plane *primary = crtc->primary;
2784 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002785 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002786 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002787 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002789 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302790 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002791
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002792 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002793 I915_WRITE(reg, 0);
2794 I915_WRITE(DSPSURF(plane), 0);
2795 POSTING_READ(reg);
2796 return;
2797 }
2798
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002799 obj = intel_fb_obj(fb);
2800 if (WARN_ON(obj == NULL))
2801 return;
2802
2803 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2804
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002805 dspcntr = DISPPLANE_GAMMA_ENABLE;
2806
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002807 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808
2809 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2810 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2811
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 switch (fb->pixel_format) {
2813 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814 dspcntr |= DISPPLANE_8BPP;
2815 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 case DRM_FORMAT_RGB565:
2817 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_XRGB8888:
2820 case DRM_FORMAT_ARGB8888:
2821 dspcntr |= DISPPLANE_BGRX888;
2822 break;
2823 case DRM_FORMAT_XBGR8888:
2824 case DRM_FORMAT_ABGR8888:
2825 dspcntr |= DISPPLANE_RGBX888;
2826 break;
2827 case DRM_FORMAT_XRGB2101010:
2828 case DRM_FORMAT_ARGB2101010:
2829 dspcntr |= DISPPLANE_BGRX101010;
2830 break;
2831 case DRM_FORMAT_XBGR2101010:
2832 case DRM_FORMAT_ABGR2101010:
2833 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834 break;
2835 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002836 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002837 }
2838
2839 if (obj->tiling_mode != I915_TILING_NONE)
2840 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002841
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002842 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002843 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002844
Ville Syrjäläb98971272014-08-27 16:51:22 +03002845 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002846 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002847 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002848 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002849 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002850 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002851 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302852 dspcntr |= DISPPLANE_ROTATE_180;
2853
2854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002855 x += (intel_crtc->config->pipe_src_w - 1);
2856 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302857
2858 /* Finding the last pixel of the last line of the display
2859 data and adding to linear_offset*/
2860 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002861 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2862 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 }
2864 }
2865
2866 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002868 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002869 I915_WRITE(DSPSURF(plane),
2870 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002871 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002872 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2873 } else {
2874 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2875 I915_WRITE(DSPLINOFF(plane), linear_offset);
2876 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002878}
2879
Damien Lespiaub3218032015-02-27 11:15:18 +00002880u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2881 uint32_t pixel_format)
2882{
2883 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2884
2885 /*
2886 * The stride is either expressed as a multiple of 64 bytes
2887 * chunks for linear buffers or in number of tiles for tiled
2888 * buffers.
2889 */
2890 switch (fb_modifier) {
2891 case DRM_FORMAT_MOD_NONE:
2892 return 64;
2893 case I915_FORMAT_MOD_X_TILED:
2894 if (INTEL_INFO(dev)->gen == 2)
2895 return 128;
2896 return 512;
2897 case I915_FORMAT_MOD_Y_TILED:
2898 /* No need to check for old gens and Y tiling since this is
2899 * about the display engine and those will be blocked before
2900 * we get here.
2901 */
2902 return 128;
2903 case I915_FORMAT_MOD_Yf_TILED:
2904 if (bits_per_pixel == 8)
2905 return 64;
2906 else
2907 return 128;
2908 default:
2909 MISSING_CASE(fb_modifier);
2910 return 64;
2911 }
2912}
2913
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002914unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2915 struct drm_i915_gem_object *obj)
2916{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002917 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002918
2919 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002920 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002921
2922 return i915_gem_obj_ggtt_offset_view(obj, view);
2923}
2924
Chandra Kondurua1b22782015-04-07 15:28:45 -07002925/*
2926 * This function detaches (aka. unbinds) unused scalers in hardware
2927 */
2928void skl_detach_scalers(struct intel_crtc *intel_crtc)
2929{
2930 struct drm_device *dev;
2931 struct drm_i915_private *dev_priv;
2932 struct intel_crtc_scaler_state *scaler_state;
2933 int i;
2934
2935 if (!intel_crtc || !intel_crtc->config)
2936 return;
2937
2938 dev = intel_crtc->base.dev;
2939 dev_priv = dev->dev_private;
2940 scaler_state = &intel_crtc->config->scaler_state;
2941
2942 /* loop through and disable scalers that aren't in use */
2943 for (i = 0; i < intel_crtc->num_scalers; i++) {
2944 if (!scaler_state->scalers[i].in_use) {
2945 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2946 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2947 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2948 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2949 intel_crtc->base.base.id, intel_crtc->pipe, i);
2950 }
2951 }
2952}
2953
Chandra Konduru6156a452015-04-27 13:48:39 -07002954u32 skl_plane_ctl_format(uint32_t pixel_format)
2955{
2956 u32 plane_ctl_format = 0;
2957 switch (pixel_format) {
2958 case DRM_FORMAT_RGB565:
2959 plane_ctl_format = PLANE_CTL_FORMAT_RGB_565;
2960 break;
2961 case DRM_FORMAT_XBGR8888:
2962 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
2963 break;
2964 case DRM_FORMAT_XRGB8888:
2965 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_8888;
2966 break;
2967 /*
2968 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2969 * to be already pre-multiplied. We need to add a knob (or a different
2970 * DRM_FORMAT) for user-space to configure that.
2971 */
2972 case DRM_FORMAT_ABGR8888:
2973 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
2974 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2975 break;
2976 case DRM_FORMAT_ARGB8888:
2977 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_8888 |
2978 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2979 break;
2980 case DRM_FORMAT_XRGB2101010:
2981 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_2101010;
2982 break;
2983 case DRM_FORMAT_XBGR2101010:
2984 plane_ctl_format = PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
2985 break;
2986 case DRM_FORMAT_YUYV:
2987 plane_ctl_format = PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
2988 break;
2989 case DRM_FORMAT_YVYU:
2990 plane_ctl_format = PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
2991 break;
2992 case DRM_FORMAT_UYVY:
2993 plane_ctl_format = PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
2994 break;
2995 case DRM_FORMAT_VYUY:
2996 plane_ctl_format = PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
2997 break;
2998 default:
2999 BUG();
3000 }
3001 return plane_ctl_format;
3002}
3003
3004u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3005{
3006 u32 plane_ctl_tiling = 0;
3007 switch (fb_modifier) {
3008 case DRM_FORMAT_MOD_NONE:
3009 break;
3010 case I915_FORMAT_MOD_X_TILED:
3011 plane_ctl_tiling = PLANE_CTL_TILED_X;
3012 break;
3013 case I915_FORMAT_MOD_Y_TILED:
3014 plane_ctl_tiling = PLANE_CTL_TILED_Y;
3015 break;
3016 case I915_FORMAT_MOD_Yf_TILED:
3017 plane_ctl_tiling = PLANE_CTL_TILED_YF;
3018 break;
3019 default:
3020 MISSING_CASE(fb_modifier);
3021 }
3022 return plane_ctl_tiling;
3023}
3024
3025u32 skl_plane_ctl_rotation(unsigned int rotation)
3026{
3027 u32 plane_ctl_rotation = 0;
3028 switch (rotation) {
3029 case BIT(DRM_ROTATE_0):
3030 break;
3031 case BIT(DRM_ROTATE_90):
3032 plane_ctl_rotation = PLANE_CTL_ROTATE_90;
3033 break;
3034 case BIT(DRM_ROTATE_180):
3035 plane_ctl_rotation = PLANE_CTL_ROTATE_180;
3036 break;
3037 case BIT(DRM_ROTATE_270):
3038 plane_ctl_rotation = PLANE_CTL_ROTATE_270;
3039 break;
3040 default:
3041 MISSING_CASE(rotation);
3042 }
3043
3044 return plane_ctl_rotation;
3045}
3046
Damien Lespiau70d21f02013-07-03 21:06:04 +01003047static void skylake_update_primary_plane(struct drm_crtc *crtc,
3048 struct drm_framebuffer *fb,
3049 int x, int y)
3050{
3051 struct drm_device *dev = crtc->dev;
3052 struct drm_i915_private *dev_priv = dev->dev_private;
3053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003054 struct drm_plane *plane = crtc->primary;
3055 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003056 struct drm_i915_gem_object *obj;
3057 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303058 u32 plane_ctl, stride_div, stride;
3059 u32 tile_height, plane_offset, plane_size;
3060 unsigned int rotation;
3061 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003062 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003063 struct intel_crtc_state *crtc_state = intel_crtc->config;
3064 struct intel_plane_state *plane_state;
3065 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3066 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3067 int scaler_id = -1;
3068
Chandra Konduru6156a452015-04-27 13:48:39 -07003069 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003070
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003071 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003072 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3073 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3074 POSTING_READ(PLANE_CTL(pipe, 0));
3075 return;
3076 }
3077
3078 plane_ctl = PLANE_CTL_ENABLE |
3079 PLANE_CTL_PIPE_GAMMA_ENABLE |
3080 PLANE_CTL_PIPE_CSC_ENABLE;
3081
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3083 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003084 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303085
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303086 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003087 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003088
Damien Lespiaub3218032015-02-27 11:15:18 +00003089 obj = intel_fb_obj(fb);
3090 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3091 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303092 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3093
Chandra Konduru6156a452015-04-27 13:48:39 -07003094 /*
3095 * FIXME: intel_plane_state->src, dst aren't set when transitional
3096 * update_plane helpers are called from legacy paths.
3097 * Once full atomic crtc is available, below check can be avoided.
3098 */
3099 if (drm_rect_width(&plane_state->src)) {
3100 scaler_id = plane_state->scaler_id;
3101 src_x = plane_state->src.x1 >> 16;
3102 src_y = plane_state->src.y1 >> 16;
3103 src_w = drm_rect_width(&plane_state->src) >> 16;
3104 src_h = drm_rect_height(&plane_state->src) >> 16;
3105 dst_x = plane_state->dst.x1;
3106 dst_y = plane_state->dst.y1;
3107 dst_w = drm_rect_width(&plane_state->dst);
3108 dst_h = drm_rect_height(&plane_state->dst);
3109
3110 WARN_ON(x != src_x || y != src_y);
3111 } else {
3112 src_w = intel_crtc->config->pipe_src_w;
3113 src_h = intel_crtc->config->pipe_src_h;
3114 }
3115
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 if (intel_rotation_90_or_270(rotation)) {
3117 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003118 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 fb->modifier[0]);
3120 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003121 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003123 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303124 } else {
3125 stride = fb->pitches[0] / stride_div;
3126 x_offset = x;
3127 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003128 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303129 }
3130 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003131
Damien Lespiau70d21f02013-07-03 21:06:04 +01003132 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3134 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3135 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003136
3137 if (scaler_id >= 0) {
3138 uint32_t ps_ctrl = 0;
3139
3140 WARN_ON(!dst_w || !dst_h);
3141 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3142 crtc_state->scaler_state.scalers[scaler_id].mode;
3143 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3144 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3145 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3146 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3147 I915_WRITE(PLANE_POS(pipe, 0), 0);
3148 } else {
3149 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3150 }
3151
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003152 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003153
3154 POSTING_READ(PLANE_SURF(pipe, 0));
3155}
3156
Jesse Barnes17638cd2011-06-24 12:19:23 -07003157/* Assume fb object is pinned & idle & fenced and just update base pointers */
3158static int
3159intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3160 int x, int y, enum mode_set_atomic state)
3161{
3162 struct drm_device *dev = crtc->dev;
3163 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003164
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003165 if (dev_priv->display.disable_fbc)
3166 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003167
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003168 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3169
3170 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003171}
3172
Ville Syrjälä75147472014-11-24 18:28:11 +02003173static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003174{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175 struct drm_crtc *crtc;
3176
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003177 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3179 enum plane plane = intel_crtc->plane;
3180
3181 intel_prepare_page_flip(dev, plane);
3182 intel_finish_page_flip_plane(dev, plane);
3183 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003184}
3185
3186static void intel_update_primary_planes(struct drm_device *dev)
3187{
3188 struct drm_i915_private *dev_priv = dev->dev_private;
3189 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193
Rob Clark51fd3712013-11-19 12:10:12 -05003194 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003195 /*
3196 * FIXME: Once we have proper support for primary planes (and
3197 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003198 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003199 */
Matt Roperf4510a22014-04-01 15:22:40 -07003200 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003201 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003202 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003203 crtc->x,
3204 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003205 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003206 }
3207}
3208
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003209void intel_crtc_reset(struct intel_crtc *crtc)
3210{
3211 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3212
3213 if (!crtc->active)
3214 return;
3215
3216 intel_crtc_disable_planes(&crtc->base);
3217 dev_priv->display.crtc_disable(&crtc->base);
3218 dev_priv->display.crtc_enable(&crtc->base);
3219 intel_crtc_enable_planes(&crtc->base);
3220}
3221
Ville Syrjälä75147472014-11-24 18:28:11 +02003222void intel_prepare_reset(struct drm_device *dev)
3223{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003224 struct drm_i915_private *dev_priv = to_i915(dev);
3225 struct intel_crtc *crtc;
3226
Ville Syrjälä75147472014-11-24 18:28:11 +02003227 /* no reset support for gen2 */
3228 if (IS_GEN2(dev))
3229 return;
3230
3231 /* reset doesn't touch the display */
3232 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3233 return;
3234
3235 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003236
3237 /*
3238 * Disabling the crtcs gracefully seems nicer. Also the
3239 * g33 docs say we should at least disable all the planes.
3240 */
3241 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003242 if (!crtc->active)
3243 continue;
3244
3245 intel_crtc_disable_planes(&crtc->base);
3246 dev_priv->display.crtc_disable(&crtc->base);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003247 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003248}
3249
3250void intel_finish_reset(struct drm_device *dev)
3251{
3252 struct drm_i915_private *dev_priv = to_i915(dev);
3253
3254 /*
3255 * Flips in the rings will be nuked by the reset,
3256 * so complete all pending flips so that user space
3257 * will get its events and not get stuck.
3258 */
3259 intel_complete_page_flips(dev);
3260
3261 /* no reset support for gen2 */
3262 if (IS_GEN2(dev))
3263 return;
3264
3265 /* reset doesn't touch the display */
3266 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3267 /*
3268 * Flips in the rings have been nuked by the reset,
3269 * so update the base address of all primary
3270 * planes to the the last fb to make sure we're
3271 * showing the correct fb after a reset.
3272 */
3273 intel_update_primary_planes(dev);
3274 return;
3275 }
3276
3277 /*
3278 * The display has been reset as well,
3279 * so need a full re-initialization.
3280 */
3281 intel_runtime_pm_disable_interrupts(dev_priv);
3282 intel_runtime_pm_enable_interrupts(dev_priv);
3283
3284 intel_modeset_init_hw(dev);
3285
3286 spin_lock_irq(&dev_priv->irq_lock);
3287 if (dev_priv->display.hpd_irq_setup)
3288 dev_priv->display.hpd_irq_setup(dev);
3289 spin_unlock_irq(&dev_priv->irq_lock);
3290
3291 intel_modeset_setup_hw_state(dev, true);
3292
3293 intel_hpd_init(dev_priv);
3294
3295 drm_modeset_unlock_all(dev);
3296}
3297
Chris Wilson2e2f3512015-04-27 13:41:14 +01003298static void
Chris Wilson14667a42012-04-03 17:58:35 +01003299intel_finish_fb(struct drm_framebuffer *old_fb)
3300{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003301 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003302 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003303 bool was_interruptible = dev_priv->mm.interruptible;
3304 int ret;
3305
Chris Wilson14667a42012-04-03 17:58:35 +01003306 /* Big Hammer, we also need to ensure that any pending
3307 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3308 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003309 * framebuffer. Note that we rely on userspace rendering
3310 * into the buffer attached to the pipe they are waiting
3311 * on. If not, userspace generates a GPU hang with IPEHR
3312 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003313 *
3314 * This should only fail upon a hung GPU, in which case we
3315 * can safely continue.
3316 */
3317 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003318 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003319 dev_priv->mm.interruptible = was_interruptible;
3320
Chris Wilson2e2f3512015-04-27 13:41:14 +01003321 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003322}
3323
Chris Wilson7d5e3792014-03-04 13:15:08 +00003324static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3325{
3326 struct drm_device *dev = crtc->dev;
3327 struct drm_i915_private *dev_priv = dev->dev_private;
3328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003329 bool pending;
3330
3331 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3332 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3333 return false;
3334
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003335 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003336 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003337 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003338
3339 return pending;
3340}
3341
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003342static void intel_update_pipe_size(struct intel_crtc *crtc)
3343{
3344 struct drm_device *dev = crtc->base.dev;
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 const struct drm_display_mode *adjusted_mode;
3347
3348 if (!i915.fastboot)
3349 return;
3350
3351 /*
3352 * Update pipe size and adjust fitter if needed: the reason for this is
3353 * that in compute_mode_changes we check the native mode (not the pfit
3354 * mode) to see if we can flip rather than do a full mode set. In the
3355 * fastboot case, we'll flip, but if we don't update the pipesrc and
3356 * pfit state, we'll end up with a big fb scanned out into the wrong
3357 * sized surface.
3358 *
3359 * To fix this properly, we need to hoist the checks up into
3360 * compute_mode_changes (or above), check the actual pfit state and
3361 * whether the platform allows pfit disable with pipe active, and only
3362 * then update the pipesrc and pfit state, even on the flip path.
3363 */
3364
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003365 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003366
3367 I915_WRITE(PIPESRC(crtc->pipe),
3368 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3369 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003370 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003371 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3372 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003373 I915_WRITE(PF_CTL(crtc->pipe), 0);
3374 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3375 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3376 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003377 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3378 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003379}
3380
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003381static void intel_fdi_normal_train(struct drm_crtc *crtc)
3382{
3383 struct drm_device *dev = crtc->dev;
3384 struct drm_i915_private *dev_priv = dev->dev_private;
3385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3386 int pipe = intel_crtc->pipe;
3387 u32 reg, temp;
3388
3389 /* enable normal train */
3390 reg = FDI_TX_CTL(pipe);
3391 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003392 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003393 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3394 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003395 } else {
3396 temp &= ~FDI_LINK_TRAIN_NONE;
3397 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003398 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003399 I915_WRITE(reg, temp);
3400
3401 reg = FDI_RX_CTL(pipe);
3402 temp = I915_READ(reg);
3403 if (HAS_PCH_CPT(dev)) {
3404 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3405 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3406 } else {
3407 temp &= ~FDI_LINK_TRAIN_NONE;
3408 temp |= FDI_LINK_TRAIN_NONE;
3409 }
3410 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3411
3412 /* wait one idle pattern time */
3413 POSTING_READ(reg);
3414 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003415
3416 /* IVB wants error correction enabled */
3417 if (IS_IVYBRIDGE(dev))
3418 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3419 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003420}
3421
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422/* The FDI link training functions for ILK/Ibexpeak. */
3423static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3424{
3425 struct drm_device *dev = crtc->dev;
3426 struct drm_i915_private *dev_priv = dev->dev_private;
3427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3428 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003431 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003432 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003433
Adam Jacksone1a44742010-06-25 15:32:14 -04003434 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3435 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_IMR(pipe);
3437 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003438 temp &= ~FDI_RX_SYMBOL_LOCK;
3439 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 I915_WRITE(reg, temp);
3441 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003442 udelay(150);
3443
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 reg = FDI_TX_CTL(pipe);
3446 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003447 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003448 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 temp &= ~FDI_LINK_TRAIN_NONE;
3450 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_RX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3458
3459 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 udelay(150);
3461
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003462 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003463 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3464 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3465 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003466
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003468 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3471
3472 if ((temp & FDI_RX_BIT_LOCK)) {
3473 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 break;
3476 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003478 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480
3481 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 reg = FDI_TX_CTL(pipe);
3483 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 temp &= ~FDI_LINK_TRAIN_NONE;
3485 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 reg = FDI_RX_CTL(pipe);
3489 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 temp &= ~FDI_LINK_TRAIN_NONE;
3491 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 I915_WRITE(reg, temp);
3493
3494 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495 udelay(150);
3496
Chris Wilson5eddb702010-09-11 13:48:45 +01003497 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003498 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3501
3502 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 DRM_DEBUG_KMS("FDI train 2 done.\n");
3505 break;
3506 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003508 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510
3511 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003512
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513}
3514
Akshay Joshi0206e352011-08-16 15:34:10 -04003515static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3517 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3518 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3519 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3520};
3521
3522/* The FDI link training functions for SNB/Cougarpoint. */
3523static void gen6_fdi_link_train(struct drm_crtc *crtc)
3524{
3525 struct drm_device *dev = crtc->dev;
3526 struct drm_i915_private *dev_priv = dev->dev_private;
3527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3528 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003529 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530
Adam Jacksone1a44742010-06-25 15:32:14 -04003531 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3532 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 reg = FDI_RX_IMR(pipe);
3534 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003535 temp &= ~FDI_RX_SYMBOL_LOCK;
3536 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 I915_WRITE(reg, temp);
3538
3539 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003540 udelay(150);
3541
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 reg = FDI_TX_CTL(pipe);
3544 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003545 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003546 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 temp &= ~FDI_LINK_TRAIN_NONE;
3548 temp |= FDI_LINK_TRAIN_PATTERN_1;
3549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3550 /* SNB-B */
3551 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553
Daniel Vetterd74cf322012-10-26 10:58:13 +02003554 I915_WRITE(FDI_RX_MISC(pipe),
3555 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3556
Chris Wilson5eddb702010-09-11 13:48:45 +01003557 reg = FDI_RX_CTL(pipe);
3558 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003559 if (HAS_PCH_CPT(dev)) {
3560 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3561 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3562 } else {
3563 temp &= ~FDI_LINK_TRAIN_NONE;
3564 temp |= FDI_LINK_TRAIN_PATTERN_1;
3565 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3567
3568 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569 udelay(150);
3570
Akshay Joshi0206e352011-08-16 15:34:10 -04003571 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 reg = FDI_TX_CTL(pipe);
3573 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3575 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 I915_WRITE(reg, temp);
3577
3578 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579 udelay(500);
3580
Sean Paulfa37d392012-03-02 12:53:39 -05003581 for (retry = 0; retry < 5; retry++) {
3582 reg = FDI_RX_IIR(pipe);
3583 temp = I915_READ(reg);
3584 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3585 if (temp & FDI_RX_BIT_LOCK) {
3586 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3587 DRM_DEBUG_KMS("FDI train 1 done.\n");
3588 break;
3589 }
3590 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003591 }
Sean Paulfa37d392012-03-02 12:53:39 -05003592 if (retry < 5)
3593 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003594 }
3595 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003596 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003597
3598 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003599 reg = FDI_TX_CTL(pipe);
3600 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 temp &= ~FDI_LINK_TRAIN_NONE;
3602 temp |= FDI_LINK_TRAIN_PATTERN_2;
3603 if (IS_GEN6(dev)) {
3604 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3605 /* SNB-B */
3606 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3607 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003609
Chris Wilson5eddb702010-09-11 13:48:45 +01003610 reg = FDI_RX_CTL(pipe);
3611 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003612 if (HAS_PCH_CPT(dev)) {
3613 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3614 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3615 } else {
3616 temp &= ~FDI_LINK_TRAIN_NONE;
3617 temp |= FDI_LINK_TRAIN_PATTERN_2;
3618 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003619 I915_WRITE(reg, temp);
3620
3621 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003622 udelay(150);
3623
Akshay Joshi0206e352011-08-16 15:34:10 -04003624 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003625 reg = FDI_TX_CTL(pipe);
3626 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003627 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3628 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003629 I915_WRITE(reg, temp);
3630
3631 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003632 udelay(500);
3633
Sean Paulfa37d392012-03-02 12:53:39 -05003634 for (retry = 0; retry < 5; retry++) {
3635 reg = FDI_RX_IIR(pipe);
3636 temp = I915_READ(reg);
3637 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3638 if (temp & FDI_RX_SYMBOL_LOCK) {
3639 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3640 DRM_DEBUG_KMS("FDI train 2 done.\n");
3641 break;
3642 }
3643 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003644 }
Sean Paulfa37d392012-03-02 12:53:39 -05003645 if (retry < 5)
3646 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003647 }
3648 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003649 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003650
3651 DRM_DEBUG_KMS("FDI train done.\n");
3652}
3653
Jesse Barnes357555c2011-04-28 15:09:55 -07003654/* Manual link training for Ivy Bridge A0 parts */
3655static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3656{
3657 struct drm_device *dev = crtc->dev;
3658 struct drm_i915_private *dev_priv = dev->dev_private;
3659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3660 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003661 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003662
3663 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3664 for train result */
3665 reg = FDI_RX_IMR(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_RX_SYMBOL_LOCK;
3668 temp &= ~FDI_RX_BIT_LOCK;
3669 I915_WRITE(reg, temp);
3670
3671 POSTING_READ(reg);
3672 udelay(150);
3673
Daniel Vetter01a415f2012-10-27 15:58:40 +02003674 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3675 I915_READ(FDI_RX_IIR(pipe)));
3676
Jesse Barnes139ccd32013-08-19 11:04:55 -07003677 /* Try each vswing and preemphasis setting twice before moving on */
3678 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3679 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003680 reg = FDI_TX_CTL(pipe);
3681 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003682 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3683 temp &= ~FDI_TX_ENABLE;
3684 I915_WRITE(reg, temp);
3685
3686 reg = FDI_RX_CTL(pipe);
3687 temp = I915_READ(reg);
3688 temp &= ~FDI_LINK_TRAIN_AUTO;
3689 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3690 temp &= ~FDI_RX_ENABLE;
3691 I915_WRITE(reg, temp);
3692
3693 /* enable CPU FDI TX and PCH FDI RX */
3694 reg = FDI_TX_CTL(pipe);
3695 temp = I915_READ(reg);
3696 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003697 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003698 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003699 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 temp |= snb_b_fdi_train_param[j/2];
3701 temp |= FDI_COMPOSITE_SYNC;
3702 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3703
3704 I915_WRITE(FDI_RX_MISC(pipe),
3705 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3706
3707 reg = FDI_RX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3710 temp |= FDI_COMPOSITE_SYNC;
3711 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3712
3713 POSTING_READ(reg);
3714 udelay(1); /* should be 0.5us */
3715
3716 for (i = 0; i < 4; i++) {
3717 reg = FDI_RX_IIR(pipe);
3718 temp = I915_READ(reg);
3719 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3720
3721 if (temp & FDI_RX_BIT_LOCK ||
3722 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3723 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3724 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3725 i);
3726 break;
3727 }
3728 udelay(1); /* should be 0.5us */
3729 }
3730 if (i == 4) {
3731 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3732 continue;
3733 }
3734
3735 /* Train 2 */
3736 reg = FDI_TX_CTL(pipe);
3737 temp = I915_READ(reg);
3738 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3739 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3740 I915_WRITE(reg, temp);
3741
3742 reg = FDI_RX_CTL(pipe);
3743 temp = I915_READ(reg);
3744 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3745 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003746 I915_WRITE(reg, temp);
3747
3748 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003749 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003750
Jesse Barnes139ccd32013-08-19 11:04:55 -07003751 for (i = 0; i < 4; i++) {
3752 reg = FDI_RX_IIR(pipe);
3753 temp = I915_READ(reg);
3754 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003755
Jesse Barnes139ccd32013-08-19 11:04:55 -07003756 if (temp & FDI_RX_SYMBOL_LOCK ||
3757 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3758 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3759 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3760 i);
3761 goto train_done;
3762 }
3763 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003764 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003765 if (i == 4)
3766 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003767 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003768
Jesse Barnes139ccd32013-08-19 11:04:55 -07003769train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003770 DRM_DEBUG_KMS("FDI train done.\n");
3771}
3772
Daniel Vetter88cefb62012-08-12 19:27:14 +02003773static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003774{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003775 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003776 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003779
Jesse Barnesc64e3112010-09-10 11:27:03 -07003780
Jesse Barnes0e23b992010-09-10 11:10:00 -07003781 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 reg = FDI_RX_CTL(pipe);
3783 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003784 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003785 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003786 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3788
3789 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 udelay(200);
3791
3792 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp | FDI_PCDCLK);
3795
3796 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003797 udelay(200);
3798
Paulo Zanoni20749732012-11-23 15:30:38 -02003799 /* Enable CPU FDI TX PLL, always on for Ironlake */
3800 reg = FDI_TX_CTL(pipe);
3801 temp = I915_READ(reg);
3802 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3803 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003804
Paulo Zanoni20749732012-11-23 15:30:38 -02003805 POSTING_READ(reg);
3806 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003807 }
3808}
3809
Daniel Vetter88cefb62012-08-12 19:27:14 +02003810static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3811{
3812 struct drm_device *dev = intel_crtc->base.dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 int pipe = intel_crtc->pipe;
3815 u32 reg, temp;
3816
3817 /* Switch from PCDclk to Rawclk */
3818 reg = FDI_RX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3821
3822 /* Disable CPU FDI TX PLL */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3826
3827 POSTING_READ(reg);
3828 udelay(100);
3829
3830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
3832 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3833
3834 /* Wait for the clocks to turn off. */
3835 POSTING_READ(reg);
3836 udelay(100);
3837}
3838
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003839static void ironlake_fdi_disable(struct drm_crtc *crtc)
3840{
3841 struct drm_device *dev = crtc->dev;
3842 struct drm_i915_private *dev_priv = dev->dev_private;
3843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3844 int pipe = intel_crtc->pipe;
3845 u32 reg, temp;
3846
3847 /* disable CPU FDI tx and PCH FDI rx */
3848 reg = FDI_TX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3851 POSTING_READ(reg);
3852
3853 reg = FDI_RX_CTL(pipe);
3854 temp = I915_READ(reg);
3855 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003857 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3858
3859 POSTING_READ(reg);
3860 udelay(100);
3861
3862 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003863 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003864 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003865
3866 /* still set train pattern 1 */
3867 reg = FDI_TX_CTL(pipe);
3868 temp = I915_READ(reg);
3869 temp &= ~FDI_LINK_TRAIN_NONE;
3870 temp |= FDI_LINK_TRAIN_PATTERN_1;
3871 I915_WRITE(reg, temp);
3872
3873 reg = FDI_RX_CTL(pipe);
3874 temp = I915_READ(reg);
3875 if (HAS_PCH_CPT(dev)) {
3876 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3877 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3878 } else {
3879 temp &= ~FDI_LINK_TRAIN_NONE;
3880 temp |= FDI_LINK_TRAIN_PATTERN_1;
3881 }
3882 /* BPC in FDI rx is consistent with that in PIPECONF */
3883 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003884 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003885 I915_WRITE(reg, temp);
3886
3887 POSTING_READ(reg);
3888 udelay(100);
3889}
3890
Chris Wilson5dce5b932014-01-20 10:17:36 +00003891bool intel_has_pending_fb_unpin(struct drm_device *dev)
3892{
3893 struct intel_crtc *crtc;
3894
3895 /* Note that we don't need to be called with mode_config.lock here
3896 * as our list of CRTC objects is static for the lifetime of the
3897 * device and so cannot disappear as we iterate. Similarly, we can
3898 * happily treat the predicates as racy, atomic checks as userspace
3899 * cannot claim and pin a new fb without at least acquring the
3900 * struct_mutex and so serialising with us.
3901 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003902 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003903 if (atomic_read(&crtc->unpin_work_count) == 0)
3904 continue;
3905
3906 if (crtc->unpin_work)
3907 intel_wait_for_vblank(dev, crtc->pipe);
3908
3909 return true;
3910 }
3911
3912 return false;
3913}
3914
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003915static void page_flip_completed(struct intel_crtc *intel_crtc)
3916{
3917 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3918 struct intel_unpin_work *work = intel_crtc->unpin_work;
3919
3920 /* ensure that the unpin work is consistent wrt ->pending. */
3921 smp_rmb();
3922 intel_crtc->unpin_work = NULL;
3923
3924 if (work->event)
3925 drm_send_vblank_event(intel_crtc->base.dev,
3926 intel_crtc->pipe,
3927 work->event);
3928
3929 drm_crtc_vblank_put(&intel_crtc->base);
3930
3931 wake_up_all(&dev_priv->pending_flip_queue);
3932 queue_work(dev_priv->wq, &work->work);
3933
3934 trace_i915_flip_complete(intel_crtc->plane,
3935 work->pending_flip_obj);
3936}
3937
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003938void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003939{
Chris Wilson0f911282012-04-17 10:05:38 +01003940 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003941 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003942
Daniel Vetter2c10d572012-12-20 21:24:07 +01003943 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003944 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3945 !intel_crtc_has_pending_flip(crtc),
3946 60*HZ) == 0)) {
3947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003948
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003949 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003950 if (intel_crtc->unpin_work) {
3951 WARN_ONCE(1, "Removing stuck page flip\n");
3952 page_flip_completed(intel_crtc);
3953 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003954 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003955 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003956
Chris Wilson975d5682014-08-20 13:13:34 +01003957 if (crtc->primary->fb) {
3958 mutex_lock(&dev->struct_mutex);
3959 intel_finish_fb(crtc->primary->fb);
3960 mutex_unlock(&dev->struct_mutex);
3961 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003962}
3963
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964/* Program iCLKIP clock to the desired frequency */
3965static void lpt_program_iclkip(struct drm_crtc *crtc)
3966{
3967 struct drm_device *dev = crtc->dev;
3968 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003969 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003970 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3971 u32 temp;
3972
Daniel Vetter09153002012-12-12 14:06:44 +01003973 mutex_lock(&dev_priv->dpio_lock);
3974
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 /* It is necessary to ungate the pixclk gate prior to programming
3976 * the divisors, and gate it back when it is done.
3977 */
3978 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3979
3980 /* Disable SSCCTL */
3981 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003982 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3983 SBI_SSCCTL_DISABLE,
3984 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003985
3986 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003987 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003988 auxdiv = 1;
3989 divsel = 0x41;
3990 phaseinc = 0x20;
3991 } else {
3992 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003993 * but the adjusted_mode->crtc_clock in in KHz. To get the
3994 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995 * convert the virtual clock precision to KHz here for higher
3996 * precision.
3997 */
3998 u32 iclk_virtual_root_freq = 172800 * 1000;
3999 u32 iclk_pi_range = 64;
4000 u32 desired_divisor, msb_divisor_value, pi_value;
4001
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004002 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003 msb_divisor_value = desired_divisor / iclk_pi_range;
4004 pi_value = desired_divisor % iclk_pi_range;
4005
4006 auxdiv = 0;
4007 divsel = msb_divisor_value - 2;
4008 phaseinc = pi_value;
4009 }
4010
4011 /* This should not happen with any sane values */
4012 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4013 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4014 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4015 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4016
4017 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004018 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 auxdiv,
4020 divsel,
4021 phasedir,
4022 phaseinc);
4023
4024 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004025 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4027 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4028 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4029 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4030 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4031 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004032 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004033
4034 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004035 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004036 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4037 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004038 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004039
4040 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004041 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004042 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004043 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004044
4045 /* Wait for initialization time */
4046 udelay(24);
4047
4048 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004049
4050 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004051}
4052
Daniel Vetter275f01b22013-05-03 11:49:47 +02004053static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4054 enum pipe pch_transcoder)
4055{
4056 struct drm_device *dev = crtc->base.dev;
4057 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004058 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004059
4060 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4061 I915_READ(HTOTAL(cpu_transcoder)));
4062 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4063 I915_READ(HBLANK(cpu_transcoder)));
4064 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4065 I915_READ(HSYNC(cpu_transcoder)));
4066
4067 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4068 I915_READ(VTOTAL(cpu_transcoder)));
4069 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4070 I915_READ(VBLANK(cpu_transcoder)));
4071 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4072 I915_READ(VSYNC(cpu_transcoder)));
4073 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4074 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4075}
4076
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004077static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078{
4079 struct drm_i915_private *dev_priv = dev->dev_private;
4080 uint32_t temp;
4081
4082 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004083 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004084 return;
4085
4086 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4087 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4088
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004089 temp &= ~FDI_BC_BIFURCATION_SELECT;
4090 if (enable)
4091 temp |= FDI_BC_BIFURCATION_SELECT;
4092
4093 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004094 I915_WRITE(SOUTH_CHICKEN1, temp);
4095 POSTING_READ(SOUTH_CHICKEN1);
4096}
4097
4098static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4099{
4100 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004101
4102 switch (intel_crtc->pipe) {
4103 case PIPE_A:
4104 break;
4105 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004106 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004107 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004108 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004109 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004110
4111 break;
4112 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004113 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004114
4115 break;
4116 default:
4117 BUG();
4118 }
4119}
4120
Jesse Barnesf67a5592011-01-05 10:31:48 -08004121/*
4122 * Enable PCH resources required for PCH ports:
4123 * - PCH PLLs
4124 * - FDI training & RX/TX
4125 * - update transcoder timings
4126 * - DP transcoding bits
4127 * - transcoder
4128 */
4129static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004130{
4131 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004132 struct drm_i915_private *dev_priv = dev->dev_private;
4133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4134 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004135 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004136
Daniel Vetterab9412b2013-05-03 11:49:46 +02004137 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004138
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004139 if (IS_IVYBRIDGE(dev))
4140 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4141
Daniel Vettercd986ab2012-10-26 10:58:12 +02004142 /* Write the TU size bits before fdi link training, so that error
4143 * detection works. */
4144 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4145 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4146
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004148 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004149
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004150 /* We need to program the right clock selection before writing the pixel
4151 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004152 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004153 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004154
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004156 temp |= TRANS_DPLL_ENABLE(pipe);
4157 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004158 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004159 temp |= sel;
4160 else
4161 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004165 /* XXX: pch pll's can be enabled any time before we enable the PCH
4166 * transcoder, and we actually should do this to not upset any PCH
4167 * transcoder that already use the clock when we share it.
4168 *
4169 * Note that enable_shared_dpll tries to do the right thing, but
4170 * get_shared_dpll unconditionally resets the pll - we need that to have
4171 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004172 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004173
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004174 /* set transcoder timing, panel must allow it */
4175 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004176 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004178 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004179
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004180 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004181 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004182 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004183 reg = TRANS_DP_CTL(pipe);
4184 temp = I915_READ(reg);
4185 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004186 TRANS_DP_SYNC_MASK |
4187 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp |= (TRANS_DP_OUTPUT_ENABLE |
4189 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004190 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191
4192 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004193 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004194 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004195 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004196
4197 switch (intel_trans_dp_port_sel(crtc)) {
4198 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200 break;
4201 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004202 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203 break;
4204 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004205 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004206 break;
4207 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004208 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004209 }
4210
Chris Wilson5eddb702010-09-11 13:48:45 +01004211 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004212 }
4213
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004214 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004215}
4216
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004217static void lpt_pch_enable(struct drm_crtc *crtc)
4218{
4219 struct drm_device *dev = crtc->dev;
4220 struct drm_i915_private *dev_priv = dev->dev_private;
4221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004222 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004223
Daniel Vetterab9412b2013-05-03 11:49:46 +02004224 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004225
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004226 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Paulo Zanoni0540e482012-10-31 18:12:40 -02004228 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004229 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230
Paulo Zanoni937bb612012-10-31 18:12:47 -02004231 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004232}
4233
Daniel Vetter716c2e52014-06-25 22:02:02 +03004234void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004235{
Daniel Vettere2b78262013-06-07 23:10:03 +02004236 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004237
4238 if (pll == NULL)
4239 return;
4240
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004241 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004242 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243 return;
4244 }
4245
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004246 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4247 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004248 WARN_ON(pll->on);
4249 WARN_ON(pll->active);
4250 }
4251
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004252 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004253}
4254
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004255struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4256 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004257{
Daniel Vettere2b78262013-06-07 23:10:03 +02004258 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004259 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004260 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004261
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004262 if (HAS_PCH_IBX(dev_priv->dev)) {
4263 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004264 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004265 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004266
Daniel Vetter46edb022013-06-05 13:34:12 +02004267 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4268 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004269
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004270 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004271
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004272 goto found;
4273 }
4274
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304275 if (IS_BROXTON(dev_priv->dev)) {
4276 /* PLL is attached to port in bxt */
4277 struct intel_encoder *encoder;
4278 struct intel_digital_port *intel_dig_port;
4279
4280 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4281 if (WARN_ON(!encoder))
4282 return NULL;
4283
4284 intel_dig_port = enc_to_dig_port(&encoder->base);
4285 /* 1:1 mapping between ports and PLLs */
4286 i = (enum intel_dpll_id)intel_dig_port->port;
4287 pll = &dev_priv->shared_dplls[i];
4288 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4289 crtc->base.base.id, pll->name);
4290 WARN_ON(pll->new_config->crtc_mask);
4291
4292 goto found;
4293 }
4294
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004295 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4296 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004297
4298 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004299 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004300 continue;
4301
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004302 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004303 &pll->new_config->hw_state,
4304 sizeof(pll->new_config->hw_state)) == 0) {
4305 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004306 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004307 pll->new_config->crtc_mask,
4308 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004309 goto found;
4310 }
4311 }
4312
4313 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004314 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4315 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004316 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004317 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4318 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004319 goto found;
4320 }
4321 }
4322
4323 return NULL;
4324
4325found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004326 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004327 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004328
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004329 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004330 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4331 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004332
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004333 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004334
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004335 return pll;
4336}
4337
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004338/**
4339 * intel_shared_dpll_start_config - start a new PLL staged config
4340 * @dev_priv: DRM device
4341 * @clear_pipes: mask of pipes that will have their PLLs freed
4342 *
4343 * Starts a new PLL staged config, copying the current config but
4344 * releasing the references of pipes specified in clear_pipes.
4345 */
4346static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4347 unsigned clear_pipes)
4348{
4349 struct intel_shared_dpll *pll;
4350 enum intel_dpll_id i;
4351
4352 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4353 pll = &dev_priv->shared_dplls[i];
4354
4355 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4356 GFP_KERNEL);
4357 if (!pll->new_config)
4358 goto cleanup;
4359
4360 pll->new_config->crtc_mask &= ~clear_pipes;
4361 }
4362
4363 return 0;
4364
4365cleanup:
4366 while (--i >= 0) {
4367 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004368 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004369 pll->new_config = NULL;
4370 }
4371
4372 return -ENOMEM;
4373}
4374
4375static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4376{
4377 struct intel_shared_dpll *pll;
4378 enum intel_dpll_id i;
4379
4380 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4381 pll = &dev_priv->shared_dplls[i];
4382
4383 WARN_ON(pll->new_config == &pll->config);
4384
4385 pll->config = *pll->new_config;
4386 kfree(pll->new_config);
4387 pll->new_config = NULL;
4388 }
4389}
4390
4391static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4392{
4393 struct intel_shared_dpll *pll;
4394 enum intel_dpll_id i;
4395
4396 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4397 pll = &dev_priv->shared_dplls[i];
4398
4399 WARN_ON(pll->new_config == &pll->config);
4400
4401 kfree(pll->new_config);
4402 pll->new_config = NULL;
4403 }
4404}
4405
Daniel Vettera1520312013-05-03 11:49:50 +02004406static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004407{
4408 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004409 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004410 u32 temp;
4411
4412 temp = I915_READ(dslreg);
4413 udelay(500);
4414 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004415 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004416 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004417 }
4418}
4419
Chandra Kondurua1b22782015-04-07 15:28:45 -07004420/**
4421 * skl_update_scaler_users - Stages update to crtc's scaler state
4422 * @intel_crtc: crtc
4423 * @crtc_state: crtc_state
4424 * @plane: plane (NULL indicates crtc is requesting update)
4425 * @plane_state: plane's state
4426 * @force_detach: request unconditional detachment of scaler
4427 *
4428 * This function updates scaler state for requested plane or crtc.
4429 * To request scaler usage update for a plane, caller shall pass plane pointer.
4430 * To request scaler usage update for crtc, caller shall pass plane pointer
4431 * as NULL.
4432 *
4433 * Return
4434 * 0 - scaler_usage updated successfully
4435 * error - requested scaling cannot be supported or other error condition
4436 */
4437int
4438skl_update_scaler_users(
4439 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4440 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4441 int force_detach)
4442{
4443 int need_scaling;
4444 int idx;
4445 int src_w, src_h, dst_w, dst_h;
4446 int *scaler_id;
4447 struct drm_framebuffer *fb;
4448 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004449 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004450
4451 if (!intel_crtc || !crtc_state)
4452 return 0;
4453
4454 scaler_state = &crtc_state->scaler_state;
4455
4456 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4457 fb = intel_plane ? plane_state->base.fb : NULL;
4458
4459 if (intel_plane) {
4460 src_w = drm_rect_width(&plane_state->src) >> 16;
4461 src_h = drm_rect_height(&plane_state->src) >> 16;
4462 dst_w = drm_rect_width(&plane_state->dst);
4463 dst_h = drm_rect_height(&plane_state->dst);
4464 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004465 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004466 } else {
4467 struct drm_display_mode *adjusted_mode =
4468 &crtc_state->base.adjusted_mode;
4469 src_w = crtc_state->pipe_src_w;
4470 src_h = crtc_state->pipe_src_h;
4471 dst_w = adjusted_mode->hdisplay;
4472 dst_h = adjusted_mode->vdisplay;
4473 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004474 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004475 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004476
4477 need_scaling = intel_rotation_90_or_270(rotation) ?
4478 (src_h != dst_w || src_w != dst_h):
4479 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004480
4481 /*
4482 * if plane is being disabled or scaler is no more required or force detach
4483 * - free scaler binded to this plane/crtc
4484 * - in order to do this, update crtc->scaler_usage
4485 *
4486 * Here scaler state in crtc_state is set free so that
4487 * scaler can be assigned to other user. Actual register
4488 * update to free the scaler is done in plane/panel-fit programming.
4489 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4490 */
4491 if (force_detach || !need_scaling || (intel_plane &&
4492 (!fb || !plane_state->visible))) {
4493 if (*scaler_id >= 0) {
4494 scaler_state->scaler_users &= ~(1 << idx);
4495 scaler_state->scalers[*scaler_id].in_use = 0;
4496
4497 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4498 "crtc_state = %p scaler_users = 0x%x\n",
4499 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4500 intel_plane ? intel_plane->base.base.id :
4501 intel_crtc->base.base.id, crtc_state,
4502 scaler_state->scaler_users);
4503 *scaler_id = -1;
4504 }
4505 return 0;
4506 }
4507
4508 /* range checks */
4509 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4510 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4511
4512 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4513 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4514 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4515 "size is out of scaler range\n",
4516 intel_plane ? "PLANE" : "CRTC",
4517 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4518 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4519 return -EINVAL;
4520 }
4521
4522 /* check colorkey */
4523 if (intel_plane && intel_plane->ckey.flags != I915_SET_COLORKEY_NONE) {
4524 DRM_DEBUG_KMS("PLANE:%d scaling with color key not allowed",
4525 intel_plane->base.base.id);
4526 return -EINVAL;
4527 }
4528
4529 /* Check src format */
4530 if (intel_plane) {
4531 switch (fb->pixel_format) {
4532 case DRM_FORMAT_RGB565:
4533 case DRM_FORMAT_XBGR8888:
4534 case DRM_FORMAT_XRGB8888:
4535 case DRM_FORMAT_ABGR8888:
4536 case DRM_FORMAT_ARGB8888:
4537 case DRM_FORMAT_XRGB2101010:
4538 case DRM_FORMAT_ARGB2101010:
4539 case DRM_FORMAT_XBGR2101010:
4540 case DRM_FORMAT_ABGR2101010:
4541 case DRM_FORMAT_YUYV:
4542 case DRM_FORMAT_YVYU:
4543 case DRM_FORMAT_UYVY:
4544 case DRM_FORMAT_VYUY:
4545 break;
4546 default:
4547 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4548 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4549 return -EINVAL;
4550 }
4551 }
4552
4553 /* mark this plane as a scaler user in crtc_state */
4554 scaler_state->scaler_users |= (1 << idx);
4555 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4556 "crtc_state = %p scaler_users = 0x%x\n",
4557 intel_plane ? "PLANE" : "CRTC",
4558 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4559 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4560 return 0;
4561}
4562
4563static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004564{
4565 struct drm_device *dev = crtc->base.dev;
4566 struct drm_i915_private *dev_priv = dev->dev_private;
4567 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004568 struct intel_crtc_scaler_state *scaler_state =
4569 &crtc->config->scaler_state;
4570
4571 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4572
4573 /* To update pfit, first update scaler state */
4574 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4575 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4576 skl_detach_scalers(crtc);
4577 if (!enable)
4578 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004579
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004580 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004581 int id;
4582
4583 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4584 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4585 return;
4586 }
4587
4588 id = scaler_state->scaler_id;
4589 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4590 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4591 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4592 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4593
4594 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004595 }
4596}
4597
Jesse Barnesb074cec2013-04-25 12:55:02 -07004598static void ironlake_pfit_enable(struct intel_crtc *crtc)
4599{
4600 struct drm_device *dev = crtc->base.dev;
4601 struct drm_i915_private *dev_priv = dev->dev_private;
4602 int pipe = crtc->pipe;
4603
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004604 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004605 /* Force use of hard-coded filter coefficients
4606 * as some pre-programmed values are broken,
4607 * e.g. x201.
4608 */
4609 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4610 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4611 PF_PIPE_SEL_IVB(pipe));
4612 else
4613 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004614 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4615 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004616 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004617}
4618
Matt Roper4a3b8762014-12-23 10:41:51 -08004619static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004620{
4621 struct drm_device *dev = crtc->dev;
4622 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004623 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004624 struct intel_plane *intel_plane;
4625
Matt Roperaf2b6532014-04-01 15:22:32 -07004626 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4627 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004628 if (intel_plane->pipe == pipe)
4629 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004630 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004631}
4632
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004633void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004634{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004635 struct drm_device *dev = crtc->base.dev;
4636 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004637
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004638 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004639 return;
4640
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004641 /* We can only enable IPS after we enable a plane and wait for a vblank */
4642 intel_wait_for_vblank(dev, crtc->pipe);
4643
Paulo Zanonid77e4532013-09-24 13:52:55 -03004644 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004645 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004646 mutex_lock(&dev_priv->rps.hw_lock);
4647 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4648 mutex_unlock(&dev_priv->rps.hw_lock);
4649 /* Quoting Art Runyan: "its not safe to expect any particular
4650 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004651 * mailbox." Moreover, the mailbox may return a bogus state,
4652 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004653 */
4654 } else {
4655 I915_WRITE(IPS_CTL, IPS_ENABLE);
4656 /* The bit only becomes 1 in the next vblank, so this wait here
4657 * is essentially intel_wait_for_vblank. If we don't have this
4658 * and don't wait for vblanks until the end of crtc_enable, then
4659 * the HW state readout code will complain that the expected
4660 * IPS_CTL value is not the one we read. */
4661 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4662 DRM_ERROR("Timed out waiting for IPS enable\n");
4663 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004664}
4665
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004666void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004667{
4668 struct drm_device *dev = crtc->base.dev;
4669 struct drm_i915_private *dev_priv = dev->dev_private;
4670
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004671 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004672 return;
4673
4674 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004675 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004676 mutex_lock(&dev_priv->rps.hw_lock);
4677 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4678 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004679 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4680 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4681 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004682 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004683 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004684 POSTING_READ(IPS_CTL);
4685 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004686
4687 /* We need to wait for a vblank before we can disable the plane. */
4688 intel_wait_for_vblank(dev, crtc->pipe);
4689}
4690
4691/** Loads the palette/gamma unit for the CRTC with the prepared values */
4692static void intel_crtc_load_lut(struct drm_crtc *crtc)
4693{
4694 struct drm_device *dev = crtc->dev;
4695 struct drm_i915_private *dev_priv = dev->dev_private;
4696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4697 enum pipe pipe = intel_crtc->pipe;
4698 int palreg = PALETTE(pipe);
4699 int i;
4700 bool reenable_ips = false;
4701
4702 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004703 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004704 return;
4705
Imre Deak50360402015-01-16 00:55:16 -08004706 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004707 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004708 assert_dsi_pll_enabled(dev_priv);
4709 else
4710 assert_pll_enabled(dev_priv, pipe);
4711 }
4712
4713 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304714 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004715 palreg = LGC_PALETTE(pipe);
4716
4717 /* Workaround : Do not read or write the pipe palette/gamma data while
4718 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4719 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004720 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004721 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4722 GAMMA_MODE_MODE_SPLIT)) {
4723 hsw_disable_ips(intel_crtc);
4724 reenable_ips = true;
4725 }
4726
4727 for (i = 0; i < 256; i++) {
4728 I915_WRITE(palreg + 4 * i,
4729 (intel_crtc->lut_r[i] << 16) |
4730 (intel_crtc->lut_g[i] << 8) |
4731 intel_crtc->lut_b[i]);
4732 }
4733
4734 if (reenable_ips)
4735 hsw_enable_ips(intel_crtc);
4736}
4737
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004738static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004739{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004740 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004741 struct drm_device *dev = intel_crtc->base.dev;
4742 struct drm_i915_private *dev_priv = dev->dev_private;
4743
4744 mutex_lock(&dev->struct_mutex);
4745 dev_priv->mm.interruptible = false;
4746 (void) intel_overlay_switch_off(intel_crtc->overlay);
4747 dev_priv->mm.interruptible = true;
4748 mutex_unlock(&dev->struct_mutex);
4749 }
4750
4751 /* Let userspace switch the overlay on again. In most cases userspace
4752 * has to recompute where to put it anyway.
4753 */
4754}
4755
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004756/**
4757 * intel_post_enable_primary - Perform operations after enabling primary plane
4758 * @crtc: the CRTC whose primary plane was just enabled
4759 *
4760 * Performs potentially sleeping operations that must be done after the primary
4761 * plane is enabled, such as updating FBC and IPS. Note that this may be
4762 * called due to an explicit primary plane update, or due to an implicit
4763 * re-enable that is caused when a sprite plane is updated to no longer
4764 * completely hide the primary plane.
4765 */
4766static void
4767intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004768{
4769 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004770 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4772 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004773
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004774 /*
4775 * BDW signals flip done immediately if the plane
4776 * is disabled, even if the plane enable is already
4777 * armed to occur at the next vblank :(
4778 */
4779 if (IS_BROADWELL(dev))
4780 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004781
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004782 /*
4783 * FIXME IPS should be fine as long as one plane is
4784 * enabled, but in practice it seems to have problems
4785 * when going from primary only to sprite only and vice
4786 * versa.
4787 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004788 hsw_enable_ips(intel_crtc);
4789
4790 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004791 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004792 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004793
4794 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004795 * Gen2 reports pipe underruns whenever all planes are disabled.
4796 * So don't enable underrun reporting before at least some planes
4797 * are enabled.
4798 * FIXME: Need to fix the logic to work when we turn off all planes
4799 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004800 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004801 if (IS_GEN2(dev))
4802 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4803
4804 /* Underruns don't raise interrupts, so check manually. */
4805 if (HAS_GMCH_DISPLAY(dev))
4806 i9xx_check_fifo_underruns(dev_priv);
4807}
4808
4809/**
4810 * intel_pre_disable_primary - Perform operations before disabling primary plane
4811 * @crtc: the CRTC whose primary plane is to be disabled
4812 *
4813 * Performs potentially sleeping operations that must be done before the
4814 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4815 * be called due to an explicit primary plane update, or due to an implicit
4816 * disable that is caused when a sprite plane completely hides the primary
4817 * plane.
4818 */
4819static void
4820intel_pre_disable_primary(struct drm_crtc *crtc)
4821{
4822 struct drm_device *dev = crtc->dev;
4823 struct drm_i915_private *dev_priv = dev->dev_private;
4824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4825 int pipe = intel_crtc->pipe;
4826
4827 /*
4828 * Gen2 reports pipe underruns whenever all planes are disabled.
4829 * So diasble underrun reporting before all the planes get disabled.
4830 * FIXME: Need to fix the logic to work when we turn off all planes
4831 * but leave the pipe running.
4832 */
4833 if (IS_GEN2(dev))
4834 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4835
4836 /*
4837 * Vblank time updates from the shadow to live plane control register
4838 * are blocked if the memory self-refresh mode is active at that
4839 * moment. So to make sure the plane gets truly disabled, disable
4840 * first the self-refresh mode. The self-refresh enable bit in turn
4841 * will be checked/applied by the HW only at the next frame start
4842 * event which is after the vblank start event, so we need to have a
4843 * wait-for-vblank between disabling the plane and the pipe.
4844 */
4845 if (HAS_GMCH_DISPLAY(dev))
4846 intel_set_memory_cxsr(dev_priv, false);
4847
4848 mutex_lock(&dev->struct_mutex);
4849 if (dev_priv->fbc.crtc == intel_crtc)
4850 intel_fbc_disable(dev);
4851 mutex_unlock(&dev->struct_mutex);
4852
4853 /*
4854 * FIXME IPS should be fine as long as one plane is
4855 * enabled, but in practice it seems to have problems
4856 * when going from primary only to sprite only and vice
4857 * versa.
4858 */
4859 hsw_disable_ips(intel_crtc);
4860}
4861
4862static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4863{
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004864 intel_enable_primary_hw_plane(crtc->primary, crtc);
4865 intel_enable_sprite_planes(crtc);
4866 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004867
4868 intel_post_enable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004869}
4870
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004871static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004872{
4873 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004875 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004876 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004877
4878 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004879
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004880 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004881
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004882 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004883 for_each_intel_plane(dev, intel_plane) {
4884 if (intel_plane->pipe == pipe) {
4885 struct drm_crtc *from = intel_plane->base.crtc;
4886
4887 intel_plane->disable_plane(&intel_plane->base,
4888 from ?: crtc, true);
4889 }
4890 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004891
Daniel Vetterf99d7062014-06-19 16:01:59 +02004892 /*
4893 * FIXME: Once we grow proper nuclear flip support out of this we need
4894 * to compute the mask of flip planes precisely. For the time being
4895 * consider this a flip to a NULL plane.
4896 */
4897 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004898}
4899
Jesse Barnesf67a5592011-01-05 10:31:48 -08004900static void ironlake_crtc_enable(struct drm_crtc *crtc)
4901{
4902 struct drm_device *dev = crtc->dev;
4903 struct drm_i915_private *dev_priv = dev->dev_private;
4904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004905 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004906 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004907
Matt Roper83d65732015-02-25 13:12:16 -08004908 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004909
Jesse Barnesf67a5592011-01-05 10:31:48 -08004910 if (intel_crtc->active)
4911 return;
4912
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004913 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004914 intel_prepare_shared_dpll(intel_crtc);
4915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004916 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304917 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004918
4919 intel_set_pipe_timings(intel_crtc);
4920
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004921 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004922 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004923 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004924 }
4925
4926 ironlake_set_pipeconf(crtc);
4927
Jesse Barnesf67a5592011-01-05 10:31:48 -08004928 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004929
Daniel Vettera72e4c92014-09-30 10:56:47 +02004930 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4931 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004932
Daniel Vetterf6736a12013-06-05 13:34:30 +02004933 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004934 if (encoder->pre_enable)
4935 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004936
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004937 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004938 /* Note: FDI PLL enabling _must_ be done before we enable the
4939 * cpu pipes, hence this is separate from all the other fdi/pch
4940 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004941 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004942 } else {
4943 assert_fdi_tx_disabled(dev_priv, pipe);
4944 assert_fdi_rx_disabled(dev_priv, pipe);
4945 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004946
Jesse Barnesb074cec2013-04-25 12:55:02 -07004947 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004948
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004949 /*
4950 * On ILK+ LUT must be loaded before the pipe is running but with
4951 * clocks enabled
4952 */
4953 intel_crtc_load_lut(crtc);
4954
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004955 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004956 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004957
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004958 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004959 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004960
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004961 assert_vblank_disabled(crtc);
4962 drm_crtc_vblank_on(crtc);
4963
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004964 for_each_encoder_on_crtc(dev, crtc, encoder)
4965 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004966
4967 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004968 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004969}
4970
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004971/* IPS only exists on ULT machines and is tied to pipe A. */
4972static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4973{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004974 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004975}
4976
Paulo Zanonie4916942013-09-20 16:21:19 -03004977/*
4978 * This implements the workaround described in the "notes" section of the mode
4979 * set sequence documentation. When going from no pipes or single pipe to
4980 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4981 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4982 */
4983static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4984{
4985 struct drm_device *dev = crtc->base.dev;
4986 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4987
4988 /* We want to get the other_active_crtc only if there's only 1 other
4989 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004990 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004991 if (!crtc_it->active || crtc_it == crtc)
4992 continue;
4993
4994 if (other_active_crtc)
4995 return;
4996
4997 other_active_crtc = crtc_it;
4998 }
4999 if (!other_active_crtc)
5000 return;
5001
5002 intel_wait_for_vblank(dev, other_active_crtc->pipe);
5003 intel_wait_for_vblank(dev, other_active_crtc->pipe);
5004}
5005
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005006static void haswell_crtc_enable(struct drm_crtc *crtc)
5007{
5008 struct drm_device *dev = crtc->dev;
5009 struct drm_i915_private *dev_priv = dev->dev_private;
5010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5011 struct intel_encoder *encoder;
5012 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005013
Matt Roper83d65732015-02-25 13:12:16 -08005014 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005015
5016 if (intel_crtc->active)
5017 return;
5018
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005019 if (intel_crtc_to_shared_dpll(intel_crtc))
5020 intel_enable_shared_dpll(intel_crtc);
5021
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005022 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305023 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005024
5025 intel_set_pipe_timings(intel_crtc);
5026
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005027 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5028 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5029 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005030 }
5031
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005032 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005033 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005034 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005035 }
5036
5037 haswell_set_pipeconf(crtc);
5038
5039 intel_set_pipe_csc(crtc);
5040
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005041 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005042
Daniel Vettera72e4c92014-09-30 10:56:47 +02005043 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005044 for_each_encoder_on_crtc(dev, crtc, encoder)
5045 if (encoder->pre_enable)
5046 encoder->pre_enable(encoder);
5047
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005048 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02005049 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5050 true);
Imre Deak4fe94672014-06-25 22:01:49 +03005051 dev_priv->display.fdi_link_train(crtc);
5052 }
5053
Paulo Zanoni1f544382012-10-24 11:32:00 -02005054 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005055
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005056 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005057 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005058 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005059 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005060 else
5061 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005062
5063 /*
5064 * On ILK+ LUT must be loaded before the pipe is running but with
5065 * clocks enabled
5066 */
5067 intel_crtc_load_lut(crtc);
5068
Paulo Zanoni1f544382012-10-24 11:32:00 -02005069 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00005070 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005071
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005072 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005073 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005075 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005076 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005078 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005079 intel_ddi_set_vc_payload_alloc(crtc, true);
5080
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005081 assert_vblank_disabled(crtc);
5082 drm_crtc_vblank_on(crtc);
5083
Jani Nikula8807e552013-08-30 19:40:32 +03005084 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005085 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005086 intel_opregion_notify_encoder(encoder, true);
5087 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Paulo Zanonie4916942013-09-20 16:21:19 -03005089 /* If we change the relative order between pipe/planes enabling, we need
5090 * to change the workaround. */
5091 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005092}
5093
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005094static void ironlake_pfit_disable(struct intel_crtc *crtc)
5095{
5096 struct drm_device *dev = crtc->base.dev;
5097 struct drm_i915_private *dev_priv = dev->dev_private;
5098 int pipe = crtc->pipe;
5099
5100 /* To avoid upsetting the power well on haswell only disable the pfit if
5101 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005102 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005103 I915_WRITE(PF_CTL(pipe), 0);
5104 I915_WRITE(PF_WIN_POS(pipe), 0);
5105 I915_WRITE(PF_WIN_SZ(pipe), 0);
5106 }
5107}
5108
Jesse Barnes6be4a602010-09-10 10:26:01 -07005109static void ironlake_crtc_disable(struct drm_crtc *crtc)
5110{
5111 struct drm_device *dev = crtc->dev;
5112 struct drm_i915_private *dev_priv = dev->dev_private;
5113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005114 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005115 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005116 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005117
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005118 if (!intel_crtc->active)
5119 return;
5120
Daniel Vetterea9d7582012-07-10 10:42:52 +02005121 for_each_encoder_on_crtc(dev, crtc, encoder)
5122 encoder->disable(encoder);
5123
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005124 drm_crtc_vblank_off(crtc);
5125 assert_vblank_disabled(crtc);
5126
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005127 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005128 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005129
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005130 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005131
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005132 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005133
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005134 for_each_encoder_on_crtc(dev, crtc, encoder)
5135 if (encoder->post_disable)
5136 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005137
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005138 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005139 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005140
Daniel Vetterd925c592013-06-05 13:34:04 +02005141 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005142
Daniel Vetterd925c592013-06-05 13:34:04 +02005143 if (HAS_PCH_CPT(dev)) {
5144 /* disable TRANS_DP_CTL */
5145 reg = TRANS_DP_CTL(pipe);
5146 temp = I915_READ(reg);
5147 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5148 TRANS_DP_PORT_SEL_MASK);
5149 temp |= TRANS_DP_PORT_SEL_NONE;
5150 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005151
Daniel Vetterd925c592013-06-05 13:34:04 +02005152 /* disable DPLL_SEL */
5153 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005154 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005155 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005156 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005157
5158 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005159 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005160
5161 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005162 }
5163
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005164 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005165 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005166
5167 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005168 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005169 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005170}
5171
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005172static void haswell_crtc_disable(struct drm_crtc *crtc)
5173{
5174 struct drm_device *dev = crtc->dev;
5175 struct drm_i915_private *dev_priv = dev->dev_private;
5176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5177 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005178 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005179
5180 if (!intel_crtc->active)
5181 return;
5182
Jani Nikula8807e552013-08-30 19:40:32 +03005183 for_each_encoder_on_crtc(dev, crtc, encoder) {
5184 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005185 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005186 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005187
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005188 drm_crtc_vblank_off(crtc);
5189 assert_vblank_disabled(crtc);
5190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005191 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005192 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5193 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005194 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005196 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005197 intel_ddi_set_vc_payload_alloc(crtc, false);
5198
Paulo Zanoniad80a812012-10-24 16:06:19 -02005199 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005200
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005201 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005202 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005203 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005204 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005205 else
5206 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005207
Paulo Zanoni1f544382012-10-24 11:32:00 -02005208 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005209
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005210 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005211 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005212 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005213 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005214
Imre Deak97b040a2014-06-25 22:01:50 +03005215 for_each_encoder_on_crtc(dev, crtc, encoder)
5216 if (encoder->post_disable)
5217 encoder->post_disable(encoder);
5218
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005219 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005220 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005221
5222 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005223 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005224 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005225
5226 if (intel_crtc_to_shared_dpll(intel_crtc))
5227 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005228}
5229
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005230static void ironlake_crtc_off(struct drm_crtc *crtc)
5231{
5232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005233 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005234}
5235
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005236
Jesse Barnes2dd24552013-04-25 12:55:01 -07005237static void i9xx_pfit_enable(struct intel_crtc *crtc)
5238{
5239 struct drm_device *dev = crtc->base.dev;
5240 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005241 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005242
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005243 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005244 return;
5245
Daniel Vetterc0b03412013-05-28 12:05:54 +02005246 /*
5247 * The panel fitter should only be adjusted whilst the pipe is disabled,
5248 * according to register description and PRM.
5249 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005250 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5251 assert_pipe_disabled(dev_priv, crtc->pipe);
5252
Jesse Barnesb074cec2013-04-25 12:55:02 -07005253 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5254 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005255
5256 /* Border color in case we don't scale up to the full screen. Black by
5257 * default, change to something else for debugging. */
5258 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005259}
5260
Dave Airlied05410f2014-06-05 13:22:59 +10005261static enum intel_display_power_domain port_to_power_domain(enum port port)
5262{
5263 switch (port) {
5264 case PORT_A:
5265 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5266 case PORT_B:
5267 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5268 case PORT_C:
5269 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5270 case PORT_D:
5271 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5272 default:
5273 WARN_ON_ONCE(1);
5274 return POWER_DOMAIN_PORT_OTHER;
5275 }
5276}
5277
Imre Deak77d22dc2014-03-05 16:20:52 +02005278#define for_each_power_domain(domain, mask) \
5279 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5280 if ((1 << (domain)) & (mask))
5281
Imre Deak319be8a2014-03-04 19:22:57 +02005282enum intel_display_power_domain
5283intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005284{
Imre Deak319be8a2014-03-04 19:22:57 +02005285 struct drm_device *dev = intel_encoder->base.dev;
5286 struct intel_digital_port *intel_dig_port;
5287
5288 switch (intel_encoder->type) {
5289 case INTEL_OUTPUT_UNKNOWN:
5290 /* Only DDI platforms should ever use this output type */
5291 WARN_ON_ONCE(!HAS_DDI(dev));
5292 case INTEL_OUTPUT_DISPLAYPORT:
5293 case INTEL_OUTPUT_HDMI:
5294 case INTEL_OUTPUT_EDP:
5295 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005296 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005297 case INTEL_OUTPUT_DP_MST:
5298 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5299 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005300 case INTEL_OUTPUT_ANALOG:
5301 return POWER_DOMAIN_PORT_CRT;
5302 case INTEL_OUTPUT_DSI:
5303 return POWER_DOMAIN_PORT_DSI;
5304 default:
5305 return POWER_DOMAIN_PORT_OTHER;
5306 }
5307}
5308
5309static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5310{
5311 struct drm_device *dev = crtc->dev;
5312 struct intel_encoder *intel_encoder;
5313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5314 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005315 unsigned long mask;
5316 enum transcoder transcoder;
5317
5318 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5319
5320 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5321 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005322 if (intel_crtc->config->pch_pfit.enabled ||
5323 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005324 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5325
Imre Deak319be8a2014-03-04 19:22:57 +02005326 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5327 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5328
Imre Deak77d22dc2014-03-05 16:20:52 +02005329 return mask;
5330}
5331
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005332static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005333{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005334 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005335 struct drm_i915_private *dev_priv = dev->dev_private;
5336 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5337 struct intel_crtc *crtc;
5338
5339 /*
5340 * First get all needed power domains, then put all unneeded, to avoid
5341 * any unnecessary toggling of the power wells.
5342 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005343 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005344 enum intel_display_power_domain domain;
5345
Matt Roper83d65732015-02-25 13:12:16 -08005346 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005347 continue;
5348
Imre Deak319be8a2014-03-04 19:22:57 +02005349 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005350
5351 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5352 intel_display_power_get(dev_priv, domain);
5353 }
5354
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005355 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005356 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005357
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005358 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005359 enum intel_display_power_domain domain;
5360
5361 for_each_power_domain(domain, crtc->enabled_power_domains)
5362 intel_display_power_put(dev_priv, domain);
5363
5364 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5365 }
5366
5367 intel_display_set_init_power(dev_priv, false);
5368}
5369
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305370void broxton_set_cdclk(struct drm_device *dev, int frequency)
5371{
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 uint32_t divider;
5374 uint32_t ratio;
5375 uint32_t current_freq;
5376 int ret;
5377
5378 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5379 switch (frequency) {
5380 case 144000:
5381 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5382 ratio = BXT_DE_PLL_RATIO(60);
5383 break;
5384 case 288000:
5385 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5386 ratio = BXT_DE_PLL_RATIO(60);
5387 break;
5388 case 384000:
5389 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5390 ratio = BXT_DE_PLL_RATIO(60);
5391 break;
5392 case 576000:
5393 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5394 ratio = BXT_DE_PLL_RATIO(60);
5395 break;
5396 case 624000:
5397 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5398 ratio = BXT_DE_PLL_RATIO(65);
5399 break;
5400 case 19200:
5401 /*
5402 * Bypass frequency with DE PLL disabled. Init ratio, divider
5403 * to suppress GCC warning.
5404 */
5405 ratio = 0;
5406 divider = 0;
5407 break;
5408 default:
5409 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5410
5411 return;
5412 }
5413
5414 mutex_lock(&dev_priv->rps.hw_lock);
5415 /* Inform power controller of upcoming frequency change */
5416 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5417 0x80000000);
5418 mutex_unlock(&dev_priv->rps.hw_lock);
5419
5420 if (ret) {
5421 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5422 ret, frequency);
5423 return;
5424 }
5425
5426 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5427 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5428 current_freq = current_freq * 500 + 1000;
5429
5430 /*
5431 * DE PLL has to be disabled when
5432 * - setting to 19.2MHz (bypass, PLL isn't used)
5433 * - before setting to 624MHz (PLL needs toggling)
5434 * - before setting to any frequency from 624MHz (PLL needs toggling)
5435 */
5436 if (frequency == 19200 || frequency == 624000 ||
5437 current_freq == 624000) {
5438 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5439 /* Timeout 200us */
5440 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5441 1))
5442 DRM_ERROR("timout waiting for DE PLL unlock\n");
5443 }
5444
5445 if (frequency != 19200) {
5446 uint32_t val;
5447
5448 val = I915_READ(BXT_DE_PLL_CTL);
5449 val &= ~BXT_DE_PLL_RATIO_MASK;
5450 val |= ratio;
5451 I915_WRITE(BXT_DE_PLL_CTL, val);
5452
5453 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5454 /* Timeout 200us */
5455 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5456 DRM_ERROR("timeout waiting for DE PLL lock\n");
5457
5458 val = I915_READ(CDCLK_CTL);
5459 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5460 val |= divider;
5461 /*
5462 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5463 * enable otherwise.
5464 */
5465 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5466 if (frequency >= 500000)
5467 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5468
5469 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5470 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5471 val |= (frequency - 1000) / 500;
5472 I915_WRITE(CDCLK_CTL, val);
5473 }
5474
5475 mutex_lock(&dev_priv->rps.hw_lock);
5476 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5477 DIV_ROUND_UP(frequency, 25000));
5478 mutex_unlock(&dev_priv->rps.hw_lock);
5479
5480 if (ret) {
5481 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5482 ret, frequency);
5483 return;
5484 }
5485
5486 dev_priv->cdclk_freq = frequency;
5487}
5488
5489void broxton_init_cdclk(struct drm_device *dev)
5490{
5491 struct drm_i915_private *dev_priv = dev->dev_private;
5492 uint32_t val;
5493
5494 /*
5495 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5496 * or else the reset will hang because there is no PCH to respond.
5497 * Move the handshake programming to initialization sequence.
5498 * Previously was left up to BIOS.
5499 */
5500 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5501 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5502 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5503
5504 /* Enable PG1 for cdclk */
5505 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5506
5507 /* check if cd clock is enabled */
5508 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5509 DRM_DEBUG_KMS("Display already initialized\n");
5510 return;
5511 }
5512
5513 /*
5514 * FIXME:
5515 * - The initial CDCLK needs to be read from VBT.
5516 * Need to make this change after VBT has changes for BXT.
5517 * - check if setting the max (or any) cdclk freq is really necessary
5518 * here, it belongs to modeset time
5519 */
5520 broxton_set_cdclk(dev, 624000);
5521
5522 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005523 POSTING_READ(DBUF_CTL);
5524
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305525 udelay(10);
5526
5527 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5528 DRM_ERROR("DBuf power enable timeout!\n");
5529}
5530
5531void broxton_uninit_cdclk(struct drm_device *dev)
5532{
5533 struct drm_i915_private *dev_priv = dev->dev_private;
5534
5535 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005536 POSTING_READ(DBUF_CTL);
5537
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305538 udelay(10);
5539
5540 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5541 DRM_ERROR("DBuf power disable timeout!\n");
5542
5543 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5544 broxton_set_cdclk(dev, 19200);
5545
5546 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5547}
5548
Ville Syrjälädfcab172014-06-13 13:37:47 +03005549/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005550static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005551{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005552 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005553
Jesse Barnes586f49d2013-11-04 16:06:59 -08005554 /* Obtain SKU information */
5555 mutex_lock(&dev_priv->dpio_lock);
5556 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5557 CCK_FUSE_HPLL_FREQ_MASK;
5558 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005559
Ville Syrjälädfcab172014-06-13 13:37:47 +03005560 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005561}
5562
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005563static void vlv_update_cdclk(struct drm_device *dev)
5564{
5565 struct drm_i915_private *dev_priv = dev->dev_private;
5566
Vandana Kannan164dfd22014-11-24 13:37:41 +05305567 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03005568 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Vandana Kannan164dfd22014-11-24 13:37:41 +05305569 dev_priv->cdclk_freq);
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005570
5571 /*
5572 * Program the gmbus_freq based on the cdclk frequency.
5573 * BSpec erroneously claims we should aim for 4MHz, but
5574 * in fact 1MHz is the correct frequency.
5575 */
Vandana Kannan164dfd22014-11-24 13:37:41 +05305576 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005577}
5578
Jesse Barnes30a970c2013-11-04 13:48:12 -08005579/* Adjust CDclk dividers to allow high res or save power if possible */
5580static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5581{
5582 struct drm_i915_private *dev_priv = dev->dev_private;
5583 u32 val, cmd;
5584
Vandana Kannan164dfd22014-11-24 13:37:41 +05305585 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5586 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005587
Ville Syrjälädfcab172014-06-13 13:37:47 +03005588 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005589 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005590 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005591 cmd = 1;
5592 else
5593 cmd = 0;
5594
5595 mutex_lock(&dev_priv->rps.hw_lock);
5596 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5597 val &= ~DSPFREQGUAR_MASK;
5598 val |= (cmd << DSPFREQGUAR_SHIFT);
5599 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5600 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5601 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5602 50)) {
5603 DRM_ERROR("timed out waiting for CDclk change\n");
5604 }
5605 mutex_unlock(&dev_priv->rps.hw_lock);
5606
Ville Syrjälädfcab172014-06-13 13:37:47 +03005607 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005608 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005609
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005610 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005611
5612 mutex_lock(&dev_priv->dpio_lock);
5613 /* adjust cdclk divider */
5614 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005615 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005616 val |= divider;
5617 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005618
5619 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5620 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5621 50))
5622 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005623 mutex_unlock(&dev_priv->dpio_lock);
5624 }
5625
5626 mutex_lock(&dev_priv->dpio_lock);
5627 /* adjust self-refresh exit latency value */
5628 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5629 val &= ~0x7f;
5630
5631 /*
5632 * For high bandwidth configs, we set a higher latency in the bunit
5633 * so that the core display fetch happens in time to avoid underruns.
5634 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005635 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005636 val |= 4500 / 250; /* 4.5 usec */
5637 else
5638 val |= 3000 / 250; /* 3.0 usec */
5639 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5640 mutex_unlock(&dev_priv->dpio_lock);
5641
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005642 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005643}
5644
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005645static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5646{
5647 struct drm_i915_private *dev_priv = dev->dev_private;
5648 u32 val, cmd;
5649
Vandana Kannan164dfd22014-11-24 13:37:41 +05305650 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5651 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005652
5653 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005654 case 333333:
5655 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005656 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005657 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005658 break;
5659 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005660 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005661 return;
5662 }
5663
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005664 /*
5665 * Specs are full of misinformation, but testing on actual
5666 * hardware has shown that we just need to write the desired
5667 * CCK divider into the Punit register.
5668 */
5669 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5670
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005671 mutex_lock(&dev_priv->rps.hw_lock);
5672 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5673 val &= ~DSPFREQGUAR_MASK_CHV;
5674 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5675 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5676 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5677 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5678 50)) {
5679 DRM_ERROR("timed out waiting for CDclk change\n");
5680 }
5681 mutex_unlock(&dev_priv->rps.hw_lock);
5682
5683 vlv_update_cdclk(dev);
5684}
5685
Jesse Barnes30a970c2013-11-04 13:48:12 -08005686static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5687 int max_pixclk)
5688{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005689 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005690 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005691
Jesse Barnes30a970c2013-11-04 13:48:12 -08005692 /*
5693 * Really only a few cases to deal with, as only 4 CDclks are supported:
5694 * 200MHz
5695 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005696 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005697 * 400MHz (VLV only)
5698 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5699 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005700 *
5701 * We seem to get an unstable or solid color picture at 200MHz.
5702 * Not sure what's wrong. For now use 200MHz only when all pipes
5703 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005704 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005705 if (!IS_CHERRYVIEW(dev_priv) &&
5706 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005707 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005708 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005709 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005710 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005711 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005712 else
5713 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005714}
5715
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305716static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5717 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005718{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305719 /*
5720 * FIXME:
5721 * - remove the guardband, it's not needed on BXT
5722 * - set 19.2MHz bypass frequency if there are no active pipes
5723 */
5724 if (max_pixclk > 576000*9/10)
5725 return 624000;
5726 else if (max_pixclk > 384000*9/10)
5727 return 576000;
5728 else if (max_pixclk > 288000*9/10)
5729 return 384000;
5730 else if (max_pixclk > 144000*9/10)
5731 return 288000;
5732 else
5733 return 144000;
5734}
5735
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005736/* Compute the max pixel clock for new configuration. Uses atomic state if
5737 * that's non-NULL, look at current state otherwise. */
5738static int intel_mode_max_pixclk(struct drm_device *dev,
5739 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005740{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005741 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005742 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005743 int max_pixclk = 0;
5744
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005745 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005746 if (state)
5747 crtc_state =
5748 intel_atomic_get_crtc_state(state, intel_crtc);
5749 else
5750 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005751 if (IS_ERR(crtc_state))
5752 return PTR_ERR(crtc_state);
5753
5754 if (!crtc_state->base.enable)
5755 continue;
5756
5757 max_pixclk = max(max_pixclk,
5758 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005759 }
5760
5761 return max_pixclk;
5762}
5763
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005764static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005765{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005766 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005767 struct drm_crtc *crtc;
5768 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005769 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005770 int cdclk, i;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005771
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005772 if (max_pixclk < 0)
5773 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005774
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305775 if (IS_VALLEYVIEW(dev_priv))
5776 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5777 else
5778 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5779
5780 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005781 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005783 /* add all active pipes to the state */
5784 for_each_crtc(state->dev, crtc) {
5785 if (!crtc->state->enable)
5786 continue;
5787
5788 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5789 if (IS_ERR(crtc_state))
5790 return PTR_ERR(crtc_state);
5791 }
5792
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005793 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005794 for_each_crtc_in_state(state, crtc, crtc_state, i)
5795 if (crtc_state->enable)
5796 crtc_state->mode_changed = true;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005797
5798 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799}
5800
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005801static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5802{
5803 unsigned int credits, default_credits;
5804
5805 if (IS_CHERRYVIEW(dev_priv))
5806 default_credits = PFI_CREDIT(12);
5807 else
5808 default_credits = PFI_CREDIT(8);
5809
Vandana Kannan164dfd22014-11-24 13:37:41 +05305810 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005811 /* CHV suggested value is 31 or 63 */
5812 if (IS_CHERRYVIEW(dev_priv))
5813 credits = PFI_CREDIT_31;
5814 else
5815 credits = PFI_CREDIT(15);
5816 } else {
5817 credits = default_credits;
5818 }
5819
5820 /*
5821 * WA - write default credits before re-programming
5822 * FIXME: should we also set the resend bit here?
5823 */
5824 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5825 default_credits);
5826
5827 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5828 credits | PFI_CREDIT_RESEND);
5829
5830 /*
5831 * FIXME is this guaranteed to clear
5832 * immediately or should we poll for it?
5833 */
5834 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5835}
5836
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005837static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005838{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005839 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005840 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005841 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005842 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005843
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005844 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
5845 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005846 if (WARN_ON(max_pixclk < 0))
5847 return;
5848
5849 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005850
Vandana Kannan164dfd22014-11-24 13:37:41 +05305851 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005852 /*
5853 * FIXME: We can end up here with all power domains off, yet
5854 * with a CDCLK frequency other than the minimum. To account
5855 * for this take the PIPE-A power domain, which covers the HW
5856 * blocks needed for the following programming. This can be
5857 * removed once it's guaranteed that we get here either with
5858 * the minimum CDCLK set, or the required power domains
5859 * enabled.
5860 */
5861 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5862
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005863 if (IS_CHERRYVIEW(dev))
5864 cherryview_set_cdclk(dev, req_cdclk);
5865 else
5866 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005867
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005868 vlv_program_pfi_credits(dev_priv);
5869
Imre Deak738c05c2014-11-19 16:25:37 +02005870 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005871 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872}
5873
Jesse Barnes89b667f2013-04-18 14:51:36 -07005874static void valleyview_crtc_enable(struct drm_crtc *crtc)
5875{
5876 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005877 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5879 struct intel_encoder *encoder;
5880 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005881 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005882
Matt Roper83d65732015-02-25 13:12:16 -08005883 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005884
5885 if (intel_crtc->active)
5886 return;
5887
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005888 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305889
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005890 if (!is_dsi) {
5891 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005892 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005893 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005894 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005895 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005897 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305898 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005899
5900 intel_set_pipe_timings(intel_crtc);
5901
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005902 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5903 struct drm_i915_private *dev_priv = dev->dev_private;
5904
5905 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5906 I915_WRITE(CHV_CANVAS(pipe), 0);
5907 }
5908
Daniel Vetter5b18e572014-04-24 23:55:06 +02005909 i9xx_set_pipeconf(intel_crtc);
5910
Jesse Barnes89b667f2013-04-18 14:51:36 -07005911 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005912
Daniel Vettera72e4c92014-09-30 10:56:47 +02005913 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005914
Jesse Barnes89b667f2013-04-18 14:51:36 -07005915 for_each_encoder_on_crtc(dev, crtc, encoder)
5916 if (encoder->pre_pll_enable)
5917 encoder->pre_pll_enable(encoder);
5918
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005919 if (!is_dsi) {
5920 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005921 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005922 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005923 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005924 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005925
5926 for_each_encoder_on_crtc(dev, crtc, encoder)
5927 if (encoder->pre_enable)
5928 encoder->pre_enable(encoder);
5929
Jesse Barnes2dd24552013-04-25 12:55:01 -07005930 i9xx_pfit_enable(intel_crtc);
5931
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005932 intel_crtc_load_lut(crtc);
5933
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005934 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005935 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005936
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005937 assert_vblank_disabled(crtc);
5938 drm_crtc_vblank_on(crtc);
5939
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005940 for_each_encoder_on_crtc(dev, crtc, encoder)
5941 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005942}
5943
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005944static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5945{
5946 struct drm_device *dev = crtc->base.dev;
5947 struct drm_i915_private *dev_priv = dev->dev_private;
5948
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005949 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5950 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005951}
5952
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005953static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005954{
5955 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005956 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005958 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005959 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005960
Matt Roper83d65732015-02-25 13:12:16 -08005961 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005962
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005963 if (intel_crtc->active)
5964 return;
5965
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005966 i9xx_set_pll_dividers(intel_crtc);
5967
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005968 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305969 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005970
5971 intel_set_pipe_timings(intel_crtc);
5972
Daniel Vetter5b18e572014-04-24 23:55:06 +02005973 i9xx_set_pipeconf(intel_crtc);
5974
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005975 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005976
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005977 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005978 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005979
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005980 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005981 if (encoder->pre_enable)
5982 encoder->pre_enable(encoder);
5983
Daniel Vetterf6736a12013-06-05 13:34:30 +02005984 i9xx_enable_pll(intel_crtc);
5985
Jesse Barnes2dd24552013-04-25 12:55:01 -07005986 i9xx_pfit_enable(intel_crtc);
5987
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005988 intel_crtc_load_lut(crtc);
5989
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005990 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005991 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005992
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005993 assert_vblank_disabled(crtc);
5994 drm_crtc_vblank_on(crtc);
5995
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005996 for_each_encoder_on_crtc(dev, crtc, encoder)
5997 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005998}
5999
Daniel Vetter87476d62013-04-11 16:29:06 +02006000static void i9xx_pfit_disable(struct intel_crtc *crtc)
6001{
6002 struct drm_device *dev = crtc->base.dev;
6003 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006005 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006006 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006007
6008 assert_pipe_disabled(dev_priv, crtc->pipe);
6009
Daniel Vetter328d8e82013-05-08 10:36:31 +02006010 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6011 I915_READ(PFIT_CONTROL));
6012 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006013}
6014
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006015static void i9xx_crtc_disable(struct drm_crtc *crtc)
6016{
6017 struct drm_device *dev = crtc->dev;
6018 struct drm_i915_private *dev_priv = dev->dev_private;
6019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006020 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006021 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006022
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006023 if (!intel_crtc->active)
6024 return;
6025
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006026 /*
6027 * On gen2 planes are double buffered but the pipe isn't, so we must
6028 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006029 * We also need to wait on all gmch platforms because of the
6030 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006031 */
Imre Deak564ed192014-06-13 14:54:21 +03006032 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006033
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006034 for_each_encoder_on_crtc(dev, crtc, encoder)
6035 encoder->disable(encoder);
6036
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006037 drm_crtc_vblank_off(crtc);
6038 assert_vblank_disabled(crtc);
6039
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006040 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006041
Daniel Vetter87476d62013-04-11 16:29:06 +02006042 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006043
Jesse Barnes89b667f2013-04-18 14:51:36 -07006044 for_each_encoder_on_crtc(dev, crtc, encoder)
6045 if (encoder->post_disable)
6046 encoder->post_disable(encoder);
6047
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006048 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006049 if (IS_CHERRYVIEW(dev))
6050 chv_disable_pll(dev_priv, pipe);
6051 else if (IS_VALLEYVIEW(dev))
6052 vlv_disable_pll(dev_priv, pipe);
6053 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006054 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006055 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006056
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006057 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006058 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006059
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006060 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006061 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006062
Daniel Vetterefa96242014-04-24 23:55:02 +02006063 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006064 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006065 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006066}
6067
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006068static void i9xx_crtc_off(struct drm_crtc *crtc)
6069{
6070}
6071
Borun Fub04c5bd2014-07-12 10:02:27 +05306072/* Master function to enable/disable CRTC and corresponding power wells */
6073void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006074{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006075 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006076 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006078 enum intel_display_power_domain domain;
6079 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006080
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006081 if (enable) {
6082 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006083 domains = get_crtc_power_domains(crtc);
6084 for_each_power_domain(domain, domains)
6085 intel_display_power_get(dev_priv, domain);
6086 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006087
6088 dev_priv->display.crtc_enable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006089 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006090 }
6091 } else {
6092 if (intel_crtc->active) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006093 intel_crtc_disable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006094 dev_priv->display.crtc_disable(crtc);
6095
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006096 domains = intel_crtc->enabled_power_domains;
6097 for_each_power_domain(domain, domains)
6098 intel_display_power_put(dev_priv, domain);
6099 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006100 }
6101 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306102}
6103
6104/**
6105 * Sets the power management mode of the pipe and plane.
6106 */
6107void intel_crtc_update_dpms(struct drm_crtc *crtc)
6108{
6109 struct drm_device *dev = crtc->dev;
6110 struct intel_encoder *intel_encoder;
6111 bool enable = false;
6112
6113 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6114 enable |= intel_encoder->connectors_active;
6115
6116 intel_crtc_control(crtc, enable);
Ander Conselvan de Oliveira0f63cca2015-04-21 17:13:17 +03006117
6118 crtc->state->active = enable;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006119}
6120
Daniel Vetter976f8a22012-07-08 22:34:21 +02006121static void intel_crtc_disable(struct drm_crtc *crtc)
6122{
6123 struct drm_device *dev = crtc->dev;
6124 struct drm_connector *connector;
6125 struct drm_i915_private *dev_priv = dev->dev_private;
6126
6127 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08006128 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006129
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006130 intel_crtc_disable_planes(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006131 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006132 dev_priv->display.off(crtc);
6133
Matt Roper70a101f2015-04-08 18:56:53 -07006134 drm_plane_helper_disable(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006135
6136 /* Update computed state. */
6137 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6138 if (!connector->encoder || !connector->encoder->crtc)
6139 continue;
6140
6141 if (connector->encoder->crtc != crtc)
6142 continue;
6143
6144 connector->dpms = DRM_MODE_DPMS_OFF;
6145 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01006146 }
6147}
6148
Chris Wilsonea5b2132010-08-04 13:50:23 +01006149void intel_encoder_destroy(struct drm_encoder *encoder)
6150{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006151 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006152
Chris Wilsonea5b2132010-08-04 13:50:23 +01006153 drm_encoder_cleanup(encoder);
6154 kfree(intel_encoder);
6155}
6156
Damien Lespiau92373292013-08-08 22:28:57 +01006157/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006158 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6159 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006160static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006161{
6162 if (mode == DRM_MODE_DPMS_ON) {
6163 encoder->connectors_active = true;
6164
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006165 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006166 } else {
6167 encoder->connectors_active = false;
6168
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006169 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006170 }
6171}
6172
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006173/* Cross check the actual hw state with our own modeset state tracking (and it's
6174 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006175static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006176{
6177 if (connector->get_hw_state(connector)) {
6178 struct intel_encoder *encoder = connector->encoder;
6179 struct drm_crtc *crtc;
6180 bool encoder_enabled;
6181 enum pipe pipe;
6182
6183 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6184 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006185 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006186
Dave Airlie0e32b392014-05-02 14:02:48 +10006187 /* there is no real hw state for MST connectors */
6188 if (connector->mst_port)
6189 return;
6190
Rob Clarke2c719b2014-12-15 13:56:32 -05006191 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006192 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006193 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006194 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006195
Dave Airlie36cd7442014-05-02 13:44:18 +10006196 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006197 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006198 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006199
Dave Airlie36cd7442014-05-02 13:44:18 +10006200 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006201 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6202 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006203 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006204
Dave Airlie36cd7442014-05-02 13:44:18 +10006205 crtc = encoder->base.crtc;
6206
Matt Roper83d65732015-02-25 13:12:16 -08006207 I915_STATE_WARN(!crtc->state->enable,
6208 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006209 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6210 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006211 "encoder active on the wrong pipe\n");
6212 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006213 }
6214}
6215
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006216int intel_connector_init(struct intel_connector *connector)
6217{
6218 struct drm_connector_state *connector_state;
6219
6220 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6221 if (!connector_state)
6222 return -ENOMEM;
6223
6224 connector->base.state = connector_state;
6225 return 0;
6226}
6227
6228struct intel_connector *intel_connector_alloc(void)
6229{
6230 struct intel_connector *connector;
6231
6232 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6233 if (!connector)
6234 return NULL;
6235
6236 if (intel_connector_init(connector) < 0) {
6237 kfree(connector);
6238 return NULL;
6239 }
6240
6241 return connector;
6242}
6243
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006244/* Even simpler default implementation, if there's really no special case to
6245 * consider. */
6246void intel_connector_dpms(struct drm_connector *connector, int mode)
6247{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006248 /* All the simple cases only support two dpms states. */
6249 if (mode != DRM_MODE_DPMS_ON)
6250 mode = DRM_MODE_DPMS_OFF;
6251
6252 if (mode == connector->dpms)
6253 return;
6254
6255 connector->dpms = mode;
6256
6257 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006258 if (connector->encoder)
6259 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006260
Daniel Vetterb9805142012-08-31 17:37:33 +02006261 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006262}
6263
Daniel Vetterf0947c32012-07-02 13:10:34 +02006264/* Simple connector->get_hw_state implementation for encoders that support only
6265 * one connector and no cloning and hence the encoder state determines the state
6266 * of the connector. */
6267bool intel_connector_get_hw_state(struct intel_connector *connector)
6268{
Daniel Vetter24929352012-07-02 20:28:59 +02006269 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006270 struct intel_encoder *encoder = connector->encoder;
6271
6272 return encoder->get_hw_state(encoder, &pipe);
6273}
6274
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006275static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006276{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006277 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6278 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006279
6280 return 0;
6281}
6282
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006283static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006284 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006285{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006286 struct drm_atomic_state *state = pipe_config->base.state;
6287 struct intel_crtc *other_crtc;
6288 struct intel_crtc_state *other_crtc_state;
6289
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006290 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6291 pipe_name(pipe), pipe_config->fdi_lanes);
6292 if (pipe_config->fdi_lanes > 4) {
6293 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6294 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006295 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006296 }
6297
Paulo Zanonibafb6552013-11-02 21:07:44 -07006298 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006299 if (pipe_config->fdi_lanes > 2) {
6300 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6301 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006302 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006303 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006304 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006305 }
6306 }
6307
6308 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006309 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006310
6311 /* Ivybridge 3 pipe is really complicated */
6312 switch (pipe) {
6313 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006314 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006315 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006316 if (pipe_config->fdi_lanes <= 2)
6317 return 0;
6318
6319 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6320 other_crtc_state =
6321 intel_atomic_get_crtc_state(state, other_crtc);
6322 if (IS_ERR(other_crtc_state))
6323 return PTR_ERR(other_crtc_state);
6324
6325 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006326 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6327 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006328 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006329 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006330 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006331 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006332 if (pipe_config->fdi_lanes > 2) {
6333 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6334 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006335 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006336 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006337
6338 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6339 other_crtc_state =
6340 intel_atomic_get_crtc_state(state, other_crtc);
6341 if (IS_ERR(other_crtc_state))
6342 return PTR_ERR(other_crtc_state);
6343
6344 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006345 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006346 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006347 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006348 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006349 default:
6350 BUG();
6351 }
6352}
6353
Daniel Vettere29c22c2013-02-21 00:00:16 +01006354#define RETRY 1
6355static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006356 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006357{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006358 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006359 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006360 int lane, link_bw, fdi_dotclock, ret;
6361 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006362
Daniel Vettere29c22c2013-02-21 00:00:16 +01006363retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006364 /* FDI is a binary signal running at ~2.7GHz, encoding
6365 * each output octet as 10 bits. The actual frequency
6366 * is stored as a divider into a 100MHz clock, and the
6367 * mode pixel clock is stored in units of 1KHz.
6368 * Hence the bw of each lane in terms of the mode signal
6369 * is:
6370 */
6371 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6372
Damien Lespiau241bfc32013-09-25 16:45:37 +01006373 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006374
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006375 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006376 pipe_config->pipe_bpp);
6377
6378 pipe_config->fdi_lanes = lane;
6379
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006380 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006381 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006382
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006383 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6384 intel_crtc->pipe, pipe_config);
6385 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006386 pipe_config->pipe_bpp -= 2*3;
6387 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6388 pipe_config->pipe_bpp);
6389 needs_recompute = true;
6390 pipe_config->bw_constrained = true;
6391
6392 goto retry;
6393 }
6394
6395 if (needs_recompute)
6396 return RETRY;
6397
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006398 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006399}
6400
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006401static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006402 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006403{
Jani Nikulad330a952014-01-21 11:24:25 +02006404 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03006405 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07006406 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006407}
6408
Daniel Vettera43f6e02013-06-07 23:10:32 +02006409static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006410 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006411{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006412 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006413 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006414 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006415 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006416
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006417 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006418 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006419 int clock_limit =
6420 dev_priv->display.get_display_clock_speed(dev);
6421
6422 /*
6423 * Enable pixel doubling when the dot clock
6424 * is > 90% of the (display) core speed.
6425 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006426 * GDG double wide on either pipe,
6427 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006428 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006429 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006430 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006431 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006432 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006433 }
6434
Damien Lespiau241bfc32013-09-25 16:45:37 +01006435 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006436 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006437 }
Chris Wilson89749352010-09-12 18:25:19 +01006438
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006439 /*
6440 * Pipe horizontal size must be even in:
6441 * - DVO ganged mode
6442 * - LVDS dual channel mode
6443 * - Double wide pipe
6444 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006445 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006446 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6447 pipe_config->pipe_src_w &= ~1;
6448
Damien Lespiau8693a822013-05-03 18:48:11 +01006449 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6450 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006451 */
6452 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6453 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006454 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006455
Damien Lespiauf5adf942013-06-24 18:29:34 +01006456 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006457 hsw_compute_ips_config(crtc, pipe_config);
6458
Daniel Vetter877d48d2013-04-19 11:24:43 +02006459 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006460 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006461
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006462 /* FIXME: remove below call once atomic mode set is place and all crtc
6463 * related checks called from atomic_crtc_check function */
6464 ret = 0;
6465 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6466 crtc, pipe_config->base.state);
6467 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6468
6469 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006470}
6471
Ville Syrjälä1652d192015-03-31 14:12:01 +03006472static int skylake_get_display_clock_speed(struct drm_device *dev)
6473{
6474 struct drm_i915_private *dev_priv = to_i915(dev);
6475 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6476 uint32_t cdctl = I915_READ(CDCLK_CTL);
6477 uint32_t linkrate;
6478
6479 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6480 WARN(1, "LCPLL1 not enabled\n");
6481 return 24000; /* 24MHz is the cd freq with NSSC ref */
6482 }
6483
6484 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6485 return 540000;
6486
6487 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006488 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006489
Damien Lespiau71cd8422015-04-30 16:39:17 +01006490 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6491 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006492 /* vco 8640 */
6493 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6494 case CDCLK_FREQ_450_432:
6495 return 432000;
6496 case CDCLK_FREQ_337_308:
6497 return 308570;
6498 case CDCLK_FREQ_675_617:
6499 return 617140;
6500 default:
6501 WARN(1, "Unknown cd freq selection\n");
6502 }
6503 } else {
6504 /* vco 8100 */
6505 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6506 case CDCLK_FREQ_450_432:
6507 return 450000;
6508 case CDCLK_FREQ_337_308:
6509 return 337500;
6510 case CDCLK_FREQ_675_617:
6511 return 675000;
6512 default:
6513 WARN(1, "Unknown cd freq selection\n");
6514 }
6515 }
6516
6517 /* error case, do as if DPLL0 isn't enabled */
6518 return 24000;
6519}
6520
6521static int broadwell_get_display_clock_speed(struct drm_device *dev)
6522{
6523 struct drm_i915_private *dev_priv = dev->dev_private;
6524 uint32_t lcpll = I915_READ(LCPLL_CTL);
6525 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6526
6527 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6528 return 800000;
6529 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6530 return 450000;
6531 else if (freq == LCPLL_CLK_FREQ_450)
6532 return 450000;
6533 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6534 return 540000;
6535 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6536 return 337500;
6537 else
6538 return 675000;
6539}
6540
6541static int haswell_get_display_clock_speed(struct drm_device *dev)
6542{
6543 struct drm_i915_private *dev_priv = dev->dev_private;
6544 uint32_t lcpll = I915_READ(LCPLL_CTL);
6545 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6546
6547 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6548 return 800000;
6549 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6550 return 450000;
6551 else if (freq == LCPLL_CLK_FREQ_450)
6552 return 450000;
6553 else if (IS_HSW_ULT(dev))
6554 return 337500;
6555 else
6556 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006557}
6558
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006559static int valleyview_get_display_clock_speed(struct drm_device *dev)
6560{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006561 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006562 u32 val;
6563 int divider;
6564
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006565 if (dev_priv->hpll_freq == 0)
6566 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6567
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006568 mutex_lock(&dev_priv->dpio_lock);
6569 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
6570 mutex_unlock(&dev_priv->dpio_lock);
6571
6572 divider = val & DISPLAY_FREQUENCY_VALUES;
6573
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006574 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6575 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6576 "cdclk change in progress\n");
6577
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006578 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006579}
6580
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006581static int ilk_get_display_clock_speed(struct drm_device *dev)
6582{
6583 return 450000;
6584}
6585
Jesse Barnese70236a2009-09-21 10:42:27 -07006586static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006587{
Jesse Barnese70236a2009-09-21 10:42:27 -07006588 return 400000;
6589}
Jesse Barnes79e53942008-11-07 14:24:08 -08006590
Jesse Barnese70236a2009-09-21 10:42:27 -07006591static int i915_get_display_clock_speed(struct drm_device *dev)
6592{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006593 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006594}
Jesse Barnes79e53942008-11-07 14:24:08 -08006595
Jesse Barnese70236a2009-09-21 10:42:27 -07006596static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6597{
6598 return 200000;
6599}
Jesse Barnes79e53942008-11-07 14:24:08 -08006600
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006601static int pnv_get_display_clock_speed(struct drm_device *dev)
6602{
6603 u16 gcfgc = 0;
6604
6605 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6606
6607 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6608 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006609 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006610 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006611 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006612 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006613 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006614 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6615 return 200000;
6616 default:
6617 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6618 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006619 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006620 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006621 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006622 }
6623}
6624
Jesse Barnese70236a2009-09-21 10:42:27 -07006625static int i915gm_get_display_clock_speed(struct drm_device *dev)
6626{
6627 u16 gcfgc = 0;
6628
6629 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6630
6631 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006632 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006633 else {
6634 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6635 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006636 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006637 default:
6638 case GC_DISPLAY_CLOCK_190_200_MHZ:
6639 return 190000;
6640 }
6641 }
6642}
Jesse Barnes79e53942008-11-07 14:24:08 -08006643
Jesse Barnese70236a2009-09-21 10:42:27 -07006644static int i865_get_display_clock_speed(struct drm_device *dev)
6645{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006646 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006647}
6648
6649static int i855_get_display_clock_speed(struct drm_device *dev)
6650{
6651 u16 hpllcc = 0;
6652 /* Assume that the hardware is in the high speed state. This
6653 * should be the default.
6654 */
6655 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6656 case GC_CLOCK_133_200:
6657 case GC_CLOCK_100_200:
6658 return 200000;
6659 case GC_CLOCK_166_250:
6660 return 250000;
6661 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006662 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006663 }
6664
6665 /* Shouldn't happen */
6666 return 0;
6667}
6668
6669static int i830_get_display_clock_speed(struct drm_device *dev)
6670{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006671 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006672}
6673
Zhenyu Wang2c072452009-06-05 15:38:42 +08006674static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006675intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006676{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006677 while (*num > DATA_LINK_M_N_MASK ||
6678 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006679 *num >>= 1;
6680 *den >>= 1;
6681 }
6682}
6683
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006684static void compute_m_n(unsigned int m, unsigned int n,
6685 uint32_t *ret_m, uint32_t *ret_n)
6686{
6687 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6688 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6689 intel_reduce_m_n_ratio(ret_m, ret_n);
6690}
6691
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006692void
6693intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6694 int pixel_clock, int link_clock,
6695 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006696{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006697 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006698
6699 compute_m_n(bits_per_pixel * pixel_clock,
6700 link_clock * nlanes * 8,
6701 &m_n->gmch_m, &m_n->gmch_n);
6702
6703 compute_m_n(pixel_clock, link_clock,
6704 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006705}
6706
Chris Wilsona7615032011-01-12 17:04:08 +00006707static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6708{
Jani Nikulad330a952014-01-21 11:24:25 +02006709 if (i915.panel_use_ssc >= 0)
6710 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006711 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006712 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006713}
6714
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006715static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
6716 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006717{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006718 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006719 struct drm_i915_private *dev_priv = dev->dev_private;
6720 int refclk;
6721
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006722 WARN_ON(!crtc_state->base.state);
6723
Imre Deak5ab7b0b2015-03-06 03:29:25 +02006724 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02006725 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006726 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006727 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006728 refclk = dev_priv->vbt.lvds_ssc_freq;
6729 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006730 } else if (!IS_GEN2(dev)) {
6731 refclk = 96000;
6732 } else {
6733 refclk = 48000;
6734 }
6735
6736 return refclk;
6737}
6738
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006739static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006740{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006741 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006742}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006743
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006744static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6745{
6746 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006747}
6748
Daniel Vetterf47709a2013-03-28 10:42:02 +01006749static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006750 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006751 intel_clock_t *reduced_clock)
6752{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006753 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006754 u32 fp, fp2 = 0;
6755
6756 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006757 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006758 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006759 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006760 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006761 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006762 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006763 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006764 }
6765
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006766 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006767
Daniel Vetterf47709a2013-03-28 10:42:02 +01006768 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006769 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006770 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006771 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006772 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006773 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006774 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006775 }
6776}
6777
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006778static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6779 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006780{
6781 u32 reg_val;
6782
6783 /*
6784 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6785 * and set it to a reasonable value instead.
6786 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006787 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006788 reg_val &= 0xffffff00;
6789 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006790 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006791
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006792 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006793 reg_val &= 0x8cffffff;
6794 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006795 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006796
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006797 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006798 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006799 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006800
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006801 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006802 reg_val &= 0x00ffffff;
6803 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006804 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006805}
6806
Daniel Vetterb5518422013-05-03 11:49:48 +02006807static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6808 struct intel_link_m_n *m_n)
6809{
6810 struct drm_device *dev = crtc->base.dev;
6811 struct drm_i915_private *dev_priv = dev->dev_private;
6812 int pipe = crtc->pipe;
6813
Daniel Vettere3b95f12013-05-03 11:49:49 +02006814 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6815 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6816 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6817 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006818}
6819
6820static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006821 struct intel_link_m_n *m_n,
6822 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006823{
6824 struct drm_device *dev = crtc->base.dev;
6825 struct drm_i915_private *dev_priv = dev->dev_private;
6826 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006827 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006828
6829 if (INTEL_INFO(dev)->gen >= 5) {
6830 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6831 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6832 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6833 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006834 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6835 * for gen < 8) and if DRRS is supported (to make sure the
6836 * registers are not unnecessarily accessed).
6837 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306838 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006839 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006840 I915_WRITE(PIPE_DATA_M2(transcoder),
6841 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6842 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6843 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6844 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6845 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006846 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006847 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6848 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6849 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6850 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006851 }
6852}
6853
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306854void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006855{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306856 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6857
6858 if (m_n == M1_N1) {
6859 dp_m_n = &crtc->config->dp_m_n;
6860 dp_m2_n2 = &crtc->config->dp_m2_n2;
6861 } else if (m_n == M2_N2) {
6862
6863 /*
6864 * M2_N2 registers are not supported. Hence m2_n2 divider value
6865 * needs to be programmed into M1_N1.
6866 */
6867 dp_m_n = &crtc->config->dp_m2_n2;
6868 } else {
6869 DRM_ERROR("Unsupported divider value\n");
6870 return;
6871 }
6872
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006873 if (crtc->config->has_pch_encoder)
6874 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006875 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306876 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006877}
6878
Ville Syrjäläd288f652014-10-28 13:20:22 +02006879static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006880 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006881{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006882 u32 dpll, dpll_md;
6883
6884 /*
6885 * Enable DPIO clock input. We should never disable the reference
6886 * clock for pipe B, since VGA hotplug / manual detection depends
6887 * on it.
6888 */
6889 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6890 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6891 /* We should never disable this, set it here for state tracking */
6892 if (crtc->pipe == PIPE_B)
6893 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6894 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006895 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006896
Ville Syrjäläd288f652014-10-28 13:20:22 +02006897 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006898 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006899 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006900}
6901
Ville Syrjäläd288f652014-10-28 13:20:22 +02006902static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006903 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006904{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006905 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006906 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006907 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006908 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006909 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006910 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006911
Daniel Vetter09153002012-12-12 14:06:44 +01006912 mutex_lock(&dev_priv->dpio_lock);
6913
Ville Syrjäläd288f652014-10-28 13:20:22 +02006914 bestn = pipe_config->dpll.n;
6915 bestm1 = pipe_config->dpll.m1;
6916 bestm2 = pipe_config->dpll.m2;
6917 bestp1 = pipe_config->dpll.p1;
6918 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006919
Jesse Barnes89b667f2013-04-18 14:51:36 -07006920 /* See eDP HDMI DPIO driver vbios notes doc */
6921
6922 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006923 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006924 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006925
6926 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006927 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006928
6929 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006930 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006931 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006932 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006933
6934 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006935 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006936
6937 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006938 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6939 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6940 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006941 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006942
6943 /*
6944 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6945 * but we don't support that).
6946 * Note: don't use the DAC post divider as it seems unstable.
6947 */
6948 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006950
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006951 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006953
Jesse Barnes89b667f2013-04-18 14:51:36 -07006954 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006955 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006956 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6957 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006958 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006959 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006960 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006962 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006963
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006964 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006965 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006966 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006967 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006968 0x0df40000);
6969 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006971 0x0df70000);
6972 } else { /* HDMI or VGA */
6973 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006974 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006976 0x0df70000);
6977 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006979 0x0df40000);
6980 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006981
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006982 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006983 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006984 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6985 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006986 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006988
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006990 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006991}
6992
Ville Syrjäläd288f652014-10-28 13:20:22 +02006993static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006994 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006995{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006996 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006997 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6998 DPLL_VCO_ENABLE;
6999 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007000 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007001
Ville Syrjäläd288f652014-10-28 13:20:22 +02007002 pipe_config->dpll_hw_state.dpll_md =
7003 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007004}
7005
Ville Syrjäläd288f652014-10-28 13:20:22 +02007006static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007007 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007008{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007009 struct drm_device *dev = crtc->base.dev;
7010 struct drm_i915_private *dev_priv = dev->dev_private;
7011 int pipe = crtc->pipe;
7012 int dpll_reg = DPLL(crtc->pipe);
7013 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307014 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007015 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307016 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307017 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007018
Ville Syrjäläd288f652014-10-28 13:20:22 +02007019 bestn = pipe_config->dpll.n;
7020 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7021 bestm1 = pipe_config->dpll.m1;
7022 bestm2 = pipe_config->dpll.m2 >> 22;
7023 bestp1 = pipe_config->dpll.p1;
7024 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307025 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307026 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307027 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007028
7029 /*
7030 * Enable Refclk and SSC
7031 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007032 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007033 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007034
7035 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007036
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007037 /* p1 and p2 divider */
7038 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7039 5 << DPIO_CHV_S1_DIV_SHIFT |
7040 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7041 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7042 1 << DPIO_CHV_K_DIV_SHIFT);
7043
7044 /* Feedback post-divider - m2 */
7045 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7046
7047 /* Feedback refclk divider - n and m1 */
7048 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7049 DPIO_CHV_M1_DIV_BY_2 |
7050 1 << DPIO_CHV_N_DIV_SHIFT);
7051
7052 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307053 if (bestm2_frac)
7054 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007055
7056 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307057 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7058 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7059 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7060 if (bestm2_frac)
7061 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7062 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007063
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307064 /* Program digital lock detect threshold */
7065 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7066 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7067 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7068 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7069 if (!bestm2_frac)
7070 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7071 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7072
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007073 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307074 if (vco == 5400000) {
7075 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7076 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7077 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7078 tribuf_calcntr = 0x9;
7079 } else if (vco <= 6200000) {
7080 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7081 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7082 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7083 tribuf_calcntr = 0x9;
7084 } else if (vco <= 6480000) {
7085 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7086 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7087 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7088 tribuf_calcntr = 0x8;
7089 } else {
7090 /* Not supported. Apply the same limits as in the max case */
7091 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7092 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7093 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7094 tribuf_calcntr = 0;
7095 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007096 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7097
Ville Syrjälä968040b2015-03-11 22:52:08 +02007098 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307099 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7100 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7101 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7102
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007103 /* AFC Recal */
7104 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7105 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7106 DPIO_AFC_RECAL);
7107
7108 mutex_unlock(&dev_priv->dpio_lock);
7109}
7110
Ville Syrjäläd288f652014-10-28 13:20:22 +02007111/**
7112 * vlv_force_pll_on - forcibly enable just the PLL
7113 * @dev_priv: i915 private structure
7114 * @pipe: pipe PLL to enable
7115 * @dpll: PLL configuration
7116 *
7117 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7118 * in cases where we need the PLL enabled even when @pipe is not going to
7119 * be enabled.
7120 */
7121void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7122 const struct dpll *dpll)
7123{
7124 struct intel_crtc *crtc =
7125 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007126 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007127 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007128 .pixel_multiplier = 1,
7129 .dpll = *dpll,
7130 };
7131
7132 if (IS_CHERRYVIEW(dev)) {
7133 chv_update_pll(crtc, &pipe_config);
7134 chv_prepare_pll(crtc, &pipe_config);
7135 chv_enable_pll(crtc, &pipe_config);
7136 } else {
7137 vlv_update_pll(crtc, &pipe_config);
7138 vlv_prepare_pll(crtc, &pipe_config);
7139 vlv_enable_pll(crtc, &pipe_config);
7140 }
7141}
7142
7143/**
7144 * vlv_force_pll_off - forcibly disable just the PLL
7145 * @dev_priv: i915 private structure
7146 * @pipe: pipe PLL to disable
7147 *
7148 * Disable the PLL for @pipe. To be used in cases where we need
7149 * the PLL enabled even when @pipe is not going to be enabled.
7150 */
7151void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7152{
7153 if (IS_CHERRYVIEW(dev))
7154 chv_disable_pll(to_i915(dev), pipe);
7155 else
7156 vlv_disable_pll(to_i915(dev), pipe);
7157}
7158
Daniel Vetterf47709a2013-03-28 10:42:02 +01007159static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007160 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007161 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007162 int num_connectors)
7163{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007164 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007165 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007166 u32 dpll;
7167 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007168 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007169
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007170 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307171
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007172 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7173 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007174
7175 dpll = DPLL_VGA_MODE_DIS;
7176
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007177 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007178 dpll |= DPLLB_MODE_LVDS;
7179 else
7180 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007181
Daniel Vetteref1b4602013-06-01 17:17:04 +02007182 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007183 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007184 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007185 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007186
7187 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007188 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007189
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007190 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007191 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007192
7193 /* compute bitmask from p1 value */
7194 if (IS_PINEVIEW(dev))
7195 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7196 else {
7197 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7198 if (IS_G4X(dev) && reduced_clock)
7199 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7200 }
7201 switch (clock->p2) {
7202 case 5:
7203 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7204 break;
7205 case 7:
7206 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7207 break;
7208 case 10:
7209 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7210 break;
7211 case 14:
7212 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7213 break;
7214 }
7215 if (INTEL_INFO(dev)->gen >= 4)
7216 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7217
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007218 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007219 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007220 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007221 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7222 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7223 else
7224 dpll |= PLL_REF_INPUT_DREFCLK;
7225
7226 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007227 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007228
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007229 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007230 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007231 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007232 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007233 }
7234}
7235
Daniel Vetterf47709a2013-03-28 10:42:02 +01007236static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007237 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007238 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007239 int num_connectors)
7240{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007241 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007242 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007243 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007244 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007245
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007246 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307247
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007248 dpll = DPLL_VGA_MODE_DIS;
7249
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007250 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007251 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7252 } else {
7253 if (clock->p1 == 2)
7254 dpll |= PLL_P1_DIVIDE_BY_TWO;
7255 else
7256 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7257 if (clock->p2 == 4)
7258 dpll |= PLL_P2_DIVIDE_BY_4;
7259 }
7260
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007261 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007262 dpll |= DPLL_DVO_2X_MODE;
7263
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007264 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007265 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7266 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7267 else
7268 dpll |= PLL_REF_INPUT_DREFCLK;
7269
7270 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007271 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007272}
7273
Daniel Vetter8a654f32013-06-01 17:16:22 +02007274static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007275{
7276 struct drm_device *dev = intel_crtc->base.dev;
7277 struct drm_i915_private *dev_priv = dev->dev_private;
7278 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007279 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007280 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007281 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007282 uint32_t crtc_vtotal, crtc_vblank_end;
7283 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007284
7285 /* We need to be careful not to changed the adjusted mode, for otherwise
7286 * the hw state checker will get angry at the mismatch. */
7287 crtc_vtotal = adjusted_mode->crtc_vtotal;
7288 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007289
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007290 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007291 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007292 crtc_vtotal -= 1;
7293 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007294
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007295 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007296 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7297 else
7298 vsyncshift = adjusted_mode->crtc_hsync_start -
7299 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007300 if (vsyncshift < 0)
7301 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007302 }
7303
7304 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007305 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007306
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007307 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007308 (adjusted_mode->crtc_hdisplay - 1) |
7309 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007310 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007311 (adjusted_mode->crtc_hblank_start - 1) |
7312 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007313 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007314 (adjusted_mode->crtc_hsync_start - 1) |
7315 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7316
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007317 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007318 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007319 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007320 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007321 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007322 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007323 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007324 (adjusted_mode->crtc_vsync_start - 1) |
7325 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7326
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007327 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7328 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7329 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7330 * bits. */
7331 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7332 (pipe == PIPE_B || pipe == PIPE_C))
7333 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7334
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007335 /* pipesrc controls the size that is scaled from, which should
7336 * always be the user's requested size.
7337 */
7338 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007339 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7340 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007341}
7342
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007343static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007344 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007345{
7346 struct drm_device *dev = crtc->base.dev;
7347 struct drm_i915_private *dev_priv = dev->dev_private;
7348 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7349 uint32_t tmp;
7350
7351 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007352 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7353 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007354 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007355 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7356 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007357 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007358 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7359 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007360
7361 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007362 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7363 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007364 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007365 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7366 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007367 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007368 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7369 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007370
7371 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007372 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7373 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7374 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007375 }
7376
7377 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007378 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7379 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7380
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007381 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7382 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007383}
7384
Daniel Vetterf6a83282014-02-11 15:28:57 -08007385void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007386 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007387{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007388 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7389 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7390 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7391 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007392
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007393 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7394 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7395 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7396 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007397
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007398 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007399
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007400 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7401 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007402}
7403
Daniel Vetter84b046f2013-02-19 18:48:54 +01007404static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7405{
7406 struct drm_device *dev = intel_crtc->base.dev;
7407 struct drm_i915_private *dev_priv = dev->dev_private;
7408 uint32_t pipeconf;
7409
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007410 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007411
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007412 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7413 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7414 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007415
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007416 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007417 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007418
Daniel Vetterff9ce462013-04-24 14:57:17 +02007419 /* only g4x and later have fancy bpc/dither controls */
7420 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007421 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007422 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007423 pipeconf |= PIPECONF_DITHER_EN |
7424 PIPECONF_DITHER_TYPE_SP;
7425
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007426 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007427 case 18:
7428 pipeconf |= PIPECONF_6BPC;
7429 break;
7430 case 24:
7431 pipeconf |= PIPECONF_8BPC;
7432 break;
7433 case 30:
7434 pipeconf |= PIPECONF_10BPC;
7435 break;
7436 default:
7437 /* Case prevented by intel_choose_pipe_bpp_dither. */
7438 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007439 }
7440 }
7441
7442 if (HAS_PIPE_CXSR(dev)) {
7443 if (intel_crtc->lowfreq_avail) {
7444 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7445 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7446 } else {
7447 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007448 }
7449 }
7450
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007451 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007452 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007453 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007454 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7455 else
7456 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7457 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007458 pipeconf |= PIPECONF_PROGRESSIVE;
7459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007460 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007461 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007462
Daniel Vetter84b046f2013-02-19 18:48:54 +01007463 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7464 POSTING_READ(PIPECONF(intel_crtc->pipe));
7465}
7466
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007467static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7468 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007469{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007470 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007471 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007472 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007473 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007474 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007475 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007476 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007477 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007478 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007479 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007480 struct drm_connector_state *connector_state;
7481 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007482
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007483 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007484 if (connector_state->crtc != &crtc->base)
7485 continue;
7486
7487 encoder = to_intel_encoder(connector_state->best_encoder);
7488
Chris Wilson5eddb702010-09-11 13:48:45 +01007489 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007490 case INTEL_OUTPUT_LVDS:
7491 is_lvds = true;
7492 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007493 case INTEL_OUTPUT_DSI:
7494 is_dsi = true;
7495 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007496 default:
7497 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007498 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007499
Eric Anholtc751ce42010-03-25 11:48:48 -07007500 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007501 }
7502
Jani Nikulaf2335332013-09-13 11:03:09 +03007503 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007504 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007505
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007506 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007507 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007508
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007509 /*
7510 * Returns a set of divisors for the desired target clock with
7511 * the given refclk, or FALSE. The returned values represent
7512 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7513 * 2) / p1 / p2.
7514 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007515 limit = intel_limit(crtc_state, refclk);
7516 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007518 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007519 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007520 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7521 return -EINVAL;
7522 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007523
Jani Nikulaf2335332013-09-13 11:03:09 +03007524 if (is_lvds && dev_priv->lvds_downclock_avail) {
7525 /*
7526 * Ensure we match the reduced clock's P to the target
7527 * clock. If the clocks don't match, we can't switch
7528 * the display clock by using the FP0/FP1. In such case
7529 * we will disable the LVDS downclock feature.
7530 */
7531 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007532 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007533 dev_priv->lvds_downclock,
7534 refclk, &clock,
7535 &reduced_clock);
7536 }
7537 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007538 crtc_state->dpll.n = clock.n;
7539 crtc_state->dpll.m1 = clock.m1;
7540 crtc_state->dpll.m2 = clock.m2;
7541 crtc_state->dpll.p1 = clock.p1;
7542 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007543 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007544
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007545 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007546 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307547 has_reduced_clock ? &reduced_clock : NULL,
7548 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007549 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007550 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007551 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007552 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007553 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007555 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007556 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007557 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007558
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007559 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007560}
7561
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007562static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007563 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007564{
7565 struct drm_device *dev = crtc->base.dev;
7566 struct drm_i915_private *dev_priv = dev->dev_private;
7567 uint32_t tmp;
7568
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007569 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7570 return;
7571
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007572 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007573 if (!(tmp & PFIT_ENABLE))
7574 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007575
Daniel Vetter06922822013-07-11 13:35:40 +02007576 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007577 if (INTEL_INFO(dev)->gen < 4) {
7578 if (crtc->pipe != PIPE_B)
7579 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007580 } else {
7581 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7582 return;
7583 }
7584
Daniel Vetter06922822013-07-11 13:35:40 +02007585 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007586 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7587 if (INTEL_INFO(dev)->gen < 5)
7588 pipe_config->gmch_pfit.lvds_border_bits =
7589 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7590}
7591
Jesse Barnesacbec812013-09-20 11:29:32 -07007592static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007593 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007594{
7595 struct drm_device *dev = crtc->base.dev;
7596 struct drm_i915_private *dev_priv = dev->dev_private;
7597 int pipe = pipe_config->cpu_transcoder;
7598 intel_clock_t clock;
7599 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007600 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007601
Shobhit Kumarf573de52014-07-30 20:32:37 +05307602 /* In case of MIPI DPLL will not even be used */
7603 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7604 return;
7605
Jesse Barnesacbec812013-09-20 11:29:32 -07007606 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007607 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07007608 mutex_unlock(&dev_priv->dpio_lock);
7609
7610 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7611 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7612 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7613 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7614 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7615
Ville Syrjäläf6466282013-10-14 14:50:31 +03007616 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007617
Ville Syrjäläf6466282013-10-14 14:50:31 +03007618 /* clock.dot is the fast clock */
7619 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007620}
7621
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007622static void
7623i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7624 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007625{
7626 struct drm_device *dev = crtc->base.dev;
7627 struct drm_i915_private *dev_priv = dev->dev_private;
7628 u32 val, base, offset;
7629 int pipe = crtc->pipe, plane = crtc->plane;
7630 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007631 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007632 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007633 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007634
Damien Lespiau42a7b082015-02-05 19:35:13 +00007635 val = I915_READ(DSPCNTR(plane));
7636 if (!(val & DISPLAY_PLANE_ENABLE))
7637 return;
7638
Damien Lespiaud9806c92015-01-21 14:07:19 +00007639 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007640 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007641 DRM_DEBUG_KMS("failed to alloc fb\n");
7642 return;
7643 }
7644
Damien Lespiau1b842c82015-01-21 13:50:54 +00007645 fb = &intel_fb->base;
7646
Daniel Vetter18c52472015-02-10 17:16:09 +00007647 if (INTEL_INFO(dev)->gen >= 4) {
7648 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007649 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007650 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7651 }
7652 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007653
7654 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007655 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007656 fb->pixel_format = fourcc;
7657 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007658
7659 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007660 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007661 offset = I915_READ(DSPTILEOFF(plane));
7662 else
7663 offset = I915_READ(DSPLINOFF(plane));
7664 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7665 } else {
7666 base = I915_READ(DSPADDR(plane));
7667 }
7668 plane_config->base = base;
7669
7670 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007671 fb->width = ((val >> 16) & 0xfff) + 1;
7672 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007673
7674 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007675 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007676
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007677 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007678 fb->pixel_format,
7679 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007680
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007681 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007682
Damien Lespiau2844a922015-01-20 12:51:48 +00007683 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7684 pipe_name(pipe), plane, fb->width, fb->height,
7685 fb->bits_per_pixel, base, fb->pitches[0],
7686 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007687
Damien Lespiau2d140302015-02-05 17:22:18 +00007688 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007689}
7690
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007691static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007692 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007693{
7694 struct drm_device *dev = crtc->base.dev;
7695 struct drm_i915_private *dev_priv = dev->dev_private;
7696 int pipe = pipe_config->cpu_transcoder;
7697 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7698 intel_clock_t clock;
7699 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
7700 int refclk = 100000;
7701
7702 mutex_lock(&dev_priv->dpio_lock);
7703 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7704 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7705 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7706 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7707 mutex_unlock(&dev_priv->dpio_lock);
7708
7709 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7710 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
7711 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7712 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7713 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7714
7715 chv_clock(refclk, &clock);
7716
7717 /* clock.dot is the fast clock */
7718 pipe_config->port_clock = clock.dot / 5;
7719}
7720
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007721static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007722 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007723{
7724 struct drm_device *dev = crtc->base.dev;
7725 struct drm_i915_private *dev_priv = dev->dev_private;
7726 uint32_t tmp;
7727
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007728 if (!intel_display_power_is_enabled(dev_priv,
7729 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02007730 return false;
7731
Daniel Vettere143a212013-07-04 12:01:15 +02007732 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007733 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007734
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007735 tmp = I915_READ(PIPECONF(crtc->pipe));
7736 if (!(tmp & PIPECONF_ENABLE))
7737 return false;
7738
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007739 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
7740 switch (tmp & PIPECONF_BPC_MASK) {
7741 case PIPECONF_6BPC:
7742 pipe_config->pipe_bpp = 18;
7743 break;
7744 case PIPECONF_8BPC:
7745 pipe_config->pipe_bpp = 24;
7746 break;
7747 case PIPECONF_10BPC:
7748 pipe_config->pipe_bpp = 30;
7749 break;
7750 default:
7751 break;
7752 }
7753 }
7754
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007755 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7756 pipe_config->limited_color_range = true;
7757
Ville Syrjälä282740f2013-09-04 18:30:03 +03007758 if (INTEL_INFO(dev)->gen < 4)
7759 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7760
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007761 intel_get_pipe_timings(crtc, pipe_config);
7762
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007763 i9xx_get_pfit_config(crtc, pipe_config);
7764
Daniel Vetter6c49f242013-06-06 12:45:25 +02007765 if (INTEL_INFO(dev)->gen >= 4) {
7766 tmp = I915_READ(DPLL_MD(crtc->pipe));
7767 pipe_config->pixel_multiplier =
7768 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7769 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007770 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007771 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7772 tmp = I915_READ(DPLL(crtc->pipe));
7773 pipe_config->pixel_multiplier =
7774 ((tmp & SDVO_MULTIPLIER_MASK)
7775 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7776 } else {
7777 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7778 * port and will be fixed up in the encoder->get_config
7779 * function. */
7780 pipe_config->pixel_multiplier = 1;
7781 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007782 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7783 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007784 /*
7785 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7786 * on 830. Filter it out here so that we don't
7787 * report errors due to that.
7788 */
7789 if (IS_I830(dev))
7790 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7791
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007792 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7793 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007794 } else {
7795 /* Mask out read-only status bits. */
7796 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7797 DPLL_PORTC_READY_MASK |
7798 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007799 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007800
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007801 if (IS_CHERRYVIEW(dev))
7802 chv_crtc_clock_get(crtc, pipe_config);
7803 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007804 vlv_crtc_clock_get(crtc, pipe_config);
7805 else
7806 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007807
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007808 return true;
7809}
7810
Paulo Zanonidde86e22012-12-01 12:04:25 -02007811static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007812{
7813 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007814 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007815 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007816 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007817 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007818 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007819 bool has_ck505 = false;
7820 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007821
7822 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007823 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007824 switch (encoder->type) {
7825 case INTEL_OUTPUT_LVDS:
7826 has_panel = true;
7827 has_lvds = true;
7828 break;
7829 case INTEL_OUTPUT_EDP:
7830 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007831 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007832 has_cpu_edp = true;
7833 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007834 default:
7835 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007836 }
7837 }
7838
Keith Packard99eb6a02011-09-26 14:29:12 -07007839 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007840 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007841 can_ssc = has_ck505;
7842 } else {
7843 has_ck505 = false;
7844 can_ssc = true;
7845 }
7846
Imre Deak2de69052013-05-08 13:14:04 +03007847 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7848 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007849
7850 /* Ironlake: try to setup display ref clock before DPLL
7851 * enabling. This is only under driver's control after
7852 * PCH B stepping, previous chipset stepping should be
7853 * ignoring this setting.
7854 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007855 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007856
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007857 /* As we must carefully and slowly disable/enable each source in turn,
7858 * compute the final state we want first and check if we need to
7859 * make any changes at all.
7860 */
7861 final = val;
7862 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007863 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007864 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007865 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007866 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7867
7868 final &= ~DREF_SSC_SOURCE_MASK;
7869 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7870 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007871
Keith Packard199e5d72011-09-22 12:01:57 -07007872 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007873 final |= DREF_SSC_SOURCE_ENABLE;
7874
7875 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7876 final |= DREF_SSC1_ENABLE;
7877
7878 if (has_cpu_edp) {
7879 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7880 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7881 else
7882 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7883 } else
7884 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7885 } else {
7886 final |= DREF_SSC_SOURCE_DISABLE;
7887 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7888 }
7889
7890 if (final == val)
7891 return;
7892
7893 /* Always enable nonspread source */
7894 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7895
7896 if (has_ck505)
7897 val |= DREF_NONSPREAD_CK505_ENABLE;
7898 else
7899 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7900
7901 if (has_panel) {
7902 val &= ~DREF_SSC_SOURCE_MASK;
7903 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007904
Keith Packard199e5d72011-09-22 12:01:57 -07007905 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007906 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007907 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007908 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007909 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007910 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007911
7912 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007913 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007914 POSTING_READ(PCH_DREF_CONTROL);
7915 udelay(200);
7916
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007917 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007918
7919 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007920 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007921 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007922 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007923 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007924 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007925 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007926 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007927 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007928
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007929 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007930 POSTING_READ(PCH_DREF_CONTROL);
7931 udelay(200);
7932 } else {
7933 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7934
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007935 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007936
7937 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007938 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007939
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007940 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007941 POSTING_READ(PCH_DREF_CONTROL);
7942 udelay(200);
7943
7944 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007945 val &= ~DREF_SSC_SOURCE_MASK;
7946 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007947
7948 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007949 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007950
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007951 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007952 POSTING_READ(PCH_DREF_CONTROL);
7953 udelay(200);
7954 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007955
7956 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007957}
7958
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007959static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007960{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007961 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007962
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007963 tmp = I915_READ(SOUTH_CHICKEN2);
7964 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7965 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007966
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007967 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7968 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7969 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007970
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007971 tmp = I915_READ(SOUTH_CHICKEN2);
7972 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7973 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007974
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007975 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7976 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7977 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007978}
7979
7980/* WaMPhyProgramming:hsw */
7981static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7982{
7983 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007984
7985 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7986 tmp &= ~(0xFF << 24);
7987 tmp |= (0x12 << 24);
7988 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7989
Paulo Zanonidde86e22012-12-01 12:04:25 -02007990 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7991 tmp |= (1 << 11);
7992 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7993
7994 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7995 tmp |= (1 << 11);
7996 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7997
Paulo Zanonidde86e22012-12-01 12:04:25 -02007998 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7999 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8000 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8001
8002 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8003 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8004 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8005
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008006 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8007 tmp &= ~(7 << 13);
8008 tmp |= (5 << 13);
8009 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008010
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008011 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8012 tmp &= ~(7 << 13);
8013 tmp |= (5 << 13);
8014 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008015
8016 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8017 tmp &= ~0xFF;
8018 tmp |= 0x1C;
8019 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8020
8021 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8022 tmp &= ~0xFF;
8023 tmp |= 0x1C;
8024 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8025
8026 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8027 tmp &= ~(0xFF << 16);
8028 tmp |= (0x1C << 16);
8029 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8030
8031 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8032 tmp &= ~(0xFF << 16);
8033 tmp |= (0x1C << 16);
8034 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8035
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008036 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8037 tmp |= (1 << 27);
8038 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008039
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008040 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8041 tmp |= (1 << 27);
8042 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008043
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008044 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8045 tmp &= ~(0xF << 28);
8046 tmp |= (4 << 28);
8047 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008048
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008049 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8050 tmp &= ~(0xF << 28);
8051 tmp |= (4 << 28);
8052 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008053}
8054
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008055/* Implements 3 different sequences from BSpec chapter "Display iCLK
8056 * Programming" based on the parameters passed:
8057 * - Sequence to enable CLKOUT_DP
8058 * - Sequence to enable CLKOUT_DP without spread
8059 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8060 */
8061static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8062 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008063{
8064 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008065 uint32_t reg, tmp;
8066
8067 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8068 with_spread = true;
8069 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8070 with_fdi, "LP PCH doesn't have FDI\n"))
8071 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008072
8073 mutex_lock(&dev_priv->dpio_lock);
8074
8075 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8076 tmp &= ~SBI_SSCCTL_DISABLE;
8077 tmp |= SBI_SSCCTL_PATHALT;
8078 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8079
8080 udelay(24);
8081
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008082 if (with_spread) {
8083 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8084 tmp &= ~SBI_SSCCTL_PATHALT;
8085 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008086
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008087 if (with_fdi) {
8088 lpt_reset_fdi_mphy(dev_priv);
8089 lpt_program_fdi_mphy(dev_priv);
8090 }
8091 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008092
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008093 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8094 SBI_GEN0 : SBI_DBUFF0;
8095 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8096 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8097 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008098
8099 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008100}
8101
Paulo Zanoni47701c32013-07-23 11:19:25 -03008102/* Sequence to disable CLKOUT_DP */
8103static void lpt_disable_clkout_dp(struct drm_device *dev)
8104{
8105 struct drm_i915_private *dev_priv = dev->dev_private;
8106 uint32_t reg, tmp;
8107
8108 mutex_lock(&dev_priv->dpio_lock);
8109
8110 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8111 SBI_GEN0 : SBI_DBUFF0;
8112 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8113 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8114 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8115
8116 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8117 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8118 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8119 tmp |= SBI_SSCCTL_PATHALT;
8120 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8121 udelay(32);
8122 }
8123 tmp |= SBI_SSCCTL_DISABLE;
8124 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8125 }
8126
8127 mutex_unlock(&dev_priv->dpio_lock);
8128}
8129
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008130static void lpt_init_pch_refclk(struct drm_device *dev)
8131{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008132 struct intel_encoder *encoder;
8133 bool has_vga = false;
8134
Damien Lespiaub2784e12014-08-05 11:29:37 +01008135 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008136 switch (encoder->type) {
8137 case INTEL_OUTPUT_ANALOG:
8138 has_vga = true;
8139 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008140 default:
8141 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008142 }
8143 }
8144
Paulo Zanoni47701c32013-07-23 11:19:25 -03008145 if (has_vga)
8146 lpt_enable_clkout_dp(dev, true, true);
8147 else
8148 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008149}
8150
Paulo Zanonidde86e22012-12-01 12:04:25 -02008151/*
8152 * Initialize reference clocks when the driver loads
8153 */
8154void intel_init_pch_refclk(struct drm_device *dev)
8155{
8156 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8157 ironlake_init_pch_refclk(dev);
8158 else if (HAS_PCH_LPT(dev))
8159 lpt_init_pch_refclk(dev);
8160}
8161
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008162static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008163{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008164 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008165 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008166 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008167 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008168 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008169 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008170 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008171 bool is_lvds = false;
8172
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008173 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008174 if (connector_state->crtc != crtc_state->base.crtc)
8175 continue;
8176
8177 encoder = to_intel_encoder(connector_state->best_encoder);
8178
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008179 switch (encoder->type) {
8180 case INTEL_OUTPUT_LVDS:
8181 is_lvds = true;
8182 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008183 default:
8184 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008185 }
8186 num_connectors++;
8187 }
8188
8189 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008190 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008191 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008192 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008193 }
8194
8195 return 120000;
8196}
8197
Daniel Vetter6ff93602013-04-19 11:24:36 +02008198static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008199{
8200 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8202 int pipe = intel_crtc->pipe;
8203 uint32_t val;
8204
Daniel Vetter78114072013-06-13 00:54:57 +02008205 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008206
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008207 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008208 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008209 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008210 break;
8211 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008212 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008213 break;
8214 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008215 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008216 break;
8217 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008218 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008219 break;
8220 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008221 /* Case prevented by intel_choose_pipe_bpp_dither. */
8222 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008223 }
8224
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008225 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008226 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008228 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008229 val |= PIPECONF_INTERLACED_ILK;
8230 else
8231 val |= PIPECONF_PROGRESSIVE;
8232
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008233 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008234 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008235
Paulo Zanonic8203562012-09-12 10:06:29 -03008236 I915_WRITE(PIPECONF(pipe), val);
8237 POSTING_READ(PIPECONF(pipe));
8238}
8239
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008240/*
8241 * Set up the pipe CSC unit.
8242 *
8243 * Currently only full range RGB to limited range RGB conversion
8244 * is supported, but eventually this should handle various
8245 * RGB<->YCbCr scenarios as well.
8246 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008247static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008248{
8249 struct drm_device *dev = crtc->dev;
8250 struct drm_i915_private *dev_priv = dev->dev_private;
8251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8252 int pipe = intel_crtc->pipe;
8253 uint16_t coeff = 0x7800; /* 1.0 */
8254
8255 /*
8256 * TODO: Check what kind of values actually come out of the pipe
8257 * with these coeff/postoff values and adjust to get the best
8258 * accuracy. Perhaps we even need to take the bpc value into
8259 * consideration.
8260 */
8261
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008262 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008263 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8264
8265 /*
8266 * GY/GU and RY/RU should be the other way around according
8267 * to BSpec, but reality doesn't agree. Just set them up in
8268 * a way that results in the correct picture.
8269 */
8270 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8271 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8272
8273 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8274 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8275
8276 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8277 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8278
8279 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8280 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8281 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8282
8283 if (INTEL_INFO(dev)->gen > 6) {
8284 uint16_t postoff = 0;
8285
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008286 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008287 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008288
8289 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8290 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8291 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8292
8293 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8294 } else {
8295 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8296
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008297 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008298 mode |= CSC_BLACK_SCREEN_OFFSET;
8299
8300 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8301 }
8302}
8303
Daniel Vetter6ff93602013-04-19 11:24:36 +02008304static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008305{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008306 struct drm_device *dev = crtc->dev;
8307 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008309 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008310 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008311 uint32_t val;
8312
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008313 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008315 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008316 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8317
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008318 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008319 val |= PIPECONF_INTERLACED_ILK;
8320 else
8321 val |= PIPECONF_PROGRESSIVE;
8322
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008323 I915_WRITE(PIPECONF(cpu_transcoder), val);
8324 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008325
8326 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8327 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008328
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308329 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008330 val = 0;
8331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008332 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008333 case 18:
8334 val |= PIPEMISC_DITHER_6_BPC;
8335 break;
8336 case 24:
8337 val |= PIPEMISC_DITHER_8_BPC;
8338 break;
8339 case 30:
8340 val |= PIPEMISC_DITHER_10_BPC;
8341 break;
8342 case 36:
8343 val |= PIPEMISC_DITHER_12_BPC;
8344 break;
8345 default:
8346 /* Case prevented by pipe_config_set_bpp. */
8347 BUG();
8348 }
8349
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008350 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008351 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8352
8353 I915_WRITE(PIPEMISC(pipe), val);
8354 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008355}
8356
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008357static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008358 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008359 intel_clock_t *clock,
8360 bool *has_reduced_clock,
8361 intel_clock_t *reduced_clock)
8362{
8363 struct drm_device *dev = crtc->dev;
8364 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008365 int refclk;
8366 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008367 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008368
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008369 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008370
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008371 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008372
8373 /*
8374 * Returns a set of divisors for the desired target clock with the given
8375 * refclk, or FALSE. The returned values represent the clock equation:
8376 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8377 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008378 limit = intel_limit(crtc_state, refclk);
8379 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008380 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008381 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008382 if (!ret)
8383 return false;
8384
8385 if (is_lvds && dev_priv->lvds_downclock_avail) {
8386 /*
8387 * Ensure we match the reduced clock's P to the target clock.
8388 * If the clocks don't match, we can't switch the display clock
8389 * by using the FP0/FP1. In such case we will disable the LVDS
8390 * downclock feature.
8391 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008392 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008393 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008394 dev_priv->lvds_downclock,
8395 refclk, clock,
8396 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008397 }
8398
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008399 return true;
8400}
8401
Paulo Zanonid4b19312012-11-29 11:29:32 -02008402int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8403{
8404 /*
8405 * Account for spread spectrum to avoid
8406 * oversubscribing the link. Max center spread
8407 * is 2.5%; use 5% for safety's sake.
8408 */
8409 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008410 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008411}
8412
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008413static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008414{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008415 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008416}
8417
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008418static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008419 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008420 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008421 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008422{
8423 struct drm_crtc *crtc = &intel_crtc->base;
8424 struct drm_device *dev = crtc->dev;
8425 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008426 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008427 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008428 struct drm_connector_state *connector_state;
8429 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008430 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008431 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008432 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008433
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008434 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008435 if (connector_state->crtc != crtc_state->base.crtc)
8436 continue;
8437
8438 encoder = to_intel_encoder(connector_state->best_encoder);
8439
8440 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008441 case INTEL_OUTPUT_LVDS:
8442 is_lvds = true;
8443 break;
8444 case INTEL_OUTPUT_SDVO:
8445 case INTEL_OUTPUT_HDMI:
8446 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008447 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008448 default:
8449 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008450 }
8451
8452 num_connectors++;
8453 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008454
Chris Wilsonc1858122010-12-03 21:35:48 +00008455 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008456 factor = 21;
8457 if (is_lvds) {
8458 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008459 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008460 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008461 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008462 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008463 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008464
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008465 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008466 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008467
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008468 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8469 *fp2 |= FP_CB_TUNE;
8470
Chris Wilson5eddb702010-09-11 13:48:45 +01008471 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008472
Eric Anholta07d6782011-03-30 13:01:08 -07008473 if (is_lvds)
8474 dpll |= DPLLB_MODE_LVDS;
8475 else
8476 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008477
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008478 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008479 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008480
8481 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008482 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008483 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008484 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008485
Eric Anholta07d6782011-03-30 13:01:08 -07008486 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008487 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008488 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008489 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008490
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008491 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008492 case 5:
8493 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8494 break;
8495 case 7:
8496 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8497 break;
8498 case 10:
8499 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8500 break;
8501 case 14:
8502 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8503 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008504 }
8505
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008506 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008507 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008508 else
8509 dpll |= PLL_REF_INPUT_DREFCLK;
8510
Daniel Vetter959e16d2013-06-05 13:34:21 +02008511 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008512}
8513
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008514static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8515 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008516{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008517 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008518 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008519 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008520 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008521 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008522 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008523
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008524 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008525
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008526 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8527 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8528
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008529 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008530 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008531 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008532 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8533 return -EINVAL;
8534 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008535 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008536 if (!crtc_state->clock_set) {
8537 crtc_state->dpll.n = clock.n;
8538 crtc_state->dpll.m1 = clock.m1;
8539 crtc_state->dpll.m2 = clock.m2;
8540 crtc_state->dpll.p1 = clock.p1;
8541 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008542 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008543
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008544 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008545 if (crtc_state->has_pch_encoder) {
8546 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008547 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008548 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008549
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008550 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008551 &fp, &reduced_clock,
8552 has_reduced_clock ? &fp2 : NULL);
8553
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008554 crtc_state->dpll_hw_state.dpll = dpll;
8555 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008556 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008557 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008558 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008559 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008560
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008561 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008562 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008563 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008564 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008565 return -EINVAL;
8566 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008567 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008568
Rodrigo Viviab585de2015-03-24 12:40:09 -07008569 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008570 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008571 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008572 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008573
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008574 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008575}
8576
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008577static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8578 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008579{
8580 struct drm_device *dev = crtc->base.dev;
8581 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008582 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008583
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008584 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8585 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8586 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8587 & ~TU_SIZE_MASK;
8588 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8589 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8590 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8591}
8592
8593static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8594 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008595 struct intel_link_m_n *m_n,
8596 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008597{
8598 struct drm_device *dev = crtc->base.dev;
8599 struct drm_i915_private *dev_priv = dev->dev_private;
8600 enum pipe pipe = crtc->pipe;
8601
8602 if (INTEL_INFO(dev)->gen >= 5) {
8603 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8604 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8605 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8606 & ~TU_SIZE_MASK;
8607 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8608 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8609 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008610 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8611 * gen < 8) and if DRRS is supported (to make sure the
8612 * registers are not unnecessarily read).
8613 */
8614 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008615 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008616 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8617 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8618 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8619 & ~TU_SIZE_MASK;
8620 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8621 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8622 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8623 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008624 } else {
8625 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8626 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8627 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8628 & ~TU_SIZE_MASK;
8629 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8630 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8631 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8632 }
8633}
8634
8635void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008636 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008637{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008638 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008639 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8640 else
8641 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008642 &pipe_config->dp_m_n,
8643 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008644}
8645
Daniel Vetter72419202013-04-04 13:28:53 +02008646static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008647 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008648{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008649 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008650 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008651}
8652
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008653static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008654 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008655{
8656 struct drm_device *dev = crtc->base.dev;
8657 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008658 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8659 uint32_t ps_ctrl = 0;
8660 int id = -1;
8661 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008662
Chandra Kondurua1b22782015-04-07 15:28:45 -07008663 /* find scaler attached to this pipe */
8664 for (i = 0; i < crtc->num_scalers; i++) {
8665 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8666 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8667 id = i;
8668 pipe_config->pch_pfit.enabled = true;
8669 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8670 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8671 break;
8672 }
8673 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008674
Chandra Kondurua1b22782015-04-07 15:28:45 -07008675 scaler_state->scaler_id = id;
8676 if (id >= 0) {
8677 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8678 } else {
8679 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008680 }
8681}
8682
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008683static void
8684skylake_get_initial_plane_config(struct intel_crtc *crtc,
8685 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008686{
8687 struct drm_device *dev = crtc->base.dev;
8688 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008689 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008690 int pipe = crtc->pipe;
8691 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008692 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008693 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008694 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008695
Damien Lespiaud9806c92015-01-21 14:07:19 +00008696 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008697 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008698 DRM_DEBUG_KMS("failed to alloc fb\n");
8699 return;
8700 }
8701
Damien Lespiau1b842c82015-01-21 13:50:54 +00008702 fb = &intel_fb->base;
8703
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008704 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008705 if (!(val & PLANE_CTL_ENABLE))
8706 goto error;
8707
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008708 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8709 fourcc = skl_format_to_fourcc(pixel_format,
8710 val & PLANE_CTL_ORDER_RGBX,
8711 val & PLANE_CTL_ALPHA_MASK);
8712 fb->pixel_format = fourcc;
8713 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8714
Damien Lespiau40f46282015-02-27 11:15:21 +00008715 tiling = val & PLANE_CTL_TILED_MASK;
8716 switch (tiling) {
8717 case PLANE_CTL_TILED_LINEAR:
8718 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
8719 break;
8720 case PLANE_CTL_TILED_X:
8721 plane_config->tiling = I915_TILING_X;
8722 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8723 break;
8724 case PLANE_CTL_TILED_Y:
8725 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
8726 break;
8727 case PLANE_CTL_TILED_YF:
8728 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
8729 break;
8730 default:
8731 MISSING_CASE(tiling);
8732 goto error;
8733 }
8734
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008735 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8736 plane_config->base = base;
8737
8738 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8739
8740 val = I915_READ(PLANE_SIZE(pipe, 0));
8741 fb->height = ((val >> 16) & 0xfff) + 1;
8742 fb->width = ((val >> 0) & 0x1fff) + 1;
8743
8744 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00008745 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
8746 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008747 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8748
8749 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008750 fb->pixel_format,
8751 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008752
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008753 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008754
8755 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8756 pipe_name(pipe), fb->width, fb->height,
8757 fb->bits_per_pixel, base, fb->pitches[0],
8758 plane_config->size);
8759
Damien Lespiau2d140302015-02-05 17:22:18 +00008760 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008761 return;
8762
8763error:
8764 kfree(fb);
8765}
8766
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008767static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008768 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008769{
8770 struct drm_device *dev = crtc->base.dev;
8771 struct drm_i915_private *dev_priv = dev->dev_private;
8772 uint32_t tmp;
8773
8774 tmp = I915_READ(PF_CTL(crtc->pipe));
8775
8776 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008777 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008778 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8779 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008780
8781 /* We currently do not free assignements of panel fitters on
8782 * ivb/hsw (since we don't use the higher upscaling modes which
8783 * differentiates them) so just WARN about this case for now. */
8784 if (IS_GEN7(dev)) {
8785 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8786 PF_PIPE_SEL_IVB(crtc->pipe));
8787 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008788 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008789}
8790
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008791static void
8792ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8793 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008794{
8795 struct drm_device *dev = crtc->base.dev;
8796 struct drm_i915_private *dev_priv = dev->dev_private;
8797 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008798 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008799 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008800 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008801 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008802 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008803
Damien Lespiau42a7b082015-02-05 19:35:13 +00008804 val = I915_READ(DSPCNTR(pipe));
8805 if (!(val & DISPLAY_PLANE_ENABLE))
8806 return;
8807
Damien Lespiaud9806c92015-01-21 14:07:19 +00008808 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008809 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008810 DRM_DEBUG_KMS("failed to alloc fb\n");
8811 return;
8812 }
8813
Damien Lespiau1b842c82015-01-21 13:50:54 +00008814 fb = &intel_fb->base;
8815
Daniel Vetter18c52472015-02-10 17:16:09 +00008816 if (INTEL_INFO(dev)->gen >= 4) {
8817 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008818 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008819 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8820 }
8821 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008822
8823 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008824 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008825 fb->pixel_format = fourcc;
8826 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008827
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008828 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008829 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008830 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008831 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008832 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008833 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008834 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008835 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008836 }
8837 plane_config->base = base;
8838
8839 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008840 fb->width = ((val >> 16) & 0xfff) + 1;
8841 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008842
8843 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008844 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008845
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008846 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008847 fb->pixel_format,
8848 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008849
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008850 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008851
Damien Lespiau2844a922015-01-20 12:51:48 +00008852 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8853 pipe_name(pipe), fb->width, fb->height,
8854 fb->bits_per_pixel, base, fb->pitches[0],
8855 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008856
Damien Lespiau2d140302015-02-05 17:22:18 +00008857 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008858}
8859
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008860static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008861 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008862{
8863 struct drm_device *dev = crtc->base.dev;
8864 struct drm_i915_private *dev_priv = dev->dev_private;
8865 uint32_t tmp;
8866
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008867 if (!intel_display_power_is_enabled(dev_priv,
8868 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008869 return false;
8870
Daniel Vettere143a212013-07-04 12:01:15 +02008871 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008872 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008873
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008874 tmp = I915_READ(PIPECONF(crtc->pipe));
8875 if (!(tmp & PIPECONF_ENABLE))
8876 return false;
8877
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008878 switch (tmp & PIPECONF_BPC_MASK) {
8879 case PIPECONF_6BPC:
8880 pipe_config->pipe_bpp = 18;
8881 break;
8882 case PIPECONF_8BPC:
8883 pipe_config->pipe_bpp = 24;
8884 break;
8885 case PIPECONF_10BPC:
8886 pipe_config->pipe_bpp = 30;
8887 break;
8888 case PIPECONF_12BPC:
8889 pipe_config->pipe_bpp = 36;
8890 break;
8891 default:
8892 break;
8893 }
8894
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008895 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8896 pipe_config->limited_color_range = true;
8897
Daniel Vetterab9412b2013-05-03 11:49:46 +02008898 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008899 struct intel_shared_dpll *pll;
8900
Daniel Vetter88adfff2013-03-28 10:42:01 +01008901 pipe_config->has_pch_encoder = true;
8902
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008903 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8904 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8905 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008906
8907 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008908
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008909 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008910 pipe_config->shared_dpll =
8911 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008912 } else {
8913 tmp = I915_READ(PCH_DPLL_SEL);
8914 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8915 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8916 else
8917 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8918 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008919
8920 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8921
8922 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8923 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008924
8925 tmp = pipe_config->dpll_hw_state.dpll;
8926 pipe_config->pixel_multiplier =
8927 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8928 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008929
8930 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008931 } else {
8932 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008933 }
8934
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008935 intel_get_pipe_timings(crtc, pipe_config);
8936
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008937 ironlake_get_pfit_config(crtc, pipe_config);
8938
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008939 return true;
8940}
8941
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008942static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8943{
8944 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008945 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008946
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008947 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008948 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008949 pipe_name(crtc->pipe));
8950
Rob Clarke2c719b2014-12-15 13:56:32 -05008951 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8952 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8953 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8954 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8955 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8956 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008957 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008958 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008959 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008960 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008961 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008962 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008963 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008964 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008965 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008966
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008967 /*
8968 * In theory we can still leave IRQs enabled, as long as only the HPD
8969 * interrupts remain enabled. We used to check for that, but since it's
8970 * gen-specific and since we only disable LCPLL after we fully disable
8971 * the interrupts, the check below should be enough.
8972 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008973 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008974}
8975
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008976static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8977{
8978 struct drm_device *dev = dev_priv->dev;
8979
8980 if (IS_HASWELL(dev))
8981 return I915_READ(D_COMP_HSW);
8982 else
8983 return I915_READ(D_COMP_BDW);
8984}
8985
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008986static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8987{
8988 struct drm_device *dev = dev_priv->dev;
8989
8990 if (IS_HASWELL(dev)) {
8991 mutex_lock(&dev_priv->rps.hw_lock);
8992 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8993 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008994 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008995 mutex_unlock(&dev_priv->rps.hw_lock);
8996 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008997 I915_WRITE(D_COMP_BDW, val);
8998 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008999 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009000}
9001
9002/*
9003 * This function implements pieces of two sequences from BSpec:
9004 * - Sequence for display software to disable LCPLL
9005 * - Sequence for display software to allow package C8+
9006 * The steps implemented here are just the steps that actually touch the LCPLL
9007 * register. Callers should take care of disabling all the display engine
9008 * functions, doing the mode unset, fixing interrupts, etc.
9009 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009010static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9011 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009012{
9013 uint32_t val;
9014
9015 assert_can_disable_lcpll(dev_priv);
9016
9017 val = I915_READ(LCPLL_CTL);
9018
9019 if (switch_to_fclk) {
9020 val |= LCPLL_CD_SOURCE_FCLK;
9021 I915_WRITE(LCPLL_CTL, val);
9022
9023 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9024 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9025 DRM_ERROR("Switching to FCLK failed\n");
9026
9027 val = I915_READ(LCPLL_CTL);
9028 }
9029
9030 val |= LCPLL_PLL_DISABLE;
9031 I915_WRITE(LCPLL_CTL, val);
9032 POSTING_READ(LCPLL_CTL);
9033
9034 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9035 DRM_ERROR("LCPLL still locked\n");
9036
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009037 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009038 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009039 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009040 ndelay(100);
9041
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009042 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9043 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009044 DRM_ERROR("D_COMP RCOMP still in progress\n");
9045
9046 if (allow_power_down) {
9047 val = I915_READ(LCPLL_CTL);
9048 val |= LCPLL_POWER_DOWN_ALLOW;
9049 I915_WRITE(LCPLL_CTL, val);
9050 POSTING_READ(LCPLL_CTL);
9051 }
9052}
9053
9054/*
9055 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9056 * source.
9057 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009058static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009059{
9060 uint32_t val;
9061
9062 val = I915_READ(LCPLL_CTL);
9063
9064 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9065 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9066 return;
9067
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009068 /*
9069 * Make sure we're not on PC8 state before disabling PC8, otherwise
9070 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009071 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009072 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009073
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009074 if (val & LCPLL_POWER_DOWN_ALLOW) {
9075 val &= ~LCPLL_POWER_DOWN_ALLOW;
9076 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009077 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009078 }
9079
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009080 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009081 val |= D_COMP_COMP_FORCE;
9082 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009083 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009084
9085 val = I915_READ(LCPLL_CTL);
9086 val &= ~LCPLL_PLL_DISABLE;
9087 I915_WRITE(LCPLL_CTL, val);
9088
9089 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9090 DRM_ERROR("LCPLL not locked yet\n");
9091
9092 if (val & LCPLL_CD_SOURCE_FCLK) {
9093 val = I915_READ(LCPLL_CTL);
9094 val &= ~LCPLL_CD_SOURCE_FCLK;
9095 I915_WRITE(LCPLL_CTL, val);
9096
9097 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9098 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9099 DRM_ERROR("Switching back to LCPLL failed\n");
9100 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009101
Mika Kuoppala59bad942015-01-16 11:34:40 +02009102 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009103}
9104
Paulo Zanoni765dab672014-03-07 20:08:18 -03009105/*
9106 * Package states C8 and deeper are really deep PC states that can only be
9107 * reached when all the devices on the system allow it, so even if the graphics
9108 * device allows PC8+, it doesn't mean the system will actually get to these
9109 * states. Our driver only allows PC8+ when going into runtime PM.
9110 *
9111 * The requirements for PC8+ are that all the outputs are disabled, the power
9112 * well is disabled and most interrupts are disabled, and these are also
9113 * requirements for runtime PM. When these conditions are met, we manually do
9114 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9115 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9116 * hang the machine.
9117 *
9118 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9119 * the state of some registers, so when we come back from PC8+ we need to
9120 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9121 * need to take care of the registers kept by RC6. Notice that this happens even
9122 * if we don't put the device in PCI D3 state (which is what currently happens
9123 * because of the runtime PM support).
9124 *
9125 * For more, read "Display Sequences for Package C8" on the hardware
9126 * documentation.
9127 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009128void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009129{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009130 struct drm_device *dev = dev_priv->dev;
9131 uint32_t val;
9132
Paulo Zanonic67a4702013-08-19 13:18:09 -03009133 DRM_DEBUG_KMS("Enabling package C8+\n");
9134
Paulo Zanonic67a4702013-08-19 13:18:09 -03009135 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9136 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9137 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9138 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9139 }
9140
9141 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009142 hsw_disable_lcpll(dev_priv, true, true);
9143}
9144
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009145void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009146{
9147 struct drm_device *dev = dev_priv->dev;
9148 uint32_t val;
9149
Paulo Zanonic67a4702013-08-19 13:18:09 -03009150 DRM_DEBUG_KMS("Disabling package C8+\n");
9151
9152 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009153 lpt_init_pch_refclk(dev);
9154
9155 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9156 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9157 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9158 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9159 }
9160
9161 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009162}
9163
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009164static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309165{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009166 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309167 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009168 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309169 int req_cdclk;
9170
9171 /* see the comment in valleyview_modeset_global_resources */
9172 if (WARN_ON(max_pixclk < 0))
9173 return;
9174
9175 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9176
9177 if (req_cdclk != dev_priv->cdclk_freq)
9178 broxton_set_cdclk(dev, req_cdclk);
9179}
9180
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009181static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9182 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009183{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009184 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009185 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009186
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009187 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009188
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009189 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009190}
9191
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309192static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9193 enum port port,
9194 struct intel_crtc_state *pipe_config)
9195{
9196 switch (port) {
9197 case PORT_A:
9198 pipe_config->ddi_pll_sel = SKL_DPLL0;
9199 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9200 break;
9201 case PORT_B:
9202 pipe_config->ddi_pll_sel = SKL_DPLL1;
9203 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9204 break;
9205 case PORT_C:
9206 pipe_config->ddi_pll_sel = SKL_DPLL2;
9207 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9208 break;
9209 default:
9210 DRM_ERROR("Incorrect port type\n");
9211 }
9212}
9213
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009214static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9215 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009216 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009217{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009218 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009219
9220 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9221 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9222
9223 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009224 case SKL_DPLL0:
9225 /*
9226 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9227 * of the shared DPLL framework and thus needs to be read out
9228 * separately
9229 */
9230 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9231 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9232 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009233 case SKL_DPLL1:
9234 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9235 break;
9236 case SKL_DPLL2:
9237 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9238 break;
9239 case SKL_DPLL3:
9240 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9241 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009242 }
9243}
9244
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009245static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9246 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009247 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009248{
9249 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9250
9251 switch (pipe_config->ddi_pll_sel) {
9252 case PORT_CLK_SEL_WRPLL1:
9253 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9254 break;
9255 case PORT_CLK_SEL_WRPLL2:
9256 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9257 break;
9258 }
9259}
9260
Daniel Vetter26804af2014-06-25 22:01:55 +03009261static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009262 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009263{
9264 struct drm_device *dev = crtc->base.dev;
9265 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009266 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009267 enum port port;
9268 uint32_t tmp;
9269
9270 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9271
9272 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9273
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009274 if (IS_SKYLAKE(dev))
9275 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309276 else if (IS_BROXTON(dev))
9277 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009278 else
9279 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009280
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009281 if (pipe_config->shared_dpll >= 0) {
9282 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9283
9284 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9285 &pipe_config->dpll_hw_state));
9286 }
9287
Daniel Vetter26804af2014-06-25 22:01:55 +03009288 /*
9289 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9290 * DDI E. So just check whether this pipe is wired to DDI E and whether
9291 * the PCH transcoder is on.
9292 */
Damien Lespiauca370452013-12-03 13:56:24 +00009293 if (INTEL_INFO(dev)->gen < 9 &&
9294 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009295 pipe_config->has_pch_encoder = true;
9296
9297 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9298 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9299 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9300
9301 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9302 }
9303}
9304
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009305static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009306 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009307{
9308 struct drm_device *dev = crtc->base.dev;
9309 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009310 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009311 uint32_t tmp;
9312
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009313 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009314 POWER_DOMAIN_PIPE(crtc->pipe)))
9315 return false;
9316
Daniel Vettere143a212013-07-04 12:01:15 +02009317 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009318 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9319
Daniel Vettereccb1402013-05-22 00:50:22 +02009320 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9321 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9322 enum pipe trans_edp_pipe;
9323 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9324 default:
9325 WARN(1, "unknown pipe linked to edp transcoder\n");
9326 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9327 case TRANS_DDI_EDP_INPUT_A_ON:
9328 trans_edp_pipe = PIPE_A;
9329 break;
9330 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9331 trans_edp_pipe = PIPE_B;
9332 break;
9333 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9334 trans_edp_pipe = PIPE_C;
9335 break;
9336 }
9337
9338 if (trans_edp_pipe == crtc->pipe)
9339 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9340 }
9341
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009342 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009343 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009344 return false;
9345
Daniel Vettereccb1402013-05-22 00:50:22 +02009346 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009347 if (!(tmp & PIPECONF_ENABLE))
9348 return false;
9349
Daniel Vetter26804af2014-06-25 22:01:55 +03009350 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009351
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009352 intel_get_pipe_timings(crtc, pipe_config);
9353
Chandra Kondurua1b22782015-04-07 15:28:45 -07009354 if (INTEL_INFO(dev)->gen >= 9) {
9355 skl_init_scalers(dev, crtc, pipe_config);
9356 }
9357
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009358 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009359
9360 if (INTEL_INFO(dev)->gen >= 9) {
9361 pipe_config->scaler_state.scaler_id = -1;
9362 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9363 }
9364
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009365 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009366 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009367 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009368 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009369 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009370 else
9371 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009372 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009373
Jesse Barnese59150d2014-01-07 13:30:45 -08009374 if (IS_HASWELL(dev))
9375 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9376 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009377
Clint Taylorebb69c92014-09-30 10:30:22 -07009378 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9379 pipe_config->pixel_multiplier =
9380 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9381 } else {
9382 pipe_config->pixel_multiplier = 1;
9383 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009384
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009385 return true;
9386}
9387
Chris Wilson560b85b2010-08-07 11:01:38 +01009388static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9389{
9390 struct drm_device *dev = crtc->dev;
9391 struct drm_i915_private *dev_priv = dev->dev_private;
9392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009393 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009394
Ville Syrjälädc41c152014-08-13 11:57:05 +03009395 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009396 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9397 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009398 unsigned int stride = roundup_pow_of_two(width) * 4;
9399
9400 switch (stride) {
9401 default:
9402 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9403 width, stride);
9404 stride = 256;
9405 /* fallthrough */
9406 case 256:
9407 case 512:
9408 case 1024:
9409 case 2048:
9410 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009411 }
9412
Ville Syrjälädc41c152014-08-13 11:57:05 +03009413 cntl |= CURSOR_ENABLE |
9414 CURSOR_GAMMA_ENABLE |
9415 CURSOR_FORMAT_ARGB |
9416 CURSOR_STRIDE(stride);
9417
9418 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009419 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009420
Ville Syrjälädc41c152014-08-13 11:57:05 +03009421 if (intel_crtc->cursor_cntl != 0 &&
9422 (intel_crtc->cursor_base != base ||
9423 intel_crtc->cursor_size != size ||
9424 intel_crtc->cursor_cntl != cntl)) {
9425 /* On these chipsets we can only modify the base/size/stride
9426 * whilst the cursor is disabled.
9427 */
9428 I915_WRITE(_CURACNTR, 0);
9429 POSTING_READ(_CURACNTR);
9430 intel_crtc->cursor_cntl = 0;
9431 }
9432
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009433 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009434 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009435 intel_crtc->cursor_base = base;
9436 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009437
9438 if (intel_crtc->cursor_size != size) {
9439 I915_WRITE(CURSIZE, size);
9440 intel_crtc->cursor_size = size;
9441 }
9442
Chris Wilson4b0e3332014-05-30 16:35:26 +03009443 if (intel_crtc->cursor_cntl != cntl) {
9444 I915_WRITE(_CURACNTR, cntl);
9445 POSTING_READ(_CURACNTR);
9446 intel_crtc->cursor_cntl = cntl;
9447 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009448}
9449
9450static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9451{
9452 struct drm_device *dev = crtc->dev;
9453 struct drm_i915_private *dev_priv = dev->dev_private;
9454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9455 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009456 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009457
Chris Wilson4b0e3332014-05-30 16:35:26 +03009458 cntl = 0;
9459 if (base) {
9460 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009461 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309462 case 64:
9463 cntl |= CURSOR_MODE_64_ARGB_AX;
9464 break;
9465 case 128:
9466 cntl |= CURSOR_MODE_128_ARGB_AX;
9467 break;
9468 case 256:
9469 cntl |= CURSOR_MODE_256_ARGB_AX;
9470 break;
9471 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009472 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309473 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009474 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009475 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009476
9477 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9478 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009479 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009480
Matt Roper8e7d6882015-01-21 16:35:41 -08009481 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009482 cntl |= CURSOR_ROTATE_180;
9483
Chris Wilson4b0e3332014-05-30 16:35:26 +03009484 if (intel_crtc->cursor_cntl != cntl) {
9485 I915_WRITE(CURCNTR(pipe), cntl);
9486 POSTING_READ(CURCNTR(pipe));
9487 intel_crtc->cursor_cntl = cntl;
9488 }
9489
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009490 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009491 I915_WRITE(CURBASE(pipe), base);
9492 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009493
9494 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009495}
9496
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009497/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009498static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9499 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009500{
9501 struct drm_device *dev = crtc->dev;
9502 struct drm_i915_private *dev_priv = dev->dev_private;
9503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9504 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009505 int x = crtc->cursor_x;
9506 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009507 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009508
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009509 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009510 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009511
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009512 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009513 base = 0;
9514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009515 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009516 base = 0;
9517
9518 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009519 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009520 base = 0;
9521
9522 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9523 x = -x;
9524 }
9525 pos |= x << CURSOR_X_SHIFT;
9526
9527 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009528 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009529 base = 0;
9530
9531 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9532 y = -y;
9533 }
9534 pos |= y << CURSOR_Y_SHIFT;
9535
Chris Wilson4b0e3332014-05-30 16:35:26 +03009536 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009537 return;
9538
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009539 I915_WRITE(CURPOS(pipe), pos);
9540
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009541 /* ILK+ do this automagically */
9542 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009543 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009544 base += (intel_crtc->base.cursor->state->crtc_h *
9545 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009546 }
9547
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009548 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009549 i845_update_cursor(crtc, base);
9550 else
9551 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009552}
9553
Ville Syrjälädc41c152014-08-13 11:57:05 +03009554static bool cursor_size_ok(struct drm_device *dev,
9555 uint32_t width, uint32_t height)
9556{
9557 if (width == 0 || height == 0)
9558 return false;
9559
9560 /*
9561 * 845g/865g are special in that they are only limited by
9562 * the width of their cursors, the height is arbitrary up to
9563 * the precision of the register. Everything else requires
9564 * square cursors, limited to a few power-of-two sizes.
9565 */
9566 if (IS_845G(dev) || IS_I865G(dev)) {
9567 if ((width & 63) != 0)
9568 return false;
9569
9570 if (width > (IS_845G(dev) ? 64 : 512))
9571 return false;
9572
9573 if (height > 1023)
9574 return false;
9575 } else {
9576 switch (width | height) {
9577 case 256:
9578 case 128:
9579 if (IS_GEN2(dev))
9580 return false;
9581 case 64:
9582 break;
9583 default:
9584 return false;
9585 }
9586 }
9587
9588 return true;
9589}
9590
Jesse Barnes79e53942008-11-07 14:24:08 -08009591static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01009592 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08009593{
James Simmons72034252010-08-03 01:33:19 +01009594 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08009595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009596
James Simmons72034252010-08-03 01:33:19 +01009597 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009598 intel_crtc->lut_r[i] = red[i] >> 8;
9599 intel_crtc->lut_g[i] = green[i] >> 8;
9600 intel_crtc->lut_b[i] = blue[i] >> 8;
9601 }
9602
9603 intel_crtc_load_lut(crtc);
9604}
9605
Jesse Barnes79e53942008-11-07 14:24:08 -08009606/* VESA 640x480x72Hz mode to set on the pipe */
9607static struct drm_display_mode load_detect_mode = {
9608 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9609 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9610};
9611
Daniel Vettera8bb6812014-02-10 18:00:39 +01009612struct drm_framebuffer *
9613__intel_framebuffer_create(struct drm_device *dev,
9614 struct drm_mode_fb_cmd2 *mode_cmd,
9615 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01009616{
9617 struct intel_framebuffer *intel_fb;
9618 int ret;
9619
9620 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9621 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009622 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01009623 return ERR_PTR(-ENOMEM);
9624 }
9625
9626 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009627 if (ret)
9628 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009629
9630 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009631err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009632 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009633 kfree(intel_fb);
9634
9635 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009636}
9637
Daniel Vetterb5ea6422014-03-02 21:18:00 +01009638static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01009639intel_framebuffer_create(struct drm_device *dev,
9640 struct drm_mode_fb_cmd2 *mode_cmd,
9641 struct drm_i915_gem_object *obj)
9642{
9643 struct drm_framebuffer *fb;
9644 int ret;
9645
9646 ret = i915_mutex_lock_interruptible(dev);
9647 if (ret)
9648 return ERR_PTR(ret);
9649 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9650 mutex_unlock(&dev->struct_mutex);
9651
9652 return fb;
9653}
9654
Chris Wilsond2dff872011-04-19 08:36:26 +01009655static u32
9656intel_framebuffer_pitch_for_width(int width, int bpp)
9657{
9658 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9659 return ALIGN(pitch, 64);
9660}
9661
9662static u32
9663intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9664{
9665 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009666 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009667}
9668
9669static struct drm_framebuffer *
9670intel_framebuffer_create_for_mode(struct drm_device *dev,
9671 struct drm_display_mode *mode,
9672 int depth, int bpp)
9673{
9674 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009675 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009676
9677 obj = i915_gem_alloc_object(dev,
9678 intel_framebuffer_size_for_mode(mode, bpp));
9679 if (obj == NULL)
9680 return ERR_PTR(-ENOMEM);
9681
9682 mode_cmd.width = mode->hdisplay;
9683 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009684 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9685 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009686 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009687
9688 return intel_framebuffer_create(dev, &mode_cmd, obj);
9689}
9690
9691static struct drm_framebuffer *
9692mode_fits_in_fbdev(struct drm_device *dev,
9693 struct drm_display_mode *mode)
9694{
Daniel Vetter4520f532013-10-09 09:18:51 +02009695#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01009696 struct drm_i915_private *dev_priv = dev->dev_private;
9697 struct drm_i915_gem_object *obj;
9698 struct drm_framebuffer *fb;
9699
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009700 if (!dev_priv->fbdev)
9701 return NULL;
9702
9703 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009704 return NULL;
9705
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009706 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009707 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009708
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009709 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009710 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9711 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01009712 return NULL;
9713
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009714 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009715 return NULL;
9716
9717 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009718#else
9719 return NULL;
9720#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009721}
9722
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009723static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9724 struct drm_crtc *crtc,
9725 struct drm_display_mode *mode,
9726 struct drm_framebuffer *fb,
9727 int x, int y)
9728{
9729 struct drm_plane_state *plane_state;
9730 int hdisplay, vdisplay;
9731 int ret;
9732
9733 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9734 if (IS_ERR(plane_state))
9735 return PTR_ERR(plane_state);
9736
9737 if (mode)
9738 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
9739 else
9740 hdisplay = vdisplay = 0;
9741
9742 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9743 if (ret)
9744 return ret;
9745 drm_atomic_set_fb_for_plane(plane_state, fb);
9746 plane_state->crtc_x = 0;
9747 plane_state->crtc_y = 0;
9748 plane_state->crtc_w = hdisplay;
9749 plane_state->crtc_h = vdisplay;
9750 plane_state->src_x = x << 16;
9751 plane_state->src_y = y << 16;
9752 plane_state->src_w = hdisplay << 16;
9753 plane_state->src_h = vdisplay << 16;
9754
9755 return 0;
9756}
9757
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009758bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009759 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009760 struct intel_load_detect_pipe *old,
9761 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009762{
9763 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009764 struct intel_encoder *intel_encoder =
9765 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009766 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009767 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009768 struct drm_crtc *crtc = NULL;
9769 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02009770 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009771 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009772 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009773 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009774 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009775 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009776
Chris Wilsond2dff872011-04-19 08:36:26 +01009777 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009778 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009779 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009780
Rob Clark51fd3712013-11-19 12:10:12 -05009781retry:
9782 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9783 if (ret)
9784 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009785
Jesse Barnes79e53942008-11-07 14:24:08 -08009786 /*
9787 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009788 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009789 * - if the connector already has an assigned crtc, use it (but make
9790 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009791 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009792 * - try to find the first unused crtc that can drive this connector,
9793 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009794 */
9795
9796 /* See if we already have a CRTC for this connector */
9797 if (encoder->crtc) {
9798 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009799
Rob Clark51fd3712013-11-19 12:10:12 -05009800 ret = drm_modeset_lock(&crtc->mutex, ctx);
9801 if (ret)
9802 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009803 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9804 if (ret)
9805 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01009806
Daniel Vetter24218aa2012-08-12 19:27:11 +02009807 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009808 old->load_detect_temp = false;
9809
9810 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009811 if (connector->dpms != DRM_MODE_DPMS_ON)
9812 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01009813
Chris Wilson71731882011-04-19 23:10:58 +01009814 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08009815 }
9816
9817 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009818 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009819 i++;
9820 if (!(encoder->possible_crtcs & (1 << i)))
9821 continue;
Matt Roper83d65732015-02-25 13:12:16 -08009822 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03009823 continue;
9824 /* This can occur when applying the pipe A quirk on resume. */
9825 if (to_intel_crtc(possible_crtc)->new_enabled)
9826 continue;
9827
9828 crtc = possible_crtc;
9829 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009830 }
9831
9832 /*
9833 * If we didn't find an unused CRTC, don't use any.
9834 */
9835 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009836 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05009837 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08009838 }
9839
Rob Clark51fd3712013-11-19 12:10:12 -05009840 ret = drm_modeset_lock(&crtc->mutex, ctx);
9841 if (ret)
9842 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009843 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9844 if (ret)
9845 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02009846 intel_encoder->new_crtc = to_intel_crtc(crtc);
9847 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009848
9849 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009850 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02009851 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009852 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01009853 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08009854
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009855 state = drm_atomic_state_alloc(dev);
9856 if (!state)
9857 return false;
9858
9859 state->acquire_ctx = ctx;
9860
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009861 connector_state = drm_atomic_get_connector_state(state, connector);
9862 if (IS_ERR(connector_state)) {
9863 ret = PTR_ERR(connector_state);
9864 goto fail;
9865 }
9866
9867 connector_state->crtc = crtc;
9868 connector_state->best_encoder = &intel_encoder->base;
9869
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009870 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9871 if (IS_ERR(crtc_state)) {
9872 ret = PTR_ERR(crtc_state);
9873 goto fail;
9874 }
9875
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009876 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009877
Chris Wilson64927112011-04-20 07:25:26 +01009878 if (!mode)
9879 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009880
Chris Wilsond2dff872011-04-19 08:36:26 +01009881 /* We need a framebuffer large enough to accommodate all accesses
9882 * that the plane may generate whilst we perform load detection.
9883 * We can not rely on the fbcon either being present (we get called
9884 * during its initialisation to detect all boot displays, or it may
9885 * not even exist) or that it is large enough to satisfy the
9886 * requested mode.
9887 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009888 fb = mode_fits_in_fbdev(dev, mode);
9889 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009890 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009891 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9892 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009893 } else
9894 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009895 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009896 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009897 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009898 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009899
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009900 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9901 if (ret)
9902 goto fail;
9903
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009904 drm_mode_copy(&crtc_state->base.mode, mode);
9905
9906 if (intel_set_mode(crtc, state)) {
Chris Wilson64927112011-04-20 07:25:26 +01009907 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01009908 if (old->release_fb)
9909 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009910 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009911 }
Daniel Vetter9128b042015-03-03 17:31:21 +01009912 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01009913
Jesse Barnes79e53942008-11-07 14:24:08 -08009914 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009915 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009916 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009917
9918 fail:
Matt Roper83d65732015-02-25 13:12:16 -08009919 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -05009920fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +03009921 drm_atomic_state_free(state);
9922 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009923
Rob Clark51fd3712013-11-19 12:10:12 -05009924 if (ret == -EDEADLK) {
9925 drm_modeset_backoff(ctx);
9926 goto retry;
9927 }
9928
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009929 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009930}
9931
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009932void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009933 struct intel_load_detect_pipe *old,
9934 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009935{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009936 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009937 struct intel_encoder *intel_encoder =
9938 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009939 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01009940 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009942 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009943 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009944 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009945 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009946
Chris Wilsond2dff872011-04-19 08:36:26 +01009947 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009948 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009949 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009950
Chris Wilson8261b192011-04-19 23:18:09 +01009951 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009952 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009953 if (!state)
9954 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009955
9956 state->acquire_ctx = ctx;
9957
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009958 connector_state = drm_atomic_get_connector_state(state, connector);
9959 if (IS_ERR(connector_state))
9960 goto fail;
9961
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009962 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9963 if (IS_ERR(crtc_state))
9964 goto fail;
9965
Daniel Vetterfc303102012-07-09 10:40:58 +02009966 to_intel_connector(connector)->new_encoder = NULL;
9967 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009968 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009969
9970 connector_state->best_encoder = NULL;
9971 connector_state->crtc = NULL;
9972
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009973 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009974
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009975 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
9976 0, 0);
9977 if (ret)
9978 goto fail;
9979
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +03009980 ret = intel_set_mode(crtc, state);
9981 if (ret)
9982 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +01009983
Daniel Vetter36206362012-12-10 20:42:17 +01009984 if (old->release_fb) {
9985 drm_framebuffer_unregister_private(old->release_fb);
9986 drm_framebuffer_unreference(old->release_fb);
9987 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009988
Chris Wilson0622a532011-04-21 09:32:11 +01009989 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009990 }
9991
Eric Anholtc751ce42010-03-25 11:48:48 -07009992 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009993 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9994 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009995
9996 return;
9997fail:
9998 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
9999 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010000}
10001
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010002static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010003 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010004{
10005 struct drm_i915_private *dev_priv = dev->dev_private;
10006 u32 dpll = pipe_config->dpll_hw_state.dpll;
10007
10008 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010009 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010010 else if (HAS_PCH_SPLIT(dev))
10011 return 120000;
10012 else if (!IS_GEN2(dev))
10013 return 96000;
10014 else
10015 return 48000;
10016}
10017
Jesse Barnes79e53942008-11-07 14:24:08 -080010018/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010019static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010020 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010021{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010022 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010023 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010024 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010025 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010026 u32 fp;
10027 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010028 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010029
10030 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010031 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010032 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010033 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010034
10035 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010036 if (IS_PINEVIEW(dev)) {
10037 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10038 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010039 } else {
10040 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10041 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10042 }
10043
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010044 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010045 if (IS_PINEVIEW(dev))
10046 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10047 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010048 else
10049 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010050 DPLL_FPA01_P1_POST_DIV_SHIFT);
10051
10052 switch (dpll & DPLL_MODE_MASK) {
10053 case DPLLB_MODE_DAC_SERIAL:
10054 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10055 5 : 10;
10056 break;
10057 case DPLLB_MODE_LVDS:
10058 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10059 7 : 14;
10060 break;
10061 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010062 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010063 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010064 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010065 }
10066
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010067 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010068 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010069 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010070 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010071 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010072 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010073 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010074
10075 if (is_lvds) {
10076 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10077 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010078
10079 if (lvds & LVDS_CLKB_POWER_UP)
10080 clock.p2 = 7;
10081 else
10082 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010083 } else {
10084 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10085 clock.p1 = 2;
10086 else {
10087 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10088 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10089 }
10090 if (dpll & PLL_P2_DIVIDE_BY_4)
10091 clock.p2 = 4;
10092 else
10093 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010094 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010095
10096 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010097 }
10098
Ville Syrjälä18442d02013-09-13 16:00:08 +030010099 /*
10100 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010101 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010102 * encoder's get_config() function.
10103 */
10104 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010105}
10106
Ville Syrjälä6878da02013-09-13 15:59:11 +030010107int intel_dotclock_calculate(int link_freq,
10108 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010109{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010110 /*
10111 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010112 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010113 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010114 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010115 *
10116 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010117 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010118 */
10119
Ville Syrjälä6878da02013-09-13 15:59:11 +030010120 if (!m_n->link_n)
10121 return 0;
10122
10123 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10124}
10125
Ville Syrjälä18442d02013-09-13 16:00:08 +030010126static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010127 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010128{
10129 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010130
10131 /* read out port_clock from the DPLL */
10132 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010133
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010134 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010135 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010136 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010137 * agree once we know their relationship in the encoder's
10138 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010139 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010140 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010141 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10142 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010143}
10144
10145/** Returns the currently programmed mode of the given pipe. */
10146struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10147 struct drm_crtc *crtc)
10148{
Jesse Barnes548f2452011-02-17 10:40:53 -080010149 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010151 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010152 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010153 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010154 int htot = I915_READ(HTOTAL(cpu_transcoder));
10155 int hsync = I915_READ(HSYNC(cpu_transcoder));
10156 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10157 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010158 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010159
10160 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10161 if (!mode)
10162 return NULL;
10163
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010164 /*
10165 * Construct a pipe_config sufficient for getting the clock info
10166 * back out of crtc_clock_get.
10167 *
10168 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10169 * to use a real value here instead.
10170 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010171 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010172 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010173 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10174 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10175 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010176 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10177
Ville Syrjälä773ae032013-09-23 17:48:20 +030010178 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010179 mode->hdisplay = (htot & 0xffff) + 1;
10180 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10181 mode->hsync_start = (hsync & 0xffff) + 1;
10182 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10183 mode->vdisplay = (vtot & 0xffff) + 1;
10184 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10185 mode->vsync_start = (vsync & 0xffff) + 1;
10186 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10187
10188 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010189
10190 return mode;
10191}
10192
Jesse Barnes652c3932009-08-17 13:31:43 -070010193static void intel_decrease_pllclock(struct drm_crtc *crtc)
10194{
10195 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010198
Sonika Jindalbaff2962014-07-22 11:16:35 +053010199 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010200 return;
10201
10202 if (!dev_priv->lvds_downclock_avail)
10203 return;
10204
10205 /*
10206 * Since this is called by a timer, we should never get here in
10207 * the manual case.
10208 */
10209 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010210 int pipe = intel_crtc->pipe;
10211 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010212 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010213
Zhao Yakui44d98a62009-10-09 11:39:40 +080010214 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010215
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010216 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010217
Chris Wilson074b5e12012-05-02 12:07:06 +010010218 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010219 dpll |= DISPLAY_RATE_SELECT_FPA1;
10220 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010221 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010222 dpll = I915_READ(dpll_reg);
10223 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010224 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010225 }
10226
10227}
10228
Chris Wilsonf047e392012-07-21 12:31:41 +010010229void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010230{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010231 struct drm_i915_private *dev_priv = dev->dev_private;
10232
Chris Wilsonf62a0072014-02-21 17:55:39 +000010233 if (dev_priv->mm.busy)
10234 return;
10235
Paulo Zanoni43694d62014-03-07 20:08:08 -030010236 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010237 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010238 if (INTEL_INFO(dev)->gen >= 6)
10239 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010240 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010241}
10242
10243void intel_mark_idle(struct drm_device *dev)
10244{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010245 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010246 struct drm_crtc *crtc;
10247
Chris Wilsonf62a0072014-02-21 17:55:39 +000010248 if (!dev_priv->mm.busy)
10249 return;
10250
10251 dev_priv->mm.busy = false;
10252
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010253 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010254 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010255 continue;
10256
10257 intel_decrease_pllclock(crtc);
10258 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010259
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010260 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010261 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010262
Paulo Zanoni43694d62014-03-07 20:08:08 -030010263 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010264}
10265
Jesse Barnes79e53942008-11-07 14:24:08 -080010266static void intel_crtc_destroy(struct drm_crtc *crtc)
10267{
10268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010269 struct drm_device *dev = crtc->dev;
10270 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010271
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010272 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010273 work = intel_crtc->unpin_work;
10274 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010275 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010276
10277 if (work) {
10278 cancel_work_sync(&work->work);
10279 kfree(work);
10280 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010281
10282 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010283
Jesse Barnes79e53942008-11-07 14:24:08 -080010284 kfree(intel_crtc);
10285}
10286
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010287static void intel_unpin_work_fn(struct work_struct *__work)
10288{
10289 struct intel_unpin_work *work =
10290 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010291 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010292 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010293
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010294 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010295 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010296 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010297
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010298 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010299
10300 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010301 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010302 mutex_unlock(&dev->struct_mutex);
10303
Daniel Vetterf99d7062014-06-19 16:01:59 +020010304 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010305 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010306
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010307 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10308 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10309
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010310 kfree(work);
10311}
10312
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010313static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010314 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010315{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10317 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010318 unsigned long flags;
10319
10320 /* Ignore early vblank irqs */
10321 if (intel_crtc == NULL)
10322 return;
10323
Daniel Vetterf3260382014-09-15 14:55:23 +020010324 /*
10325 * This is called both by irq handlers and the reset code (to complete
10326 * lost pageflips) so needs the full irqsave spinlocks.
10327 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010328 spin_lock_irqsave(&dev->event_lock, flags);
10329 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010330
10331 /* Ensure we don't miss a work->pending update ... */
10332 smp_rmb();
10333
10334 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010335 spin_unlock_irqrestore(&dev->event_lock, flags);
10336 return;
10337 }
10338
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010339 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010340
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010341 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010342}
10343
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010344void intel_finish_page_flip(struct drm_device *dev, int pipe)
10345{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010346 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010347 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10348
Mario Kleiner49b14a52010-12-09 07:00:07 +010010349 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010350}
10351
10352void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10353{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010354 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010355 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10356
Mario Kleiner49b14a52010-12-09 07:00:07 +010010357 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010358}
10359
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010360/* Is 'a' after or equal to 'b'? */
10361static bool g4x_flip_count_after_eq(u32 a, u32 b)
10362{
10363 return !((a - b) & 0x80000000);
10364}
10365
10366static bool page_flip_finished(struct intel_crtc *crtc)
10367{
10368 struct drm_device *dev = crtc->base.dev;
10369 struct drm_i915_private *dev_priv = dev->dev_private;
10370
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010371 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10372 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10373 return true;
10374
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010375 /*
10376 * The relevant registers doen't exist on pre-ctg.
10377 * As the flip done interrupt doesn't trigger for mmio
10378 * flips on gmch platforms, a flip count check isn't
10379 * really needed there. But since ctg has the registers,
10380 * include it in the check anyway.
10381 */
10382 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10383 return true;
10384
10385 /*
10386 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10387 * used the same base address. In that case the mmio flip might
10388 * have completed, but the CS hasn't even executed the flip yet.
10389 *
10390 * A flip count check isn't enough as the CS might have updated
10391 * the base address just after start of vblank, but before we
10392 * managed to process the interrupt. This means we'd complete the
10393 * CS flip too soon.
10394 *
10395 * Combining both checks should get us a good enough result. It may
10396 * still happen that the CS flip has been executed, but has not
10397 * yet actually completed. But in case the base address is the same
10398 * anyway, we don't really care.
10399 */
10400 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10401 crtc->unpin_work->gtt_offset &&
10402 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10403 crtc->unpin_work->flip_count);
10404}
10405
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010406void intel_prepare_page_flip(struct drm_device *dev, int plane)
10407{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010408 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010409 struct intel_crtc *intel_crtc =
10410 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10411 unsigned long flags;
10412
Daniel Vetterf3260382014-09-15 14:55:23 +020010413
10414 /*
10415 * This is called both by irq handlers and the reset code (to complete
10416 * lost pageflips) so needs the full irqsave spinlocks.
10417 *
10418 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010419 * generate a page-flip completion irq, i.e. every modeset
10420 * is also accompanied by a spurious intel_prepare_page_flip().
10421 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010422 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010423 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010424 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010425 spin_unlock_irqrestore(&dev->event_lock, flags);
10426}
10427
Robin Schroereba905b2014-05-18 02:24:50 +020010428static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010429{
10430 /* Ensure that the work item is consistent when activating it ... */
10431 smp_wmb();
10432 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10433 /* and that it is marked active as soon as the irq could fire. */
10434 smp_wmb();
10435}
10436
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010437static int intel_gen2_queue_flip(struct drm_device *dev,
10438 struct drm_crtc *crtc,
10439 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010440 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010441 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010442 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010443{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010445 u32 flip_mask;
10446 int ret;
10447
Daniel Vetter6d90c952012-04-26 23:28:05 +020010448 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010449 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010450 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010451
10452 /* Can't queue multiple flips, so wait for the previous
10453 * one to finish before executing the next.
10454 */
10455 if (intel_crtc->plane)
10456 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10457 else
10458 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010459 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10460 intel_ring_emit(ring, MI_NOOP);
10461 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10462 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10463 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010464 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010465 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010466
10467 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010468 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010469 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010470}
10471
10472static int intel_gen3_queue_flip(struct drm_device *dev,
10473 struct drm_crtc *crtc,
10474 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010475 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010476 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010477 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010478{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010480 u32 flip_mask;
10481 int ret;
10482
Daniel Vetter6d90c952012-04-26 23:28:05 +020010483 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010484 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010485 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010486
10487 if (intel_crtc->plane)
10488 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10489 else
10490 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010491 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10492 intel_ring_emit(ring, MI_NOOP);
10493 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10494 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10495 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010496 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010497 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010498
Chris Wilsone7d841c2012-12-03 11:36:30 +000010499 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010500 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010501 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010502}
10503
10504static int intel_gen4_queue_flip(struct drm_device *dev,
10505 struct drm_crtc *crtc,
10506 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010507 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010508 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010509 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010510{
10511 struct drm_i915_private *dev_priv = dev->dev_private;
10512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10513 uint32_t pf, pipesrc;
10514 int ret;
10515
Daniel Vetter6d90c952012-04-26 23:28:05 +020010516 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010517 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010518 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010519
10520 /* i965+ uses the linear or tiled offsets from the
10521 * Display Registers (which do not change across a page-flip)
10522 * so we need only reprogram the base address.
10523 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010524 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10525 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10526 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010527 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010528 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010529
10530 /* XXX Enabling the panel-fitter across page-flip is so far
10531 * untested on non-native modes, so ignore it for now.
10532 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10533 */
10534 pf = 0;
10535 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010536 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010537
10538 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010539 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010540 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010541}
10542
10543static int intel_gen6_queue_flip(struct drm_device *dev,
10544 struct drm_crtc *crtc,
10545 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010546 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010547 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010548 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010549{
10550 struct drm_i915_private *dev_priv = dev->dev_private;
10551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10552 uint32_t pf, pipesrc;
10553 int ret;
10554
Daniel Vetter6d90c952012-04-26 23:28:05 +020010555 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010556 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010557 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010558
Daniel Vetter6d90c952012-04-26 23:28:05 +020010559 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10560 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10561 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010562 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010563
Chris Wilson99d9acd2012-04-17 20:37:00 +010010564 /* Contrary to the suggestions in the documentation,
10565 * "Enable Panel Fitter" does not seem to be required when page
10566 * flipping with a non-native mode, and worse causes a normal
10567 * modeset to fail.
10568 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10569 */
10570 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010571 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010572 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010573
10574 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010575 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010576 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010577}
10578
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010579static int intel_gen7_queue_flip(struct drm_device *dev,
10580 struct drm_crtc *crtc,
10581 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010582 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010583 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010584 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010585{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010587 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010588 int len, ret;
10589
Robin Schroereba905b2014-05-18 02:24:50 +020010590 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010591 case PLANE_A:
10592 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10593 break;
10594 case PLANE_B:
10595 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10596 break;
10597 case PLANE_C:
10598 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10599 break;
10600 default:
10601 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010602 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010603 }
10604
Chris Wilsonffe74d72013-08-26 20:58:12 +010010605 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010606 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010607 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010608 /*
10609 * On Gen 8, SRM is now taking an extra dword to accommodate
10610 * 48bits addresses, and we need a NOOP for the batch size to
10611 * stay even.
10612 */
10613 if (IS_GEN8(dev))
10614 len += 2;
10615 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010616
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010617 /*
10618 * BSpec MI_DISPLAY_FLIP for IVB:
10619 * "The full packet must be contained within the same cache line."
10620 *
10621 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10622 * cacheline, if we ever start emitting more commands before
10623 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10624 * then do the cacheline alignment, and finally emit the
10625 * MI_DISPLAY_FLIP.
10626 */
10627 ret = intel_ring_cacheline_align(ring);
10628 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010629 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010630
Chris Wilsonffe74d72013-08-26 20:58:12 +010010631 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010632 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010633 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010634
Chris Wilsonffe74d72013-08-26 20:58:12 +010010635 /* Unmask the flip-done completion message. Note that the bspec says that
10636 * we should do this for both the BCS and RCS, and that we must not unmask
10637 * more than one flip event at any time (or ensure that one flip message
10638 * can be sent by waiting for flip-done prior to queueing new flips).
10639 * Experimentation says that BCS works despite DERRMR masking all
10640 * flip-done completion events and that unmasking all planes at once
10641 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10642 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10643 */
10644 if (ring->id == RCS) {
10645 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10646 intel_ring_emit(ring, DERRMR);
10647 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10648 DERRMR_PIPEB_PRI_FLIP_DONE |
10649 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010010650 if (IS_GEN8(dev))
10651 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
10652 MI_SRM_LRM_GLOBAL_GTT);
10653 else
10654 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
10655 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010010656 intel_ring_emit(ring, DERRMR);
10657 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010010658 if (IS_GEN8(dev)) {
10659 intel_ring_emit(ring, 0);
10660 intel_ring_emit(ring, MI_NOOP);
10661 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010662 }
10663
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010664 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010665 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010666 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010667 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000010668
10669 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010670 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010671 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010672}
10673
Sourab Gupta84c33a62014-06-02 16:47:17 +053010674static bool use_mmio_flip(struct intel_engine_cs *ring,
10675 struct drm_i915_gem_object *obj)
10676{
10677 /*
10678 * This is not being used for older platforms, because
10679 * non-availability of flip done interrupt forces us to use
10680 * CS flips. Older platforms derive flip done using some clever
10681 * tricks involving the flip_pending status bits and vblank irqs.
10682 * So using MMIO flips there would disrupt this mechanism.
10683 */
10684
Chris Wilson8e09bf82014-07-08 10:40:30 +010010685 if (ring == NULL)
10686 return true;
10687
Sourab Gupta84c33a62014-06-02 16:47:17 +053010688 if (INTEL_INFO(ring->dev)->gen < 5)
10689 return false;
10690
10691 if (i915.use_mmio_flip < 0)
10692 return false;
10693 else if (i915.use_mmio_flip > 0)
10694 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010010695 else if (i915.enable_execlists)
10696 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010697 else
John Harrison41c52412014-11-24 18:49:43 +000010698 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010699}
10700
Damien Lespiauff944562014-11-20 14:58:16 +000010701static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
10702{
10703 struct drm_device *dev = intel_crtc->base.dev;
10704 struct drm_i915_private *dev_priv = dev->dev_private;
10705 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000010706 const enum pipe pipe = intel_crtc->pipe;
10707 u32 ctl, stride;
10708
10709 ctl = I915_READ(PLANE_CTL(pipe, 0));
10710 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010711 switch (fb->modifier[0]) {
10712 case DRM_FORMAT_MOD_NONE:
10713 break;
10714 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000010715 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010716 break;
10717 case I915_FORMAT_MOD_Y_TILED:
10718 ctl |= PLANE_CTL_TILED_Y;
10719 break;
10720 case I915_FORMAT_MOD_Yf_TILED:
10721 ctl |= PLANE_CTL_TILED_YF;
10722 break;
10723 default:
10724 MISSING_CASE(fb->modifier[0]);
10725 }
Damien Lespiauff944562014-11-20 14:58:16 +000010726
10727 /*
10728 * The stride is either expressed as a multiple of 64 bytes chunks for
10729 * linear buffers or in number of tiles for tiled buffers.
10730 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010731 stride = fb->pitches[0] /
10732 intel_fb_stride_alignment(dev, fb->modifier[0],
10733 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000010734
10735 /*
10736 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10737 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10738 */
10739 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10740 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10741
10742 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
10743 POSTING_READ(PLANE_SURF(pipe, 0));
10744}
10745
10746static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010747{
10748 struct drm_device *dev = intel_crtc->base.dev;
10749 struct drm_i915_private *dev_priv = dev->dev_private;
10750 struct intel_framebuffer *intel_fb =
10751 to_intel_framebuffer(intel_crtc->base.primary->fb);
10752 struct drm_i915_gem_object *obj = intel_fb->obj;
10753 u32 dspcntr;
10754 u32 reg;
10755
Sourab Gupta84c33a62014-06-02 16:47:17 +053010756 reg = DSPCNTR(intel_crtc->plane);
10757 dspcntr = I915_READ(reg);
10758
Damien Lespiauc5d97472014-10-25 00:11:11 +010010759 if (obj->tiling_mode != I915_TILING_NONE)
10760 dspcntr |= DISPPLANE_TILED;
10761 else
10762 dspcntr &= ~DISPPLANE_TILED;
10763
Sourab Gupta84c33a62014-06-02 16:47:17 +053010764 I915_WRITE(reg, dspcntr);
10765
10766 I915_WRITE(DSPSURF(intel_crtc->plane),
10767 intel_crtc->unpin_work->gtt_offset);
10768 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010769
Damien Lespiauff944562014-11-20 14:58:16 +000010770}
10771
10772/*
10773 * XXX: This is the temporary way to update the plane registers until we get
10774 * around to using the usual plane update functions for MMIO flips
10775 */
10776static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
10777{
10778 struct drm_device *dev = intel_crtc->base.dev;
10779 bool atomic_update;
10780 u32 start_vbl_count;
10781
10782 intel_mark_page_flip_active(intel_crtc);
10783
10784 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
10785
10786 if (INTEL_INFO(dev)->gen >= 9)
10787 skl_do_mmio_flip(intel_crtc);
10788 else
10789 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10790 ilk_do_mmio_flip(intel_crtc);
10791
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010792 if (atomic_update)
10793 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010794}
10795
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010796static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010797{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010798 struct intel_mmio_flip *mmio_flip =
10799 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010800
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010801 if (mmio_flip->rq)
10802 WARN_ON(__i915_wait_request(mmio_flip->rq,
10803 mmio_flip->crtc->reset_counter,
10804 false, NULL, NULL));
Sourab Gupta84c33a62014-06-02 16:47:17 +053010805
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010806 intel_do_mmio_flip(mmio_flip->crtc);
10807
10808 i915_gem_request_unreference__unlocked(mmio_flip->rq);
10809 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010810}
10811
10812static int intel_queue_mmio_flip(struct drm_device *dev,
10813 struct drm_crtc *crtc,
10814 struct drm_framebuffer *fb,
10815 struct drm_i915_gem_object *obj,
10816 struct intel_engine_cs *ring,
10817 uint32_t flags)
10818{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010819 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010820
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010821 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
10822 if (mmio_flip == NULL)
10823 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010824
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010825 mmio_flip->rq = i915_gem_request_reference(obj->last_write_req);
10826 mmio_flip->crtc = to_intel_crtc(crtc);
10827
10828 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
10829 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020010830
Sourab Gupta84c33a62014-06-02 16:47:17 +053010831 return 0;
10832}
10833
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010834static int intel_default_queue_flip(struct drm_device *dev,
10835 struct drm_crtc *crtc,
10836 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010837 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010838 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010839 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010840{
10841 return -ENODEV;
10842}
10843
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010844static bool __intel_pageflip_stall_check(struct drm_device *dev,
10845 struct drm_crtc *crtc)
10846{
10847 struct drm_i915_private *dev_priv = dev->dev_private;
10848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10849 struct intel_unpin_work *work = intel_crtc->unpin_work;
10850 u32 addr;
10851
10852 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
10853 return true;
10854
10855 if (!work->enable_stall_check)
10856 return false;
10857
10858 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010010859 if (work->flip_queued_req &&
10860 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010861 return false;
10862
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010863 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010864 }
10865
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010866 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010867 return false;
10868
10869 /* Potential stall - if we see that the flip has happened,
10870 * assume a missed interrupt. */
10871 if (INTEL_INFO(dev)->gen >= 4)
10872 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10873 else
10874 addr = I915_READ(DSPADDR(intel_crtc->plane));
10875
10876 /* There is a potential issue here with a false positive after a flip
10877 * to the same address. We could address this by checking for a
10878 * non-incrementing frame counter.
10879 */
10880 return addr == work->gtt_offset;
10881}
10882
10883void intel_check_page_flip(struct drm_device *dev, int pipe)
10884{
10885 struct drm_i915_private *dev_priv = dev->dev_private;
10886 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010888 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020010889
Dave Gordon6c51d462015-03-06 15:34:26 +000010890 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010891
10892 if (crtc == NULL)
10893 return;
10894
Daniel Vetterf3260382014-09-15 14:55:23 +020010895 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010896 work = intel_crtc->unpin_work;
10897 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010898 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010010899 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010900 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010901 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010902 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010010903 if (work != NULL &&
10904 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
10905 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020010906 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010907}
10908
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010909static int intel_crtc_page_flip(struct drm_crtc *crtc,
10910 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010911 struct drm_pending_vblank_event *event,
10912 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010913{
10914 struct drm_device *dev = crtc->dev;
10915 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070010916 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070010917 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080010919 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020010920 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010921 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010922 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010923 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010010924 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010925
Matt Roper2ff8fde2014-07-08 07:50:07 -070010926 /*
10927 * drm_mode_page_flip_ioctl() should already catch this, but double
10928 * check to be safe. In the future we may enable pageflipping from
10929 * a disabled primary plane.
10930 */
10931 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10932 return -EBUSY;
10933
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010934 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070010935 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010936 return -EINVAL;
10937
10938 /*
10939 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10940 * Note that pitch changes could also affect these register.
10941 */
10942 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070010943 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10944 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010945 return -EINVAL;
10946
Chris Wilsonf900db42014-02-20 09:26:13 +000010947 if (i915_terminally_wedged(&dev_priv->gpu_error))
10948 goto out_hang;
10949
Daniel Vetterb14c5672013-09-19 12:18:32 +020010950 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010951 if (work == NULL)
10952 return -ENOMEM;
10953
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010954 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010955 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010956 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010957 INIT_WORK(&work->work, intel_unpin_work_fn);
10958
Daniel Vetter87b6b102014-05-15 15:33:46 +020010959 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010960 if (ret)
10961 goto free_work;
10962
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010963 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010964 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010965 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010966 /* Before declaring the flip queue wedged, check if
10967 * the hardware completed the operation behind our backs.
10968 */
10969 if (__intel_pageflip_stall_check(dev, crtc)) {
10970 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10971 page_flip_completed(intel_crtc);
10972 } else {
10973 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010974 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010010975
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010976 drm_crtc_vblank_put(crtc);
10977 kfree(work);
10978 return -EBUSY;
10979 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010980 }
10981 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010982 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010983
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010984 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10985 flush_workqueue(dev_priv->wq);
10986
Jesse Barnes75dfca82010-02-10 15:09:44 -080010987 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010988 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010989 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010990
Matt Roperf4510a22014-04-01 15:22:40 -070010991 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010992 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010993
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010994 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010995
Chris Wilson89ed88b2015-02-16 14:31:49 +000010996 ret = i915_mutex_lock_interruptible(dev);
10997 if (ret)
10998 goto cleanup;
10999
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011000 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011001 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011002
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011003 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011004 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011005
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011006 if (IS_VALLEYVIEW(dev)) {
11007 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011008 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011009 /* vlv: DISPLAY_FLIP fails to change tiling */
11010 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011011 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011012 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011013 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000011014 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011015 if (ring == NULL || ring->id != RCS)
11016 ring = &dev_priv->ring[BCS];
11017 } else {
11018 ring = &dev_priv->ring[RCS];
11019 }
11020
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011021 mmio_flip = use_mmio_flip(ring, obj);
11022
11023 /* When using CS flips, we want to emit semaphores between rings.
11024 * However, when using mmio flips we will create a task to do the
11025 * synchronisation, so all we want here is to pin the framebuffer
11026 * into the display plane and skip any waits.
11027 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011028 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011029 crtc->primary->state,
11030 mmio_flip ? i915_gem_request_get_ring(obj->last_read_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011031 if (ret)
11032 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011033
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011034 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11035 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011036
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011037 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011038 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11039 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011040 if (ret)
11041 goto cleanup_unpin;
11042
John Harrisonf06cc1b2014-11-24 18:49:37 +000011043 i915_gem_request_assign(&work->flip_queued_req,
11044 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011045 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011046 if (obj->last_write_req) {
11047 ret = i915_gem_check_olr(obj->last_write_req);
11048 if (ret)
11049 goto cleanup_unpin;
11050 }
11051
Sourab Gupta84c33a62014-06-02 16:47:17 +053011052 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011053 page_flip_flags);
11054 if (ret)
11055 goto cleanup_unpin;
11056
John Harrisonf06cc1b2014-11-24 18:49:37 +000011057 i915_gem_request_assign(&work->flip_queued_req,
11058 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011059 }
11060
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011061 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011062 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011063
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011064 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011065 INTEL_FRONTBUFFER_PRIMARY(pipe));
11066
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011067 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011068 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011069 mutex_unlock(&dev->struct_mutex);
11070
Jesse Barnese5510fa2010-07-01 16:48:37 -070011071 trace_i915_flip_request(intel_crtc->plane, obj);
11072
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011073 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011074
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011075cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011076 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011077cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011078 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011079 mutex_unlock(&dev->struct_mutex);
11080cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011081 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011082 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011083
Chris Wilson89ed88b2015-02-16 14:31:49 +000011084 drm_gem_object_unreference_unlocked(&obj->base);
11085 drm_framebuffer_unreference(work->old_fb);
11086
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011087 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011088 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011089 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011090
Daniel Vetter87b6b102014-05-15 15:33:46 +020011091 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011092free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011093 kfree(work);
11094
Chris Wilsonf900db42014-02-20 09:26:13 +000011095 if (ret == -EIO) {
11096out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011097 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011098 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011099 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011100 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011101 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011102 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011103 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011104 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011105}
11106
Jani Nikula65b38e02015-04-13 11:26:56 +030011107static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011108 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11109 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011110 .atomic_begin = intel_begin_crtc_commit,
11111 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011112};
11113
Daniel Vetter9a935852012-07-05 22:34:27 +020011114/**
11115 * intel_modeset_update_staged_output_state
11116 *
11117 * Updates the staged output configuration state, e.g. after we've read out the
11118 * current hw state.
11119 */
11120static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11121{
Ville Syrjälä76688512014-01-10 11:28:06 +020011122 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011123 struct intel_encoder *encoder;
11124 struct intel_connector *connector;
11125
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011126 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011127 connector->new_encoder =
11128 to_intel_encoder(connector->base.encoder);
11129 }
11130
Damien Lespiaub2784e12014-08-05 11:29:37 +010011131 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011132 encoder->new_crtc =
11133 to_intel_crtc(encoder->base.crtc);
11134 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011135
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011136 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011137 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011138 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011139}
11140
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011141/* Transitional helper to copy current connector/encoder state to
11142 * connector->state. This is needed so that code that is partially
11143 * converted to atomic does the right thing.
11144 */
11145static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11146{
11147 struct intel_connector *connector;
11148
11149 for_each_intel_connector(dev, connector) {
11150 if (connector->base.encoder) {
11151 connector->base.state->best_encoder =
11152 connector->base.encoder;
11153 connector->base.state->crtc =
11154 connector->base.encoder->crtc;
11155 } else {
11156 connector->base.state->best_encoder = NULL;
11157 connector->base.state->crtc = NULL;
11158 }
11159 }
11160}
11161
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011162/* Fixup legacy state after an atomic state swap.
Daniel Vetter9a935852012-07-05 22:34:27 +020011163 */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011164static void intel_modeset_fixup_state(struct drm_atomic_state *state)
Daniel Vetter9a935852012-07-05 22:34:27 +020011165{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011166 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011167 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011168 struct intel_connector *connector;
Daniel Vetter9a935852012-07-05 22:34:27 +020011169
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011170 for_each_intel_connector(state->dev, connector) {
11171 connector->base.encoder = connector->base.state->best_encoder;
11172 if (connector->base.encoder)
11173 connector->base.encoder->crtc =
11174 connector->base.state->crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011175 }
11176
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011177 /* Update crtc of disabled encoders */
11178 for_each_intel_encoder(state->dev, encoder) {
11179 int num_connectors = 0;
11180
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011181 for_each_intel_connector(state->dev, connector)
11182 if (connector->base.encoder == &encoder->base)
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011183 num_connectors++;
11184
11185 if (num_connectors == 0)
11186 encoder->base.crtc = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020011187 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011188
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011189 for_each_intel_crtc(state->dev, crtc) {
11190 crtc->base.enabled = crtc->base.state->enable;
11191 crtc->config = to_intel_crtc_state(crtc->base.state);
Ville Syrjälä76688512014-01-10 11:28:06 +020011192 }
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011193
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011194 /* Copy the new configuration to the staged state, to keep the few
11195 * pieces of code that haven't been converted yet happy */
11196 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetter9a935852012-07-05 22:34:27 +020011197}
11198
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011199static void
Robin Schroereba905b2014-05-18 02:24:50 +020011200connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011201 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011202{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011203 int bpp = pipe_config->pipe_bpp;
11204
11205 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11206 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011207 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011208
11209 /* Don't use an invalid EDID bpc value */
11210 if (connector->base.display_info.bpc &&
11211 connector->base.display_info.bpc * 3 < bpp) {
11212 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11213 bpp, connector->base.display_info.bpc*3);
11214 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11215 }
11216
11217 /* Clamp bpp to 8 on screens without EDID 1.4 */
11218 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11219 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11220 bpp);
11221 pipe_config->pipe_bpp = 24;
11222 }
11223}
11224
11225static int
11226compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011227 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011228{
11229 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011230 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011231 struct drm_connector *connector;
11232 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011233 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011234
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011235 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011236 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011237 else if (INTEL_INFO(dev)->gen >= 5)
11238 bpp = 12*3;
11239 else
11240 bpp = 8*3;
11241
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011242
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011243 pipe_config->pipe_bpp = bpp;
11244
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011245 state = pipe_config->base.state;
11246
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011247 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011248 for_each_connector_in_state(state, connector, connector_state, i) {
11249 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011250 continue;
11251
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011252 connected_sink_compute_bpp(to_intel_connector(connector),
11253 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011254 }
11255
11256 return bpp;
11257}
11258
Daniel Vetter644db712013-09-19 14:53:58 +020011259static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11260{
11261 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11262 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011263 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011264 mode->crtc_hdisplay, mode->crtc_hsync_start,
11265 mode->crtc_hsync_end, mode->crtc_htotal,
11266 mode->crtc_vdisplay, mode->crtc_vsync_start,
11267 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11268}
11269
Daniel Vetterc0b03412013-05-28 12:05:54 +020011270static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011271 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011272 const char *context)
11273{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011274 struct drm_device *dev = crtc->base.dev;
11275 struct drm_plane *plane;
11276 struct intel_plane *intel_plane;
11277 struct intel_plane_state *state;
11278 struct drm_framebuffer *fb;
11279
11280 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11281 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011282
11283 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11284 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11285 pipe_config->pipe_bpp, pipe_config->dither);
11286 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11287 pipe_config->has_pch_encoder,
11288 pipe_config->fdi_lanes,
11289 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11290 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11291 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011292 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11293 pipe_config->has_dp_encoder,
11294 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11295 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11296 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011297
11298 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11299 pipe_config->has_dp_encoder,
11300 pipe_config->dp_m2_n2.gmch_m,
11301 pipe_config->dp_m2_n2.gmch_n,
11302 pipe_config->dp_m2_n2.link_m,
11303 pipe_config->dp_m2_n2.link_n,
11304 pipe_config->dp_m2_n2.tu);
11305
Daniel Vetter55072d12014-11-20 16:10:28 +010011306 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11307 pipe_config->has_audio,
11308 pipe_config->has_infoframe);
11309
Daniel Vetterc0b03412013-05-28 12:05:54 +020011310 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011311 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011312 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011313 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11314 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011315 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011316 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11317 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011318 DRM_DEBUG_KMS("num_scalers: %d\n", crtc->num_scalers);
11319 DRM_DEBUG_KMS("scaler_users: 0x%x\n", pipe_config->scaler_state.scaler_users);
11320 DRM_DEBUG_KMS("scaler id: %d\n", pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011321 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11322 pipe_config->gmch_pfit.control,
11323 pipe_config->gmch_pfit.pgm_ratios,
11324 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011325 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011326 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011327 pipe_config->pch_pfit.size,
11328 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011329 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011330 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011331
11332 DRM_DEBUG_KMS("planes on this crtc\n");
11333 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11334 intel_plane = to_intel_plane(plane);
11335 if (intel_plane->pipe != crtc->pipe)
11336 continue;
11337
11338 state = to_intel_plane_state(plane->state);
11339 fb = state->base.fb;
11340 if (!fb) {
11341 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11342 "disabled, scaler_id = %d\n",
11343 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11344 plane->base.id, intel_plane->pipe,
11345 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11346 drm_plane_index(plane), state->scaler_id);
11347 continue;
11348 }
11349
11350 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11351 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11352 plane->base.id, intel_plane->pipe,
11353 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11354 drm_plane_index(plane));
11355 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11356 fb->base.id, fb->width, fb->height, fb->pixel_format);
11357 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11358 state->scaler_id,
11359 state->src.x1 >> 16, state->src.y1 >> 16,
11360 drm_rect_width(&state->src) >> 16,
11361 drm_rect_height(&state->src) >> 16,
11362 state->dst.x1, state->dst.y1,
11363 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11364 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011365}
11366
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011367static bool encoders_cloneable(const struct intel_encoder *a,
11368 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011369{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011370 /* masks could be asymmetric, so check both ways */
11371 return a == b || (a->cloneable & (1 << b->type) &&
11372 b->cloneable & (1 << a->type));
11373}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011374
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011375static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11376 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011377 struct intel_encoder *encoder)
11378{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011379 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011380 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011381 struct drm_connector_state *connector_state;
11382 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011383
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011384 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011385 if (connector_state->crtc != &crtc->base)
11386 continue;
11387
11388 source_encoder =
11389 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011390 if (!encoders_cloneable(encoder, source_encoder))
11391 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011392 }
11393
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011394 return true;
11395}
11396
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011397static bool check_encoder_cloning(struct drm_atomic_state *state,
11398 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011399{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011400 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011401 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011402 struct drm_connector_state *connector_state;
11403 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011404
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011405 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011406 if (connector_state->crtc != &crtc->base)
11407 continue;
11408
11409 encoder = to_intel_encoder(connector_state->best_encoder);
11410 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011411 return false;
11412 }
11413
11414 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011415}
11416
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011417static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011418{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011419 struct drm_device *dev = state->dev;
11420 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011421 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011422 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011423 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011424 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011425
11426 /*
11427 * Walk the connector list instead of the encoder
11428 * list to detect the problem on ddi platforms
11429 * where there's just one encoder per digital port.
11430 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011431 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011432 if (!connector_state->best_encoder)
11433 continue;
11434
11435 encoder = to_intel_encoder(connector_state->best_encoder);
11436
11437 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011438
11439 switch (encoder->type) {
11440 unsigned int port_mask;
11441 case INTEL_OUTPUT_UNKNOWN:
11442 if (WARN_ON(!HAS_DDI(dev)))
11443 break;
11444 case INTEL_OUTPUT_DISPLAYPORT:
11445 case INTEL_OUTPUT_HDMI:
11446 case INTEL_OUTPUT_EDP:
11447 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11448
11449 /* the same port mustn't appear more than once */
11450 if (used_ports & port_mask)
11451 return false;
11452
11453 used_ports |= port_mask;
11454 default:
11455 break;
11456 }
11457 }
11458
11459 return true;
11460}
11461
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011462static void
11463clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11464{
11465 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011466 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011467 struct intel_dpll_hw_state dpll_hw_state;
11468 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011469
Chandra Konduru663a3642015-04-07 15:28:41 -070011470 /* Clear only the intel specific part of the crtc state excluding scalers */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011471 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011472 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011473 shared_dpll = crtc_state->shared_dpll;
11474 dpll_hw_state = crtc_state->dpll_hw_state;
11475
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011476 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011477
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011478 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011479 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011480 crtc_state->shared_dpll = shared_dpll;
11481 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011482}
11483
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011484static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011485intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011486 struct drm_atomic_state *state,
11487 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011488{
Daniel Vetter7758a112012-07-08 19:40:39 +020011489 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011490 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011491 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011492 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011493 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011494 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011495
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011496 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011497 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011498 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011499 }
11500
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011501 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011502 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011503 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011504 }
11505
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011506 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011507
Daniel Vettere143a212013-07-04 12:01:15 +020011508 pipe_config->cpu_transcoder =
11509 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011510
Imre Deak2960bc92013-07-30 13:36:32 +030011511 /*
11512 * Sanitize sync polarity flags based on requested ones. If neither
11513 * positive or negative polarity is requested, treat this as meaning
11514 * negative polarity.
11515 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011516 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011517 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011518 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011519
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011520 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011521 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011522 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011523
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011524 /* Compute a starting value for pipe_config->pipe_bpp taking the source
11525 * plane pixel format and any sink constraints into account. Returns the
11526 * source plane bpp so that dithering can be selected on mismatches
11527 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011528 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11529 pipe_config);
11530 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011531 goto fail;
11532
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011533 /*
11534 * Determine the real pipe dimensions. Note that stereo modes can
11535 * increase the actual pipe size due to the frame doubling and
11536 * insertion of additional space for blanks between the frame. This
11537 * is stored in the crtc timings. We use the requested mode to do this
11538 * computation to clearly distinguish it from the adjusted mode, which
11539 * can be changed by the connectors in the below retry loop.
11540 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011541 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011542 &pipe_config->pipe_src_w,
11543 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011544
Daniel Vettere29c22c2013-02-21 00:00:16 +010011545encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011546 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011547 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011548 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011549
Daniel Vetter135c81b2013-07-21 21:37:09 +020011550 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011551 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11552 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011553
Daniel Vetter7758a112012-07-08 19:40:39 +020011554 /* Pass our mode to the connectors and the CRTC to give them a chance to
11555 * adjust it according to limitations or connector properties, and also
11556 * a chance to reject the mode entirely.
11557 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011558 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011559 if (connector_state->crtc != crtc)
11560 continue;
11561
11562 encoder = to_intel_encoder(connector_state->best_encoder);
11563
Daniel Vetterefea6e82013-07-21 21:36:59 +020011564 if (!(encoder->compute_config(encoder, pipe_config))) {
11565 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011566 goto fail;
11567 }
11568 }
11569
Daniel Vetterff9a6752013-06-01 17:16:21 +020011570 /* Set default port clock if not overwritten by the encoder. Needs to be
11571 * done afterwards in case the encoder adjusts the mode. */
11572 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011573 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011574 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011575
Daniel Vettera43f6e02013-06-07 23:10:32 +020011576 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011577 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011578 DRM_DEBUG_KMS("CRTC fixup failed\n");
11579 goto fail;
11580 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011581
11582 if (ret == RETRY) {
11583 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11584 ret = -EINVAL;
11585 goto fail;
11586 }
11587
11588 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11589 retry = false;
11590 goto encoder_retry;
11591 }
11592
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011593 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011594 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011595 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011596
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011597 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020011598fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011599 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011600}
11601
Daniel Vetterea9d7582012-07-10 10:42:52 +020011602static bool intel_crtc_in_use(struct drm_crtc *crtc)
11603{
11604 struct drm_encoder *encoder;
11605 struct drm_device *dev = crtc->dev;
11606
11607 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
11608 if (encoder->crtc == crtc)
11609 return true;
11610
11611 return false;
11612}
11613
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011614static bool
11615needs_modeset(struct drm_crtc_state *state)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011616{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011617 return state->mode_changed || state->active_changed;
11618}
11619
11620static void
11621intel_modeset_update_state(struct drm_atomic_state *state)
11622{
11623 struct drm_device *dev = state->dev;
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011624 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011625 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011626 struct drm_crtc *crtc;
11627 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011628 struct drm_connector *connector;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011629 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011630
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011631 intel_shared_dpll_commit(dev_priv);
11632
Damien Lespiaub2784e12014-08-05 11:29:37 +010011633 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020011634 if (!intel_encoder->base.crtc)
11635 continue;
11636
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011637 for_each_crtc_in_state(state, crtc, crtc_state, i)
11638 if (crtc == intel_encoder->base.crtc)
11639 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011640
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011641 if (crtc != intel_encoder->base.crtc)
11642 continue;
11643
11644 if (crtc_state->enable && needs_modeset(crtc_state))
Daniel Vetterea9d7582012-07-10 10:42:52 +020011645 intel_encoder->connectors_active = false;
11646 }
11647
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011648 drm_atomic_helper_swap_state(state->dev, state);
11649 intel_modeset_fixup_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011650
Ville Syrjälä76688512014-01-10 11:28:06 +020011651 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011652 for_each_crtc(dev, crtc) {
11653 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Daniel Vetterea9d7582012-07-10 10:42:52 +020011654 }
11655
11656 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11657 if (!connector->encoder || !connector->encoder->crtc)
11658 continue;
11659
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011660 for_each_crtc_in_state(state, crtc, crtc_state, i)
11661 if (crtc == connector->encoder->crtc)
11662 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011663
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011664 if (crtc != connector->encoder->crtc)
11665 continue;
11666
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011667 if (crtc->state->enable && needs_modeset(crtc->state)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020011668 struct drm_property *dpms_property =
11669 dev->mode_config.dpms_property;
11670
Daniel Vetterea9d7582012-07-10 10:42:52 +020011671 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050011672 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020011673 dpms_property,
11674 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011675
11676 intel_encoder = to_intel_encoder(connector->encoder);
11677 intel_encoder->connectors_active = true;
11678 }
11679 }
11680
11681}
11682
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011683static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011684{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011685 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011686
11687 if (clock1 == clock2)
11688 return true;
11689
11690 if (!clock1 || !clock2)
11691 return false;
11692
11693 diff = abs(clock1 - clock2);
11694
11695 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11696 return true;
11697
11698 return false;
11699}
11700
Daniel Vetter25c5b262012-07-08 22:08:04 +020011701#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11702 list_for_each_entry((intel_crtc), \
11703 &(dev)->mode_config.crtc_list, \
11704 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020011705 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011706
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011707static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011708intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011709 struct intel_crtc_state *current_config,
11710 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011711{
Daniel Vetter66e985c2013-06-05 13:34:20 +020011712#define PIPE_CONF_CHECK_X(name) \
11713 if (current_config->name != pipe_config->name) { \
11714 DRM_ERROR("mismatch in " #name " " \
11715 "(expected 0x%08x, found 0x%08x)\n", \
11716 current_config->name, \
11717 pipe_config->name); \
11718 return false; \
11719 }
11720
Daniel Vetter08a24032013-04-19 11:25:34 +020011721#define PIPE_CONF_CHECK_I(name) \
11722 if (current_config->name != pipe_config->name) { \
11723 DRM_ERROR("mismatch in " #name " " \
11724 "(expected %i, found %i)\n", \
11725 current_config->name, \
11726 pipe_config->name); \
11727 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011728 }
11729
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011730/* This is required for BDW+ where there is only one set of registers for
11731 * switching between high and low RR.
11732 * This macro can be used whenever a comparison has to be made between one
11733 * hw state and multiple sw state variables.
11734 */
11735#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
11736 if ((current_config->name != pipe_config->name) && \
11737 (current_config->alt_name != pipe_config->name)) { \
11738 DRM_ERROR("mismatch in " #name " " \
11739 "(expected %i or %i, found %i)\n", \
11740 current_config->name, \
11741 current_config->alt_name, \
11742 pipe_config->name); \
11743 return false; \
11744 }
11745
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011746#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11747 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070011748 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011749 "(expected %i, found %i)\n", \
11750 current_config->name & (mask), \
11751 pipe_config->name & (mask)); \
11752 return false; \
11753 }
11754
Ville Syrjälä5e550652013-09-06 23:29:07 +030011755#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11756 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11757 DRM_ERROR("mismatch in " #name " " \
11758 "(expected %i, found %i)\n", \
11759 current_config->name, \
11760 pipe_config->name); \
11761 return false; \
11762 }
11763
Daniel Vetterbb760062013-06-06 14:55:52 +020011764#define PIPE_CONF_QUIRK(quirk) \
11765 ((current_config->quirks | pipe_config->quirks) & (quirk))
11766
Daniel Vettereccb1402013-05-22 00:50:22 +020011767 PIPE_CONF_CHECK_I(cpu_transcoder);
11768
Daniel Vetter08a24032013-04-19 11:25:34 +020011769 PIPE_CONF_CHECK_I(has_pch_encoder);
11770 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020011771 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
11772 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
11773 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
11774 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
11775 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020011776
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011777 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011778
11779 if (INTEL_INFO(dev)->gen < 8) {
11780 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
11781 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
11782 PIPE_CONF_CHECK_I(dp_m_n.link_m);
11783 PIPE_CONF_CHECK_I(dp_m_n.link_n);
11784 PIPE_CONF_CHECK_I(dp_m_n.tu);
11785
11786 if (current_config->has_drrs) {
11787 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
11788 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
11789 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
11790 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
11791 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
11792 }
11793 } else {
11794 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
11795 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
11796 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
11797 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
11798 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
11799 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011800
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011801 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11802 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11803 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11804 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11805 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11806 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011807
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011808 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11809 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11810 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11811 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11812 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11813 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011814
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011815 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020011816 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011817 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
11818 IS_VALLEYVIEW(dev))
11819 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011820 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011821
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011822 PIPE_CONF_CHECK_I(has_audio);
11823
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011824 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011825 DRM_MODE_FLAG_INTERLACE);
11826
Daniel Vetterbb760062013-06-06 14:55:52 +020011827 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011828 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011829 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011830 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011831 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011832 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011833 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011834 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011835 DRM_MODE_FLAG_NVSYNC);
11836 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011837
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011838 PIPE_CONF_CHECK_I(pipe_src_w);
11839 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011840
Daniel Vetter99535992014-04-13 12:00:33 +020011841 /*
11842 * FIXME: BIOS likes to set up a cloned config with lvds+external
11843 * screen. Since we don't yet re-compute the pipe config when moving
11844 * just the lvds port away to another pipe the sw tracking won't match.
11845 *
11846 * Proper atomic modesets with recomputed global state will fix this.
11847 * Until then just don't check gmch state for inherited modes.
11848 */
11849 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
11850 PIPE_CONF_CHECK_I(gmch_pfit.control);
11851 /* pfit ratios are autocomputed by the hw on gen4+ */
11852 if (INTEL_INFO(dev)->gen < 4)
11853 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
11854 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
11855 }
11856
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011857 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11858 if (current_config->pch_pfit.enabled) {
11859 PIPE_CONF_CHECK_I(pch_pfit.pos);
11860 PIPE_CONF_CHECK_I(pch_pfit.size);
11861 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011862
Chandra Kondurua1b22782015-04-07 15:28:45 -070011863 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
11864
Jesse Barnese59150d2014-01-07 13:30:45 -080011865 /* BDW+ don't expose a synchronous way to read the state */
11866 if (IS_HASWELL(dev))
11867 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011868
Ville Syrjälä282740f2013-09-04 18:30:03 +030011869 PIPE_CONF_CHECK_I(double_wide);
11870
Daniel Vetter26804af2014-06-25 22:01:55 +030011871 PIPE_CONF_CHECK_X(ddi_pll_sel);
11872
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011873 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011874 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011875 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011876 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11877 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011878 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011879 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11880 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11881 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011882
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011883 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
11884 PIPE_CONF_CHECK_I(pipe_bpp);
11885
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011886 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011887 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011888
Daniel Vetter66e985c2013-06-05 13:34:20 +020011889#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011890#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011891#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011892#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011893#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011894#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011895
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011896 return true;
11897}
11898
Damien Lespiau08db6652014-11-04 17:06:52 +000011899static void check_wm_state(struct drm_device *dev)
11900{
11901 struct drm_i915_private *dev_priv = dev->dev_private;
11902 struct skl_ddb_allocation hw_ddb, *sw_ddb;
11903 struct intel_crtc *intel_crtc;
11904 int plane;
11905
11906 if (INTEL_INFO(dev)->gen < 9)
11907 return;
11908
11909 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11910 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11911
11912 for_each_intel_crtc(dev, intel_crtc) {
11913 struct skl_ddb_entry *hw_entry, *sw_entry;
11914 const enum pipe pipe = intel_crtc->pipe;
11915
11916 if (!intel_crtc->active)
11917 continue;
11918
11919 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000011920 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000011921 hw_entry = &hw_ddb.plane[pipe][plane];
11922 sw_entry = &sw_ddb->plane[pipe][plane];
11923
11924 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11925 continue;
11926
11927 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
11928 "(expected (%u,%u), found (%u,%u))\n",
11929 pipe_name(pipe), plane + 1,
11930 sw_entry->start, sw_entry->end,
11931 hw_entry->start, hw_entry->end);
11932 }
11933
11934 /* cursor */
11935 hw_entry = &hw_ddb.cursor[pipe];
11936 sw_entry = &sw_ddb->cursor[pipe];
11937
11938 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11939 continue;
11940
11941 DRM_ERROR("mismatch in DDB state pipe %c cursor "
11942 "(expected (%u,%u), found (%u,%u))\n",
11943 pipe_name(pipe),
11944 sw_entry->start, sw_entry->end,
11945 hw_entry->start, hw_entry->end);
11946 }
11947}
11948
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011949static void
11950check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011951{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011952 struct intel_connector *connector;
11953
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011954 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011955 /* This also checks the encoder/connector hw state with the
11956 * ->get_hw_state callbacks. */
11957 intel_connector_check_state(connector);
11958
Rob Clarke2c719b2014-12-15 13:56:32 -050011959 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011960 "connector's staged encoder doesn't match current encoder\n");
11961 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011962}
11963
11964static void
11965check_encoder_state(struct drm_device *dev)
11966{
11967 struct intel_encoder *encoder;
11968 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011969
Damien Lespiaub2784e12014-08-05 11:29:37 +010011970 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011971 bool enabled = false;
11972 bool active = false;
11973 enum pipe pipe, tracked_pipe;
11974
11975 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11976 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011977 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011978
Rob Clarke2c719b2014-12-15 13:56:32 -050011979 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011980 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011981 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011982 "encoder's active_connectors set, but no crtc\n");
11983
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011984 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011985 if (connector->base.encoder != &encoder->base)
11986 continue;
11987 enabled = true;
11988 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
11989 active = true;
11990 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011991 /*
11992 * for MST connectors if we unplug the connector is gone
11993 * away but the encoder is still connected to a crtc
11994 * until a modeset happens in response to the hotplug.
11995 */
11996 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
11997 continue;
11998
Rob Clarke2c719b2014-12-15 13:56:32 -050011999 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012000 "encoder's enabled state mismatch "
12001 "(expected %i, found %i)\n",
12002 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012003 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012004 "active encoder with no crtc\n");
12005
Rob Clarke2c719b2014-12-15 13:56:32 -050012006 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012007 "encoder's computed active state doesn't match tracked active state "
12008 "(expected %i, found %i)\n", active, encoder->connectors_active);
12009
12010 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012011 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012012 "encoder's hw state doesn't match sw tracking "
12013 "(expected %i, found %i)\n",
12014 encoder->connectors_active, active);
12015
12016 if (!encoder->base.crtc)
12017 continue;
12018
12019 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012020 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012021 "active encoder's pipe doesn't match"
12022 "(expected %i, found %i)\n",
12023 tracked_pipe, pipe);
12024
12025 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012026}
12027
12028static void
12029check_crtc_state(struct drm_device *dev)
12030{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012031 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012032 struct intel_crtc *crtc;
12033 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012034 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012035
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012036 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012037 bool enabled = false;
12038 bool active = false;
12039
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012040 memset(&pipe_config, 0, sizeof(pipe_config));
12041
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012042 DRM_DEBUG_KMS("[CRTC:%d]\n",
12043 crtc->base.base.id);
12044
Matt Roper83d65732015-02-25 13:12:16 -080012045 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012046 "active crtc, but not enabled in sw tracking\n");
12047
Damien Lespiaub2784e12014-08-05 11:29:37 +010012048 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012049 if (encoder->base.crtc != &crtc->base)
12050 continue;
12051 enabled = true;
12052 if (encoder->connectors_active)
12053 active = true;
12054 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012055
Rob Clarke2c719b2014-12-15 13:56:32 -050012056 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012057 "crtc's computed active state doesn't match tracked active state "
12058 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012059 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012060 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012061 "(expected %i, found %i)\n", enabled,
12062 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012063
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012064 active = dev_priv->display.get_pipe_config(crtc,
12065 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012066
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012067 /* hw state is inconsistent with the pipe quirk */
12068 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12069 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012070 active = crtc->active;
12071
Damien Lespiaub2784e12014-08-05 11:29:37 +010012072 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012073 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012074 if (encoder->base.crtc != &crtc->base)
12075 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012076 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012077 encoder->get_config(encoder, &pipe_config);
12078 }
12079
Rob Clarke2c719b2014-12-15 13:56:32 -050012080 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012081 "crtc active state doesn't match with hw state "
12082 "(expected %i, found %i)\n", crtc->active, active);
12083
Daniel Vetterc0b03412013-05-28 12:05:54 +020012084 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012085 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012086 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012087 intel_dump_pipe_config(crtc, &pipe_config,
12088 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012089 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012090 "[sw state]");
12091 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012092 }
12093}
12094
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012095static void
12096check_shared_dpll_state(struct drm_device *dev)
12097{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012098 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012099 struct intel_crtc *crtc;
12100 struct intel_dpll_hw_state dpll_hw_state;
12101 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012102
12103 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12104 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12105 int enabled_crtcs = 0, active_crtcs = 0;
12106 bool active;
12107
12108 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12109
12110 DRM_DEBUG_KMS("%s\n", pll->name);
12111
12112 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12113
Rob Clarke2c719b2014-12-15 13:56:32 -050012114 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012115 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012116 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012117 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012118 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012119 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012120 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012121 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012122 "pll on state mismatch (expected %i, found %i)\n",
12123 pll->on, active);
12124
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012125 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012126 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012127 enabled_crtcs++;
12128 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12129 active_crtcs++;
12130 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012131 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012132 "pll active crtcs mismatch (expected %i, found %i)\n",
12133 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012134 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012135 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012136 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012137
Rob Clarke2c719b2014-12-15 13:56:32 -050012138 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012139 sizeof(dpll_hw_state)),
12140 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012141 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012142}
12143
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012144void
12145intel_modeset_check_state(struct drm_device *dev)
12146{
Damien Lespiau08db6652014-11-04 17:06:52 +000012147 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012148 check_connector_state(dev);
12149 check_encoder_state(dev);
12150 check_crtc_state(dev);
12151 check_shared_dpll_state(dev);
12152}
12153
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012154void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012155 int dotclock)
12156{
12157 /*
12158 * FDI already provided one idea for the dotclock.
12159 * Yell if the encoder disagrees.
12160 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012161 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012162 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012163 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012164}
12165
Ville Syrjälä80715b22014-05-15 20:23:23 +030012166static void update_scanline_offset(struct intel_crtc *crtc)
12167{
12168 struct drm_device *dev = crtc->base.dev;
12169
12170 /*
12171 * The scanline counter increments at the leading edge of hsync.
12172 *
12173 * On most platforms it starts counting from vtotal-1 on the
12174 * first active line. That means the scanline counter value is
12175 * always one less than what we would expect. Ie. just after
12176 * start of vblank, which also occurs at start of hsync (on the
12177 * last active line), the scanline counter will read vblank_start-1.
12178 *
12179 * On gen2 the scanline counter starts counting from 1 instead
12180 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12181 * to keep the value positive), instead of adding one.
12182 *
12183 * On HSW+ the behaviour of the scanline counter depends on the output
12184 * type. For DP ports it behaves like most other platforms, but on HDMI
12185 * there's an extra 1 line difference. So we need to add two instead of
12186 * one to the value.
12187 */
12188 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012189 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012190 int vtotal;
12191
12192 vtotal = mode->crtc_vtotal;
12193 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12194 vtotal /= 2;
12195
12196 crtc->scanline_offset = vtotal - 1;
12197 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012198 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012199 crtc->scanline_offset = 2;
12200 } else
12201 crtc->scanline_offset = 1;
12202}
12203
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012204static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012205intel_modeset_compute_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012206 struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012207{
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012208 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012209 int ret = 0;
12210
12211 ret = drm_atomic_add_affected_connectors(state, crtc);
12212 if (ret)
12213 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012214
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012215 ret = drm_atomic_helper_check_modeset(state->dev, state);
12216 if (ret)
12217 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012218
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012219 /*
12220 * Note this needs changes when we start tracking multiple modes
12221 * and crtcs. At that point we'll need to compute the whole config
12222 * (i.e. one pipe_config for each crtc) rather than just the one
12223 * for this crtc.
12224 */
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012225 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12226 if (IS_ERR(pipe_config))
12227 return pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012228
Ander Conselvan de Oliveira4fed33f2015-04-21 17:13:03 +030012229 if (!pipe_config->base.enable)
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012230 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012231
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012232 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012233 if (ret)
12234 return ERR_PTR(ret);
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012235
Ander Conselvan de Oliveira8d8c9b52015-04-21 17:13:11 +030012236 /* Check things that can only be changed through modeset */
12237 if (pipe_config->has_audio !=
12238 to_intel_crtc(crtc)->config->has_audio)
12239 pipe_config->base.mode_changed = true;
12240
12241 /*
12242 * Note we have an issue here with infoframes: current code
12243 * only updates them on the full mode set path per hw
12244 * requirements. So here we should be checking for any
12245 * required changes and forcing a mode set.
12246 */
12247
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012248 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
12249
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012250 ret = drm_atomic_helper_check_planes(state->dev, state);
12251 if (ret)
12252 return ERR_PTR(ret);
12253
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012254 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012255}
12256
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012257static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012258{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012259 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012260 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012261 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012262 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012263 struct intel_crtc_state *intel_crtc_state;
12264 struct drm_crtc *crtc;
12265 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012266 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012267 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012268
12269 if (!dev_priv->display.crtc_compute_clock)
12270 return 0;
12271
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012272 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12273 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012274 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012275
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012276 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012277 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012278 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
12279 memset(&intel_crtc_state->dpll_hw_state, 0,
12280 sizeof(intel_crtc_state->dpll_hw_state));
12281 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012282 }
12283
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012284 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12285 if (ret)
12286 goto done;
12287
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012288 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12289 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012290 continue;
12291
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012292 intel_crtc = to_intel_crtc(crtc);
12293 intel_crtc_state = to_intel_crtc_state(crtc_state);
12294
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012295 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012296 intel_crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012297 if (ret) {
12298 intel_shared_dpll_abort_config(dev_priv);
12299 goto done;
12300 }
12301 }
12302
12303done:
12304 return ret;
12305}
12306
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012307/* Code that should eventually be part of atomic_check() */
12308static int __intel_set_mode_checks(struct drm_atomic_state *state)
12309{
12310 struct drm_device *dev = state->dev;
12311 int ret;
12312
12313 /*
12314 * See if the config requires any additional preparation, e.g.
12315 * to adjust global state with pipes off. We need to do this
12316 * here so we can get the modeset_pipe updated config for the new
12317 * mode set on this crtc. For other crtcs we need to use the
12318 * adjusted_mode bits in the crtc directly.
12319 */
12320 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
12321 ret = valleyview_modeset_global_pipes(state);
12322 if (ret)
12323 return ret;
12324 }
12325
12326 ret = __intel_set_mode_setup_plls(state);
12327 if (ret)
12328 return ret;
12329
12330 return 0;
12331}
12332
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012333static int __intel_set_mode(struct drm_crtc *modeset_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012334 struct intel_crtc_state *pipe_config)
Daniel Vettera6778b32012-07-02 09:56:42 +020012335{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012336 struct drm_device *dev = modeset_crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012337 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012338 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012339 struct drm_crtc *crtc;
12340 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012341 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012342 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012343
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012344 ret = __intel_set_mode_checks(state);
12345 if (ret < 0)
12346 return ret;
12347
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012348 ret = drm_atomic_helper_prepare_planes(dev, state);
12349 if (ret)
12350 return ret;
12351
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012352 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12353 if (!needs_modeset(crtc_state))
12354 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012355
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012356 if (!crtc_state->enable) {
12357 intel_crtc_disable(crtc);
12358 } else if (crtc->state->enable) {
12359 intel_crtc_disable_planes(crtc);
12360 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030012361 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012362 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012363
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012364 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
12365 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012366 *
12367 * Note we'll need to fix this up when we start tracking multiple
12368 * pipes; here we assume a single modeset_pipe and only track the
12369 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012370 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012371 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012372 modeset_crtc->mode = pipe_config->base.mode;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020012373
12374 /*
12375 * Calculate and store various constants which
12376 * are later needed by vblank and swap-completion
12377 * timestamping. They are derived from true hwmode.
12378 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012379 drm_calc_timestamping_constants(modeset_crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012380 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012381 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012382
Daniel Vetterea9d7582012-07-10 10:42:52 +020012383 /* Only after disabling all output pipelines that will be changed can we
12384 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012385 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012386
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012387 /* The state has been swaped above, so state actually contains the
12388 * old state now. */
12389
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012390 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012391
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012392 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012393
12394 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012395 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012396 if (!needs_modeset(crtc->state) || !crtc->state->enable)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012397 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012398
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012399 update_scanline_offset(to_intel_crtc(crtc));
12400
12401 dev_priv->display.crtc_enable(crtc);
12402 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012403 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012404
Daniel Vettera6778b32012-07-02 09:56:42 +020012405 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012406
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012407 drm_atomic_helper_cleanup_planes(dev, state);
12408
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012409 drm_atomic_state_free(state);
12410
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030012411 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020012412}
12413
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012414static int intel_set_mode_with_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012415 struct intel_crtc_state *pipe_config)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012416{
12417 int ret;
12418
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012419 ret = __intel_set_mode(crtc, pipe_config);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012420
12421 if (ret == 0)
12422 intel_modeset_check_state(crtc->dev);
12423
12424 return ret;
12425}
12426
Damien Lespiaue7457a92013-08-08 22:28:59 +010012427static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012428 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012429{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012430 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012431 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012432
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012433 pipe_config = intel_modeset_compute_config(crtc, state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012434 if (IS_ERR(pipe_config)) {
12435 ret = PTR_ERR(pipe_config);
12436 goto out;
12437 }
Daniel Vetterf30da182013-04-11 20:22:50 +020012438
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012439 ret = intel_set_mode_with_config(crtc, pipe_config);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012440 if (ret)
12441 goto out;
12442
12443out:
12444 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020012445}
12446
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012447void intel_crtc_restore_mode(struct drm_crtc *crtc)
12448{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012449 struct drm_device *dev = crtc->dev;
12450 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012451 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012452 struct intel_encoder *encoder;
12453 struct intel_connector *connector;
12454 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012455 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012456 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012457
12458 state = drm_atomic_state_alloc(dev);
12459 if (!state) {
12460 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12461 crtc->base.id);
12462 return;
12463 }
12464
12465 state->acquire_ctx = dev->mode_config.acquire_ctx;
12466
12467 /* The force restore path in the HW readout code relies on the staged
12468 * config still keeping the user requested config while the actual
12469 * state has been overwritten by the configuration read from HW. We
12470 * need to copy the staged config to the atomic state, otherwise the
12471 * mode set will just reapply the state the HW is already in. */
12472 for_each_intel_encoder(dev, encoder) {
12473 if (&encoder->new_crtc->base != crtc)
12474 continue;
12475
12476 for_each_intel_connector(dev, connector) {
12477 if (connector->new_encoder != encoder)
12478 continue;
12479
12480 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12481 if (IS_ERR(connector_state)) {
12482 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12483 connector->base.base.id,
12484 connector->base.name,
12485 PTR_ERR(connector_state));
12486 continue;
12487 }
12488
12489 connector_state->crtc = crtc;
12490 connector_state->best_encoder = &encoder->base;
12491 }
12492 }
12493
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012494 for_each_intel_crtc(dev, intel_crtc) {
12495 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
12496 continue;
12497
12498 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
12499 if (IS_ERR(crtc_state)) {
12500 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
12501 intel_crtc->base.base.id,
12502 PTR_ERR(crtc_state));
12503 continue;
12504 }
12505
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012506 crtc_state->base.active = crtc_state->base.enable =
12507 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012508
12509 if (&intel_crtc->base == crtc)
12510 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012511 }
12512
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030012513 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
12514 crtc->primary->fb, crtc->x, crtc->y);
12515
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012516 ret = intel_set_mode(crtc, state);
12517 if (ret)
12518 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012519}
12520
Daniel Vetter25c5b262012-07-08 22:08:04 +020012521#undef for_each_intel_crtc_masked
12522
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012523static bool intel_connector_in_mode_set(struct intel_connector *connector,
12524 struct drm_mode_set *set)
12525{
12526 int ro;
12527
12528 for (ro = 0; ro < set->num_connectors; ro++)
12529 if (set->connectors[ro] == &connector->base)
12530 return true;
12531
12532 return false;
12533}
12534
Daniel Vetter2e431052012-07-04 22:42:15 +020012535static int
Daniel Vetter9a935852012-07-05 22:34:27 +020012536intel_modeset_stage_output_state(struct drm_device *dev,
12537 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012538 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020012539{
Daniel Vetter9a935852012-07-05 22:34:27 +020012540 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012541 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012542 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012543 struct drm_crtc *crtc;
12544 struct drm_crtc_state *crtc_state;
12545 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020012546
Damien Lespiau9abdda72013-02-13 13:29:23 +000012547 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020012548 * of connectors. For paranoia, double-check this. */
12549 WARN_ON(!set->fb && (set->num_connectors != 0));
12550 WARN_ON(set->fb && (set->num_connectors == 0));
12551
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012552 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012553 bool in_mode_set = intel_connector_in_mode_set(connector, set);
12554
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012555 if (!in_mode_set && connector->base.state->crtc != set->crtc)
12556 continue;
12557
12558 connector_state =
12559 drm_atomic_get_connector_state(state, &connector->base);
12560 if (IS_ERR(connector_state))
12561 return PTR_ERR(connector_state);
12562
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012563 if (in_mode_set) {
12564 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012565 connector_state->best_encoder =
12566 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020012567 }
12568
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012569 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012570 continue;
12571
Daniel Vetter9a935852012-07-05 22:34:27 +020012572 /* If we disable the crtc, disable all its connectors. Also, if
12573 * the connector is on the changing crtc but not on the new
12574 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012575 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012576 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020012577
12578 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
12579 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012580 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020012581 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012582 }
12583 /* connector->new_encoder is now updated for all connectors. */
12584
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012585 for_each_connector_in_state(state, drm_connector, connector_state, i) {
12586 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020012587
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012588 if (!connector_state->best_encoder) {
12589 ret = drm_atomic_set_crtc_for_connector(connector_state,
12590 NULL);
12591 if (ret)
12592 return ret;
12593
Daniel Vetter50f56112012-07-02 09:35:43 +020012594 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012595 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012596
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012597 if (intel_connector_in_mode_set(connector, set)) {
12598 struct drm_crtc *crtc = connector->base.state->crtc;
12599
12600 /* If this connector was in a previous crtc, add it
12601 * to the state. We might need to disable it. */
12602 if (crtc) {
12603 crtc_state =
12604 drm_atomic_get_crtc_state(state, crtc);
12605 if (IS_ERR(crtc_state))
12606 return PTR_ERR(crtc_state);
12607 }
12608
12609 ret = drm_atomic_set_crtc_for_connector(connector_state,
12610 set->crtc);
12611 if (ret)
12612 return ret;
12613 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012614
12615 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012616 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
12617 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012618 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020012619 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012620
Daniel Vetter9a935852012-07-05 22:34:27 +020012621 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
12622 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012623 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012624 connector_state->crtc->base.id);
12625
12626 if (connector_state->best_encoder != &connector->encoder->base)
12627 connector->encoder =
12628 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020012629 }
12630
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012631 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012632 bool has_connectors;
12633
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012634 ret = drm_atomic_add_affected_connectors(state, crtc);
12635 if (ret)
12636 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012637
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012638 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
12639 if (has_connectors != crtc_state->enable)
12640 crtc_state->enable =
12641 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020012642 }
12643
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012644 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
12645 set->fb, set->x, set->y);
12646 if (ret)
12647 return ret;
12648
12649 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
12650 if (IS_ERR(crtc_state))
12651 return PTR_ERR(crtc_state);
12652
12653 if (set->mode)
12654 drm_mode_copy(&crtc_state->mode, set->mode);
12655
12656 if (set->num_connectors)
12657 crtc_state->active = true;
12658
Daniel Vetter2e431052012-07-04 22:42:15 +020012659 return 0;
12660}
12661
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012662static bool primary_plane_visible(struct drm_crtc *crtc)
12663{
12664 struct intel_plane_state *plane_state =
12665 to_intel_plane_state(crtc->primary->state);
12666
12667 return plane_state->visible;
12668}
12669
Daniel Vetter2e431052012-07-04 22:42:15 +020012670static int intel_crtc_set_config(struct drm_mode_set *set)
12671{
12672 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012673 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012674 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012675 bool primary_plane_was_visible;
Daniel Vetter2e431052012-07-04 22:42:15 +020012676 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020012677
Daniel Vetter8d3e3752012-07-05 16:09:09 +020012678 BUG_ON(!set);
12679 BUG_ON(!set->crtc);
12680 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020012681
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010012682 /* Enforce sane interface api - has been abused by the fb helper. */
12683 BUG_ON(!set->mode && set->fb);
12684 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020012685
Daniel Vetter2e431052012-07-04 22:42:15 +020012686 if (set->fb) {
12687 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
12688 set->crtc->base.id, set->fb->base.id,
12689 (int)set->num_connectors, set->x, set->y);
12690 } else {
12691 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020012692 }
12693
12694 dev = set->crtc->dev;
12695
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012696 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012697 if (!state)
12698 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012699
12700 state->acquire_ctx = dev->mode_config.acquire_ctx;
12701
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030012702 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020012703 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012704 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020012705
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012706 pipe_config = intel_modeset_compute_config(set->crtc, state);
Jesse Barnes20664592014-11-05 14:26:09 -080012707 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080012708 ret = PTR_ERR(pipe_config);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012709 goto out;
Jesse Barnes20664592014-11-05 14:26:09 -080012710 }
Jesse Barnes50f52752014-11-07 13:11:00 -080012711
Jesse Barnes1f9954d2014-11-05 14:26:10 -080012712 intel_update_pipe_size(to_intel_crtc(set->crtc));
12713
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012714 primary_plane_was_visible = primary_plane_visible(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012715
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012716 ret = intel_set_mode_with_config(set->crtc, pipe_config);
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012717
12718 if (ret == 0 &&
12719 pipe_config->base.enable &&
12720 pipe_config->base.planes_changed &&
12721 !needs_modeset(&pipe_config->base)) {
12722 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012723
12724 /*
12725 * We need to make sure the primary plane is re-enabled if it
12726 * has previously been turned off.
12727 */
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012728 if (ret == 0 && !primary_plane_was_visible &&
12729 primary_plane_visible(set->crtc)) {
Matt Roper3b150f02014-05-29 08:06:53 -070012730 WARN_ON(!intel_crtc->active);
Maarten Lankhorst87d43002015-04-21 17:12:54 +030012731 intel_post_enable_primary(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012732 }
12733
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012734 /*
12735 * In the fastboot case this may be our only check of the
12736 * state after boot. It would be better to only do it on
12737 * the first update, but we don't have a nice way of doing that
12738 * (and really, set_config isn't used much for high freq page
12739 * flipping, so increasing its cost here shouldn't be a big
12740 * deal).
12741 */
Jani Nikulad330a952014-01-21 11:24:25 +020012742 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012743 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020012744 }
12745
Chris Wilson2d05eae2013-05-03 17:36:25 +010012746 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020012747 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
12748 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010012749 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012750
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012751out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012752 if (ret)
12753 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020012754 return ret;
12755}
12756
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012757static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012758 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020012759 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012760 .destroy = intel_crtc_destroy,
12761 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012762 .atomic_duplicate_state = intel_crtc_duplicate_state,
12763 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012764};
12765
Daniel Vetter53589012013-06-05 13:34:16 +020012766static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
12767 struct intel_shared_dpll *pll,
12768 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012769{
Daniel Vetter53589012013-06-05 13:34:16 +020012770 uint32_t val;
12771
Daniel Vetterf458ebb2014-09-30 10:56:39 +020012772 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012773 return false;
12774
Daniel Vetter53589012013-06-05 13:34:16 +020012775 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020012776 hw_state->dpll = val;
12777 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
12778 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020012779
12780 return val & DPLL_VCO_ENABLE;
12781}
12782
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012783static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
12784 struct intel_shared_dpll *pll)
12785{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012786 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
12787 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012788}
12789
Daniel Vettere7b903d2013-06-05 13:34:14 +020012790static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
12791 struct intel_shared_dpll *pll)
12792{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012793 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020012794 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020012795
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012796 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012797
12798 /* Wait for the clocks to stabilize. */
12799 POSTING_READ(PCH_DPLL(pll->id));
12800 udelay(150);
12801
12802 /* The pixel multiplier can only be updated once the
12803 * DPLL is enabled and the clocks are stable.
12804 *
12805 * So write it again.
12806 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012807 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012808 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012809 udelay(200);
12810}
12811
12812static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
12813 struct intel_shared_dpll *pll)
12814{
12815 struct drm_device *dev = dev_priv->dev;
12816 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012817
12818 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012819 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020012820 if (intel_crtc_to_shared_dpll(crtc) == pll)
12821 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
12822 }
12823
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012824 I915_WRITE(PCH_DPLL(pll->id), 0);
12825 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012826 udelay(200);
12827}
12828
Daniel Vetter46edb022013-06-05 13:34:12 +020012829static char *ibx_pch_dpll_names[] = {
12830 "PCH DPLL A",
12831 "PCH DPLL B",
12832};
12833
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012834static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012835{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012836 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012837 int i;
12838
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012839 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012840
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012841 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020012842 dev_priv->shared_dplls[i].id = i;
12843 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012844 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012845 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
12846 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020012847 dev_priv->shared_dplls[i].get_hw_state =
12848 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012849 }
12850}
12851
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012852static void intel_shared_dpll_init(struct drm_device *dev)
12853{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012854 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012855
Daniel Vetter9cd86932014-06-25 22:01:57 +030012856 if (HAS_DDI(dev))
12857 intel_ddi_pll_init(dev);
12858 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012859 ibx_pch_dpll_init(dev);
12860 else
12861 dev_priv->num_shared_dpll = 0;
12862
12863 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012864}
12865
Matt Roper6beb8c232014-12-01 15:40:14 -080012866/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012867 * intel_wm_need_update - Check whether watermarks need updating
12868 * @plane: drm plane
12869 * @state: new plane state
12870 *
12871 * Check current plane state versus the new one to determine whether
12872 * watermarks need to be recalculated.
12873 *
12874 * Returns true or false.
12875 */
12876bool intel_wm_need_update(struct drm_plane *plane,
12877 struct drm_plane_state *state)
12878{
12879 /* Update watermarks on tiling changes. */
12880 if (!plane->state->fb || !state->fb ||
12881 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
12882 plane->state->rotation != state->rotation)
12883 return true;
12884
12885 return false;
12886}
12887
12888/**
Matt Roper6beb8c232014-12-01 15:40:14 -080012889 * intel_prepare_plane_fb - Prepare fb for usage on plane
12890 * @plane: drm plane to prepare for
12891 * @fb: framebuffer to prepare for presentation
12892 *
12893 * Prepares a framebuffer for usage on a display plane. Generally this
12894 * involves pinning the underlying object and updating the frontbuffer tracking
12895 * bits. Some older platforms need special physical address handling for
12896 * cursor planes.
12897 *
12898 * Returns 0 on success, negative error code on failure.
12899 */
12900int
12901intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012902 struct drm_framebuffer *fb,
12903 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012904{
12905 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080012906 struct intel_plane *intel_plane = to_intel_plane(plane);
12907 enum pipe pipe = intel_plane->pipe;
12908 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12909 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12910 unsigned frontbuffer_bits = 0;
12911 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012912
Matt Roperea2c67b2014-12-23 10:41:52 -080012913 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012914 return 0;
12915
Matt Roper6beb8c232014-12-01 15:40:14 -080012916 switch (plane->type) {
12917 case DRM_PLANE_TYPE_PRIMARY:
12918 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12919 break;
12920 case DRM_PLANE_TYPE_CURSOR:
12921 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12922 break;
12923 case DRM_PLANE_TYPE_OVERLAY:
12924 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12925 break;
12926 }
Matt Roper465c1202014-05-29 08:06:54 -070012927
Matt Roper4c345742014-07-09 16:22:10 -070012928 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012929
Matt Roper6beb8c232014-12-01 15:40:14 -080012930 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12931 INTEL_INFO(dev)->cursor_needs_physical) {
12932 int align = IS_I830(dev) ? 16 * 1024 : 256;
12933 ret = i915_gem_object_attach_phys(obj, align);
12934 if (ret)
12935 DRM_DEBUG_KMS("failed to attach phys object\n");
12936 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012937 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012938 }
12939
12940 if (ret == 0)
12941 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12942
12943 mutex_unlock(&dev->struct_mutex);
12944
12945 return ret;
12946}
12947
Matt Roper38f3ce32014-12-02 07:45:25 -080012948/**
12949 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12950 * @plane: drm plane to clean up for
12951 * @fb: old framebuffer that was on plane
12952 *
12953 * Cleans up a framebuffer that has just been removed from a plane.
12954 */
12955void
12956intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012957 struct drm_framebuffer *fb,
12958 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012959{
12960 struct drm_device *dev = plane->dev;
12961 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12962
12963 if (WARN_ON(!obj))
12964 return;
12965
12966 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12967 !INTEL_INFO(dev)->cursor_needs_physical) {
12968 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012969 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012970 mutex_unlock(&dev->struct_mutex);
12971 }
Matt Roper465c1202014-05-29 08:06:54 -070012972}
12973
Chandra Konduru6156a452015-04-27 13:48:39 -070012974int
12975skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12976{
12977 int max_scale;
12978 struct drm_device *dev;
12979 struct drm_i915_private *dev_priv;
12980 int crtc_clock, cdclk;
12981
12982 if (!intel_crtc || !crtc_state)
12983 return DRM_PLANE_HELPER_NO_SCALING;
12984
12985 dev = intel_crtc->base.dev;
12986 dev_priv = dev->dev_private;
12987 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12988 cdclk = dev_priv->display.get_display_clock_speed(dev);
12989
12990 if (!crtc_clock || !cdclk)
12991 return DRM_PLANE_HELPER_NO_SCALING;
12992
12993 /*
12994 * skl max scale is lower of:
12995 * close to 3 but not 3, -1 is for that purpose
12996 * or
12997 * cdclk/crtc_clock
12998 */
12999 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13000
13001 return max_scale;
13002}
13003
Matt Roper465c1202014-05-29 08:06:54 -070013004static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013005intel_check_primary_plane(struct drm_plane *plane,
13006 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013007{
Matt Roper32b7eee2014-12-24 07:59:06 -080013008 struct drm_device *dev = plane->dev;
13009 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013010 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013011 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013012 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013013 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013014 struct drm_rect *dest = &state->dst;
13015 struct drm_rect *src = &state->src;
13016 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013017 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013018 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13019 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013020 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013021
Matt Roperea2c67b2014-12-23 10:41:52 -080013022 crtc = crtc ? crtc : plane->crtc;
13023 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013024 crtc_state = state->base.state ?
13025 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013026
Chandra Konduru6156a452015-04-27 13:48:39 -070013027 if (INTEL_INFO(dev)->gen >= 9) {
13028 min_scale = 1;
13029 max_scale = skl_max_scale(intel_crtc, crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013030 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013031 }
Sonika Jindald8106362015-04-10 14:37:28 +053013032
Matt Roperc59cb172014-12-01 15:40:16 -080013033 ret = drm_plane_helper_check_update(plane, crtc, fb,
13034 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013035 min_scale,
13036 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013037 can_position, true,
13038 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013039 if (ret)
13040 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013041
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013042 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013043 struct intel_plane_state *old_state =
13044 to_intel_plane_state(plane->state);
13045
Matt Roper32b7eee2014-12-24 07:59:06 -080013046 intel_crtc->atomic.wait_for_flips = true;
13047
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013048 /*
13049 * FBC does not work on some platforms for rotated
13050 * planes, so disable it when rotation is not 0 and
13051 * update it when rotation is set back to 0.
13052 *
13053 * FIXME: This is redundant with the fbc update done in
13054 * the primary plane enable function except that that
13055 * one is done too late. We eventually need to unify
13056 * this.
13057 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013058 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013059 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013060 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013061 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013062 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013063 }
13064
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013065 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013066 /*
13067 * BDW signals flip done immediately if the plane
13068 * is disabled, even if the plane enable is already
13069 * armed to occur at the next vblank :(
13070 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013071 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013072 intel_crtc->atomic.wait_vblank = true;
13073 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013074
Matt Roper32b7eee2014-12-24 07:59:06 -080013075 intel_crtc->atomic.fb_bits |=
13076 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13077
13078 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013079
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013080 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013081 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013082 }
13083
Chandra Konduru6156a452015-04-27 13:48:39 -070013084 if (INTEL_INFO(dev)->gen >= 9) {
13085 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13086 to_intel_plane(plane), state, 0);
13087 if (ret)
13088 return ret;
13089 }
13090
Matt Roperc59cb172014-12-01 15:40:16 -080013091 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013092}
13093
Sonika Jindal48404c12014-08-22 14:06:04 +053013094static void
13095intel_commit_primary_plane(struct drm_plane *plane,
13096 struct intel_plane_state *state)
13097{
Matt Roper2b875c22014-12-01 15:40:13 -080013098 struct drm_crtc *crtc = state->base.crtc;
13099 struct drm_framebuffer *fb = state->base.fb;
13100 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013101 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013102 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013103 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013104
Matt Roperea2c67b2014-12-23 10:41:52 -080013105 crtc = crtc ? crtc : plane->crtc;
13106 intel_crtc = to_intel_crtc(crtc);
13107
Matt Ropercf4c7c12014-12-04 10:27:42 -080013108 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013109 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013110 crtc->y = src->y1 >> 16;
13111
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013112 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013113 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013114 /* FIXME: kill this fastboot hack */
13115 intel_update_pipe_size(intel_crtc);
13116
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013117 dev_priv->display.update_primary_plane(crtc, plane->fb,
13118 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013119 }
13120}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013121
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013122static void
13123intel_disable_primary_plane(struct drm_plane *plane,
13124 struct drm_crtc *crtc,
13125 bool force)
13126{
13127 struct drm_device *dev = plane->dev;
13128 struct drm_i915_private *dev_priv = dev->dev_private;
13129
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013130 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13131}
13132
Matt Roper32b7eee2014-12-24 07:59:06 -080013133static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13134{
13135 struct drm_device *dev = crtc->dev;
13136 struct drm_i915_private *dev_priv = dev->dev_private;
13137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013138 struct intel_plane *intel_plane;
13139 struct drm_plane *p;
13140 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013141
Matt Roperea2c67b2014-12-23 10:41:52 -080013142 /* Track fb's for any planes being disabled */
13143 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13144 intel_plane = to_intel_plane(p);
13145
13146 if (intel_crtc->atomic.disabled_planes &
13147 (1 << drm_plane_index(p))) {
13148 switch (p->type) {
13149 case DRM_PLANE_TYPE_PRIMARY:
13150 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13151 break;
13152 case DRM_PLANE_TYPE_CURSOR:
13153 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13154 break;
13155 case DRM_PLANE_TYPE_OVERLAY:
13156 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13157 break;
13158 }
13159
13160 mutex_lock(&dev->struct_mutex);
13161 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13162 mutex_unlock(&dev->struct_mutex);
13163 }
13164 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013165
Matt Roper32b7eee2014-12-24 07:59:06 -080013166 if (intel_crtc->atomic.wait_for_flips)
13167 intel_crtc_wait_for_pending_flips(crtc);
13168
13169 if (intel_crtc->atomic.disable_fbc)
13170 intel_fbc_disable(dev);
13171
13172 if (intel_crtc->atomic.pre_disable_primary)
13173 intel_pre_disable_primary(crtc);
13174
13175 if (intel_crtc->atomic.update_wm)
13176 intel_update_watermarks(crtc);
13177
13178 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013179
13180 /* Perform vblank evasion around commit operation */
13181 if (intel_crtc->active)
13182 intel_crtc->atomic.evade =
13183 intel_pipe_update_start(intel_crtc,
13184 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013185}
13186
13187static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13188{
13189 struct drm_device *dev = crtc->dev;
13190 struct drm_i915_private *dev_priv = dev->dev_private;
13191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13192 struct drm_plane *p;
13193
Matt Roperc34c9ee2014-12-23 10:41:50 -080013194 if (intel_crtc->atomic.evade)
13195 intel_pipe_update_end(intel_crtc,
13196 intel_crtc->atomic.start_vbl_count);
13197
Matt Roper32b7eee2014-12-24 07:59:06 -080013198 intel_runtime_pm_put(dev_priv);
13199
13200 if (intel_crtc->atomic.wait_vblank)
13201 intel_wait_for_vblank(dev, intel_crtc->pipe);
13202
13203 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13204
13205 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013206 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013207 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013208 mutex_unlock(&dev->struct_mutex);
13209 }
Matt Roper465c1202014-05-29 08:06:54 -070013210
Matt Roper32b7eee2014-12-24 07:59:06 -080013211 if (intel_crtc->atomic.post_enable_primary)
13212 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013213
Matt Roper32b7eee2014-12-24 07:59:06 -080013214 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13215 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13216 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13217 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013218
Matt Roper32b7eee2014-12-24 07:59:06 -080013219 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013220}
13221
Matt Ropercf4c7c12014-12-04 10:27:42 -080013222/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013223 * intel_plane_destroy - destroy a plane
13224 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013225 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013226 * Common destruction function for all types of planes (primary, cursor,
13227 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013228 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013229void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013230{
13231 struct intel_plane *intel_plane = to_intel_plane(plane);
13232 drm_plane_cleanup(plane);
13233 kfree(intel_plane);
13234}
13235
Matt Roper65a3fea2015-01-21 16:35:42 -080013236const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013237 .update_plane = drm_atomic_helper_update_plane,
13238 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013239 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013240 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013241 .atomic_get_property = intel_plane_atomic_get_property,
13242 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013243 .atomic_duplicate_state = intel_plane_duplicate_state,
13244 .atomic_destroy_state = intel_plane_destroy_state,
13245
Matt Roper465c1202014-05-29 08:06:54 -070013246};
13247
13248static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13249 int pipe)
13250{
13251 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013252 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013253 const uint32_t *intel_primary_formats;
13254 int num_formats;
13255
13256 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13257 if (primary == NULL)
13258 return NULL;
13259
Matt Roper8e7d6882015-01-21 16:35:41 -080013260 state = intel_create_plane_state(&primary->base);
13261 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013262 kfree(primary);
13263 return NULL;
13264 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013265 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013266
Matt Roper465c1202014-05-29 08:06:54 -070013267 primary->can_scale = false;
13268 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013269 if (INTEL_INFO(dev)->gen >= 9) {
13270 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013271 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013272 }
Matt Roper465c1202014-05-29 08:06:54 -070013273 primary->pipe = pipe;
13274 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013275 primary->check_plane = intel_check_primary_plane;
13276 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013277 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013278 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013279 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13280 primary->plane = !pipe;
13281
13282 if (INTEL_INFO(dev)->gen <= 3) {
13283 intel_primary_formats = intel_primary_formats_gen2;
13284 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
13285 } else {
13286 intel_primary_formats = intel_primary_formats_gen4;
13287 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
13288 }
13289
13290 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013291 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013292 intel_primary_formats, num_formats,
13293 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013294
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013295 if (INTEL_INFO(dev)->gen >= 4)
13296 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013297
Matt Roperea2c67b2014-12-23 10:41:52 -080013298 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13299
Matt Roper465c1202014-05-29 08:06:54 -070013300 return &primary->base;
13301}
13302
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013303void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13304{
13305 if (!dev->mode_config.rotation_property) {
13306 unsigned long flags = BIT(DRM_ROTATE_0) |
13307 BIT(DRM_ROTATE_180);
13308
13309 if (INTEL_INFO(dev)->gen >= 9)
13310 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13311
13312 dev->mode_config.rotation_property =
13313 drm_mode_create_rotation_property(dev, flags);
13314 }
13315 if (dev->mode_config.rotation_property)
13316 drm_object_attach_property(&plane->base.base,
13317 dev->mode_config.rotation_property,
13318 plane->base.state->rotation);
13319}
13320
Matt Roper3d7d6512014-06-10 08:28:13 -070013321static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013322intel_check_cursor_plane(struct drm_plane *plane,
13323 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013324{
Matt Roper2b875c22014-12-01 15:40:13 -080013325 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013326 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013327 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013328 struct drm_rect *dest = &state->dst;
13329 struct drm_rect *src = &state->src;
13330 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013331 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013332 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013333 unsigned stride;
13334 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013335
Matt Roperea2c67b2014-12-23 10:41:52 -080013336 crtc = crtc ? crtc : plane->crtc;
13337 intel_crtc = to_intel_crtc(crtc);
13338
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013339 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013340 src, dest, clip,
13341 DRM_PLANE_HELPER_NO_SCALING,
13342 DRM_PLANE_HELPER_NO_SCALING,
13343 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013344 if (ret)
13345 return ret;
13346
13347
13348 /* if we want to turn off the cursor ignore width and height */
13349 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013350 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013351
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013352 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013353 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13354 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13355 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013356 return -EINVAL;
13357 }
13358
Matt Roperea2c67b2014-12-23 10:41:52 -080013359 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13360 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013361 DRM_DEBUG_KMS("buffer is too small\n");
13362 return -ENOMEM;
13363 }
13364
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013365 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013366 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13367 ret = -EINVAL;
13368 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013369
Matt Roper32b7eee2014-12-24 07:59:06 -080013370finish:
13371 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013372 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013373 intel_crtc->atomic.update_wm = true;
13374
13375 intel_crtc->atomic.fb_bits |=
13376 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13377 }
13378
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013379 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013380}
13381
Matt Roperf4a2cf22014-12-01 15:40:12 -080013382static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013383intel_disable_cursor_plane(struct drm_plane *plane,
13384 struct drm_crtc *crtc,
13385 bool force)
13386{
13387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13388
13389 if (!force) {
13390 plane->fb = NULL;
13391 intel_crtc->cursor_bo = NULL;
13392 intel_crtc->cursor_addr = 0;
13393 }
13394
13395 intel_crtc_update_cursor(crtc, false);
13396}
13397
13398static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013399intel_commit_cursor_plane(struct drm_plane *plane,
13400 struct intel_plane_state *state)
13401{
Matt Roper2b875c22014-12-01 15:40:13 -080013402 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013403 struct drm_device *dev = plane->dev;
13404 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013405 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013406 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013407
Matt Roperea2c67b2014-12-23 10:41:52 -080013408 crtc = crtc ? crtc : plane->crtc;
13409 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013410
Matt Roperea2c67b2014-12-23 10:41:52 -080013411 plane->fb = state->base.fb;
13412 crtc->cursor_x = state->base.crtc_x;
13413 crtc->cursor_y = state->base.crtc_y;
13414
Gustavo Padovana912f122014-12-01 15:40:10 -080013415 if (intel_crtc->cursor_bo == obj)
13416 goto update;
13417
Matt Roperf4a2cf22014-12-01 15:40:12 -080013418 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013419 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013420 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013421 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013422 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013423 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013424
Gustavo Padovana912f122014-12-01 15:40:10 -080013425 intel_crtc->cursor_addr = addr;
13426 intel_crtc->cursor_bo = obj;
13427update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013428
Matt Roper32b7eee2014-12-24 07:59:06 -080013429 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013430 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013431}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013432
Matt Roper3d7d6512014-06-10 08:28:13 -070013433static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13434 int pipe)
13435{
13436 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013437 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013438
13439 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13440 if (cursor == NULL)
13441 return NULL;
13442
Matt Roper8e7d6882015-01-21 16:35:41 -080013443 state = intel_create_plane_state(&cursor->base);
13444 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013445 kfree(cursor);
13446 return NULL;
13447 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013448 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013449
Matt Roper3d7d6512014-06-10 08:28:13 -070013450 cursor->can_scale = false;
13451 cursor->max_downscale = 1;
13452 cursor->pipe = pipe;
13453 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013454 cursor->check_plane = intel_check_cursor_plane;
13455 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013456 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013457
13458 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013459 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013460 intel_cursor_formats,
13461 ARRAY_SIZE(intel_cursor_formats),
13462 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013463
13464 if (INTEL_INFO(dev)->gen >= 4) {
13465 if (!dev->mode_config.rotation_property)
13466 dev->mode_config.rotation_property =
13467 drm_mode_create_rotation_property(dev,
13468 BIT(DRM_ROTATE_0) |
13469 BIT(DRM_ROTATE_180));
13470 if (dev->mode_config.rotation_property)
13471 drm_object_attach_property(&cursor->base.base,
13472 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013473 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013474 }
13475
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013476 if (INTEL_INFO(dev)->gen >=9)
13477 state->scaler_id = -1;
13478
Matt Roperea2c67b2014-12-23 10:41:52 -080013479 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13480
Matt Roper3d7d6512014-06-10 08:28:13 -070013481 return &cursor->base;
13482}
13483
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013484static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13485 struct intel_crtc_state *crtc_state)
13486{
13487 int i;
13488 struct intel_scaler *intel_scaler;
13489 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13490
13491 for (i = 0; i < intel_crtc->num_scalers; i++) {
13492 intel_scaler = &scaler_state->scalers[i];
13493 intel_scaler->in_use = 0;
13494 intel_scaler->id = i;
13495
13496 intel_scaler->mode = PS_SCALER_MODE_DYN;
13497 }
13498
13499 scaler_state->scaler_id = -1;
13500}
13501
Hannes Ederb358d0a2008-12-18 21:18:47 +010013502static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013503{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013504 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013505 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013506 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013507 struct drm_plane *primary = NULL;
13508 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013509 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013510
Daniel Vetter955382f2013-09-19 14:05:45 +020013511 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013512 if (intel_crtc == NULL)
13513 return;
13514
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013515 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13516 if (!crtc_state)
13517 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013518 intel_crtc->config = crtc_state;
13519 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013520 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013521
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013522 /* initialize shared scalers */
13523 if (INTEL_INFO(dev)->gen >= 9) {
13524 if (pipe == PIPE_C)
13525 intel_crtc->num_scalers = 1;
13526 else
13527 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13528
13529 skl_init_scalers(dev, intel_crtc, crtc_state);
13530 }
13531
Matt Roper465c1202014-05-29 08:06:54 -070013532 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013533 if (!primary)
13534 goto fail;
13535
13536 cursor = intel_cursor_plane_create(dev, pipe);
13537 if (!cursor)
13538 goto fail;
13539
Matt Roper465c1202014-05-29 08:06:54 -070013540 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013541 cursor, &intel_crtc_funcs);
13542 if (ret)
13543 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013544
13545 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013546 for (i = 0; i < 256; i++) {
13547 intel_crtc->lut_r[i] = i;
13548 intel_crtc->lut_g[i] = i;
13549 intel_crtc->lut_b[i] = i;
13550 }
13551
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013552 /*
13553 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013554 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013555 */
Jesse Barnes80824002009-09-10 15:28:06 -070013556 intel_crtc->pipe = pipe;
13557 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013558 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013559 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013560 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013561 }
13562
Chris Wilson4b0e3332014-05-30 16:35:26 +030013563 intel_crtc->cursor_base = ~0;
13564 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013565 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013566
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013567 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13568 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13569 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13570 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13571
Jesse Barnes79e53942008-11-07 14:24:08 -080013572 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013573
13574 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013575 return;
13576
13577fail:
13578 if (primary)
13579 drm_plane_cleanup(primary);
13580 if (cursor)
13581 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013582 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013583 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013584}
13585
Jesse Barnes752aa882013-10-31 18:55:49 +020013586enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13587{
13588 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013589 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013590
Rob Clark51fd3712013-11-19 12:10:12 -050013591 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013592
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013593 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013594 return INVALID_PIPE;
13595
13596 return to_intel_crtc(encoder->crtc)->pipe;
13597}
13598
Carl Worth08d7b3d2009-04-29 14:43:54 -070013599int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013600 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013601{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013602 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013603 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013604 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013605
Rob Clark7707e652014-07-17 23:30:04 -040013606 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013607
Rob Clark7707e652014-07-17 23:30:04 -040013608 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013609 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013610 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013611 }
13612
Rob Clark7707e652014-07-17 23:30:04 -040013613 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013614 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013615
Daniel Vetterc05422d2009-08-11 16:05:30 +020013616 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013617}
13618
Daniel Vetter66a92782012-07-12 20:08:18 +020013619static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013620{
Daniel Vetter66a92782012-07-12 20:08:18 +020013621 struct drm_device *dev = encoder->base.dev;
13622 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013623 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013624 int entry = 0;
13625
Damien Lespiaub2784e12014-08-05 11:29:37 +010013626 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013627 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013628 index_mask |= (1 << entry);
13629
Jesse Barnes79e53942008-11-07 14:24:08 -080013630 entry++;
13631 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013632
Jesse Barnes79e53942008-11-07 14:24:08 -080013633 return index_mask;
13634}
13635
Chris Wilson4d302442010-12-14 19:21:29 +000013636static bool has_edp_a(struct drm_device *dev)
13637{
13638 struct drm_i915_private *dev_priv = dev->dev_private;
13639
13640 if (!IS_MOBILE(dev))
13641 return false;
13642
13643 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13644 return false;
13645
Damien Lespiaue3589902014-02-07 19:12:50 +000013646 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013647 return false;
13648
13649 return true;
13650}
13651
Jesse Barnes84b4e042014-06-25 08:24:29 -070013652static bool intel_crt_present(struct drm_device *dev)
13653{
13654 struct drm_i915_private *dev_priv = dev->dev_private;
13655
Damien Lespiau884497e2013-12-03 13:56:23 +000013656 if (INTEL_INFO(dev)->gen >= 9)
13657 return false;
13658
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013659 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013660 return false;
13661
13662 if (IS_CHERRYVIEW(dev))
13663 return false;
13664
13665 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13666 return false;
13667
13668 return true;
13669}
13670
Jesse Barnes79e53942008-11-07 14:24:08 -080013671static void intel_setup_outputs(struct drm_device *dev)
13672{
Eric Anholt725e30a2009-01-22 13:01:02 -080013673 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013674 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013675 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013676
Daniel Vetterc9093352013-06-06 22:22:47 +020013677 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013678
Jesse Barnes84b4e042014-06-25 08:24:29 -070013679 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013680 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013681
Vandana Kannanc776eb22014-08-19 12:05:01 +053013682 if (IS_BROXTON(dev)) {
13683 /*
13684 * FIXME: Broxton doesn't support port detection via the
13685 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13686 * detect the ports.
13687 */
13688 intel_ddi_init(dev, PORT_A);
13689 intel_ddi_init(dev, PORT_B);
13690 intel_ddi_init(dev, PORT_C);
13691 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013692 int found;
13693
Jesse Barnesde31fac2015-03-06 15:53:32 -080013694 /*
13695 * Haswell uses DDI functions to detect digital outputs.
13696 * On SKL pre-D0 the strap isn't connected, so we assume
13697 * it's there.
13698 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013699 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013700 /* WaIgnoreDDIAStrap: skl */
13701 if (found ||
13702 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013703 intel_ddi_init(dev, PORT_A);
13704
13705 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13706 * register */
13707 found = I915_READ(SFUSE_STRAP);
13708
13709 if (found & SFUSE_STRAP_DDIB_DETECTED)
13710 intel_ddi_init(dev, PORT_B);
13711 if (found & SFUSE_STRAP_DDIC_DETECTED)
13712 intel_ddi_init(dev, PORT_C);
13713 if (found & SFUSE_STRAP_DDID_DETECTED)
13714 intel_ddi_init(dev, PORT_D);
13715 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013716 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013717 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013718
13719 if (has_edp_a(dev))
13720 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013721
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013722 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013723 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013724 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013725 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013726 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013727 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013728 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013729 }
13730
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013731 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013732 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013733
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013734 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013735 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013736
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013737 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013738 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013739
Daniel Vetter270b3042012-10-27 15:52:05 +020013740 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013741 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070013742 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013743 /*
13744 * The DP_DETECTED bit is the latched state of the DDC
13745 * SDA pin at boot. However since eDP doesn't require DDC
13746 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13747 * eDP ports may have been muxed to an alternate function.
13748 * Thus we can't rely on the DP_DETECTED bit alone to detect
13749 * eDP ports. Consult the VBT as well as DP_DETECTED to
13750 * detect eDP ports.
13751 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013752 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
13753 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013754 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
13755 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013756 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
13757 intel_dp_is_edp(dev, PORT_B))
13758 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013759
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013760 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
13761 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070013762 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
13763 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013764 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
13765 intel_dp_is_edp(dev, PORT_C))
13766 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013767
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013768 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013769 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013770 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
13771 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013772 /* eDP not supported on port D, so don't check VBT */
13773 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
13774 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013775 }
13776
Jani Nikula3cfca972013-08-27 15:12:26 +030013777 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080013778 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013779 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013780
Paulo Zanonie2debe92013-02-18 19:00:27 -030013781 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013782 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013783 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013784 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
13785 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013786 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013787 }
Ma Ling27185ae2009-08-24 13:50:23 +080013788
Imre Deake7281ea2013-05-08 13:14:08 +030013789 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013790 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013791 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013792
13793 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013794
Paulo Zanonie2debe92013-02-18 19:00:27 -030013795 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013796 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013797 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013798 }
Ma Ling27185ae2009-08-24 13:50:23 +080013799
Paulo Zanonie2debe92013-02-18 19:00:27 -030013800 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013801
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013802 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
13803 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013804 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013805 }
Imre Deake7281ea2013-05-08 13:14:08 +030013806 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013807 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013808 }
Ma Ling27185ae2009-08-24 13:50:23 +080013809
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013810 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030013811 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013812 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070013813 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013814 intel_dvo_init(dev);
13815
Zhenyu Wang103a1962009-11-27 11:44:36 +080013816 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013817 intel_tv_init(dev);
13818
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080013819 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013820
Damien Lespiaub2784e12014-08-05 11:29:37 +010013821 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013822 encoder->base.possible_crtcs = encoder->crtc_mask;
13823 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013824 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013825 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013826
Paulo Zanonidde86e22012-12-01 12:04:25 -020013827 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020013828
13829 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013830}
13831
13832static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13833{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013834 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080013835 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013836
Daniel Vetteref2d6332014-02-10 18:00:38 +010013837 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013838 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010013839 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013840 drm_gem_object_unreference(&intel_fb->obj->base);
13841 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013842 kfree(intel_fb);
13843}
13844
13845static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013846 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013847 unsigned int *handle)
13848{
13849 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013850 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013851
Chris Wilson05394f32010-11-08 19:18:58 +000013852 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013853}
13854
13855static const struct drm_framebuffer_funcs intel_fb_funcs = {
13856 .destroy = intel_user_framebuffer_destroy,
13857 .create_handle = intel_user_framebuffer_create_handle,
13858};
13859
Damien Lespiaub3218032015-02-27 11:15:18 +000013860static
13861u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
13862 uint32_t pixel_format)
13863{
13864 u32 gen = INTEL_INFO(dev)->gen;
13865
13866 if (gen >= 9) {
13867 /* "The stride in bytes must not exceed the of the size of 8K
13868 * pixels and 32K bytes."
13869 */
13870 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
13871 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
13872 return 32*1024;
13873 } else if (gen >= 4) {
13874 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13875 return 16*1024;
13876 else
13877 return 32*1024;
13878 } else if (gen >= 3) {
13879 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13880 return 8*1024;
13881 else
13882 return 16*1024;
13883 } else {
13884 /* XXX DSPC is limited to 4k tiled */
13885 return 8*1024;
13886 }
13887}
13888
Daniel Vetterb5ea6422014-03-02 21:18:00 +010013889static int intel_framebuffer_init(struct drm_device *dev,
13890 struct intel_framebuffer *intel_fb,
13891 struct drm_mode_fb_cmd2 *mode_cmd,
13892 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080013893{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000013894 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080013895 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000013896 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080013897
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013898 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
13899
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013900 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
13901 /* Enforce that fb modifier and tiling mode match, but only for
13902 * X-tiled. This is needed for FBC. */
13903 if (!!(obj->tiling_mode == I915_TILING_X) !=
13904 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
13905 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
13906 return -EINVAL;
13907 }
13908 } else {
13909 if (obj->tiling_mode == I915_TILING_X)
13910 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
13911 else if (obj->tiling_mode == I915_TILING_Y) {
13912 DRM_DEBUG("No Y tiling for legacy addfb\n");
13913 return -EINVAL;
13914 }
13915 }
13916
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013917 /* Passed in modifier sanity checking. */
13918 switch (mode_cmd->modifier[0]) {
13919 case I915_FORMAT_MOD_Y_TILED:
13920 case I915_FORMAT_MOD_Yf_TILED:
13921 if (INTEL_INFO(dev)->gen < 9) {
13922 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
13923 mode_cmd->modifier[0]);
13924 return -EINVAL;
13925 }
13926 case DRM_FORMAT_MOD_NONE:
13927 case I915_FORMAT_MOD_X_TILED:
13928 break;
13929 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070013930 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
13931 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010013932 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013933 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013934
Damien Lespiaub3218032015-02-27 11:15:18 +000013935 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
13936 mode_cmd->pixel_format);
13937 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
13938 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
13939 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010013940 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013941 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013942
Damien Lespiaub3218032015-02-27 11:15:18 +000013943 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
13944 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013945 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013946 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
13947 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013948 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013949 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013950 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013951 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013952
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013953 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013954 mode_cmd->pitches[0] != obj->stride) {
13955 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
13956 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013957 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013958 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013959
Ville Syrjälä57779d02012-10-31 17:50:14 +020013960 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013961 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013962 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013963 case DRM_FORMAT_RGB565:
13964 case DRM_FORMAT_XRGB8888:
13965 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013966 break;
13967 case DRM_FORMAT_XRGB1555:
13968 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013969 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013970 DRM_DEBUG("unsupported pixel format: %s\n",
13971 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013972 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013973 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013974 break;
13975 case DRM_FORMAT_XBGR8888:
13976 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013977 case DRM_FORMAT_XRGB2101010:
13978 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013979 case DRM_FORMAT_XBGR2101010:
13980 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013981 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013982 DRM_DEBUG("unsupported pixel format: %s\n",
13983 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013984 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013985 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013986 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013987 case DRM_FORMAT_YUYV:
13988 case DRM_FORMAT_UYVY:
13989 case DRM_FORMAT_YVYU:
13990 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013991 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013992 DRM_DEBUG("unsupported pixel format: %s\n",
13993 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013994 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013995 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013996 break;
13997 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013998 DRM_DEBUG("unsupported pixel format: %s\n",
13999 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014000 return -EINVAL;
14001 }
14002
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014003 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14004 if (mode_cmd->offsets[0] != 0)
14005 return -EINVAL;
14006
Damien Lespiauec2c9812015-01-20 12:51:45 +000014007 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014008 mode_cmd->pixel_format,
14009 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014010 /* FIXME drm helper for size checks (especially planar formats)? */
14011 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14012 return -EINVAL;
14013
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014014 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14015 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014016 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014017
Jesse Barnes79e53942008-11-07 14:24:08 -080014018 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14019 if (ret) {
14020 DRM_ERROR("framebuffer init failed %d\n", ret);
14021 return ret;
14022 }
14023
Jesse Barnes79e53942008-11-07 14:24:08 -080014024 return 0;
14025}
14026
Jesse Barnes79e53942008-11-07 14:24:08 -080014027static struct drm_framebuffer *
14028intel_user_framebuffer_create(struct drm_device *dev,
14029 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014030 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014031{
Chris Wilson05394f32010-11-08 19:18:58 +000014032 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014033
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014034 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14035 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014036 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014037 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014038
Chris Wilsond2dff872011-04-19 08:36:26 +010014039 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014040}
14041
Daniel Vetter4520f532013-10-09 09:18:51 +020014042#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014043static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014044{
14045}
14046#endif
14047
Jesse Barnes79e53942008-11-07 14:24:08 -080014048static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014049 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014050 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014051 .atomic_check = intel_atomic_check,
14052 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080014053};
14054
Jesse Barnese70236a2009-09-21 10:42:27 -070014055/* Set up chip specific display functions */
14056static void intel_init_display(struct drm_device *dev)
14057{
14058 struct drm_i915_private *dev_priv = dev->dev_private;
14059
Daniel Vetteree9300b2013-06-03 22:40:22 +020014060 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14061 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014062 else if (IS_CHERRYVIEW(dev))
14063 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014064 else if (IS_VALLEYVIEW(dev))
14065 dev_priv->display.find_dpll = vlv_find_best_dpll;
14066 else if (IS_PINEVIEW(dev))
14067 dev_priv->display.find_dpll = pnv_find_best_dpll;
14068 else
14069 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14070
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014071 if (INTEL_INFO(dev)->gen >= 9) {
14072 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014073 dev_priv->display.get_initial_plane_config =
14074 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014075 dev_priv->display.crtc_compute_clock =
14076 haswell_crtc_compute_clock;
14077 dev_priv->display.crtc_enable = haswell_crtc_enable;
14078 dev_priv->display.crtc_disable = haswell_crtc_disable;
14079 dev_priv->display.off = ironlake_crtc_off;
14080 dev_priv->display.update_primary_plane =
14081 skylake_update_primary_plane;
14082 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014083 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014084 dev_priv->display.get_initial_plane_config =
14085 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014086 dev_priv->display.crtc_compute_clock =
14087 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014088 dev_priv->display.crtc_enable = haswell_crtc_enable;
14089 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030014090 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014091 dev_priv->display.update_primary_plane =
14092 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014093 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014094 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014095 dev_priv->display.get_initial_plane_config =
14096 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014097 dev_priv->display.crtc_compute_clock =
14098 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014099 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14100 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014101 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014102 dev_priv->display.update_primary_plane =
14103 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014104 } else if (IS_VALLEYVIEW(dev)) {
14105 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014106 dev_priv->display.get_initial_plane_config =
14107 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014108 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014109 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14110 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14111 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014112 dev_priv->display.update_primary_plane =
14113 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014114 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014115 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014116 dev_priv->display.get_initial_plane_config =
14117 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014118 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014119 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14120 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014121 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014122 dev_priv->display.update_primary_plane =
14123 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014124 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014125
Jesse Barnese70236a2009-09-21 10:42:27 -070014126 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014127 if (IS_SKYLAKE(dev))
14128 dev_priv->display.get_display_clock_speed =
14129 skylake_get_display_clock_speed;
14130 else if (IS_BROADWELL(dev))
14131 dev_priv->display.get_display_clock_speed =
14132 broadwell_get_display_clock_speed;
14133 else if (IS_HASWELL(dev))
14134 dev_priv->display.get_display_clock_speed =
14135 haswell_get_display_clock_speed;
14136 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014137 dev_priv->display.get_display_clock_speed =
14138 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014139 else if (IS_GEN5(dev))
14140 dev_priv->display.get_display_clock_speed =
14141 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014142 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
14143 IS_GEN6(dev) || IS_IVYBRIDGE(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070014144 dev_priv->display.get_display_clock_speed =
14145 i945_get_display_clock_speed;
14146 else if (IS_I915G(dev))
14147 dev_priv->display.get_display_clock_speed =
14148 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014149 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014150 dev_priv->display.get_display_clock_speed =
14151 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014152 else if (IS_PINEVIEW(dev))
14153 dev_priv->display.get_display_clock_speed =
14154 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014155 else if (IS_I915GM(dev))
14156 dev_priv->display.get_display_clock_speed =
14157 i915gm_get_display_clock_speed;
14158 else if (IS_I865G(dev))
14159 dev_priv->display.get_display_clock_speed =
14160 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014161 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014162 dev_priv->display.get_display_clock_speed =
14163 i855_get_display_clock_speed;
14164 else /* 852, 830 */
14165 dev_priv->display.get_display_clock_speed =
14166 i830_get_display_clock_speed;
14167
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014168 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014169 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014170 } else if (IS_GEN6(dev)) {
14171 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014172 } else if (IS_IVYBRIDGE(dev)) {
14173 /* FIXME: detect B0+ stepping and use auto training */
14174 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014175 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014176 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014177 } else if (IS_VALLEYVIEW(dev)) {
14178 dev_priv->display.modeset_global_resources =
14179 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014180 } else if (IS_BROXTON(dev)) {
14181 dev_priv->display.modeset_global_resources =
14182 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014183 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014184
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014185 switch (INTEL_INFO(dev)->gen) {
14186 case 2:
14187 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14188 break;
14189
14190 case 3:
14191 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14192 break;
14193
14194 case 4:
14195 case 5:
14196 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14197 break;
14198
14199 case 6:
14200 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14201 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014202 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014203 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014204 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14205 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014206 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014207 /* Drop through - unsupported since execlist only. */
14208 default:
14209 /* Default just returns -ENODEV to indicate unsupported */
14210 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014211 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014212
14213 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014214
14215 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014216}
14217
Jesse Barnesb690e962010-07-19 13:53:12 -070014218/*
14219 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14220 * resume, or other times. This quirk makes sure that's the case for
14221 * affected systems.
14222 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014223static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014224{
14225 struct drm_i915_private *dev_priv = dev->dev_private;
14226
14227 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014228 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014229}
14230
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014231static void quirk_pipeb_force(struct drm_device *dev)
14232{
14233 struct drm_i915_private *dev_priv = dev->dev_private;
14234
14235 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14236 DRM_INFO("applying pipe b force quirk\n");
14237}
14238
Keith Packard435793d2011-07-12 14:56:22 -070014239/*
14240 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14241 */
14242static void quirk_ssc_force_disable(struct drm_device *dev)
14243{
14244 struct drm_i915_private *dev_priv = dev->dev_private;
14245 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014246 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014247}
14248
Carsten Emde4dca20e2012-03-15 15:56:26 +010014249/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014250 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14251 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014252 */
14253static void quirk_invert_brightness(struct drm_device *dev)
14254{
14255 struct drm_i915_private *dev_priv = dev->dev_private;
14256 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014257 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014258}
14259
Scot Doyle9c72cc62014-07-03 23:27:50 +000014260/* Some VBT's incorrectly indicate no backlight is present */
14261static void quirk_backlight_present(struct drm_device *dev)
14262{
14263 struct drm_i915_private *dev_priv = dev->dev_private;
14264 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14265 DRM_INFO("applying backlight present quirk\n");
14266}
14267
Jesse Barnesb690e962010-07-19 13:53:12 -070014268struct intel_quirk {
14269 int device;
14270 int subsystem_vendor;
14271 int subsystem_device;
14272 void (*hook)(struct drm_device *dev);
14273};
14274
Egbert Eich5f85f172012-10-14 15:46:38 +020014275/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14276struct intel_dmi_quirk {
14277 void (*hook)(struct drm_device *dev);
14278 const struct dmi_system_id (*dmi_id_list)[];
14279};
14280
14281static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14282{
14283 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14284 return 1;
14285}
14286
14287static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14288 {
14289 .dmi_id_list = &(const struct dmi_system_id[]) {
14290 {
14291 .callback = intel_dmi_reverse_brightness,
14292 .ident = "NCR Corporation",
14293 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14294 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14295 },
14296 },
14297 { } /* terminating entry */
14298 },
14299 .hook = quirk_invert_brightness,
14300 },
14301};
14302
Ben Widawskyc43b5632012-04-16 14:07:40 -070014303static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014304 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14305 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14306
Jesse Barnesb690e962010-07-19 13:53:12 -070014307 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14308 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14309
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014310 /* 830 needs to leave pipe A & dpll A up */
14311 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14312
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014313 /* 830 needs to leave pipe B & dpll B up */
14314 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14315
Keith Packard435793d2011-07-12 14:56:22 -070014316 /* Lenovo U160 cannot use SSC on LVDS */
14317 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014318
14319 /* Sony Vaio Y cannot use SSC on LVDS */
14320 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014321
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014322 /* Acer Aspire 5734Z must invert backlight brightness */
14323 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14324
14325 /* Acer/eMachines G725 */
14326 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14327
14328 /* Acer/eMachines e725 */
14329 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14330
14331 /* Acer/Packard Bell NCL20 */
14332 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14333
14334 /* Acer Aspire 4736Z */
14335 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014336
14337 /* Acer Aspire 5336 */
14338 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014339
14340 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14341 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014342
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014343 /* Acer C720 Chromebook (Core i3 4005U) */
14344 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14345
jens steinb2a96012014-10-28 20:25:53 +010014346 /* Apple Macbook 2,1 (Core 2 T7400) */
14347 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14348
Scot Doyled4967d82014-07-03 23:27:52 +000014349 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14350 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014351
14352 /* HP Chromebook 14 (Celeron 2955U) */
14353 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014354
14355 /* Dell Chromebook 11 */
14356 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014357};
14358
14359static void intel_init_quirks(struct drm_device *dev)
14360{
14361 struct pci_dev *d = dev->pdev;
14362 int i;
14363
14364 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14365 struct intel_quirk *q = &intel_quirks[i];
14366
14367 if (d->device == q->device &&
14368 (d->subsystem_vendor == q->subsystem_vendor ||
14369 q->subsystem_vendor == PCI_ANY_ID) &&
14370 (d->subsystem_device == q->subsystem_device ||
14371 q->subsystem_device == PCI_ANY_ID))
14372 q->hook(dev);
14373 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014374 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14375 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14376 intel_dmi_quirks[i].hook(dev);
14377 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014378}
14379
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014380/* Disable the VGA plane that we never use */
14381static void i915_disable_vga(struct drm_device *dev)
14382{
14383 struct drm_i915_private *dev_priv = dev->dev_private;
14384 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014385 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014386
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014387 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014388 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014389 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014390 sr1 = inb(VGA_SR_DATA);
14391 outb(sr1 | 1<<5, VGA_SR_DATA);
14392 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14393 udelay(300);
14394
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014395 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014396 POSTING_READ(vga_reg);
14397}
14398
Daniel Vetterf8175862012-04-10 15:50:11 +020014399void intel_modeset_init_hw(struct drm_device *dev)
14400{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014401 intel_prepare_ddi(dev);
14402
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030014403 if (IS_VALLEYVIEW(dev))
14404 vlv_update_cdclk(dev);
14405
Daniel Vetterf8175862012-04-10 15:50:11 +020014406 intel_init_clock_gating(dev);
14407
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014408 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014409}
14410
Jesse Barnes79e53942008-11-07 14:24:08 -080014411void intel_modeset_init(struct drm_device *dev)
14412{
Jesse Barnes652c3932009-08-17 13:31:43 -070014413 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014414 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014415 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014416 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014417
14418 drm_mode_config_init(dev);
14419
14420 dev->mode_config.min_width = 0;
14421 dev->mode_config.min_height = 0;
14422
Dave Airlie019d96c2011-09-29 16:20:42 +010014423 dev->mode_config.preferred_depth = 24;
14424 dev->mode_config.prefer_shadow = 1;
14425
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014426 dev->mode_config.allow_fb_modifiers = true;
14427
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014428 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014429
Jesse Barnesb690e962010-07-19 13:53:12 -070014430 intel_init_quirks(dev);
14431
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014432 intel_init_pm(dev);
14433
Ben Widawskye3c74752013-04-05 13:12:39 -070014434 if (INTEL_INFO(dev)->num_pipes == 0)
14435 return;
14436
Jesse Barnese70236a2009-09-21 10:42:27 -070014437 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014438 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014439
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014440 if (IS_GEN2(dev)) {
14441 dev->mode_config.max_width = 2048;
14442 dev->mode_config.max_height = 2048;
14443 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014444 dev->mode_config.max_width = 4096;
14445 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014446 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014447 dev->mode_config.max_width = 8192;
14448 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014449 }
Damien Lespiau068be562014-03-28 14:17:49 +000014450
Ville Syrjälädc41c152014-08-13 11:57:05 +030014451 if (IS_845G(dev) || IS_I865G(dev)) {
14452 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14453 dev->mode_config.cursor_height = 1023;
14454 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014455 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14456 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14457 } else {
14458 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14459 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14460 }
14461
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014462 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014463
Zhao Yakui28c97732009-10-09 11:39:41 +080014464 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014465 INTEL_INFO(dev)->num_pipes,
14466 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014467
Damien Lespiau055e3932014-08-18 13:49:10 +010014468 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014469 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014470 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014471 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014472 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014473 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014474 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014475 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014476 }
14477
Jesse Barnesf42bb702013-12-16 16:34:23 -080014478 intel_init_dpio(dev);
14479
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014480 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014481
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014482 /* Just disable it once at startup */
14483 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014484 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014485
14486 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014487 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014488
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014489 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014490 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014491 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014492
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014493 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080014494 if (!crtc->active)
14495 continue;
14496
Jesse Barnes46f297f2014-03-07 08:57:48 -080014497 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014498 * Note that reserving the BIOS fb up front prevents us
14499 * from stuffing other stolen allocations like the ring
14500 * on top. This prevents some ugliness at boot time, and
14501 * can even allow for smooth boot transitions if the BIOS
14502 * fb is large enough for the active pipe configuration.
14503 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014504 if (dev_priv->display.get_initial_plane_config) {
14505 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080014506 &crtc->plane_config);
14507 /*
14508 * If the fb is shared between multiple heads, we'll
14509 * just get the first one.
14510 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010014511 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014512 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080014513 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014514}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014515
Daniel Vetter7fad7982012-07-04 17:51:47 +020014516static void intel_enable_pipe_a(struct drm_device *dev)
14517{
14518 struct intel_connector *connector;
14519 struct drm_connector *crt = NULL;
14520 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014521 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014522
14523 /* We can't just switch on the pipe A, we need to set things up with a
14524 * proper mode and output configuration. As a gross hack, enable pipe A
14525 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014526 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014527 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14528 crt = &connector->base;
14529 break;
14530 }
14531 }
14532
14533 if (!crt)
14534 return;
14535
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014536 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014537 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014538}
14539
Daniel Vetterfa555832012-10-10 23:14:00 +020014540static bool
14541intel_check_plane_mapping(struct intel_crtc *crtc)
14542{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014543 struct drm_device *dev = crtc->base.dev;
14544 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014545 u32 reg, val;
14546
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014547 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014548 return true;
14549
14550 reg = DSPCNTR(!crtc->plane);
14551 val = I915_READ(reg);
14552
14553 if ((val & DISPLAY_PLANE_ENABLE) &&
14554 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14555 return false;
14556
14557 return true;
14558}
14559
Daniel Vetter24929352012-07-02 20:28:59 +020014560static void intel_sanitize_crtc(struct intel_crtc *crtc)
14561{
14562 struct drm_device *dev = crtc->base.dev;
14563 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014564 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014565
Daniel Vetter24929352012-07-02 20:28:59 +020014566 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014567 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014568 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14569
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014570 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014571 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014572 if (crtc->active) {
14573 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014574 drm_crtc_vblank_on(&crtc->base);
14575 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014576
Daniel Vetter24929352012-07-02 20:28:59 +020014577 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014578 * disable the crtc (and hence change the state) if it is wrong. Note
14579 * that gen4+ has a fixed plane -> pipe mapping. */
14580 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014581 struct intel_connector *connector;
14582 bool plane;
14583
Daniel Vetter24929352012-07-02 20:28:59 +020014584 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14585 crtc->base.base.id);
14586
14587 /* Pipe has the wrong plane attached and the plane is active.
14588 * Temporarily change the plane mapping and disable everything
14589 * ... */
14590 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014591 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014592 crtc->plane = !plane;
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030014593 intel_crtc_disable_planes(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014594 dev_priv->display.crtc_disable(&crtc->base);
14595 crtc->plane = plane;
14596
14597 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014598 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014599 if (connector->encoder->base.crtc != &crtc->base)
14600 continue;
14601
Egbert Eich7f1950f2014-04-25 10:56:22 +020014602 connector->base.dpms = DRM_MODE_DPMS_OFF;
14603 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014604 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014605 /* multiple connectors may have the same encoder:
14606 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014607 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020014608 if (connector->encoder->base.crtc == &crtc->base) {
14609 connector->encoder->base.crtc = NULL;
14610 connector->encoder->connectors_active = false;
14611 }
Daniel Vetter24929352012-07-02 20:28:59 +020014612
14613 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080014614 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014615 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014616 crtc->base.enabled = false;
14617 }
Daniel Vetter24929352012-07-02 20:28:59 +020014618
Daniel Vetter7fad7982012-07-04 17:51:47 +020014619 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14620 crtc->pipe == PIPE_A && !crtc->active) {
14621 /* BIOS forgot to enable pipe A, this mostly happens after
14622 * resume. Force-enable the pipe to fix this, the update_dpms
14623 * call below we restore the pipe to the right state, but leave
14624 * the required bits on. */
14625 intel_enable_pipe_a(dev);
14626 }
14627
Daniel Vetter24929352012-07-02 20:28:59 +020014628 /* Adjust the state of the output pipe according to whether we
14629 * have active connectors/encoders. */
14630 intel_crtc_update_dpms(&crtc->base);
14631
Matt Roper83d65732015-02-25 13:12:16 -080014632 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020014633 struct intel_encoder *encoder;
14634
14635 /* This can happen either due to bugs in the get_hw_state
14636 * functions or because the pipe is force-enabled due to the
14637 * pipe A quirk. */
14638 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14639 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014640 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014641 crtc->active ? "enabled" : "disabled");
14642
Matt Roper83d65732015-02-25 13:12:16 -080014643 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014644 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014645 crtc->base.enabled = crtc->active;
14646
14647 /* Because we only establish the connector -> encoder ->
14648 * crtc links if something is active, this means the
14649 * crtc is now deactivated. Break the links. connector
14650 * -> encoder links are only establish when things are
14651 * actually up, hence no need to break them. */
14652 WARN_ON(crtc->active);
14653
14654 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14655 WARN_ON(encoder->connectors_active);
14656 encoder->base.crtc = NULL;
14657 }
14658 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014659
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014660 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014661 /*
14662 * We start out with underrun reporting disabled to avoid races.
14663 * For correct bookkeeping mark this on active crtcs.
14664 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014665 * Also on gmch platforms we dont have any hardware bits to
14666 * disable the underrun reporting. Which means we need to start
14667 * out with underrun reporting disabled also on inactive pipes,
14668 * since otherwise we'll complain about the garbage we read when
14669 * e.g. coming up after runtime pm.
14670 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014671 * No protection against concurrent access is required - at
14672 * worst a fifo underrun happens which also sets this to false.
14673 */
14674 crtc->cpu_fifo_underrun_disabled = true;
14675 crtc->pch_fifo_underrun_disabled = true;
14676 }
Daniel Vetter24929352012-07-02 20:28:59 +020014677}
14678
14679static void intel_sanitize_encoder(struct intel_encoder *encoder)
14680{
14681 struct intel_connector *connector;
14682 struct drm_device *dev = encoder->base.dev;
14683
14684 /* We need to check both for a crtc link (meaning that the
14685 * encoder is active and trying to read from a pipe) and the
14686 * pipe itself being active. */
14687 bool has_active_crtc = encoder->base.crtc &&
14688 to_intel_crtc(encoder->base.crtc)->active;
14689
14690 if (encoder->connectors_active && !has_active_crtc) {
14691 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14692 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014693 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014694
14695 /* Connector is active, but has no active pipe. This is
14696 * fallout from our resume register restoring. Disable
14697 * the encoder manually again. */
14698 if (encoder->base.crtc) {
14699 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14700 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014701 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014702 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014703 if (encoder->post_disable)
14704 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014705 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014706 encoder->base.crtc = NULL;
14707 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014708
14709 /* Inconsistent output/port/pipe state happens presumably due to
14710 * a bug in one of the get_hw_state functions. Or someplace else
14711 * in our code, like the register restore mess on resume. Clamp
14712 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014713 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014714 if (connector->encoder != encoder)
14715 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020014716 connector->base.dpms = DRM_MODE_DPMS_OFF;
14717 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014718 }
14719 }
14720 /* Enabled encoders without active connectors will be fixed in
14721 * the crtc fixup. */
14722}
14723
Imre Deak04098752014-02-18 00:02:16 +020014724void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014725{
14726 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014727 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014728
Imre Deak04098752014-02-18 00:02:16 +020014729 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14730 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14731 i915_disable_vga(dev);
14732 }
14733}
14734
14735void i915_redisable_vga(struct drm_device *dev)
14736{
14737 struct drm_i915_private *dev_priv = dev->dev_private;
14738
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014739 /* This function can be called both from intel_modeset_setup_hw_state or
14740 * at a very early point in our resume sequence, where the power well
14741 * structures are not yet restored. Since this function is at a very
14742 * paranoid "someone might have enabled VGA while we were not looking"
14743 * level, just check if the power well is enabled instead of trying to
14744 * follow the "don't touch the power well if we don't need it" policy
14745 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014746 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014747 return;
14748
Imre Deak04098752014-02-18 00:02:16 +020014749 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014750}
14751
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014752static bool primary_get_hw_state(struct intel_crtc *crtc)
14753{
14754 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
14755
14756 if (!crtc->active)
14757 return false;
14758
14759 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
14760}
14761
Daniel Vetter30e984d2013-06-05 13:34:17 +020014762static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014763{
14764 struct drm_i915_private *dev_priv = dev->dev_private;
14765 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014766 struct intel_crtc *crtc;
14767 struct intel_encoder *encoder;
14768 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020014769 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014770
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014771 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014772 struct drm_plane *primary = crtc->base.primary;
14773 struct intel_plane_state *plane_state;
14774
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014775 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020014776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014777 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020014778
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014779 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014780 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014781
Matt Roper83d65732015-02-25 13:12:16 -080014782 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014783 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014784 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014785
14786 plane_state = to_intel_plane_state(primary->state);
14787 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014788
14789 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
14790 crtc->base.base.id,
14791 crtc->active ? "enabled" : "disabled");
14792 }
14793
Daniel Vetter53589012013-06-05 13:34:16 +020014794 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14795 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14796
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014797 pll->on = pll->get_hw_state(dev_priv, pll,
14798 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020014799 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014800 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014801 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014802 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020014803 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014804 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014805 }
Daniel Vetter53589012013-06-05 13:34:16 +020014806 }
Daniel Vetter53589012013-06-05 13:34:16 +020014807
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014808 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014809 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014810
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014811 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014812 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020014813 }
14814
Damien Lespiaub2784e12014-08-05 11:29:37 +010014815 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014816 pipe = 0;
14817
14818 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014819 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14820 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014821 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014822 } else {
14823 encoder->base.crtc = NULL;
14824 }
14825
14826 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014827 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020014828 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014829 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014830 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014831 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014832 }
14833
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014834 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014835 if (connector->get_hw_state(connector)) {
14836 connector->base.dpms = DRM_MODE_DPMS_ON;
14837 connector->encoder->connectors_active = true;
14838 connector->base.encoder = &connector->encoder->base;
14839 } else {
14840 connector->base.dpms = DRM_MODE_DPMS_OFF;
14841 connector->base.encoder = NULL;
14842 }
14843 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
14844 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030014845 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014846 connector->base.encoder ? "enabled" : "disabled");
14847 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020014848}
14849
14850/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
14851 * and i915 state tracking structures. */
14852void intel_modeset_setup_hw_state(struct drm_device *dev,
14853 bool force_restore)
14854{
14855 struct drm_i915_private *dev_priv = dev->dev_private;
14856 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014857 struct intel_crtc *crtc;
14858 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020014859 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014860
14861 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014862
Jesse Barnesbabea612013-06-26 18:57:38 +030014863 /*
14864 * Now that we have the config, copy it to each CRTC struct
14865 * Note that this could go away if we move to using crtc_config
14866 * checking everywhere.
14867 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014868 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020014869 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014870 intel_mode_from_pipe_config(&crtc->base.mode,
14871 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030014872 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
14873 crtc->base.base.id);
14874 drm_mode_debug_printmodeline(&crtc->base.mode);
14875 }
14876 }
14877
Daniel Vetter24929352012-07-02 20:28:59 +020014878 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010014879 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014880 intel_sanitize_encoder(encoder);
14881 }
14882
Damien Lespiau055e3932014-08-18 13:49:10 +010014883 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020014884 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14885 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014886 intel_dump_pipe_config(crtc, crtc->config,
14887 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020014888 }
Daniel Vetter9a935852012-07-05 22:34:27 +020014889
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020014890 intel_modeset_update_connector_atomic_state(dev);
14891
Daniel Vetter35c95372013-07-17 06:55:04 +020014892 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14893 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14894
14895 if (!pll->on || pll->active)
14896 continue;
14897
14898 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
14899
14900 pll->disable(dev_priv, pll);
14901 pll->on = false;
14902 }
14903
Pradeep Bhat30789992014-11-04 17:06:45 +000014904 if (IS_GEN9(dev))
14905 skl_wm_get_hw_state(dev);
14906 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030014907 ilk_wm_get_hw_state(dev);
14908
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014909 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030014910 i915_redisable_vga(dev);
14911
Daniel Vetterf30da182013-04-11 20:22:50 +020014912 /*
14913 * We need to use raw interfaces for restoring state to avoid
14914 * checking (bogus) intermediate states.
14915 */
Damien Lespiau055e3932014-08-18 13:49:10 +010014916 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070014917 struct drm_crtc *crtc =
14918 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020014919
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014920 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014921 }
14922 } else {
14923 intel_modeset_update_staged_output_state(dev);
14924 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020014925
14926 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010014927}
14928
14929void intel_modeset_gem_init(struct drm_device *dev)
14930{
Jesse Barnes92122782014-10-09 12:57:42 -070014931 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014932 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070014933 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010014934 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014935
Imre Deakae484342014-03-31 15:10:44 +030014936 mutex_lock(&dev->struct_mutex);
14937 intel_init_gt_powersave(dev);
14938 mutex_unlock(&dev->struct_mutex);
14939
Jesse Barnes92122782014-10-09 12:57:42 -070014940 /*
14941 * There may be no VBT; and if the BIOS enabled SSC we can
14942 * just keep using it to avoid unnecessary flicker. Whereas if the
14943 * BIOS isn't using it, don't assume it will work even if the VBT
14944 * indicates as much.
14945 */
14946 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
14947 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14948 DREF_SSC1_ENABLE);
14949
Chris Wilson1833b132012-05-09 11:56:28 +010014950 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020014951
14952 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014953
14954 /*
14955 * Make sure any fbs we allocated at startup are properly
14956 * pinned & fenced. When we do the allocation it's too early
14957 * for this.
14958 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010014959 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070014960 obj = intel_fb_obj(c->primary->fb);
14961 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080014962 continue;
14963
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010014964 mutex_lock(&dev->struct_mutex);
14965 ret = intel_pin_and_fence_fb_obj(c->primary,
14966 c->primary->fb,
14967 c->primary->state,
14968 NULL);
14969 mutex_unlock(&dev->struct_mutex);
14970 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080014971 DRM_ERROR("failed to pin boot fb on pipe %d\n",
14972 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100014973 drm_framebuffer_unreference(c->primary->fb);
14974 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080014975 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014976 }
14977 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014978
14979 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014980}
14981
Imre Deak4932e2c2014-02-11 17:12:48 +020014982void intel_connector_unregister(struct intel_connector *intel_connector)
14983{
14984 struct drm_connector *connector = &intel_connector->base;
14985
14986 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010014987 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020014988}
14989
Jesse Barnes79e53942008-11-07 14:24:08 -080014990void intel_modeset_cleanup(struct drm_device *dev)
14991{
Jesse Barnes652c3932009-08-17 13:31:43 -070014992 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030014993 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070014994
Imre Deak2eb52522014-11-19 15:30:05 +020014995 intel_disable_gt_powersave(dev);
14996
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014997 intel_backlight_unregister(dev);
14998
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014999 /*
15000 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015001 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015002 * experience fancy races otherwise.
15003 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015004 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015005
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015006 /*
15007 * Due to the hpd irq storm handling the hotplug work can re-arm the
15008 * poll handlers. Hence disable polling after hpd handling is shut down.
15009 */
Keith Packardf87ea762010-10-03 19:36:26 -070015010 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015011
Jesse Barnes652c3932009-08-17 13:31:43 -070015012 mutex_lock(&dev->struct_mutex);
15013
Jesse Barnes723bfd72010-10-07 16:01:13 -070015014 intel_unregister_dsm_handler();
15015
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015016 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015017
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015018 mutex_unlock(&dev->struct_mutex);
15019
Chris Wilson1630fe72011-07-08 12:22:42 +010015020 /* flush any delayed tasks or pending work */
15021 flush_scheduled_work();
15022
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015023 /* destroy the backlight and sysfs files before encoders/connectors */
15024 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015025 struct intel_connector *intel_connector;
15026
15027 intel_connector = to_intel_connector(connector);
15028 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015029 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015030
Jesse Barnes79e53942008-11-07 14:24:08 -080015031 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015032
15033 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015034
15035 mutex_lock(&dev->struct_mutex);
15036 intel_cleanup_gt_powersave(dev);
15037 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015038}
15039
Dave Airlie28d52042009-09-21 14:33:58 +100015040/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015041 * Return which encoder is currently attached for connector.
15042 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015043struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015044{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015045 return &intel_attached_encoder(connector)->base;
15046}
Jesse Barnes79e53942008-11-07 14:24:08 -080015047
Chris Wilsondf0e9242010-09-09 16:20:55 +010015048void intel_connector_attach_encoder(struct intel_connector *connector,
15049 struct intel_encoder *encoder)
15050{
15051 connector->encoder = encoder;
15052 drm_mode_connector_attach_encoder(&connector->base,
15053 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015054}
Dave Airlie28d52042009-09-21 14:33:58 +100015055
15056/*
15057 * set vga decode state - true == enable VGA decode
15058 */
15059int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15060{
15061 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015062 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015063 u16 gmch_ctrl;
15064
Chris Wilson75fa0412014-02-07 18:37:02 -020015065 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15066 DRM_ERROR("failed to read control word\n");
15067 return -EIO;
15068 }
15069
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015070 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15071 return 0;
15072
Dave Airlie28d52042009-09-21 14:33:58 +100015073 if (state)
15074 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15075 else
15076 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015077
15078 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15079 DRM_ERROR("failed to write control word\n");
15080 return -EIO;
15081 }
15082
Dave Airlie28d52042009-09-21 14:33:58 +100015083 return 0;
15084}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015085
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015086struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015087
15088 u32 power_well_driver;
15089
Chris Wilson63b66e52013-08-08 15:12:06 +020015090 int num_transcoders;
15091
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015092 struct intel_cursor_error_state {
15093 u32 control;
15094 u32 position;
15095 u32 base;
15096 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015097 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015098
15099 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015100 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015101 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015102 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015103 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015104
15105 struct intel_plane_error_state {
15106 u32 control;
15107 u32 stride;
15108 u32 size;
15109 u32 pos;
15110 u32 addr;
15111 u32 surface;
15112 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015113 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015114
15115 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015116 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015117 enum transcoder cpu_transcoder;
15118
15119 u32 conf;
15120
15121 u32 htotal;
15122 u32 hblank;
15123 u32 hsync;
15124 u32 vtotal;
15125 u32 vblank;
15126 u32 vsync;
15127 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015128};
15129
15130struct intel_display_error_state *
15131intel_display_capture_error_state(struct drm_device *dev)
15132{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015133 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015134 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015135 int transcoders[] = {
15136 TRANSCODER_A,
15137 TRANSCODER_B,
15138 TRANSCODER_C,
15139 TRANSCODER_EDP,
15140 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015141 int i;
15142
Chris Wilson63b66e52013-08-08 15:12:06 +020015143 if (INTEL_INFO(dev)->num_pipes == 0)
15144 return NULL;
15145
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015146 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015147 if (error == NULL)
15148 return NULL;
15149
Imre Deak190be112013-11-25 17:15:31 +020015150 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015151 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15152
Damien Lespiau055e3932014-08-18 13:49:10 +010015153 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015154 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015155 __intel_display_power_is_enabled(dev_priv,
15156 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015157 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015158 continue;
15159
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015160 error->cursor[i].control = I915_READ(CURCNTR(i));
15161 error->cursor[i].position = I915_READ(CURPOS(i));
15162 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015163
15164 error->plane[i].control = I915_READ(DSPCNTR(i));
15165 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015166 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015167 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015168 error->plane[i].pos = I915_READ(DSPPOS(i));
15169 }
Paulo Zanonica291362013-03-06 20:03:14 -030015170 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15171 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015172 if (INTEL_INFO(dev)->gen >= 4) {
15173 error->plane[i].surface = I915_READ(DSPSURF(i));
15174 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15175 }
15176
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015177 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015178
Sonika Jindal3abfce72014-07-21 15:23:43 +053015179 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015180 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015181 }
15182
15183 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15184 if (HAS_DDI(dev_priv->dev))
15185 error->num_transcoders++; /* Account for eDP. */
15186
15187 for (i = 0; i < error->num_transcoders; i++) {
15188 enum transcoder cpu_transcoder = transcoders[i];
15189
Imre Deakddf9c532013-11-27 22:02:02 +020015190 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015191 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015192 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015193 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015194 continue;
15195
Chris Wilson63b66e52013-08-08 15:12:06 +020015196 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15197
15198 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15199 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15200 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15201 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15202 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15203 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15204 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015205 }
15206
15207 return error;
15208}
15209
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015210#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15211
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015212void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015213intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015214 struct drm_device *dev,
15215 struct intel_display_error_state *error)
15216{
Damien Lespiau055e3932014-08-18 13:49:10 +010015217 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015218 int i;
15219
Chris Wilson63b66e52013-08-08 15:12:06 +020015220 if (!error)
15221 return;
15222
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015223 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015224 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015225 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015226 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015227 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015228 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015229 err_printf(m, " Power: %s\n",
15230 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015231 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015232 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015233
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015234 err_printf(m, "Plane [%d]:\n", i);
15235 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15236 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015237 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015238 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15239 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015240 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015241 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015242 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015243 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015244 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15245 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015246 }
15247
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015248 err_printf(m, "Cursor [%d]:\n", i);
15249 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15250 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15251 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015252 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015253
15254 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015255 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015256 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015257 err_printf(m, " Power: %s\n",
15258 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015259 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15260 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15261 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15262 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15263 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15264 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15265 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15266 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015267}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015268
15269void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15270{
15271 struct intel_crtc *crtc;
15272
15273 for_each_intel_crtc(dev, crtc) {
15274 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015275
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015276 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015277
15278 work = crtc->unpin_work;
15279
15280 if (work && work->event &&
15281 work->event->base.file_priv == file) {
15282 kfree(work->event);
15283 work->event = NULL;
15284 }
15285
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015286 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015287 }
15288}