blob: b1f68b63660923334578edce7cef722013ec2421 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
183 string MaskingConstraint = "",
184 InstrItinClass itin = NoItinerary,
185 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 let isCommutable = IsCommutable in
187 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000188 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
189 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190 Pattern, itin>;
191
192 // Prefer over VMOV*rrk Pat<>
193 let AddedComplexity = 20 in
194 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000195 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
196 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000197 MaskingPattern, itin>,
198 EVEX_K {
199 // In case of the 3src subclass this is overridden with a let.
200 string Constraints = MaskingConstraint;
201 }
202 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
203 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
205 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 ZeroMaskingPattern,
207 itin>,
208 EVEX_KZ;
209}
210
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000211
Adam Nemet34801422014-10-08 23:25:39 +0000212// Common base class of AVX512_maskable and AVX512_maskable_3src.
213multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
214 dag Outs,
215 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
216 string OpcodeStr,
217 string AttSrcAsm, string IntelSrcAsm,
218 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000219 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000220 string MaskingConstraint = "",
221 InstrItinClass itin = NoItinerary,
222 bit IsCommutable = 0> :
223 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
224 AttSrcAsm, IntelSrcAsm,
225 [(set _.RC:$dst, RHS)],
226 [(set _.RC:$dst, MaskingRHS)],
227 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000228 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000229 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000230
Adam Nemet2e91ee52014-08-14 17:13:19 +0000231// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000232// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000234multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs, dag Ins, string OpcodeStr,
236 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000239 bit IsCommutable = 0> :
240 AVX512_maskable_common<O, F, _, Outs, Ins,
241 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
242 !con((ins _.KRCWM:$mask), Ins),
243 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246
247// This multiclass generates the unconditional/non-masking, the masking and
248// the zero-masking variant of the scalar instruction.
249multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs, dag Ins, string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000252 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000253 InstrItinClass itin = NoItinerary,
254 bit IsCommutable = 0> :
255 AVX512_maskable_common<O, F, _, Outs, Ins,
256 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
257 !con((ins _.KRCWM:$mask), Ins),
258 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
259 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000261
Adam Nemet34801422014-10-08 23:25:39 +0000262// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263// ($src1) is already tied to $dst so we just use that for the preserved
264// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
265// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000266multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
267 dag Outs, dag NonTiedIns, string OpcodeStr,
268 string AttSrcAsm, string IntelSrcAsm,
269 dag RHS> :
270 AVX512_maskable_common<O, F, _, Outs,
271 !con((ins _.RC:$src1), NonTiedIns),
272 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
275 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000276
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000277
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag Ins,
280 string OpcodeStr,
281 string AttSrcAsm, string IntelSrcAsm,
282 list<dag> Pattern> :
283 AVX512_maskable_custom<O, F, Outs, Ins,
284 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
285 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000286 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000287 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000288
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000289
290// Instruction with mask that puts result in mask register,
291// like "compare" and "vptest"
292multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
293 dag Outs,
294 dag Ins, dag MaskingIns,
295 string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
297 list<dag> Pattern,
298 list<dag> MaskingPattern,
299 string Round = "",
300 InstrItinClass itin = NoItinerary> {
301 def NAME: AVX512<O, F, Outs, Ins,
302 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
303 "$dst "#Round#", "#IntelSrcAsm#"}",
304 Pattern, itin>;
305
306 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000307 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
308 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000309 MaskingPattern, itin>, EVEX_K;
310}
311
312multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs,
314 dag Ins, dag MaskingIns,
315 string OpcodeStr,
316 string AttSrcAsm, string IntelSrcAsm,
317 dag RHS, dag MaskingRHS,
318 string Round = "",
319 InstrItinClass itin = NoItinerary> :
320 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
321 AttSrcAsm, IntelSrcAsm,
322 [(set _.KRC:$dst, RHS)],
323 [(set _.KRC:$dst, MaskingRHS)],
324 Round, NoItinerary>;
325
326multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
327 dag Outs, dag Ins, string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
329 dag RHS, string Round = "",
330 InstrItinClass itin = NoItinerary> :
331 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
332 !con((ins _.KRCWM:$mask), Ins),
333 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
334 (and _.KRCWM:$mask, RHS),
335 Round, itin>;
336
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000337multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
338 dag Outs, dag Ins, string OpcodeStr,
339 string AttSrcAsm, string IntelSrcAsm> :
340 AVX512_maskable_custom_cmp<O, F, Outs,
341 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
342 AttSrcAsm, IntelSrcAsm,
343 [],[],"", NoItinerary>;
344
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000345// Bitcasts between 512-bit vector types. Return the original type since
346// no instruction is needed for the conversion
347let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000348 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000349 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000350 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
351 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
352 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000353 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000354 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
355 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
356 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000358 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000359 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
360 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000361 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000362 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
363 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000364 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000365 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
366 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000367 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000368 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
369 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
370 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
371 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
372 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
373 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
374 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
375 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
376 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
377 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
378 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379
380 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
381 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
382 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
383 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
384 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
385 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
386 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
387 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
388 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
389 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
390 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
391 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
392 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
393 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
394 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
395 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
396 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
397 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
398 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
399 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
400 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
401 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
402 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
403 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
404 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
405 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
406 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
407 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
408 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
409 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
410
411// Bitcasts between 256-bit vector types. Return the original type since
412// no instruction is needed for the conversion
413 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
414 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
415 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
416 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
417 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
418 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
419 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
420 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
421 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
422 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
423 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
424 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
425 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
426 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
427 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
428 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
429 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
430 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
431 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
432 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
433 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
434 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
435 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
436 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
437 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
438 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
439 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
440 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
441 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
442 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
443}
444
445//
446// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
447//
448
449let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
450 isPseudo = 1, Predicates = [HasAVX512] in {
451def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
452 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
453}
454
Craig Topperfb1746b2014-01-30 06:03:19 +0000455let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
457def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
458def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000459}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000460
461//===----------------------------------------------------------------------===//
462// AVX-512 - VECTOR INSERT
463//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000464
Adam Nemet4285c1f2014-10-15 23:42:17 +0000465multiclass vinsert_for_size_no_alt<int Opcode,
466 X86VectorVTInfo From, X86VectorVTInfo To,
467 PatFrag vinsert_insert,
468 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000469 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
470 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000471 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000472 "vinsert" # From.EltTypeName # "x" # From.NumElts #
473 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000474 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000475 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
476 (From.VT From.RC:$src2),
477 (iPTR imm)))]>,
478 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000479
480 let mayLoad = 1 in
481 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000482 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000483 "vinsert" # From.EltTypeName # "x" # From.NumElts #
484 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000485 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000486 []>,
487 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000489}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000490
Adam Nemet4285c1f2014-10-15 23:42:17 +0000491multiclass vinsert_for_size<int Opcode,
492 X86VectorVTInfo From, X86VectorVTInfo To,
493 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
494 PatFrag vinsert_insert,
495 SDNodeXForm INSERT_get_vinsert_imm> :
496 vinsert_for_size_no_alt<Opcode, From, To,
497 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000498 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499 // vinserti32x4. Only add this if 64x2 and friends are not supported
500 // natively via AVX512DQ.
501 let Predicates = [NoDQI] in
502 def : Pat<(vinsert_insert:$ins
503 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
504 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
505 VR512:$src1, From.RC:$src2,
506 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
511 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512 X86VectorVTInfo< 4, EltVT32, VR128X>,
513 X86VectorVTInfo<16, EltVT32, VR512>,
514 X86VectorVTInfo< 2, EltVT64, VR128X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
516 vinsert128_insert,
517 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000518 let Predicates = [HasDQI] in
519 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 8, EltVT64, VR512>,
522 vinsert128_insert,
523 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000524 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525 X86VectorVTInfo< 4, EltVT64, VR256X>,
526 X86VectorVTInfo< 8, EltVT64, VR512>,
527 X86VectorVTInfo< 8, EltVT32, VR256>,
528 X86VectorVTInfo<16, EltVT32, VR512>,
529 vinsert256_insert,
530 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000531 let Predicates = [HasDQI] in
532 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
533 X86VectorVTInfo< 8, EltVT32, VR256X>,
534 X86VectorVTInfo<16, EltVT32, VR512>,
535 vinsert256_insert,
536 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000537}
538
Adam Nemet4e2ef472014-10-02 23:18:28 +0000539defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
540defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000541
542// vinsertps - insert f32 to XMM
543def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000544 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000545 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000546 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547 EVEX_4V;
548def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000549 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000550 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000551 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000552 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
553 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
554
555//===----------------------------------------------------------------------===//
556// AVX-512 VECTOR EXTRACT
557//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558
Adam Nemet55536c62014-09-25 23:48:45 +0000559multiclass vextract_for_size<int Opcode,
560 X86VectorVTInfo From, X86VectorVTInfo To,
561 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
562 PatFrag vextract_extract,
563 SDNodeXForm EXTRACT_get_vextract_imm> {
564 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000565 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000566 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000567 "vextract" # To.EltTypeName # "x4",
568 "$idx, $src1", "$src1, $idx",
569 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
570 (iPTR imm)))]>,
571 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000572 let mayStore = 1 in
573 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000574 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000575 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
576 "$dst, $src1, $src2}",
577 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
578 }
579
Adam Nemet55536c62014-09-25 23:48:45 +0000580 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
581 // vextracti32x4
582 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
583 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
584 VR512:$src1,
585 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
586
587 // A 128/256-bit subvector extract from the first 512-bit vector position is
588 // a subregister copy that needs no instruction.
589 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
590 (To.VT
591 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
592
593 // And for the alternative types.
594 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
595 (AltTo.VT
596 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000597
598 // Intrinsic call with masking.
599 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
600 "x4_512")
601 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
602 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
603 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
604 VR512:$src1, imm:$idx)>;
605
606 // Intrinsic call with zero-masking.
607 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
608 "x4_512")
609 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
610 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
611 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
612 VR512:$src1, imm:$idx)>;
613
614 // Intrinsic call without masking.
615 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
616 "x4_512")
617 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
618 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
619 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620}
621
Adam Nemet55536c62014-09-25 23:48:45 +0000622multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
623 ValueType EltVT64, int Opcode64> {
624 defm NAME # "32x4" : vextract_for_size<Opcode32,
625 X86VectorVTInfo<16, EltVT32, VR512>,
626 X86VectorVTInfo< 4, EltVT32, VR128X>,
627 X86VectorVTInfo< 8, EltVT64, VR512>,
628 X86VectorVTInfo< 2, EltVT64, VR128X>,
629 vextract128_extract,
630 EXTRACT_get_vextract128_imm>;
631 defm NAME # "64x4" : vextract_for_size<Opcode64,
632 X86VectorVTInfo< 8, EltVT64, VR512>,
633 X86VectorVTInfo< 4, EltVT64, VR256X>,
634 X86VectorVTInfo<16, EltVT32, VR512>,
635 X86VectorVTInfo< 8, EltVT32, VR256>,
636 vextract256_extract,
637 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000638}
639
Adam Nemet55536c62014-09-25 23:48:45 +0000640defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
641defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642
643// A 128-bit subvector insert to the first 512-bit vector position
644// is a subregister copy that needs no instruction.
645def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
646 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
647 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
648 sub_ymm)>;
649def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
650 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
651 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
652 sub_ymm)>;
653def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
654 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
655 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
656 sub_ymm)>;
657def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
658 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
659 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
660 sub_ymm)>;
661
662def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
663 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
664def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
665 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
666def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
667 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
668def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
669 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
670
671// vextractps - extract 32 bits from XMM
672def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000673 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000674 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
676 EVEX;
677
678def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000679 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000680 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000681 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000682 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000683
684//===---------------------------------------------------------------------===//
685// AVX-512 BROADCAST
686//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000687multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
688 ValueType svt, X86VectorVTInfo _> {
689 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
690 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
691 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
692 T8PD, EVEX;
693
694 let mayLoad = 1 in {
695 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
696 (ins _.ScalarMemOp:$src),
697 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
698 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
699 T8PD, EVEX;
700 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702
703multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
704 AVX512VLVectorVTInfo _> {
705 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
706 EVEX_V512;
707
708 let Predicates = [HasVLX] in {
709 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
710 EVEX_V256;
711 }
712}
713
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000714let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000715 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
716 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
717 let Predicates = [HasVLX] in {
718 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
719 v4f32, v4f32x_info>, EVEX_V128,
720 EVEX_CD8<32, CD8VT1>;
721 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000722}
723
724let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000725 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
726 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000727}
728
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000729// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
730// Later, we can canonize broadcast instructions before ISel phase and
731// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000732// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
733// representations of source
734multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
735 X86VectorVTInfo _, RegisterClass SrcRC_v,
736 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000737 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000738 (!cast<Instruction>(InstName##"r")
739 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
740
741 let AddedComplexity = 30 in {
742 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000743 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000744 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
745 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
746
747 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000748 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000749 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
750 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
751 }
752}
753
754defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
755 VR128X, FR32X>;
756defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
757 VR128X, FR64X>;
758
759let Predicates = [HasVLX] in {
760 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
761 v8f32x_info, VR128X, FR32X>;
762 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
763 v4f32x_info, VR128X, FR32X>;
764 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
765 v4f64x_info, VR128X, FR64X>;
766}
767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000771 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000773def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000774 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000775def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000776 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000777
Robert Khasanovcbc57032014-12-09 16:38:41 +0000778multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
779 RegisterClass SrcRC> {
780 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
781 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
782 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783}
784
Robert Khasanovcbc57032014-12-09 16:38:41 +0000785multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
786 RegisterClass SrcRC, Predicate prd> {
787 let Predicates = [prd] in
788 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
789 let Predicates = [prd, HasVLX] in {
790 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
791 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
792 }
793}
794
795defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
796 HasBWI>;
797defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
798 HasBWI>;
799defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
800 HasAVX512>;
801defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
802 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000805 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806
807def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000808 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809
810def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000811 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000813 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Cameron McInally394d5572013-10-31 13:56:31 +0000815def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000816 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000817def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000818 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000819
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000820def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
821 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000822 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000823def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
824 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000825 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000826
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000827multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
828 X86MemOperand x86memop, PatFrag ld_frag,
829 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
830 RegisterClass KRC> {
831 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000832 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833 [(set DstRC:$dst,
834 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000835 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
836 VR128X:$src),
837 !strconcat(OpcodeStr,
838 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
839 []>, EVEX, EVEX_K;
840 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000842 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000843 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000844 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000845 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000847 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000848 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000850 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
851 x86memop:$src),
852 !strconcat(OpcodeStr,
853 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
854 []>, EVEX, EVEX_K;
855 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000857 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000858 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000859 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
860 (X86VBroadcast (ld_frag addr:$src)),
861 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000862 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
865defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
866 loadi32, VR512, v16i32, v4i32, VK16WM>,
867 EVEX_V512, EVEX_CD8<32, CD8VT1>;
868defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
869 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
870 EVEX_CD8<64, CD8VT1>;
871
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000872multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
873 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Adam Nemet73f72e12014-06-27 00:43:38 +0000874 let mayLoad = 1 in {
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000875 def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000876 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000877 [(set _Dst.RC:$dst,
878 (_Dst.VT (X86SubVBroadcast
879 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX;
880 def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
881 _Src.MemOp:$src),
Adam Nemet73f72e12014-06-27 00:43:38 +0000882 !strconcat(OpcodeStr,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000883 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
884 []>, EVEX, EVEX_K;
885 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
886 _Src.MemOp:$src),
887 !strconcat(OpcodeStr,
888 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000889 []>, EVEX, EVEX_KZ;
890 }
891}
892
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000893defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
894 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000895 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000896defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
897 v16f32_info, v4f32x_info>,
898 EVEX_V512, EVEX_CD8<32, CD8VT4>;
899defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
900 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000901 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000902defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
903 v8f64_info, v4f64x_info>, VEX_W,
904 EVEX_V512, EVEX_CD8<64, CD8VT4>;
905
906let Predicates = [HasVLX] in {
907defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
908 v8i32x_info, v4i32x_info>,
909 EVEX_V256, EVEX_CD8<32, CD8VT4>;
910defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
911 v8f32x_info, v4f32x_info>,
912 EVEX_V256, EVEX_CD8<32, CD8VT4>;
913}
914let Predicates = [HasVLX, HasDQI] in {
915defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
916 v4i64x_info, v2i64x_info>, VEX_W,
917 EVEX_V256, EVEX_CD8<64, CD8VT2>;
918defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
919 v4f64x_info, v2f64x_info>, VEX_W,
920 EVEX_V256, EVEX_CD8<64, CD8VT2>;
921}
922let Predicates = [HasDQI] in {
923defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
924 v8i64_info, v2i64x_info>, VEX_W,
925 EVEX_V512, EVEX_CD8<64, CD8VT2>;
926defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
927 v16i32_info, v8i32x_info>,
928 EVEX_V512, EVEX_CD8<32, CD8VT8>;
929defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
930 v8f64_info, v2f64x_info>, VEX_W,
931 EVEX_V512, EVEX_CD8<64, CD8VT2>;
932defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
933 v16f32_info, v8f32x_info>,
934 EVEX_V512, EVEX_CD8<32, CD8VT8>;
935}
Adam Nemet73f72e12014-06-27 00:43:38 +0000936
Cameron McInally394d5572013-10-31 13:56:31 +0000937def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
938 (VPBROADCASTDZrr VR128X:$src)>;
939def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
940 (VPBROADCASTQZrr VR128X:$src)>;
941
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000942def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000943 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000944def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
945 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
946
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000947def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000948 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000949def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
950 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000951
952def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
953 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000954def : Pat<(v16i32 (X86VBroadcast (v8i32 VR256X:$src))),
955 (VPBROADCASTDZrr (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm))>;
956
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000957def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
958 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000959def : Pat<(v8i64 (X86VBroadcast (v4i64 VR256X:$src))),
960 (VPBROADCASTQZrr (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000961
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000962def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000963 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000964def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000965 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000966
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967// Provide fallback in case the load node that is used in the patterns above
968// is used by additional users, which prevents the pattern selection.
969def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000970 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000971def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000972 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000973
974
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000975//===----------------------------------------------------------------------===//
976// AVX-512 BROADCAST MASK TO VECTOR REGISTER
977//---
978
979multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000980 RegisterClass KRC> {
981let Predicates = [HasCDI] in
982def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000983 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000984 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000985
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000986let Predicates = [HasCDI, HasVLX] in {
987def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000988 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000989 []>, EVEX, EVEX_V128;
990def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000991 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000992 []>, EVEX, EVEX_V256;
993}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000994}
995
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000996let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000997defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
998 VK16>;
999defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
1000 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001001}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
1003//===----------------------------------------------------------------------===//
1004// AVX-512 - VPERM
1005//
1006// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001007multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1008 X86VectorVTInfo _> {
1009 let ExeDomain = _.ExeDomain in {
1010 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001011 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001013 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001014 [(set _.RC:$dst,
1015 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001016 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001017 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001018 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001020 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001021 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001022 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001023 (i8 imm:$src2))))]>,
1024 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
1025}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001026}
1027
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001028multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
1029 X86VectorVTInfo Ctrl> :
1030 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
1031 let ExeDomain = _.ExeDomain in {
1032 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
1033 (ins _.RC:$src1, _.RC:$src2),
1034 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001035 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001036 [(set _.RC:$dst,
1037 (_.VT (X86VPermilpv _.RC:$src1,
1038 (Ctrl.VT Ctrl.RC:$src2))))]>,
1039 EVEX_4V;
1040 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
1041 (ins _.RC:$src1, Ctrl.MemOp:$src2),
1042 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001043 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001044 [(set _.RC:$dst,
1045 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00001046 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001047 EVEX_4V;
1048 }
1049}
1050
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001051defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
1052 EVEX_V512, VEX_W;
1053defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
1054 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001055
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001056defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001057 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001058defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001059 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001060
1061def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1062 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1063def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1064 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1065
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001066// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +00001067multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001068 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
1069
1070 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1071 (ins RC:$src1, RC:$src2),
1072 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001073 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001074 [(set RC:$dst,
1075 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
1076
1077 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1078 (ins RC:$src1, x86memop:$src2),
1079 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001080 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081 [(set RC:$dst,
1082 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
1083 EVEX_4V;
1084}
1085
Craig Topper820d4922015-02-09 04:04:50 +00001086defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001087 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001088defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001089 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1090let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +00001091defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001092 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1093let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +00001094defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001095 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1096
1097// -- VPERM2I - 3 source operands form --
1098multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
1099 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +00001100 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001101let Constraints = "$src1 = $dst" in {
1102 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1103 (ins RC:$src1, RC:$src2, RC:$src3),
1104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001105 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001106 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001107 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108 EVEX_4V;
1109
Adam Nemet2415a492014-07-02 21:25:54 +00001110 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1111 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1112 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001113 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001114 "$dst {${mask}}, $src2, $src3}"),
1115 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1116 (OpNode RC:$src1, RC:$src2,
1117 RC:$src3),
1118 RC:$src1)))]>,
1119 EVEX_4V, EVEX_K;
1120
1121 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1122 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1123 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1124 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001125 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001126 "$dst {${mask}} {z}, $src2, $src3}"),
1127 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1128 (OpNode RC:$src1, RC:$src2,
1129 RC:$src3),
1130 (OpVT (bitconvert
1131 (v16i32 immAllZerosV))))))]>,
1132 EVEX_4V, EVEX_KZ;
1133
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001134 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1135 (ins RC:$src1, RC:$src2, x86memop:$src3),
1136 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001137 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001138 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001139 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001141
1142 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1143 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1144 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001145 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001146 "$dst {${mask}}, $src2, $src3}"),
1147 [(set RC:$dst,
1148 (OpVT (vselect KRC:$mask,
1149 (OpNode RC:$src1, RC:$src2,
1150 (mem_frag addr:$src3)),
1151 RC:$src1)))]>,
1152 EVEX_4V, EVEX_K;
1153
1154 let AddedComplexity = 10 in // Prefer over the rrkz variant
1155 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1156 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1157 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001158 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001159 "$dst {${mask}} {z}, $src2, $src3}"),
1160 [(set RC:$dst,
1161 (OpVT (vselect KRC:$mask,
1162 (OpNode RC:$src1, RC:$src2,
1163 (mem_frag addr:$src3)),
1164 (OpVT (bitconvert
1165 (v16i32 immAllZerosV))))))]>,
1166 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001167 }
1168}
Craig Topper820d4922015-02-09 04:04:50 +00001169defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001170 i512mem, X86VPermiv3, v16i32, VK16WM>,
1171 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001172defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001173 i512mem, X86VPermiv3, v8i64, VK8WM>,
1174 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001175defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001176 i512mem, X86VPermiv3, v16f32, VK16WM>,
1177 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001178defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001179 i512mem, X86VPermiv3, v8f64, VK8WM>,
1180 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001181
Adam Nemetefe9c982014-07-02 21:25:58 +00001182multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1183 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001184 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1185 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001186 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1187 OpVT, KRC> {
1188 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1189 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1190 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001191
1192 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1193 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1194 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1195 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001196}
1197
Craig Topper820d4922015-02-09 04:04:50 +00001198defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001199 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1200 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001201defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001202 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1203 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001204defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001205 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1206 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001207defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001208 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1209 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001210
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001211//===----------------------------------------------------------------------===//
1212// AVX-512 - BLEND using mask
1213//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001214multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1215 let ExeDomain = _.ExeDomain in {
1216 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1217 (ins _.RC:$src1, _.RC:$src2),
1218 !strconcat(OpcodeStr,
1219 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1220 []>, EVEX_4V;
1221 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1222 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001223 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001224 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001225 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1226 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1227 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1228 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1229 !strconcat(OpcodeStr,
1230 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1231 []>, EVEX_4V, EVEX_KZ;
1232 let mayLoad = 1 in {
1233 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1234 (ins _.RC:$src1, _.MemOp:$src2),
1235 !strconcat(OpcodeStr,
1236 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1237 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1238 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1239 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001240 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001241 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001242 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1243 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1244 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1245 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1246 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1247 !strconcat(OpcodeStr,
1248 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1249 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1250 }
1251 }
1252}
1253multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1254
1255 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1256 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1257 !strconcat(OpcodeStr,
1258 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1259 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1260 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1261 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001262 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001263
1264 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1265 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1266 !strconcat(OpcodeStr,
1267 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1268 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001269 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001270
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001271}
1272
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001273multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1274 AVX512VLVectorVTInfo VTInfo> {
1275 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1276 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001277
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001278 let Predicates = [HasVLX] in {
1279 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1280 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1281 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1282 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1283 }
1284}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001285
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001286multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1287 AVX512VLVectorVTInfo VTInfo> {
1288 let Predicates = [HasBWI] in
1289 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001290
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001291 let Predicates = [HasBWI, HasVLX] in {
1292 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1293 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1294 }
1295}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001296
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001298defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1299defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1300defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1301defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1302defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1303defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001304
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001305
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001306let Predicates = [HasAVX512] in {
1307def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1308 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001309 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001310 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1312 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1313
1314def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1315 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001316 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001317 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1319 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1320}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001321//===----------------------------------------------------------------------===//
1322// Compare Instructions
1323//===----------------------------------------------------------------------===//
1324
1325// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1326multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001327 SDNode OpNode, ValueType VT,
1328 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001329 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001330 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1331 !strconcat("vcmp${cc}", Suffix,
1332 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001333 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001334 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1335 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001336 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1337 !strconcat("vcmp${cc}", Suffix,
1338 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001339 [(set VK1:$dst, (OpNode (VT RC:$src1),
1340 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001341 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001342 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001343 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001344 !strconcat("vcmp", Suffix,
1345 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1346 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001347 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001348 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001349 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001350 !strconcat("vcmp", Suffix,
1351 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1352 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001353 }
1354}
1355
1356let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001357defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1358 XS;
1359defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1360 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001361}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001363multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1364 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001366 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1367 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1368 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001370 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001372 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1373 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1374 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1375 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001376 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001377 def rrk : AVX512BI<opc, MRMSrcReg,
1378 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1379 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1380 "$dst {${mask}}, $src1, $src2}"),
1381 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1382 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1383 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1384 let mayLoad = 1 in
1385 def rmk : AVX512BI<opc, MRMSrcMem,
1386 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1387 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1388 "$dst {${mask}}, $src1, $src2}"),
1389 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1390 (OpNode (_.VT _.RC:$src1),
1391 (_.VT (bitconvert
1392 (_.LdFrag addr:$src2))))))],
1393 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001394}
1395
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001396multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001397 X86VectorVTInfo _> :
1398 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001399 let mayLoad = 1 in {
1400 def rmb : AVX512BI<opc, MRMSrcMem,
1401 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1402 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1403 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1404 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1405 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1406 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1407 def rmbk : AVX512BI<opc, MRMSrcMem,
1408 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1409 _.ScalarMemOp:$src2),
1410 !strconcat(OpcodeStr,
1411 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1412 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1413 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1414 (OpNode (_.VT _.RC:$src1),
1415 (X86VBroadcast
1416 (_.ScalarLdFrag addr:$src2)))))],
1417 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1418 }
1419}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001421multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1422 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1423 let Predicates = [prd] in
1424 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1425 EVEX_V512;
1426
1427 let Predicates = [prd, HasVLX] in {
1428 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1429 EVEX_V256;
1430 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1431 EVEX_V128;
1432 }
1433}
1434
1435multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1436 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1437 Predicate prd> {
1438 let Predicates = [prd] in
1439 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1440 EVEX_V512;
1441
1442 let Predicates = [prd, HasVLX] in {
1443 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1444 EVEX_V256;
1445 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1446 EVEX_V128;
1447 }
1448}
1449
1450defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1451 avx512vl_i8_info, HasBWI>,
1452 EVEX_CD8<8, CD8VF>;
1453
1454defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1455 avx512vl_i16_info, HasBWI>,
1456 EVEX_CD8<16, CD8VF>;
1457
Robert Khasanovf70f7982014-09-18 14:06:55 +00001458defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001459 avx512vl_i32_info, HasAVX512>,
1460 EVEX_CD8<32, CD8VF>;
1461
Robert Khasanovf70f7982014-09-18 14:06:55 +00001462defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001463 avx512vl_i64_info, HasAVX512>,
1464 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1465
1466defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1467 avx512vl_i8_info, HasBWI>,
1468 EVEX_CD8<8, CD8VF>;
1469
1470defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1471 avx512vl_i16_info, HasBWI>,
1472 EVEX_CD8<16, CD8VF>;
1473
Robert Khasanovf70f7982014-09-18 14:06:55 +00001474defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001475 avx512vl_i32_info, HasAVX512>,
1476 EVEX_CD8<32, CD8VF>;
1477
Robert Khasanovf70f7982014-09-18 14:06:55 +00001478defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001479 avx512vl_i64_info, HasAVX512>,
1480 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001481
1482def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001483 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1485 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1486
1487def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001488 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001489 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1490 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1491
Robert Khasanov29e3b962014-08-27 09:34:37 +00001492multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1493 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001495 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001496 !strconcat("vpcmp${cc}", Suffix,
1497 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001498 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1499 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001501 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001503 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001504 !strconcat("vpcmp${cc}", Suffix,
1505 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001506 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1507 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001508 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001509 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1510 def rrik : AVX512AIi8<opc, MRMSrcReg,
1511 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001512 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001513 !strconcat("vpcmp${cc}", Suffix,
1514 "\t{$src2, $src1, $dst {${mask}}|",
1515 "$dst {${mask}}, $src1, $src2}"),
1516 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1517 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001518 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001519 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1520 let mayLoad = 1 in
1521 def rmik : AVX512AIi8<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001523 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001524 !strconcat("vpcmp${cc}", Suffix,
1525 "\t{$src2, $src1, $dst {${mask}}|",
1526 "$dst {${mask}}, $src1, $src2}"),
1527 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1528 (OpNode (_.VT _.RC:$src1),
1529 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001530 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001531 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1532
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001534 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001535 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001536 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001537 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1538 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001539 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001540 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001542 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001543 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1544 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001545 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001546 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1547 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001548 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001549 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001550 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1551 "$dst {${mask}}, $src1, $src2, $cc}"),
1552 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001553 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001554 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1555 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001556 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001557 !strconcat("vpcmp", Suffix,
1558 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1559 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001560 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001561 }
1562}
1563
Robert Khasanov29e3b962014-08-27 09:34:37 +00001564multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001565 X86VectorVTInfo _> :
1566 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001567 def rmib : AVX512AIi8<opc, MRMSrcMem,
1568 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001569 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001570 !strconcat("vpcmp${cc}", Suffix,
1571 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1572 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1573 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1574 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001575 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001576 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1577 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1578 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001579 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001580 !strconcat("vpcmp${cc}", Suffix,
1581 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1582 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1583 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1584 (OpNode (_.VT _.RC:$src1),
1585 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001586 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001587 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001588
Robert Khasanov29e3b962014-08-27 09:34:37 +00001589 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001590 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001591 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1592 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001593 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001594 !strconcat("vpcmp", Suffix,
1595 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1596 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1597 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1598 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1599 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001600 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 !strconcat("vpcmp", Suffix,
1602 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1603 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1604 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1605 }
1606}
1607
1608multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1609 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1610 let Predicates = [prd] in
1611 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1612
1613 let Predicates = [prd, HasVLX] in {
1614 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1615 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1616 }
1617}
1618
1619multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1620 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1621 let Predicates = [prd] in
1622 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1623 EVEX_V512;
1624
1625 let Predicates = [prd, HasVLX] in {
1626 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1627 EVEX_V256;
1628 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1629 EVEX_V128;
1630 }
1631}
1632
1633defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1634 HasBWI>, EVEX_CD8<8, CD8VF>;
1635defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1636 HasBWI>, EVEX_CD8<8, CD8VF>;
1637
1638defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1639 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1640defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1641 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1642
Robert Khasanovf70f7982014-09-18 14:06:55 +00001643defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001644 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001645defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001646 HasAVX512>, EVEX_CD8<32, CD8VF>;
1647
Robert Khasanovf70f7982014-09-18 14:06:55 +00001648defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001650defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001651 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001653multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001655 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1656 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1657 "vcmp${cc}"#_.Suffix,
1658 "$src2, $src1", "$src1, $src2",
1659 (X86cmpm (_.VT _.RC:$src1),
1660 (_.VT _.RC:$src2),
1661 imm:$cc)>;
1662
1663 let mayLoad = 1 in {
1664 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1665 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1666 "vcmp${cc}"#_.Suffix,
1667 "$src2, $src1", "$src1, $src2",
1668 (X86cmpm (_.VT _.RC:$src1),
1669 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1670 imm:$cc)>;
1671
1672 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1673 (outs _.KRC:$dst),
1674 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1675 "vcmp${cc}"#_.Suffix,
1676 "${src2}"##_.BroadcastStr##", $src1",
1677 "$src1, ${src2}"##_.BroadcastStr,
1678 (X86cmpm (_.VT _.RC:$src1),
1679 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1680 imm:$cc)>,EVEX_B;
1681 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001683 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001684 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1685 (outs _.KRC:$dst),
1686 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1687 "vcmp"#_.Suffix,
1688 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1689
1690 let mayLoad = 1 in {
1691 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1692 (outs _.KRC:$dst),
1693 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1694 "vcmp"#_.Suffix,
1695 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1696
1697 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1698 (outs _.KRC:$dst),
1699 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1700 "vcmp"#_.Suffix,
1701 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1702 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1703 }
1704 }
1705}
1706
1707multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1708 // comparison code form (VCMP[EQ/LT/LE/...]
1709 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1710 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1711 "vcmp${cc}"#_.Suffix,
1712 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1713 (X86cmpmRnd (_.VT _.RC:$src1),
1714 (_.VT _.RC:$src2),
1715 imm:$cc,
1716 (i32 FROUND_NO_EXC))>, EVEX_B;
1717
1718 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1719 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1720 (outs _.KRC:$dst),
1721 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1722 "vcmp"#_.Suffix,
1723 "$cc,{sae}, $src2, $src1",
1724 "$src1, $src2,{sae}, $cc">, EVEX_B;
1725 }
1726}
1727
1728multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1729 let Predicates = [HasAVX512] in {
1730 defm Z : avx512_vcmp_common<_.info512>,
1731 avx512_vcmp_sae<_.info512>, EVEX_V512;
1732
1733 }
1734 let Predicates = [HasAVX512,HasVLX] in {
1735 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1736 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737 }
1738}
1739
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001740defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1741 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1742defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1743 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744
1745def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1746 (COPY_TO_REGCLASS (VCMPPSZrri
1747 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1748 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1749 imm:$cc), VK8)>;
1750def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1751 (COPY_TO_REGCLASS (VPCMPDZrri
1752 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1753 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1754 imm:$cc), VK8)>;
1755def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1756 (COPY_TO_REGCLASS (VPCMPUDZrri
1757 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1758 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1759 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001760
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001761//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762// Mask register copy, including
1763// - copy between mask registers
1764// - load/store mask registers
1765// - copy from GPR to mask register and vice versa
1766//
1767multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1768 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001769 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001770 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001772 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773 let mayLoad = 1 in
1774 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001775 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001776 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001777 let mayStore = 1 in
1778 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001779 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1780 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781 }
1782}
1783
1784multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1785 string OpcodeStr,
1786 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001787 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001789 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001791 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792 }
1793}
1794
Robert Khasanov74acbb72014-07-23 14:49:42 +00001795let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001796 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001797 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1798 VEX, PD;
1799
1800let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001801 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001802 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001803 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001804
1805let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001806 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1807 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001808 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1809 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001810}
1811
Robert Khasanov74acbb72014-07-23 14:49:42 +00001812let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001813 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1814 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001815 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1816 VEX, XD, VEX_W;
1817}
1818
1819// GR from/to mask register
1820let Predicates = [HasDQI] in {
1821 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1822 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1823 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1824 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1825}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001827 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1828 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1829 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1830 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001831}
1832let Predicates = [HasBWI] in {
1833 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1834 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1835}
1836let Predicates = [HasBWI] in {
1837 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1838 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840
Robert Khasanov74acbb72014-07-23 14:49:42 +00001841// Load/store kreg
1842let Predicates = [HasDQI] in {
1843 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1844 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001845 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1846 (KMOVBkm addr:$src)>;
1847}
1848let Predicates = [HasAVX512, NoDQI] in {
1849 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1850 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1851 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1852 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001853}
1854let Predicates = [HasAVX512] in {
1855 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001857 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001858 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
1859 (MOV8rm addr:$src), sub_8bit)),
1860 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001861 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1862 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001863}
1864let Predicates = [HasBWI] in {
1865 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1866 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001867 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1868 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001869}
1870let Predicates = [HasBWI] in {
1871 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1872 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001873 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1874 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001875}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001876
Robert Khasanov74acbb72014-07-23 14:49:42 +00001877let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001878 def : Pat<(i1 (trunc (i64 GR64:$src))),
1879 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1880 (i32 1))), VK1)>;
1881
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001882 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001883 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001884
1885 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001886 (COPY_TO_REGCLASS
1887 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1888 VK1)>;
1889 def : Pat<(i1 (trunc (i16 GR16:$src))),
1890 (COPY_TO_REGCLASS
1891 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1892 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001893
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001894 def : Pat<(i32 (zext VK1:$src)),
1895 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00001896 def : Pat<(i32 (anyext VK1:$src)),
1897 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001898 def : Pat<(i8 (zext VK1:$src)),
1899 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001900 (AND32ri (KMOVWrk
1901 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001902 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001903 (AND64ri8 (SUBREG_TO_REG (i64 0),
1904 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001905 def : Pat<(i16 (zext VK1:$src)),
1906 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001907 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1908 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001909 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1910 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1911 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1912 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001913}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001914let Predicates = [HasBWI] in {
1915 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1916 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1917 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1918 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1919}
1920
1921
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001922// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001923let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001924 // GR from/to 8-bit mask without native support
1925 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1926 (COPY_TO_REGCLASS
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001927 (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001928 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1929 (EXTRACT_SUBREG
1930 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1931 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001932}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001933
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001934let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001935 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001936 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001937 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001938 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001939}
1940let Predicates = [HasBWI] in {
1941 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1942 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1943 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1944 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001945}
1946
1947// Mask unary operation
1948// - KNOT
1949multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001950 RegisterClass KRC, SDPatternOperator OpNode,
1951 Predicate prd> {
1952 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001953 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001954 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955 [(set KRC:$dst, (OpNode KRC:$src))]>;
1956}
1957
Robert Khasanov74acbb72014-07-23 14:49:42 +00001958multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1959 SDPatternOperator OpNode> {
1960 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1961 HasDQI>, VEX, PD;
1962 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1963 HasAVX512>, VEX, PS;
1964 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1965 HasBWI>, VEX, PD, VEX_W;
1966 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1967 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001968}
1969
Robert Khasanov74acbb72014-07-23 14:49:42 +00001970defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001971
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001972multiclass avx512_mask_unop_int<string IntName, string InstName> {
1973 let Predicates = [HasAVX512] in
1974 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1975 (i16 GR16:$src)),
1976 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1977 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1978}
1979defm : avx512_mask_unop_int<"knot", "KNOT">;
1980
Robert Khasanov74acbb72014-07-23 14:49:42 +00001981let Predicates = [HasDQI] in
1982def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1983let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001985let Predicates = [HasBWI] in
1986def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1987let Predicates = [HasBWI] in
1988def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1989
1990// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001991let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001992def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1993 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001994def : Pat<(not VK8:$src),
1995 (COPY_TO_REGCLASS
1996 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001997}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001998def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1999 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2000def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2001 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002
2003// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002004// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002006 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002007 Predicate prd, bit IsCommutable> {
2008 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002009 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2010 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002011 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2013}
2014
Robert Khasanov595683d2014-07-28 13:46:45 +00002015multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002016 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002017 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002018 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002019 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002020 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002021 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002022 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002023 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002024 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025}
2026
2027def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2028def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2029
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002030defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2031defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2032defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2033defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2034defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002035
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002036multiclass avx512_mask_binop_int<string IntName, string InstName> {
2037 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002038 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2039 (i16 GR16:$src1), (i16 GR16:$src2)),
2040 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2041 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2042 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043}
2044
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002045defm : avx512_mask_binop_int<"kand", "KAND">;
2046defm : avx512_mask_binop_int<"kandn", "KANDN">;
2047defm : avx512_mask_binop_int<"kor", "KOR">;
2048defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2049defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002050
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002052 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2053 // for the DQI set, this type is legal and KxxxB instruction is used
2054 let Predicates = [NoDQI] in
2055 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2056 (COPY_TO_REGCLASS
2057 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2058 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2059
2060 // All types smaller than 8 bits require conversion anyway
2061 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2062 (COPY_TO_REGCLASS (Inst
2063 (COPY_TO_REGCLASS VK1:$src1, VK16),
2064 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2065 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2066 (COPY_TO_REGCLASS (Inst
2067 (COPY_TO_REGCLASS VK2:$src1, VK16),
2068 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2069 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2070 (COPY_TO_REGCLASS (Inst
2071 (COPY_TO_REGCLASS VK4:$src1, VK16),
2072 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073}
2074
2075defm : avx512_binop_pat<and, KANDWrr>;
2076defm : avx512_binop_pat<andn, KANDNWrr>;
2077defm : avx512_binop_pat<or, KORWrr>;
2078defm : avx512_binop_pat<xnor, KXNORWrr>;
2079defm : avx512_binop_pat<xor, KXORWrr>;
2080
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002081def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2082 (KXNORWrr VK16:$src1, VK16:$src2)>;
2083def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2084 (KXNORBrr VK8:$src1, VK8:$src2)>;
2085def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
2086 (KXNORDrr VK32:$src1, VK32:$src2)>;
2087def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
2088 (KXNORQrr VK64:$src1, VK64:$src2)>;
2089
2090let Predicates = [NoDQI] in
2091def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2092 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2093 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2094
2095def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2096 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2097 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2098
2099def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2100 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2101 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2102
2103def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2104 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2105 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2106
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002107// Mask unpacking
2108multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002109 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002110 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002111 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002112 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002113 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002114}
2115
2116multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002117 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002118 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119}
2120
2121defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002122def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2123 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2124 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2125
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126
2127multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2128 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002129 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2130 (i16 GR16:$src1), (i16 GR16:$src2)),
2131 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2132 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2133 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002135defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002136
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002137// Mask bit testing
2138multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2139 SDNode OpNode> {
2140 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2141 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002142 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2144}
2145
2146multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2147 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002148 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002149 let Predicates = [HasDQI] in
2150 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2151 VEX, PD;
2152 let Predicates = [HasBWI] in {
2153 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2154 VEX, PS, VEX_W;
2155 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2156 VEX, PD, VEX_W;
2157 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002158}
2159
2160defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002161
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162// Mask shift
2163multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2164 SDNode OpNode> {
2165 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002166 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002168 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002169 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2170}
2171
2172multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2173 SDNode OpNode> {
2174 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002175 VEX, TAPD, VEX_W;
2176 let Predicates = [HasDQI] in
2177 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2178 VEX, TAPD;
2179 let Predicates = [HasBWI] in {
2180 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2181 VEX, TAPD, VEX_W;
2182 let Predicates = [HasDQI] in
2183 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2184 VEX, TAPD;
2185 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186}
2187
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002188defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2189defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190
2191// Mask setting all 0s or 1s
2192multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2193 let Predicates = [HasAVX512] in
2194 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2195 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2196 [(set KRC:$dst, (VT Val))]>;
2197}
2198
2199multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002200 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002201 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002202 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2203 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204}
2205
2206defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2207defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2208
2209// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2210let Predicates = [HasAVX512] in {
2211 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2212 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002213 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2214 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002215 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002216 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2217 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218}
2219def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2220 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2221
2222def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2223 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2224
2225def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2226 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2227
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002228def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2229 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2230
2231def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2232 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2233
Robert Khasanov5aa44452014-09-30 11:41:54 +00002234let Predicates = [HasVLX] in {
2235 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2236 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2237 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2238 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002239 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2240 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002241 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2242 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2243 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2244 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2245}
2246
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002247def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002248 (v8i1 (COPY_TO_REGCLASS
2249 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2250 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002251
2252def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002253 (v8i1 (COPY_TO_REGCLASS
2254 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2255 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002256
2257def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2258 (v4i1 (COPY_TO_REGCLASS
2259 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2260 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2261
2262def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2263 (v4i1 (COPY_TO_REGCLASS
2264 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2265 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2266
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267//===----------------------------------------------------------------------===//
2268// AVX-512 - Aligned and unaligned load and store
2269//
2270
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002271
2272multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002273 PatFrag ld_frag, PatFrag mload,
2274 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002275 let hasSideEffects = 0 in {
2276 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002277 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002278 _.ExeDomain>, EVEX;
2279 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2280 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002281 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002282 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2283 EVEX, EVEX_KZ;
2284
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002285 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2286 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002287 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002288 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002289 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2290 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002291
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002292 let Constraints = "$src0 = $dst" in {
2293 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2294 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2295 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2296 "${dst} {${mask}}, $src1}"),
2297 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2298 (_.VT _.RC:$src1),
2299 (_.VT _.RC:$src0))))], _.ExeDomain>,
2300 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002301 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002302 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2303 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002304 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2305 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002306 [(set _.RC:$dst, (_.VT
2307 (vselect _.KRCWM:$mask,
2308 (_.VT (bitconvert (ld_frag addr:$src1))),
2309 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002310 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002311 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002312 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2313 (ins _.KRCWM:$mask, _.MemOp:$src),
2314 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2315 "${dst} {${mask}} {z}, $src}",
2316 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2317 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2318 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002319 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002320 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2321 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2322
2323 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2324 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2325
2326 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2327 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2328 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329}
2330
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002331multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2332 AVX512VLVectorVTInfo _,
2333 Predicate prd,
2334 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002335 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002336 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002337 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002338
2339 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002340 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002341 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002342 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002343 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002344 }
2345}
2346
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002347multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2348 AVX512VLVectorVTInfo _,
2349 Predicate prd,
2350 bit IsReMaterializable = 1> {
2351 let Predicates = [prd] in
2352 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002353 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002354
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002355 let Predicates = [prd, HasVLX] in {
2356 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002357 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002358 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002359 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002360 }
2361}
2362
2363multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002364 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002365 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002366 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2367 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2368 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002369 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002370 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2371 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2372 OpcodeStr #
2373 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2374 [], _.ExeDomain>, EVEX, EVEX_K;
2375 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2376 (ins _.KRCWM:$mask, _.RC:$src),
2377 OpcodeStr #
2378 "\t{$src, ${dst} {${mask}} {z}|" #
2379 "${dst} {${mask}} {z}, $src}",
2380 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002381 }
2382 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002383 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002384 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002385 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002386 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002387 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2388 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2389 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002390 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002391
2392 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2393 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2394 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002395}
2396
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002397
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002398multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2399 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002400 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002401 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2402 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002403
2404 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002405 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2406 masked_store_unaligned>, EVEX_V256;
2407 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2408 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002409 }
2410}
2411
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002412multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2413 AVX512VLVectorVTInfo _, Predicate prd> {
2414 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002415 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2416 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002417
2418 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002419 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2420 masked_store_aligned256>, EVEX_V256;
2421 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2422 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002423 }
2424}
2425
2426defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2427 HasAVX512>,
2428 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2429 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2430
2431defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2432 HasAVX512>,
2433 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2434 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2435
2436defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2437 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002438 PS, EVEX_CD8<32, CD8VF>;
2439
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002440defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2441 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2442 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002443
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002444def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002445 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002446 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002448def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2449 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2450 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002452def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2453 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2454 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2455
2456def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2457 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2458 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2459
2460def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2461 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2462 (VMOVAPDZrm addr:$ptr)>;
2463
2464def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2465 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2466 (VMOVAPSZrm addr:$ptr)>;
2467
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002468def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2469 GR16:$mask),
2470 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2471 VR512:$src)>;
2472def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2473 GR8:$mask),
2474 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2475 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002476
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002477def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2478 GR16:$mask),
2479 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2480 VR512:$src)>;
2481def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2482 GR8:$mask),
2483 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2484 VR512:$src)>;
2485
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002486let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002487def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2488 (VMOVUPSZmrk addr:$ptr,
2489 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2490 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2491
2492def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2493 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2494 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2495
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002496def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2497 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2498 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2499 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002500}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002501
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002502defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2503 HasAVX512>,
2504 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2505 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002506
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002507defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2508 HasAVX512>,
2509 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2510 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002511
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002512defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2513 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002514 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2515
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002516defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2517 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002518 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2519
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002520defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2521 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002522 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2523
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002524defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2525 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002526 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002527
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002528def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2529 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002530 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002531
2532def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002533 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2534 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002535
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002536def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002537 GR16:$mask),
2538 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002539 VR512:$src)>;
2540def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002541 GR8:$mask),
2542 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002543 VR512:$src)>;
2544
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002546def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002547 (bc_v8i64 (v16i32 immAllZerosV)))),
2548 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002549
2550def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002551 (v8i64 VR512:$src))),
2552 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002553 VK8), VR512:$src)>;
2554
2555def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2556 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002557 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002558
2559def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002560 (v16i32 VR512:$src))),
2561 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002562}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002563// NoVLX patterns
2564let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002565def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2566 (VMOVDQU32Zmrk addr:$ptr,
2567 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2568 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2569
2570def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2571 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2572 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002573}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002574
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575// Move Int Doubleword to Packed Double Int
2576//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002577def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002578 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579 [(set VR128X:$dst,
2580 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2581 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002582def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002583 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584 [(set VR128X:$dst,
2585 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2586 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002587def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002588 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589 [(set VR128X:$dst,
2590 (v2i64 (scalar_to_vector GR64:$src)))],
2591 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002592let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002593def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002594 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595 [(set FR64:$dst, (bitconvert GR64:$src))],
2596 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002597def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002598 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 [(set GR64:$dst, (bitconvert FR64:$src))],
2600 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002601}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002602def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002603 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2605 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2606 EVEX_CD8<64, CD8VT1>;
2607
2608// Move Int Doubleword to Single Scalar
2609//
Craig Topper88adf2a2013-10-12 05:41:08 +00002610let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002611def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002612 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613 [(set FR32X:$dst, (bitconvert GR32:$src))],
2614 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2615
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002616def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002617 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002618 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2619 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002620}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002621
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002622// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002624def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002625 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002626 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2627 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2628 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002629def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002630 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002631 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002632 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2633 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2634 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2635
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002636// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002637//
2638def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002639 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2641 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002642 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643 Requires<[HasAVX512, In64BitMode]>;
2644
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002645def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002646 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002647 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2649 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002650 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002651 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2652
2653// Move Scalar Single to Double Int
2654//
Craig Topper88adf2a2013-10-12 05:41:08 +00002655let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002656def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002658 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002659 [(set GR32:$dst, (bitconvert FR32X:$src))],
2660 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002661def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002663 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002664 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2665 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002666}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002667
2668// Move Quadword Int to Packed Quadword Int
2669//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002670def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002671 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002672 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002673 [(set VR128X:$dst,
2674 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2675 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2676
2677//===----------------------------------------------------------------------===//
2678// AVX-512 MOVSS, MOVSD
2679//===----------------------------------------------------------------------===//
2680
Michael Liao5bf95782014-12-04 05:20:33 +00002681multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002682 SDNode OpNode, ValueType vt,
2683 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002684 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002685 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002686 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002687 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2688 (scalar_to_vector RC:$src2))))],
2689 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002690 let Constraints = "$src1 = $dst" in
2691 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2692 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2693 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002694 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002695 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002696 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002697 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002698 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2699 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002700 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002702 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002703 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2704 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002705 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002706 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002707 [], IIC_SSE_MOV_S_MR>,
2708 EVEX, VEX_LIG, EVEX_K;
2709 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002710 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002711}
2712
2713let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002714defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002715 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2716
2717let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002718defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002719 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2720
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002721def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2722 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2723 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2724
2725def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2726 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2727 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002728
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002729def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2730 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2731 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2732
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002734let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002735 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2736 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002737 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002738 IIC_SSE_MOV_S_RR>,
2739 XS, EVEX_4V, VEX_LIG;
2740 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2741 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002742 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002743 IIC_SSE_MOV_S_RR>,
2744 XD, EVEX_4V, VEX_LIG, VEX_W;
2745}
2746
2747let Predicates = [HasAVX512] in {
2748 let AddedComplexity = 15 in {
2749 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2750 // MOVS{S,D} to the lower bits.
2751 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2752 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2753 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2754 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2755 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2756 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2757 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2758 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2759
2760 // Move low f32 and clear high bits.
2761 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2762 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002763 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002764 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2765 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2766 (SUBREG_TO_REG (i32 0),
2767 (VMOVSSZrr (v4i32 (V_SET0)),
2768 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2769 }
2770
2771 let AddedComplexity = 20 in {
2772 // MOVSSrm zeros the high parts of the register; represent this
2773 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2774 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2775 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2776 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2777 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2778 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2779 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2780
2781 // MOVSDrm zeros the high parts of the register; represent this
2782 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2783 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2784 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2785 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2786 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2787 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2788 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2789 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2790 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2791 def : Pat<(v2f64 (X86vzload addr:$src)),
2792 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2793
2794 // Represent the same patterns above but in the form they appear for
2795 // 256-bit types
2796 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2797 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002798 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002799 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2800 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2801 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2802 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2803 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2804 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2805 }
2806 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2807 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2808 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2809 FR32X:$src)), sub_xmm)>;
2810 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2811 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2812 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2813 FR64X:$src)), sub_xmm)>;
2814 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2815 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002816 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817
2818 // Move low f64 and clear high bits.
2819 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2820 (SUBREG_TO_REG (i32 0),
2821 (VMOVSDZrr (v2f64 (V_SET0)),
2822 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2823
2824 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2825 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2826 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2827
2828 // Extract and store.
2829 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2830 addr:$dst),
2831 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2832 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2833 addr:$dst),
2834 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2835
2836 // Shuffle with VMOVSS
2837 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2838 (VMOVSSZrr (v4i32 VR128X:$src1),
2839 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2840 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2841 (VMOVSSZrr (v4f32 VR128X:$src1),
2842 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2843
2844 // 256-bit variants
2845 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2846 (SUBREG_TO_REG (i32 0),
2847 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2848 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2849 sub_xmm)>;
2850 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2851 (SUBREG_TO_REG (i32 0),
2852 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2853 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2854 sub_xmm)>;
2855
2856 // Shuffle with VMOVSD
2857 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2858 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2859 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2860 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2861 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2862 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2863 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2864 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2865
2866 // 256-bit variants
2867 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2868 (SUBREG_TO_REG (i32 0),
2869 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2870 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2871 sub_xmm)>;
2872 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2873 (SUBREG_TO_REG (i32 0),
2874 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2875 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2876 sub_xmm)>;
2877
2878 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2879 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2880 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2881 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2882 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2883 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2884 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2885 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2886}
2887
2888let AddedComplexity = 15 in
2889def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2890 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002891 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002892 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893 (v2i64 VR128X:$src))))],
2894 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2895
2896let AddedComplexity = 20 in
2897def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2898 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002899 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900 [(set VR128X:$dst, (v2i64 (X86vzmovl
2901 (loadv2i64 addr:$src))))],
2902 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2903 EVEX_CD8<8, CD8VT8>;
2904
2905let Predicates = [HasAVX512] in {
2906 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2907 let AddedComplexity = 20 in {
2908 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2909 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002910 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2911 (VMOV64toPQIZrr GR64:$src)>;
2912 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2913 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002914
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2916 (VMOVDI2PDIZrm addr:$src)>;
2917 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2918 (VMOVDI2PDIZrm addr:$src)>;
2919 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2920 (VMOVZPQILo2PQIZrm addr:$src)>;
2921 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2922 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002923 def : Pat<(v2i64 (X86vzload addr:$src)),
2924 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002925 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002926
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002927 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2928 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2929 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2930 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2931 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2932 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2933 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2934}
2935
2936def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2937 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2938
2939def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2940 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2941
2942def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2943 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2944
2945def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2946 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2947
2948//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002949// AVX-512 - Non-temporals
2950//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002951let SchedRW = [WriteLoad] in {
2952 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2953 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2954 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2955 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2956 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002957
Robert Khasanoved882972014-08-13 10:46:00 +00002958 let Predicates = [HasAVX512, HasVLX] in {
2959 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2960 (ins i256mem:$src),
2961 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2962 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2963 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002964
Robert Khasanoved882972014-08-13 10:46:00 +00002965 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2966 (ins i128mem:$src),
2967 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2968 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2969 EVEX_CD8<64, CD8VF>;
2970 }
Adam Nemetefd07852014-06-18 16:51:10 +00002971}
2972
Robert Khasanoved882972014-08-13 10:46:00 +00002973multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2974 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2975 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2976 let SchedRW = [WriteStore], mayStore = 1,
2977 AddedComplexity = 400 in
2978 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2979 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2980 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2981}
2982
2983multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2984 string elty, string elsz, string vsz512,
2985 string vsz256, string vsz128, Domain d,
2986 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2987 let Predicates = [prd] in
2988 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2989 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2990 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2991 EVEX_V512;
2992
2993 let Predicates = [prd, HasVLX] in {
2994 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2995 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2996 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2997 EVEX_V256;
2998
2999 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
3000 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
3001 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
3002 EVEX_V128;
3003 }
3004}
3005
3006defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
3007 "i", "64", "8", "4", "2", SSEPackedInt,
3008 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
3009
3010defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
3011 "f", "64", "8", "4", "2", SSEPackedDouble,
3012 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
3013
3014defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
3015 "f", "32", "16", "8", "4", SSEPackedSingle,
3016 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
3017
Adam Nemet7f62b232014-06-10 16:39:53 +00003018//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019// AVX-512 - Integer arithmetic
3020//
3021multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003022 X86VectorVTInfo _, OpndItins itins,
3023 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003024 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003025 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3026 "$src2, $src1", "$src1, $src2",
3027 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003028 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003029 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003030
Robert Khasanov545d1b72014-10-14 14:36:19 +00003031 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003032 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003033 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3034 "$src2, $src1", "$src1, $src2",
3035 (_.VT (OpNode _.RC:$src1,
3036 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003037 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003038 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003039}
3040
3041multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3042 X86VectorVTInfo _, OpndItins itins,
3043 bit IsCommutable = 0> :
3044 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3045 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003046 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003047 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3048 "${src2}"##_.BroadcastStr##", $src1",
3049 "$src1, ${src2}"##_.BroadcastStr,
3050 (_.VT (OpNode _.RC:$src1,
3051 (X86VBroadcast
3052 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003053 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003054 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003056
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003057multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3058 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3059 Predicate prd, bit IsCommutable = 0> {
3060 let Predicates = [prd] in
3061 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3062 IsCommutable>, EVEX_V512;
3063
3064 let Predicates = [prd, HasVLX] in {
3065 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3066 IsCommutable>, EVEX_V256;
3067 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3068 IsCommutable>, EVEX_V128;
3069 }
3070}
3071
Robert Khasanov545d1b72014-10-14 14:36:19 +00003072multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3073 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3074 Predicate prd, bit IsCommutable = 0> {
3075 let Predicates = [prd] in
3076 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3077 IsCommutable>, EVEX_V512;
3078
3079 let Predicates = [prd, HasVLX] in {
3080 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3081 IsCommutable>, EVEX_V256;
3082 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3083 IsCommutable>, EVEX_V128;
3084 }
3085}
3086
3087multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3088 OpndItins itins, Predicate prd,
3089 bit IsCommutable = 0> {
3090 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3091 itins, prd, IsCommutable>,
3092 VEX_W, EVEX_CD8<64, CD8VF>;
3093}
3094
3095multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3096 OpndItins itins, Predicate prd,
3097 bit IsCommutable = 0> {
3098 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3099 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3100}
3101
3102multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3103 OpndItins itins, Predicate prd,
3104 bit IsCommutable = 0> {
3105 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3106 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3107}
3108
3109multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3110 OpndItins itins, Predicate prd,
3111 bit IsCommutable = 0> {
3112 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3113 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3114}
3115
3116multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3117 SDNode OpNode, OpndItins itins, Predicate prd,
3118 bit IsCommutable = 0> {
3119 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
3120 IsCommutable>;
3121
3122 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
3123 IsCommutable>;
3124}
3125
3126multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3127 SDNode OpNode, OpndItins itins, Predicate prd,
3128 bit IsCommutable = 0> {
3129 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
3130 IsCommutable>;
3131
3132 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
3133 IsCommutable>;
3134}
3135
3136multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3137 bits<8> opc_d, bits<8> opc_q,
3138 string OpcodeStr, SDNode OpNode,
3139 OpndItins itins, bit IsCommutable = 0> {
3140 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3141 itins, HasAVX512, IsCommutable>,
3142 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3143 itins, HasBWI, IsCommutable>;
3144}
3145
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003146multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
3147 SDNode OpNode,X86VectorVTInfo _Src,
3148 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
3149 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3150 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3151 "$src2, $src1","$src1, $src2",
3152 (_Dst.VT (OpNode
3153 (_Src.VT _Src.RC:$src1),
3154 (_Src.VT _Src.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003155 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003156 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003157 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003158 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3159 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3160 "$src2, $src1", "$src1, $src2",
3161 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3162 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003163 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003164 AVX512BIBase, EVEX_4V;
3165
3166 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3167 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3168 OpcodeStr,
3169 "${src2}"##_Dst.BroadcastStr##", $src1",
3170 "$src1, ${src2}"##_Dst.BroadcastStr,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003171 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003172 (_Dst.VT (X86VBroadcast
3173 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003174 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003175 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003176 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177}
3178
Robert Khasanov545d1b72014-10-14 14:36:19 +00003179defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3180 SSE_INTALU_ITINS_P, 1>;
3181defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3182 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003183defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3184 SSE_INTALU_ITINS_P, HasBWI, 1>;
3185defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3186 SSE_INTALU_ITINS_P, HasBWI, 0>;
3187defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
3188 SSE_INTALU_ITINS_P, HasBWI, 1>;
3189defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
3190 SSE_INTALU_ITINS_P, HasBWI, 0>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003191defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3192 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3193defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3194 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003195defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3196 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003197
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003198
3199multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3200 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003201
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003202 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3203 v16i32_info, v8i64_info, IsCommutable>,
3204 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3205 let Predicates = [HasVLX] in {
3206 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3207 v8i32x_info, v4i64x_info, IsCommutable>,
3208 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3209 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3210 v4i32x_info, v2i64x_info, IsCommutable>,
3211 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3212 }
3213}
3214
3215defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3216 X86pmuldq, 1>,T8PD;
3217defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3218 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003219
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003220multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3221 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3222 let mayLoad = 1 in {
3223 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3224 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3225 OpcodeStr,
3226 "${src2}"##_Src.BroadcastStr##", $src1",
3227 "$src1, ${src2}"##_Src.BroadcastStr,
3228 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3229 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003230 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003231 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3232 }
3233}
3234
3235multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3236 SDNode OpNode,X86VectorVTInfo _Src,
3237 X86VectorVTInfo _Dst> {
3238 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3239 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3240 "$src2, $src1","$src1, $src2",
3241 (_Dst.VT (OpNode
3242 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003243 (_Src.VT _Src.RC:$src2)))>,
3244 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003245 let mayLoad = 1 in {
3246 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3247 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3248 "$src2, $src1", "$src1, $src2",
3249 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003250 (bitconvert (_Src.LdFrag addr:$src2))))>,
3251 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003252 }
3253}
3254
3255multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3256 SDNode OpNode> {
3257 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3258 v32i16_info>,
3259 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3260 v32i16_info>, EVEX_V512;
3261 let Predicates = [HasVLX] in {
3262 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3263 v16i16x_info>,
3264 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3265 v16i16x_info>, EVEX_V256;
3266 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3267 v8i16x_info>,
3268 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3269 v8i16x_info>, EVEX_V128;
3270 }
3271}
3272multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3273 SDNode OpNode> {
3274 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3275 v64i8_info>, EVEX_V512;
3276 let Predicates = [HasVLX] in {
3277 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3278 v32i8x_info>, EVEX_V256;
3279 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3280 v16i8x_info>, EVEX_V128;
3281 }
3282}
3283let Predicates = [HasBWI] in {
3284 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3285 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3286 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3287 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
3288}
3289
Robert Khasanov545d1b72014-10-14 14:36:19 +00003290defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3291 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3292defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3293 SSE_INTALU_ITINS_P, HasBWI, 1>;
3294defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3295 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003296
Robert Khasanov545d1b72014-10-14 14:36:19 +00003297defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3298 SSE_INTALU_ITINS_P, HasBWI, 1>;
3299defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3300 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3301defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3302 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003303
Robert Khasanov545d1b72014-10-14 14:36:19 +00003304defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3305 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3306defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3307 SSE_INTALU_ITINS_P, HasBWI, 1>;
3308defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3309 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003310
Robert Khasanov545d1b72014-10-14 14:36:19 +00003311defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3312 SSE_INTALU_ITINS_P, HasBWI, 1>;
3313defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3314 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3315defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3316 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003317
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003318def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3319 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3320 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3321def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3322 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3323 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3324def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3325 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3326 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3327def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3328 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3329 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3330def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3331 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3332 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3333def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3334 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3335 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3336def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3337 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3338 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3339def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3340 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3341 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003342//===----------------------------------------------------------------------===//
3343// AVX-512 - Unpack Instructions
3344//===----------------------------------------------------------------------===//
3345
3346multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3347 PatFrag mem_frag, RegisterClass RC,
3348 X86MemOperand x86memop, string asm,
3349 Domain d> {
3350 def rr : AVX512PI<opc, MRMSrcReg,
3351 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3352 asm, [(set RC:$dst,
3353 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003354 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003355 def rm : AVX512PI<opc, MRMSrcMem,
3356 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3357 asm, [(set RC:$dst,
3358 (vt (OpNode RC:$src1,
3359 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003360 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003361}
3362
Craig Topper820d4922015-02-09 04:04:50 +00003363defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003365 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003366defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003368 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003369defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003371 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003372defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003373 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003374 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003375
3376multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3377 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3378 X86MemOperand x86memop> {
3379 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3380 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003381 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003382 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383 IIC_SSE_UNPCK>, EVEX_4V;
3384 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3385 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003386 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003387 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3388 (bitconvert (memop_frag addr:$src2)))))],
3389 IIC_SSE_UNPCK>, EVEX_4V;
3390}
3391defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003392 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003393 EVEX_CD8<32, CD8VF>;
3394defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003395 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396 VEX_W, EVEX_CD8<64, CD8VF>;
3397defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003398 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003399 EVEX_CD8<32, CD8VF>;
3400defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003401 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003402 VEX_W, EVEX_CD8<64, CD8VF>;
3403//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003404// AVX-512 Logical Instructions
3405//===----------------------------------------------------------------------===//
3406
Robert Khasanov545d1b72014-10-14 14:36:19 +00003407defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3408 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3409defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3410 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3411defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3412 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3413defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003414 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415
3416//===----------------------------------------------------------------------===//
3417// AVX-512 FP arithmetic
3418//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003419multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3420 SDNode OpNode, SDNode VecNode, OpndItins itins,
3421 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003423 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3424 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3425 "$src2, $src1", "$src1, $src2",
3426 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3427 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003428 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003429
3430 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3431 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3432 "$src2, $src1", "$src1, $src2",
3433 (VecNode (_.VT _.RC:$src1),
3434 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3435 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003436 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003437 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3438 Predicates = [HasAVX512] in {
3439 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3440 (ins _.FRC:$src1, _.FRC:$src2),
3441 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3442 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3443 itins.rr>;
3444 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3445 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3446 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3447 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3448 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3449 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450}
3451
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003452multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3453 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3454
3455 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3456 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3457 "$rc, $src2, $src1", "$src1, $src2, $rc",
3458 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003459 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003460 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003461}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003462multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3463 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3464
3465 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3466 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003467 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003468 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003469 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470}
3471
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003472multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3473 SDNode VecNode,
3474 SizeItins itins, bit IsCommutable> {
3475 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3476 itins.s, IsCommutable>,
3477 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3478 itins.s, IsCommutable>,
3479 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3480 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3481 itins.d, IsCommutable>,
3482 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3483 itins.d, IsCommutable>,
3484 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3485}
3486
3487multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3488 SDNode VecNode,
3489 SizeItins itins, bit IsCommutable> {
3490 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3491 itins.s, IsCommutable>,
3492 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3493 itins.s, IsCommutable>,
3494 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3495 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3496 itins.d, IsCommutable>,
3497 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3498 itins.d, IsCommutable>,
3499 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3500}
3501defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3502defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3503defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3504defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3505defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3506defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3507
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003508multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003509 X86VectorVTInfo _, bit IsCommutable> {
3510 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3511 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3512 "$src2, $src1", "$src1, $src2",
3513 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003515 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3516 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3517 "$src2, $src1", "$src1, $src2",
3518 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3519 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3520 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3521 "${src2}"##_.BroadcastStr##", $src1",
3522 "$src1, ${src2}"##_.BroadcastStr,
3523 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3524 (_.ScalarLdFrag addr:$src2))))>,
3525 EVEX_4V, EVEX_B;
3526 }//let mayLoad = 1
3527}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003528
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003529multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3530 X86VectorVTInfo _, bit IsCommutable> {
3531 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3532 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3533 "$rc, $src2, $src1", "$src1, $src2, $rc",
3534 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3535 EVEX_4V, EVEX_B, EVEX_RC;
3536}
3537
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003538
3539multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3540 X86VectorVTInfo _, bit IsCommutable> {
3541 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3542 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3543 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3544 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3545 EVEX_4V, EVEX_B;
3546}
3547
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003548multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003549 bit IsCommutable = 0> {
3550 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3551 IsCommutable>, EVEX_V512, PS,
3552 EVEX_CD8<32, CD8VF>;
3553 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3554 IsCommutable>, EVEX_V512, PD, VEX_W,
3555 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003556
Robert Khasanov595e5982014-10-29 15:43:02 +00003557 // Define only if AVX512VL feature is present.
3558 let Predicates = [HasVLX] in {
3559 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3560 IsCommutable>, EVEX_V128, PS,
3561 EVEX_CD8<32, CD8VF>;
3562 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3563 IsCommutable>, EVEX_V256, PS,
3564 EVEX_CD8<32, CD8VF>;
3565 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3566 IsCommutable>, EVEX_V128, PD, VEX_W,
3567 EVEX_CD8<64, CD8VF>;
3568 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3569 IsCommutable>, EVEX_V256, PD, VEX_W,
3570 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003571 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003572}
3573
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003574multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3575 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3576 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3577 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3578 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3579}
3580
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003581multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3582 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3583 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3584 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3585 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3586}
3587
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003588defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3589 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3590defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3591 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3592defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3593 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3594defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3595 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003596defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3597 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3598defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3599 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003600let Predicates = [HasDQI] in {
3601 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3602 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3603 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3604 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3605}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003606
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003607//===----------------------------------------------------------------------===//
3608// AVX-512 VPTESTM instructions
3609//===----------------------------------------------------------------------===//
3610
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003611multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3612 X86VectorVTInfo _> {
3613 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3614 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3615 "$src2, $src1", "$src1, $src2",
3616 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3617 EVEX_4V;
3618 let mayLoad = 1 in
3619 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3620 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3621 "$src2, $src1", "$src1, $src2",
3622 (OpNode (_.VT _.RC:$src1),
3623 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3624 EVEX_4V,
3625 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626}
3627
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003628multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3629 X86VectorVTInfo _> {
3630 let mayLoad = 1 in
3631 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3632 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3633 "${src2}"##_.BroadcastStr##", $src1",
3634 "$src1, ${src2}"##_.BroadcastStr,
3635 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3636 (_.ScalarLdFrag addr:$src2))))>,
3637 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003638}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003639multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3640 AVX512VLVectorVTInfo _> {
3641 let Predicates = [HasAVX512] in
3642 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3643 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3644
3645 let Predicates = [HasAVX512, HasVLX] in {
3646 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3647 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3648 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3649 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3650 }
3651}
3652
3653multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3654 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3655 avx512vl_i32_info>;
3656 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3657 avx512vl_i64_info>, VEX_W;
3658}
3659
3660multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3661 SDNode OpNode> {
3662 let Predicates = [HasBWI] in {
3663 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3664 EVEX_V512, VEX_W;
3665 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3666 EVEX_V512;
3667 }
3668 let Predicates = [HasVLX, HasBWI] in {
3669
3670 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3671 EVEX_V256, VEX_W;
3672 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3673 EVEX_V128, VEX_W;
3674 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3675 EVEX_V256;
3676 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3677 EVEX_V128;
3678 }
3679}
3680
3681multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3682 SDNode OpNode> :
3683 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3684 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3685
3686defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3687defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003688
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003689def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3690 (v16i32 VR512:$src2), (i16 -1))),
3691 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3692
3693def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3694 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003695 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003696
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003697//===----------------------------------------------------------------------===//
3698// AVX-512 Shift instructions
3699//===----------------------------------------------------------------------===//
3700multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003701 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003702 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003703 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003704 "$src2, $src1", "$src1, $src2",
3705 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003706 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003707 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003708 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003709 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003710 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003711 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3712 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003713 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003714}
3715
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003716multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3717 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3718 let mayLoad = 1 in
3719 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3720 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3721 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3722 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003723 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003724}
3725
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003726multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003727 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003728 // src2 is always 128-bit
3729 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3730 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3731 "$src2, $src1", "$src1, $src2",
3732 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003733 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003734 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3735 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3736 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003737 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003738 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003739 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003740}
3741
Cameron McInally5fb084e2014-12-11 17:13:05 +00003742multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003743 ValueType SrcVT, PatFrag bc_frag,
3744 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3745 let Predicates = [prd] in
3746 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3747 VTInfo.info512>, EVEX_V512,
3748 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3749 let Predicates = [prd, HasVLX] in {
3750 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3751 VTInfo.info256>, EVEX_V256,
3752 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3753 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3754 VTInfo.info128>, EVEX_V128,
3755 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3756 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003757}
3758
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003759multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3760 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003761 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003762 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003763 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003764 avx512vl_i64_info, HasAVX512>, VEX_W;
3765 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3766 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003767}
3768
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003769multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3770 string OpcodeStr, SDNode OpNode,
3771 AVX512VLVectorVTInfo VTInfo> {
3772 let Predicates = [HasAVX512] in
3773 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3774 VTInfo.info512>,
3775 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3776 VTInfo.info512>, EVEX_V512;
3777 let Predicates = [HasAVX512, HasVLX] in {
3778 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3779 VTInfo.info256>,
3780 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3781 VTInfo.info256>, EVEX_V256;
3782 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3783 VTInfo.info128>,
3784 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3785 VTInfo.info128>, EVEX_V128;
3786 }
3787}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003788
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003789multiclass avx512_shift_rmi_w<bits<8> opcw,
3790 Format ImmFormR, Format ImmFormM,
3791 string OpcodeStr, SDNode OpNode> {
3792 let Predicates = [HasBWI] in
3793 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3794 v32i16_info>, EVEX_V512;
3795 let Predicates = [HasVLX, HasBWI] in {
3796 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3797 v16i16x_info>, EVEX_V256;
3798 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3799 v8i16x_info>, EVEX_V128;
3800 }
3801}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003802
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003803multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3804 Format ImmFormR, Format ImmFormM,
3805 string OpcodeStr, SDNode OpNode> {
3806 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3807 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3808 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3809 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3810}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003811
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003812defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003813 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003814
3815defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003816 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003817
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00003818defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003819 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003820
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003821defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V;
3822defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003823
3824defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3825defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3826defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003827
3828//===-------------------------------------------------------------------===//
3829// Variable Bit Shifts
3830//===-------------------------------------------------------------------===//
3831multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003832 X86VectorVTInfo _> {
3833 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3834 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3835 "$src2, $src1", "$src1, $src2",
3836 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003837 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003838 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003839 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3840 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3841 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003842 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003843 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003844 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003845}
3846
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003847multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3848 X86VectorVTInfo _> {
3849 let mayLoad = 1 in
3850 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3851 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3852 "${src2}"##_.BroadcastStr##", $src1",
3853 "$src1, ${src2}"##_.BroadcastStr,
3854 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3855 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003856 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003857 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3858}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003859multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3860 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003861 let Predicates = [HasAVX512] in
3862 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3863 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3864
3865 let Predicates = [HasAVX512, HasVLX] in {
3866 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3867 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3868 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3869 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3870 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003871}
3872
3873multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3874 SDNode OpNode> {
3875 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003876 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003877 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003878 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003879}
3880
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003881multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3882 SDNode OpNode> {
3883 let Predicates = [HasBWI] in
3884 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3885 EVEX_V512, VEX_W;
3886 let Predicates = [HasVLX, HasBWI] in {
3887
3888 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3889 EVEX_V256, VEX_W;
3890 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3891 EVEX_V128, VEX_W;
3892 }
3893}
3894
3895defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3896 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3897defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3898 avx512_var_shift_w<0x11, "vpsravw", sra>;
3899defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3900 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3901defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3902defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003903
3904//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003905// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
3906//===----------------------------------------------------------------------===//
3907
3908defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
3909 X86PShufd, avx512vl_i32_info>,
3910 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
3911defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
3912 X86PShufhw>, EVEX, AVX512XSIi8Base, VEX_W;
3913defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
3914 X86PShuflw>, EVEX, AVX512XDIi8Base, VEX_W;
3915//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916// AVX-512 - MOVDDUP
3917//===----------------------------------------------------------------------===//
3918
Michael Liao5bf95782014-12-04 05:20:33 +00003919multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003920 X86MemOperand x86memop, PatFrag memop_frag> {
3921def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003922 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003923 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3924def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003925 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003926 [(set RC:$dst,
3927 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3928}
3929
Craig Topper820d4922015-02-09 04:04:50 +00003930defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003931 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3932def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3933 (VMOVDDUPZrm addr:$src)>;
3934
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003935//===---------------------------------------------------------------------===//
3936// Replicate Single FP - MOVSHDUP and MOVSLDUP
3937//===---------------------------------------------------------------------===//
3938multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3939 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3940 X86MemOperand x86memop> {
3941 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003942 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003943 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3944 let mayLoad = 1 in
3945 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003946 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003947 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3948}
3949
3950defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003951 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003952 EVEX_CD8<32, CD8VF>;
3953defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003954 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003955 EVEX_CD8<32, CD8VF>;
3956
3957def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003958def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003959 (VMOVSHDUPZrm addr:$src)>;
3960def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003961def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003962 (VMOVSLDUPZrm addr:$src)>;
3963
3964//===----------------------------------------------------------------------===//
3965// Move Low to High and High to Low packed FP Instructions
3966//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003967def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3968 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003969 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003970 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3971 IIC_SSE_MOV_LH>, EVEX_4V;
3972def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3973 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003974 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003975 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3976 IIC_SSE_MOV_LH>, EVEX_4V;
3977
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003978let Predicates = [HasAVX512] in {
3979 // MOVLHPS patterns
3980 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3981 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3982 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3983 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003985 // MOVHLPS patterns
3986 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3987 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3988}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989
3990//===----------------------------------------------------------------------===//
3991// FMA - Fused Multiply Operations
3992//
Adam Nemet26371ce2014-10-24 00:02:55 +00003993
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003994let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003995// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3996multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3997 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003998 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003999 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004000 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004001 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004002 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003
4004 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004005 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4006 (ins _.RC:$src2, _.MemOp:$src3),
4007 OpcodeStr, "$src3, $src2", "$src2, $src3",
4008 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4009 AVX512FMA3Base;
4010
4011 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4012 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004013 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4014 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4015 (OpNode _.RC:$src1,
4016 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004017 AVX512FMA3Base, EVEX_B;
4018 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019} // Constraints = "$src1 = $dst"
4020
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004021let Constraints = "$src1 = $dst" in {
4022// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004023multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
4024 X86VectorVTInfo _,
4025 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004026 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4027 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4028 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4029 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4030 AVX512FMA3Base, EVEX_B, EVEX_RC;
4031 }
4032} // Constraints = "$src1 = $dst"
4033
4034multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
4035 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
4036 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
4037 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
4038}
4039
Adam Nemet832ec5e2014-10-24 00:03:00 +00004040multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00004041 string OpcodeStr, X86VectorVTInfo VTI,
4042 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004043 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
4044 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004045 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
4046 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00004047}
4048
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004049multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
4050 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004051 SDPatternOperator OpNode,
4052 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004053let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004054 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004055 v16f32_info, OpNode>,
4056 avx512_fma3_round_forms<opc213, OpcodeStr,
4057 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004058 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4059 v8f32x_info, OpNode>, EVEX_V256;
4060 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4061 v4f32x_info, OpNode>, EVEX_V128;
4062 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004063let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004064 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004065 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004066 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
4067 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004068 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004069 v4f64x_info, OpNode>,
4070 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004071 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004072 v2f64x_info, OpNode>,
4073 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004074 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075}
4076
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004077defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
4078defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
4079defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
4080defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
4081defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4082defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004083
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004084let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004085multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
4086 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004087 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004088 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4089 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004090 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00004091 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004092 _.RC:$src3)))]>;
4093 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4094 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004095 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004096 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
4097 [(set _.RC:$dst,
4098 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4099 (_.ScalarLdFrag addr:$src2))),
4100 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004101}
4102} // Constraints = "$src1 = $dst"
4103
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004104multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004105
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004106let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004107 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004108 OpNode,v16f32_info>, EVEX_V512,
4109 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004110 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004111 OpNode, v8f32x_info>, EVEX_V256,
4112 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004113 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004114 OpNode, v4f32x_info>, EVEX_V128,
4115 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004116 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004117let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004118 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004119 OpNode, v8f64_info>, EVEX_V512,
4120 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004121 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004122 OpNode, v4f64x_info>, EVEX_V256,
4123 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004124 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004125 OpNode, v2f64x_info>, EVEX_V128,
4126 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004127 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004128}
4129
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004130defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
4131defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
4132defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
4133defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
4134defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
4135defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
4136
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137// Scalar FMA
4138let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00004139multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4140 RegisterClass RC, ValueType OpVT,
4141 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004142 PatFrag mem_frag> {
4143 let isCommutable = 1 in
4144 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
4145 (ins RC:$src1, RC:$src2, RC:$src3),
4146 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004147 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004148 [(set RC:$dst,
4149 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
4150 let mayLoad = 1 in
4151 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
4152 (ins RC:$src1, RC:$src2, f128mem:$src3),
4153 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004154 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004155 [(set RC:$dst,
4156 (OpVT (OpNode RC:$src2, RC:$src1,
4157 (mem_frag addr:$src3))))]>;
4158}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004159} // Constraints = "$src1 = $dst"
4160
Elena Demikhovskycf088092013-12-11 14:31:04 +00004161defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004162 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004163defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004165defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004167defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004168 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004169defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004170 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004171defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004173defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004175defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004176 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
4177
4178//===----------------------------------------------------------------------===//
4179// AVX-512 Scalar convert from sign integer to float/double
4180//===----------------------------------------------------------------------===//
4181
4182multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4183 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004184let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004185 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004186 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004187 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188 let mayLoad = 1 in
4189 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
4190 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004191 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004192 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004193} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004194}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004195
Andrew Trick15a47742013-10-09 05:11:10 +00004196let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00004197defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004199defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004200 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004201defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004202 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004203defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004204 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4205
4206def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4207 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4208def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004209 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004210def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4211 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4212def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004213 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004214
4215def : Pat<(f32 (sint_to_fp GR32:$src)),
4216 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4217def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004218 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219def : Pat<(f64 (sint_to_fp GR32:$src)),
4220 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4221def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004222 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4223
Elena Demikhovskycf088092013-12-11 14:31:04 +00004224defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004225 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004226defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004227 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004228defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004229 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004230defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004231 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4232
4233def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4234 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4235def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4236 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4237def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4238 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4239def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4240 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4241
4242def : Pat<(f32 (uint_to_fp GR32:$src)),
4243 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4244def : Pat<(f32 (uint_to_fp GR64:$src)),
4245 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4246def : Pat<(f64 (uint_to_fp GR32:$src)),
4247 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4248def : Pat<(f64 (uint_to_fp GR64:$src)),
4249 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004250}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004251
4252//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004253// AVX-512 Scalar convert from float/double to integer
4254//===----------------------------------------------------------------------===//
4255multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4256 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4257 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004258let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004259 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004260 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004261 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4262 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004263 let mayLoad = 1 in
4264 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004265 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004266 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004267} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004268}
4269let Predicates = [HasAVX512] in {
4270// Convert float/double to signed/unsigned int 32/64
4271defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004272 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004273 XS, EVEX_CD8<32, CD8VT1>;
4274defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004275 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004276 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4277defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004278 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004279 XS, EVEX_CD8<32, CD8VT1>;
4280defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4281 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004282 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004283 EVEX_CD8<32, CD8VT1>;
4284defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004285 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004286 XD, EVEX_CD8<64, CD8VT1>;
4287defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004288 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004289 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4290defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004291 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004292 XD, EVEX_CD8<64, CD8VT1>;
4293defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4294 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004295 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004296 EVEX_CD8<64, CD8VT1>;
4297
Craig Topper9dd48c82014-01-02 17:28:14 +00004298let isCodeGenOnly = 1 in {
4299 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4300 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4301 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4302 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4303 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4304 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4305 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4306 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4307 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4308 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4309 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4310 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004311
Craig Topper9dd48c82014-01-02 17:28:14 +00004312 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4313 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4314 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4315 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4316 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4317 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4318 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4319 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4320 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4321 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4322 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4323 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4324} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004325
4326// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004327let isCodeGenOnly = 1 in {
4328 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4329 ssmem, sse_load_f32, "cvttss2si">,
4330 XS, EVEX_CD8<32, CD8VT1>;
4331 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4332 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4333 "cvttss2si">, XS, VEX_W,
4334 EVEX_CD8<32, CD8VT1>;
4335 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4336 sdmem, sse_load_f64, "cvttsd2si">, XD,
4337 EVEX_CD8<64, CD8VT1>;
4338 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4339 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4340 "cvttsd2si">, XD, VEX_W,
4341 EVEX_CD8<64, CD8VT1>;
4342 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4343 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4344 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4345 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4346 int_x86_avx512_cvttss2usi64, ssmem,
4347 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4348 EVEX_CD8<32, CD8VT1>;
4349 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4350 int_x86_avx512_cvttsd2usi,
4351 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4352 EVEX_CD8<64, CD8VT1>;
4353 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4354 int_x86_avx512_cvttsd2usi64, sdmem,
4355 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4356 EVEX_CD8<64, CD8VT1>;
4357} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004358
4359multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4360 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4361 string asm> {
4362 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004363 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004364 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4365 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004366 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004367 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4368}
4369
4370defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004371 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004372 EVEX_CD8<32, CD8VT1>;
4373defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004374 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004375 EVEX_CD8<32, CD8VT1>;
4376defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004377 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004378 EVEX_CD8<32, CD8VT1>;
4379defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004380 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004381 EVEX_CD8<32, CD8VT1>;
4382defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004383 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004384 EVEX_CD8<64, CD8VT1>;
4385defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004386 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004387 EVEX_CD8<64, CD8VT1>;
4388defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004389 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004390 EVEX_CD8<64, CD8VT1>;
4391defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004392 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004393 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004394} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004395//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004396// AVX-512 Convert form float to double and back
4397//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004398let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004399def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4400 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004401 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004402 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4403let mayLoad = 1 in
4404def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4405 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004406 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004407 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4408 EVEX_CD8<32, CD8VT1>;
4409
4410// Convert scalar double to scalar single
4411def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4412 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004413 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004414 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4415let mayLoad = 1 in
4416def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4417 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004418 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004419 []>, EVEX_4V, VEX_LIG, VEX_W,
4420 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4421}
4422
4423def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4424 Requires<[HasAVX512]>;
4425def : Pat<(fextend (loadf32 addr:$src)),
4426 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4427
4428def : Pat<(extloadf32 addr:$src),
4429 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4430 Requires<[HasAVX512, OptForSize]>;
4431
4432def : Pat<(extloadf32 addr:$src),
4433 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4434 Requires<[HasAVX512, OptForSpeed]>;
4435
4436def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4437 Requires<[HasAVX512]>;
4438
Michael Liao5bf95782014-12-04 05:20:33 +00004439multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4440 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004441 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4442 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004443let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004444 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004445 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004446 [(set DstRC:$dst,
4447 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004448 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004449 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004450 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004451 let mayLoad = 1 in
4452 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004453 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004454 [(set DstRC:$dst,
4455 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004456} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004457}
4458
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004459multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004460 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4461 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4462 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004463let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004464 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004465 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004466 [(set DstRC:$dst,
4467 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4468 let mayLoad = 1 in
4469 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004470 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004471 [(set DstRC:$dst,
4472 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004473} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004474}
4475
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004476defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004477 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004478 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004479 EVEX_CD8<64, CD8VF>;
4480
4481defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004482 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004483 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004484 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4486 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004487
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004488def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4489 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4490 (VCVTPD2PSZrr VR512:$src)>;
4491
4492def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4493 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4494 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004495
4496//===----------------------------------------------------------------------===//
4497// AVX-512 Vector convert from sign integer to float/double
4498//===----------------------------------------------------------------------===//
4499
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004500defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004501 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004502 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004503 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004504
4505defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004506 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004507 SSEPackedDouble>, EVEX_V512, XS,
4508 EVEX_CD8<32, CD8VH>;
4509
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004510defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004511 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004512 SSEPackedSingle>, EVEX_V512, XS,
4513 EVEX_CD8<32, CD8VF>;
4514
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004515defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004516 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004517 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518 EVEX_CD8<64, CD8VF>;
4519
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004520defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004521 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004522 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004523 EVEX_CD8<32, CD8VF>;
4524
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004525// cvttps2udq (src, 0, mask-all-ones, sae-current)
4526def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4527 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4528 (VCVTTPS2UDQZrr VR512:$src)>;
4529
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004530defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004531 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004532 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004533 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004534
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004535// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4536def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4537 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4538 (VCVTTPD2UDQZrr VR512:$src)>;
4539
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004540defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004541 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004542 SSEPackedDouble>, EVEX_V512, XS,
4543 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004544
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004545defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004546 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004547 SSEPackedSingle>, EVEX_V512, XD,
4548 EVEX_CD8<32, CD8VF>;
4549
4550def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004551 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004552 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004553
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004554def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4555 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4556 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4557
4558def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4559 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4560 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004561
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004562def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4563 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4564 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004565
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004566def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4567 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4568 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4569
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004570def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004571 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004572 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004573def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4574 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4575 (VCVTDQ2PDZrr VR256X:$src)>;
4576def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4577 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4578 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4579def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4580 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4581 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004582
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004583multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4584 RegisterClass DstRC, PatFrag mem_frag,
4585 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004586let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004587 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004588 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004589 [], d>, EVEX;
4590 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004591 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004592 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004593 let mayLoad = 1 in
4594 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004595 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004596 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004597} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004598}
4599
4600defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004601 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004602 EVEX_V512, EVEX_CD8<32, CD8VF>;
4603defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004604 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004605 EVEX_V512, EVEX_CD8<64, CD8VF>;
4606
4607def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4608 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4609 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4610
4611def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4612 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4613 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4614
4615defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004616 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004617 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004618defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004619 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004620 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004621
4622def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4623 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4624 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4625
4626def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4627 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4628 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004629
4630let Predicates = [HasAVX512] in {
4631 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4632 (VCVTPD2PSZrm addr:$src)>;
4633 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4634 (VCVTPS2PDZrm addr:$src)>;
4635}
4636
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004637//===----------------------------------------------------------------------===//
4638// Half precision conversion instructions
4639//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004640multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4641 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004642 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4643 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004644 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004645 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004646 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4647 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4648}
4649
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004650multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4651 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004652 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004653 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004654 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004655 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004656 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004657 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004658 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004659 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004660}
4661
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004662defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004663 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004664defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004665 EVEX_CD8<32, CD8VH>;
4666
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004667def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4668 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4669 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4670
4671def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4672 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4673 (VCVTPH2PSZrr VR256X:$src)>;
4674
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004675let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4676 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004677 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004678 EVEX_CD8<32, CD8VT1>;
4679 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004680 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004681 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4682 let Pattern = []<dag> in {
4683 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004684 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004685 EVEX_CD8<32, CD8VT1>;
4686 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004687 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004688 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4689 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004690 let isCodeGenOnly = 1 in {
4691 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004692 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004693 EVEX_CD8<32, CD8VT1>;
4694 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004695 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004696 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004697
Craig Topper9dd48c82014-01-02 17:28:14 +00004698 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004699 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004700 EVEX_CD8<32, CD8VT1>;
4701 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004702 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004703 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4704 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004705}
Michael Liao5bf95782014-12-04 05:20:33 +00004706
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004707/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4708multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4709 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004710 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004711 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4712 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004713 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004714 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004715 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004716 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4717 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004718 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004719 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004720 }
4721}
4722}
4723
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004724defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4725 EVEX_CD8<32, CD8VT1>;
4726defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4727 VEX_W, EVEX_CD8<64, CD8VT1>;
4728defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4729 EVEX_CD8<32, CD8VT1>;
4730defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4731 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004732
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004733def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4734 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4735 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4736 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004737
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004738def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4739 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4740 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4741 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004742
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004743def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4744 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4745 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4746 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004747
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004748def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4749 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4750 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4751 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004752
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004753/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4754multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004755 X86VectorVTInfo _> {
4756 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4757 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4758 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4759 let mayLoad = 1 in {
4760 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4761 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4762 (OpNode (_.FloatVT
4763 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4764 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4765 (ins _.ScalarMemOp:$src), OpcodeStr,
4766 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4767 (OpNode (_.FloatVT
4768 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4769 EVEX, T8PD, EVEX_B;
4770 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004771}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004772
4773multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4774 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4775 EVEX_V512, EVEX_CD8<32, CD8VF>;
4776 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4777 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4778
4779 // Define only if AVX512VL feature is present.
4780 let Predicates = [HasVLX] in {
4781 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4782 OpNode, v4f32x_info>,
4783 EVEX_V128, EVEX_CD8<32, CD8VF>;
4784 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4785 OpNode, v8f32x_info>,
4786 EVEX_V256, EVEX_CD8<32, CD8VF>;
4787 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4788 OpNode, v2f64x_info>,
4789 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4790 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4791 OpNode, v4f64x_info>,
4792 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4793 }
4794}
4795
4796defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4797defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004798
4799def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4800 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4801 (VRSQRT14PSZr VR512:$src)>;
4802def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4803 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4804 (VRSQRT14PDZr VR512:$src)>;
4805
4806def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4807 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4808 (VRCP14PSZr VR512:$src)>;
4809def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4810 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4811 (VRCP14PDZr VR512:$src)>;
4812
4813/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004814multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4815 SDNode OpNode> {
4816
4817 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4818 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4819 "$src2, $src1", "$src1, $src2",
4820 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4821 (i32 FROUND_CURRENT))>;
4822
4823 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4824 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004825 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004826 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004827 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004828
4829 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4830 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4831 "$src2, $src1", "$src1, $src2",
4832 (OpNode (_.VT _.RC:$src1),
4833 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4834 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004835}
4836
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004837multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4838 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4839 EVEX_CD8<32, CD8VT1>;
4840 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4841 EVEX_CD8<64, CD8VT1>, VEX_W;
4842}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004843
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004844let hasSideEffects = 0, Predicates = [HasERI] in {
4845 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4846 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4847}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004848/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004849
4850multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4851 SDNode OpNode> {
4852
4853 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4854 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4855 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4856
Asaf Badouh8d897dd2015-06-02 07:45:19 +00004857 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4858 (ins _.RC:$src), OpcodeStr,
4859 "{sae}, $src", "$src, {sae}",
4860 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
4861
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004862 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4863 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4864 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004865 (bitconvert (_.LdFrag addr:$src))),
4866 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004867
4868 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh8d897dd2015-06-02 07:45:19 +00004869 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004870 (OpNode (_.FloatVT
4871 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4872 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004873}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004874
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004875multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4876 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh8d897dd2015-06-02 07:45:19 +00004877 EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004878 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh8d897dd2015-06-02 07:45:19 +00004879 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004880}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004881
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004882let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004883
Asaf Badouh8d897dd2015-06-02 07:45:19 +00004884 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4885 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4886 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004887}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004888
Robert Khasanoveb126392014-10-28 18:15:20 +00004889multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4890 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004891 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004892 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4893 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4894 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004895 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004896 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4897 (OpNode (_.FloatVT
4898 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004899
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004900 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004901 (ins _.ScalarMemOp:$src), OpcodeStr,
4902 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4903 (OpNode (_.FloatVT
4904 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4905 EVEX, EVEX_B;
4906 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004907}
4908
4909multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4910 Intrinsic F32Int, Intrinsic F64Int,
4911 OpndItins itins_s, OpndItins itins_d> {
4912 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4913 (ins FR32X:$src1, FR32X:$src2),
4914 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004915 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004916 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004917 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004918 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4919 (ins VR128X:$src1, VR128X:$src2),
4920 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004921 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004922 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004923 (F32Int VR128X:$src1, VR128X:$src2))],
4924 itins_s.rr>, XS, EVEX_4V;
4925 let mayLoad = 1 in {
4926 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4927 (ins FR32X:$src1, f32mem:$src2),
4928 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004929 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004930 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004931 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004932 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4933 (ins VR128X:$src1, ssmem:$src2),
4934 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004935 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004936 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004937 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4938 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4939 }
4940 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4941 (ins FR64X:$src1, FR64X:$src2),
4942 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004943 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004944 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004945 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004946 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4947 (ins VR128X:$src1, VR128X:$src2),
4948 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004949 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004950 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004951 (F64Int VR128X:$src1, VR128X:$src2))],
4952 itins_s.rr>, XD, EVEX_4V, VEX_W;
4953 let mayLoad = 1 in {
4954 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4955 (ins FR64X:$src1, f64mem:$src2),
4956 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004957 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004958 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004959 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004960 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4961 (ins VR128X:$src1, sdmem:$src2),
4962 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004963 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004964 [(set VR128X:$dst,
4965 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004966 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4967 }
4968}
4969
Robert Khasanoveb126392014-10-28 18:15:20 +00004970multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4971 SDNode OpNode> {
4972 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4973 v16f32_info>,
4974 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4975 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4976 v8f64_info>,
4977 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4978 // Define only if AVX512VL feature is present.
4979 let Predicates = [HasVLX] in {
4980 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4981 OpNode, v4f32x_info>,
4982 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4983 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4984 OpNode, v8f32x_info>,
4985 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4986 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4987 OpNode, v2f64x_info>,
4988 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4989 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4990 OpNode, v4f64x_info>,
4991 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4992 }
4993}
4994
Asaf Badouh8d897dd2015-06-02 07:45:19 +00004995defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004996
Michael Liao5bf95782014-12-04 05:20:33 +00004997defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4998 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004999 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005000
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005001let Predicates = [HasAVX512] in {
Asaf Badouh8d897dd2015-06-02 07:45:19 +00005002 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
5003 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
5004 (VSQRTPSZr VR512:$src1)>;
5005 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
5006 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
5007 (VSQRTPDZr VR512:$src1)>;
5008
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005009 def : Pat<(f32 (fsqrt FR32X:$src)),
5010 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
5011 def : Pat<(f32 (fsqrt (load addr:$src))),
5012 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
5013 Requires<[OptForSize]>;
5014 def : Pat<(f64 (fsqrt FR64X:$src)),
5015 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
5016 def : Pat<(f64 (fsqrt (load addr:$src))),
5017 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
5018 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005019
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005020 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005021 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005022 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005023 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005024 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005025
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005026 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005027 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005028 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005029 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005030 Requires<[OptForSize]>;
5031
5032 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
5033 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
5034 (COPY_TO_REGCLASS VR128X:$src, FR32)),
5035 VR128X)>;
5036 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
5037 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
5038
5039 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
5040 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
5041 (COPY_TO_REGCLASS VR128X:$src, FR64)),
5042 VR128X)>;
5043 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
5044 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
5045}
5046
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005047
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005048multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
5049 X86MemOperand x86memop, RegisterClass RC,
5050 PatFrag mem_frag, Domain d> {
5051let ExeDomain = d in {
5052 // Intrinsic operation, reg.
5053 // Vector intrinsic operation, reg
5054 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00005055 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005056 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005057 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005058 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005059
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005060 // Vector intrinsic operation, mem
5061 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00005062 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005063 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005064 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005065 []>, EVEX;
5066} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005067}
5068
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005069defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005070 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005071 EVEX_CD8<32, CD8VF>;
5072
5073def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005074 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005075 FROUND_CURRENT)),
5076 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
5077
5078
5079defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005080 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005081 VEX_W, EVEX_CD8<64, CD8VF>;
5082
5083def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005084 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005085 FROUND_CURRENT)),
5086 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
5087
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005088multiclass
5089avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005090
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005091 let ExeDomain = _.ExeDomain in {
5092 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5093 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5094 "$src3, $src2, $src1", "$src1, $src2, $src3",
5095 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5096 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5097
5098 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5099 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005100 "{sae}, $src3, $src2, $src1", "$src1, $src2, $src3, {sae}",
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005101 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005102 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005103
5104 let mayLoad = 1 in
5105 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5106 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5107 "$src3, $src2, $src1", "$src1, $src2, $src3",
5108 (_.VT (X86RndScale (_.VT _.RC:$src1),
5109 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5110 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5111 }
5112 let Predicates = [HasAVX512] in {
5113 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5114 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5115 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5116 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5117 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5118 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5119 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5120 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5121 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5122 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5123 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5124 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5125 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5126 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5127 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5128
5129 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5130 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5131 addr:$src, (i32 0x1))), _.FRC)>;
5132 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5133 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5134 addr:$src, (i32 0x2))), _.FRC)>;
5135 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5136 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5137 addr:$src, (i32 0x3))), _.FRC)>;
5138 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5139 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5140 addr:$src, (i32 0x4))), _.FRC)>;
5141 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5142 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5143 addr:$src, (i32 0xc))), _.FRC)>;
5144 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005145}
5146
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005147defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5148 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005149
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005150defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5151 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005152
5153let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005154def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005155 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005156def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005157 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005158def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005159 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005160def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005161 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005162def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005163 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005164
5165def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005166 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005167def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005168 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005169def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005170 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005171def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005172 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005173def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005174 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005175}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005176//-------------------------------------------------
5177// Integer truncate and extend operations
5178//-------------------------------------------------
5179
5180multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
5181 RegisterClass dstRC, RegisterClass srcRC,
5182 RegisterClass KRC, X86MemOperand x86memop> {
5183 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5184 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005185 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005186 []>, EVEX;
5187
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005188 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5189 (ins KRC:$mask, srcRC:$src),
5190 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005191 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005192 []>, EVEX, EVEX_K;
5193
5194 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005195 (ins KRC:$mask, srcRC:$src),
5196 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005197 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005198 []>, EVEX, EVEX_KZ;
5199
5200 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005201 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005202 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005203
5204 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5205 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005206 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005207 []>, EVEX, EVEX_K;
5208
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005209}
Michael Liao5bf95782014-12-04 05:20:33 +00005210defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005211 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5212defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
5213 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5214defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
5215 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5216defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
5217 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5218defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
5219 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5220defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
5221 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5222defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
5223 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5224defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
5225 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5226defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
5227 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5228defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
5229 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5230defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
5231 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5232defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
5233 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5234defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
5235 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5236defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
5237 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5238defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
5239 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5240
5241def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
5242def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
5243def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
5244def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
5245def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
5246
5247def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005248 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005249def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005250 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005251def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005252 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005253def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005254 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005255
5256
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005257multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
5258 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
5259 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005260
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005261 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
5262 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
5263 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
5264 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005265
5266 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005267 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
5268 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
5269 (DestInfo.VT (LdFrag addr:$src))>,
5270 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005271 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005272}
5273
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005274multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
5275 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5276 let Predicates = [HasVLX, HasBWI] in {
5277 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
5278 v16i8x_info, i64mem, LdFrag, OpNode>,
5279 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005280
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005281 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
5282 v16i8x_info, i128mem, LdFrag, OpNode>,
5283 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
5284 }
5285 let Predicates = [HasBWI] in {
5286 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
5287 v32i8x_info, i256mem, LdFrag, OpNode>,
5288 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
5289 }
5290}
5291
5292multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5293 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5294 let Predicates = [HasVLX, HasAVX512] in {
5295 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
5296 v16i8x_info, i32mem, LdFrag, OpNode>,
5297 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
5298
5299 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
5300 v16i8x_info, i64mem, LdFrag, OpNode>,
5301 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
5302 }
5303 let Predicates = [HasAVX512] in {
5304 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
5305 v16i8x_info, i128mem, LdFrag, OpNode>,
5306 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
5307 }
5308}
5309
5310multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5311 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5312 let Predicates = [HasVLX, HasAVX512] in {
5313 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5314 v16i8x_info, i16mem, LdFrag, OpNode>,
5315 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
5316
5317 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5318 v16i8x_info, i32mem, LdFrag, OpNode>,
5319 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
5320 }
5321 let Predicates = [HasAVX512] in {
5322 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5323 v16i8x_info, i64mem, LdFrag, OpNode>,
5324 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
5325 }
5326}
5327
5328multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5329 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
5330 let Predicates = [HasVLX, HasAVX512] in {
5331 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
5332 v8i16x_info, i64mem, LdFrag, OpNode>,
5333 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
5334
5335 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
5336 v8i16x_info, i128mem, LdFrag, OpNode>,
5337 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
5338 }
5339 let Predicates = [HasAVX512] in {
5340 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
5341 v16i16x_info, i256mem, LdFrag, OpNode>,
5342 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
5343 }
5344}
5345
5346multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5347 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
5348 let Predicates = [HasVLX, HasAVX512] in {
5349 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5350 v8i16x_info, i32mem, LdFrag, OpNode>,
5351 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
5352
5353 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5354 v8i16x_info, i64mem, LdFrag, OpNode>,
5355 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
5356 }
5357 let Predicates = [HasAVX512] in {
5358 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5359 v8i16x_info, i128mem, LdFrag, OpNode>,
5360 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
5361 }
5362}
5363
5364multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5365 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
5366
5367 let Predicates = [HasVLX, HasAVX512] in {
5368 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5369 v4i32x_info, i64mem, LdFrag, OpNode>,
5370 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
5371
5372 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5373 v4i32x_info, i128mem, LdFrag, OpNode>,
5374 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
5375 }
5376 let Predicates = [HasAVX512] in {
5377 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5378 v8i32x_info, i256mem, LdFrag, OpNode>,
5379 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
5380 }
5381}
5382
5383defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
5384defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
5385defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
5386defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
5387defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
5388defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
5389
5390
5391defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
5392defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
5393defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
5394defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
5395defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
5396defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005397
5398//===----------------------------------------------------------------------===//
5399// GATHER - SCATTER Operations
5400
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005401multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5402 X86MemOperand memop, PatFrag GatherNode> {
5403 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
5404 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5405 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005406 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005407 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005408 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5409 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5410 vectoraddr:$src2))]>, EVEX, EVEX_K,
5411 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005412}
Cameron McInally45325962014-03-26 13:50:50 +00005413
5414let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005415defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem,
5416 mgatherv8i32>, EVEX_V512, VEX_W;
5417defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem,
5418 mgatherv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005419}
5420
5421let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005422defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem,
5423 mgatherv16i32>, EVEX_V512;
5424defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem,
5425 mgatherv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005426}
Michael Liao5bf95782014-12-04 05:20:33 +00005427
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005428defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem,
5429 mgatherv8i32>, EVEX_V512, VEX_W;
5430defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem,
5431 mgatherv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005432
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005433defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem,
5434 mgatherv8i64>, EVEX_V512, VEX_W;
5435defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem,
5436 mgatherv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005437
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005438multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5439 X86MemOperand memop, PatFrag ScatterNode> {
5440
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005441let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005442
5443 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5444 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005445 !strconcat(OpcodeStr,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005446 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5447 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5448 _.KRCWM:$mask, vectoraddr:$dst))]>,
5449 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005450}
5451
Cameron McInally45325962014-03-26 13:50:50 +00005452let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005453defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem,
5454 mscatterv8i32>, EVEX_V512, VEX_W;
5455defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem,
5456 mscatterv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005457}
5458
5459let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005460defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem,
5461 mscatterv16i32>, EVEX_V512;
5462defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem,
5463 mscatterv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005464}
5465
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005466defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem,
5467 mscatterv8i32>, EVEX_V512, VEX_W;
5468defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem,
5469 mscatterv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005470
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005471defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem,
5472 mscatterv8i64>, EVEX_V512, VEX_W;
5473defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem,
5474 mscatterv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005475
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005476// prefetch
5477multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5478 RegisterClass KRC, X86MemOperand memop> {
5479 let Predicates = [HasPFI], hasSideEffects = 1 in
5480 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005481 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005482 []>, EVEX, EVEX_K;
5483}
5484
5485defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5486 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5487
5488defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5489 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5490
5491defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5492 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5493
5494defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5495 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005496
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005497defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5498 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5499
5500defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5501 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5502
5503defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5504 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5505
5506defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5507 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5508
5509defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5510 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5511
5512defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5513 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5514
5515defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5516 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5517
5518defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5519 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5520
5521defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5522 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5523
5524defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5525 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5526
5527defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5528 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5529
5530defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5531 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005532//===----------------------------------------------------------------------===//
5533// VSHUFPS - VSHUFPD Operations
5534
5535multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5536 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5537 Domain d> {
5538 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005539 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005540 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005541 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005542 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5543 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005544 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005545 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005546 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005547 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005548 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005549 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5550 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005551 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005552}
5553
Craig Topper820d4922015-02-09 04:04:50 +00005554defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005555 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005556defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005557 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005558
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005559def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5560 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5561def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005562 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005563 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5564
5565def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5566 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5567def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005568 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005569 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005570
Adam Nemet5ed17da2014-08-21 19:50:07 +00005571multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005572 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005573 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005574 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005575 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005576 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005577 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005578 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005579
Adam Nemetf92139d2014-08-05 17:22:50 +00005580 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005581 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5582 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005583
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005584 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005585 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005586 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005587 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005588 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005589 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005590 []>, EVEX_4V;
5591}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005592defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5593defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005594
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005595// Helper fragments to match sext vXi1 to vXiY.
5596def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5597def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5598
5599multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5600 RegisterClass KRC, RegisterClass RC,
5601 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5602 string BrdcstStr> {
5603 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005604 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005605 []>, EVEX;
5606 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005607 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005608 []>, EVEX, EVEX_K;
5609 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5610 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005611 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005612 []>, EVEX, EVEX_KZ;
5613 let mayLoad = 1 in {
5614 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5615 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005616 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005617 []>, EVEX;
5618 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5619 (ins KRC:$mask, x86memop:$src),
5620 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005621 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005622 []>, EVEX, EVEX_K;
5623 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5624 (ins KRC:$mask, x86memop:$src),
5625 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005626 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005627 []>, EVEX, EVEX_KZ;
5628 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5629 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005630 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005631 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5632 []>, EVEX, EVEX_B;
5633 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5634 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005635 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005636 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5637 []>, EVEX, EVEX_B, EVEX_K;
5638 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5639 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005640 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005641 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5642 BrdcstStr, "}"),
5643 []>, EVEX, EVEX_B, EVEX_KZ;
5644 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005645}
5646
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005647defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5648 i512mem, i32mem, "{1to16}">, EVEX_V512,
5649 EVEX_CD8<32, CD8VF>;
5650defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5651 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5652 EVEX_CD8<64, CD8VF>;
5653
5654def : Pat<(xor
5655 (bc_v16i32 (v16i1sextv16i32)),
5656 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5657 (VPABSDZrr VR512:$src)>;
5658def : Pat<(xor
5659 (bc_v8i64 (v8i1sextv8i64)),
5660 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5661 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005662
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005663def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5664 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005665 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005666def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5667 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005668 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005669
Michael Liao5bf95782014-12-04 05:20:33 +00005670multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005671 RegisterClass RC, RegisterClass KRC,
5672 X86MemOperand x86memop,
5673 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005674 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005675 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5676 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005677 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005678 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005679 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005680 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5681 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005682 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005683 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005684 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005685 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5686 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005687 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005688 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5689 []>, EVEX, EVEX_B;
5690 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5691 (ins KRC:$mask, RC:$src),
5692 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005693 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005694 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005695 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005696 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5697 (ins KRC:$mask, x86memop:$src),
5698 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005699 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005700 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005701 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005702 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5703 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005704 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005705 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5706 BrdcstStr, "}"),
5707 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005708
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005709 let Constraints = "$src1 = $dst" in {
5710 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5711 (ins RC:$src1, KRC:$mask, RC:$src2),
5712 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005713 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005714 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005715 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005716 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5717 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5718 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005719 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005720 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005721 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005722 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5723 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005724 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005725 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5726 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005727 }
5728 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005729}
5730
5731let Predicates = [HasCDI] in {
5732defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005733 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005734 EVEX_V512, EVEX_CD8<32, CD8VF>;
5735
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005736
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005737defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005738 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005739 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005740
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005741}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005742
5743def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5744 GR16:$mask),
5745 (VPCONFLICTDrrk VR512:$src1,
5746 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5747
5748def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5749 GR8:$mask),
5750 (VPCONFLICTQrrk VR512:$src1,
5751 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005752
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005753let Predicates = [HasCDI] in {
5754defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5755 i512mem, i32mem, "{1to16}">,
5756 EVEX_V512, EVEX_CD8<32, CD8VF>;
5757
5758
5759defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5760 i512mem, i64mem, "{1to8}">,
5761 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5762
5763}
5764
5765def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5766 GR16:$mask),
5767 (VPLZCNTDrrk VR512:$src1,
5768 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5769
5770def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5771 GR8:$mask),
5772 (VPLZCNTQrrk VR512:$src1,
5773 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5774
Craig Topper820d4922015-02-09 04:04:50 +00005775def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005776 (VPLZCNTDrm addr:$src)>;
5777def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5778 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005779def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005780 (VPLZCNTQrm addr:$src)>;
5781def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5782 (VPLZCNTQrr VR512:$src)>;
5783
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005784def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5785def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5786def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005787
5788def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005789 (MOV8mr addr:$dst,
5790 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5791 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5792
5793def : Pat<(store VK8:$src, addr:$dst),
5794 (MOV8mr addr:$dst,
5795 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5796 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005797
5798def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5799 (truncstore node:$val, node:$ptr), [{
5800 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5801}]>;
5802
5803def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5804 (MOV8mr addr:$dst, GR8:$src)>;
5805
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005806multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005807def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005808 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005809 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5810}
Michael Liao5bf95782014-12-04 05:20:33 +00005811
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005812multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5813 string OpcodeStr, Predicate prd> {
5814let Predicates = [prd] in
5815 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5816
5817 let Predicates = [prd, HasVLX] in {
5818 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5819 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5820 }
5821}
5822
5823multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5824 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5825 HasBWI>;
5826 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5827 HasBWI>, VEX_W;
5828 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5829 HasDQI>;
5830 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5831 HasDQI>, VEX_W;
5832}
Michael Liao5bf95782014-12-04 05:20:33 +00005833
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005834defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005835
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005836multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
5837def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
5838 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5839 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
5840}
5841
5842multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
5843 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5844let Predicates = [prd] in
5845 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
5846 EVEX_V512;
5847
5848 let Predicates = [prd, HasVLX] in {
5849 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
5850 EVEX_V256;
5851 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
5852 EVEX_V128;
5853 }
5854}
5855
5856defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
5857 avx512vl_i8_info, HasBWI>;
5858defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
5859 avx512vl_i16_info, HasBWI>, VEX_W;
5860defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
5861 avx512vl_i32_info, HasDQI>;
5862defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
5863 avx512vl_i64_info, HasDQI>, VEX_W;
5864
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005865//===----------------------------------------------------------------------===//
5866// AVX-512 - COMPRESS and EXPAND
5867//
5868multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5869 string OpcodeStr> {
5870 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5871 (ins _.KRCWM:$mask, _.RC:$src),
5872 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5873 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5874 _.ImmAllZerosV)))]>, EVEX_KZ;
5875
5876 let Constraints = "$src0 = $dst" in
5877 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5878 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5879 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5880 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5881 _.RC:$src0)))]>, EVEX_K;
5882
5883 let mayStore = 1 in {
5884 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5885 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5886 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5887 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5888 addr:$dst)]>,
5889 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5890 }
5891}
5892
5893multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5894 AVX512VLVectorVTInfo VTInfo> {
5895 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5896
5897 let Predicates = [HasVLX] in {
5898 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5899 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5900 }
5901}
5902
5903defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5904 EVEX;
5905defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5906 EVEX, VEX_W;
5907defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5908 EVEX;
5909defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5910 EVEX, VEX_W;
5911
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005912// expand
5913multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5914 string OpcodeStr> {
5915 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5916 (ins _.KRCWM:$mask, _.RC:$src),
5917 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5918 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5919 _.ImmAllZerosV)))]>, EVEX_KZ;
5920
5921 let Constraints = "$src0 = $dst" in
5922 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5923 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5924 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5925 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5926 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5927
5928 let mayLoad = 1, Constraints = "$src0 = $dst" in
5929 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5930 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5931 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5932 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5933 (_.VT (bitconvert
5934 (_.LdFrag addr:$src))),
5935 _.RC:$src0)))]>,
5936 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005937
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005938 let mayLoad = 1 in
5939 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5940 (ins _.KRCWM:$mask, _.MemOp:$src),
5941 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5942 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5943 (_.VT (bitconvert (_.LdFrag addr:$src))),
5944 _.ImmAllZerosV)))]>,
5945 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005946}
5947
5948multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5949 AVX512VLVectorVTInfo VTInfo> {
5950 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5951
5952 let Predicates = [HasVLX] in {
5953 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5954 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5955 }
5956}
5957
5958defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5959 EVEX;
5960defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5961 EVEX, VEX_W;
5962defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5963 EVEX;
5964defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5965 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00005966
5967//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
5968// op(reg_vec2,mem_vec,imm)
5969// op(reg_vec2,broadcast(eltVt),imm)
5970//all instruction created with FROUND_CURRENT
5971multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5972 X86VectorVTInfo _>{
5973 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5974 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
5975 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
5976 (OpNode (_.VT _.RC:$src1),
5977 (_.VT _.RC:$src2),
5978 (i8 imm:$src3),
5979 (i32 FROUND_CURRENT))>;
5980 let mayLoad = 1 in {
5981 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5982 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
5983 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
5984 (OpNode (_.VT _.RC:$src1),
5985 (_.VT (bitconvert (_.LdFrag addr:$src2))),
5986 (i8 imm:$src3),
5987 (i32 FROUND_CURRENT))>;
5988 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5989 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
5990 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
5991 "$src1, ${src2}"##_.BroadcastStr##", $src3",
5992 (OpNode (_.VT _.RC:$src1),
5993 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
5994 (i8 imm:$src3),
5995 (i32 FROUND_CURRENT))>, EVEX_B;
5996 }
5997}
5998
Elena Demikhovsky3425c932015-06-02 08:28:57 +00005999//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6000// op(reg_vec2,mem_scalar,imm)
6001//all instruction created with FROUND_CURRENT
6002multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6003 X86VectorVTInfo _> {
6004
6005 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6006 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
6007 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6008 (OpNode (_.VT _.RC:$src1),
6009 (_.VT _.RC:$src2),
6010 (i8 imm:$src3),
6011 (i32 FROUND_CURRENT))>;
6012 let mayLoad = 1 in {
6013 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6014 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
6015 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6016 (OpNode (_.VT _.RC:$src1),
6017 (_.VT (scalar_to_vector
6018 (_.ScalarLdFrag addr:$src2))),
6019 (i8 imm:$src3),
6020 (i32 FROUND_CURRENT))>;
6021
6022 let isAsmParserOnly = 1 in {
6023 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6024 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6025 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6026 []>;
6027 }
6028 }
6029}
6030
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006031//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6032multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6033 SDNode OpNode, X86VectorVTInfo _>{
6034 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6035 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
6036 OpcodeStr, "$src3,{sae}, $src2, $src1",
6037 "$src1, $src2,{sae}, $src3",
6038 (OpNode (_.VT _.RC:$src1),
6039 (_.VT _.RC:$src2),
6040 (i8 imm:$src3),
6041 (i32 FROUND_NO_EXC))>, EVEX_B;
6042}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006043//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6044multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6045 SDNode OpNode, X86VectorVTInfo _> {
6046 defm NAME: avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _>;
6047}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006048
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006049multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6050 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6051 let Predicates = [prd] in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006052 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6053 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6054 EVEX_V512;
6055
6056 }
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006057 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006058 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6059 EVEX_V128;
6060 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6061 EVEX_V256;
6062 }
6063}
6064
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006065multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6066 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6067 let Predicates = [prd] in {
6068 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6069 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
6070 }
6071}
6072
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006073defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd",
6074 avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006075 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006076defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps",
6077 avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006078 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6079
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006080defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info,
6081 0x55, X86VFixupimm, HasAVX512>,
6082 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6083defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info,
6084 0x55, X86VFixupimm, HasAVX512>,
6085 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006086
6087defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6088 0x50, X86VRange, HasDQI>,
6089 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6090defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
6091 0x50, X86VRange, HasDQI>,
6092 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6093