blob: 1c785aaa45fe935891ed1f14e1aa0e8d43c6f466 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellardd7e6f132015-04-08 01:09:26 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">,
31 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000032def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000033 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">,
34 AssemblerPredicate<"FeatureSouthernIslands">;
35
Marek Olsak5df00d62014-12-07 12:18:57 +000036
Tom Stellardec87f842015-05-25 16:15:54 +000037def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
38def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
39
Tom Stellard9d7ddd52014-11-14 14:08:00 +000040def SWaitMatchClass : AsmOperandClass {
41 let Name = "SWaitCnt";
42 let RenderMethod = "addImmOperands";
43 let ParserMethod = "parseSWaitCntOps";
44}
45
46def WAIT_FLAG : InstFlag<"printWaitFlag"> {
47 let ParserMatchClass = SWaitMatchClass;
48}
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Marek Olsak5df00d62014-12-07 12:18:57 +000050let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000051
Tom Stellard8d6d4492014-04-22 16:33:57 +000052//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000053// EXP Instructions
54//===----------------------------------------------------------------------===//
55
56defm EXP : EXP_m;
57
58//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000059// SMRD Instructions
60//===----------------------------------------------------------------------===//
61
62let mayLoad = 1 in {
63
64// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
65// SMRD instructions, because the SGPR_32 register class does not include M0
66// and writing to M0 from an SMRD instruction will hang the GPU.
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000067defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SGPR_32>;
68defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
69defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
70defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
71defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000072
73defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000074 smrd<0x08>, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000075>;
76
77defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000078 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000079>;
80
81defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000082 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000083>;
84
85defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000086 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000087>;
88
89defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000090 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000091>;
92
93} // mayLoad = 1
94
Tom Stellard326d6ec2014-11-05 14:50:53 +000095//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
Matt Arsenaulte66621b2015-09-24 19:52:27 +000096
97defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
98 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000099
100//===----------------------------------------------------------------------===//
101// SOP1 Instructions
102//===----------------------------------------------------------------------===//
103
Christian Konig76edd4f2013-02-26 17:52:29 +0000104let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +0000105 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000106 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
107 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000108 } // let isRematerializeable = 1
109
110 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000111 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
112 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000113 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000114} // End isMoveImm = 1
115
Marek Olsakb08604c2014-12-07 12:18:45 +0000116let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000117 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 [(set i32:$dst, (not i32:$src0))]
119 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000120
Marek Olsak5df00d62014-12-07 12:18:57 +0000121 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000122 [(set i64:$dst, (not i64:$src0))]
123 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000124 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
125 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000126} // End Defs = [SCC]
127
128
Marek Olsak5df00d62014-12-07 12:18:57 +0000129defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000130 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
131>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000132defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000133
Marek Olsakb08604c2014-12-07 12:18:45 +0000134let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000135 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
136 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000137 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000138 [(set i32:$dst, (ctpop i32:$src0))]
139 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000140 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000141} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000142
Tom Stellardce449ad2015-02-18 16:08:11 +0000143defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
144defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000145defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000146 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
147>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000148defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000149
Marek Olsak5df00d62014-12-07 12:18:57 +0000150defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000151 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
152>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000153
Tom Stellardce449ad2015-02-18 16:08:11 +0000154defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000155defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
156 [(set i32:$dst, (int_AMDGPU_flbit_i32 i32:$src0))]
157>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000158defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000159defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000160 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
161>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000162defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000163 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
164>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000165
Tom Stellardce449ad2015-02-18 16:08:11 +0000166defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
167defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
168defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
169defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000170defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
171defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
172defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
173defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000174
Marek Olsakb08604c2014-12-07 12:18:45 +0000175let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000176
Marek Olsak5df00d62014-12-07 12:18:57 +0000177defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
178defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
179defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
180defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
181defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
182defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
183defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
184defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000185
Marek Olsakb08604c2014-12-07 12:18:45 +0000186} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000187
Marek Olsak5df00d62014-12-07 12:18:57 +0000188defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
189defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000190
191let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000192defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
193defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
194defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
195defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000196} // End Uses = [M0]
197
Tom Stellardce449ad2015-02-18 16:08:11 +0000198defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000199defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000200let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000201 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000202} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000203defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000204
205//===----------------------------------------------------------------------===//
206// SOP2 Instructions
207//===----------------------------------------------------------------------===//
208
209let Defs = [SCC] in { // Carry out goes to SCC
210let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000211defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
212defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000213 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
214>;
215} // End isCommutable = 1
216
Marek Olsak5df00d62014-12-07 12:18:57 +0000217defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
218defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000219 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
220>;
221
222let Uses = [SCC] in { // Carry in comes from SCC
223let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
226} // End isCommutable = 1
227
Marek Olsak5df00d62014-12-07 12:18:57 +0000228defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
230} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000231
Marek Olsak5df00d62014-12-07 12:18:57 +0000232defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000233 [(set i32:$dst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000235defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000236 [(set i32:$dst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000238defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000239 [(set i32:$dst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000240>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000241defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000242 [(set i32:$dst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000244} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000245
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246
Marek Olsakb08604c2014-12-07 12:18:45 +0000247let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000248 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000249 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000250} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000251
Marek Olsakb08604c2014-12-07 12:18:45 +0000252let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000253defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254 [(set i32:$dst, (and i32:$src0, i32:$src1))]
255>;
256
Marek Olsak5df00d62014-12-07 12:18:57 +0000257defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258 [(set i64:$dst, (and i64:$src0, i64:$src1))]
259>;
260
Marek Olsak5df00d62014-12-07 12:18:57 +0000261defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000262 [(set i32:$dst, (or i32:$src0, i32:$src1))]
263>;
264
Marek Olsak5df00d62014-12-07 12:18:57 +0000265defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000266 [(set i64:$dst, (or i64:$src0, i64:$src1))]
267>;
268
Marek Olsak5df00d62014-12-07 12:18:57 +0000269defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000270 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
271>;
272
Marek Olsak5df00d62014-12-07 12:18:57 +0000273defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000274 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000275>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000276defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
277defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
278defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
279defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
280defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
281defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
282defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
283defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
284defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
285defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000286} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000287
288// Use added complexity so these patterns are preferred to the VALU patterns.
289let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000290let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291
Marek Olsak5df00d62014-12-07 12:18:57 +0000292defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000293 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
294>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000295defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000296 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
297>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000298defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000299 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
300>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000301defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000302 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
303>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000304defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000305 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
306>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000307defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000308 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
309>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000310} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000311
Marek Olsak63a7b082015-03-24 13:40:21 +0000312defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
313 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000314defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
315defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000316 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
317>;
318
319} // End AddedComplexity = 1
320
Marek Olsakb08604c2014-12-07 12:18:45 +0000321let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000322defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
323defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
324defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
325defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000326} // End Defs = [SCC]
327
Tom Stellard0c0008c2015-02-18 16:08:13 +0000328let sdst = 0 in {
329defm S_CBRANCH_G_FORK : SOP2_m <
330 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
331 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
332>;
333}
334
Marek Olsakb08604c2014-12-07 12:18:45 +0000335let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000336defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000337} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000338
339//===----------------------------------------------------------------------===//
340// SOPC Instructions
341//===----------------------------------------------------------------------===//
342
Tom Stellard326d6ec2014-11-05 14:50:53 +0000343def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
344def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
345def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
346def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
347def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
348def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
349def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
350def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
351def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
352def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
353def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
354def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
355////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
356////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
357////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
358////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
359//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000360
361//===----------------------------------------------------------------------===//
362// SOPK Instructions
363//===----------------------------------------------------------------------===//
364
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000365let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000366defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000367} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000368let Uses = [SCC] in {
369 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
370}
371
372let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000373
374/*
375This instruction is disabled for now until we can figure out how to teach
376the instruction selector to correctly use the S_CMP* vs V_CMP*
377instructions.
378
379When this instruction is enabled the code generator sometimes produces this
380invalid sequence:
381
382SCC = S_CMPK_EQ_I32 SGPR0, imm
383VCC = COPY SCC
384VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
385
Marek Olsak5df00d62014-12-07 12:18:57 +0000386defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000387 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000388>;
389*/
390
Tom Stellard8980dc32015-04-08 01:09:22 +0000391defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000392defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
393defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
394defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
395defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
396defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
397defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
398defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
399defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
400defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
401defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
402defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
403} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000404
Tom Stellard8980dc32015-04-08 01:09:22 +0000405let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
406 Constraints = "$sdst = $src0" in {
407 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
408 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000409}
410
Tom Stellard8980dc32015-04-08 01:09:22 +0000411defm S_CBRANCH_I_FORK : SOPK_m <
412 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
413 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
414>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000415defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
Tom Stellard8980dc32015-04-08 01:09:22 +0000416defm S_SETREG_B32 : SOPK_m <
417 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
418 (ins SReg_32:$sdst, u16imm:$simm16), " $sdst, $simm16"
419>;
420// FIXME: Not on SI?
421//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
422defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
423 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
424 (ins i32imm:$imm, u16imm:$simm16), " $imm, $simm16"
425>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000426
Tom Stellard8d6d4492014-04-22 16:33:57 +0000427//===----------------------------------------------------------------------===//
428// SOPP Instructions
429//===----------------------------------------------------------------------===//
430
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000431def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432
433let isTerminator = 1 in {
434
Tom Stellard326d6ec2014-11-05 14:50:53 +0000435def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000436 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000437 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000438 let isBarrier = 1;
439 let hasCtrlDep = 1;
440}
441
442let isBranch = 1 in {
443def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000444 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000445 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000446 let isBarrier = 1;
447}
448
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000449let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000450def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000451 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000452 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453>;
454def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000455 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000456 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000457>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000458} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000459
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000460let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000462 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000463 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464>;
465def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000466 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000467 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000468>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000469} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000470
Matt Arsenault95f06062015-08-05 16:42:57 +0000471let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000472def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000473 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000474 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000475>;
476def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000477 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000478 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000479>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000480} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000481
482
483} // End isBranch = 1
484} // End isTerminator = 1
485
486let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000487def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000488 [(int_AMDGPU_barrier_local)]
489> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000490 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000491 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000492 let mayLoad = 1;
493 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000494 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000495}
496
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000497def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
498def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
499def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
500def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000501
Tom Stellardfc92e772015-05-12 14:18:14 +0000502let Uses = [EXEC, M0] in {
503 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
504 [(AMDGPUsendmsg (i32 imm:$simm16))]
505 >;
506} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000507
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000508def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
509def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
510def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
511 let simm16 = 0;
512}
513def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
514def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
515def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
516 let simm16 = 0;
517}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000518} // End hasSideEffects
519
520//===----------------------------------------------------------------------===//
521// VOPC Instructions
522//===----------------------------------------------------------------------===//
523
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000524let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000525
Marek Olsak5df00d62014-12-07 12:18:57 +0000526defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000527defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000528defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000529defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000530defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000531defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000532defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
533defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
534defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000535defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000536defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000537defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000538defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000539defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000540defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000541defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000542
Tom Stellard75aadc22012-12-11 21:25:42 +0000543
Marek Olsak5df00d62014-12-07 12:18:57 +0000544defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000545defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000546defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000547defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000548defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
549defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
550defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
551defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
552defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
553defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
554defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
555defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
556defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
557defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
558defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
559defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000560
Tom Stellard75aadc22012-12-11 21:25:42 +0000561
Marek Olsak5df00d62014-12-07 12:18:57 +0000562defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000563defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000564defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000565defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000566defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000567defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000568defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
569defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
570defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000571defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000572defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000573defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000574defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000575defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000576defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000577defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000578
Tom Stellard75aadc22012-12-11 21:25:42 +0000579
Marek Olsak5df00d62014-12-07 12:18:57 +0000580defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000581defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000582defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000583defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000584defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
585defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
586defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
587defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
588defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000589defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000590defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000591defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000592defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
593defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
594defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
595defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000596
Tom Stellard75aadc22012-12-11 21:25:42 +0000597
Marek Olsak5df00d62014-12-07 12:18:57 +0000598let SubtargetPredicate = isSICI in {
599
Tom Stellard326d6ec2014-11-05 14:50:53 +0000600defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000601defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000602defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000603defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000604defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
605defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
606defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
607defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
608defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000609defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000610defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000611defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000612defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
613defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
614defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
615defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000616
Christian Konig76edd4f2013-02-26 17:52:29 +0000617
Tom Stellard326d6ec2014-11-05 14:50:53 +0000618defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000619defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000620defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000621defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000622defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
623defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
624defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
625defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
626defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000627defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000628defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000629defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000630defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
631defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
632defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
633defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000634
Christian Konig76edd4f2013-02-26 17:52:29 +0000635
Tom Stellard326d6ec2014-11-05 14:50:53 +0000636defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000637defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000638defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000639defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000640defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
641defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
642defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
643defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
644defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000645defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000646defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000647defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000648defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
649defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
650defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
651defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000652
Christian Konig76edd4f2013-02-26 17:52:29 +0000653
Matt Arsenault05b617f2015-03-23 18:45:23 +0000654defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000655defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000656defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000657defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000658defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
659defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
660defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
661defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
662defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000663defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000664defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000665defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000666defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
667defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
668defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
669defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000670
Marek Olsak5df00d62014-12-07 12:18:57 +0000671} // End SubtargetPredicate = isSICI
672
673defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000674defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000675defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000676defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000677defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
678defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
679defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
680defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000681
Tom Stellard75aadc22012-12-11 21:25:42 +0000682
Marek Olsak5df00d62014-12-07 12:18:57 +0000683defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000684defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000685defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000686defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000687defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
688defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
689defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
690defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000691
Tom Stellard75aadc22012-12-11 21:25:42 +0000692
Marek Olsak5df00d62014-12-07 12:18:57 +0000693defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000694defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000695defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000696defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000697defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
698defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
699defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
700defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000701
Tom Stellard75aadc22012-12-11 21:25:42 +0000702
Marek Olsak5df00d62014-12-07 12:18:57 +0000703defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000704defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000705defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000706defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000707defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
708defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
709defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
710defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000711
Tom Stellard75aadc22012-12-11 21:25:42 +0000712
Marek Olsak5df00d62014-12-07 12:18:57 +0000713defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000714defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000715defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000716defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000717defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
718defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
719defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
720defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000721
Tom Stellard75aadc22012-12-11 21:25:42 +0000722
Marek Olsak5df00d62014-12-07 12:18:57 +0000723defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000724defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000725defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000726defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000727defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
728defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
729defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
730defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000731
Tom Stellard75aadc22012-12-11 21:25:42 +0000732
Marek Olsak5df00d62014-12-07 12:18:57 +0000733defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000734defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000735defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000736defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000737defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
738defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
739defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
740defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000741
Marek Olsak5df00d62014-12-07 12:18:57 +0000742defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000743defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000744defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000745defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000746defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
747defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
748defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
749defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000750
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000751} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000752
Matt Arsenault4831ce52015-01-06 23:00:37 +0000753defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000754defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000755defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000756defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000757
Tom Stellard8d6d4492014-04-22 16:33:57 +0000758//===----------------------------------------------------------------------===//
759// DS Instructions
760//===----------------------------------------------------------------------===//
761
Marek Olsak0c1f8812015-01-27 17:25:07 +0000762defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
763defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
764defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
765defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
766defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
767defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
768defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
769defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
770defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
771defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
772defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
773defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000774defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000775let mayLoad = 0 in {
776defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
777defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
778defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
779}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000780defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
781defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000782defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
783defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000784
Tom Stellarddb4995a2015-03-09 16:03:45 +0000785defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
786defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
787defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
788defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
789defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000790let mayLoad = 0 in {
791defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
792defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
793}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000794defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
795defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
796defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
797defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
798defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
799defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
800defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
801defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
802defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
803defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
804defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
805defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000806defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000807defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000808defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
809 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
810>;
811defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
812 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
813>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000814defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
815defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000816defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
817defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000818defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
819let mayStore = 0 in {
820defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
821defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
822defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
823defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
824defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
825defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
826defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
827}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000828defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
829defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
830defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000831defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
832defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
833defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
834defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
835defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
836defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
837defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
838defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
839defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
840defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
841defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
842defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000843defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000844let mayLoad = 0 in {
845defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
846defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
847defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
848}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000849defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
850defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
851defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
852defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000853
Marek Olsak0c1f8812015-01-27 17:25:07 +0000854defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
855defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
856defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
857defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
858defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
859defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
860defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
861defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
862defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
863defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
864defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
865defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000866defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000867defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000868defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
869defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000870defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
871defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
872defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
873defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000874
Tom Stellardcf051f42015-03-09 18:49:45 +0000875let mayStore = 0 in {
876defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
877defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
878defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
879}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000880
881defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
882defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
883defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
884defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
885defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
886defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
887defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
888defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
889defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
890defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
891defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
892defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
893defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
894
895defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
896defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
897
898defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
899defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
900defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
901defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
902defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
903defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
904defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
905defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
906defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
907defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
908defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
909defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
910defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
911
912defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
913defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
914
Tom Stellard8d6d4492014-04-22 16:33:57 +0000915//===----------------------------------------------------------------------===//
916// MUBUF Instructions
917//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000918
Tom Stellardaec94b32015-02-27 14:59:46 +0000919defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
920 mubuf<0x00>, "buffer_load_format_x", VGPR_32
921>;
922defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
923 mubuf<0x01>, "buffer_load_format_xy", VReg_64
924>;
925defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
926 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
927>;
928defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
929 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
930>;
931defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
932 mubuf<0x04>, "buffer_store_format_x", VGPR_32
933>;
934defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
935 mubuf<0x05>, "buffer_store_format_xy", VReg_64
936>;
937defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
938 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
939>;
940defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
941 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
942>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000943defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000944 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000945>;
946defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000947 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000948>;
949defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000950 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000951>;
952defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000953 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000954>;
955defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000956 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000957>;
958defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000959 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000960>;
961defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000962 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000963>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000964
Tom Stellardb02094e2014-07-21 15:45:01 +0000965defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000966 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000967>;
968
Tom Stellardb02094e2014-07-21 15:45:01 +0000969defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000970 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000971>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000972
Tom Stellardb02094e2014-07-21 15:45:01 +0000973defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000974 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000975>;
976
Tom Stellardb02094e2014-07-21 15:45:01 +0000977defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000978 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000979>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000980
Tom Stellardb02094e2014-07-21 15:45:01 +0000981defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000982 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000983>;
Marek Olsakee98b112015-01-27 17:24:58 +0000984
Aaron Watry81144372014-10-17 23:33:03 +0000985defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000986 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000987>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000988//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000989defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000990 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000991>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000992defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000993 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000994>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000995//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000996defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000997 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000998>;
999defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001000 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +00001001>;
Aaron Watry29f295d2014-10-17 23:32:56 +00001002defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001003 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001004>;
1005defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001006 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001007>;
Aaron Watry62127802014-10-17 23:32:54 +00001008defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001009 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001010>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001011defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001012 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001013>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001014defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001015 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001016>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001017//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1018//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1019//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1020//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1021//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1022//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1023//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1024//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1025//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1026//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1027//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1028//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1029//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1030//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1031//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1032//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1033//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1034//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1035//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1036//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1037//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1038//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001039
1040let SubtargetPredicate = isSI in {
1041defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
1042}
1043
1044defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001045
Tom Stellard8d6d4492014-04-22 16:33:57 +00001046//===----------------------------------------------------------------------===//
1047// MTBUF Instructions
1048//===----------------------------------------------------------------------===//
1049
Tom Stellard326d6ec2014-11-05 14:50:53 +00001050//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1051//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1052//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1053defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001054defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001055defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1056defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1057defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001058
Tom Stellard8d6d4492014-04-22 16:33:57 +00001059//===----------------------------------------------------------------------===//
1060// MIMG Instructions
1061//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001062
Tom Stellard326d6ec2014-11-05 14:50:53 +00001063defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1064defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1065//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1066//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1067//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1068//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1069//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1070//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1071//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1072//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1073defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1074//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1075//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1076//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1077//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1078//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1079//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1080//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1081//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1082//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1083//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1084//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1085//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1086//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1087//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1088//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1089//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1090//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001091defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1092defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001093defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1094defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1095defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001096defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1097defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001098defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001099defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1100defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001101defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1102defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1103defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001104defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1105defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001106defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001107defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1108defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001109defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1110defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1111defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001112defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1113defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001114defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001115defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1116defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001117defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1118defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1119defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001120defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1121defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001122defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001123defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1124defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001125defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001126defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1127defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001128defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001129defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1130defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001131defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001132defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1133defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001134defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001135defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1136defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001137defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001138defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001139defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1140defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001141defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1142defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001143defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001144defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1145defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001146defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001147defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001148defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1149defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1150defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1151defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1152defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1153defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1154defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1155defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1156//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1157//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001158
Tom Stellard8d6d4492014-04-22 16:33:57 +00001159//===----------------------------------------------------------------------===//
1160// VOP1 Instructions
1161//===----------------------------------------------------------------------===//
1162
Tom Stellard88e0b252015-10-06 15:57:53 +00001163let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1164defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001165}
Christian Konig76edd4f2013-02-26 17:52:29 +00001166
Matthias Braune1a67412015-04-24 00:25:50 +00001167let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001168defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001169} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001170
Tom Stellardfbe435d2014-03-17 17:03:51 +00001171let Uses = [EXEC] in {
1172
Tom Stellardae38f302015-01-14 01:13:19 +00001173// FIXME: Specify SchedRW for READFIRSTLANE_B32
1174
Tom Stellardfbe435d2014-03-17 17:03:51 +00001175def V_READFIRSTLANE_B32 : VOP1 <
1176 0x00000002,
1177 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001178 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001179 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001180 []
1181>;
1182
1183}
1184
Tom Stellardae38f302015-01-14 01:13:19 +00001185let SchedRW = [WriteQuarterRate32] in {
1186
Tom Stellard326d6ec2014-11-05 14:50:53 +00001187defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001189>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001190defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001191 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001192>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001193defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001194 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001195>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001196defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001197 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001198>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001199defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001200 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001201>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001202defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001203 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001204>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001205defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001206 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001207>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001208defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001209 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001210>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001211defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1212 VOP_I32_F32, cvt_rpi_i32_f32>;
1213defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1214 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001215defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001216defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001218>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001219defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001220 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001221>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001222defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001224>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001225defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001226 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001227>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001228defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001229 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001230>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001231defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001232 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001233>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001234defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001236>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001237defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001239>;
Tom Stellardae38f302015-01-14 01:13:19 +00001240
1241} // let SchedRW = [WriteQuarterRate32]
1242
Marek Olsak5df00d62014-12-07 12:18:57 +00001243defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001245>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001246defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001247 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001248>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001249defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001250 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001251>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001252defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001253 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001254>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001255defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001257>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001258defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001259 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001260>;
Tom Stellardae38f302015-01-14 01:13:19 +00001261
1262let SchedRW = [WriteQuarterRate32] in {
1263
Marek Olsak5df00d62014-12-07 12:18:57 +00001264defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001265 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001266>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001267defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001268 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001269>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001270defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1271 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001272>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001273defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001274 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001275>;
Tom Stellardae38f302015-01-14 01:13:19 +00001276
1277} //let SchedRW = [WriteQuarterRate32]
1278
1279let SchedRW = [WriteDouble] in {
1280
Marek Olsak5df00d62014-12-07 12:18:57 +00001281defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001282 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001283>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001284defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001285 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001286>;
Tom Stellardae38f302015-01-14 01:13:19 +00001287
1288} // let SchedRW = [WriteDouble];
1289
Marek Olsak5df00d62014-12-07 12:18:57 +00001290defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001291 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001292>;
Tom Stellardae38f302015-01-14 01:13:19 +00001293
1294let SchedRW = [WriteDouble] in {
1295
Marek Olsak5df00d62014-12-07 12:18:57 +00001296defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001297 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001298>;
Tom Stellardae38f302015-01-14 01:13:19 +00001299
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001300} // End SchedRW = [WriteDouble]
1301
1302let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001303
Marek Olsak5df00d62014-12-07 12:18:57 +00001304defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001305 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001306>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001307defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001309>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001310
1311} // End SchedRW = [WriteQuarterRate32]
1312
Marek Olsak5df00d62014-12-07 12:18:57 +00001313defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1314defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1315defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1316defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1317defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001318defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1319 VOP_I32_F64
1320>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001321
1322let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001323defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1324 VOP_F64_F64
1325>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001326
1327defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
1328 VOP_F64_F64
1329>;
1330} // End SchedRW = [WriteDoubleAdd]
1331
1332
Tom Stellardc34c37a2015-02-18 16:08:15 +00001333defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1334 VOP_I32_F32
1335>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001336defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1337 VOP_F32_F32
1338>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001339let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1340defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001341}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001342
1343let Uses = [M0, EXEC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001344defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1345defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1346defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001347} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001348
Marek Olsak5df00d62014-12-07 12:18:57 +00001349// These instruction only exist on SI and CI
1350let SubtargetPredicate = isSICI in {
1351
Tom Stellardae38f302015-01-14 01:13:19 +00001352let SchedRW = [WriteQuarterRate32] in {
1353
Tom Stellard4b3e7552015-04-23 19:33:52 +00001354defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001355defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1356defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1357defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1358defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1359 VOP_F32_F32, AMDGPUrsq_clamped
1360>;
1361defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1362 VOP_F32_F32, AMDGPUrsq_legacy
1363>;
Tom Stellardae38f302015-01-14 01:13:19 +00001364
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001365} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001366
1367let SchedRW = [WriteDouble] in {
1368
Marek Olsak5df00d62014-12-07 12:18:57 +00001369defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1370defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1371 VOP_F64_F64, AMDGPUrsq_clamped
1372>;
1373
Tom Stellardae38f302015-01-14 01:13:19 +00001374} // End SchedRW = [WriteDouble]
1375
Marek Olsak5df00d62014-12-07 12:18:57 +00001376} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001377
1378//===----------------------------------------------------------------------===//
1379// VINTRP Instructions
1380//===----------------------------------------------------------------------===//
1381
Matt Arsenault80f766a2015-09-10 01:23:28 +00001382let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001383
Tom Stellardae38f302015-01-14 01:13:19 +00001384// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001385
1386multiclass V_INTERP_P1_F32_m : VINTRP_m <
1387 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001388 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001389 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1390 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1391 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001392 (i32 imm:$attr)))]
1393>;
1394
1395let OtherPredicates = [has32BankLDS] in {
1396
1397defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1398
1399} // End OtherPredicates = [has32BankLDS]
1400
1401let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst" in {
1402
1403defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1404
1405} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001406
Tom Stellard50828162015-05-25 16:15:56 +00001407let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1408
Marek Olsak5df00d62014-12-07 12:18:57 +00001409defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001410 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001411 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001412 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1413 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1414 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001415 (i32 imm:$attr)))]>;
1416
1417} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001418
Marek Olsak5df00d62014-12-07 12:18:57 +00001419defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001420 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001421 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001422 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1423 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1424 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1425 (i32 imm:$attr)))]>;
1426
Matt Arsenault80f766a2015-09-10 01:23:28 +00001427} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001428
Tom Stellard8d6d4492014-04-22 16:33:57 +00001429//===----------------------------------------------------------------------===//
1430// VOP2 Instructions
1431//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001432
Tom Stellard5224df32015-03-10 16:16:44 +00001433multiclass V_CNDMASK <vop2 op, string name> {
1434 defm _e32 : VOP2_m <
1435 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins32, VOP_CNDMASK.Asm32, [],
1436 name, name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001437
Tom Stellard5224df32015-03-10 16:16:44 +00001438 defm _e64 : VOP3_m <
1439 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
Tom Stellardc0503922015-03-12 21:34:22 +00001440 name#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3>;
Tom Stellard5224df32015-03-10 16:16:44 +00001441}
1442
1443defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001444
1445let isCommutable = 1 in {
1446defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1447 VOP_F32_F32_F32, fadd
1448>;
1449
1450defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1451defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1452 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1453>;
1454} // End isCommutable = 1
1455
1456let isCommutable = 1 in {
1457
1458defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1459 VOP_F32_F32_F32, int_AMDGPU_mul
1460>;
1461
1462defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1463 VOP_F32_F32_F32, fmul
1464>;
1465
1466defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1467 VOP_I32_I32_I32, AMDGPUmul_i24
1468>;
Tom Stellard894b9882015-02-18 16:08:14 +00001469
1470defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1471 VOP_I32_I32_I32
1472>;
1473
Marek Olsak5df00d62014-12-07 12:18:57 +00001474defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1475 VOP_I32_I32_I32, AMDGPUmul_u24
1476>;
Tom Stellard894b9882015-02-18 16:08:14 +00001477
1478defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1479 VOP_I32_I32_I32
1480>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001481
1482defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1483 fminnum>;
1484defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1485 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001486defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1487defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1488defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1489defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001490
Marek Olsak5df00d62014-12-07 12:18:57 +00001491defm V_LSHRREV_B32 : VOP2Inst <
1492 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001493 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001494>;
1495
Marek Olsak5df00d62014-12-07 12:18:57 +00001496defm V_ASHRREV_I32 : VOP2Inst <
1497 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001498 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001499>;
1500
Marek Olsak5df00d62014-12-07 12:18:57 +00001501defm V_LSHLREV_B32 : VOP2Inst <
1502 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001503 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001504>;
1505
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001506defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1507defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1508defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001509
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001510let Constraints = "$dst = $src2", DisableEncoding="$src2",
1511 isConvertibleToThreeAddress = 1 in {
1512defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1513}
Marek Olsak5df00d62014-12-07 12:18:57 +00001514} // End isCommutable = 1
1515
Matt Arsenault70120fa2015-02-21 21:29:00 +00001516defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001517
1518let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001519defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001520} // End isCommutable = 1
1521
Matt Arsenault86d336e2015-09-08 21:15:00 +00001522let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001523// No patterns so that the scalar instructions are always selected.
1524// The scalar versions will be replaced with vector when needed later.
1525
1526// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1527// but the VI instructions behave the same as the SI versions.
1528defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001529 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001530>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001531defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001532
1533defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001534 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001535>;
1536
Marek Olsak5df00d62014-12-07 12:18:57 +00001537defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001538 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001539>;
1540defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001541 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001542>;
1543defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001544 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001545>;
1546
Matt Arsenault86d336e2015-09-08 21:15:00 +00001547} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001548
Marek Olsak15e4a592015-01-15 18:42:55 +00001549defm V_READLANE_B32 : VOP2SI_3VI_m <
1550 vop3 <0x001, 0x289>,
1551 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001552 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001553 (ins VGPR_32:$src0, SCSrc_32:$src1),
1554 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001555>;
1556
Marek Olsak15e4a592015-01-15 18:42:55 +00001557defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1558 vop3 <0x002, 0x28a>,
1559 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001560 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001561 (ins SReg_32:$src0, SCSrc_32:$src1),
1562 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001563>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001564
Marek Olsak15e4a592015-01-15 18:42:55 +00001565// These instructions only exist on SI and CI
1566let SubtargetPredicate = isSICI in {
1567
Tom Stellard85656ca2015-08-07 15:34:30 +00001568let isCommutable = 1 in {
1569defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1570 VOP_F32_F32_F32
1571>;
1572} // End isCommutable = 1
1573
Marek Olsak191507e2015-02-03 17:38:12 +00001574defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001575 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001576>;
Marek Olsak191507e2015-02-03 17:38:12 +00001577defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001578 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001579>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001580
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001581let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001582defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1583defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1584defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001585} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001586} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001587
Marek Olsak63a7b082015-03-24 13:40:21 +00001588defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1589 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001590>;
1591defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001592 VOP_I32_I32_I32
1593>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001594defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001595 VOP_I32_I32_I32
1596>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001597defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1598 VOP_I32_I32_I32
1599>;
1600defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001601 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001602>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001603
Marek Olsak11057ee2015-02-03 17:38:01 +00001604defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1605 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1606
1607defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1608 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001609>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001610defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1611 VOP_I32_F32_F32
1612>;
1613defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1614 VOP_I32_F32_F32, int_SI_packf16
1615>;
1616defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1617 VOP_I32_I32_I32
1618>;
1619defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1620 VOP_I32_I32_I32
1621>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001622
1623//===----------------------------------------------------------------------===//
1624// VOP3 Instructions
1625//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001626
Matt Arsenault95e48662014-11-13 19:26:47 +00001627let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001628defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001630>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001631
Marek Olsak5df00d62014-12-07 12:18:57 +00001632defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001633 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001634>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001635
Marek Olsak5df00d62014-12-07 12:18:57 +00001636defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001637 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1638>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001639defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001640 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001641>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001642} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001643
Marek Olsak5df00d62014-12-07 12:18:57 +00001644defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001645 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001646>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001647defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648 VOP_F32_F32_F32_F32
1649>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001650defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001651 VOP_F32_F32_F32_F32
1652>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001653defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001654 VOP_F32_F32_F32_F32
1655>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001656
Marek Olsak5df00d62014-12-07 12:18:57 +00001657defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001658 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1659>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001660defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001661 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1662>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001663
1664defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001665 VOP_I32_I32_I32_I32, AMDGPUbfi
1666>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001667
1668let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001669defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001670 VOP_F32_F32_F32_F32, fma
1671>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001672defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001673 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001674>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001675} // End isCommutable = 1
1676
Tom Stellard326d6ec2014-11-05 14:50:53 +00001677//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001678defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001679 VOP_I32_I32_I32_I32
1680>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001681defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682 VOP_I32_I32_I32_I32
1683>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001684
Marek Olsak794ff832015-01-27 17:25:15 +00001685defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001686 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1687
Marek Olsak794ff832015-01-27 17:25:15 +00001688defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001689 VOP_I32_I32_I32_I32, AMDGPUsmin3
1690>;
Marek Olsak794ff832015-01-27 17:25:15 +00001691defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001692 VOP_I32_I32_I32_I32, AMDGPUumin3
1693>;
Marek Olsak794ff832015-01-27 17:25:15 +00001694defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001695 VOP_F32_F32_F32_F32, AMDGPUfmax3
1696>;
Marek Olsak794ff832015-01-27 17:25:15 +00001697defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001698 VOP_I32_I32_I32_I32, AMDGPUsmax3
1699>;
Marek Olsak794ff832015-01-27 17:25:15 +00001700defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001701 VOP_I32_I32_I32_I32, AMDGPUumax3
1702>;
Marek Olsak794ff832015-01-27 17:25:15 +00001703defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1704 VOP_F32_F32_F32_F32
1705>;
1706defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1707 VOP_I32_I32_I32_I32
1708>;
1709defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1710 VOP_I32_I32_I32_I32
1711>;
1712
Tom Stellard326d6ec2014-11-05 14:50:53 +00001713//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1714//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1715//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001716defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001717 VOP_I32_I32_I32_I32
1718>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001719////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001720defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001721 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001722>;
Tom Stellardae38f302015-01-14 01:13:19 +00001723
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001724let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001725
Tom Stellardb4a313a2014-08-01 00:32:39 +00001726defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001727 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001728>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001729
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001730} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001731
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001732let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001733let isCommutable = 1 in {
1734
Marek Olsak5df00d62014-12-07 12:18:57 +00001735defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001736 VOP_F64_F64_F64, fadd
1737>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001738defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001739 VOP_F64_F64_F64, fmul
1740>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001741
Marek Olsak5df00d62014-12-07 12:18:57 +00001742defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001743 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001744>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001745defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001746 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001747>;
Tom Stellard7512c082013-07-12 18:14:56 +00001748
1749} // isCommutable = 1
1750
Marek Olsak5df00d62014-12-07 12:18:57 +00001751defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001752 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001753>;
Christian Konig70a50322013-03-27 09:12:51 +00001754
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001755} // let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001756
1757let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001758
Marek Olsak5df00d62014-12-07 12:18:57 +00001759defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001760 VOP_I32_I32_I32
1761>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001762defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001763 VOP_I32_I32_I32
1764>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001765
1766defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001767 VOP_I32_I32_I32
1768>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001769defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001770 VOP_I32_I32_I32
1771>;
Christian Konig70a50322013-03-27 09:12:51 +00001772
Tom Stellardae38f302015-01-14 01:13:19 +00001773} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001774
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001775let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001776defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
1777 VOP3b_F32_I1_F32_F32_F32
1778>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001779}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001780
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001781let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001782// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001783defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
1784 VOP3b_F64_I1_F64_F64_F64
1785>;
Tom Stellardae38f302015-01-14 01:13:19 +00001786} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001787
Matt Arsenault80f766a2015-09-10 01:23:28 +00001788let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001789
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001790let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001791// v_div_fmas_f32:
1792// result = src0 * src1 + src2
1793// if (vcc)
1794// result *= 2^32
1795//
1796defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001797 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001798>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001799}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001800
Tom Stellardae38f302015-01-14 01:13:19 +00001801let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001802// v_div_fmas_f64:
1803// result = src0 * src1 + src2
1804// if (vcc)
1805// result *= 2^64
1806//
1807defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001808 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001809>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001810
Tom Stellardae38f302015-01-14 01:13:19 +00001811} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001812} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001813
Tom Stellard326d6ec2014-11-05 14:50:53 +00001814//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1815//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1816//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001817
Tom Stellardae38f302015-01-14 01:13:19 +00001818let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001819defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001820 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001821>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001822
Tom Stellardae38f302015-01-14 01:13:19 +00001823} // let SchedRW = [WriteDouble]
1824
Marek Olsakeae20ab2015-01-15 18:42:40 +00001825// These instructions only exist on SI and CI
1826let SubtargetPredicate = isSICI in {
1827
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001828defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1829defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1830defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001831
1832defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1833 VOP_F32_F32_F32_F32>;
1834
1835} // End SubtargetPredicate = isSICI
1836
Marek Olsak707a6d02015-02-03 21:53:01 +00001837let SubtargetPredicate = isVI in {
1838
1839defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1840 VOP_I64_I32_I64
1841>;
1842defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1843 VOP_I64_I32_I64
1844>;
1845defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1846 VOP_I64_I32_I64
1847>;
1848
1849} // End SubtargetPredicate = isVI
1850
Tom Stellard8d6d4492014-04-22 16:33:57 +00001851//===----------------------------------------------------------------------===//
1852// Pseudo Instructions
1853//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001854let isCodeGenOnly = 1, isPseudo = 1 in {
1855
Marek Olsak7d777282015-03-24 13:40:15 +00001856// For use in patterns
1857def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$dst),
1858 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []
1859>;
1860
Matt Arsenault80f766a2015-09-10 01:23:28 +00001861let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard4842c052015-01-07 20:27:25 +00001862// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1863// pass to enable folding of inline immediates.
1864def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1865} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1866
Matt Arsenaultd092a062015-10-02 18:58:37 +00001867let hasSideEffects = 1, SALU = 1 in {
Tom Stellard60024a02014-09-24 01:33:24 +00001868def SGPR_USE : InstSI <(outs),(ins), "", []>;
1869}
1870
Matt Arsenault8fb37382013-10-11 21:03:36 +00001871// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001872// and should be lowered to ISA instructions prior to codegen.
1873
Tom Stellardaa798342015-05-01 03:44:09 +00001874let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in {
1875let Uses = [EXEC], Defs = [EXEC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001876
1877let isBranch = 1, isTerminator = 1 in {
1878
Tom Stellard919bb6b2014-04-29 23:12:53 +00001879def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001880 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001881 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001882 "",
1883 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001884>;
1885
Tom Stellardf8794352012-12-19 22:10:31 +00001886def SI_ELSE : InstSI <
1887 (outs SReg_64:$dst),
1888 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001889 "",
1890 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001891> {
Tom Stellardf8794352012-12-19 22:10:31 +00001892 let Constraints = "$src = $dst";
1893}
1894
1895def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001896 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001897 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001898 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001899 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001900>;
Tom Stellardf8794352012-12-19 22:10:31 +00001901
1902} // end isBranch = 1, isTerminator = 1
1903
1904def SI_BREAK : InstSI <
1905 (outs SReg_64:$dst),
1906 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001907 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001908 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001909>;
1910
1911def SI_IF_BREAK : InstSI <
1912 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001913 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001914 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001915 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001916>;
1917
1918def SI_ELSE_BREAK : InstSI <
1919 (outs SReg_64:$dst),
1920 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001921 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001922 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001923>;
1924
1925def SI_END_CF : InstSI <
1926 (outs),
1927 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001928 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001929 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001930>;
1931
Tom Stellardaa798342015-05-01 03:44:09 +00001932} // End Uses = [EXEC], Defs = [EXEC]
1933
1934let Uses = [EXEC], Defs = [EXEC,VCC] in {
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001935def SI_KILL : InstSI <
1936 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001937 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001938 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001939 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001940>;
Tom Stellardaa798342015-05-01 03:44:09 +00001941} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001942
Tom Stellardf8794352012-12-19 22:10:31 +00001943} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001944
Christian Konig2989ffc2013-03-18 11:34:16 +00001945let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1946
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001947//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001948
1949let UseNamedOperandTable = 1 in {
1950
Tom Stellard0e70de52014-05-16 20:56:45 +00001951def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001952 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001953 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001954 "", []
1955> {
1956 let isRegisterLoad = 1;
1957 let mayLoad = 1;
1958}
1959
Tom Stellard0e70de52014-05-16 20:56:45 +00001960class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001961 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001962 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001963 "", []
1964> {
1965 let isRegisterStore = 1;
1966 let mayStore = 1;
1967}
1968
1969let usesCustomInserter = 1 in {
1970def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1971} // End usesCustomInserter = 1
1972def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1973
1974
1975} // End UseNamedOperandTable = 1
1976
Matt Arsenault28419272015-10-07 00:42:51 +00001977class SI_INDIRECT_SRC<RegisterClass rc> : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001978 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenault28419272015-10-07 00:42:51 +00001979 (ins rc:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001980 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001981 []
1982>;
1983
1984class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1985 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001986 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001987 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001988 []
1989> {
1990 let Constraints = "$src = $dst";
1991}
1992
Matt Arsenault28419272015-10-07 00:42:51 +00001993// TODO: We can support indirect SGPR access.
1994def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
1995def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
1996def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
1997def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
1998def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
1999
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002000def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002001def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
2002def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
2003def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
2004def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
2005
2006} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
2007
Tom Stellardeba61072014-05-02 15:41:42 +00002008multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
2009
Matt Arsenault80f766a2015-09-10 01:23:28 +00002010 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002011 def _SAVE : InstSI <
2012 (outs),
Matt Arsenault08f14de2015-11-06 18:07:53 +00002013 (ins sgpr_class:$src, i32imm:$frame_idx),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002014 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002015 > {
2016 let mayStore = 1;
2017 let mayLoad = 0;
2018 }
Tom Stellardeba61072014-05-02 15:41:42 +00002019
Tom Stellard42fb60e2015-01-14 15:42:31 +00002020 def _RESTORE : InstSI <
2021 (outs sgpr_class:$dst),
Matt Arsenault08f14de2015-11-06 18:07:53 +00002022 (ins i32imm:$frame_idx),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002023 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002024 > {
2025 let mayStore = 0;
2026 let mayLoad = 1;
2027 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00002028 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00002029}
2030
Tom Stellardc2743492015-05-12 15:00:53 +00002031// It's unclear whether you can use M0 as the output of v_readlane_b32
2032// instructions, so use SGPR_32 register class for spills to prevent
2033// this from happening.
2034defm SI_SPILL_S32 : SI_SPILL_SGPR <SGPR_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00002035defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2036defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2037defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2038defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2039
Tom Stellard96468902014-09-24 01:33:17 +00002040multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00002041 let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002042 def _SAVE : InstSI <
2043 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002044 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002045 SReg_32:$scratch_offset),
2046 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002047 > {
2048 let mayStore = 1;
2049 let mayLoad = 0;
2050 }
Tom Stellard96468902014-09-24 01:33:17 +00002051
Tom Stellard42fb60e2015-01-14 15:42:31 +00002052 def _RESTORE : InstSI <
2053 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002054 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002055 "", []
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002056 > {
2057 let mayStore = 0;
2058 let mayLoad = 1;
2059 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00002060 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002061}
2062
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002063defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002064defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2065defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2066defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2067defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2068defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2069
Tom Stellard067c8152014-07-21 14:01:14 +00002070let Defs = [SCC] in {
2071
2072def SI_CONSTDATA_PTR : InstSI <
2073 (outs SReg_64:$dst),
2074 (ins),
2075 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
Matt Arsenaultd092a062015-10-02 18:58:37 +00002076> {
2077 let SALU = 1;
2078}
Tom Stellard067c8152014-07-21 14:01:14 +00002079
2080} // End Defs = [SCC]
2081
Tom Stellard75aadc22012-12-11 21:25:42 +00002082} // end IsCodeGenOnly, isPseudo
2083
Marek Olsak5df00d62014-12-07 12:18:57 +00002084} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002085
Marek Olsak5df00d62014-12-07 12:18:57 +00002086let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002087
Christian Konig2aca0432013-02-21 15:17:32 +00002088def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002089 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002090 (V_CNDMASK_B32_e64 $src2, $src1,
2091 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2092 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002093>;
2094
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002095def : Pat <
2096 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002097 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002098>;
2099
Tom Stellard75aadc22012-12-11 21:25:42 +00002100/* int_SI_vs_load_input */
2101def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002102 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002103 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002104>;
2105
2106/* int_SI_export */
2107def : Pat <
2108 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002109 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002110 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002111 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002112>;
2113
Tom Stellard8d6d4492014-04-22 16:33:57 +00002114//===----------------------------------------------------------------------===//
2115// SMRD Patterns
2116//===----------------------------------------------------------------------===//
2117
Tom Stellard217361c2015-08-06 19:28:38 +00002118multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002119
Tom Stellarddee26a22015-08-06 19:28:30 +00002120 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002121 def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002122 (constant_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002123 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002124 >;
2125
Tom Stellarddee26a22015-08-06 19:28:30 +00002126 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002127 def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002128 (constant_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002129 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002130 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002131
2132 def : Pat <
2133 (constant_load (SMRDImm32 i64:$sbase, i32:$offset)),
2134 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2135 > {
2136 let Predicates = [isCIOnly];
2137 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002138}
2139
Tom Stellard217361c2015-08-06 19:28:38 +00002140defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2141defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2142defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
2143defm : SMRD_Pattern <"S_LOAD_DWORDX8", v32i8>;
2144defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2145defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002146
Tom Stellarddee26a22015-08-06 19:28:30 +00002147// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002148def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002149 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2150 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002151>;
2152
2153// 2. Offset loaded in an 32bit SGPR
2154def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002155 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2156 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002157>;
2158
Tom Stellard217361c2015-08-06 19:28:38 +00002159let Predicates = [isCI] in {
2160
2161def : Pat <
2162 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2163 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2164>;
2165
2166} // End Predicates = [isCI]
2167
Tom Stellardae4c9e72014-06-20 17:06:11 +00002168//===----------------------------------------------------------------------===//
2169// SOP1 Patterns
2170//===----------------------------------------------------------------------===//
2171
Tom Stellardae4c9e72014-06-20 17:06:11 +00002172def : Pat <
2173 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002174 (i64 (REG_SEQUENCE SReg_64,
2175 (S_BCNT1_I32_B64 $src), sub0,
2176 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002177>;
2178
Tom Stellard58ac7442014-04-29 23:12:48 +00002179//===----------------------------------------------------------------------===//
2180// SOP2 Patterns
2181//===----------------------------------------------------------------------===//
2182
Tom Stellard80942a12014-09-05 14:07:59 +00002183// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002184// case, the sgpr-copies pass will fix this to use the vector version.
2185def : Pat <
2186 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002187 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002188>;
2189
Tom Stellard58ac7442014-04-29 23:12:48 +00002190//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002191// SOPP Patterns
2192//===----------------------------------------------------------------------===//
2193
2194def : Pat <
2195 (int_AMDGPU_barrier_global),
2196 (S_BARRIER)
2197>;
2198
2199//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002200// VOP1 Patterns
2201//===----------------------------------------------------------------------===//
2202
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002203let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002204
2205//def : RcpPat<V_RCP_F64_e32, f64>;
2206//defm : RsqPat<V_RSQ_F64_e32, f64>;
2207//defm : RsqPat<V_RSQ_F32_e32, f32>;
2208
2209def : RsqPat<V_RSQ_F32_e32, f32>;
2210def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002211}
2212
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002213//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002214// VOP2 Patterns
2215//===----------------------------------------------------------------------===//
2216
Tom Stellardae4c9e72014-06-20 17:06:11 +00002217def : Pat <
2218 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002219 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002220>;
2221
Tom Stellard5224df32015-03-10 16:16:44 +00002222def : Pat <
2223 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2224 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2225>;
2226
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002227// Pattern for V_MAC_F32
2228def : Pat <
2229 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2230 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2231 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2232 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2233 $src2_modifiers, $src2, $clamp, $omod)
2234>;
2235
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002236/********** ======================= **********/
2237/********** Image sampling patterns **********/
2238/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002239
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002240// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002241class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002242 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002243 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2244 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2245 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2246 $addr, $rsrc, $sampler)
2247>;
2248
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002249multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2250 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2251 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2252 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2253 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2254 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2255}
2256
2257// Image only
2258class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002259 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002260 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2261 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2262 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2263 $addr, $rsrc)
2264>;
2265
2266multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2267 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2268 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2269 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2270}
2271
2272// Basic sample
2273defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2274defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2275defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2276defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2277defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2278defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2279defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2280defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2281defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2282defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2283
2284// Sample with comparison
2285defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2286defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2287defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2288defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2289defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2290defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2291defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2292defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2293defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2294defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2295
2296// Sample with offsets
2297defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2298defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2299defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2300defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2301defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2302defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2303defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2304defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2305defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2306defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2307
2308// Sample with comparison and offsets
2309defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2310defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2311defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2312defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2313defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2314defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2315defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2316defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2317defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2318defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2319
2320// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002321// Only the variants which make sense are defined.
2322def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2323def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2324def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2325def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2326def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2327def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2328def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2329def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2330def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2331
2332def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2333def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2334def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2335def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2336def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2337def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2338def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2339def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2340def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2341
2342def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2343def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2344def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2345def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2346def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2347def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2348def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2349def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2350def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2351
2352def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2353def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2354def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2355def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2356def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2357def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2358def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2359def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2360
2361def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2362def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2363def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2364
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002365def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2366defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2367defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2368
Tom Stellard9fa17912013-08-14 23:24:45 +00002369/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002370def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002371 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002372 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002373>;
2374
Tom Stellard9fa17912013-08-14 23:24:45 +00002375class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002376 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002377 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002378>;
2379
Tom Stellard9fa17912013-08-14 23:24:45 +00002380class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002381 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002382 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002383>;
2384
Tom Stellard9fa17912013-08-14 23:24:45 +00002385class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002386 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002387 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002388>;
2389
Tom Stellard9fa17912013-08-14 23:24:45 +00002390class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002391 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002392 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002393 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002394>;
2395
Tom Stellard9fa17912013-08-14 23:24:45 +00002396class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002397 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002398 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002399 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002400>;
2401
Tom Stellard9fa17912013-08-14 23:24:45 +00002402/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002403multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2404 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2405MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002406 def : SamplePattern <SIsample, sample, addr_type>;
2407 def : SampleRectPattern <SIsample, sample, addr_type>;
2408 def : SampleArrayPattern <SIsample, sample, addr_type>;
2409 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2410 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002411
Tom Stellard9fa17912013-08-14 23:24:45 +00002412 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2413 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2414 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2415 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002416
Tom Stellard9fa17912013-08-14 23:24:45 +00002417 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2418 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2419 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2420 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002421
Tom Stellard9fa17912013-08-14 23:24:45 +00002422 def : SamplePattern <SIsampled, sample_d, addr_type>;
2423 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2424 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2425 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002426}
2427
Tom Stellard682bfbc2013-10-10 17:11:24 +00002428defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2429 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2430 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2431 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002432 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002433defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2434 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2435 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2436 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002437 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002438defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2439 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2440 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2441 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002442 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002443defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2444 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2445 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2446 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002447 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002448
Tom Stellard353b3362013-05-06 23:02:12 +00002449/* int_SI_imageload for texture fetches consuming varying address parameters */
2450class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2451 (name addr_type:$addr, v32i8:$rsrc, imm),
2452 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2453>;
2454
2455class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2456 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2457 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2458>;
2459
Tom Stellard3494b7e2013-08-14 22:22:14 +00002460class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2461 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2462 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2463>;
2464
2465class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2466 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2467 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2468>;
2469
Tom Stellard16a9a202013-08-14 23:24:17 +00002470multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2471 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2472 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002473}
2474
Tom Stellard16a9a202013-08-14 23:24:17 +00002475multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2476 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2477 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2478}
2479
Tom Stellard682bfbc2013-10-10 17:11:24 +00002480defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2481defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002482
Tom Stellard682bfbc2013-10-10 17:11:24 +00002483defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2484defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002485
Tom Stellardf787ef12013-05-06 23:02:19 +00002486/* Image resource information */
2487def : Pat <
2488 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002489 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002490>;
2491
2492def : Pat <
2493 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002494 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002495>;
2496
Tom Stellard3494b7e2013-08-14 22:22:14 +00002497def : Pat <
2498 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002499 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002500>;
2501
Christian Konig4a1b9c32013-03-18 11:34:10 +00002502/********** ============================================ **********/
2503/********** Extraction, Insertion, Building and Casting **********/
2504/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002505
Christian Konig4a1b9c32013-03-18 11:34:10 +00002506foreach Index = 0-2 in {
2507 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002508 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002509 >;
2510 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002511 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002512 >;
2513
2514 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002515 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002516 >;
2517 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002518 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002519 >;
2520}
2521
2522foreach Index = 0-3 in {
2523 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002524 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002525 >;
2526 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002527 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002528 >;
2529
2530 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002531 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002532 >;
2533 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002534 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002535 >;
2536}
2537
2538foreach Index = 0-7 in {
2539 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002540 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002541 >;
2542 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002543 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002544 >;
2545
2546 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002547 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002548 >;
2549 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002550 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002551 >;
2552}
2553
2554foreach Index = 0-15 in {
2555 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002556 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002557 >;
2558 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002559 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002560 >;
2561
2562 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002563 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002564 >;
2565 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002566 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002567 >;
2568}
Tom Stellard75aadc22012-12-11 21:25:42 +00002569
Tom Stellard75aadc22012-12-11 21:25:42 +00002570def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002571def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002572
2573def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002574def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002575
Tom Stellard7512c082013-07-12 18:14:56 +00002576def : BitConvert <i64, f64, VReg_64>;
2577
2578def : BitConvert <f64, i64, VReg_64>;
2579
Tom Stellarded2f6142013-07-18 21:43:42 +00002580def : BitConvert <v2f32, v2i32, VReg_64>;
2581def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002582def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002583def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002584def : BitConvert <v2f32, i64, VReg_64>;
2585def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002586def : BitConvert <v2i32, f64, VReg_64>;
2587def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002588def : BitConvert <v4f32, v4i32, VReg_128>;
2589def : BitConvert <v4i32, v4f32, VReg_128>;
2590
Tom Stellard967bf582014-02-13 23:34:15 +00002591def : BitConvert <v8f32, v8i32, SReg_256>;
2592def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002593def : BitConvert <v8i32, v32i8, SReg_256>;
2594def : BitConvert <v32i8, v8i32, SReg_256>;
2595def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002596def : BitConvert <v8i32, v8f32, VReg_256>;
2597def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002598def : BitConvert <v32i8, v8i32, VReg_256>;
2599
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002600def : BitConvert <v16i32, v16f32, VReg_512>;
2601def : BitConvert <v16f32, v16i32, VReg_512>;
2602
Christian Konig8dbe6f62013-02-21 15:17:27 +00002603/********** =================== **********/
2604/********** Src & Dst modifiers **********/
2605/********** =================== **********/
2606
2607def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002608 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2609 (f32 FP_ZERO), (f32 FP_ONE)),
2610 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002611>;
2612
Michel Danzer624b02a2014-02-04 07:12:38 +00002613/********** ================================ **********/
2614/********** Floating point absolute/negative **********/
2615/********** ================================ **********/
2616
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002617// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002618
Michel Danzer624b02a2014-02-04 07:12:38 +00002619def : Pat <
2620 (fneg (fabs f32:$src)),
Marek Olsak74d084f2015-10-29 15:29:05 +00002621 (S_OR_B32 $src, 0x80000000) /* Set sign bit */
Michel Danzer624b02a2014-02-04 07:12:38 +00002622>;
2623
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002624// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002625def : Pat <
2626 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002627 (REG_SEQUENCE VReg_64,
2628 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2629 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002630 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002631 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2632 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002633>;
2634
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002635def : Pat <
2636 (fabs f32:$src),
2637 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2638>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002639
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002640def : Pat <
2641 (fneg f32:$src),
2642 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2643>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002644
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002645def : Pat <
2646 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002647 (REG_SEQUENCE VReg_64,
2648 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2649 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002650 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002651 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2652 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002653>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002654
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002655def : Pat <
2656 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002657 (REG_SEQUENCE VReg_64,
2658 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2659 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002660 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002661 (V_MOV_B32_e32 0x80000000)),
2662 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002663>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002664
Christian Konigc756cb992013-02-16 11:28:22 +00002665/********** ================== **********/
2666/********** Immediate Patterns **********/
2667/********** ================== **********/
2668
2669def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002670 (SGPRImm<(i32 imm)>:$imm),
2671 (S_MOV_B32 imm:$imm)
2672>;
2673
2674def : Pat <
2675 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002676 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002677>;
2678
2679def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002680 (i32 imm:$imm),
2681 (V_MOV_B32_e32 imm:$imm)
2682>;
2683
2684def : Pat <
2685 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002686 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002687>;
2688
2689def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002690 (i64 InlineImm<i64>:$imm),
2691 (S_MOV_B64 InlineImm<i64>:$imm)
2692>;
2693
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002694// XXX - Should this use a s_cmp to set SCC?
2695
2696// Set to sign-extended 64-bit value (true = -1, false = 0)
2697def : Pat <
2698 (i1 imm:$imm),
2699 (S_MOV_B64 (i64 (as_i64imm $imm)))
2700>;
2701
Matt Arsenault303011a2014-12-17 21:04:08 +00002702def : Pat <
2703 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002704 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002705>;
2706
Tom Stellard75aadc22012-12-11 21:25:42 +00002707/********** ================== **********/
2708/********** Intrinsic Patterns **********/
2709/********** ================== **********/
2710
2711/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002712def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002713
2714def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002715 (int_AMDGPU_div f32:$src0, f32:$src1),
2716 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002717>;
2718
Tom Stellard75aadc22012-12-11 21:25:42 +00002719def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002720 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002721 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002722 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2723 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2724 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002725 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002726 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2727 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2728 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002729 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002730 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2731 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2732 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002733 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002734 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2735 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2736 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002737 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002738>;
2739
Michel Danzer0cc991e2013-02-22 11:22:58 +00002740def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002741 (i32 (sext i1:$src0)),
2742 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002743>;
2744
Tom Stellardf16d38c2014-02-13 23:34:13 +00002745class Ext32Pat <SDNode ext> : Pat <
2746 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002747 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2748>;
2749
Tom Stellardf16d38c2014-02-13 23:34:13 +00002750def : Ext32Pat <zext>;
2751def : Ext32Pat <anyext>;
2752
Tom Stellard8d6d4492014-04-22 16:33:57 +00002753// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002754def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002755 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002756 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002757>;
2758
Michel Danzer8caa9042013-04-10 17:17:56 +00002759// The multiplication scales from [0,1] to the unsigned integer range
2760def : Pat <
2761 (AMDGPUurecip i32:$src0),
2762 (V_CVT_U32_F32_e32
2763 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2764 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2765>;
2766
Michel Danzer8d696172013-07-10 16:36:52 +00002767def : Pat <
2768 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002769 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002770 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002771>;
2772
Tom Stellard0289ff42014-05-16 20:56:44 +00002773//===----------------------------------------------------------------------===//
2774// VOP3 Patterns
2775//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002776
Matt Arsenaulteb260202014-05-22 18:00:15 +00002777def : IMad24Pat<V_MAD_I32_I24>;
2778def : UMad24Pat<V_MAD_U32_U24>;
2779
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002780def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002781 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002782 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002783>;
2784
2785def : Pat <
2786 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002787 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002788>;
2789
Matt Arsenault7d858d82014-11-02 23:46:54 +00002790defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002791def : ROTRPattern <V_ALIGNBIT_B32>;
2792
Michel Danzer49812b52013-07-10 16:37:07 +00002793/********** ======================= **********/
2794/********** Load/Store Patterns **********/
2795/********** ======================= **********/
2796
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002797class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2798 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002799 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002800>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002801
Tom Stellard381a94a2015-05-12 15:00:49 +00002802def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
2803def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
2804def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
2805def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
2806def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002807
2808let AddedComplexity = 100 in {
2809
Tom Stellard381a94a2015-05-12 15:00:49 +00002810def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002811
2812} // End AddedComplexity = 100
2813
2814def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002815 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00002816 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002817 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002818>;
Michel Danzer49812b52013-07-10 16:37:07 +00002819
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002820class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2821 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002822 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002823>;
Michel Danzer49812b52013-07-10 16:37:07 +00002824
Tom Stellard381a94a2015-05-12 15:00:49 +00002825def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
2826def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
2827def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002828
2829let AddedComplexity = 100 in {
2830
Tom Stellard381a94a2015-05-12 15:00:49 +00002831def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002832} // End AddedComplexity = 100
2833
2834def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002835 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2836 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002837 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
2838 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002839 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002840>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002841
Matt Arsenault8ae59612014-09-05 16:24:58 +00002842class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2843 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00002844 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002845>;
Matt Arsenault72574102014-06-11 18:08:34 +00002846
Matt Arsenault9e874542014-06-11 18:08:45 +00002847// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002848//
2849// We need to use something for the data0, so we set a register to
2850// -1. For the non-rtn variants, the manual says it does
2851// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2852// will always do the increment so I'm assuming it's the same.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002853class DSAtomicIncRetPat<DS inst, ValueType vt,
2854 Instruction LoadImm, PatFrag frag> : Pat <
2855 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002856 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002857>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002858
Matt Arsenault9e874542014-06-11 18:08:45 +00002859
Matt Arsenault8ae59612014-09-05 16:24:58 +00002860class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2861 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00002862 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002863>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002864
2865
2866// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002867def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00002868 V_MOV_B32_e32, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002869def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00002870 V_MOV_B32_e32, si_atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002871
Tom Stellard381a94a2015-05-12 15:00:49 +00002872def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
2873def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
2874def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
2875def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
2876def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
2877def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
2878def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
2879def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
2880def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
2881def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002882
Tom Stellard381a94a2015-05-12 15:00:49 +00002883def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002884
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002885// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002886def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00002887 V_MOV_B64_PSEUDO, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002888def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00002889 V_MOV_B64_PSEUDO, si_atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002890
Tom Stellard381a94a2015-05-12 15:00:49 +00002891def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
2892def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
2893def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
2894def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
2895def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
2896def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
2897def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
2898def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
2899def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
2900def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002901
Tom Stellard381a94a2015-05-12 15:00:49 +00002902def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002903
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002904
Tom Stellard556d9aa2013-06-03 17:39:37 +00002905//===----------------------------------------------------------------------===//
2906// MUBUF Patterns
2907//===----------------------------------------------------------------------===//
2908
Tom Stellard07a10a32013-06-03 17:39:43 +00002909multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002910 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002911 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002912 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2913 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002914 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002915 >;
2916}
2917
Marek Olsak5df00d62014-12-07 12:18:57 +00002918let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002919defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2920defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2921defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2922defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002923} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002924
2925class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2926 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2927 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002928 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002929>;
2930
2931def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2932def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2933def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2934def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2935def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2936def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2937def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002938
Michel Danzer13736222014-01-27 07:20:51 +00002939// BUFFER_LOAD_DWORD*, addr64=0
2940multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2941 MUBUF bothen> {
2942
2943 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002944 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002945 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2946 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00002947 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002948 (as_i1imm $slc), (as_i1imm $tfe))
2949 >;
2950
2951 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002952 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002953 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002954 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002955 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002956 (as_i1imm $tfe))
2957 >;
2958
2959 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002960 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002961 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2962 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002963 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002964 (as_i1imm $slc), (as_i1imm $tfe))
2965 >;
2966
2967 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002968 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002969 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002970 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002971 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002972 (as_i1imm $tfe))
2973 >;
2974}
2975
2976defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2977 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2978defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2979 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2980defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2981 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2982
Tom Stellardb02094e2014-07-21 15:45:01 +00002983class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002984 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2985 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002986 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002987>;
2988
Tom Stellardddea4862014-08-11 22:18:14 +00002989def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2990def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2991def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2992def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2993def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002994
2995/*
2996class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2997 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2998 (Instr $value, $srsrc, $vaddr, $offset)
2999>;
3000
Marek Olsak5df00d62014-12-07 12:18:57 +00003001let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00003002def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
3003def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
3004def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
3005def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
3006def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003007} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003008
3009*/
3010
Tom Stellardafcf12f2013-09-12 02:55:14 +00003011//===----------------------------------------------------------------------===//
3012// MTBUF Patterns
3013//===----------------------------------------------------------------------===//
3014
3015// TBUFFER_STORE_FORMAT_*, addr64=0
3016class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003017 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003018 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3019 imm:$nfmt, imm:$offen, imm:$idxen,
3020 imm:$glc, imm:$slc, imm:$tfe),
3021 (opcode
3022 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3023 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3024 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3025>;
3026
3027def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3028def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3029def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3030def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3031
Christian Konig2989ffc2013-03-18 11:34:16 +00003032/********** ====================== **********/
3033/********** Indirect adressing **********/
3034/********** ====================== **********/
3035
Matt Arsenault28419272015-10-07 00:42:51 +00003036multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003037
Christian Konig2989ffc2013-03-18 11:34:16 +00003038 // 1. Extract with offset
3039 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003040 (eltvt (vector_extract vt:$vec, (add i32:$idx, imm:$off))),
Matt Arsenault28419272015-10-07 00:42:51 +00003041 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $vec, $idx, imm:$off)
Christian Konig2989ffc2013-03-18 11:34:16 +00003042 >;
3043
3044 // 2. Extract without offset
3045 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003046 (eltvt (vector_extract vt:$vec, i32:$idx)),
Matt Arsenault28419272015-10-07 00:42:51 +00003047 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $vec, $idx, 0)
Christian Konig2989ffc2013-03-18 11:34:16 +00003048 >;
3049
3050 // 3. Insert with offset
3051 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003052 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Matt Arsenault28419272015-10-07 00:42:51 +00003053 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003054 >;
3055
3056 // 4. Insert without offset
3057 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003058 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Matt Arsenault28419272015-10-07 00:42:51 +00003059 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003060 >;
3061}
3062
Matt Arsenault28419272015-10-07 00:42:51 +00003063defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
3064defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
3065defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
3066defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003067
Matt Arsenault28419272015-10-07 00:42:51 +00003068defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
3069defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
3070defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
3071defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003072
Tom Stellard81d871d2013-11-13 23:36:50 +00003073//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003074// Conversion Patterns
3075//===----------------------------------------------------------------------===//
3076
3077def : Pat<(i32 (sext_inreg i32:$src, i1)),
3078 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3079
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003080// Handle sext_inreg in i64
3081def : Pat <
3082 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003083 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003084>;
3085
3086def : Pat <
3087 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003088 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003089>;
3090
3091def : Pat <
3092 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003093 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3094>;
3095
3096def : Pat <
3097 (i64 (sext_inreg i64:$src, i32)),
3098 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003099>;
3100
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003101class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3102 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003103 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003104>;
3105
3106class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3107 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003108 (REG_SEQUENCE VReg_64,
3109 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3110 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003111>;
3112
3113
3114def : ZExt_i64_i32_Pat<zext>;
3115def : ZExt_i64_i32_Pat<anyext>;
3116def : ZExt_i64_i1_Pat<zext>;
3117def : ZExt_i64_i1_Pat<anyext>;
3118
3119def : Pat <
3120 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003121 (REG_SEQUENCE SReg_64, $src, sub0,
3122 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003123>;
3124
3125def : Pat <
3126 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003127 (REG_SEQUENCE VReg_64,
3128 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003129 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3130>;
3131
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003132// If we need to perform a logical operation on i1 values, we need to
3133// use vector comparisons since there is only one SCC register. Vector
3134// comparisions still write to a pair of SGPRs, so treat these as
3135// 64-bit comparisons. When legalizing SGPR copies, instructions
3136// resulting in the copies from SCC to these instructions will be
3137// moved to the VALU.
3138def : Pat <
3139 (i1 (and i1:$src0, i1:$src1)),
3140 (S_AND_B64 $src0, $src1)
3141>;
3142
3143def : Pat <
3144 (i1 (or i1:$src0, i1:$src1)),
3145 (S_OR_B64 $src0, $src1)
3146>;
3147
3148def : Pat <
3149 (i1 (xor i1:$src0, i1:$src1)),
3150 (S_XOR_B64 $src0, $src1)
3151>;
3152
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003153def : Pat <
3154 (f32 (sint_to_fp i1:$src)),
3155 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3156>;
3157
3158def : Pat <
3159 (f32 (uint_to_fp i1:$src)),
3160 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3161>;
3162
3163def : Pat <
3164 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003165 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003166>;
3167
3168def : Pat <
3169 (f64 (uint_to_fp i1:$src)),
3170 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3171>;
3172
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003173//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003174// Miscellaneous Patterns
3175//===----------------------------------------------------------------------===//
3176
3177def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003178 (i32 (trunc i64:$a)),
3179 (EXTRACT_SUBREG $a, sub0)
3180>;
3181
Michel Danzerbf1a6412014-01-28 03:01:16 +00003182def : Pat <
3183 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003184 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003185>;
3186
Matt Arsenaulte306a322014-10-21 16:25:08 +00003187def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003188 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003189 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003190 (EXTRACT_SUBREG $a, sub0)), 1)
3191>;
3192
3193def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003194 (i32 (bswap i32:$a)),
3195 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3196 (V_ALIGNBIT_B32 $a, $a, 24),
3197 (V_ALIGNBIT_B32 $a, $a, 8))
3198>;
3199
Matt Arsenault477b17822014-12-12 02:30:29 +00003200def : Pat <
3201 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3202 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3203>;
3204
Marek Olsak63a7b082015-03-24 13:40:21 +00003205multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3206 def : Pat <
3207 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3208 (BFM $a, $b)
3209 >;
3210
3211 def : Pat <
3212 (vt (add (vt (shl 1, vt:$a)), -1)),
3213 (BFM $a, (MOV 0))
3214 >;
3215}
3216
3217defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3218// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3219
Marek Olsak949f5da2015-03-24 13:40:34 +00003220def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3221
Marek Olsak43650e42015-03-24 13:40:08 +00003222//===----------------------------------------------------------------------===//
3223// Fract Patterns
3224//===----------------------------------------------------------------------===//
3225
Marek Olsak7d777282015-03-24 13:40:15 +00003226let Predicates = [isSI] in {
3227
3228// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3229// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3230// way to implement it is using V_FRACT_F64.
3231// The workaround for the V_FRACT bug is:
3232// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3233
3234// Convert (x + (-floor(x)) to fract(x)
3235def : Pat <
3236 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3237 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3238 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003239 (V_MIN_F64
3240 SRCMODS.NONE,
3241 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3242 SRCMODS.NONE,
3243 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3244 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003245 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003246 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/))
3247>;
3248
3249// Convert floor(x) to (x - fract(x))
3250def : Pat <
3251 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3252 (V_ADD_F64
3253 $mods,
3254 $x,
3255 SRCMODS.NEG,
3256 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003257 (V_MIN_F64
3258 SRCMODS.NONE,
3259 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3260 SRCMODS.NONE,
3261 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3262 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003263 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003264 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3265 DSTCLAMP.NONE, DSTOMOD.NONE)
3266>;
3267
3268} // End Predicates = [isSI]
3269
Tom Stellardfb961692013-10-23 00:44:19 +00003270//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003271// Miscellaneous Optimization Patterns
3272//============================================================================//
3273
Matt Arsenault49dd4282014-09-15 17:15:02 +00003274def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003275
Tom Stellard245c15f2015-05-26 15:55:52 +00003276//============================================================================//
3277// Assembler aliases
3278//============================================================================//
3279
3280def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3281def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3282def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3283
Marek Olsak5df00d62014-12-07 12:18:57 +00003284} // End isGCN predicate