blob: c141d5f12b1363883efe9dbe53dd81a737a4d8ce [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellardd7e6f132015-04-08 01:09:26 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">,
31 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000032def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000033 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">,
34 AssemblerPredicate<"FeatureSouthernIslands">;
35
Marek Olsak5df00d62014-12-07 12:18:57 +000036
Tom Stellardec87f842015-05-25 16:15:54 +000037def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
38def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
39
Tom Stellard9d7ddd52014-11-14 14:08:00 +000040def SWaitMatchClass : AsmOperandClass {
41 let Name = "SWaitCnt";
42 let RenderMethod = "addImmOperands";
43 let ParserMethod = "parseSWaitCntOps";
44}
45
46def WAIT_FLAG : InstFlag<"printWaitFlag"> {
47 let ParserMatchClass = SWaitMatchClass;
48}
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Marek Olsak5df00d62014-12-07 12:18:57 +000050let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000051
Tom Stellard8d6d4492014-04-22 16:33:57 +000052//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000053// EXP Instructions
54//===----------------------------------------------------------------------===//
55
56defm EXP : EXP_m;
57
58//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000059// SMRD Instructions
60//===----------------------------------------------------------------------===//
61
Tom Stellard8d6d4492014-04-22 16:33:57 +000062// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
63// SMRD instructions, because the SGPR_32 register class does not include M0
64// and writing to M0 from an SMRD instruction will hang the GPU.
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000065defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SGPR_32>;
66defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
67defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
68defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
69defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000070
71defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000072 smrd<0x08>, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000073>;
74
75defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000076 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000077>;
78
79defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000080 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000081>;
82
83defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000084 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000085>;
86
87defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000088 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000089>;
90
Tom Stellard326d6ec2014-11-05 14:50:53 +000091//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
Matt Arsenaulte66621b2015-09-24 19:52:27 +000092
93defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
94 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000095
96//===----------------------------------------------------------------------===//
97// SOP1 Instructions
98//===----------------------------------------------------------------------===//
99
Christian Konig76edd4f2013-02-26 17:52:29 +0000100let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +0000101 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000102 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
103 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000104 } // End isRematerializeable = 1
Marek Olsakb08604c2014-12-07 12:18:45 +0000105
106 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
108 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000110} // End isMoveImm = 1
111
Marek Olsakb08604c2014-12-07 12:18:45 +0000112let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000113 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000114 [(set i32:$dst, (not i32:$src0))]
115 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000116
Marek Olsak5df00d62014-12-07 12:18:57 +0000117 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 [(set i64:$dst, (not i64:$src0))]
119 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000120 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
121 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000122} // End Defs = [SCC]
123
124
Marek Olsak5df00d62014-12-07 12:18:57 +0000125defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenaultd0792852015-12-14 17:25:38 +0000126 [(set i32:$dst, (bitreverse i32:$src0))]
Matt Arsenault43160e72014-06-18 17:13:57 +0000127>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000128defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000129
Marek Olsakb08604c2014-12-07 12:18:45 +0000130let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000131 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
132 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000134 [(set i32:$dst, (ctpop i32:$src0))]
135 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000136 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000137} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000138
Tom Stellardce449ad2015-02-18 16:08:11 +0000139defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
140defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000142 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
143>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000144defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000145
Marek Olsak5df00d62014-12-07 12:18:57 +0000146defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000147 [(set i32:$dst, (AMDGPUffbh_u32 i32:$src0))]
Matt Arsenault85796012014-06-17 17:36:24 +0000148>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000149
Tom Stellardce449ad2015-02-18 16:08:11 +0000150defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000151defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
152 [(set i32:$dst, (int_AMDGPU_flbit_i32 i32:$src0))]
153>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000154defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000155defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000156 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
157>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000158defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000159 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
160>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000161
Tom Stellardce449ad2015-02-18 16:08:11 +0000162defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
163defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
164defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
165defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000166defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
167defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
168defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
169defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Marek Olsakb08604c2014-12-07 12:18:45 +0000171let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Marek Olsak5df00d62014-12-07 12:18:57 +0000173defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
174defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
175defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
176defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
177defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
178defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
179defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
180defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000181
Marek Olsakb08604c2014-12-07 12:18:45 +0000182} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
Marek Olsak5df00d62014-12-07 12:18:57 +0000184defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
185defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000186
187let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000188defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
189defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
190defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
191defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000192} // End Uses = [M0]
193
Tom Stellardce449ad2015-02-18 16:08:11 +0000194defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000195defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000196let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000197 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000198} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000199defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000200
201//===----------------------------------------------------------------------===//
202// SOP2 Instructions
203//===----------------------------------------------------------------------===//
204
205let Defs = [SCC] in { // Carry out goes to SCC
206let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000207defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
208defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000209 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
210>;
211} // End isCommutable = 1
212
Marek Olsak5df00d62014-12-07 12:18:57 +0000213defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
214defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000215 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
216>;
217
218let Uses = [SCC] in { // Carry in comes from SCC
219let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000220defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000221 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
222} // End isCommutable = 1
223
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
226} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000227
Marek Olsak5df00d62014-12-07 12:18:57 +0000228defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000229 [(set i32:$dst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000231defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000232 [(set i32:$dst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000234defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000235 [(set i32:$dst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000236>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000237defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000238 [(set i32:$dst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000239>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000240} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242
Marek Olsakb08604c2014-12-07 12:18:45 +0000243let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000244 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000245 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000246} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000247
Marek Olsakb08604c2014-12-07 12:18:45 +0000248let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000249defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000250 [(set i32:$dst, (and i32:$src0, i32:$src1))]
251>;
252
Marek Olsak5df00d62014-12-07 12:18:57 +0000253defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254 [(set i64:$dst, (and i64:$src0, i64:$src1))]
255>;
256
Marek Olsak5df00d62014-12-07 12:18:57 +0000257defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258 [(set i32:$dst, (or i32:$src0, i32:$src1))]
259>;
260
Marek Olsak5df00d62014-12-07 12:18:57 +0000261defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000262 [(set i64:$dst, (or i64:$src0, i64:$src1))]
263>;
264
Marek Olsak5df00d62014-12-07 12:18:57 +0000265defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000266 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
267>;
268
Marek Olsak5df00d62014-12-07 12:18:57 +0000269defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000270 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000271>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000272defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
273defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
274defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
275defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
276defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
277defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
278defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
279defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
280defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
281defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000282} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000283
284// Use added complexity so these patterns are preferred to the VALU patterns.
285let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000286let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000287
Marek Olsak5df00d62014-12-07 12:18:57 +0000288defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000289 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
290>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000291defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000292 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
293>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000294defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000295 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
296>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000297defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000298 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
299>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000300defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000301 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
302>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000303defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000304 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
305>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000306} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000307
Marek Olsak63a7b082015-03-24 13:40:21 +0000308defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
309 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000310defm S_BFM_B64 : SOP2_64_32_32 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000311defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000312 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
313>;
314
315} // End AddedComplexity = 1
316
Marek Olsakb08604c2014-12-07 12:18:45 +0000317let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000318defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
319defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000320defm S_BFE_U64 : SOP2_64_32 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000321defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000322} // End Defs = [SCC]
323
Tom Stellard0c0008c2015-02-18 16:08:13 +0000324let sdst = 0 in {
325defm S_CBRANCH_G_FORK : SOP2_m <
326 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
327 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
328>;
329}
330
Marek Olsakb08604c2014-12-07 12:18:45 +0000331let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000332defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000333} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000334
335//===----------------------------------------------------------------------===//
336// SOPC Instructions
337//===----------------------------------------------------------------------===//
338
Tom Stellardbc4497b2016-02-12 23:45:29 +0000339def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32", COND_EQ>;
340def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32", COND_NE>;
341def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32", COND_SGT>;
342def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32", COND_SGE>;
343def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32", COND_SLT>;
344def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32", COND_SLE>;
345def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32", COND_EQ>;
346def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32", COND_NE >;
347def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32", COND_UGT>;
348def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32", COND_UGE>;
349def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32", COND_ULT>;
350def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32", COND_ULE>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000351////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
352////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
353////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
354////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
355//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000356
357//===----------------------------------------------------------------------===//
358// SOPK Instructions
359//===----------------------------------------------------------------------===//
360
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000361let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000362defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000363} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000364let Uses = [SCC] in {
365 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
366}
367
368let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000369
370/*
371This instruction is disabled for now until we can figure out how to teach
372the instruction selector to correctly use the S_CMP* vs V_CMP*
373instructions.
374
375When this instruction is enabled the code generator sometimes produces this
376invalid sequence:
377
378SCC = S_CMPK_EQ_I32 SGPR0, imm
379VCC = COPY SCC
380VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
381
Marek Olsak5df00d62014-12-07 12:18:57 +0000382defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000383 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000384>;
385*/
386
Tom Stellard8980dc32015-04-08 01:09:22 +0000387defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000388defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
389defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
390defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
391defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
392defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
393defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
394defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
395defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
396defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
397defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
398defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
399} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000400
Tom Stellard8980dc32015-04-08 01:09:22 +0000401let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
402 Constraints = "$sdst = $src0" in {
403 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
404 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000405}
406
Tom Stellard8980dc32015-04-08 01:09:22 +0000407defm S_CBRANCH_I_FORK : SOPK_m <
408 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
409 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
410>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000411defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
Tom Stellard8980dc32015-04-08 01:09:22 +0000412defm S_SETREG_B32 : SOPK_m <
413 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
414 (ins SReg_32:$sdst, u16imm:$simm16), " $sdst, $simm16"
415>;
416// FIXME: Not on SI?
417//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
418defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
419 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
420 (ins i32imm:$imm, u16imm:$simm16), " $imm, $simm16"
421>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000422
Tom Stellard8d6d4492014-04-22 16:33:57 +0000423//===----------------------------------------------------------------------===//
424// SOPP Instructions
425//===----------------------------------------------------------------------===//
426
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000427def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428
429let isTerminator = 1 in {
430
Tom Stellard326d6ec2014-11-05 14:50:53 +0000431def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000433 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000434 let isBarrier = 1;
435 let hasCtrlDep = 1;
436}
437
438let isBranch = 1 in {
439def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000440 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000441 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000442 let isBarrier = 1;
443}
444
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000445let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000446def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000447 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000448 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449>;
450def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000451 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellardbc4497b2016-02-12 23:45:29 +0000452 "s_cbranch_scc1 $simm16",
453 [(si_uniform_br_scc SCC, bb:$simm16)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000454>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000455} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000456
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000457let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000458def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000459 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000460 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461>;
462def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000463 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000464 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000465>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000466} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000467
Matt Arsenault95f06062015-08-05 16:42:57 +0000468let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000469def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000470 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000471 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000472>;
473def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000474 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000475 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000476>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000477} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000478
479
480} // End isBranch = 1
481} // End isTerminator = 1
482
483let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000484def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Matt Arsenault10ca39c2016-01-22 21:30:43 +0000485 [(int_amdgcn_s_barrier)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000486> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000487 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000488 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000489 let mayLoad = 1;
490 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000491 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000492}
493
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000494def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
495def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
496def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
497def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000498
Tom Stellardfc92e772015-05-12 14:18:14 +0000499let Uses = [EXEC, M0] in {
500 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
501 [(AMDGPUsendmsg (i32 imm:$simm16))]
502 >;
503} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000504
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000505def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
506def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
507def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
508 let simm16 = 0;
509}
510def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
511def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
512def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
513 let simm16 = 0;
514}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000515} // End hasSideEffects
516
517//===----------------------------------------------------------------------===//
518// VOPC Instructions
519//===----------------------------------------------------------------------===//
520
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000521let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000522
Marek Olsak5df00d62014-12-07 12:18:57 +0000523defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000524defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000525defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000526defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000527defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000528defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000529defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
530defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
531defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000532defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000533defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000534defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000535defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000536defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000537defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000538defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000539
Tom Stellard75aadc22012-12-11 21:25:42 +0000540
Marek Olsak5df00d62014-12-07 12:18:57 +0000541defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000542defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000543defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000544defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000545defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
546defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
547defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
548defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
549defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
550defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
551defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
552defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
553defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
554defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
555defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
556defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000557
Tom Stellard75aadc22012-12-11 21:25:42 +0000558
Marek Olsak5df00d62014-12-07 12:18:57 +0000559defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000560defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000561defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000562defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000563defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000564defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000565defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
566defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
567defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000568defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000569defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000570defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000571defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000572defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000573defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000574defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000575
Tom Stellard75aadc22012-12-11 21:25:42 +0000576
Marek Olsak5df00d62014-12-07 12:18:57 +0000577defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000578defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000579defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000580defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000581defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
582defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
583defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
584defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
585defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000586defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000587defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000588defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000589defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
590defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
591defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
592defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000593
Tom Stellard75aadc22012-12-11 21:25:42 +0000594
Marek Olsak5df00d62014-12-07 12:18:57 +0000595let SubtargetPredicate = isSICI in {
596
Tom Stellard326d6ec2014-11-05 14:50:53 +0000597defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000598defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000599defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000600defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000601defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
602defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
603defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
604defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
605defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000606defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000607defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000608defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000609defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
610defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
611defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
612defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000613
Christian Konig76edd4f2013-02-26 17:52:29 +0000614
Tom Stellard326d6ec2014-11-05 14:50:53 +0000615defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000616defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000617defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000618defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000619defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
620defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
621defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
622defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
623defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000624defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000625defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000626defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000627defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
628defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
629defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
630defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000631
Christian Konig76edd4f2013-02-26 17:52:29 +0000632
Tom Stellard326d6ec2014-11-05 14:50:53 +0000633defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000634defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000635defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000636defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000637defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
638defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
639defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
640defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
641defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000642defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000643defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000644defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000645defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
646defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
647defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
648defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000649
Christian Konig76edd4f2013-02-26 17:52:29 +0000650
Matt Arsenault05b617f2015-03-23 18:45:23 +0000651defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000652defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000653defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000654defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000655defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
656defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
657defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
658defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
659defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000660defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000661defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000662defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000663defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
664defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
665defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
666defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000667
Marek Olsak5df00d62014-12-07 12:18:57 +0000668} // End SubtargetPredicate = isSICI
669
670defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000671defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000672defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000673defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000674defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
675defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
676defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
677defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Tom Stellard75aadc22012-12-11 21:25:42 +0000679
Marek Olsak5df00d62014-12-07 12:18:57 +0000680defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000681defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000682defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000683defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000684defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
685defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
686defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
687defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000688
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Marek Olsak5df00d62014-12-07 12:18:57 +0000690defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000691defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000692defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000693defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000694defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
695defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
696defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
697defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000698
Tom Stellard75aadc22012-12-11 21:25:42 +0000699
Marek Olsak5df00d62014-12-07 12:18:57 +0000700defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000701defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000702defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000703defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000704defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
705defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
706defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
707defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000708
Tom Stellard75aadc22012-12-11 21:25:42 +0000709
Marek Olsak5df00d62014-12-07 12:18:57 +0000710defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000711defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000712defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000713defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000714defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
715defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
716defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
717defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000718
Tom Stellard75aadc22012-12-11 21:25:42 +0000719
Marek Olsak5df00d62014-12-07 12:18:57 +0000720defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000721defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000722defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000723defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000724defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
725defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
726defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
727defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000728
Tom Stellard75aadc22012-12-11 21:25:42 +0000729
Marek Olsak5df00d62014-12-07 12:18:57 +0000730defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000731defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000732defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000733defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000734defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
735defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
736defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
737defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000738
Marek Olsak5df00d62014-12-07 12:18:57 +0000739defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000740defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000741defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000742defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000743defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
744defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
745defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
746defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000747
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000748} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000749
Matt Arsenault4831ce52015-01-06 23:00:37 +0000750defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000751defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000752defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000753defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000754
Tom Stellard8d6d4492014-04-22 16:33:57 +0000755//===----------------------------------------------------------------------===//
756// DS Instructions
757//===----------------------------------------------------------------------===//
758
Marek Olsak0c1f8812015-01-27 17:25:07 +0000759defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
760defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
761defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
762defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
763defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
764defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
765defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
766defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
767defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
768defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
769defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
770defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000771defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000772let mayLoad = 0 in {
773defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
774defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
775defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
776}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000777defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
778defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000779defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
780defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000781
Tom Stellarddb4995a2015-03-09 16:03:45 +0000782defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
783defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
784defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
785defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
786defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000787let mayLoad = 0 in {
788defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
789defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
790}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000791defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
792defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
793defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
794defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
795defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
796defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
797defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
798defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
799defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
800defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
801defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
802defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000803defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000804defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000805defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
806 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
807>;
808defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
809 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
810>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000811defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
812defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000813defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
814defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000815defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
816let mayStore = 0 in {
817defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
818defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
819defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
820defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
821defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
822defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
823defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
824}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000825defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
826defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
827defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000828defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
829defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
830defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
831defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
832defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
833defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
834defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
835defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
836defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
837defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
838defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
839defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000840defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000841let mayLoad = 0 in {
842defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
843defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
844defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
845}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000846defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
847defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
848defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
849defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000850
Marek Olsak0c1f8812015-01-27 17:25:07 +0000851defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
852defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
853defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
854defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
855defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
856defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
857defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
858defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
859defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
860defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
861defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
862defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000863defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000864defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000865defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
866defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000867defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
868defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
869defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
870defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000871
Tom Stellardcf051f42015-03-09 18:49:45 +0000872let mayStore = 0 in {
873defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
874defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
875defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
876}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000877
878defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
879defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
880defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
881defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
882defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
883defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
884defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
885defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
886defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
887defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
888defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
889defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
890defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
891
892defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
893defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
894
895defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
896defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
897defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
898defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
899defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
900defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
901defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
902defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
903defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
904defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
905defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
906defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
907defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
908
909defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
910defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
911
Tom Stellard8d6d4492014-04-22 16:33:57 +0000912//===----------------------------------------------------------------------===//
913// MUBUF Instructions
914//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000915
Tom Stellardaec94b32015-02-27 14:59:46 +0000916defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
917 mubuf<0x00>, "buffer_load_format_x", VGPR_32
918>;
919defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
920 mubuf<0x01>, "buffer_load_format_xy", VReg_64
921>;
922defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
923 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
924>;
925defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
926 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
927>;
928defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
929 mubuf<0x04>, "buffer_store_format_x", VGPR_32
930>;
931defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
932 mubuf<0x05>, "buffer_store_format_xy", VReg_64
933>;
934defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
935 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
936>;
937defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
938 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
939>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000940defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000941 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000942>;
943defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000944 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000945>;
946defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000947 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000948>;
949defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000950 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000951>;
952defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000953 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000954>;
955defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000956 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000957>;
958defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000959 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000960>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000961
Tom Stellardb02094e2014-07-21 15:45:01 +0000962defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000963 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000964>;
965
Tom Stellardb02094e2014-07-21 15:45:01 +0000966defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000967 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000968>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000969
Tom Stellardb02094e2014-07-21 15:45:01 +0000970defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000971 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000972>;
973
Tom Stellardb02094e2014-07-21 15:45:01 +0000974defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000975 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000976>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000977
Tom Stellardb02094e2014-07-21 15:45:01 +0000978defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000979 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000980>;
Marek Olsakee98b112015-01-27 17:24:58 +0000981
Aaron Watry81144372014-10-17 23:33:03 +0000982defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000983 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000984>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000985//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000986defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000987 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000988>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000989defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000990 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000991>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000992//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000993defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000994 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000995>;
996defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000997 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000998>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000999defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001000 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001001>;
1002defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001003 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001004>;
Aaron Watry62127802014-10-17 23:32:54 +00001005defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001006 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001007>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001008defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001009 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001010>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001011defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001012 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001013>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001014//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1015//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1016//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1017//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1018//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1019//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1020//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1021//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1022//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1023//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1024//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1025//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1026//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1027//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1028//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1029//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1030//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1031//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1032//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1033//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1034//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1035//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001036
Tom Stellarde1818af2016-02-18 03:42:32 +00001037let SubtargetPredicate = isSI, DisableVIDecoder = 1 in {
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001038defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
1039}
1040
1041defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001042
Tom Stellard8d6d4492014-04-22 16:33:57 +00001043//===----------------------------------------------------------------------===//
1044// MTBUF Instructions
1045//===----------------------------------------------------------------------===//
1046
Tom Stellard326d6ec2014-11-05 14:50:53 +00001047//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1048//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1049//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1050defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001051defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001052defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1053defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1054defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001055
Tom Stellard8d6d4492014-04-22 16:33:57 +00001056//===----------------------------------------------------------------------===//
1057// MIMG Instructions
1058//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001059
Tom Stellard326d6ec2014-11-05 14:50:53 +00001060defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1061defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1062//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1063//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1064//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1065//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00001066defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
1067defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001068//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1069//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1070defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1071//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1072//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1073//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1074//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1075//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1076//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1077//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1078//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1079//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1080//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1081//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1082//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1083//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1084//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1085//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1086//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1087//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001088defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1089defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001090defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1091defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1092defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001093defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1094defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001096defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1097defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001098defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1099defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1100defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001101defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1102defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001103defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001104defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1105defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001106defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1107defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1108defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001109defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1110defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001111defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001112defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1113defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001114defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1115defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1116defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001117defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1118defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001119defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001120defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1121defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001122defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001123defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1124defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001125defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001126defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1127defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001128defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001129defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1130defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001131defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001132defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1133defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001134defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001135defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001136defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1137defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001138defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1139defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001140defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001141defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1142defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001143defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001144defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001145defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1146defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1147defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1148defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1149defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1150defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1151defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1152defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1153//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1154//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001155
Tom Stellard8d6d4492014-04-22 16:33:57 +00001156//===----------------------------------------------------------------------===//
1157// VOP1 Instructions
1158//===----------------------------------------------------------------------===//
1159
Tom Stellard88e0b252015-10-06 15:57:53 +00001160let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1161defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001162}
Christian Konig76edd4f2013-02-26 17:52:29 +00001163
Matthias Braune1a67412015-04-24 00:25:50 +00001164let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001165defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001166} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001167
Tom Stellardfbe435d2014-03-17 17:03:51 +00001168let Uses = [EXEC] in {
1169
Tom Stellardae38f302015-01-14 01:13:19 +00001170// FIXME: Specify SchedRW for READFIRSTLANE_B32
1171
Tom Stellardfbe435d2014-03-17 17:03:51 +00001172def V_READFIRSTLANE_B32 : VOP1 <
1173 0x00000002,
1174 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001175 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001176 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001177 []
1178>;
1179
1180}
1181
Tom Stellardae38f302015-01-14 01:13:19 +00001182let SchedRW = [WriteQuarterRate32] in {
1183
Tom Stellard326d6ec2014-11-05 14:50:53 +00001184defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001185 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001186>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001187defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001189>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001190defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001191 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001192>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001193defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001194 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001195>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001196defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001197 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001198>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001199defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001200 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001201>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001202defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001203 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001204>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001205defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001206 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001207>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001208defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1209 VOP_I32_F32, cvt_rpi_i32_f32>;
1210defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1211 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001212defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001213defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001215>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001216defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001218>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001219defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001220 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001221>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001222defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001224>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001225defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001226 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001227>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001228defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001229 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001230>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001231defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001232 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001233>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001234defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001236>;
Tom Stellardae38f302015-01-14 01:13:19 +00001237
Matt Arsenault382d9452016-01-26 04:49:22 +00001238} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001239
Marek Olsak5df00d62014-12-07 12:18:57 +00001240defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001241 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001242>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001243defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001245>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001246defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001247 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001248>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001249defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001250 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001251>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001252defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001253 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001254>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001255defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001257>;
Tom Stellardae38f302015-01-14 01:13:19 +00001258
1259let SchedRW = [WriteQuarterRate32] in {
1260
Marek Olsak5df00d62014-12-07 12:18:57 +00001261defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001262 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001263>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001264defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001265 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001266>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001267defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1268 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001269>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001270defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001271 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001272>;
Tom Stellardae38f302015-01-14 01:13:19 +00001273
Matt Arsenault382d9452016-01-26 04:49:22 +00001274} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001275
1276let SchedRW = [WriteDouble] in {
1277
Marek Olsak5df00d62014-12-07 12:18:57 +00001278defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001280>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001281defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001282 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001283>;
Tom Stellardae38f302015-01-14 01:13:19 +00001284
Matt Arsenault382d9452016-01-26 04:49:22 +00001285} // End SchedRW = [WriteDouble];
Tom Stellardae38f302015-01-14 01:13:19 +00001286
Marek Olsak5df00d62014-12-07 12:18:57 +00001287defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001288 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001289>;
Tom Stellardae38f302015-01-14 01:13:19 +00001290
1291let SchedRW = [WriteDouble] in {
1292
Marek Olsak5df00d62014-12-07 12:18:57 +00001293defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001294 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001295>;
Tom Stellardae38f302015-01-14 01:13:19 +00001296
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001297} // End SchedRW = [WriteDouble]
1298
1299let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001300
Marek Olsak5df00d62014-12-07 12:18:57 +00001301defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001302 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001303>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001304defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001305 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001306>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001307
1308} // End SchedRW = [WriteQuarterRate32]
1309
Marek Olsak5df00d62014-12-07 12:18:57 +00001310defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1311defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1312defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1313defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1314defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001315defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1316 VOP_I32_F64
1317>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001318
1319let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001320defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1321 VOP_F64_F64
1322>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001323
1324defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
1325 VOP_F64_F64
1326>;
1327} // End SchedRW = [WriteDoubleAdd]
1328
1329
Tom Stellardc34c37a2015-02-18 16:08:15 +00001330defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1331 VOP_I32_F32
1332>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001333defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1334 VOP_F32_F32
1335>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001336let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1337defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001338}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001339
1340let Uses = [M0, EXEC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001341defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1342defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1343defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001344} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001345
Marek Olsak5df00d62014-12-07 12:18:57 +00001346// These instruction only exist on SI and CI
1347let SubtargetPredicate = isSICI in {
1348
Tom Stellardae38f302015-01-14 01:13:19 +00001349let SchedRW = [WriteQuarterRate32] in {
1350
Tom Stellard4b3e7552015-04-23 19:33:52 +00001351defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00001352defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32",
1353 VOP_F32_F32, int_amdgcn_log_clamp>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001354defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1355defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1356defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
Matt Arsenault79963e82016-02-13 01:03:00 +00001357 VOP_F32_F32, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001358>;
1359defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1360 VOP_F32_F32, AMDGPUrsq_legacy
1361>;
Tom Stellardae38f302015-01-14 01:13:19 +00001362
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001363} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001364
1365let SchedRW = [WriteDouble] in {
1366
Marek Olsak5df00d62014-12-07 12:18:57 +00001367defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1368defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
Matt Arsenault79963e82016-02-13 01:03:00 +00001369 VOP_F64_F64, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001370>;
1371
Tom Stellardae38f302015-01-14 01:13:19 +00001372} // End SchedRW = [WriteDouble]
1373
Marek Olsak5df00d62014-12-07 12:18:57 +00001374} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001375
1376//===----------------------------------------------------------------------===//
1377// VINTRP Instructions
1378//===----------------------------------------------------------------------===//
1379
Matt Arsenault80f766a2015-09-10 01:23:28 +00001380let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001381
Tom Stellardae38f302015-01-14 01:13:19 +00001382// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001383
1384multiclass V_INTERP_P1_F32_m : VINTRP_m <
1385 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001386 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001387 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1388 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1389 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001390 (i32 imm:$attr)))]
1391>;
1392
1393let OtherPredicates = [has32BankLDS] in {
1394
1395defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1396
1397} // End OtherPredicates = [has32BankLDS]
1398
Tom Stellarde1818af2016-02-18 03:42:32 +00001399let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +00001400
1401defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1402
Tom Stellarde1818af2016-02-18 03:42:32 +00001403} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +00001404
Tom Stellard50828162015-05-25 16:15:56 +00001405let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1406
Marek Olsak5df00d62014-12-07 12:18:57 +00001407defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001408 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001409 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001410 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1411 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1412 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001413 (i32 imm:$attr)))]>;
1414
1415} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001416
Marek Olsak5df00d62014-12-07 12:18:57 +00001417defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001418 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001419 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001420 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1421 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1422 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1423 (i32 imm:$attr)))]>;
1424
Matt Arsenault80f766a2015-09-10 01:23:28 +00001425} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001426
Tom Stellard8d6d4492014-04-22 16:33:57 +00001427//===----------------------------------------------------------------------===//
1428// VOP2 Instructions
1429//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001430
Tom Stellard5224df32015-03-10 16:16:44 +00001431multiclass V_CNDMASK <vop2 op, string name> {
Tom Stellard41b7e632015-11-06 20:56:18 +00001432 defm _e32 : VOP2_m <op, name, VOP_CNDMASK, [], name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001433
Tom Stellard5224df32015-03-10 16:16:44 +00001434 defm _e64 : VOP3_m <
1435 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001436 name#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3, 0>;
Tom Stellard5224df32015-03-10 16:16:44 +00001437}
1438
1439defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001440
1441let isCommutable = 1 in {
1442defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1443 VOP_F32_F32_F32, fadd
1444>;
1445
1446defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1447defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1448 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1449>;
1450} // End isCommutable = 1
1451
1452let isCommutable = 1 in {
1453
1454defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
Matt Arsenault77131622016-01-23 05:42:38 +00001455 VOP_F32_F32_F32
Marek Olsak5df00d62014-12-07 12:18:57 +00001456>;
1457
1458defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1459 VOP_F32_F32_F32, fmul
1460>;
1461
1462defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1463 VOP_I32_I32_I32, AMDGPUmul_i24
1464>;
Tom Stellard894b9882015-02-18 16:08:14 +00001465
1466defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1467 VOP_I32_I32_I32
1468>;
1469
Marek Olsak5df00d62014-12-07 12:18:57 +00001470defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1471 VOP_I32_I32_I32, AMDGPUmul_u24
1472>;
Tom Stellard894b9882015-02-18 16:08:14 +00001473
1474defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1475 VOP_I32_I32_I32
1476>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001477
1478defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1479 fminnum>;
1480defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1481 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001482defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1483defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1484defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1485defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001486
Marek Olsak5df00d62014-12-07 12:18:57 +00001487defm V_LSHRREV_B32 : VOP2Inst <
1488 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001489 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001490>;
1491
Marek Olsak5df00d62014-12-07 12:18:57 +00001492defm V_ASHRREV_I32 : VOP2Inst <
1493 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001494 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001495>;
1496
Marek Olsak5df00d62014-12-07 12:18:57 +00001497defm V_LSHLREV_B32 : VOP2Inst <
1498 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001499 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001500>;
1501
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001502defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1503defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1504defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001505
Tom Stellardcc4c8712016-02-16 18:14:56 +00001506let Constraints = "$vdst = $src2", DisableEncoding="$src2",
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001507 isConvertibleToThreeAddress = 1 in {
1508defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1509}
Marek Olsak5df00d62014-12-07 12:18:57 +00001510} // End isCommutable = 1
1511
Matt Arsenault70120fa2015-02-21 21:29:00 +00001512defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001513
1514let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001515defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001516} // End isCommutable = 1
1517
Matt Arsenault86d336e2015-09-08 21:15:00 +00001518let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001519// No patterns so that the scalar instructions are always selected.
1520// The scalar versions will be replaced with vector when needed later.
1521
1522// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1523// but the VI instructions behave the same as the SI versions.
1524defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001525 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001526>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001527defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001528
1529defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001530 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001531>;
1532
Marek Olsak5df00d62014-12-07 12:18:57 +00001533defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001534 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001535>;
1536defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001537 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001538>;
1539defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001540 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001541>;
1542
Matt Arsenault86d336e2015-09-08 21:15:00 +00001543} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001544
Marek Olsak15e4a592015-01-15 18:42:55 +00001545defm V_READLANE_B32 : VOP2SI_3VI_m <
1546 vop3 <0x001, 0x289>,
1547 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001548 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001549 (ins VGPR_32:$src0, SCSrc_32:$src1),
1550 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001551>;
1552
Marek Olsak15e4a592015-01-15 18:42:55 +00001553defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1554 vop3 <0x002, 0x28a>,
1555 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001556 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001557 (ins SReg_32:$src0, SCSrc_32:$src1),
1558 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001559>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001560
Marek Olsak15e4a592015-01-15 18:42:55 +00001561// These instructions only exist on SI and CI
1562let SubtargetPredicate = isSICI in {
1563
Tom Stellard85656ca2015-08-07 15:34:30 +00001564let isCommutable = 1 in {
1565defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1566 VOP_F32_F32_F32
1567>;
1568} // End isCommutable = 1
1569
Marek Olsak191507e2015-02-03 17:38:12 +00001570defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001571 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001572>;
Marek Olsak191507e2015-02-03 17:38:12 +00001573defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001574 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001575>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001576
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001577let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001578defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1579defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1580defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001581} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001582} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001583
Marek Olsak63a7b082015-03-24 13:40:21 +00001584defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1585 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001586>;
1587defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001588 VOP_I32_I32_I32
1589>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001590defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001591 VOP_I32_I32_I32, int_amdgcn_mbcnt_lo
Tom Stellardb4a313a2014-08-01 00:32:39 +00001592>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001593defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001594 VOP_I32_I32_I32, int_amdgcn_mbcnt_hi
Marek Olsakf0b130a2015-01-15 18:43:06 +00001595>;
1596defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001597 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001598>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001599
Marek Olsak11057ee2015-02-03 17:38:01 +00001600defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1601 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1602
1603defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1604 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001605>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001606defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1607 VOP_I32_F32_F32
1608>;
1609defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1610 VOP_I32_F32_F32, int_SI_packf16
1611>;
1612defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1613 VOP_I32_I32_I32
1614>;
1615defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1616 VOP_I32_I32_I32
1617>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001618
1619//===----------------------------------------------------------------------===//
1620// VOP3 Instructions
1621//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001622
Matt Arsenault95e48662014-11-13 19:26:47 +00001623let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001624defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001625 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001626>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001627
Marek Olsak5df00d62014-12-07 12:18:57 +00001628defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001630>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001631
Marek Olsak5df00d62014-12-07 12:18:57 +00001632defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001633 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1634>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001635defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001637>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001638} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001639
Marek Olsak5df00d62014-12-07 12:18:57 +00001640defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001641 VOP_F32_F32_F32_F32, int_amdgcn_cubeid
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001642>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001643defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001644 VOP_F32_F32_F32_F32, int_amdgcn_cubesc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001645>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001646defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001647 VOP_F32_F32_F32_F32, int_amdgcn_cubetc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001649defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001650 VOP_F32_F32_F32_F32, int_amdgcn_cubema
Tom Stellardb4a313a2014-08-01 00:32:39 +00001651>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001652
Marek Olsak5df00d62014-12-07 12:18:57 +00001653defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001654 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1655>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001656defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001657 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1658>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001659
1660defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001661 VOP_I32_I32_I32_I32, AMDGPUbfi
1662>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001663
1664let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001665defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001666 VOP_F32_F32_F32_F32, fma
1667>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001668defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001669 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001670>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001671} // End isCommutable = 1
1672
Tom Stellard326d6ec2014-11-05 14:50:53 +00001673//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001674defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001675 VOP_I32_I32_I32_I32
1676>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001677defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001678 VOP_I32_I32_I32_I32
1679>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001680
Marek Olsak794ff832015-01-27 17:25:15 +00001681defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001682 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1683
Marek Olsak794ff832015-01-27 17:25:15 +00001684defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001685 VOP_I32_I32_I32_I32, AMDGPUsmin3
1686>;
Marek Olsak794ff832015-01-27 17:25:15 +00001687defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001688 VOP_I32_I32_I32_I32, AMDGPUumin3
1689>;
Marek Olsak794ff832015-01-27 17:25:15 +00001690defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001691 VOP_F32_F32_F32_F32, AMDGPUfmax3
1692>;
Marek Olsak794ff832015-01-27 17:25:15 +00001693defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001694 VOP_I32_I32_I32_I32, AMDGPUsmax3
1695>;
Marek Olsak794ff832015-01-27 17:25:15 +00001696defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001697 VOP_I32_I32_I32_I32, AMDGPUumax3
1698>;
Marek Olsak794ff832015-01-27 17:25:15 +00001699defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001700 VOP_F32_F32_F32_F32, AMDGPUfmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001701>;
1702defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001703 VOP_I32_I32_I32_I32, AMDGPUsmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001704>;
1705defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001706 VOP_I32_I32_I32_I32, AMDGPUumed3
Marek Olsak794ff832015-01-27 17:25:15 +00001707>;
1708
Tom Stellard326d6ec2014-11-05 14:50:53 +00001709//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1710//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1711//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001712defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001713 VOP_I32_I32_I32_I32
1714>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001715//def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001716defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001717 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001718>;
Tom Stellardae38f302015-01-14 01:13:19 +00001719
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001720let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001721
Tom Stellardb4a313a2014-08-01 00:32:39 +00001722defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001723 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001724>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001725
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001726} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001727
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001728let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001729let isCommutable = 1 in {
1730
Marek Olsak5df00d62014-12-07 12:18:57 +00001731defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001732 VOP_F64_F64_F64, fadd, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001733>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001734defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001735 VOP_F64_F64_F64, fmul, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001736>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001737
Marek Olsak5df00d62014-12-07 12:18:57 +00001738defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001739 VOP_F64_F64_F64, fminnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001740>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001741defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001742 VOP_F64_F64_F64, fmaxnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743>;
Tom Stellard7512c082013-07-12 18:14:56 +00001744
Matt Arsenault382d9452016-01-26 04:49:22 +00001745} // End isCommutable = 1
Tom Stellard7512c082013-07-12 18:14:56 +00001746
Marek Olsak5df00d62014-12-07 12:18:57 +00001747defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001748 VOP_F64_F64_I32, AMDGPUldexp, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001749>;
Christian Konig70a50322013-03-27 09:12:51 +00001750
Matt Arsenault382d9452016-01-26 04:49:22 +00001751} // End let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001752
1753let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001754
Marek Olsak5df00d62014-12-07 12:18:57 +00001755defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001756 VOP_I32_I32_I32
1757>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001758defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001759 VOP_I32_I32_I32, mulhu
Tom Stellardb4a313a2014-08-01 00:32:39 +00001760>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001761
Tom Stellarde1818af2016-02-18 03:42:32 +00001762let DisableVIDecoder=1 in { // removed from VI as identical to V_MUL_LO_U32
Marek Olsak5df00d62014-12-07 12:18:57 +00001763defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001764 VOP_I32_I32_I32
1765>;
Tom Stellarde1818af2016-02-18 03:42:32 +00001766}
1767
Marek Olsak5df00d62014-12-07 12:18:57 +00001768defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001769 VOP_I32_I32_I32, mulhs
Tom Stellardb4a313a2014-08-01 00:32:39 +00001770>;
Christian Konig70a50322013-03-27 09:12:51 +00001771
Matt Arsenault382d9452016-01-26 04:49:22 +00001772} // End isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001773
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001774let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001775defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
Tom Stellarde9934512016-02-11 18:25:26 +00001776 VOP3b_F32_I1_F32_F32_F32, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001777>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001778}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001779
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001780let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001781// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001782defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
Tom Stellarde9934512016-02-11 18:25:26 +00001783 VOP3b_F64_I1_F64_F64_F64, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001784>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001785} // End SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001786
Matt Arsenault80f766a2015-09-10 01:23:28 +00001787let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001788
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001789let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001790// v_div_fmas_f32:
1791// result = src0 * src1 + src2
1792// if (vcc)
1793// result *= 2^32
1794//
1795defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001796 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001797>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001798}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001799
Tom Stellardae38f302015-01-14 01:13:19 +00001800let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001801// v_div_fmas_f64:
1802// result = src0 * src1 + src2
1803// if (vcc)
1804// result *= 2^64
1805//
1806defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001807 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001808>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001809
Tom Stellardae38f302015-01-14 01:13:19 +00001810} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001811} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001812
Tom Stellard326d6ec2014-11-05 14:50:53 +00001813//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1814//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1815//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001816
Tom Stellardae38f302015-01-14 01:13:19 +00001817let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001818defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001819 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001820>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001821
Matt Arsenault382d9452016-01-26 04:49:22 +00001822} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001823
Marek Olsakeae20ab2015-01-15 18:42:40 +00001824// These instructions only exist on SI and CI
1825let SubtargetPredicate = isSICI in {
1826
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001827defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1828defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1829defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001830
1831defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1832 VOP_F32_F32_F32_F32>;
1833
1834} // End SubtargetPredicate = isSICI
1835
Tom Stellarde1818af2016-02-18 03:42:32 +00001836let SubtargetPredicate = isVI, DisableSIDecoder = 1 in {
Marek Olsak707a6d02015-02-03 21:53:01 +00001837
1838defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1839 VOP_I64_I32_I64
1840>;
1841defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1842 VOP_I64_I32_I64
1843>;
1844defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1845 VOP_I64_I32_I64
1846>;
1847
1848} // End SubtargetPredicate = isVI
1849
Tom Stellard8d6d4492014-04-22 16:33:57 +00001850//===----------------------------------------------------------------------===//
1851// Pseudo Instructions
1852//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001853let isCodeGenOnly = 1, isPseudo = 1 in {
1854
Marek Olsak7d777282015-03-24 13:40:15 +00001855// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +00001856def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Marek Olsak7d777282015-03-24 13:40:15 +00001857 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []
1858>;
1859
Matt Arsenault80f766a2015-09-10 01:23:28 +00001860let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard4842c052015-01-07 20:27:25 +00001861// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1862// pass to enable folding of inline immediates.
Tom Stellardcc4c8712016-02-16 18:14:56 +00001863def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$vdst), (ins VSrc_64:$src0), "", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001864} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0
Tom Stellard4842c052015-01-07 20:27:25 +00001865
Matt Arsenaultd092a062015-10-02 18:58:37 +00001866let hasSideEffects = 1, SALU = 1 in {
Tom Stellard60024a02014-09-24 01:33:24 +00001867def SGPR_USE : InstSI <(outs),(ins), "", []>;
1868}
1869
Matt Arsenault8fb37382013-10-11 21:03:36 +00001870// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001871// and should be lowered to ISA instructions prior to codegen.
1872
Tom Stellardaa798342015-05-01 03:44:09 +00001873let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in {
1874let Uses = [EXEC], Defs = [EXEC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001875
1876let isBranch = 1, isTerminator = 1 in {
1877
Tom Stellard919bb6b2014-04-29 23:12:53 +00001878def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001879 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001880 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001881 "",
Matt Arsenault7898b902016-01-22 18:42:55 +00001882 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001883>;
1884
Tom Stellardf8794352012-12-19 22:10:31 +00001885def SI_ELSE : InstSI <
1886 (outs SReg_64:$dst),
1887 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001888 "",
Matt Arsenault7898b902016-01-22 18:42:55 +00001889 [(set i64:$dst, (int_amdgcn_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001890> {
Tom Stellardf8794352012-12-19 22:10:31 +00001891 let Constraints = "$src = $dst";
1892}
1893
1894def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001895 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001896 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001897 "si_loop $saved, $target",
Matt Arsenault7898b902016-01-22 18:42:55 +00001898 [(int_amdgcn_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001899>;
Tom Stellardf8794352012-12-19 22:10:31 +00001900
Matt Arsenault382d9452016-01-26 04:49:22 +00001901} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001902
1903def SI_BREAK : InstSI <
1904 (outs SReg_64:$dst),
1905 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001906 "si_else $dst, $src",
Matt Arsenault7898b902016-01-22 18:42:55 +00001907 [(set i64:$dst, (int_amdgcn_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001908>;
1909
1910def SI_IF_BREAK : InstSI <
1911 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001912 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001913 "si_if_break $dst, $vcc, $src",
Matt Arsenault7898b902016-01-22 18:42:55 +00001914 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001915>;
1916
1917def SI_ELSE_BREAK : InstSI <
1918 (outs SReg_64:$dst),
1919 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001920 "si_else_break $dst, $src0, $src1",
Matt Arsenault7898b902016-01-22 18:42:55 +00001921 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001922>;
1923
1924def SI_END_CF : InstSI <
1925 (outs),
1926 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001927 "si_end_cf $saved",
Matt Arsenault7898b902016-01-22 18:42:55 +00001928 [(int_amdgcn_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001929>;
1930
Tom Stellardaa798342015-05-01 03:44:09 +00001931} // End Uses = [EXEC], Defs = [EXEC]
1932
1933let Uses = [EXEC], Defs = [EXEC,VCC] in {
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001934def SI_KILL : InstSI <
1935 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001936 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001937 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001938 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001939>;
Tom Stellardaa798342015-05-01 03:44:09 +00001940} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001941
Matt Arsenault382d9452016-01-26 04:49:22 +00001942} // End mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001943
Christian Konig2989ffc2013-03-18 11:34:16 +00001944let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1945
Matt Arsenault28419272015-10-07 00:42:51 +00001946class SI_INDIRECT_SRC<RegisterClass rc> : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001947 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenault28419272015-10-07 00:42:51 +00001948 (ins rc:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001949 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001950 []
1951>;
1952
1953class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1954 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001955 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001956 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001957 []
1958> {
1959 let Constraints = "$src = $dst";
1960}
1961
Matt Arsenault28419272015-10-07 00:42:51 +00001962// TODO: We can support indirect SGPR access.
1963def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
1964def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
1965def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
1966def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
1967def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
1968
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001969def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001970def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1971def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1972def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1973def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1974
Matt Arsenault382d9452016-01-26 04:49:22 +00001975} // End Uses = [EXEC], Defs = [EXEC,VCC,M0]
Christian Konig2989ffc2013-03-18 11:34:16 +00001976
Tom Stellardeba61072014-05-02 15:41:42 +00001977multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1978
Matt Arsenault80f766a2015-09-10 01:23:28 +00001979 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001980 def _SAVE : InstSI <
1981 (outs),
Matt Arsenault08f14de2015-11-06 18:07:53 +00001982 (ins sgpr_class:$src, i32imm:$frame_idx),
Matt Arsenault382d9452016-01-26 04:49:22 +00001983 "", []> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001984 let mayStore = 1;
1985 let mayLoad = 0;
1986 }
Tom Stellardeba61072014-05-02 15:41:42 +00001987
Tom Stellard42fb60e2015-01-14 15:42:31 +00001988 def _RESTORE : InstSI <
1989 (outs sgpr_class:$dst),
Matt Arsenault08f14de2015-11-06 18:07:53 +00001990 (ins i32imm:$frame_idx),
Matt Arsenault382d9452016-01-26 04:49:22 +00001991 "", []> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001992 let mayStore = 0;
1993 let mayLoad = 1;
1994 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00001995 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001996}
1997
Tom Stellardc2743492015-05-12 15:00:53 +00001998// It's unclear whether you can use M0 as the output of v_readlane_b32
1999// instructions, so use SGPR_32 register class for spills to prevent
2000// this from happening.
2001defm SI_SPILL_S32 : SI_SPILL_SGPR <SGPR_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00002002defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2003defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2004defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2005defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2006
Tom Stellard96468902014-09-24 01:33:17 +00002007multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00002008 let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002009 def _SAVE : InstSI <
2010 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002011 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002012 SReg_32:$scratch_offset),
Matt Arsenault382d9452016-01-26 04:49:22 +00002013 "", []> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002014 let mayStore = 1;
2015 let mayLoad = 0;
2016 }
Tom Stellard96468902014-09-24 01:33:17 +00002017
Tom Stellard42fb60e2015-01-14 15:42:31 +00002018 def _RESTORE : InstSI <
2019 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002020 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Matt Arsenault382d9452016-01-26 04:49:22 +00002021 "", []> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002022 let mayStore = 0;
2023 let mayLoad = 1;
2024 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00002025 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002026}
2027
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002028defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002029defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2030defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2031defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2032defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2033defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2034
Tom Stellard067c8152014-07-21 14:01:14 +00002035let Defs = [SCC] in {
2036
2037def SI_CONSTDATA_PTR : InstSI <
2038 (outs SReg_64:$dst),
Tom Stellardc93fc112015-12-10 02:13:01 +00002039 (ins const_ga:$ptr),
2040 "", [(set SReg_64:$dst, (i64 (SIconstdata_ptr (tglobaladdr:$ptr))))]
Matt Arsenaultd092a062015-10-02 18:58:37 +00002041> {
2042 let SALU = 1;
2043}
Tom Stellard067c8152014-07-21 14:01:14 +00002044
2045} // End Defs = [SCC]
2046
Matt Arsenault382d9452016-01-26 04:49:22 +00002047} // End isCodeGenOnly, isPseudo
Tom Stellard75aadc22012-12-11 21:25:42 +00002048
Matt Arsenault382d9452016-01-26 04:49:22 +00002049} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002050
Marek Olsak5df00d62014-12-07 12:18:57 +00002051let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002052
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002053def : Pat <
2054 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002055 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002056>;
2057
Tom Stellard75aadc22012-12-11 21:25:42 +00002058/* int_SI_vs_load_input */
2059def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002060 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002061 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002062>;
2063
Tom Stellard75aadc22012-12-11 21:25:42 +00002064def : Pat <
2065 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002066 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002067 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002068 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002069>;
2070
Tom Stellard8d6d4492014-04-22 16:33:57 +00002071//===----------------------------------------------------------------------===//
2072// SMRD Patterns
2073//===----------------------------------------------------------------------===//
2074
Tom Stellard217361c2015-08-06 19:28:38 +00002075multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002076
Tom Stellarddee26a22015-08-06 19:28:30 +00002077 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002078 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002079 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002080 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002081 >;
2082
Tom Stellarddee26a22015-08-06 19:28:30 +00002083 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002084 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002085 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002086 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002087 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002088
2089 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002090 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002091 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2092 > {
2093 let Predicates = [isCIOnly];
2094 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002095}
2096
Tom Stellarda6f24c62015-12-15 20:55:55 +00002097// Global and constant loads can be selected to either MUBUF or SMRD
2098// instructions, but SMRD instructions are faster so we want the instruction
2099// selector to prefer those.
2100let AddedComplexity = 100 in {
2101
Tom Stellard217361c2015-08-06 19:28:38 +00002102defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2103defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2104defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
Tom Stellard217361c2015-08-06 19:28:38 +00002105defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2106defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002107
Tom Stellarddee26a22015-08-06 19:28:30 +00002108// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002109def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002110 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2111 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002112>;
2113
2114// 2. Offset loaded in an 32bit SGPR
2115def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002116 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2117 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002118>;
2119
Tom Stellard217361c2015-08-06 19:28:38 +00002120let Predicates = [isCI] in {
2121
2122def : Pat <
2123 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2124 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2125>;
2126
2127} // End Predicates = [isCI]
2128
Tom Stellarda6f24c62015-12-15 20:55:55 +00002129} // End let AddedComplexity = 10000
2130
Tom Stellardae4c9e72014-06-20 17:06:11 +00002131//===----------------------------------------------------------------------===//
2132// SOP1 Patterns
2133//===----------------------------------------------------------------------===//
2134
Tom Stellardae4c9e72014-06-20 17:06:11 +00002135def : Pat <
2136 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002137 (i64 (REG_SEQUENCE SReg_64,
Tom Stellardbc4497b2016-02-12 23:45:29 +00002138 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Matt Arsenaulteb492162014-11-02 23:46:51 +00002139 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002140>;
2141
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002142def : Pat <
2143 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
2144 (S_ABS_I32 $x)
2145>;
2146
Tom Stellard58ac7442014-04-29 23:12:48 +00002147//===----------------------------------------------------------------------===//
2148// SOP2 Patterns
2149//===----------------------------------------------------------------------===//
2150
Tom Stellard80942a12014-09-05 14:07:59 +00002151// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002152// case, the sgpr-copies pass will fix this to use the vector version.
2153def : Pat <
2154 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002155 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002156>;
2157
Tom Stellard58ac7442014-04-29 23:12:48 +00002158//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002159// SOPP Patterns
2160//===----------------------------------------------------------------------===//
2161
Matt Arsenault10ca39c2016-01-22 21:30:43 +00002162// FIXME: These should be removed eventually
Tom Stellard85ad4292014-06-17 16:53:09 +00002163def : Pat <
2164 (int_AMDGPU_barrier_global),
2165 (S_BARRIER)
2166>;
2167
Matt Arsenault10ca39c2016-01-22 21:30:43 +00002168def : Pat <
2169 (int_AMDGPU_barrier_local),
2170 (S_BARRIER)
2171>;
2172
Tom Stellard85ad4292014-06-17 16:53:09 +00002173//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002174// VOP1 Patterns
2175//===----------------------------------------------------------------------===//
2176
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002177let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002178
2179//def : RcpPat<V_RCP_F64_e32, f64>;
2180//defm : RsqPat<V_RSQ_F64_e32, f64>;
2181//defm : RsqPat<V_RSQ_F32_e32, f32>;
2182
2183def : RsqPat<V_RSQ_F32_e32, f32>;
2184def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002185}
2186
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002187//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002188// VOP2 Patterns
2189//===----------------------------------------------------------------------===//
2190
Tom Stellardae4c9e72014-06-20 17:06:11 +00002191def : Pat <
2192 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002193 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002194>;
2195
Tom Stellard5224df32015-03-10 16:16:44 +00002196def : Pat <
2197 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2198 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2199>;
2200
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002201// Pattern for V_MAC_F32
2202def : Pat <
2203 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2204 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2205 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2206 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2207 $src2_modifiers, $src2, $clamp, $omod)
2208>;
2209
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002210/********** ======================= **********/
2211/********** Image sampling patterns **********/
2212/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002213
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002214// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002215class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002216 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002217 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2218 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2219 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2220 $addr, $rsrc, $sampler)
2221>;
2222
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002223multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2224 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2225 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2226 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2227 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2228 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2229}
2230
2231// Image only
2232class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002233 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
2234 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002235 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2236 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2237 $addr, $rsrc)
2238>;
2239
2240multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2241 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2242 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2243 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2244}
2245
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002246class ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2247 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$r128, imm:$da, imm:$glc,
2248 imm:$slc),
2249 (opcode (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $da),
2250 (as_i1imm $r128), 0, 0, (as_i1imm $slc), $addr, $rsrc)
2251>;
2252
2253multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
2254 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2255 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2256 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2257}
2258
2259class ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2260 (name v4f32:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, imm:$r128, imm:$da,
2261 imm:$glc, imm:$slc),
2262 (opcode $data, (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $da),
2263 (as_i1imm $r128), 0, 0, (as_i1imm $slc), $addr, $rsrc)
2264>;
2265
2266multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
2267 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2268 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2269 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2270}
2271
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002272// Basic sample
2273defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2274defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2275defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2276defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2277defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2278defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2279defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2280defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2281defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2282defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2283
2284// Sample with comparison
2285defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2286defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2287defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2288defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2289defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2290defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2291defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2292defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2293defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2294defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2295
2296// Sample with offsets
2297defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2298defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2299defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2300defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2301defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2302defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2303defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2304defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2305defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2306defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2307
2308// Sample with comparison and offsets
2309defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2310defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2311defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2312defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2313defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2314defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2315defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2316defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2317defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2318defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2319
2320// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002321// Only the variants which make sense are defined.
2322def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2323def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2324def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2325def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2326def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2327def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2328def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2329def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2330def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2331
2332def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2333def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2334def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2335def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2336def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2337def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2338def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2339def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2340def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2341
2342def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2343def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2344def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2345def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2346def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2347def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2348def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2349def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2350def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2351
2352def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2353def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2354def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2355def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2356def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2357def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2358def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2359def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2360
2361def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2362def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2363def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2364
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002365def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2366defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2367defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002368defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
2369defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
2370defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
2371defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002372
Tom Stellard9fa17912013-08-14 23:24:45 +00002373/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002374def : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002375 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002376 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002377>;
2378
Tom Stellard9fa17912013-08-14 23:24:45 +00002379class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002380 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002381 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002382>;
2383
Tom Stellard9fa17912013-08-14 23:24:45 +00002384class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002385 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002386 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002387>;
2388
Tom Stellard9fa17912013-08-14 23:24:45 +00002389class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002390 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002391 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002392>;
2393
Tom Stellard9fa17912013-08-14 23:24:45 +00002394class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002395 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002396 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002397 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002398>;
2399
Tom Stellard9fa17912013-08-14 23:24:45 +00002400class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002401 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002402 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002403 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002404>;
2405
Tom Stellard9fa17912013-08-14 23:24:45 +00002406/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002407multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2408 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2409MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002410 def : SamplePattern <SIsample, sample, addr_type>;
2411 def : SampleRectPattern <SIsample, sample, addr_type>;
2412 def : SampleArrayPattern <SIsample, sample, addr_type>;
2413 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2414 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002415
Tom Stellard9fa17912013-08-14 23:24:45 +00002416 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2417 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2418 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2419 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002420
Tom Stellard9fa17912013-08-14 23:24:45 +00002421 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2422 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2423 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2424 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002425
Tom Stellard9fa17912013-08-14 23:24:45 +00002426 def : SamplePattern <SIsampled, sample_d, addr_type>;
2427 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2428 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2429 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002430}
2431
Tom Stellard682bfbc2013-10-10 17:11:24 +00002432defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2433 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2434 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2435 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002436 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002437defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2438 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2439 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2440 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002441 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002442defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2443 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2444 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2445 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002446 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002447defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2448 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2449 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2450 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002451 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002452
Christian Konig4a1b9c32013-03-18 11:34:10 +00002453/********** ============================================ **********/
2454/********** Extraction, Insertion, Building and Casting **********/
2455/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002456
Christian Konig4a1b9c32013-03-18 11:34:10 +00002457foreach Index = 0-2 in {
2458 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002459 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002460 >;
2461 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002462 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002463 >;
2464
2465 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002466 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002467 >;
2468 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002469 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002470 >;
2471}
2472
2473foreach Index = 0-3 in {
2474 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002475 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002476 >;
2477 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002478 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002479 >;
2480
2481 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002482 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002483 >;
2484 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002485 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002486 >;
2487}
2488
2489foreach Index = 0-7 in {
2490 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002491 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002492 >;
2493 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002494 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002495 >;
2496
2497 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002498 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002499 >;
2500 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002501 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002502 >;
2503}
2504
2505foreach Index = 0-15 in {
2506 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002507 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002508 >;
2509 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002510 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002511 >;
2512
2513 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002514 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002515 >;
2516 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002517 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002518 >;
2519}
Tom Stellard75aadc22012-12-11 21:25:42 +00002520
Matt Arsenault382d9452016-01-26 04:49:22 +00002521// FIXME: Why do only some of these type combinations for SReg and
2522// VReg?
2523// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002524def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002525def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002526def : BitConvert <i32, f32, SReg_32>;
2527def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002528
Matt Arsenault382d9452016-01-26 04:49:22 +00002529// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +00002530def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +00002531def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00002532def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002533def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002534def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002535def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002536def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002537def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002538def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002539def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002540def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002541def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002542def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002543def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00002544
Matt Arsenault382d9452016-01-26 04:49:22 +00002545// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +00002546def : BitConvert <v2i64, v4i32, SReg_128>;
2547def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002548def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002549def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002550def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002551def : BitConvert <v4i32, v2f64, VReg_128>;
2552
Matt Arsenault382d9452016-01-26 04:49:22 +00002553// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +00002554def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002555def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002556def : BitConvert <v8i32, v8f32, VReg_256>;
2557def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002558
Matt Arsenault382d9452016-01-26 04:49:22 +00002559// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002560def : BitConvert <v16i32, v16f32, VReg_512>;
2561def : BitConvert <v16f32, v16i32, VReg_512>;
2562
Christian Konig8dbe6f62013-02-21 15:17:27 +00002563/********** =================== **********/
2564/********** Src & Dst modifiers **********/
2565/********** =================== **********/
2566
2567def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002568 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2569 (f32 FP_ZERO), (f32 FP_ONE)),
2570 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002571>;
2572
Michel Danzer624b02a2014-02-04 07:12:38 +00002573/********** ================================ **********/
2574/********** Floating point absolute/negative **********/
2575/********** ================================ **********/
2576
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002577// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002578
Michel Danzer624b02a2014-02-04 07:12:38 +00002579def : Pat <
2580 (fneg (fabs f32:$src)),
Matt Arsenault382d9452016-01-26 04:49:22 +00002581 (S_OR_B32 $src, 0x80000000) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +00002582>;
2583
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002584// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002585def : Pat <
2586 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002587 (REG_SEQUENCE VReg_64,
2588 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2589 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002590 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002591 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2592 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002593>;
2594
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002595def : Pat <
2596 (fabs f32:$src),
2597 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2598>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002599
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002600def : Pat <
2601 (fneg f32:$src),
2602 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2603>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002604
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002605def : Pat <
2606 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002607 (REG_SEQUENCE VReg_64,
2608 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2609 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002610 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002611 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2612 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002613>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002614
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002615def : Pat <
2616 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002617 (REG_SEQUENCE VReg_64,
2618 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2619 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002620 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002621 (V_MOV_B32_e32 0x80000000)),
2622 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002623>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002624
Christian Konigc756cb992013-02-16 11:28:22 +00002625/********** ================== **********/
2626/********** Immediate Patterns **********/
2627/********** ================== **********/
2628
2629def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002630 (SGPRImm<(i32 imm)>:$imm),
2631 (S_MOV_B32 imm:$imm)
2632>;
2633
2634def : Pat <
2635 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002636 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002637>;
2638
2639def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002640 (i32 imm:$imm),
2641 (V_MOV_B32_e32 imm:$imm)
2642>;
2643
2644def : Pat <
2645 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002646 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002647>;
2648
2649def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002650 (i64 InlineImm<i64>:$imm),
2651 (S_MOV_B64 InlineImm<i64>:$imm)
2652>;
2653
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002654// XXX - Should this use a s_cmp to set SCC?
2655
2656// Set to sign-extended 64-bit value (true = -1, false = 0)
2657def : Pat <
2658 (i1 imm:$imm),
2659 (S_MOV_B64 (i64 (as_i64imm $imm)))
2660>;
2661
Matt Arsenault303011a2014-12-17 21:04:08 +00002662def : Pat <
2663 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002664 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002665>;
2666
Tom Stellard75aadc22012-12-11 21:25:42 +00002667/********** ================== **********/
2668/********** Intrinsic Patterns **********/
2669/********** ================== **********/
2670
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002671def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002672
2673def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002674 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002675 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002676 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2677 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2678 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002679 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002680 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2681 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2682 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002683 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002684 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2685 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2686 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002687 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002688 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2689 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2690 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002691 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002692>;
2693
Michel Danzer0cc991e2013-02-22 11:22:58 +00002694def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002695 (i32 (sext i1:$src0)),
2696 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002697>;
2698
Tom Stellardf16d38c2014-02-13 23:34:13 +00002699class Ext32Pat <SDNode ext> : Pat <
2700 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002701 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2702>;
2703
Tom Stellardf16d38c2014-02-13 23:34:13 +00002704def : Ext32Pat <zext>;
2705def : Ext32Pat <anyext>;
2706
Matt Arsenault382d9452016-01-26 04:49:22 +00002707// Offset in an 32-bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002708def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002709 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002710 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002711>;
2712
Michel Danzer8caa9042013-04-10 17:17:56 +00002713// The multiplication scales from [0,1] to the unsigned integer range
2714def : Pat <
2715 (AMDGPUurecip i32:$src0),
2716 (V_CVT_U32_F32_e32
2717 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2718 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2719>;
2720
Michel Danzer8d696172013-07-10 16:36:52 +00002721def : Pat <
2722 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002723 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002724 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002725>;
2726
Tom Stellard0289ff42014-05-16 20:56:44 +00002727//===----------------------------------------------------------------------===//
2728// VOP3 Patterns
2729//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002730
Matt Arsenaulteb260202014-05-22 18:00:15 +00002731def : IMad24Pat<V_MAD_I32_I24>;
2732def : UMad24Pat<V_MAD_U32_U24>;
2733
Matt Arsenault7d858d82014-11-02 23:46:54 +00002734defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002735def : ROTRPattern <V_ALIGNBIT_B32>;
2736
Michel Danzer49812b52013-07-10 16:37:07 +00002737/********** ======================= **********/
2738/********** Load/Store Patterns **********/
2739/********** ======================= **********/
2740
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002741class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2742 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002743 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002744>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002745
Tom Stellard381a94a2015-05-12 15:00:49 +00002746def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
2747def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
2748def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
2749def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
2750def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002751
2752let AddedComplexity = 100 in {
2753
Tom Stellard381a94a2015-05-12 15:00:49 +00002754def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002755
2756} // End AddedComplexity = 100
2757
2758def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002759 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00002760 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002761 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002762>;
Michel Danzer49812b52013-07-10 16:37:07 +00002763
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002764class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2765 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002766 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002767>;
Michel Danzer49812b52013-07-10 16:37:07 +00002768
Tom Stellard381a94a2015-05-12 15:00:49 +00002769def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
2770def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
2771def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002772
2773let AddedComplexity = 100 in {
2774
Tom Stellard381a94a2015-05-12 15:00:49 +00002775def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002776} // End AddedComplexity = 100
2777
2778def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002779 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2780 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002781 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
2782 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002783 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002784>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002785
Matt Arsenault8ae59612014-09-05 16:24:58 +00002786class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2787 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00002788 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002789>;
Matt Arsenault72574102014-06-11 18:08:34 +00002790
Matt Arsenault9e874542014-06-11 18:08:45 +00002791// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002792//
2793// We need to use something for the data0, so we set a register to
2794// -1. For the non-rtn variants, the manual says it does
2795// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2796// will always do the increment so I'm assuming it's the same.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002797class DSAtomicIncRetPat<DS inst, ValueType vt,
2798 Instruction LoadImm, PatFrag frag> : Pat <
2799 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002800 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002801>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002802
Matt Arsenault9e874542014-06-11 18:08:45 +00002803
Matt Arsenault8ae59612014-09-05 16:24:58 +00002804class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2805 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00002806 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002807>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002808
2809
2810// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002811def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00002812 V_MOV_B32_e32, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002813def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00002814 V_MOV_B32_e32, si_atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002815
Tom Stellard381a94a2015-05-12 15:00:49 +00002816def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
2817def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
2818def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
2819def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
2820def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
2821def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
2822def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
2823def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
2824def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
2825def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002826
Tom Stellard381a94a2015-05-12 15:00:49 +00002827def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002828
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002829// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002830def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00002831 V_MOV_B64_PSEUDO, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002832def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00002833 V_MOV_B64_PSEUDO, si_atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002834
Tom Stellard381a94a2015-05-12 15:00:49 +00002835def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
2836def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
2837def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
2838def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
2839def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
2840def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
2841def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
2842def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
2843def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
2844def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002845
Tom Stellard381a94a2015-05-12 15:00:49 +00002846def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002847
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002848
Tom Stellard556d9aa2013-06-03 17:39:37 +00002849//===----------------------------------------------------------------------===//
2850// MUBUF Patterns
2851//===----------------------------------------------------------------------===//
2852
Tom Stellard07a10a32013-06-03 17:39:43 +00002853multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002854 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002855 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002856 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2857 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002858 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002859 >;
2860}
2861
Marek Olsak5df00d62014-12-07 12:18:57 +00002862let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002863defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2864defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2865defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2866defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002867} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002868
2869class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2870 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2871 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002872 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002873>;
2874
2875def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2876def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2877def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2878def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2879def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2880def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2881def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002882
Michel Danzer13736222014-01-27 07:20:51 +00002883// BUFFER_LOAD_DWORD*, addr64=0
2884multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2885 MUBUF bothen> {
2886
2887 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002888 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002889 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2890 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00002891 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002892 (as_i1imm $slc), (as_i1imm $tfe))
2893 >;
2894
2895 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002896 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002897 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002898 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002899 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002900 (as_i1imm $tfe))
2901 >;
2902
2903 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002904 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002905 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2906 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002907 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002908 (as_i1imm $slc), (as_i1imm $tfe))
2909 >;
2910
2911 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002912 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002913 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002914 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002915 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002916 (as_i1imm $tfe))
2917 >;
2918}
2919
2920defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2921 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2922defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2923 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2924defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2925 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2926
Tom Stellardb02094e2014-07-21 15:45:01 +00002927class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002928 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2929 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002930 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002931>;
2932
Tom Stellardddea4862014-08-11 22:18:14 +00002933def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2934def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2935def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2936def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2937def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002938
Tom Stellardafcf12f2013-09-12 02:55:14 +00002939//===----------------------------------------------------------------------===//
2940// MTBUF Patterns
2941//===----------------------------------------------------------------------===//
2942
2943// TBUFFER_STORE_FORMAT_*, addr64=0
2944class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002945 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002946 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2947 imm:$nfmt, imm:$offen, imm:$idxen,
2948 imm:$glc, imm:$slc, imm:$tfe),
2949 (opcode
2950 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2951 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2952 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2953>;
2954
2955def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2956def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2957def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2958def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2959
Christian Konig2989ffc2013-03-18 11:34:16 +00002960/********** ====================== **********/
2961/********** Indirect adressing **********/
2962/********** ====================== **********/
2963
Matt Arsenault28419272015-10-07 00:42:51 +00002964multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002965
Christian Konig2989ffc2013-03-18 11:34:16 +00002966 // 1. Extract with offset
2967 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002968 (eltvt (extractelt vt:$vec, (add i32:$idx, imm:$off))),
Matt Arsenault28419272015-10-07 00:42:51 +00002969 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $vec, $idx, imm:$off)
Christian Konig2989ffc2013-03-18 11:34:16 +00002970 >;
2971
2972 // 2. Extract without offset
2973 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002974 (eltvt (extractelt vt:$vec, i32:$idx)),
Matt Arsenault28419272015-10-07 00:42:51 +00002975 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $vec, $idx, 0)
Christian Konig2989ffc2013-03-18 11:34:16 +00002976 >;
2977
2978 // 3. Insert with offset
2979 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002980 (insertelt vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Matt Arsenault28419272015-10-07 00:42:51 +00002981 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002982 >;
2983
2984 // 4. Insert without offset
2985 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002986 (insertelt vt:$vec, eltvt:$val, i32:$idx),
Matt Arsenault28419272015-10-07 00:42:51 +00002987 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002988 >;
2989}
2990
Matt Arsenault28419272015-10-07 00:42:51 +00002991defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
2992defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
2993defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
2994defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002995
Matt Arsenault28419272015-10-07 00:42:51 +00002996defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
2997defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
2998defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
2999defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003000
Tom Stellard81d871d2013-11-13 23:36:50 +00003001//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003002// Conversion Patterns
3003//===----------------------------------------------------------------------===//
3004
3005def : Pat<(i32 (sext_inreg i32:$src, i1)),
3006 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3007
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003008// Handle sext_inreg in i64
3009def : Pat <
3010 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003011 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003012>;
3013
3014def : Pat <
3015 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003016 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003017>;
3018
3019def : Pat <
3020 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003021 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3022>;
3023
3024def : Pat <
3025 (i64 (sext_inreg i64:$src, i32)),
3026 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003027>;
3028
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003029class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3030 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003031 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003032>;
3033
3034class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3035 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003036 (REG_SEQUENCE VReg_64,
3037 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3038 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003039>;
3040
3041
3042def : ZExt_i64_i32_Pat<zext>;
3043def : ZExt_i64_i32_Pat<anyext>;
3044def : ZExt_i64_i1_Pat<zext>;
3045def : ZExt_i64_i1_Pat<anyext>;
3046
Tom Stellardbc4497b2016-02-12 23:45:29 +00003047// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
3048// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003049def : Pat <
3050 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003051 (REG_SEQUENCE SReg_64, $src, sub0,
Tom Stellardbc4497b2016-02-12 23:45:29 +00003052 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SGPR_32)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003053>;
3054
3055def : Pat <
3056 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003057 (REG_SEQUENCE VReg_64,
3058 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003059 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3060>;
3061
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003062// If we need to perform a logical operation on i1 values, we need to
3063// use vector comparisons since there is only one SCC register. Vector
3064// comparisions still write to a pair of SGPRs, so treat these as
3065// 64-bit comparisons. When legalizing SGPR copies, instructions
3066// resulting in the copies from SCC to these instructions will be
3067// moved to the VALU.
3068def : Pat <
3069 (i1 (and i1:$src0, i1:$src1)),
3070 (S_AND_B64 $src0, $src1)
3071>;
3072
3073def : Pat <
3074 (i1 (or i1:$src0, i1:$src1)),
3075 (S_OR_B64 $src0, $src1)
3076>;
3077
3078def : Pat <
3079 (i1 (xor i1:$src0, i1:$src1)),
3080 (S_XOR_B64 $src0, $src1)
3081>;
3082
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003083def : Pat <
3084 (f32 (sint_to_fp i1:$src)),
3085 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3086>;
3087
3088def : Pat <
3089 (f32 (uint_to_fp i1:$src)),
3090 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3091>;
3092
3093def : Pat <
3094 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003095 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003096>;
3097
3098def : Pat <
3099 (f64 (uint_to_fp i1:$src)),
3100 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3101>;
3102
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003103//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003104// Miscellaneous Patterns
3105//===----------------------------------------------------------------------===//
3106
3107def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003108 (i32 (trunc i64:$a)),
3109 (EXTRACT_SUBREG $a, sub0)
3110>;
3111
Michel Danzerbf1a6412014-01-28 03:01:16 +00003112def : Pat <
3113 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003114 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003115>;
3116
Matt Arsenaulte306a322014-10-21 16:25:08 +00003117def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003118 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003119 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003120 (EXTRACT_SUBREG $a, sub0)), 1)
3121>;
3122
3123def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003124 (i32 (bswap i32:$a)),
3125 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3126 (V_ALIGNBIT_B32 $a, $a, 24),
3127 (V_ALIGNBIT_B32 $a, $a, 8))
3128>;
3129
Matt Arsenault477b17822014-12-12 02:30:29 +00003130def : Pat <
3131 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3132 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3133>;
3134
Marek Olsak63a7b082015-03-24 13:40:21 +00003135multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3136 def : Pat <
3137 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3138 (BFM $a, $b)
3139 >;
3140
3141 def : Pat <
3142 (vt (add (vt (shl 1, vt:$a)), -1)),
3143 (BFM $a, (MOV 0))
3144 >;
3145}
3146
3147defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3148// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3149
Marek Olsak949f5da2015-03-24 13:40:34 +00003150def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3151
Marek Olsak43650e42015-03-24 13:40:08 +00003152//===----------------------------------------------------------------------===//
3153// Fract Patterns
3154//===----------------------------------------------------------------------===//
3155
Marek Olsak7d777282015-03-24 13:40:15 +00003156let Predicates = [isSI] in {
3157
3158// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3159// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3160// way to implement it is using V_FRACT_F64.
3161// The workaround for the V_FRACT bug is:
3162// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3163
3164// Convert (x + (-floor(x)) to fract(x)
3165def : Pat <
3166 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3167 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3168 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003169 (V_MIN_F64
3170 SRCMODS.NONE,
3171 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3172 SRCMODS.NONE,
3173 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3174 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003175 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003176 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/))
3177>;
3178
3179// Convert floor(x) to (x - fract(x))
3180def : Pat <
3181 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3182 (V_ADD_F64
3183 $mods,
3184 $x,
3185 SRCMODS.NEG,
3186 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003187 (V_MIN_F64
3188 SRCMODS.NONE,
3189 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3190 SRCMODS.NONE,
3191 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3192 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003193 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003194 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3195 DSTCLAMP.NONE, DSTOMOD.NONE)
3196>;
3197
3198} // End Predicates = [isSI]
3199
Tom Stellardfb961692013-10-23 00:44:19 +00003200//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003201// Miscellaneous Optimization Patterns
3202//============================================================================//
3203
Matt Arsenault49dd4282014-09-15 17:15:02 +00003204def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003205
Tom Stellard245c15f2015-05-26 15:55:52 +00003206//============================================================================//
3207// Assembler aliases
3208//============================================================================//
3209
3210def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3211def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3212def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3213
Marek Olsak5df00d62014-12-07 12:18:57 +00003214} // End isGCN predicate