blob: e9c3e46a9d7b727c194605df4be1ed09052eaccd [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Eric Christopher7792e322015-01-30 23:24:40 +000014def isGCN : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000015 ">= SISubtarget::SOUTHERN_ISLANDS">,
Tom Stellardd7e6f132015-04-08 01:09:26 +000016 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000017def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000018 "== SISubtarget::SOUTHERN_ISLANDS">,
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000019 AssemblerPredicate<"FeatureSouthernIslands">;
20
Marek Olsak5df00d62014-12-07 12:18:57 +000021
Tom Stellardec87f842015-05-25 16:15:54 +000022def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
23def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
24
Marek Olsak5df00d62014-12-07 12:18:57 +000025let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000026
Tom Stellard8d6d4492014-04-22 16:33:57 +000027//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000028// EXP Instructions
29//===----------------------------------------------------------------------===//
30
31defm EXP : EXP_m;
32
33//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000034// SMRD Instructions
35//===----------------------------------------------------------------------===//
36
Artem Tamazov38e496b2016-04-29 17:04:50 +000037// We are using the SReg_32_XM0 and not the SReg_32 register class for 32-bit
38// SMRD instructions, because the SReg_32_XM0 register class does not include M0
Tom Stellard8d6d4492014-04-22 16:33:57 +000039// and writing to M0 from an SMRD instruction will hang the GPU.
Artem Tamazov38e496b2016-04-29 17:04:50 +000040defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SReg_32_XM0>;
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000041defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
42defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
43defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
44defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000045
46defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Artem Tamazov38e496b2016-04-29 17:04:50 +000047 smrd<0x08>, "s_buffer_load_dword", SReg_128, SReg_32_XM0
Tom Stellard8d6d4492014-04-22 16:33:57 +000048>;
49
50defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000051 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000052>;
53
54defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000055 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000056>;
57
58defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000059 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000060>;
61
62defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000063 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000064>;
65
Matt Arsenault61738cb2016-02-27 08:53:46 +000066let mayStore = ? in {
67// FIXME: mayStore = ? is a workaround for tablegen bug for different
68// inferred mayStore flags for the instruction pattern vs. standalone
69// Pat. Each considers the other contradictory.
70
71defm S_MEMTIME : SMRD_Special <smrd<0x1e, 0x24>, "s_memtime",
Valery Pykhtina4db2242016-03-10 13:06:08 +000072 (outs SReg_64:$sdst), ?, " $sdst", [(set i64:$sdst, (int_amdgcn_s_memtime))]
Matt Arsenault61738cb2016-02-27 08:53:46 +000073>;
74}
Matt Arsenaulte66621b2015-09-24 19:52:27 +000075
76defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
77 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000078
79//===----------------------------------------------------------------------===//
80// SOP1 Instructions
81//===----------------------------------------------------------------------===//
82
Christian Konig76edd4f2013-02-26 17:52:29 +000083let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +000084 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +000085 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
86 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +000087 } // End isRematerializeable = 1
Marek Olsakb08604c2014-12-07 12:18:45 +000088
89 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000090 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
91 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +000092 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Marek Olsakb08604c2014-12-07 12:18:45 +000095let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000096 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +000097 [(set i32:$sdst, (not i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +000098 >;
Matt Arsenault2c335622014-04-09 07:16:16 +000099
Marek Olsak5df00d62014-12-07 12:18:57 +0000100 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000101 [(set i64:$sdst, (not i64:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000102 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000103 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
104 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000105} // End Defs = [SCC]
106
107
Marek Olsak5df00d62014-12-07 12:18:57 +0000108defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000109 [(set i32:$sdst, (bitreverse i32:$src0))]
Matt Arsenault43160e72014-06-18 17:13:57 +0000110>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000111defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000112
Marek Olsakb08604c2014-12-07 12:18:45 +0000113let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000114 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
115 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000117 [(set i32:$sdst, (ctpop i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000120} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000121
Tom Stellardce449ad2015-02-18 16:08:11 +0000122defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
123defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000124defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000125 [(set i32:$sdst, (cttz_zero_undef i32:$src0))]
Matt Arsenault295b86e2014-06-17 17:36:27 +0000126>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000127defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Marek Olsak5df00d62014-12-07 12:18:57 +0000129defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000130 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
Matt Arsenault85796012014-06-17 17:36:24 +0000131>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000132
Tom Stellardce449ad2015-02-18 16:08:11 +0000133defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000134defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000135 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
Marek Olsakd2af89d2015-03-04 17:33:45 +0000136>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000137defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000139 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000140>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000142 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000143>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000144
Tom Stellardce449ad2015-02-18 16:08:11 +0000145defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000146defm S_BITSET0_B64 : SOP1_64_32 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000147defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000148defm S_BITSET1_B64 : SOP1_64_32 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000149defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
Matt Arsenaultd2141b62016-07-30 01:40:34 +0000150
Matt Arsenault61f8ba82016-08-10 19:20:02 +0000151let isTerminator = 1, isBarrier = 1,
152 isBranch = 1, isIndirectBranch = 1 in {
Nikolay Haustov8e3f0992016-03-09 10:56:19 +0000153defm S_SETPC_B64 : SOP1_1 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
Matt Arsenaultd2141b62016-07-30 01:40:34 +0000154}
Marek Olsak5df00d62014-12-07 12:18:57 +0000155defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000156defm S_RFE_B64 : SOP1_1 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000157
Marek Olsakb08604c2014-12-07 12:18:45 +0000158let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000159
Marek Olsak5df00d62014-12-07 12:18:57 +0000160defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
161defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
162defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
163defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
164defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
165defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
166defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
167defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000168
Marek Olsakb08604c2014-12-07 12:18:45 +0000169} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Marek Olsak5df00d62014-12-07 12:18:57 +0000171defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
172defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000173
174let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000175defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
176defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
177defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
178defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000179} // End Uses = [M0]
180
Tom Stellardce449ad2015-02-18 16:08:11 +0000181defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000182defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000183let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000184 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000185} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000186defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000187
188//===----------------------------------------------------------------------===//
189// SOP2 Instructions
190//===----------------------------------------------------------------------===//
191
192let Defs = [SCC] in { // Carry out goes to SCC
193let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000194defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
195defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000196 [(set i32:$sdst, (add SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000197>;
198} // End isCommutable = 1
199
Marek Olsak5df00d62014-12-07 12:18:57 +0000200defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
201defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000202 [(set i32:$sdst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000203>;
204
205let Uses = [SCC] in { // Carry in comes from SCC
206let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000207defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000208 [(set i32:$sdst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000209} // End isCommutable = 1
210
Marek Olsak5df00d62014-12-07 12:18:57 +0000211defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000212 [(set i32:$sdst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000213} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000214
Marek Olsak5df00d62014-12-07 12:18:57 +0000215defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000216 [(set i32:$sdst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000217>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000218defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000219 [(set i32:$sdst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000221defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000222 [(set i32:$sdst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000225 [(set i32:$sdst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000227} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229
Marek Olsakb08604c2014-12-07 12:18:45 +0000230let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000231 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000232 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000233} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234
Marek Olsakb08604c2014-12-07 12:18:45 +0000235let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000236defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000237 [(set i32:$sdst, (and i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000238>;
239
Marek Olsak5df00d62014-12-07 12:18:57 +0000240defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000241 [(set i64:$sdst, (and i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242>;
243
Marek Olsak5df00d62014-12-07 12:18:57 +0000244defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000245 [(set i32:$sdst, (or i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246>;
247
Marek Olsak5df00d62014-12-07 12:18:57 +0000248defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000249 [(set i64:$sdst, (or i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000250>;
251
Marek Olsak5df00d62014-12-07 12:18:57 +0000252defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000253 [(set i32:$sdst, (xor i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254>;
255
Marek Olsak5df00d62014-12-07 12:18:57 +0000256defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000257 [(set i64:$sdst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000259defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
260defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
261defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
262defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
263defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
264defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
265defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
266defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
267defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
268defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000269} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000270
271// Use added complexity so these patterns are preferred to the VALU patterns.
272let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000273let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000274
Marek Olsak5df00d62014-12-07 12:18:57 +0000275defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000276 [(set i32:$sdst, (shl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000277>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000278defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000279 [(set i64:$sdst, (shl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000280>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000281defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000282 [(set i32:$sdst, (srl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000283>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000284defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000285 [(set i64:$sdst, (srl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000286>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000288 [(set i32:$sdst, (sra i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000291 [(set i64:$sdst, (sra i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000292>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000293} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294
Marek Olsak63a7b082015-03-24 13:40:21 +0000295defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000296 [(set i32:$sdst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000297defm S_BFM_B64 : SOP2_64_32_32 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000298defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000299 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]
Matt Arsenault869cd072014-09-03 23:24:35 +0000300>;
301
302} // End AddedComplexity = 1
303
Marek Olsakb08604c2014-12-07 12:18:45 +0000304let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000305defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
306defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000307defm S_BFE_U64 : SOP2_64_32 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000308defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000309} // End Defs = [SCC]
310
Tom Stellard0c0008c2015-02-18 16:08:13 +0000311let sdst = 0 in {
312defm S_CBRANCH_G_FORK : SOP2_m <
313 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
314 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
315>;
316}
317
Marek Olsakb08604c2014-12-07 12:18:45 +0000318let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000319defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000320} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000321
322//===----------------------------------------------------------------------===//
323// SOPC Instructions
324//===----------------------------------------------------------------------===//
325
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000326def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00000000, "s_cmp_eq_i32", COND_EQ>;
327def S_CMP_LG_I32 : SOPC_CMP_32 <0x00000001, "s_cmp_lg_i32", COND_NE>;
328def S_CMP_GT_I32 : SOPC_CMP_32 <0x00000002, "s_cmp_gt_i32", COND_SGT>;
329def S_CMP_GE_I32 : SOPC_CMP_32 <0x00000003, "s_cmp_ge_i32", COND_SGE>;
330def S_CMP_LT_I32 : SOPC_CMP_32 <0x00000004, "s_cmp_lt_i32", COND_SLT>;
331def S_CMP_LE_I32 : SOPC_CMP_32 <0x00000005, "s_cmp_le_i32", COND_SLE>;
332def S_CMP_EQ_U32 : SOPC_CMP_32 <0x00000006, "s_cmp_eq_u32", COND_EQ>;
333def S_CMP_LG_U32 : SOPC_CMP_32 <0x00000007, "s_cmp_lg_u32", COND_NE >;
334def S_CMP_GT_U32 : SOPC_CMP_32 <0x00000008, "s_cmp_gt_u32", COND_UGT>;
335def S_CMP_GE_U32 : SOPC_CMP_32 <0x00000009, "s_cmp_ge_u32", COND_UGE>;
336def S_CMP_LT_U32 : SOPC_CMP_32 <0x0000000a, "s_cmp_lt_u32", COND_ULT>;
337def S_CMP_LE_U32 : SOPC_CMP_32 <0x0000000b, "s_cmp_le_u32", COND_ULE>;
338def S_BITCMP0_B32 : SOPC_32 <0x0000000c, "s_bitcmp0_b32">;
339def S_BITCMP1_B32 : SOPC_32 <0x0000000d, "s_bitcmp1_b32">;
340def S_BITCMP0_B64 : SOPC_64_32 <0x0000000e, "s_bitcmp0_b64">;
341def S_BITCMP1_B64 : SOPC_64_32 <0x0000000f, "s_bitcmp1_b64">;
342def S_SETVSKIP : SOPC_32 <0x00000010, "s_setvskip">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000343
344//===----------------------------------------------------------------------===//
345// SOPK Instructions
346//===----------------------------------------------------------------------===//
347
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000348let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000349defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000350} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000351let Uses = [SCC] in {
352 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
353}
354
355let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000356
357/*
358This instruction is disabled for now until we can figure out how to teach
359the instruction selector to correctly use the S_CMP* vs V_CMP*
360instructions.
361
362When this instruction is enabled the code generator sometimes produces this
363invalid sequence:
364
365SCC = S_CMPK_EQ_I32 SGPR0, imm
366VCC = COPY SCC
367VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
368
Marek Olsak5df00d62014-12-07 12:18:57 +0000369defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000370 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000371>;
372*/
373
Tom Stellard8980dc32015-04-08 01:09:22 +0000374defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000375defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
376defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
377defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
378defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
379defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
380defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
381defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
382defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
383defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
384defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
385defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
386} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000387
Tom Stellard8980dc32015-04-08 01:09:22 +0000388let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
389 Constraints = "$sdst = $src0" in {
390 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
391 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000392}
393
Tom Stellard8980dc32015-04-08 01:09:22 +0000394defm S_CBRANCH_I_FORK : SOPK_m <
395 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
396 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
397>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000398
399let mayLoad = 1 in {
Artem Tamazovd6468662016-04-25 14:13:51 +0000400defm S_GETREG_B32 : SOPK_m <
401 sopk<0x12, 0x11>, "s_getreg_b32", (outs SReg_32:$sdst),
402 (ins hwreg:$simm16), " $sdst, $simm16"
403>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000404}
405
Tom Stellard8980dc32015-04-08 01:09:22 +0000406defm S_SETREG_B32 : SOPK_m <
407 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000408 (ins SReg_32:$sdst, hwreg:$simm16), " $simm16, $sdst"
Tom Stellard8980dc32015-04-08 01:09:22 +0000409>;
410// FIXME: Not on SI?
411//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
412defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
413 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000414 (ins i32imm:$imm, hwreg:$simm16), " $simm16, $imm"
Tom Stellard8980dc32015-04-08 01:09:22 +0000415>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000416
Tom Stellard8d6d4492014-04-22 16:33:57 +0000417//===----------------------------------------------------------------------===//
418// SOPP Instructions
419//===----------------------------------------------------------------------===//
420
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000421def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000422
423let isTerminator = 1 in {
424
Tom Stellard326d6ec2014-11-05 14:50:53 +0000425def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Matt Arsenault9babdf42016-06-22 20:15:28 +0000426 [(AMDGPUendpgm)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000427 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428 let isBarrier = 1;
429 let hasCtrlDep = 1;
Matt Arsenault0bb294b2016-06-17 22:27:03 +0000430 let hasSideEffects = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000431}
432
433let isBranch = 1 in {
434def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000435 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000436 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437 let isBarrier = 1;
438}
439
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000440let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000441def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000442 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000443 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000444>;
445def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000446 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellardbc4497b2016-02-12 23:45:29 +0000447 "s_cbranch_scc1 $simm16",
448 [(si_uniform_br_scc SCC, bb:$simm16)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000450} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000451
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000452let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000454 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000455 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000456>;
457def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000458 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000459 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000460>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000461} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000462
Matt Arsenault95f06062015-08-05 16:42:57 +0000463let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000465 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000466 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000467>;
468def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000469 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000470 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000471>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000472} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000473
474
475} // End isBranch = 1
476} // End isTerminator = 1
477
478let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000479def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Matt Arsenault10ca39c2016-01-22 21:30:43 +0000480 [(int_amdgcn_s_barrier)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000481> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000482 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000483 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000484 let mayLoad = 1;
485 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000486 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000487}
488
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +0000489let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000490def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
491def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Matt Arsenault274d34e2016-02-27 08:53:52 +0000492
493// On SI the documentation says sleep for approximately 64 * low 2
494// bits, consistent with the reported maximum of 448. On VI the
495// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
496// maximum really 15 on VI?
497def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
498 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
499 let hasSideEffects = 1;
500 let mayLoad = 1;
501 let mayStore = 1;
502}
503
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000504def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000505
Tom Stellardfc92e772015-05-12 14:18:14 +0000506let Uses = [EXEC, M0] in {
Matt Arsenault274d34e2016-02-27 08:53:52 +0000507 // FIXME: Should this be mayLoad+mayStore?
Tom Stellardfc92e772015-05-12 14:18:14 +0000508 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
509 [(AMDGPUsendmsg (i32 imm:$simm16))]
510 >;
511} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000512
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000513def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16">;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000514def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
515def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
516 let simm16 = 0;
517}
518def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
519def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
520def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
521 let simm16 = 0;
522}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000523} // End hasSideEffects
524
525//===----------------------------------------------------------------------===//
526// VOPC Instructions
527//===----------------------------------------------------------------------===//
528
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000529let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000530
Marek Olsak5df00d62014-12-07 12:18:57 +0000531defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000532defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000533defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000534defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000535defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000536defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000537defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
538defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
539defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000540defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000541defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000542defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000543defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000544defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000545defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000546defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Tom Stellard75aadc22012-12-11 21:25:42 +0000548
Marek Olsak5df00d62014-12-07 12:18:57 +0000549defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000550defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000551defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000552defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000553defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
554defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
555defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
556defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
557defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
558defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
559defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
560defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
561defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
562defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
563defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
564defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000565
Tom Stellard75aadc22012-12-11 21:25:42 +0000566
Marek Olsak5df00d62014-12-07 12:18:57 +0000567defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000568defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000569defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000570defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000571defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000572defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000573defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
574defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
575defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000576defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000577defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000578defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000579defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000580defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000581defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000582defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000583
Tom Stellard75aadc22012-12-11 21:25:42 +0000584
Marek Olsak5df00d62014-12-07 12:18:57 +0000585defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000586defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000587defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000588defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000589defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
590defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
591defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
592defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
593defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000594defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000595defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000596defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000597defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
598defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
599defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
600defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000601
Tom Stellard75aadc22012-12-11 21:25:42 +0000602
Marek Olsak5df00d62014-12-07 12:18:57 +0000603let SubtargetPredicate = isSICI in {
604
Tom Stellard326d6ec2014-11-05 14:50:53 +0000605defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000606defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000607defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000608defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000609defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
610defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
611defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
612defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
613defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000614defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000615defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000616defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000617defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
618defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
619defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
620defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000621
Christian Konig76edd4f2013-02-26 17:52:29 +0000622
Tom Stellard326d6ec2014-11-05 14:50:53 +0000623defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000624defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000625defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000626defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000627defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
628defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
629defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
630defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
631defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000632defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000633defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000634defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000635defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
636defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
637defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
638defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000639
Christian Konig76edd4f2013-02-26 17:52:29 +0000640
Tom Stellard326d6ec2014-11-05 14:50:53 +0000641defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000642defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000643defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000644defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000645defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
646defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
647defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
648defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
649defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000650defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000651defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000652defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000653defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
654defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
655defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
656defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000657
Christian Konig76edd4f2013-02-26 17:52:29 +0000658
Matt Arsenault05b617f2015-03-23 18:45:23 +0000659defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000660defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000661defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000662defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000663defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
664defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
665defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
666defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
667defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000668defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000669defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000670defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000671defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
672defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
673defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
674defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000675
Marek Olsak5df00d62014-12-07 12:18:57 +0000676} // End SubtargetPredicate = isSICI
677
678defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000679defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000680defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000681defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000682defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
683defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
684defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
685defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000686
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Marek Olsak5df00d62014-12-07 12:18:57 +0000688defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000689defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000690defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000691defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000692defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
693defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
694defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
695defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000696
Tom Stellard75aadc22012-12-11 21:25:42 +0000697
Marek Olsak5df00d62014-12-07 12:18:57 +0000698defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000699defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000700defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000701defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000702defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
703defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
704defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
705defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000706
Tom Stellard75aadc22012-12-11 21:25:42 +0000707
Marek Olsak5df00d62014-12-07 12:18:57 +0000708defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000709defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000710defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000711defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000712defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
713defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
714defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
715defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000716
Tom Stellard75aadc22012-12-11 21:25:42 +0000717
Marek Olsak5df00d62014-12-07 12:18:57 +0000718defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000719defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000720defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000721defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000722defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
723defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
724defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
725defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000726
Tom Stellard75aadc22012-12-11 21:25:42 +0000727
Marek Olsak5df00d62014-12-07 12:18:57 +0000728defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000729defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000730defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000731defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000732defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
733defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
734defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
735defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000736
Tom Stellard75aadc22012-12-11 21:25:42 +0000737
Marek Olsak5df00d62014-12-07 12:18:57 +0000738defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000739defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000740defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000741defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000742defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
743defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
744defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
745defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000746
Marek Olsak5df00d62014-12-07 12:18:57 +0000747defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000748defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000749defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000750defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000751defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
752defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
753defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
754defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000755
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000756} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000757
Matt Arsenault4831ce52015-01-06 23:00:37 +0000758defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000759defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000760defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000761defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000762
Tom Stellard8d6d4492014-04-22 16:33:57 +0000763//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +0000764// MUBUF Instructions
765//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000766
Tom Stellardaec94b32015-02-27 14:59:46 +0000767defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
768 mubuf<0x00>, "buffer_load_format_x", VGPR_32
769>;
770defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
771 mubuf<0x01>, "buffer_load_format_xy", VReg_64
772>;
773defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
774 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
775>;
776defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
777 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
778>;
Nicolai Haehnleb48275f2016-04-19 21:58:33 +0000779defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
780 mubuf<0x04>, "buffer_store_format_x", VGPR_32
781>;
782defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
783 mubuf<0x05>, "buffer_store_format_xy", VReg_64
784>;
785defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
786 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
787>;
788defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
789 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
790>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000791defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000792 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000793>;
794defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000795 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000796>;
797defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000798 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000799>;
800defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000801 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000802>;
803defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000804 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000805>;
806defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000807 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000808>;
809defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000810 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000811>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000812
Tom Stellardb02094e2014-07-21 15:45:01 +0000813defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000814 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000815>;
816
Tom Stellardb02094e2014-07-21 15:45:01 +0000817defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000818 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000819>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000820
Tom Stellardb02094e2014-07-21 15:45:01 +0000821defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000822 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000823>;
824
Tom Stellardb02094e2014-07-21 15:45:01 +0000825defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000826 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000827>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000828
Tom Stellardb02094e2014-07-21 15:45:01 +0000829defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000830 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000831>;
Marek Olsakee98b112015-01-27 17:24:58 +0000832
Aaron Watry81144372014-10-17 23:33:03 +0000833defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000834 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000835>;
Nicolai Haehnlead636382016-03-18 16:24:31 +0000836defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Atomic <
837 mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
838>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000839defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000840 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000841>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000842defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000843 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000844>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000845//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000846defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000847 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000848>;
849defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000850 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000851>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000852defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000853 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000854>;
855defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000856 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000857>;
Aaron Watry62127802014-10-17 23:32:54 +0000858defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000859 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000860>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000861defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000862 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000863>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000864defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000865 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000866>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000867defm BUFFER_ATOMIC_INC : MUBUF_Atomic <
868 mubuf<0x3c, 0x4b>, "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global
869>;
870defm BUFFER_ATOMIC_DEC : MUBUF_Atomic <
871 mubuf<0x3d, 0x4c>, "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global
872>;
873
Matt Arsenault64fa2f42016-04-12 14:05:11 +0000874//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_Atomic <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
875//def BUFFER_ATOMIC_FMIN : MUBUF_Atomic <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
876//def BUFFER_ATOMIC_FMAX : MUBUF_Atomic <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
877defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Atomic <
878 mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global
879>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000880defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Atomic <
881 mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag
882>;
Matt Arsenault64fa2f42016-04-12 14:05:11 +0000883defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Atomic <
884 mubuf<0x52, 0x62>, "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global
885>;
886defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Atomic <
887 mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global
888>;
889//defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Atomic <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
890defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Atomic <
891 mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global
892>;
893defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Atomic <
894 mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global
895>;
896defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Atomic <
897 mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global
898>;
899defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Atomic <
900 mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global
901>;
902defm BUFFER_ATOMIC_AND_X2 : MUBUF_Atomic <
903 mubuf<0x59, 0x68>, "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global
904>;
905defm BUFFER_ATOMIC_OR_X2 : MUBUF_Atomic <
906 mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global
907>;
908defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Atomic <
909 mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global
910>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000911defm BUFFER_ATOMIC_INC_X2 : MUBUF_Atomic <
912 mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global
913>;
914defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Atomic <
915 mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global
916>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000917//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
918//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
919//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +0000920
Tom Stellarde1818af2016-02-18 03:42:32 +0000921let SubtargetPredicate = isSI, DisableVIDecoder = 1 in {
Matt Arsenaultd6adfb42015-09-24 19:52:21 +0000922defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
923}
924
925defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000926
Tom Stellard8d6d4492014-04-22 16:33:57 +0000927//===----------------------------------------------------------------------===//
928// MTBUF Instructions
929//===----------------------------------------------------------------------===//
930
Tom Stellard326d6ec2014-11-05 14:50:53 +0000931//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
932//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
933//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
934defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000935defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000936defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
937defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
938defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000939
Tom Stellard8d6d4492014-04-22 16:33:57 +0000940//===----------------------------------------------------------------------===//
941// MIMG Instructions
942//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000943
Tom Stellard326d6ec2014-11-05 14:50:53 +0000944defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
945defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
946//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
947//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
948//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
949//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +0000950defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
951defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000952//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
953//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
954defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000955defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
956defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
957defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
958defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
959//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
960defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
961defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
962defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
963defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
964defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
965defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
966defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
967defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
968defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
969//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
970//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
971//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
Michel Danzer494391b2015-02-06 02:51:20 +0000972defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
973defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000974defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
975defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
976defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +0000977defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
978defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000979defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +0000980defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
981defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000982defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
983defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
984defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +0000985defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
986defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000987defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +0000988defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
989defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000990defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
991defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
992defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +0000993defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
994defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000995defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +0000996defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
997defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000998defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
999defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1000defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001001defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1002defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001003defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001004defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1005defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001006defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001007defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1008defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001009defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001010defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1011defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001012defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001013defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1014defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001015defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001016defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1017defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001018defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001019defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001020defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1021defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001022defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1023defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001024defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001025defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1026defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001027defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001028defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001029defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1030defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1031defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1032defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1033defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1034defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1035defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1036defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1037//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1038//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001039
Tom Stellard8d6d4492014-04-22 16:33:57 +00001040//===----------------------------------------------------------------------===//
1041// VOP1 Instructions
1042//===----------------------------------------------------------------------===//
1043
Tom Stellard88e0b252015-10-06 15:57:53 +00001044let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1045defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001046}
Christian Konig76edd4f2013-02-26 17:52:29 +00001047
Matthias Braune1a67412015-04-24 00:25:50 +00001048let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001049defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001050} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001051
Tom Stellardfbe435d2014-03-17 17:03:51 +00001052let Uses = [EXEC] in {
1053
Tom Stellardae38f302015-01-14 01:13:19 +00001054// FIXME: Specify SchedRW for READFIRSTLANE_B32
1055
Tom Stellardfbe435d2014-03-17 17:03:51 +00001056def V_READFIRSTLANE_B32 : VOP1 <
1057 0x00000002,
1058 (outs SReg_32:$vdst),
Valery Pykhtine23b6de2016-04-07 13:41:51 +00001059 (ins VS_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001060 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001061 []
Matt Arsenault42345422016-05-11 00:32:31 +00001062> {
1063 let isConvergent = 1;
1064}
Tom Stellardfbe435d2014-03-17 17:03:51 +00001065
1066}
1067
Tom Stellardae38f302015-01-14 01:13:19 +00001068let SchedRW = [WriteQuarterRate32] in {
1069
Tom Stellard326d6ec2014-11-05 14:50:53 +00001070defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001071 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001072>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001073defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001074 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001075>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001076defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001077 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001078>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001079defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001080 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001081>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001082defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001083 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001084>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001085defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001086 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001087>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001088defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001089 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001090>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001091defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001092 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001093>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001094defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1095 VOP_I32_F32, cvt_rpi_i32_f32>;
1096defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1097 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001098defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001099defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001100 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001101>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001102defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001103 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001104>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001105defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001106 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001107>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001108defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001109 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001110>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001111defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001112 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001113>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001114defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001115 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001116>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001117defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001118 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001119>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001120defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001121 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001122>;
Tom Stellardae38f302015-01-14 01:13:19 +00001123
Matt Arsenault382d9452016-01-26 04:49:22 +00001124} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001125
Marek Olsak5df00d62014-12-07 12:18:57 +00001126defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001127 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001128>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001129defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001130 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001131>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001132defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001133 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001134>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001135defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001136 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001137>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001138defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001139 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001140>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001141defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001142 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001143>;
Tom Stellardae38f302015-01-14 01:13:19 +00001144
1145let SchedRW = [WriteQuarterRate32] in {
1146
Marek Olsak5df00d62014-12-07 12:18:57 +00001147defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001148 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001149>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001150defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001151 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001152>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001153defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1154 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001155>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001156defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001157 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001158>;
Tom Stellardae38f302015-01-14 01:13:19 +00001159
Matt Arsenault382d9452016-01-26 04:49:22 +00001160} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001161
1162let SchedRW = [WriteDouble] in {
1163
Marek Olsak5df00d62014-12-07 12:18:57 +00001164defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001166>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001167defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001168 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001169>;
Tom Stellardae38f302015-01-14 01:13:19 +00001170
Matt Arsenault382d9452016-01-26 04:49:22 +00001171} // End SchedRW = [WriteDouble];
Tom Stellardae38f302015-01-14 01:13:19 +00001172
Marek Olsak5df00d62014-12-07 12:18:57 +00001173defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001175>;
Tom Stellardae38f302015-01-14 01:13:19 +00001176
1177let SchedRW = [WriteDouble] in {
1178
Marek Olsak5df00d62014-12-07 12:18:57 +00001179defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001180 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001181>;
Tom Stellardae38f302015-01-14 01:13:19 +00001182
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001183} // End SchedRW = [WriteDouble]
1184
1185let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001186
Marek Olsak5df00d62014-12-07 12:18:57 +00001187defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001189>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001190defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001191 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001192>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001193
1194} // End SchedRW = [WriteQuarterRate32]
1195
Marek Olsak5df00d62014-12-07 12:18:57 +00001196defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1197defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1198defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1199defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1200defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001201defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001202 VOP_I32_F64, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001203>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001204
1205let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001206defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001207 VOP_F64_F64, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001208>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001209
1210defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
Matt Arsenault74015162016-05-28 00:19:52 +00001211 VOP_F64_F64, AMDGPUfract
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001212>;
1213} // End SchedRW = [WriteDoubleAdd]
1214
1215
Tom Stellardc34c37a2015-02-18 16:08:15 +00001216defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001217 VOP_I32_F32, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001218>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001219defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001220 VOP_F32_F32, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001221>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001222let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
Sam Kolton3025e7f2016-04-26 13:33:56 +00001223defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NO_EXT<VOP_NONE>>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001224}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001225
1226let Uses = [M0, EXEC] in {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001227// v_movreld_b32 is a special case because the destination output
1228 // register is really a source. It isn't actually read (but may be
1229 // written), and is only to provide the base register to start
1230 // indexing from. Tablegen seems to not let you define an implicit
1231 // virtual register output for the super register being written into,
1232 // so this must have an implicit def of the register added to it.
1233defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_MOVRELD>;
1234defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_VI32_NO_EXT>;
Sam Kolton3025e7f2016-04-26 13:33:56 +00001235defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_NO_EXT<VOP_I32_I32>>;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001236
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001237} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001238
Marek Olsak5df00d62014-12-07 12:18:57 +00001239// These instruction only exist on SI and CI
1240let SubtargetPredicate = isSICI in {
1241
Tom Stellardae38f302015-01-14 01:13:19 +00001242let SchedRW = [WriteQuarterRate32] in {
1243
Tom Stellard4b3e7552015-04-23 19:33:52 +00001244defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00001245defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32",
1246 VOP_F32_F32, int_amdgcn_log_clamp>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001247defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
Matt Arsenault32fc5272016-07-26 16:45:45 +00001248defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32",
1249 VOP_F32_F32, AMDGPUrcp_legacy>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001250defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
Matt Arsenault79963e82016-02-13 01:03:00 +00001251 VOP_F32_F32, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001252>;
1253defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1254 VOP_F32_F32, AMDGPUrsq_legacy
1255>;
Tom Stellardae38f302015-01-14 01:13:19 +00001256
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001257} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001258
1259let SchedRW = [WriteDouble] in {
1260
Marek Olsak5df00d62014-12-07 12:18:57 +00001261defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1262defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
Matt Arsenault79963e82016-02-13 01:03:00 +00001263 VOP_F64_F64, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001264>;
1265
Tom Stellardae38f302015-01-14 01:13:19 +00001266} // End SchedRW = [WriteDouble]
1267
Marek Olsak5df00d62014-12-07 12:18:57 +00001268} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001269
1270//===----------------------------------------------------------------------===//
1271// VINTRP Instructions
1272//===----------------------------------------------------------------------===//
1273
Matt Arsenault80f766a2015-09-10 01:23:28 +00001274let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001275
Tom Stellardae38f302015-01-14 01:13:19 +00001276// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001277
1278multiclass V_INTERP_P1_F32_m : VINTRP_m <
1279 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001280 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001281 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1282 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1283 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001284 (i32 imm:$attr)))]
1285>;
1286
1287let OtherPredicates = [has32BankLDS] in {
1288
1289defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1290
1291} // End OtherPredicates = [has32BankLDS]
1292
Tom Stellarde1818af2016-02-18 03:42:32 +00001293let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +00001294
1295defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1296
Tom Stellarde1818af2016-02-18 03:42:32 +00001297} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +00001298
Tom Stellard50828162015-05-25 16:15:56 +00001299let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1300
Marek Olsak5df00d62014-12-07 12:18:57 +00001301defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001302 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001303 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001304 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1305 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1306 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001307 (i32 imm:$attr)))]>;
1308
1309} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001310
Marek Olsak5df00d62014-12-07 12:18:57 +00001311defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001312 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001313 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001314 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1315 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1316 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1317 (i32 imm:$attr)))]>;
1318
Matt Arsenault80f766a2015-09-10 01:23:28 +00001319} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001320
Tom Stellard8d6d4492014-04-22 16:33:57 +00001321//===----------------------------------------------------------------------===//
1322// VOP2 Instructions
1323//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001324
Artem Tamazov13548772016-06-06 15:23:43 +00001325defm V_CNDMASK_B32 : VOP2eInst <vop2<0x0, 0x0>, "v_cndmask_b32",
1326 VOP2e_I32_I32_I32_I1
1327>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001328
1329let isCommutable = 1 in {
1330defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1331 VOP_F32_F32_F32, fadd
1332>;
1333
1334defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1335defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1336 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1337>;
1338} // End isCommutable = 1
1339
1340let isCommutable = 1 in {
1341
1342defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
Matt Arsenault32fc5272016-07-26 16:45:45 +00001343 VOP_F32_F32_F32, AMDGPUfmul_legacy
Marek Olsak5df00d62014-12-07 12:18:57 +00001344>;
1345
1346defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1347 VOP_F32_F32_F32, fmul
1348>;
1349
1350defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1351 VOP_I32_I32_I32, AMDGPUmul_i24
1352>;
Tom Stellard894b9882015-02-18 16:08:14 +00001353
1354defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1355 VOP_I32_I32_I32
1356>;
1357
Marek Olsak5df00d62014-12-07 12:18:57 +00001358defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1359 VOP_I32_I32_I32, AMDGPUmul_u24
1360>;
Tom Stellard894b9882015-02-18 16:08:14 +00001361
1362defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1363 VOP_I32_I32_I32
1364>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001365
1366defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1367 fminnum>;
1368defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1369 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001370defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1371defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1372defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1373defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001374
Marek Olsak5df00d62014-12-07 12:18:57 +00001375defm V_LSHRREV_B32 : VOP2Inst <
1376 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001377 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001378>;
1379
Marek Olsak5df00d62014-12-07 12:18:57 +00001380defm V_ASHRREV_I32 : VOP2Inst <
1381 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001382 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001383>;
1384
Marek Olsak5df00d62014-12-07 12:18:57 +00001385defm V_LSHLREV_B32 : VOP2Inst <
1386 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001387 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001388>;
1389
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001390defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1391defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1392defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001393
Tom Stellardcc4c8712016-02-16 18:14:56 +00001394let Constraints = "$vdst = $src2", DisableEncoding="$src2",
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001395 isConvertibleToThreeAddress = 1 in {
1396defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1397}
Marek Olsak5df00d62014-12-07 12:18:57 +00001398} // End isCommutable = 1
1399
Nikolay Haustov65607812016-03-11 09:27:25 +00001400defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32", VOP_MADMK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001401
1402let isCommutable = 1 in {
Nikolay Haustov65607812016-03-11 09:27:25 +00001403defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32", VOP_MADAK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001404} // End isCommutable = 1
1405
Matt Arsenault86d336e2015-09-08 21:15:00 +00001406let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001407// No patterns so that the scalar instructions are always selected.
1408// The scalar versions will be replaced with vector when needed later.
1409
1410// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1411// but the VI instructions behave the same as the SI versions.
1412defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001413 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001414>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001415defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001416
1417defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001418 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001419>;
1420
Marek Olsak5df00d62014-12-07 12:18:57 +00001421defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001422 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001423>;
1424defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001425 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001426>;
1427defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001428 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001429>;
1430
Matt Arsenault86d336e2015-09-08 21:15:00 +00001431} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001432
Matt Arsenault529cf252016-06-23 01:26:16 +00001433// These are special and do not read the exec mask.
1434let isConvergent = 1, Uses = []<Register> in {
Matt Arsenault42345422016-05-11 00:32:31 +00001435
Marek Olsak15e4a592015-01-15 18:42:55 +00001436defm V_READLANE_B32 : VOP2SI_3VI_m <
1437 vop3 <0x001, 0x289>,
1438 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001439 (outs SReg_32:$vdst),
Valery Pykhtine23b6de2016-04-07 13:41:51 +00001440 (ins VS_32:$src0, SCSrc_32:$src1),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001441 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001442>;
1443
Marek Olsak15e4a592015-01-15 18:42:55 +00001444defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1445 vop3 <0x002, 0x28a>,
1446 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001447 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001448 (ins SReg_32:$src0, SCSrc_32:$src1),
1449 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001450>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001451
Matt Arsenault42345422016-05-11 00:32:31 +00001452} // End isConvergent = 1
1453
Marek Olsak15e4a592015-01-15 18:42:55 +00001454// These instructions only exist on SI and CI
1455let SubtargetPredicate = isSICI in {
1456
Tom Stellard85656ca2015-08-07 15:34:30 +00001457let isCommutable = 1 in {
1458defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1459 VOP_F32_F32_F32
1460>;
1461} // End isCommutable = 1
1462
Marek Olsak191507e2015-02-03 17:38:12 +00001463defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001464 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001465>;
Marek Olsak191507e2015-02-03 17:38:12 +00001466defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001467 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001468>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001469
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001470let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001471defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1472defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1473defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001474} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001475} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001476
Marek Olsak63a7b082015-03-24 13:40:21 +00001477defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1478 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001479>;
1480defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001481 VOP_I32_I32_I32
1482>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001483defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001484 VOP_I32_I32_I32, int_amdgcn_mbcnt_lo
Tom Stellardb4a313a2014-08-01 00:32:39 +00001485>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001486defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001487 VOP_I32_I32_I32, int_amdgcn_mbcnt_hi
Marek Olsakf0b130a2015-01-15 18:43:06 +00001488>;
1489defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001490 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001491>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001492
Marek Olsak11057ee2015-02-03 17:38:01 +00001493defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1494 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1495
1496defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1497 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001498>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001499defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1500 VOP_I32_F32_F32
1501>;
1502defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1503 VOP_I32_F32_F32, int_SI_packf16
1504>;
1505defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1506 VOP_I32_I32_I32
1507>;
1508defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1509 VOP_I32_I32_I32
1510>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001511
1512//===----------------------------------------------------------------------===//
1513// VOP3 Instructions
1514//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001515
Matt Arsenault95e48662014-11-13 19:26:47 +00001516let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001517defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001518 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001519>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001520
Marek Olsak5df00d62014-12-07 12:18:57 +00001521defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001522 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001523>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001524
Marek Olsak5df00d62014-12-07 12:18:57 +00001525defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001526 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1527>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001528defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001529 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001530>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001531} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001532
Marek Olsak5df00d62014-12-07 12:18:57 +00001533defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001534 VOP_F32_F32_F32_F32, int_amdgcn_cubeid
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001535>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001536defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001537 VOP_F32_F32_F32_F32, int_amdgcn_cubesc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001538>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001539defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001540 VOP_F32_F32_F32_F32, int_amdgcn_cubetc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001541>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001542defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001543 VOP_F32_F32_F32_F32, int_amdgcn_cubema
Tom Stellardb4a313a2014-08-01 00:32:39 +00001544>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001545
Marek Olsak5df00d62014-12-07 12:18:57 +00001546defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001547 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1548>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001549defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001550 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1551>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001552
1553defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001554 VOP_I32_I32_I32_I32, AMDGPUbfi
1555>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001556
1557let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001558defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001559 VOP_F32_F32_F32_F32, fma
1560>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001561defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001562 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001563>;
Wei Ding5b2636a2016-07-12 18:02:14 +00001564
1565defm V_LERP_U8 : VOP3Inst <vop3<0x14d, 0x1cd>, "v_lerp_u8",
1566 VOP_I32_I32_I32_I32, int_amdgcn_lerp
1567>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001568} // End isCommutable = 1
1569
Tom Stellard326d6ec2014-11-05 14:50:53 +00001570//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001571defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001572 VOP_I32_I32_I32_I32
1573>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001574defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575 VOP_I32_I32_I32_I32
1576>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001577
Marek Olsak794ff832015-01-27 17:25:15 +00001578defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001579 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1580
Marek Olsak794ff832015-01-27 17:25:15 +00001581defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001582 VOP_I32_I32_I32_I32, AMDGPUsmin3
1583>;
Marek Olsak794ff832015-01-27 17:25:15 +00001584defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001585 VOP_I32_I32_I32_I32, AMDGPUumin3
1586>;
Marek Olsak794ff832015-01-27 17:25:15 +00001587defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001588 VOP_F32_F32_F32_F32, AMDGPUfmax3
1589>;
Marek Olsak794ff832015-01-27 17:25:15 +00001590defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001591 VOP_I32_I32_I32_I32, AMDGPUsmax3
1592>;
Marek Olsak794ff832015-01-27 17:25:15 +00001593defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001594 VOP_I32_I32_I32_I32, AMDGPUumax3
1595>;
Marek Olsak794ff832015-01-27 17:25:15 +00001596defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001597 VOP_F32_F32_F32_F32, AMDGPUfmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001598>;
1599defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001600 VOP_I32_I32_I32_I32, AMDGPUsmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001601>;
1602defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001603 VOP_I32_I32_I32_I32, AMDGPUumed3
Marek Olsak794ff832015-01-27 17:25:15 +00001604>;
1605
Tom Stellard326d6ec2014-11-05 14:50:53 +00001606//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1607//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1608//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001609defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001610 VOP_I32_I32_I32_I32
1611>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001612//def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001613defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001614 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001615>;
Tom Stellardae38f302015-01-14 01:13:19 +00001616
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001617let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001618
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001620 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001621>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001622
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001623} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001624
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001625let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001626let isCommutable = 1 in {
1627
Marek Olsak5df00d62014-12-07 12:18:57 +00001628defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001629 VOP_F64_F64_F64, fadd, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001630>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001631defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001632 VOP_F64_F64_F64, fmul, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001633>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001634
Marek Olsak5df00d62014-12-07 12:18:57 +00001635defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001636 VOP_F64_F64_F64, fminnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001637>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001638defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001639 VOP_F64_F64_F64, fmaxnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001640>;
Tom Stellard7512c082013-07-12 18:14:56 +00001641
Matt Arsenault382d9452016-01-26 04:49:22 +00001642} // End isCommutable = 1
Tom Stellard7512c082013-07-12 18:14:56 +00001643
Marek Olsak5df00d62014-12-07 12:18:57 +00001644defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001645 VOP_F64_F64_I32, AMDGPUldexp, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001646>;
Christian Konig70a50322013-03-27 09:12:51 +00001647
Matt Arsenault382d9452016-01-26 04:49:22 +00001648} // End let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001649
1650let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001651
Marek Olsak5df00d62014-12-07 12:18:57 +00001652defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001653 VOP_I32_I32_I32
1654>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001655defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001656 VOP_I32_I32_I32, mulhu
Tom Stellardb4a313a2014-08-01 00:32:39 +00001657>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001658
Tom Stellarde1818af2016-02-18 03:42:32 +00001659let DisableVIDecoder=1 in { // removed from VI as identical to V_MUL_LO_U32
Marek Olsak5df00d62014-12-07 12:18:57 +00001660defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001661 VOP_I32_I32_I32
1662>;
Tom Stellarde1818af2016-02-18 03:42:32 +00001663}
1664
Marek Olsak5df00d62014-12-07 12:18:57 +00001665defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001666 VOP_I32_I32_I32, mulhs
Tom Stellardb4a313a2014-08-01 00:32:39 +00001667>;
Christian Konig70a50322013-03-27 09:12:51 +00001668
Matt Arsenault382d9452016-01-26 04:49:22 +00001669} // End isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001670
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001671let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001672defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
Tom Stellarde9934512016-02-11 18:25:26 +00001673 VOP3b_F32_I1_F32_F32_F32, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001674>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001675}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001676
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001677let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001678// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001679defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
Tom Stellarde9934512016-02-11 18:25:26 +00001680 VOP3b_F64_I1_F64_F64_F64, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001681>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001682} // End SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001683
Matt Arsenault80f766a2015-09-10 01:23:28 +00001684let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001685
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001686let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001687// v_div_fmas_f32:
1688// result = src0 * src1 + src2
1689// if (vcc)
1690// result *= 2^32
1691//
1692defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001693 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001694>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001695}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001696
Tom Stellardae38f302015-01-14 01:13:19 +00001697let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001698// v_div_fmas_f64:
1699// result = src0 * src1 + src2
1700// if (vcc)
1701// result *= 2^64
1702//
1703defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001704 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001705>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001706
Tom Stellardae38f302015-01-14 01:13:19 +00001707} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001708} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001709
Tom Stellard326d6ec2014-11-05 14:50:53 +00001710//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1711//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1712//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001713
Tom Stellardae38f302015-01-14 01:13:19 +00001714let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001715defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001716 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001717>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001718
Matt Arsenault382d9452016-01-26 04:49:22 +00001719} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001720
Marek Olsakeae20ab2015-01-15 18:42:40 +00001721// These instructions only exist on SI and CI
1722let SubtargetPredicate = isSICI in {
1723
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001724defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1725defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1726defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001727
1728defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1729 VOP_F32_F32_F32_F32>;
1730
1731} // End SubtargetPredicate = isSICI
1732
Tom Stellarde1818af2016-02-18 03:42:32 +00001733let SubtargetPredicate = isVI, DisableSIDecoder = 1 in {
Marek Olsak707a6d02015-02-03 21:53:01 +00001734
1735defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1736 VOP_I64_I32_I64
1737>;
1738defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1739 VOP_I64_I32_I64
1740>;
1741defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1742 VOP_I64_I32_I64
1743>;
1744
1745} // End SubtargetPredicate = isVI
1746
Tom Stellard8d6d4492014-04-22 16:33:57 +00001747//===----------------------------------------------------------------------===//
1748// Pseudo Instructions
1749//===----------------------------------------------------------------------===//
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001750
1751let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001752
Marek Olsak7d777282015-03-24 13:40:15 +00001753// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +00001754def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001755 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []> {
1756 let isPseudo = 1;
1757 let isCodeGenOnly = 1;
Tom Stellard60024a02014-09-24 01:33:24 +00001758}
1759
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001760// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1761// pass to enable folding of inline immediates.
1762def V_MOV_B64_PSEUDO : PseudoInstSI <(outs VReg_64:$vdst), (ins VSrc_64:$src0)> {
1763 let VALU = 1;
1764}
1765} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC]
1766
Changpeng Fang01f60622016-03-15 17:28:44 +00001767let usesCustomInserter = 1, SALU = 1 in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001768def GET_GROUPSTATICSIZE : PseudoInstSI <(outs SReg_32:$sdst), (ins),
Changpeng Fang01f60622016-03-15 17:28:44 +00001769 [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>;
1770} // End let usesCustomInserter = 1, SALU = 1
1771
Matt Arsenault8fb37382013-10-11 21:03:36 +00001772// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001773// and should be lowered to ISA instructions prior to codegen.
1774
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001775let hasSideEffects = 1 in {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001776
1777// Dummy terminator instruction to use after control flow instructions
1778// replaced with exec mask operations.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001779def SI_MASK_BRANCH : PseudoInstSI <
Matt Arsenaulta74374a2016-07-08 00:55:44 +00001780 (outs), (ins brtarget:$target, SReg_64:$dst)> {
Matt Arsenault57431c92016-08-10 19:11:42 +00001781 let isBranch = 0;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001782 let isTerminator = 1;
Matt Arsenault57431c92016-08-10 19:11:42 +00001783 let isBarrier = 0;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001784 let SALU = 1;
1785}
1786
Matt Arsenault840593e2016-07-12 00:08:14 +00001787let Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001788
1789let isBranch = 1, isTerminator = 1 in {
1790
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001791def SI_IF: PseudoInstSI <
1792 (outs SReg_64:$dst), (ins SReg_64:$vcc, brtarget:$target),
1793 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))]> {
1794 let Constraints = "";
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001795 let Size = 8;
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001796}
Tom Stellard75aadc22012-12-11 21:25:42 +00001797
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001798def SI_ELSE : PseudoInstSI <
Nicolai Haehnle3b572002016-07-28 11:39:24 +00001799 (outs SReg_64:$dst), (ins SReg_64:$src, brtarget:$target, i1imm:$execfix)> {
Tom Stellardf8794352012-12-19 22:10:31 +00001800 let Constraints = "$src = $dst";
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001801 let Size = 12;
Tom Stellardf8794352012-12-19 22:10:31 +00001802}
1803
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001804def SI_LOOP : PseudoInstSI <
1805 (outs), (ins SReg_64:$saved, brtarget:$target),
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001806 [(int_amdgcn_loop i64:$saved, bb:$target)]> {
1807 let Size = 8;
1808}
Tom Stellardf8794352012-12-19 22:10:31 +00001809
Matt Arsenault382d9452016-01-26 04:49:22 +00001810} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001811
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001812
1813def SI_BREAK : PseudoInstSI <
1814 (outs SReg_64:$dst), (ins SReg_64:$src),
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001815 [(set i64:$dst, (int_amdgcn_break i64:$src))]> {
1816 let Size = 4;
1817}
Matt Arsenault48d70cb2016-07-09 17:18:39 +00001818
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001819def SI_IF_BREAK : PseudoInstSI <
1820 (outs SReg_64:$dst), (ins SReg_64:$vcc, SReg_64:$src),
Matt Arsenault7898b902016-01-22 18:42:55 +00001821 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001822> {
1823 let Size = 4;
1824}
Tom Stellardf8794352012-12-19 22:10:31 +00001825
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001826def SI_ELSE_BREAK : PseudoInstSI <
1827 (outs SReg_64:$dst), (ins SReg_64:$src0, SReg_64:$src1),
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001828 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]> {
1829 let Size = 4;
1830}
Tom Stellardf8794352012-12-19 22:10:31 +00001831
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001832def SI_END_CF : PseudoInstSI <
1833 (outs), (ins SReg_64:$saved),
Matt Arsenaultc6b13502016-08-10 19:11:51 +00001834 [(int_amdgcn_end_cf i64:$saved)]> {
1835 let Size = 4;
1836}
Tom Stellardf8794352012-12-19 22:10:31 +00001837
Matt Arsenault840593e2016-07-12 00:08:14 +00001838} // End Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellardaa798342015-05-01 03:44:09 +00001839
1840let Uses = [EXEC], Defs = [EXEC,VCC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001841def SI_KILL : PseudoInstSI <
1842 (outs), (ins VSrc_32:$src),
Matt Arsenault03006fd2016-07-19 16:27:56 +00001843 [(AMDGPUkill i32:$src)]> {
Matt Arsenault786724a2016-07-12 21:41:32 +00001844 let isConvergent = 1;
1845 let usesCustomInserter = 1;
1846}
1847
1848def SI_KILL_TERMINATOR : PseudoInstSI <
1849 (outs), (ins VSrc_32:$src)> {
1850 let isTerminator = 1;
1851}
1852
Tom Stellardaa798342015-05-01 03:44:09 +00001853} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001854
Matt Arsenault382d9452016-01-26 04:49:22 +00001855} // End mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001856
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001857def SI_PS_LIVE : PseudoInstSI <
1858 (outs SReg_64:$dst), (ins),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001859 [(set i1:$dst, (int_amdgcn_ps_live))]> {
1860 let SALU = 1;
1861}
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00001862
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001863// Used as an isel pseudo to directly emit initialization with an
1864// s_mov_b32 rather than a copy of another initialized
1865// register. MachineCSE skips copies, and we don't want to have to
1866// fold operands before it runs.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001867def SI_INIT_M0 : PseudoInstSI <(outs), (ins SSrc_32:$src)> {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001868 let Defs = [M0];
1869 let usesCustomInserter = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001870 let isAsCheapAsAMove = 1;
1871 let SALU = 1;
1872 let isReMaterializable = 1;
1873}
1874
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001875def SI_RETURN : PseudoInstSI <
1876 (outs), (ins variable_ops), [(AMDGPUreturn)]> {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001877 let isTerminator = 1;
1878 let isBarrier = 1;
1879 let isReturn = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001880 let hasSideEffects = 1;
1881 let SALU = 1;
1882 let hasNoSchedulingInfo = 1;
1883}
1884
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001885let Uses = [EXEC], Defs = [M0, EXEC],
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00001886 UseNamedOperandTable = 1 in {
Christian Konig2989ffc2013-03-18 11:34:16 +00001887
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001888class SI_INDIRECT_SRC<RegisterClass rc> : PseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001889 (outs VGPR_32:$vdst),
1890 (ins rc:$src, VS_32:$idx, i32imm:$offset)> {
1891 let usesCustomInserter = 1;
1892}
Christian Konig2989ffc2013-03-18 11:34:16 +00001893
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001894class SI_INDIRECT_DST<RegisterClass rc> : PseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001895 (outs rc:$vdst),
1896 (ins rc:$src, VS_32:$idx, i32imm:$offset, VGPR_32:$val)> {
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00001897 let Constraints = "$src = $vdst";
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001898 let usesCustomInserter = 1;
Christian Konig2989ffc2013-03-18 11:34:16 +00001899}
1900
Matt Arsenault28419272015-10-07 00:42:51 +00001901// TODO: We can support indirect SGPR access.
1902def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
1903def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
1904def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
1905def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
1906def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
1907
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001908def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001909def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1910def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1911def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1912def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1913
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001914} // End Uses = [EXEC], Defs = [M0, EXEC]
Christian Konig2989ffc2013-03-18 11:34:16 +00001915
Tom Stellardeba61072014-05-02 15:41:42 +00001916multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00001917 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001918 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001919 (outs),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001920 (ins sgpr_class:$src, i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001921 let mayStore = 1;
1922 let mayLoad = 0;
1923 }
Tom Stellardeba61072014-05-02 15:41:42 +00001924
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001925 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001926 (outs sgpr_class:$dst),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001927 (ins i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001928 let mayStore = 0;
1929 let mayLoad = 1;
1930 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00001931 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001932}
1933
Tom Stellardc2743492015-05-12 15:00:53 +00001934// It's unclear whether you can use M0 as the output of v_readlane_b32
Artem Tamazov38e496b2016-04-29 17:04:50 +00001935// instructions, so use SReg_32_XM0 register class for spills to prevent
Tom Stellardc2743492015-05-12 15:00:53 +00001936// this from happening.
Artem Tamazov38e496b2016-04-29 17:04:50 +00001937defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32_XM0>;
Tom Stellardeba61072014-05-02 15:41:42 +00001938defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1939defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1940defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1941defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1942
Tom Stellard96468902014-09-24 01:33:17 +00001943multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00001944 let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001945 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001946 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001947 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Matt Arsenault9babdf42016-06-22 20:15:28 +00001948 SReg_32:$scratch_offset, i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001949 let mayStore = 1;
1950 let mayLoad = 0;
1951 }
Tom Stellard96468902014-09-24 01:33:17 +00001952
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001953 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001954 (outs vgpr_class:$dst),
Tom Stellard649b5db2016-03-04 18:31:18 +00001955 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset,
Matt Arsenault9babdf42016-06-22 20:15:28 +00001956 i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001957 let mayStore = 0;
1958 let mayLoad = 1;
1959 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00001960 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00001961}
1962
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001963defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00001964defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1965defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1966defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1967defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1968defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1969
Tom Stellard067c8152014-07-21 14:01:14 +00001970let Defs = [SCC] in {
1971
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001972def SI_PC_ADD_REL_OFFSET : PseudoInstSI <
Tom Stellard067c8152014-07-21 14:01:14 +00001973 (outs SReg_64:$dst),
Tom Stellardbf3e6e52016-06-14 20:29:59 +00001974 (ins si_ga:$ptr),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001975 [(set SReg_64:$dst, (i64 (SIpc_add_rel_offset (tglobaladdr:$ptr))))]> {
Matt Arsenaultd092a062015-10-02 18:58:37 +00001976 let SALU = 1;
1977}
Tom Stellard067c8152014-07-21 14:01:14 +00001978
1979} // End Defs = [SCC]
1980
Matt Arsenault382d9452016-01-26 04:49:22 +00001981} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00001982
Marek Olsak5df00d62014-12-07 12:18:57 +00001983let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00001984
Nicolai Haehnle3b572002016-07-28 11:39:24 +00001985def : Pat<
1986 (int_amdgcn_else i64:$src, bb:$target),
1987 (SI_ELSE $src, $target, 0)
1988>;
1989
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001990def : Pat <
1991 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001992 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001993>;
1994
Tom Stellard75aadc22012-12-11 21:25:42 +00001995/* int_SI_vs_load_input */
1996def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001997 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00001998 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001999>;
2000
Tom Stellard75aadc22012-12-11 21:25:42 +00002001def : Pat <
2002 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002003 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002004 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002005 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002006>;
2007
Tom Stellard8d6d4492014-04-22 16:33:57 +00002008//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002009// buffer_load/store_format patterns
2010//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002011
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002012multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
2013 string opcode> {
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002014 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002015 (vt (name v4i32:$rsrc, 0,
2016 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2017 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002018 (!cast<MUBUF>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
2019 (as_i1imm $glc), (as_i1imm $slc), 0)
2020 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002021
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002022 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002023 (vt (name v4i32:$rsrc, i32:$vindex,
2024 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2025 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002026 (!cast<MUBUF>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
2027 (as_i1imm $glc), (as_i1imm $slc), 0)
2028 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002029
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002030 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002031 (vt (name v4i32:$rsrc, 0,
2032 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2033 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002034 (!cast<MUBUF>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
2035 (as_i1imm $glc), (as_i1imm $slc), 0)
2036 >;
2037
2038 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002039 (vt (name v4i32:$rsrc, i32:$vindex,
2040 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2041 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002042 (!cast<MUBUF>(opcode # _BOTHEN)
2043 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2044 $rsrc, $soffset, (as_i16imm $offset),
2045 (as_i1imm $glc), (as_i1imm $slc), 0)
2046 >;
2047}
2048
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002049defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">;
2050defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">;
2051defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">;
2052defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, f32, "BUFFER_LOAD_DWORD">;
2053defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v2f32, "BUFFER_LOAD_DWORDX2">;
2054defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v4f32, "BUFFER_LOAD_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002055
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002056multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
2057 string opcode> {
2058 def : Pat<
2059 (name vt:$vdata, v4i32:$rsrc, 0,
2060 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2061 imm:$glc, imm:$slc),
Nicolai Haehnle8a482b32016-08-02 19:31:14 +00002062 (!cast<MUBUF>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset, (as_i16imm $offset),
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002063 (as_i1imm $glc), (as_i1imm $slc), 0)
2064 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002065
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002066 def : Pat<
2067 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2068 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2069 imm:$glc, imm:$slc),
Nicolai Haehnle8a482b32016-08-02 19:31:14 +00002070 (!cast<MUBUF>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset,
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002071 (as_i16imm $offset), (as_i1imm $glc),
2072 (as_i1imm $slc), 0)
2073 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002074
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002075 def : Pat<
2076 (name vt:$vdata, v4i32:$rsrc, 0,
2077 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2078 imm:$glc, imm:$slc),
Nicolai Haehnle8a482b32016-08-02 19:31:14 +00002079 (!cast<MUBUF>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset,
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002080 (as_i16imm $offset), (as_i1imm $glc),
2081 (as_i1imm $slc), 0)
2082 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002083
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002084 def : Pat<
2085 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2086 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2087 imm:$glc, imm:$slc),
Nicolai Haehnle8a482b32016-08-02 19:31:14 +00002088 (!cast<MUBUF>(opcode # _BOTHEN_exact)
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002089 $vdata,
2090 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2091 $rsrc, $soffset, (as_i16imm $offset),
2092 (as_i1imm $glc), (as_i1imm $slc), 0)
2093 >;
2094}
2095
2096defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">;
2097defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">;
2098defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">;
2099defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">;
2100defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">;
2101defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002102
2103//===----------------------------------------------------------------------===//
Nicolai Haehnlead636382016-03-18 16:24:31 +00002104// buffer_atomic patterns
2105//===----------------------------------------------------------------------===//
2106multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
2107 def : Pat<
2108 (name i32:$vdata_in, v4i32:$rsrc, 0,
2109 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2110 imm:$slc),
2111 (!cast<MUBUF>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset,
2112 (as_i16imm $offset), (as_i1imm $slc))
2113 >;
2114
2115 def : Pat<
2116 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2117 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2118 imm:$slc),
2119 (!cast<MUBUF>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset,
2120 (as_i16imm $offset), (as_i1imm $slc))
2121 >;
2122
2123 def : Pat<
2124 (name i32:$vdata_in, v4i32:$rsrc, 0,
2125 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2126 imm:$slc),
2127 (!cast<MUBUF>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset,
2128 (as_i16imm $offset), (as_i1imm $slc))
2129 >;
2130
2131 def : Pat<
2132 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2133 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2134 imm:$slc),
2135 (!cast<MUBUF>(opcode # _RTN_BOTHEN)
2136 $vdata_in,
2137 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2138 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
2139 >;
2140}
2141
2142defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
2143defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">;
2144defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
2145defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
2146defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
2147defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
2148defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
2149defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">;
2150defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">;
2151defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
2152
2153def : Pat<
2154 (int_amdgcn_buffer_atomic_cmpswap
2155 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2156 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2157 imm:$slc),
2158 (EXTRACT_SUBREG
2159 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET
2160 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2161 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2162 sub0)
2163>;
2164
2165def : Pat<
2166 (int_amdgcn_buffer_atomic_cmpswap
2167 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2168 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2169 imm:$slc),
2170 (EXTRACT_SUBREG
2171 (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN
2172 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2173 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2174 sub0)
2175>;
2176
2177def : Pat<
2178 (int_amdgcn_buffer_atomic_cmpswap
2179 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2180 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2181 imm:$slc),
2182 (EXTRACT_SUBREG
2183 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN
2184 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2185 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2186 sub0)
2187>;
2188
2189def : Pat<
2190 (int_amdgcn_buffer_atomic_cmpswap
2191 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2192 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2193 imm:$slc),
2194 (EXTRACT_SUBREG
2195 (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN
2196 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2197 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2198 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2199 sub0)
2200>;
2201
2202
2203//===----------------------------------------------------------------------===//
Changpeng Fang278a5b32016-03-10 16:47:15 +00002204// S_GETREG_B32 Intrinsic Pattern.
2205//===----------------------------------------------------------------------===//
2206def : Pat <
2207 (int_amdgcn_s_getreg imm:$simm16),
2208 (S_GETREG_B32 (as_i16imm $simm16))
2209>;
2210
2211//===----------------------------------------------------------------------===//
Wei Ding07e03712016-07-28 16:42:13 +00002212// V_ICMPIntrinsic Pattern.
2213//===----------------------------------------------------------------------===//
2214class ICMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat <
2215 (AMDGPUsetcc vt:$src0, vt:$src1, cond),
2216 (inst $src0, $src1)
2217>;
2218
2219def : ICMP_Pattern <COND_EQ, V_CMP_EQ_I32_e64, i32>;
2220def : ICMP_Pattern <COND_NE, V_CMP_NE_I32_e64, i32>;
2221def : ICMP_Pattern <COND_UGT, V_CMP_GT_U32_e64, i32>;
2222def : ICMP_Pattern <COND_UGE, V_CMP_GE_U32_e64, i32>;
2223def : ICMP_Pattern <COND_ULT, V_CMP_LT_U32_e64, i32>;
2224def : ICMP_Pattern <COND_ULE, V_CMP_LE_U32_e64, i32>;
2225def : ICMP_Pattern <COND_SGT, V_CMP_GT_I32_e64, i32>;
2226def : ICMP_Pattern <COND_SGE, V_CMP_GE_I32_e64, i32>;
2227def : ICMP_Pattern <COND_SLT, V_CMP_LT_I32_e64, i32>;
2228def : ICMP_Pattern <COND_SLE, V_CMP_LE_I32_e64, i32>;
2229
2230def : ICMP_Pattern <COND_EQ, V_CMP_EQ_I64_e64, i64>;
2231def : ICMP_Pattern <COND_NE, V_CMP_NE_I64_e64, i64>;
2232def : ICMP_Pattern <COND_UGT, V_CMP_GT_U64_e64, i64>;
2233def : ICMP_Pattern <COND_UGE, V_CMP_GE_U64_e64, i64>;
2234def : ICMP_Pattern <COND_ULT, V_CMP_LT_U64_e64, i64>;
2235def : ICMP_Pattern <COND_ULE, V_CMP_LE_U64_e64, i64>;
2236def : ICMP_Pattern <COND_SGT, V_CMP_GT_I64_e64, i64>;
2237def : ICMP_Pattern <COND_SGE, V_CMP_GE_I64_e64, i64>;
2238def : ICMP_Pattern <COND_SLT, V_CMP_LT_I64_e64, i64>;
2239def : ICMP_Pattern <COND_SLE, V_CMP_LE_I64_e64, i64>;
2240
2241class FCMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat <
2242 (i64 (AMDGPUsetcc (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)),
2243 (vt (VOP3Mods vt:$src1, i32:$src1_modifiers)), cond)),
2244 (inst $src0_modifiers, $src0, $src1_modifiers, $src1,
2245 DSTCLAMP.NONE, DSTOMOD.NONE)
2246>;
2247
2248def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F32_e64, f32>;
2249def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F32_e64, f32>;
2250def : FCMP_Pattern <COND_OGT, V_CMP_GT_F32_e64, f32>;
2251def : FCMP_Pattern <COND_OGE, V_CMP_GE_F32_e64, f32>;
2252def : FCMP_Pattern <COND_OLT, V_CMP_LT_F32_e64, f32>;
2253def : FCMP_Pattern <COND_OLE, V_CMP_LE_F32_e64, f32>;
2254
2255def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F64_e64, f64>;
2256def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F64_e64, f64>;
2257def : FCMP_Pattern <COND_OGT, V_CMP_GT_F64_e64, f64>;
2258def : FCMP_Pattern <COND_OGE, V_CMP_GE_F64_e64, f64>;
2259def : FCMP_Pattern <COND_OLT, V_CMP_LT_F64_e64, f64>;
2260def : FCMP_Pattern <COND_OLE, V_CMP_LE_F64_e64, f64>;
2261
2262def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F32_e64, f32>;
2263def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F32_e64, f32>;
2264def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F32_e64, f32>;
2265def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F32_e64, f32>;
2266def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F32_e64, f32>;
2267def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F32_e64, f32>;
2268
2269def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F64_e64, f64>;
2270def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F64_e64, f64>;
2271def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F64_e64, f64>;
2272def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F64_e64, f64>;
2273def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F64_e64, f64>;
2274def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F64_e64, f64>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002275// SMRD Patterns
2276//===----------------------------------------------------------------------===//
2277
Tom Stellard217361c2015-08-06 19:28:38 +00002278multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002279
Tom Stellarddee26a22015-08-06 19:28:30 +00002280 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002281 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002282 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002283 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002284 >;
2285
Tom Stellarddee26a22015-08-06 19:28:30 +00002286 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002287 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002288 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002289 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002290 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002291
2292 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002293 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002294 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2295 > {
2296 let Predicates = [isCIOnly];
2297 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002298}
2299
Tom Stellarda6f24c62015-12-15 20:55:55 +00002300// Global and constant loads can be selected to either MUBUF or SMRD
2301// instructions, but SMRD instructions are faster so we want the instruction
2302// selector to prefer those.
2303let AddedComplexity = 100 in {
2304
Tom Stellard217361c2015-08-06 19:28:38 +00002305defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2306defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2307defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
Tom Stellard217361c2015-08-06 19:28:38 +00002308defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2309defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002310
Tom Stellarddee26a22015-08-06 19:28:30 +00002311// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002312def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002313 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2314 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002315>;
2316
2317// 2. Offset loaded in an 32bit SGPR
2318def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002319 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2320 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002321>;
2322
Tom Stellard217361c2015-08-06 19:28:38 +00002323let Predicates = [isCI] in {
2324
2325def : Pat <
2326 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2327 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2328>;
2329
2330} // End Predicates = [isCI]
2331
Tom Stellarda6f24c62015-12-15 20:55:55 +00002332} // End let AddedComplexity = 10000
2333
Tom Stellardae4c9e72014-06-20 17:06:11 +00002334//===----------------------------------------------------------------------===//
2335// SOP1 Patterns
2336//===----------------------------------------------------------------------===//
2337
Tom Stellardae4c9e72014-06-20 17:06:11 +00002338def : Pat <
2339 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002340 (i64 (REG_SEQUENCE SReg_64,
Tom Stellardbc4497b2016-02-12 23:45:29 +00002341 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Matt Arsenaulteb492162014-11-02 23:46:51 +00002342 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002343>;
2344
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002345def : Pat <
2346 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
2347 (S_ABS_I32 $x)
2348>;
2349
Tom Stellard58ac7442014-04-29 23:12:48 +00002350//===----------------------------------------------------------------------===//
2351// SOP2 Patterns
2352//===----------------------------------------------------------------------===//
2353
Tom Stellard80942a12014-09-05 14:07:59 +00002354// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002355// case, the sgpr-copies pass will fix this to use the vector version.
2356def : Pat <
2357 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002358 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002359>;
2360
Tom Stellard58ac7442014-04-29 23:12:48 +00002361//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002362// SOPP Patterns
2363//===----------------------------------------------------------------------===//
2364
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +00002365def : Pat <
2366 (int_amdgcn_s_waitcnt i32:$simm16),
2367 (S_WAITCNT (as_i16imm $simm16))
2368>;
2369
Tom Stellard85ad4292014-06-17 16:53:09 +00002370//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002371// VOP1 Patterns
2372//===----------------------------------------------------------------------===//
2373
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002374let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002375
2376//def : RcpPat<V_RCP_F64_e32, f64>;
2377//defm : RsqPat<V_RSQ_F64_e32, f64>;
2378//defm : RsqPat<V_RSQ_F32_e32, f32>;
2379
2380def : RsqPat<V_RSQ_F32_e32, f32>;
2381def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenault74015162016-05-28 00:19:52 +00002382
2383// Convert (x - floor(x)) to fract(x)
2384def : Pat <
2385 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
2386 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
2387 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2388>;
2389
2390// Convert (x + (-floor(x))) to fract(x)
2391def : Pat <
2392 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
2393 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
2394 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2395>;
2396
2397} // End Predicates = [UnsafeFPMath]
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002398
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002399//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002400// VOP2 Patterns
2401//===----------------------------------------------------------------------===//
2402
Tom Stellardae4c9e72014-06-20 17:06:11 +00002403def : Pat <
2404 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002405 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002406>;
2407
Tom Stellard5224df32015-03-10 16:16:44 +00002408def : Pat <
2409 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2410 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2411>;
2412
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002413// Pattern for V_MAC_F32
2414def : Pat <
2415 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2416 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2417 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2418 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2419 $src2_modifiers, $src2, $clamp, $omod)
2420>;
2421
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002422/********** ======================= **********/
2423/********** Image sampling patterns **********/
2424/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002425
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002426// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002427class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002428 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002429 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002430 (opcode $addr, $rsrc, $sampler,
2431 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2432 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002433>;
2434
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002435multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2436 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2437 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2438 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2439 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2440 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2441}
2442
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002443
2444// Image + sampler for amdgcn
2445// TODO:
2446// 1. Handle half data type like v4f16, and add D16 bit support;
2447// 2. Handle v4i32 rsrc type (Register Class for the instruction to be SReg_128).
2448// 3. Add A16 support when we pass address of half type.
2449multiclass AMDGCNSamplePattern<SDPatternOperator name, MIMG opcode, ValueType vt> {
2450 def : Pat<
2451 (v4f32 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i1:$unorm, i1:$glc,
2452 i1:$slc, i1:$lwe, i1:$da)),
2453 (opcode $addr, $rsrc, $sampler,
2454 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2455 0, 0, (as_i1imm $lwe), (as_i1imm $da))
2456 >;
2457}
2458
2459multiclass AMDGCNSamplePatterns<SDPatternOperator name, string opcode> {
2460 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V1), f32>;
2461 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V2), v2f32>;
2462 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V4), v4f32>;
2463 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V8), v8f32>;
2464 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4_V16), v16f32>;
2465}
2466
2467
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002468// Image only
2469class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002470 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
2471 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002472 (opcode $addr, $rsrc,
2473 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2474 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002475>;
2476
2477multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2478 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2479 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2480 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2481}
2482
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002483class ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2484 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$r128, imm:$da, imm:$glc,
2485 imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002486 (opcode $addr, $rsrc,
2487 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2488 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002489>;
2490
2491multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
2492 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2493 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2494 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2495}
2496
2497class ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2498 (name v4f32:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, imm:$r128, imm:$da,
2499 imm:$glc, imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002500 (opcode $data, $addr, $rsrc,
2501 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2502 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002503>;
2504
2505multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
2506 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2507 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2508 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2509}
2510
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002511class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2512 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
2513 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
2514>;
2515
2516multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
2517 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
2518 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
2519 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
2520}
2521
2522class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : Pat <
2523 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
2524 imm:$r128, imm:$da, imm:$slc),
2525 (EXTRACT_SUBREG
2526 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
2527 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
2528 sub0)
2529>;
2530
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002531// ======= SI Image Intrinsics ================
2532
2533// Image load
2534defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2535defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2536def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2537
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002538// Basic sample
2539defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2540defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2541defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2542defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2543defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2544defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2545defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2546defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2547defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2548defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2549
2550// Sample with comparison
2551defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2552defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2553defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2554defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2555defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2556defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2557defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2558defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2559defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2560defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2561
2562// Sample with offsets
2563defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2564defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2565defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2566defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2567defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2568defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2569defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2570defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2571defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2572defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2573
2574// Sample with comparison and offsets
2575defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2576defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2577defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2578defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2579defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2580defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2581defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2582defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2583defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2584defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2585
2586// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002587// Only the variants which make sense are defined.
2588def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2589def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2590def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2591def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2592def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2593def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2594def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2595def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2596def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2597
2598def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2599def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2600def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2601def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2602def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2603def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2604def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2605def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2606def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2607
2608def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2609def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2610def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2611def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2612def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2613def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2614def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2615def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2616def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2617
2618def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2619def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2620def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2621def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2622def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2623def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2624def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2625def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2626
2627def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2628def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2629def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2630
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002631
2632// ======= amdgcn Image Intrinsics ==============
2633
2634// Image load
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002635defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
2636defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002637
2638// Image store
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002639defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
2640defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
Changpeng Fangfb9c3812016-08-10 21:15:30 +00002641
2642// Basic sample
2643defm : AMDGCNSamplePatterns<int_amdgcn_image_sample, "IMAGE_SAMPLE">;
2644defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl, "IMAGE_SAMPLE_CL">;
2645defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d, "IMAGE_SAMPLE_D">;
2646defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2647defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l, "IMAGE_SAMPLE_L">;
2648defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b, "IMAGE_SAMPLE_B">;
2649defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2650defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2651defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd, "IMAGE_SAMPLE_CD">;
2652defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2653
2654// Sample with comparison
2655defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c, "IMAGE_SAMPLE_C">;
2656defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2657defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2658defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2659defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2660defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2661defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2662defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2663defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2664defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2665
2666// Sample with offsets
2667defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_o, "IMAGE_SAMPLE_O">;
2668defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2669defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2670defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2671defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2672defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2673defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2674defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2675defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2676defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2677
2678// Sample with comparison and offsets
2679defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2680defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2681defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2682defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2683defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2684defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2685defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2686defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2687defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2688defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2689
2690// Gather opcodes
2691// Only the variants which make sense are defined.
2692defm : AMDGCNSamplePattern<int_amdgcn_image_gather4, IMAGE_GATHER4_V4_V2, v2f32>;
2693defm : AMDGCNSamplePattern<int_amdgcn_image_gather4, IMAGE_GATHER4_V4_V4, v4f32>;
2694defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4f32>;
2695defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_l, IMAGE_GATHER4_L_V4_V4, v4f32>;
2696defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b, IMAGE_GATHER4_B_V4_V4, v4f32>;
2697defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4f32>;
2698defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8f32>;
2699defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2f32>;
2700defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4f32>;
2701
2702defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c, IMAGE_GATHER4_C_V4_V4, v4f32>;
2703defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4f32>;
2704defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8f32>;
2705defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4f32>;
2706defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8f32>;
2707defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4f32>;
2708defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8f32>;
2709defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8f32>;
2710defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4f32>;
2711
2712defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_o, IMAGE_GATHER4_O_V4_V4, v4f32>;
2713defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4f32>;
2714defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8f32>;
2715defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4f32>;
2716defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8f32>;
2717defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4f32>;
2718defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8f32>;
2719defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8f32>;
2720defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4f32>;
2721
2722defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4f32>;
2723defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8f32>;
2724defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8f32>;
2725defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8f32>;
2726defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8f32>;
2727defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8f32>;
2728defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4f32>;
2729defm : AMDGCNSamplePattern<int_amdgcn_image_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8f32>;
2730
2731defm : AMDGCNSamplePattern<int_amdgcn_image_getlod, IMAGE_GET_LOD_V4_V1, f32>;
2732defm : AMDGCNSamplePattern<int_amdgcn_image_getlod, IMAGE_GET_LOD_V4_V2, v2f32>;
2733defm : AMDGCNSamplePattern<int_amdgcn_image_getlod, IMAGE_GET_LOD_V4_V4, v4f32>;
2734
2735// Image atomics
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002736defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
2737def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
2738def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
2739def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
2740defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
2741defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
2742defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
2743defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
2744defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
2745defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
2746defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
2747defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
2748defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
2749defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
2750defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002751
Tom Stellard9fa17912013-08-14 23:24:45 +00002752/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002753def : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002754 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002755 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002756>;
2757
Tom Stellard9fa17912013-08-14 23:24:45 +00002758class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002759 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002760 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellardc9b90312013-01-21 15:40:48 +00002761>;
2762
Tom Stellard9fa17912013-08-14 23:24:45 +00002763class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002764 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002765 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002766>;
2767
Tom Stellard9fa17912013-08-14 23:24:45 +00002768class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002769 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002770 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002771>;
2772
Tom Stellard9fa17912013-08-14 23:24:45 +00002773class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002774 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002775 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002776 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard462516b2013-02-07 17:02:14 +00002777>;
2778
Tom Stellard9fa17912013-08-14 23:24:45 +00002779class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002780 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002781 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002782 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002783>;
2784
Tom Stellard9fa17912013-08-14 23:24:45 +00002785/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002786multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2787 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2788MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002789 def : SamplePattern <SIsample, sample, addr_type>;
2790 def : SampleRectPattern <SIsample, sample, addr_type>;
2791 def : SampleArrayPattern <SIsample, sample, addr_type>;
2792 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2793 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002794
Tom Stellard9fa17912013-08-14 23:24:45 +00002795 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2796 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2797 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2798 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002799
Tom Stellard9fa17912013-08-14 23:24:45 +00002800 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2801 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2802 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2803 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002804
Tom Stellard9fa17912013-08-14 23:24:45 +00002805 def : SamplePattern <SIsampled, sample_d, addr_type>;
2806 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2807 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2808 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002809}
2810
Tom Stellard682bfbc2013-10-10 17:11:24 +00002811defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2812 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2813 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2814 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002815 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002816defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2817 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2818 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2819 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002820 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002821defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2822 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2823 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2824 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002825 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002826defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2827 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2828 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2829 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002830 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002831
Christian Konig4a1b9c32013-03-18 11:34:10 +00002832/********** ============================================ **********/
2833/********** Extraction, Insertion, Building and Casting **********/
2834/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002835
Christian Konig4a1b9c32013-03-18 11:34:10 +00002836foreach Index = 0-2 in {
2837 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002838 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002839 >;
2840 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002841 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002842 >;
2843
2844 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002845 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002846 >;
2847 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002848 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002849 >;
2850}
2851
2852foreach Index = 0-3 in {
2853 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002854 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002855 >;
2856 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002857 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002858 >;
2859
2860 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002861 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002862 >;
2863 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002864 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002865 >;
2866}
2867
2868foreach Index = 0-7 in {
2869 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002870 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002871 >;
2872 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002873 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002874 >;
2875
2876 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002877 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002878 >;
2879 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002880 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002881 >;
2882}
2883
2884foreach Index = 0-15 in {
2885 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002886 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002887 >;
2888 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002889 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002890 >;
2891
2892 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002893 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002894 >;
2895 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002896 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002897 >;
2898}
Tom Stellard75aadc22012-12-11 21:25:42 +00002899
Matt Arsenault382d9452016-01-26 04:49:22 +00002900// FIXME: Why do only some of these type combinations for SReg and
2901// VReg?
2902// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002903def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002904def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002905def : BitConvert <i32, f32, SReg_32>;
2906def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002907
Matt Arsenault382d9452016-01-26 04:49:22 +00002908// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +00002909def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +00002910def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00002911def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002912def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002913def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002914def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002915def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002916def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002917def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002918def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002919def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002920def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002921def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002922def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00002923
Matt Arsenault382d9452016-01-26 04:49:22 +00002924// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +00002925def : BitConvert <v2i64, v4i32, SReg_128>;
2926def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002927def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002928def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002929def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002930def : BitConvert <v4i32, v2f64, VReg_128>;
Matt Arsenaulte57206d2016-05-25 18:07:36 +00002931def : BitConvert <v2i64, v2f64, VReg_128>;
2932def : BitConvert <v2f64, v2i64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002933
Matt Arsenault382d9452016-01-26 04:49:22 +00002934// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +00002935def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002936def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002937def : BitConvert <v8i32, v8f32, VReg_256>;
2938def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002939
Matt Arsenault382d9452016-01-26 04:49:22 +00002940// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002941def : BitConvert <v16i32, v16f32, VReg_512>;
2942def : BitConvert <v16f32, v16i32, VReg_512>;
2943
Christian Konig8dbe6f62013-02-21 15:17:27 +00002944/********** =================== **********/
2945/********** Src & Dst modifiers **********/
2946/********** =================== **********/
2947
2948def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002949 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2950 (f32 FP_ZERO), (f32 FP_ONE)),
2951 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002952>;
2953
Michel Danzer624b02a2014-02-04 07:12:38 +00002954/********** ================================ **********/
2955/********** Floating point absolute/negative **********/
2956/********** ================================ **********/
2957
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002958// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002959
Michel Danzer624b02a2014-02-04 07:12:38 +00002960def : Pat <
2961 (fneg (fabs f32:$src)),
Matt Arsenault382d9452016-01-26 04:49:22 +00002962 (S_OR_B32 $src, 0x80000000) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +00002963>;
2964
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002965// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002966def : Pat <
2967 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002968 (REG_SEQUENCE VReg_64,
2969 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2970 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002971 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002972 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2973 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002974>;
2975
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002976def : Pat <
2977 (fabs f32:$src),
2978 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2979>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002980
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002981def : Pat <
2982 (fneg f32:$src),
2983 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2984>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002985
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002986def : Pat <
2987 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002988 (REG_SEQUENCE VReg_64,
2989 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2990 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002991 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002992 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2993 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002994>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002995
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002996def : Pat <
2997 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002998 (REG_SEQUENCE VReg_64,
2999 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
3000 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003001 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003002 (V_MOV_B32_e32 0x80000000)),
3003 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003004>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00003005
Christian Konigc756cb992013-02-16 11:28:22 +00003006/********** ================== **********/
3007/********** Immediate Patterns **********/
3008/********** ================== **********/
3009
3010def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00003011 (SGPRImm<(i32 imm)>:$imm),
3012 (S_MOV_B32 imm:$imm)
3013>;
3014
3015def : Pat <
3016 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003017 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00003018>;
3019
3020def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00003021 (i32 imm:$imm),
3022 (V_MOV_B32_e32 imm:$imm)
3023>;
3024
3025def : Pat <
3026 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003027 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00003028>;
3029
3030def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00003031 (i64 InlineImm<i64>:$imm),
3032 (S_MOV_B64 InlineImm<i64>:$imm)
3033>;
3034
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003035// XXX - Should this use a s_cmp to set SCC?
3036
3037// Set to sign-extended 64-bit value (true = -1, false = 0)
3038def : Pat <
3039 (i1 imm:$imm),
3040 (S_MOV_B64 (i64 (as_i64imm $imm)))
3041>;
3042
Matt Arsenault303011a2014-12-17 21:04:08 +00003043def : Pat <
3044 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003045 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00003046>;
3047
Tom Stellard75aadc22012-12-11 21:25:42 +00003048/********** ================== **********/
3049/********** Intrinsic Patterns **********/
3050/********** ================== **********/
3051
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003052def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00003053
3054def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003055 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003056 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003057 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
3058 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
3059 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003060 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003061 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
3062 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3063 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003064 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003065 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
3066 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3067 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003068 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003069 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
3070 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3071 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003072 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00003073>;
3074
Michel Danzer0cc991e2013-02-22 11:22:58 +00003075def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003076 (i32 (sext i1:$src0)),
3077 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00003078>;
3079
Tom Stellardf16d38c2014-02-13 23:34:13 +00003080class Ext32Pat <SDNode ext> : Pat <
3081 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00003082 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
3083>;
3084
Tom Stellardf16d38c2014-02-13 23:34:13 +00003085def : Ext32Pat <zext>;
3086def : Ext32Pat <anyext>;
3087
Matt Arsenault382d9452016-01-26 04:49:22 +00003088// Offset in an 32-bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00003089def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003090 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00003091 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00003092>;
3093
Michel Danzer8caa9042013-04-10 17:17:56 +00003094// The multiplication scales from [0,1] to the unsigned integer range
3095def : Pat <
3096 (AMDGPUurecip i32:$src0),
3097 (V_CVT_U32_F32_e32
3098 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
3099 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
3100>;
3101
Tom Stellard0289ff42014-05-16 20:56:44 +00003102//===----------------------------------------------------------------------===//
3103// VOP3 Patterns
3104//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00003105
Matt Arsenaulteb260202014-05-22 18:00:15 +00003106def : IMad24Pat<V_MAD_I32_I24>;
3107def : UMad24Pat<V_MAD_U32_U24>;
3108
Matt Arsenault7d858d82014-11-02 23:46:54 +00003109defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00003110def : ROTRPattern <V_ALIGNBIT_B32>;
3111
Tom Stellard556d9aa2013-06-03 17:39:37 +00003112//===----------------------------------------------------------------------===//
3113// MUBUF Patterns
3114//===----------------------------------------------------------------------===//
3115
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003116class MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
3117 PatFrag constant_ld> : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00003118 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3119 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003120 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00003121 >;
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003122
3123multiclass MUBUFLoad_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3124 ValueType vt, PatFrag atomic_ld> {
3125 def : Pat <
3126 (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3127 i16:$offset, i1:$slc))),
3128 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3129 >;
3130
3131 def : Pat <
3132 (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))),
3133 (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3134 >;
Tom Stellard07a10a32013-06-03 17:39:43 +00003135}
3136
Marek Olsak5df00d62014-12-07 12:18:57 +00003137let Predicates = [isSICI] in {
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003138def : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
3139def : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
3140def : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
3141def : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
3142
3143defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>;
3144defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003145} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003146
3147class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
3148 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
3149 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003150 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003151>;
3152
3153def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
3154def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
3155def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
3156def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
3157def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
3158def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
3159def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00003160
Michel Danzer13736222014-01-27 07:20:51 +00003161// BUFFER_LOAD_DWORD*, addr64=0
3162multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
3163 MUBUF bothen> {
3164
3165 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00003166 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003167 imm:$offset, 0, 0, imm:$glc, imm:$slc,
3168 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003169 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003170 (as_i1imm $slc), (as_i1imm $tfe))
3171 >;
3172
3173 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003174 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00003175 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003176 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003177 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003178 (as_i1imm $tfe))
3179 >;
3180
3181 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003182 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003183 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3184 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003185 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003186 (as_i1imm $slc), (as_i1imm $tfe))
3187 >;
3188
3189 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003190 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003191 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003192 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003193 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003194 (as_i1imm $tfe))
3195 >;
3196}
3197
3198defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3199 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3200defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3201 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3202defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3203 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3204
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003205multiclass MUBUFStore_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3206 ValueType vt, PatFrag atomic_st> {
3207 // Store follows atomic op convention so address is forst
3208 def : Pat <
3209 (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3210 i16:$offset, i1:$slc), vt:$val),
3211 (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3212 >;
3213
3214 def : Pat <
3215 (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val),
3216 (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3217 >;
3218}
3219let Predicates = [isSICI] in {
3220defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>;
3221defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>;
3222} // End Predicates = [isSICI]
3223
Tom Stellardb02094e2014-07-21 15:45:01 +00003224class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003225 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3226 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003227 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003228>;
3229
Tom Stellardddea4862014-08-11 22:18:14 +00003230def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3231def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3232def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3233def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3234def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003235
Tom Stellardafcf12f2013-09-12 02:55:14 +00003236//===----------------------------------------------------------------------===//
3237// MTBUF Patterns
3238//===----------------------------------------------------------------------===//
3239
3240// TBUFFER_STORE_FORMAT_*, addr64=0
3241class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003242 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003243 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3244 imm:$nfmt, imm:$offen, imm:$idxen,
3245 imm:$glc, imm:$slc, imm:$tfe),
3246 (opcode
3247 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3248 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3249 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3250>;
3251
3252def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3253def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3254def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3255def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3256
Christian Konig2989ffc2013-03-18 11:34:16 +00003257/********** ====================== **********/
3258/********** Indirect adressing **********/
3259/********** ====================== **********/
3260
Matt Arsenault28419272015-10-07 00:42:51 +00003261multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003262 // Extract with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003263 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003264 (eltvt (extractelt vt:$src, (MOVRELOffset i32:$idx, (i32 imm:$offset)))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003265 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $src, $idx, imm:$offset)
Christian Konig2989ffc2013-03-18 11:34:16 +00003266 >;
3267
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003268 // Insert with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003269 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003270 (insertelt vt:$src, eltvt:$val, (MOVRELOffset i32:$idx, (i32 imm:$offset))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003271 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $src, $idx, imm:$offset, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003272 >;
3273}
3274
Matt Arsenault28419272015-10-07 00:42:51 +00003275defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
3276defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
3277defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
3278defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003279
Matt Arsenault28419272015-10-07 00:42:51 +00003280defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
3281defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
3282defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
3283defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003284
Tom Stellard81d871d2013-11-13 23:36:50 +00003285//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003286// Conversion Patterns
3287//===----------------------------------------------------------------------===//
3288
3289def : Pat<(i32 (sext_inreg i32:$src, i1)),
3290 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3291
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003292// Handle sext_inreg in i64
3293def : Pat <
3294 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003295 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003296>;
3297
3298def : Pat <
3299 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003300 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003301>;
3302
3303def : Pat <
3304 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003305 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3306>;
3307
3308def : Pat <
3309 (i64 (sext_inreg i64:$src, i32)),
3310 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003311>;
3312
Matt Arsenaultc6b69a92016-07-26 23:06:33 +00003313def : Pat <
3314 (i64 (zext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003315 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003316>;
3317
Matt Arsenaultc6b69a92016-07-26 23:06:33 +00003318def : Pat <
3319 (i64 (anyext i32:$src)),
3320 (REG_SEQUENCE SReg_64, $src, sub0, (i32 (IMPLICIT_DEF)), sub1)
3321>;
3322
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003323class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3324 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003325 (REG_SEQUENCE VReg_64,
3326 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3327 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003328>;
3329
3330
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003331def : ZExt_i64_i1_Pat<zext>;
3332def : ZExt_i64_i1_Pat<anyext>;
3333
Tom Stellardbc4497b2016-02-12 23:45:29 +00003334// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
3335// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003336def : Pat <
3337 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003338 (REG_SEQUENCE SReg_64, $src, sub0,
Artem Tamazov38e496b2016-04-29 17:04:50 +00003339 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SReg_32_XM0)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003340>;
3341
3342def : Pat <
3343 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003344 (REG_SEQUENCE VReg_64,
3345 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003346 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3347>;
3348
Matt Arsenault7fb961f2016-07-22 17:01:21 +00003349class FPToI1Pat<Instruction Inst, int KOne, ValueType vt, SDPatternOperator fp_to_int> : Pat <
3350 (i1 (fp_to_int (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)))),
3351 (i1 (Inst 0, KOne, $src0_modifiers, $src0, DSTCLAMP.NONE, DSTOMOD.NONE))
3352>;
3353
3354def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_ONE, f32, fp_to_uint>;
3355def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_NEG_ONE, f32, fp_to_sint>;
3356def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_ONE, f64, fp_to_uint>;
3357def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_NEG_ONE, f64, fp_to_sint>;
3358
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003359// If we need to perform a logical operation on i1 values, we need to
3360// use vector comparisons since there is only one SCC register. Vector
3361// comparisions still write to a pair of SGPRs, so treat these as
3362// 64-bit comparisons. When legalizing SGPR copies, instructions
3363// resulting in the copies from SCC to these instructions will be
3364// moved to the VALU.
3365def : Pat <
3366 (i1 (and i1:$src0, i1:$src1)),
3367 (S_AND_B64 $src0, $src1)
3368>;
3369
3370def : Pat <
3371 (i1 (or i1:$src0, i1:$src1)),
3372 (S_OR_B64 $src0, $src1)
3373>;
3374
3375def : Pat <
3376 (i1 (xor i1:$src0, i1:$src1)),
3377 (S_XOR_B64 $src0, $src1)
3378>;
3379
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003380def : Pat <
3381 (f32 (sint_to_fp i1:$src)),
3382 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3383>;
3384
3385def : Pat <
3386 (f32 (uint_to_fp i1:$src)),
3387 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3388>;
3389
3390def : Pat <
3391 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003392 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003393>;
3394
3395def : Pat <
3396 (f64 (uint_to_fp i1:$src)),
3397 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3398>;
3399
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003400//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003401// Miscellaneous Patterns
3402//===----------------------------------------------------------------------===//
3403
3404def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003405 (i32 (trunc i64:$a)),
3406 (EXTRACT_SUBREG $a, sub0)
3407>;
3408
Michel Danzerbf1a6412014-01-28 03:01:16 +00003409def : Pat <
3410 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003411 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003412>;
3413
Matt Arsenaulte306a322014-10-21 16:25:08 +00003414def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003415 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003416 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003417 (EXTRACT_SUBREG $a, sub0)), 1)
3418>;
3419
3420def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003421 (i32 (bswap i32:$a)),
3422 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3423 (V_ALIGNBIT_B32 $a, $a, 24),
3424 (V_ALIGNBIT_B32 $a, $a, 8))
3425>;
3426
Matt Arsenault477b17822014-12-12 02:30:29 +00003427def : Pat <
3428 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3429 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3430>;
3431
Marek Olsak63a7b082015-03-24 13:40:21 +00003432multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3433 def : Pat <
3434 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3435 (BFM $a, $b)
3436 >;
3437
3438 def : Pat <
3439 (vt (add (vt (shl 1, vt:$a)), -1)),
3440 (BFM $a, (MOV 0))
3441 >;
3442}
3443
3444defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3445// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3446
Marek Olsak949f5da2015-03-24 13:40:34 +00003447def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3448
Matt Arsenault61738cb2016-02-27 08:53:46 +00003449let Predicates = [isSICI] in {
3450def : Pat <
3451 (i64 (readcyclecounter)),
3452 (S_MEMTIME)
3453>;
3454}
3455
Matt Arsenault9cd90712016-04-14 01:42:16 +00003456def : Pat<
3457 (fcanonicalize f32:$src),
3458 (V_MUL_F32_e64 0, CONST.FP32_ONE, 0, $src, 0, 0)
3459>;
3460
3461def : Pat<
3462 (fcanonicalize f64:$src),
3463 (V_MUL_F64 0, CONST.FP64_ONE, 0, $src, 0, 0)
3464>;
3465
Marek Olsak43650e42015-03-24 13:40:08 +00003466//===----------------------------------------------------------------------===//
3467// Fract Patterns
3468//===----------------------------------------------------------------------===//
3469
Marek Olsak7d777282015-03-24 13:40:15 +00003470let Predicates = [isSI] in {
3471
3472// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3473// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3474// way to implement it is using V_FRACT_F64.
3475// The workaround for the V_FRACT bug is:
3476// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3477
Marek Olsak7d777282015-03-24 13:40:15 +00003478// Convert floor(x) to (x - fract(x))
3479def : Pat <
3480 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3481 (V_ADD_F64
3482 $mods,
3483 $x,
3484 SRCMODS.NEG,
3485 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003486 (V_MIN_F64
3487 SRCMODS.NONE,
3488 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3489 SRCMODS.NONE,
3490 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3491 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003492 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003493 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3494 DSTCLAMP.NONE, DSTOMOD.NONE)
3495>;
3496
3497} // End Predicates = [isSI]
3498
Tom Stellardfb961692013-10-23 00:44:19 +00003499//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003500// Miscellaneous Optimization Patterns
3501//============================================================================//
3502
Matt Arsenault49dd4282014-09-15 17:15:02 +00003503def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003504
Matt Arsenaultc89f2912016-03-07 21:54:48 +00003505def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>;
3506def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>;
3507
Tom Stellard245c15f2015-05-26 15:55:52 +00003508//============================================================================//
3509// Assembler aliases
3510//============================================================================//
3511
3512def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3513def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3514def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3515
Marek Olsak5df00d62014-12-07 12:18:57 +00003516} // End isGCN predicate