blob: 823947395f24aa2f19bee8e05b2c224a77a056af [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000174 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000176 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbache2467172010-12-10 18:21:33 +0000178 unsigned getThumbBRTargetOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbach01086452010-12-10 17:13:40 +0000180 unsigned getThumbBCCTargetOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000182 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000183 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000184 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000186 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000188 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000190 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000192 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000194 unsigned getTAddrModeRegRegOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000196 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
198 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000200 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000202 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000204 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
205 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000206 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000208 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
209 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000210 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
211 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000212 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
213 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000214 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000215 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000216 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
217 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000218 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000219 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000220 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
221 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000222 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
223 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000224 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
225 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000226
227 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
228 const {
229 // {17-13} = reg
230 // {12} = (U)nsigned (add == '1', sub == '0')
231 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000232 const MachineOperand &MO = MI.getOperand(Op);
233 const MachineOperand &MO1 = MI.getOperand(Op + 1);
234 if (!MO.isReg()) {
235 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
236 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000237 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000238 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000239 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000240 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000241 Binary = Imm12 & 0xfff;
242 if (Imm12 >= 0)
243 Binary |= (1 << 12);
244 Binary |= (Reg << 13);
245 return Binary;
246 }
Jason W Kim837caa92010-11-18 23:37:15 +0000247
248 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
249 return 0;
250 }
251
Jim Grosbach99f53d12010-11-15 20:47:07 +0000252 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
253 const { return 0;}
254 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
255 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000256 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
257 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000258 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
259 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000260 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
261 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000262 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000263 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000264 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
265 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000266 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000267 // {17-13} = reg
268 // {12} = (U)nsigned (add == '1', sub == '0')
269 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000270 const MachineOperand &MO = MI.getOperand(Op);
271 const MachineOperand &MO1 = MI.getOperand(Op + 1);
272 if (!MO.isReg()) {
273 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
274 return 0;
275 }
276 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000277 int32_t Imm12 = MO1.getImm();
278
279 // Special value for #-0
280 if (Imm12 == INT32_MIN)
281 Imm12 = 0;
282
283 // Immediate is always encoded as positive. The 'U' bit controls add vs
284 // sub.
285 bool isAdd = true;
286 if (Imm12 < 0) {
287 Imm12 = -Imm12;
288 isAdd = false;
289 }
290
291 uint32_t Binary = Imm12 & 0xfff;
292 if (isAdd)
293 Binary |= (1 << 12);
294 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000295 return Binary;
296 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000297 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
298 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000299
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000300 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
301 const { return 0; }
302
Shih-wei Liao5170b712010-05-26 00:02:28 +0000303 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000304 /// machine operand requires relocation, record the relocation and return
305 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000306 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000307 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000308
Evan Cheng83b5cf02008-11-05 23:22:34 +0000309 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000310 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000311 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000312
313 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000314 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000315 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000316 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000317 intptr_t ACPV = 0) const;
318 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
319 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
320 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000321 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000322 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000323 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000324}
325
Chris Lattner33fabd72010-02-02 21:48:51 +0000326char ARMCodeEmitter::ID = 0;
327
Bob Wilson87949d42010-03-17 21:16:45 +0000328/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000329/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000330FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
331 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000332 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000333}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000334
Chris Lattner33fabd72010-02-02 21:48:51 +0000335bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000336 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
337 MF.getTarget().getRelocationModel() != Reloc::Static) &&
338 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000339 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
340 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
341 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000342 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000343 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000344 MJTEs = 0;
345 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000346 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000347 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000348 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000349 MMI = &getAnalysis<MachineModuleInfo>();
350 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000351
352 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000353 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000354 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000355 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000356 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000357 MBB != E; ++MBB) {
358 MCE.StartMachineBasicBlock(MBB);
359 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
360 I != E; ++I)
361 emitInstruction(*I);
362 }
363 } while (MCE.finishFunction(MF));
364
365 return false;
366}
367
Evan Cheng83b5cf02008-11-05 23:22:34 +0000368/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000369///
Chris Lattner33fabd72010-02-02 21:48:51 +0000370unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000371 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000372 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000373 case ARM_AM::asr: return 2;
374 case ARM_AM::lsl: return 0;
375 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000376 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000377 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378 }
Evan Cheng7602e112008-09-02 06:52:38 +0000379 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000380}
381
Shih-wei Liao5170b712010-05-26 00:02:28 +0000382/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000383/// machine operand requires relocation, record the relocation and return zero.
384unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000385 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000386 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000387 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000388 && "Relocation to this function should be for movt or movw");
389
390 if (MO.isImm())
391 return static_cast<unsigned>(MO.getImm());
392 else if (MO.isGlobal())
393 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
394 else if (MO.isSymbol())
395 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
396 else if (MO.isMBB())
397 emitMachineBasicBlock(MO.getMBB(), Reloc);
398 else {
399#ifndef NDEBUG
400 errs() << MO;
401#endif
402 llvm_unreachable("Unsupported operand type for movw/movt");
403 }
404 return 0;
405}
406
Evan Cheng7602e112008-09-02 06:52:38 +0000407/// getMachineOpValue - Return binary encoding of operand. If the machine
408/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000409unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000410 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000411 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000412 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000413 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000414 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000415 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000416 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000417 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000418 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000419 else if (MO.isCPI()) {
420 const TargetInstrDesc &TID = MI.getDesc();
421 // For VFP load, the immediate offset is multiplied by 4.
422 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
423 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
424 emitConstPoolAddress(MO.getIndex(), Reloc);
425 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000426 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000427 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000428 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000429 else
430 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000431 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000432}
433
Evan Cheng057d0c32008-09-18 07:28:19 +0000434/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000435///
Dan Gohman46510a72010-04-15 01:51:59 +0000436void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000437 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000438 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000439 MachineRelocation MR = Indirect
440 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000441 const_cast<GlobalValue *>(GV),
442 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000443 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000444 const_cast<GlobalValue *>(GV), ACPV,
445 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000446 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000447}
448
449/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
450/// be emitted to the current location in the function, and allow it to be PC
451/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000452void ARMCodeEmitter::
453emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000454 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
455 Reloc, ES));
456}
457
458/// emitConstPoolAddress - Arrange for the address of an constant pool
459/// to be emitted to the current location in the function, and allow it to be PC
460/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000461void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000462 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000463 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000464 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000465}
466
467/// emitJumpTableAddress - Arrange for the address of a jump table to
468/// be emitted to the current location in the function, and allow it to be PC
469/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000470void ARMCodeEmitter::
471emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000472 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000473 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000474}
475
Raul Herbster9c1a3822007-08-30 23:29:26 +0000476/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000477void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000478 unsigned Reloc,
479 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000480 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000481 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000482}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000483
Chris Lattner33fabd72010-02-02 21:48:51 +0000484void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000485 DEBUG(errs() << " 0x";
486 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000487 MCE.emitWordLE(Binary);
488}
489
Chris Lattner33fabd72010-02-02 21:48:51 +0000490void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000491 DEBUG(errs() << " 0x";
492 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000493 MCE.emitDWordLE(Binary);
494}
495
Chris Lattner33fabd72010-02-02 21:48:51 +0000496void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000497 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000498
Devang Patelaf0e2722009-10-06 02:19:11 +0000499 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000500
Dan Gohmanfe601042010-06-22 15:08:57 +0000501 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000502 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000503 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000504 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000505 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000506 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000507 case ARMII::MiscFrm:
508 if (MI.getOpcode() == ARM::LEApcrelJT) {
509 // Materialize jumptable address.
510 emitLEApcrelJTInstruction(MI);
511 break;
512 }
513 llvm_unreachable("Unhandled instruction encoding!");
514 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000515 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000516 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000517 break;
518 case ARMII::DPFrm:
519 case ARMII::DPSoRegFrm:
520 emitDataProcessingInstruction(MI);
521 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000522 case ARMII::LdFrm:
523 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000524 emitLoadStoreInstruction(MI);
525 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000526 case ARMII::LdMiscFrm:
527 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000528 emitMiscLoadStoreInstruction(MI);
529 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000530 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000531 emitLoadStoreMultipleInstruction(MI);
532 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000533 case ARMII::MulFrm:
534 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000535 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000536 case ARMII::ExtFrm:
537 emitExtendInstruction(MI);
538 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000539 case ARMII::ArithMiscFrm:
540 emitMiscArithInstruction(MI);
541 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000542 case ARMII::SatFrm:
543 emitSaturateInstruction(MI);
544 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000545 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000546 emitBranchInstruction(MI);
547 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000548 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000549 emitMiscBranchInstruction(MI);
550 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000551 // VFP instructions.
552 case ARMII::VFPUnaryFrm:
553 case ARMII::VFPBinaryFrm:
554 emitVFPArithInstruction(MI);
555 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000556 case ARMII::VFPConv1Frm:
557 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000558 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000559 case ARMII::VFPConv4Frm:
560 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000561 emitVFPConversionInstruction(MI);
562 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000563 case ARMII::VFPLdStFrm:
564 emitVFPLoadStoreInstruction(MI);
565 break;
566 case ARMII::VFPLdStMulFrm:
567 emitVFPLoadStoreMultipleInstruction(MI);
568 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000569
Bob Wilson1a913ed2010-06-11 21:34:50 +0000570 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000571 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000572 case ARMII::NSetLnFrm:
573 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000574 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000575 case ARMII::NDupFrm:
576 emitNEONDupInstruction(MI);
577 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000578 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000579 emitNEON1RegModImmInstruction(MI);
580 break;
581 case ARMII::N2RegFrm:
582 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000583 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000584 case ARMII::N3RegFrm:
585 emitNEON3RegInstruction(MI);
586 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000587 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000588 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000589}
590
Chris Lattner33fabd72010-02-02 21:48:51 +0000591void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000592 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
593 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000594 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000595
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000596 // Remember the CONSTPOOL_ENTRY address for later relocation.
597 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
598
599 // Emit constpool island entry. In most cases, the actual values will be
600 // resolved and relocated after code emission.
601 if (MCPE.isMachineConstantPoolEntry()) {
602 ARMConstantPoolValue *ACPV =
603 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
604
Chris Lattner705e07f2009-08-23 03:41:05 +0000605 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
606 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000607
Bob Wilson28989a82009-11-02 16:59:06 +0000608 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000609 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000610 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000611 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000612 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000613 isa<Function>(GV),
614 Subtarget->GVIsIndirectSymbol(GV, RelocM),
615 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000616 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000617 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
618 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000619 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000620 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000621 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000622
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000623 DEBUG({
624 errs() << " ** Constant pool #" << CPI << " @ "
625 << (void*)MCE.getCurrentPCValue() << " ";
626 if (const Function *F = dyn_cast<Function>(CV))
627 errs() << F->getName();
628 else
629 errs() << *CV;
630 errs() << '\n';
631 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000632
Dan Gohman46510a72010-04-15 01:51:59 +0000633 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000634 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000635 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000636 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000637 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000638 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000639 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000640 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000641 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000642 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000643 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
644 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000645 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000646 }
647 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000648 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000649 }
650 }
651}
652
Zonr Changf86399b2010-05-25 08:42:45 +0000653void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
654 const MachineOperand &MO0 = MI.getOperand(0);
655 const MachineOperand &MO1 = MI.getOperand(1);
656
657 // Emit the 'movw' instruction.
658 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
659
660 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
661
662 // Set the conditional execution predicate.
663 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
664
665 // Encode Rd.
666 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
667
668 // Encode imm16 as imm4:imm12
669 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
670 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
671 emitWordLE(Binary);
672
673 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
674 // Emit the 'movt' instruction.
675 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
676
677 // Set the conditional execution predicate.
678 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
679
680 // Encode Rd.
681 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
682
683 // Encode imm16 as imm4:imm1, same as movw above.
684 Binary |= Hi16 & 0xFFF;
685 Binary |= ((Hi16 >> 12) & 0xF) << 16;
686 emitWordLE(Binary);
687}
688
Chris Lattner33fabd72010-02-02 21:48:51 +0000689void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000690 const MachineOperand &MO0 = MI.getOperand(0);
691 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000692 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
693 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000694 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
695 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
696
697 // Emit the 'mov' instruction.
698 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
699
700 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000701 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000702
703 // Encode Rd.
704 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
705
706 // Encode so_imm.
707 // Set bit I(25) to identify this is the immediate form of <shifter_op>
708 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000709 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000710 emitWordLE(Binary);
711
712 // Now the 'orr' instruction.
713 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
714
715 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000716 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000717
718 // Encode Rd.
719 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
720
721 // Encode Rn.
722 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
723
724 // Encode so_imm.
725 // Set bit I(25) to identify this is the immediate form of <shifter_op>
726 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000727 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000728 emitWordLE(Binary);
729}
730
Chris Lattner33fabd72010-02-02 21:48:51 +0000731void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000732 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000733
Evan Cheng4df60f52008-11-07 09:06:08 +0000734 const TargetInstrDesc &TID = MI.getDesc();
735
736 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000737 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000738
739 // Set the conditional execution predicate
740 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
741
742 // Encode S bit if MI modifies CPSR.
743 Binary |= getAddrModeSBit(MI, TID);
744
745 // Encode Rd.
746 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
747
748 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000749 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000750
751 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000752 Binary |= 1 << ARMII::I_BitShift;
753 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
754
755 emitWordLE(Binary);
756}
757
Chris Lattner33fabd72010-02-02 21:48:51 +0000758void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000759 unsigned Opcode = MI.getDesc().Opcode;
760
761 // Part of binary is determined by TableGn.
762 unsigned Binary = getBinaryCodeForInstr(MI);
763
764 // Set the conditional execution predicate
765 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
766
767 // Encode S bit if MI modifies CPSR.
768 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
769 Binary |= 1 << ARMII::S_BitShift;
770
771 // Encode register def if there is one.
772 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
773
774 // Encode the shift operation.
775 switch (Opcode) {
776 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000777 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000778 // rrx
779 Binary |= 0x6 << 4;
780 break;
781 case ARM::MOVsrl_flag:
782 // lsr #1
783 Binary |= (0x2 << 4) | (1 << 7);
784 break;
785 case ARM::MOVsra_flag:
786 // asr #1
787 Binary |= (0x4 << 4) | (1 << 7);
788 break;
789 }
790
791 // Encode register Rm.
792 Binary |= getMachineOpValue(MI, 1);
793
794 emitWordLE(Binary);
795}
796
Chris Lattner33fabd72010-02-02 21:48:51 +0000797void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000798 DEBUG(errs() << " ** LPC" << LabelID << " @ "
799 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000800 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
801}
802
Chris Lattner33fabd72010-02-02 21:48:51 +0000803void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000804 unsigned Opcode = MI.getDesc().Opcode;
805 switch (Opcode) {
806 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000807 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000808 case ARM::BX_CALL:
809 case ARM::BMOVPCRX_CALL:
810 case ARM::BXr9_CALL:
811 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000812 // First emit mov lr, pc
813 unsigned Binary = 0x01a0e00f;
814 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
815 emitWordLE(Binary);
816
817 // and then emit the branch.
818 emitMiscBranchInstruction(MI);
819 break;
820 }
Chris Lattner518bb532010-02-09 19:54:29 +0000821 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000822 // We allow inline assembler nodes with empty bodies - they can
823 // implicitly define registers, which is ok for JIT.
824 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000825 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000826 }
Evan Chengffa6d962008-11-13 23:36:57 +0000827 break;
828 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000829 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000830 case TargetOpcode::EH_LABEL:
831 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
832 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000833 case TargetOpcode::IMPLICIT_DEF:
834 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000835 // Do nothing.
836 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000837 case ARM::CONSTPOOL_ENTRY:
838 emitConstPoolInstruction(MI);
839 break;
840 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000841 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000842 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000843 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000844 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000845 break;
846 }
847 case ARM::PICLDR:
848 case ARM::PICLDRB:
849 case ARM::PICSTR:
850 case ARM::PICSTRB: {
851 // Remember of the address of the PC label for relocation later.
852 addPCLabel(MI.getOperand(2).getImm());
853 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000854 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000855 break;
856 }
857 case ARM::PICLDRH:
858 case ARM::PICLDRSH:
859 case ARM::PICLDRSB:
860 case ARM::PICSTRH: {
861 // Remember of the address of the PC label for relocation later.
862 addPCLabel(MI.getOperand(2).getImm());
863 // These are just load / store instructions that implicitly read pc.
864 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000865 break;
866 }
Zonr Changf86399b2010-05-25 08:42:45 +0000867
868 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000869 // Two instructions to materialize a constant.
870 if (Subtarget->hasV6T2Ops())
871 emitMOVi32immInstruction(MI);
872 else
873 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000874 break;
875
Evan Cheng4df60f52008-11-07 09:06:08 +0000876 case ARM::LEApcrelJT:
877 // Materialize jumptable address.
878 emitLEApcrelJTInstruction(MI);
879 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000880 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000881 case ARM::MOVsrl_flag:
882 case ARM::MOVsra_flag:
883 emitPseudoMoveInstruction(MI);
884 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000885 }
886}
887
Bob Wilson87949d42010-03-17 21:16:45 +0000888unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000889 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000890 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000891 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000892 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000893
894 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
895 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
896 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
897
898 // Encode the shift opcode.
899 unsigned SBits = 0;
900 unsigned Rs = MO1.getReg();
901 if (Rs) {
902 // Set shift operand (bit[7:4]).
903 // LSL - 0001
904 // LSR - 0011
905 // ASR - 0101
906 // ROR - 0111
907 // RRX - 0110 and bit[11:8] clear.
908 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000909 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000910 case ARM_AM::lsl: SBits = 0x1; break;
911 case ARM_AM::lsr: SBits = 0x3; break;
912 case ARM_AM::asr: SBits = 0x5; break;
913 case ARM_AM::ror: SBits = 0x7; break;
914 case ARM_AM::rrx: SBits = 0x6; break;
915 }
916 } else {
917 // Set shift operand (bit[6:4]).
918 // LSL - 000
919 // LSR - 010
920 // ASR - 100
921 // ROR - 110
922 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000923 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000924 case ARM_AM::lsl: SBits = 0x0; break;
925 case ARM_AM::lsr: SBits = 0x2; break;
926 case ARM_AM::asr: SBits = 0x4; break;
927 case ARM_AM::ror: SBits = 0x6; break;
928 }
929 }
930 Binary |= SBits << 4;
931 if (SOpc == ARM_AM::rrx)
932 return Binary;
933
934 // Encode the shift operation Rs or shift_imm (except rrx).
935 if (Rs) {
936 // Encode Rs bit[11:8].
937 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000938 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000939 }
940
941 // Encode shift_imm bit[11:7].
942 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
943}
944
Chris Lattner33fabd72010-02-02 21:48:51 +0000945unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000946 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
947 assert(SoImmVal != -1 && "Not a valid so_imm value!");
948
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000949 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000950 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000951 << ARMII::SoRotImmShift;
952
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000953 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000954 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000955 return Binary;
956}
957
Chris Lattner33fabd72010-02-02 21:48:51 +0000958unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000959 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000960 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000961 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000962 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000963 return 1 << ARMII::S_BitShift;
964 }
965 return 0;
966}
967
Bob Wilson87949d42010-03-17 21:16:45 +0000968void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000969 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000970 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000971 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000972
973 // Part of binary is determined by TableGn.
974 unsigned Binary = getBinaryCodeForInstr(MI);
975
Jim Grosbach33412622008-10-07 19:05:35 +0000976 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000977 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000978
Evan Cheng49a9f292008-09-12 22:45:55 +0000979 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000980 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000981
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000982 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000983 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000984 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000985 if (NumDefs)
986 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
987 else if (ImplicitRd)
988 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000989 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000990
Zonr Changf86399b2010-05-25 08:42:45 +0000991 if (TID.Opcode == ARM::MOVi16) {
992 // Get immediate from MI.
993 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
994 ARM::reloc_arm_movw);
995 // Encode imm which is the same as in emitMOVi32immInstruction().
996 Binary |= Lo16 & 0xFFF;
997 Binary |= ((Lo16 >> 12) & 0xF) << 16;
998 emitWordLE(Binary);
999 return;
1000 } else if(TID.Opcode == ARM::MOVTi16) {
1001 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
1002 ARM::reloc_arm_movt) >> 16);
1003 Binary |= Hi16 & 0xFFF;
1004 Binary |= ((Hi16 >> 12) & 0xF) << 16;
1005 emitWordLE(Binary);
1006 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001007 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001008 uint32_t v = ~MI.getOperand(2).getImm();
1009 int32_t lsb = CountTrailingZeros_32(v);
1010 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001011 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001012 Binary |= (msb & 0x1F) << 16;
1013 Binary |= (lsb & 0x1F) << 7;
1014 emitWordLE(Binary);
1015 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001016 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1017 // Encode Rn in Instr{0-3}
1018 Binary |= getMachineOpValue(MI, OpIdx++);
1019
1020 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1021 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1022
1023 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1024 Binary |= (widthm1 & 0x1F) << 16;
1025 Binary |= (lsb & 0x1F) << 7;
1026 emitWordLE(Binary);
1027 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001028 }
1029
Evan Chengd87293c2008-11-06 08:47:38 +00001030 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1031 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1032 ++OpIdx;
1033
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001034 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001035 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1036 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001037 if (ImplicitRn)
1038 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001039 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001040 else {
1041 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1042 ++OpIdx;
1043 }
Evan Cheng7602e112008-09-02 06:52:38 +00001044 }
1045
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001046 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001047 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001048 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001049 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001050 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001051 return;
1052 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001053
Evan Chengedda31c2008-11-05 18:35:52 +00001054 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001055 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001056 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001057 return;
1058 }
Evan Cheng7602e112008-09-02 06:52:38 +00001059
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001060 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001061 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001062
Evan Cheng83b5cf02008-11-05 23:22:34 +00001063 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001064}
1065
Bob Wilson87949d42010-03-17 21:16:45 +00001066void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001067 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001068 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001069 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001070 unsigned Form = TID.TSFlags & ARMII::FormMask;
1071 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001072
Evan Chengedda31c2008-11-05 18:35:52 +00001073 // Part of binary is determined by TableGn.
1074 unsigned Binary = getBinaryCodeForInstr(MI);
1075
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001076 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1077 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1078 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001079 emitWordLE(Binary);
1080 return;
1081 }
1082
Jim Grosbach33412622008-10-07 19:05:35 +00001083 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001084 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001085
Evan Cheng4df60f52008-11-07 09:06:08 +00001086 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001087
1088 // Operand 0 of a pre- and post-indexed store is the address base
1089 // writeback. Skip it.
1090 bool Skipped = false;
1091 if (IsPrePost && Form == ARMII::StFrm) {
1092 ++OpIdx;
1093 Skipped = true;
1094 }
1095
1096 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001097 if (ImplicitRd)
1098 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001099 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001100 else
1101 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001102
1103 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001104 if (ImplicitRn)
1105 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001106 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001107 else
1108 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001109
Evan Cheng05c356e2008-11-08 01:44:13 +00001110 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001111 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001112 ++OpIdx;
1113
Evan Cheng83b5cf02008-11-05 23:22:34 +00001114 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001115 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001116 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001117
Evan Chenge7de7e32008-09-13 01:44:01 +00001118 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001119 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001120 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001121 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001122 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001123 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001124 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1125 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001126 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001127 }
1128
Bill Wendling7d31a162010-10-20 22:44:54 +00001129 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001130 Binary |= 1 << ARMII::I_BitShift;
1131 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1132 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001133 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001134
Evan Cheng70632912008-11-12 07:34:37 +00001135 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001136 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001137 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001138 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1139 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001140 }
1141
Evan Cheng83b5cf02008-11-05 23:22:34 +00001142 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001143}
1144
Chris Lattner33fabd72010-02-02 21:48:51 +00001145void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001146 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001147 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001148 unsigned Form = TID.TSFlags & ARMII::FormMask;
1149 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001150
Evan Chengedda31c2008-11-05 18:35:52 +00001151 // Part of binary is determined by TableGn.
1152 unsigned Binary = getBinaryCodeForInstr(MI);
1153
Jim Grosbach33412622008-10-07 19:05:35 +00001154 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001155 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001156
Evan Cheng148cad82008-11-13 07:34:59 +00001157 unsigned OpIdx = 0;
1158
1159 // Operand 0 of a pre- and post-indexed store is the address base
1160 // writeback. Skip it.
1161 bool Skipped = false;
1162 if (IsPrePost && Form == ARMII::StMiscFrm) {
1163 ++OpIdx;
1164 Skipped = true;
1165 }
1166
Evan Cheng7602e112008-09-02 06:52:38 +00001167 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001168 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001169
Evan Cheng358dec52009-06-15 08:28:29 +00001170 // Skip LDRD and STRD's second operand.
1171 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1172 ++OpIdx;
1173
Evan Cheng7602e112008-09-02 06:52:38 +00001174 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001175 if (ImplicitRn)
1176 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001177 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001178 else
1179 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001180
Evan Cheng05c356e2008-11-08 01:44:13 +00001181 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001182 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001183 ++OpIdx;
1184
Evan Cheng83b5cf02008-11-05 23:22:34 +00001185 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001186 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001187 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001188
Evan Chenge7de7e32008-09-13 01:44:01 +00001189 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001190 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001191 ARMII::U_BitShift);
1192
1193 // If this instr is in register offset/index encoding, set bit[3:0]
1194 // to the corresponding Rm register.
1195 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001196 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001197 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001198 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001199 }
1200
Evan Chengd87293c2008-11-06 08:47:38 +00001201 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001202 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001203 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001204 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001205 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1206 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001207 }
1208
Evan Cheng83b5cf02008-11-05 23:22:34 +00001209 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001210}
1211
Evan Chengcd8e66a2008-11-11 21:48:44 +00001212static unsigned getAddrModeUPBits(unsigned Mode) {
1213 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001214
1215 // Set addressing mode by modifying bits U(23) and P(24)
1216 // IA - Increment after - bit U = 1 and bit P = 0
1217 // IB - Increment before - bit U = 1 and bit P = 1
1218 // DA - Decrement after - bit U = 0 and bit P = 0
1219 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001220 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001221 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001222 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001223 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1224 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1225 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001226 }
1227
Evan Chengcd8e66a2008-11-11 21:48:44 +00001228 return Binary;
1229}
1230
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001231void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1232 const TargetInstrDesc &TID = MI.getDesc();
1233 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1234
Evan Chengcd8e66a2008-11-11 21:48:44 +00001235 // Part of binary is determined by TableGn.
1236 unsigned Binary = getBinaryCodeForInstr(MI);
1237
1238 // Set the conditional execution predicate
1239 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1240
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001241 // Skip operand 0 of an instruction with base register update.
1242 unsigned OpIdx = 0;
1243 if (IsUpdating)
1244 ++OpIdx;
1245
Evan Chengcd8e66a2008-11-11 21:48:44 +00001246 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001247 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001248
1249 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001250 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1251 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001252
Evan Cheng7602e112008-09-02 06:52:38 +00001253 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001254 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001255 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001256
1257 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001258 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001259 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001260 if (!MO.isReg() || MO.isImplicit())
1261 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001262 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001263 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1264 RegNum < 16);
1265 Binary |= 0x1 << RegNum;
1266 }
1267
Evan Cheng83b5cf02008-11-05 23:22:34 +00001268 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001269}
1270
Chris Lattner33fabd72010-02-02 21:48:51 +00001271void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001272 const TargetInstrDesc &TID = MI.getDesc();
1273
1274 // Part of binary is determined by TableGn.
1275 unsigned Binary = getBinaryCodeForInstr(MI);
1276
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001277 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001278 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001279
1280 // Encode S bit if MI modifies CPSR.
1281 Binary |= getAddrModeSBit(MI, TID);
1282
1283 // 32x32->64bit operations have two destination registers. The number
1284 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001285 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001286 if (TID.getNumDefs() == 2)
1287 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1288
1289 // Encode Rd
1290 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1291
1292 // Encode Rm
1293 Binary |= getMachineOpValue(MI, OpIdx++);
1294
1295 // Encode Rs
1296 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1297
Evan Chengfbc9d412008-11-06 01:21:28 +00001298 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1299 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001300 if (TID.getNumOperands() > OpIdx &&
1301 !TID.OpInfo[OpIdx].isPredicate() &&
1302 !TID.OpInfo[OpIdx].isOptionalDef())
1303 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1304
1305 emitWordLE(Binary);
1306}
1307
Chris Lattner33fabd72010-02-02 21:48:51 +00001308void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001309 const TargetInstrDesc &TID = MI.getDesc();
1310
1311 // Part of binary is determined by TableGn.
1312 unsigned Binary = getBinaryCodeForInstr(MI);
1313
1314 // Set the conditional execution predicate
1315 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1316
1317 unsigned OpIdx = 0;
1318
1319 // Encode Rd
1320 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1321
1322 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1323 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1324 if (MO2.isReg()) {
1325 // Two register operand form.
1326 // Encode Rn.
1327 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1328
1329 // Encode Rm.
1330 Binary |= getMachineOpValue(MI, MO2);
1331 ++OpIdx;
1332 } else {
1333 Binary |= getMachineOpValue(MI, MO1);
1334 }
1335
1336 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1337 if (MI.getOperand(OpIdx).isImm() &&
1338 !TID.OpInfo[OpIdx].isPredicate() &&
1339 !TID.OpInfo[OpIdx].isOptionalDef())
1340 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001341
Evan Cheng83b5cf02008-11-05 23:22:34 +00001342 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001343}
1344
Chris Lattner33fabd72010-02-02 21:48:51 +00001345void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001346 const TargetInstrDesc &TID = MI.getDesc();
1347
1348 // Part of binary is determined by TableGn.
1349 unsigned Binary = getBinaryCodeForInstr(MI);
1350
1351 // Set the conditional execution predicate
1352 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1353
1354 unsigned OpIdx = 0;
1355
1356 // Encode Rd
1357 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1358
1359 const MachineOperand &MO = MI.getOperand(OpIdx++);
1360 if (OpIdx == TID.getNumOperands() ||
1361 TID.OpInfo[OpIdx].isPredicate() ||
1362 TID.OpInfo[OpIdx].isOptionalDef()) {
1363 // Encode Rm and it's done.
1364 Binary |= getMachineOpValue(MI, MO);
1365 emitWordLE(Binary);
1366 return;
1367 }
1368
1369 // Encode Rn.
1370 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1371
1372 // Encode Rm.
1373 Binary |= getMachineOpValue(MI, OpIdx++);
1374
1375 // Encode shift_imm.
1376 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001377 if (TID.Opcode == ARM::PKHTB) {
1378 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1379 if (ShiftAmt == 32)
1380 ShiftAmt = 0;
1381 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001382 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1383 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001384
Evan Cheng8b59db32008-11-07 01:41:35 +00001385 emitWordLE(Binary);
1386}
1387
Bob Wilson9a1c1892010-08-11 00:01:18 +00001388void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1389 const TargetInstrDesc &TID = MI.getDesc();
1390
1391 // Part of binary is determined by TableGen.
1392 unsigned Binary = getBinaryCodeForInstr(MI);
1393
1394 // Set the conditional execution predicate
1395 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1396
1397 // Encode Rd
1398 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1399
1400 // Encode saturate bit position.
1401 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001402 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001403 Pos -= 1;
1404 assert((Pos < 16 || (Pos < 32 &&
1405 TID.Opcode != ARM::SSAT16 &&
1406 TID.Opcode != ARM::USAT16)) &&
1407 "saturate bit position out of range");
1408 Binary |= Pos << 16;
1409
1410 // Encode Rm
1411 Binary |= getMachineOpValue(MI, 2);
1412
1413 // Encode shift_imm.
1414 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001415 unsigned ShiftOp = MI.getOperand(3).getImm();
1416 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1417 if (Opc == ARM_AM::asr)
1418 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001419 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001420 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001421 ShiftAmt = 0;
1422 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1423 Binary |= ShiftAmt << ARMII::ShiftShift;
1424 }
1425
1426 emitWordLE(Binary);
1427}
1428
Chris Lattner33fabd72010-02-02 21:48:51 +00001429void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001430 const TargetInstrDesc &TID = MI.getDesc();
1431
Torok Edwindac237e2009-07-08 20:53:28 +00001432 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001433 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001434 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001435
Evan Cheng7602e112008-09-02 06:52:38 +00001436 // Part of binary is determined by TableGn.
1437 unsigned Binary = getBinaryCodeForInstr(MI);
1438
Evan Chengedda31c2008-11-05 18:35:52 +00001439 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001440 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001441
1442 // Set signed_immed_24 field
1443 Binary |= getMachineOpValue(MI, 0);
1444
Evan Cheng83b5cf02008-11-05 23:22:34 +00001445 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001446}
1447
Chris Lattner33fabd72010-02-02 21:48:51 +00001448void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001449 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001450 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001451 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001452 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1453 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001454
1455 // Now emit the jump table entries.
1456 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1457 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1458 if (IsPIC)
1459 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001460 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001461 else
1462 // Absolute DestBB address.
1463 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1464 emitWordLE(0);
1465 }
1466}
1467
Chris Lattner33fabd72010-02-02 21:48:51 +00001468void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001469 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001470
Evan Cheng437c1732008-11-07 22:30:53 +00001471 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001472 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001473 // First emit a ldr pc, [] instruction.
1474 emitDataProcessingInstruction(MI, ARM::PC);
1475
1476 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001477 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001478 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001479 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1480 emitInlineJumpTable(JTIndex);
1481 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001482 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001483 // First emit a ldr pc, [] instruction.
1484 emitLoadStoreInstruction(MI, ARM::PC);
1485
1486 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001487 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001488 return;
1489 }
1490
Evan Chengedda31c2008-11-05 18:35:52 +00001491 // Part of binary is determined by TableGn.
1492 unsigned Binary = getBinaryCodeForInstr(MI);
1493
1494 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001495 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001496
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001497 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001498 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001499 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001500 else
Evan Chengedda31c2008-11-05 18:35:52 +00001501 // otherwise, set the return register
1502 Binary |= getMachineOpValue(MI, 0);
1503
Evan Cheng83b5cf02008-11-05 23:22:34 +00001504 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001505}
Evan Cheng7602e112008-09-02 06:52:38 +00001506
Evan Cheng80a11982008-11-12 06:41:41 +00001507static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001508 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001509 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001510 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001511 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001512 if (!isSPVFP)
1513 Binary |= RegD << ARMII::RegRdShift;
1514 else {
1515 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1516 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1517 }
Evan Cheng80a11982008-11-12 06:41:41 +00001518 return Binary;
1519}
Evan Cheng78be83d2008-11-11 19:40:26 +00001520
Evan Cheng80a11982008-11-12 06:41:41 +00001521static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001522 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001523 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001524 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001525 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001526 if (!isSPVFP)
1527 Binary |= RegN << ARMII::RegRnShift;
1528 else {
1529 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1530 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1531 }
Evan Cheng80a11982008-11-12 06:41:41 +00001532 return Binary;
1533}
Evan Chengd06d48d2008-11-12 02:19:38 +00001534
Evan Cheng80a11982008-11-12 06:41:41 +00001535static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1536 unsigned RegM = MI.getOperand(OpIdx).getReg();
1537 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001538 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001539 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001540 if (!isSPVFP)
1541 Binary |= RegM;
1542 else {
1543 Binary |= ((RegM & 0x1E) >> 1);
1544 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001545 }
Evan Cheng80a11982008-11-12 06:41:41 +00001546 return Binary;
1547}
1548
Chris Lattner33fabd72010-02-02 21:48:51 +00001549void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001550 const TargetInstrDesc &TID = MI.getDesc();
1551
1552 // Part of binary is determined by TableGn.
1553 unsigned Binary = getBinaryCodeForInstr(MI);
1554
1555 // Set the conditional execution predicate
1556 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1557
1558 unsigned OpIdx = 0;
1559 assert((Binary & ARMII::D_BitShift) == 0 &&
1560 (Binary & ARMII::N_BitShift) == 0 &&
1561 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1562
1563 // Encode Dd / Sd.
1564 Binary |= encodeVFPRd(MI, OpIdx++);
1565
1566 // If this is a two-address operand, skip it, e.g. FMACD.
1567 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1568 ++OpIdx;
1569
1570 // Encode Dn / Sn.
1571 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001572 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001573
1574 if (OpIdx == TID.getNumOperands() ||
1575 TID.OpInfo[OpIdx].isPredicate() ||
1576 TID.OpInfo[OpIdx].isOptionalDef()) {
1577 // FCMPEZD etc. has only one operand.
1578 emitWordLE(Binary);
1579 return;
1580 }
1581
1582 // Encode Dm / Sm.
1583 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001584
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001585 emitWordLE(Binary);
1586}
1587
Bob Wilson87949d42010-03-17 21:16:45 +00001588void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001589 const TargetInstrDesc &TID = MI.getDesc();
1590 unsigned Form = TID.TSFlags & ARMII::FormMask;
1591
1592 // Part of binary is determined by TableGn.
1593 unsigned Binary = getBinaryCodeForInstr(MI);
1594
1595 // Set the conditional execution predicate
1596 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1597
1598 switch (Form) {
1599 default: break;
1600 case ARMII::VFPConv1Frm:
1601 case ARMII::VFPConv2Frm:
1602 case ARMII::VFPConv3Frm:
1603 // Encode Dd / Sd.
1604 Binary |= encodeVFPRd(MI, 0);
1605 break;
1606 case ARMII::VFPConv4Frm:
1607 // Encode Dn / Sn.
1608 Binary |= encodeVFPRn(MI, 0);
1609 break;
1610 case ARMII::VFPConv5Frm:
1611 // Encode Dm / Sm.
1612 Binary |= encodeVFPRm(MI, 0);
1613 break;
1614 }
1615
1616 switch (Form) {
1617 default: break;
1618 case ARMII::VFPConv1Frm:
1619 // Encode Dm / Sm.
1620 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001621 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001622 case ARMII::VFPConv2Frm:
1623 case ARMII::VFPConv3Frm:
1624 // Encode Dn / Sn.
1625 Binary |= encodeVFPRn(MI, 1);
1626 break;
1627 case ARMII::VFPConv4Frm:
1628 case ARMII::VFPConv5Frm:
1629 // Encode Dd / Sd.
1630 Binary |= encodeVFPRd(MI, 1);
1631 break;
1632 }
1633
1634 if (Form == ARMII::VFPConv5Frm)
1635 // Encode Dn / Sn.
1636 Binary |= encodeVFPRn(MI, 2);
1637 else if (Form == ARMII::VFPConv3Frm)
1638 // Encode Dm / Sm.
1639 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001640
1641 emitWordLE(Binary);
1642}
1643
Chris Lattner33fabd72010-02-02 21:48:51 +00001644void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001645 // Part of binary is determined by TableGn.
1646 unsigned Binary = getBinaryCodeForInstr(MI);
1647
1648 // Set the conditional execution predicate
1649 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1650
1651 unsigned OpIdx = 0;
1652
1653 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001654 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001655
1656 // Encode address base.
1657 const MachineOperand &Base = MI.getOperand(OpIdx++);
1658 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1659
1660 // If there is a non-zero immediate offset, encode it.
1661 if (Base.isReg()) {
1662 const MachineOperand &Offset = MI.getOperand(OpIdx);
1663 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1664 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1665 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001666 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001667 emitWordLE(Binary);
1668 return;
1669 }
1670 }
1671
1672 // If immediate offset is omitted, default to +0.
1673 Binary |= 1 << ARMII::U_BitShift;
1674
1675 emitWordLE(Binary);
1676}
1677
Bob Wilson87949d42010-03-17 21:16:45 +00001678void
1679ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001680 const TargetInstrDesc &TID = MI.getDesc();
1681 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1682
Evan Chengcd8e66a2008-11-11 21:48:44 +00001683 // Part of binary is determined by TableGn.
1684 unsigned Binary = getBinaryCodeForInstr(MI);
1685
1686 // Set the conditional execution predicate
1687 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1688
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001689 // Skip operand 0 of an instruction with base register update.
1690 unsigned OpIdx = 0;
1691 if (IsUpdating)
1692 ++OpIdx;
1693
Evan Chengcd8e66a2008-11-11 21:48:44 +00001694 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001695 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001696
1697 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001698 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1699 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001700
1701 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001702 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001703 Binary |= 0x1 << ARMII::W_BitShift;
1704
1705 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001706 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001707
Bob Wilsond4bfd542010-08-27 23:18:17 +00001708 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001709 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001710 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001711 const MachineOperand &MO = MI.getOperand(i);
1712 if (!MO.isReg() || MO.isImplicit())
1713 break;
1714 ++NumRegs;
1715 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001716 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1717 // Otherwise, it will be 0, in the case of 32-bit registers.
1718 if(Binary & 0x100)
1719 Binary |= NumRegs * 2;
1720 else
1721 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001722
1723 emitWordLE(Binary);
1724}
1725
Bob Wilson1a913ed2010-06-11 21:34:50 +00001726static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1727 unsigned RegD = MI.getOperand(OpIdx).getReg();
1728 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001729 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001730 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1731 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1732 return Binary;
1733}
1734
Bob Wilson5e7b6072010-06-25 22:40:46 +00001735static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1736 unsigned RegN = MI.getOperand(OpIdx).getReg();
1737 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001738 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001739 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1740 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1741 return Binary;
1742}
1743
Bob Wilson583a2a02010-06-25 21:17:19 +00001744static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1745 unsigned RegM = MI.getOperand(OpIdx).getReg();
1746 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001747 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001748 Binary |= (RegM & 0xf);
1749 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1750 return Binary;
1751}
1752
Bob Wilsond896a972010-06-28 21:12:19 +00001753/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1754/// data-processing instruction to the corresponding Thumb encoding.
1755static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1756 assert((Binary & 0xfe000000) == 0xf2000000 &&
1757 "not an ARM NEON data-processing instruction");
1758 unsigned UBit = (Binary >> 24) & 1;
1759 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1760}
1761
Bob Wilsond5a563d2010-06-29 17:34:07 +00001762void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001763 unsigned Binary = getBinaryCodeForInstr(MI);
1764
Bob Wilsond5a563d2010-06-29 17:34:07 +00001765 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1766 const TargetInstrDesc &TID = MI.getDesc();
1767 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1768 RegTOpIdx = 0;
1769 RegNOpIdx = 1;
1770 LnOpIdx = 2;
1771 } else { // ARMII::NSetLnFrm
1772 RegTOpIdx = 2;
1773 RegNOpIdx = 0;
1774 LnOpIdx = 3;
1775 }
1776
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001777 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001778 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001779
Bob Wilsond5a563d2010-06-29 17:34:07 +00001780 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001781 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001782 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001783 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001784
1785 unsigned LaneShift;
1786 if ((Binary & (1 << 22)) != 0)
1787 LaneShift = 0; // 8-bit elements
1788 else if ((Binary & (1 << 5)) != 0)
1789 LaneShift = 1; // 16-bit elements
1790 else
1791 LaneShift = 2; // 32-bit elements
1792
Bob Wilsond5a563d2010-06-29 17:34:07 +00001793 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001794 unsigned Opc1 = Lane >> 2;
1795 unsigned Opc2 = Lane & 3;
1796 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1797 Binary |= (Opc1 << 21);
1798 Binary |= (Opc2 << 5);
1799
1800 emitWordLE(Binary);
1801}
1802
Bob Wilson21773e72010-06-29 20:13:29 +00001803void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1804 unsigned Binary = getBinaryCodeForInstr(MI);
1805
1806 // Set the conditional execution predicate
1807 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1808
1809 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001810 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001811 Binary |= (RegT << ARMII::RegRdShift);
1812 Binary |= encodeNEONRn(MI, 0);
1813 emitWordLE(Binary);
1814}
1815
Bob Wilson583a2a02010-06-25 21:17:19 +00001816void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001817 unsigned Binary = getBinaryCodeForInstr(MI);
1818 // Destination register is encoded in Dd.
1819 Binary |= encodeNEONRd(MI, 0);
1820 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1821 unsigned Imm = MI.getOperand(1).getImm();
1822 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001823 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001824 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001825 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001826 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001827 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001828 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001829 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001830 emitWordLE(Binary);
1831}
1832
Bob Wilson583a2a02010-06-25 21:17:19 +00001833void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001834 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001835 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001836 // Destination register is encoded in Dd; source register in Dm.
1837 unsigned OpIdx = 0;
1838 Binary |= encodeNEONRd(MI, OpIdx++);
1839 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1840 ++OpIdx;
1841 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001842 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001843 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001844 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1845 emitWordLE(Binary);
1846}
1847
Bob Wilson5e7b6072010-06-25 22:40:46 +00001848void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1849 const TargetInstrDesc &TID = MI.getDesc();
1850 unsigned Binary = getBinaryCodeForInstr(MI);
1851 // Destination register is encoded in Dd; source registers in Dn and Dm.
1852 unsigned OpIdx = 0;
1853 Binary |= encodeNEONRd(MI, OpIdx++);
1854 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1855 ++OpIdx;
1856 Binary |= encodeNEONRn(MI, OpIdx++);
1857 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1858 ++OpIdx;
1859 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001860 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001861 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001862 // FIXME: This does not handle VMOVDneon or VMOVQ.
1863 emitWordLE(Binary);
1864}
1865
Evan Cheng7602e112008-09-02 06:52:38 +00001866#include "ARMGenCodeEmitter.inc"