blob: 1fdb494a1fe18d173b54569452c899ec2215ae88 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
618 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
665 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
666 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
671 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
677 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
681 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000685
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
687 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
688 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
689 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000693 }
694
Evan Cheng92722532009-03-26 23:06:32 +0000695 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
699 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
700 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
701 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
703 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
704 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
705 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
706 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
707 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
708 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000710 }
711
Evan Cheng92722532009-03-26 23:06:32 +0000712 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000714
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000715 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
716 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
718 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
719 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
720 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
723 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
724 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
725 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
726 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
727 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
728 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
729 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
730 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
731 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
732 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
733 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
734 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
735 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
737 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
740 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
741 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
742 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000743
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
745 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
746 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
747 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
748 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000749
Evan Cheng2c3ae372006-04-12 21:21:57 +0000750 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
752 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000753 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000754 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000755 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000756 // Do not attempt to custom lower non-128-bit vectors
757 if (!VT.is128BitVector())
758 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 setOperationAction(ISD::BUILD_VECTOR,
760 VT.getSimpleVT().SimpleTy, Custom);
761 setOperationAction(ISD::VECTOR_SHUFFLE,
762 VT.getSimpleVT().SimpleTy, Custom);
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
764 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
768 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
769 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000773
Nate Begemancdd1eec2008-02-12 22:51:28 +0000774 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000777 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000778
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000779 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
781 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000782 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000783
784 // Do not attempt to promote non-128-bit vectors
785 if (!VT.is128BitVector()) {
786 continue;
787 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000788 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000790 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000792 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000794 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000796 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000798 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000799
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000801
Evan Cheng2c3ae372006-04-12 21:21:57 +0000802 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
804 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
805 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
806 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
809 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000810 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
812 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000813 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000815
Nate Begeman14d12ca2008-02-11 04:19:36 +0000816 if (Subtarget->hasSSE41()) {
817 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000819
820 // i8 and i16 vectors are custom , because the source register and source
821 // source memory operand types are not the same width. f32 vectors are
822 // custom since the immediate controlling the insert encodes additional
823 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
825 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
826 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
827 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
831 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
832 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
836 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 }
838 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000839
Nate Begeman30a0de92008-07-17 16:51:19 +0000840 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000842 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
David Greene9b9838d2009-06-29 16:47:10 +0000844 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
846 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
847 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
848 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
851 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
852 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
853 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
854 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
855 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
856 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
857 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
859 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
860 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
861 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
862 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
863 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
864 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000865
866 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
868 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
869 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
870 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
871 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
872 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
873 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
874 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
875 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
876 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
877 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
878 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
880 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
883 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
884 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
885 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
888 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
889 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
891 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000899
900#if 0
901 // Not sure we want to do this since there are no 256-bit integer
902 // operations in AVX
903
904 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
905 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
907 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000908
909 // Do not attempt to custom lower non-power-of-2 vectors
910 if (!isPowerOf2_32(VT.getVectorNumElements()))
911 continue;
912
913 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
916 }
917
918 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
920 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000921 }
David Greene9b9838d2009-06-29 16:47:10 +0000922#endif
923
924#if 0
925 // Not sure we want to do this since there are no 256-bit integer
926 // operations in AVX
927
928 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
929 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
931 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000932
933 if (!VT.is256BitVector()) {
934 continue;
935 }
936 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000938 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000940 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000942 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000944 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000946 }
947
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000949#endif
950 }
951
Evan Cheng6be2c582006-04-05 23:38:46 +0000952 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000954
Bill Wendling74c37652008-12-09 22:08:41 +0000955 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 setOperationAction(ISD::SADDO, MVT::i32, Custom);
957 setOperationAction(ISD::SADDO, MVT::i64, Custom);
958 setOperationAction(ISD::UADDO, MVT::i32, Custom);
959 setOperationAction(ISD::UADDO, MVT::i64, Custom);
960 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
961 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
962 setOperationAction(ISD::USUBO, MVT::i32, Custom);
963 setOperationAction(ISD::USUBO, MVT::i64, Custom);
964 setOperationAction(ISD::SMULO, MVT::i32, Custom);
965 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000966
Evan Chengd54f2d52009-03-31 19:38:51 +0000967 if (!Subtarget->is64Bit()) {
968 // These libcalls are not available in 32-bit.
969 setLibcallName(RTLIB::SHL_I128, 0);
970 setLibcallName(RTLIB::SRL_I128, 0);
971 setLibcallName(RTLIB::SRA_I128, 0);
972 }
973
Evan Cheng206ee9d2006-07-07 08:33:52 +0000974 // We have target-specific dag combine patterns for the following nodes:
975 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000976 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000977 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000978 setTargetDAGCombine(ISD::SHL);
979 setTargetDAGCombine(ISD::SRA);
980 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000981 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000982 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000983 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000984 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000985 if (Subtarget->is64Bit())
986 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000987
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000988 computeRegisterProperties();
989
Mon P Wangcd6e7252009-11-30 02:42:02 +0000990 // Divide and reminder operations have no vector equivalent and can
991 // trap. Do a custom widening for these operations in which we never
992 // generate more divides/remainder than the original vector width.
993 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
994 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
995 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
996 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
997 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
998 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
999 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1000 }
1001 }
1002
Evan Cheng87ed7162006-02-14 08:25:08 +00001003 // FIXME: These should be based on subtarget info. Plus, the values should
1004 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001005 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1006 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1007 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001008 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001009 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001010}
1011
Scott Michel5b8f82e2008-03-10 15:42:14 +00001012
Owen Anderson825b72b2009-08-11 20:47:22 +00001013MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1014 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001015}
1016
1017
Evan Cheng29286502008-01-23 23:17:41 +00001018/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1019/// the desired ByVal argument alignment.
1020static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1021 if (MaxAlign == 16)
1022 return;
1023 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1024 if (VTy->getBitWidth() == 128)
1025 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001026 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1027 unsigned EltAlign = 0;
1028 getMaxByValAlign(ATy->getElementType(), EltAlign);
1029 if (EltAlign > MaxAlign)
1030 MaxAlign = EltAlign;
1031 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1032 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1033 unsigned EltAlign = 0;
1034 getMaxByValAlign(STy->getElementType(i), EltAlign);
1035 if (EltAlign > MaxAlign)
1036 MaxAlign = EltAlign;
1037 if (MaxAlign == 16)
1038 break;
1039 }
1040 }
1041 return;
1042}
1043
1044/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1045/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001046/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1047/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001048unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001049 if (Subtarget->is64Bit()) {
1050 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001051 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001052 if (TyAlign > 8)
1053 return TyAlign;
1054 return 8;
1055 }
1056
Evan Cheng29286502008-01-23 23:17:41 +00001057 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001058 if (Subtarget->hasSSE1())
1059 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001060 return Align;
1061}
Chris Lattner2b02a442007-02-25 08:29:00 +00001062
Evan Chengf0df0312008-05-15 08:39:06 +00001063/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001064/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001065/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001066/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001067EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001068X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001069 bool isSrcConst, bool isSrcStr,
1070 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001071 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1072 // linux. This is because the stack realignment code can't handle certain
1073 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001074 const Function *F = DAG.getMachineFunction().getFunction();
1075 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1076 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001077 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001079 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 }
Evan Chengf0df0312008-05-15 08:39:06 +00001082 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 return MVT::i64;
1084 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001085}
1086
Evan Chengcc415862007-11-09 01:32:10 +00001087/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1088/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001089SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001090 SelectionDAG &DAG) const {
1091 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001092 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001093 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001094 // This doesn't have DebugLoc associated with it, but is not really the
1095 // same as a Register.
1096 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1097 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001098 return Table;
1099}
1100
Bill Wendlingb4202b82009-07-01 18:50:55 +00001101/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001102unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001103 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001104}
1105
Chris Lattner2b02a442007-02-25 08:29:00 +00001106//===----------------------------------------------------------------------===//
1107// Return Value Calling Convention Implementation
1108//===----------------------------------------------------------------------===//
1109
Chris Lattner59ed56b2007-02-28 04:55:35 +00001110#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001111
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001112bool
1113X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1114 const SmallVectorImpl<EVT> &OutTys,
1115 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1116 SelectionDAG &DAG) {
1117 SmallVector<CCValAssign, 16> RVLocs;
1118 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1119 RVLocs, *DAG.getContext());
1120 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1121}
1122
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123SDValue
1124X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001125 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 const SmallVectorImpl<ISD::OutputArg> &Outs,
1127 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001128
Chris Lattner9774c912007-02-27 05:28:59 +00001129 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1131 RVLocs, *DAG.getContext());
1132 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001133
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001134 // If this is the first return lowered for this function, add the regs to the
1135 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001136 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001137 for (unsigned i = 0; i != RVLocs.size(); ++i)
1138 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001139 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001140 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001141
Dan Gohman475871a2008-07-27 21:46:04 +00001142 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001143
Dan Gohman475871a2008-07-27 21:46:04 +00001144 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001145 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1146 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001147 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001148
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001149 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001150 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1151 CCValAssign &VA = RVLocs[i];
1152 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001154
Chris Lattner447ff682008-03-11 03:23:40 +00001155 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1156 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001157 if (VA.getLocReg() == X86::ST0 ||
1158 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001159 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1160 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001161 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001163 RetOps.push_back(ValToCopy);
1164 // Don't emit a copytoreg.
1165 continue;
1166 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001167
Evan Cheng242b38b2009-02-23 09:03:22 +00001168 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1169 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001170 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001171 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001172 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001174 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001176 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001177 }
1178
Dale Johannesendd64c412009-02-04 00:33:20 +00001179 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001180 Flag = Chain.getValue(1);
1181 }
Dan Gohman61a92132008-04-21 23:59:07 +00001182
1183 // The x86-64 ABI for returning structs by value requires that we copy
1184 // the sret argument into %rax for the return. We saved the argument into
1185 // a virtual register in the entry block, so now we copy the value out
1186 // and into %rax.
1187 if (Subtarget->is64Bit() &&
1188 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1189 MachineFunction &MF = DAG.getMachineFunction();
1190 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1191 unsigned Reg = FuncInfo->getSRetReturnReg();
1192 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001193 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001194 FuncInfo->setSRetReturnReg(Reg);
1195 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001196 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001197
Dale Johannesendd64c412009-02-04 00:33:20 +00001198 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001199 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001200
1201 // RAX now acts like a return value.
1202 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Chris Lattner447ff682008-03-11 03:23:40 +00001205 RetOps[0] = Chain; // Update chain.
1206
1207 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001208 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
1211 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213}
1214
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215/// LowerCallResult - Lower the result values of a call into the
1216/// appropriate copies out of appropriate physical registers.
1217///
1218SDValue
1219X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001220 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 const SmallVectorImpl<ISD::InputArg> &Ins,
1222 DebugLoc dl, SelectionDAG &DAG,
1223 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001224
Chris Lattnere32bbf62007-02-28 07:09:55 +00001225 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001226 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001227 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001229 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner3085e152007-02-25 08:59:22 +00001232 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001233 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001234 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001236
Torok Edwin3f142c32009-02-01 18:15:56 +00001237 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001240 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001241 }
1242
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 // If this is a call to a function that returns an fp value on the floating
1244 // point stack, but where we prefer to use the value in xmm registers, copy
1245 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001246 if ((VA.getLocReg() == X86::ST0 ||
1247 VA.getLocReg() == X86::ST1) &&
1248 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Evan Cheng79fb3b42009-02-20 20:43:02 +00001252 SDValue Val;
1253 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001254 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1255 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1256 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001258 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1260 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001261 } else {
1262 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001264 Val = Chain.getValue(0);
1265 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001266 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1267 } else {
1268 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1269 CopyVT, InFlag).getValue(1);
1270 Val = Chain.getValue(0);
1271 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001272 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001273
Dan Gohman37eed792009-02-04 17:28:58 +00001274 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001275 // Round the F80 the right size, which also moves to the appropriate xmm
1276 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001277 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001278 // This truncation won't change the value.
1279 DAG.getIntPtrConstant(1));
1280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001281
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001283 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001284
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001286}
1287
1288
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001289//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001290// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001291//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001292// StdCall calling convention seems to be standard for many Windows' API
1293// routines and around. It differs from C calling convention just a little:
1294// callee should clean up the stack, not caller. Symbols should be also
1295// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001296// For info on fast calling convention see Fast Calling Convention (tail call)
1297// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001298
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001300/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001301static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1302 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001303 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001304
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001306}
1307
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001308/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001309/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310static bool
1311ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1312 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001313 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001314
Dan Gohman98ca4f22009-08-05 01:29:28 +00001315 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001316}
1317
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001318/// IsCalleePop - Determines whether the callee is required to pop its
1319/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001320bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001321 if (IsVarArg)
1322 return false;
1323
Dan Gohman095cc292008-09-13 01:54:27 +00001324 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001325 default:
1326 return false;
1327 case CallingConv::X86_StdCall:
1328 return !Subtarget->is64Bit();
1329 case CallingConv::X86_FastCall:
1330 return !Subtarget->is64Bit();
1331 case CallingConv::Fast:
1332 return PerformTailCallOpt;
1333 }
1334}
1335
Dan Gohman095cc292008-09-13 01:54:27 +00001336/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1337/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001338CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001339 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001340 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001341 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001342 else
1343 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001344 }
1345
Gordon Henriksen86737662008-01-05 16:56:59 +00001346 if (CC == CallingConv::X86_FastCall)
1347 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001348 else if (CC == CallingConv::Fast)
1349 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001350 else
1351 return CC_X86_32_C;
1352}
1353
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354/// NameDecorationForCallConv - Selects the appropriate decoration to
1355/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001356NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001357X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001359 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001361 return StdCall;
1362 return None;
1363}
1364
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001365
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001366/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1367/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001368/// the specific parameter attribute. The copy will be passed as a byval
1369/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001370static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001371CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001372 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1373 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001375 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001376 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001377}
1378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379SDValue
1380X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001381 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 const SmallVectorImpl<ISD::InputArg> &Ins,
1383 DebugLoc dl, SelectionDAG &DAG,
1384 const CCValAssign &VA,
1385 MachineFrameInfo *MFI,
1386 unsigned i) {
1387
Rafael Espindola7effac52007-09-14 15:48:13 +00001388 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001389 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1390 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001391 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001392 EVT ValVT;
1393
1394 // If value is passed by pointer we have address passed instead of the value
1395 // itself.
1396 if (VA.getLocInfo() == CCValAssign::Indirect)
1397 ValVT = VA.getLocVT();
1398 else
1399 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001400
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001401 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001402 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001403 // In case of tail call optimization mark all arguments mutable. Since they
1404 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001405 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001406 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001407 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001408 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001409 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001410 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001411 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001412}
1413
Dan Gohman475871a2008-07-27 21:46:04 +00001414SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001416 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001417 bool isVarArg,
1418 const SmallVectorImpl<ISD::InputArg> &Ins,
1419 DebugLoc dl,
1420 SelectionDAG &DAG,
1421 SmallVectorImpl<SDValue> &InVals) {
1422
Evan Cheng1bc78042006-04-26 01:20:17 +00001423 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001425
Gordon Henriksen86737662008-01-05 16:56:59 +00001426 const Function* Fn = MF.getFunction();
1427 if (Fn->hasExternalLinkage() &&
1428 Subtarget->isTargetCygMing() &&
1429 Fn->getName() == "main")
1430 FuncInfo->setForceFramePointer(true);
1431
1432 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001433 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001434
Evan Cheng1bc78042006-04-26 01:20:17 +00001435 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001436 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001437 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001438
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001440 "Var args not supported with calling convention fastcc");
1441
Chris Lattner638402b2007-02-28 07:00:42 +00001442 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001443 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1445 ArgLocs, *DAG.getContext());
1446 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001447
Chris Lattnerf39f7712007-02-28 05:46:49 +00001448 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001449 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001450 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1451 CCValAssign &VA = ArgLocs[i];
1452 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1453 // places.
1454 assert(VA.getValNo() != LastVal &&
1455 "Don't support value assigned to multiple locs yet");
1456 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001457
Chris Lattnerf39f7712007-02-28 05:46:49 +00001458 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001459 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001460 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001462 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001463 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001464 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001465 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001466 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001467 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001468 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001469 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001470 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001471 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1472 RC = X86::VR64RegisterClass;
1473 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001474 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001475
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001476 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Chris Lattnerf39f7712007-02-28 05:46:49 +00001479 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1480 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1481 // right size.
1482 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001483 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001484 DAG.getValueType(VA.getValVT()));
1485 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001486 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001487 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001488 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001489 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001491 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001492 // Handle MMX values passed in XMM regs.
1493 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1495 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001496 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1497 } else
1498 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001499 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001500 } else {
1501 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001503 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001504
1505 // If value is passed via pointer - do a load.
1506 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001508
Dan Gohman98ca4f22009-08-05 01:29:28 +00001509 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001510 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511
Dan Gohman61a92132008-04-21 23:59:07 +00001512 // The x86-64 ABI for returning structs by value requires that we copy
1513 // the sret argument into %rax for the return. Save the argument into
1514 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001515 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001516 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1517 unsigned Reg = FuncInfo->getSRetReturnReg();
1518 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001520 FuncInfo->setSRetReturnReg(Reg);
1521 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001524 }
1525
Chris Lattnerf39f7712007-02-28 05:46:49 +00001526 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001527 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001528 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001529 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001530
Evan Cheng1bc78042006-04-26 01:20:17 +00001531 // If the function takes variable number of arguments, make a frame index for
1532 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001533 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001535 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001536 }
1537 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001538 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1539
1540 // FIXME: We should really autogenerate these arrays
1541 static const unsigned GPR64ArgRegsWin64[] = {
1542 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001543 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001544 static const unsigned XMMArgRegsWin64[] = {
1545 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1546 };
1547 static const unsigned GPR64ArgRegs64Bit[] = {
1548 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1549 };
1550 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001551 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1552 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1553 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001554 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1555
1556 if (IsWin64) {
1557 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1558 GPR64ArgRegs = GPR64ArgRegsWin64;
1559 XMMArgRegs = XMMArgRegsWin64;
1560 } else {
1561 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1562 GPR64ArgRegs = GPR64ArgRegs64Bit;
1563 XMMArgRegs = XMMArgRegs64Bit;
1564 }
1565 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1566 TotalNumIntRegs);
1567 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1568 TotalNumXMMRegs);
1569
Devang Patel578efa92009-06-05 21:57:13 +00001570 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001571 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001572 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001573 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001574 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001575 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001576 // Kernel mode asks for SSE to be disabled, so don't push them
1577 // on the stack.
1578 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001579
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 // For X86-64, if there are vararg parameters that are passed via
1581 // registers, then we must store them to their spots on the stack so they
1582 // may be loaded by deferencing the result of va_next.
1583 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001584 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1585 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001586 TotalNumXMMRegs * 16, 16,
1587 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001588
Gordon Henriksen86737662008-01-05 16:56:59 +00001589 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001590 SmallVector<SDValue, 8> MemOps;
1591 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001592 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001593 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001594 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1595 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001596 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1597 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001599 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001600 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001601 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001602 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001603 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001604 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001606
Dan Gohmanface41a2009-08-16 21:24:25 +00001607 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1608 // Now store the XMM (fp + vector) parameter registers.
1609 SmallVector<SDValue, 11> SaveXMMOps;
1610 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001611
Dan Gohmanface41a2009-08-16 21:24:25 +00001612 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1613 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1614 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001615
Dan Gohmanface41a2009-08-16 21:24:25 +00001616 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1617 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001618
Dan Gohmanface41a2009-08-16 21:24:25 +00001619 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1620 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1621 X86::VR128RegisterClass);
1622 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1623 SaveXMMOps.push_back(Val);
1624 }
1625 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1626 MVT::Other,
1627 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001628 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001629
1630 if (!MemOps.empty())
1631 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1632 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001633 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001634 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001635
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001639 BytesCallerReserves = 0;
1640 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001641 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001642 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001643 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001644 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001645 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001646 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001647
Gordon Henriksen86737662008-01-05 16:56:59 +00001648 if (!Is64Bit) {
1649 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001651 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1652 }
Evan Cheng25caf632006-05-23 21:06:34 +00001653
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001654 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001655
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657}
1658
Dan Gohman475871a2008-07-27 21:46:04 +00001659SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1661 SDValue StackPtr, SDValue Arg,
1662 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001663 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001665 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001666 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001667 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001668 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001669 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001670 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001671 }
Dale Johannesenace16102009-02-03 19:33:06 +00001672 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001673 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001674}
1675
Bill Wendling64e87322009-01-16 19:25:27 +00001676/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001677/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001678SDValue
1679X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001680 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001681 SDValue Chain,
1682 bool IsTailCall,
1683 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001684 int FPDiff,
1685 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001686 if (!IsTailCall || FPDiff==0) return Chain;
1687
1688 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001689 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001690 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001691
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001692 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001693 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001694 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001695}
1696
1697/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1698/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001699static SDValue
1700EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001701 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001702 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001703 // Store the return address to the appropriate stack slot.
1704 if (!FPDiff) return Chain;
1705 // Calculate the new stack slot for the return address.
1706 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001707 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001708 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1709 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001711 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001712 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001713 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001714 return Chain;
1715}
1716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717SDValue
1718X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001719 CallingConv::ID CallConv, bool isVarArg,
1720 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 const SmallVectorImpl<ISD::OutputArg> &Outs,
1722 const SmallVectorImpl<ISD::InputArg> &Ins,
1723 DebugLoc dl, SelectionDAG &DAG,
1724 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001725
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 MachineFunction &MF = DAG.getMachineFunction();
1727 bool Is64Bit = Subtarget->is64Bit();
1728 bool IsStructRet = CallIsStructReturn(Outs);
1729
1730 assert((!isTailCall ||
1731 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1732 "IsEligibleForTailCallOptimization missed a case!");
1733 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001734 "Var args not supported with calling convention fastcc");
1735
Chris Lattner638402b2007-02-28 07:00:42 +00001736 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001737 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1739 ArgLocs, *DAG.getContext());
1740 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001741
Chris Lattner423c5f42007-02-28 05:31:48 +00001742 // Get a count of how many bytes are to be pushed on the stack.
1743 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001745 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001746
Gordon Henriksen86737662008-01-05 16:56:59 +00001747 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001749 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001750 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001751 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1752 FPDiff = NumBytesCallerPushed - NumBytes;
1753
1754 // Set the delta of movement of the returnaddr stackslot.
1755 // But only set if delta is greater than previous delta.
1756 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1757 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1758 }
1759
Chris Lattnere563bbc2008-10-11 22:08:30 +00001760 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001761
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001763 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001765 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001766
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1768 SmallVector<SDValue, 8> MemOpChains;
1769 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001770
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001771 // Walk the register/memloc assignments, inserting copies/loads. In the case
1772 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001773 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1774 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001775 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 SDValue Arg = Outs[i].Val;
1777 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001778 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001779
Chris Lattner423c5f42007-02-28 05:31:48 +00001780 // Promote the value if needed.
1781 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001782 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001783 case CCValAssign::Full: break;
1784 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001785 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001786 break;
1787 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001788 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001789 break;
1790 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001791 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1792 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001793 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1794 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1795 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001796 } else
1797 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1798 break;
1799 case CCValAssign::BCvt:
1800 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001802 case CCValAssign::Indirect: {
1803 // Store the argument.
1804 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001805 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001806 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001807 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001808 Arg = SpillSlot;
1809 break;
1810 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001811 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001812
Chris Lattner423c5f42007-02-28 05:31:48 +00001813 if (VA.isRegLoc()) {
1814 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1815 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001817 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001818 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001819 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001820
Dan Gohman98ca4f22009-08-05 01:29:28 +00001821 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1822 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001823 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001824 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001825 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Evan Cheng32fe1032006-05-25 00:59:30 +00001827 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001829 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001830
Evan Cheng347d5f72006-04-28 21:29:37 +00001831 // Build a sequence of copy-to-reg nodes chained together with token chain
1832 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001834 // Tail call byval lowering might overwrite argument registers so in case of
1835 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001837 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001838 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001839 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001840 InFlag = Chain.getValue(1);
1841 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001842
Eric Christopherfd179292009-08-27 18:07:15 +00001843
Chris Lattner88e1fd52009-07-09 04:24:46 +00001844 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001845 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1846 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001848 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1849 DAG.getNode(X86ISD::GlobalBaseReg,
1850 DebugLoc::getUnknownLoc(),
1851 getPointerTy()),
1852 InFlag);
1853 InFlag = Chain.getValue(1);
1854 } else {
1855 // If we are tail calling and generating PIC/GOT style code load the
1856 // address of the callee into ECX. The value in ecx is used as target of
1857 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1858 // for tail calls on PIC/GOT architectures. Normally we would just put the
1859 // address of GOT into ebx and then call target@PLT. But for tail calls
1860 // ebx would be restored (since ebx is callee saved) before jumping to the
1861 // target@PLT.
1862
1863 // Note: The actual moving to ECX is done further down.
1864 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1865 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1866 !G->getGlobal()->hasProtectedVisibility())
1867 Callee = LowerGlobalAddress(Callee, DAG);
1868 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001869 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001870 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001871 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001872
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 if (Is64Bit && isVarArg) {
1874 // From AMD64 ABI document:
1875 // For calls that may call functions that use varargs or stdargs
1876 // (prototype-less calls or calls to functions containing ellipsis (...) in
1877 // the declaration) %al is used as hidden argument to specify the number
1878 // of SSE registers used. The contents of %al do not need to match exactly
1879 // the number of registers, but must be an ubound on the number of SSE
1880 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001881
1882 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001883 // Count the number of XMM registers allocated.
1884 static const unsigned XMMArgRegs[] = {
1885 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1886 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1887 };
1888 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001889 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001890 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001891
Dale Johannesendd64c412009-02-04 00:33:20 +00001892 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 InFlag = Chain.getValue(1);
1895 }
1896
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001897
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001898 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 if (isTailCall) {
1900 // Force all the incoming stack arguments to be loaded from the stack
1901 // before any new outgoing arguments are stored to the stack, because the
1902 // outgoing stack slots may alias the incoming argument stack slots, and
1903 // the alias isn't otherwise explicit. This is slightly more conservative
1904 // than necessary, because it means that each store effectively depends
1905 // on every argument instead of just those arguments it would clobber.
1906 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1907
Dan Gohman475871a2008-07-27 21:46:04 +00001908 SmallVector<SDValue, 8> MemOpChains2;
1909 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001910 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001911 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001912 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001913 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1914 CCValAssign &VA = ArgLocs[i];
1915 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001916 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 SDValue Arg = Outs[i].Val;
1918 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001919 // Create frame index.
1920 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001921 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001922 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001923 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001924
Duncan Sands276dcbd2008-03-21 09:14:45 +00001925 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001926 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001927 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001928 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001929 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001930 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001931 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001932
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1934 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001935 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001936 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001937 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001938 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001940 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001941 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 }
1943 }
1944
1945 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001947 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001948
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001949 // Copy arguments to their registers.
1950 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001951 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001952 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001953 InFlag = Chain.getValue(1);
1954 }
Dan Gohman475871a2008-07-27 21:46:04 +00001955 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001956
Gordon Henriksen86737662008-01-05 16:56:59 +00001957 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001958 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001959 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 }
1961
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001962 bool WasGlobalOrExternal = false;
1963 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
1964 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
1965 // In the 64-bit large code model, we have to make all calls
1966 // through a register, since the call instruction's 32-bit
1967 // pc-relative offset may not be large enough to hold the whole
1968 // address.
1969 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1970 WasGlobalOrExternal = true;
1971 // If the callee is a GlobalAddress node (quite common, every direct call
1972 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
1973 // it.
1974
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001975 // We should use extra load for direct calls to dllimported functions in
1976 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001977 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001978 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001979 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001980
Chris Lattner48a7d022009-07-09 05:02:21 +00001981 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1982 // external symbols most go through the PLT in PIC mode. If the symbol
1983 // has hidden or protected visibility, or if it is static or local, then
1984 // we don't need to use the PLT - we can directly call it.
1985 if (Subtarget->isTargetELF() &&
1986 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001987 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001988 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001989 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001990 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1991 Subtarget->getDarwinVers() < 9) {
1992 // PC-relative references to external symbols should go through $stub,
1993 // unless we're building with the leopard linker or later, which
1994 // automatically synthesizes these stubs.
1995 OpFlags = X86II::MO_DARWIN_STUB;
1996 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001997
Chris Lattner74e726e2009-07-09 05:27:35 +00001998 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001999 G->getOffset(), OpFlags);
2000 }
Bill Wendling056292f2008-09-16 21:48:12 +00002001 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002002 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002003 unsigned char OpFlags = 0;
2004
2005 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2006 // symbols should go through the PLT.
2007 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002008 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002009 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002010 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002011 Subtarget->getDarwinVers() < 9) {
2012 // PC-relative references to external symbols should go through $stub,
2013 // unless we're building with the leopard linker or later, which
2014 // automatically synthesizes these stubs.
2015 OpFlags = X86II::MO_DARWIN_STUB;
2016 }
Eric Christopherfd179292009-08-27 18:07:15 +00002017
Chris Lattner48a7d022009-07-09 05:02:21 +00002018 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2019 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002020 }
2021
2022 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002023 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002024
Dale Johannesendd64c412009-02-04 00:33:20 +00002025 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 Callee,InFlag);
2028 Callee = DAG.getRegister(Opc, getPointerTy());
2029 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002030 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Chris Lattnerd96d0722007-02-25 06:40:16 +00002033 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002035 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002036
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002038 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2039 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002043 Ops.push_back(Chain);
2044 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002045
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 // Add argument registers to the end of the list so that they are known live
2050 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002051 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2052 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2053 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002054
Evan Cheng586ccac2008-03-18 23:36:35 +00002055 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002057 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2058
2059 // Add an implicit use of AL for x86 vararg functions.
2060 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002062
Gabor Greifba36cb52008-08-28 21:40:38 +00002063 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002064 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 if (isTailCall) {
2067 // If this is the first return lowered for this function, add the regs
2068 // to the liveout set for the function.
2069 if (MF.getRegInfo().liveout_empty()) {
2070 SmallVector<CCValAssign, 16> RVLocs;
2071 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2072 *DAG.getContext());
2073 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2074 for (unsigned i = 0; i != RVLocs.size(); ++i)
2075 if (RVLocs[i].isRegLoc())
2076 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2077 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002078
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079 assert(((Callee.getOpcode() == ISD::Register &&
2080 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2081 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2082 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2083 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2084 "Expecting an global address, external symbol, or register");
2085
2086 return DAG.getNode(X86ISD::TC_RETURN, dl,
2087 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002088 }
2089
Dale Johannesenace16102009-02-03 19:33:06 +00002090 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002091 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002092
Chris Lattner2d297092006-05-23 18:50:38 +00002093 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002094 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002096 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002097 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002098 // If this is is a call to a struct-return function, the callee
2099 // pops the hidden struct pointer, so we have to push it back.
2100 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002101 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002102 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002103 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002104
Gordon Henriksenae636f82008-01-03 16:47:34 +00002105 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002106 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002107 DAG.getIntPtrConstant(NumBytes, true),
2108 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2109 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002110 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002111 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002112
Chris Lattner3085e152007-02-25 08:59:22 +00002113 // Handle result values, copying them out of physregs into vregs that we
2114 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2116 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002117}
2118
Evan Cheng25ab6902006-09-08 06:48:29 +00002119
2120//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002121// Fast Calling Convention (tail call) implementation
2122//===----------------------------------------------------------------------===//
2123
2124// Like std call, callee cleans arguments, convention except that ECX is
2125// reserved for storing the tail called function address. Only 2 registers are
2126// free for argument passing (inreg). Tail call optimization is performed
2127// provided:
2128// * tailcallopt is enabled
2129// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002130// On X86_64 architecture with GOT-style position independent code only local
2131// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002132// To keep the stack aligned according to platform abi the function
2133// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2134// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002135// If a tail called function callee has more arguments than the caller the
2136// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002137// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002138// original REtADDR, but before the saved framepointer or the spilled registers
2139// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2140// stack layout:
2141// arg1
2142// arg2
2143// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002144// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002145// move area ]
2146// (possible EBP)
2147// ESI
2148// EDI
2149// local1 ..
2150
2151/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2152/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002153unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002154 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002155 MachineFunction &MF = DAG.getMachineFunction();
2156 const TargetMachine &TM = MF.getTarget();
2157 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2158 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002159 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002160 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002161 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002162 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2163 // Number smaller than 12 so just add the difference.
2164 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2165 } else {
2166 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002167 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002168 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002169 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002170 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002171}
2172
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2174/// for tail call optimization. Targets which want to do tail call
2175/// optimization should implement this function.
2176bool
2177X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002178 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 bool isVarArg,
2180 const SmallVectorImpl<ISD::InputArg> &Ins,
2181 SelectionDAG& DAG) const {
2182 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002183 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002185}
2186
Dan Gohman3df24e62008-09-03 23:12:08 +00002187FastISel *
2188X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002189 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002190 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002191 DenseMap<const Value *, unsigned> &vm,
2192 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002193 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002194 DenseMap<const AllocaInst *, int> &am
2195#ifndef NDEBUG
2196 , SmallSet<Instruction*, 8> &cil
2197#endif
2198 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002199 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002200#ifndef NDEBUG
2201 , cil
2202#endif
2203 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002204}
2205
2206
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002207//===----------------------------------------------------------------------===//
2208// Other Lowering Hooks
2209//===----------------------------------------------------------------------===//
2210
2211
Dan Gohman475871a2008-07-27 21:46:04 +00002212SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002213 MachineFunction &MF = DAG.getMachineFunction();
2214 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2215 int ReturnAddrIndex = FuncInfo->getRAIndex();
2216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002217 if (ReturnAddrIndex == 0) {
2218 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002219 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002220 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2221 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002222 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002223 }
2224
Evan Cheng25ab6902006-09-08 06:48:29 +00002225 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002226}
2227
2228
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002229bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2230 bool hasSymbolicDisplacement) {
2231 // Offset should fit into 32 bit immediate field.
2232 if (!isInt32(Offset))
2233 return false;
2234
2235 // If we don't have a symbolic displacement - we don't have any extra
2236 // restrictions.
2237 if (!hasSymbolicDisplacement)
2238 return true;
2239
2240 // FIXME: Some tweaks might be needed for medium code model.
2241 if (M != CodeModel::Small && M != CodeModel::Kernel)
2242 return false;
2243
2244 // For small code model we assume that latest object is 16MB before end of 31
2245 // bits boundary. We may also accept pretty large negative constants knowing
2246 // that all objects are in the positive half of address space.
2247 if (M == CodeModel::Small && Offset < 16*1024*1024)
2248 return true;
2249
2250 // For kernel code model we know that all object resist in the negative half
2251 // of 32bits address space. We may not accept negative offsets, since they may
2252 // be just off and we may accept pretty large positive ones.
2253 if (M == CodeModel::Kernel && Offset > 0)
2254 return true;
2255
2256 return false;
2257}
2258
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002259/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2260/// specific condition code, returning the condition code and the LHS/RHS of the
2261/// comparison to make.
2262static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2263 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002264 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002265 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2266 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2267 // X > -1 -> X == 0, jump !sign.
2268 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002269 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002270 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2271 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002272 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002273 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002274 // X < 1 -> X <= 0
2275 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002276 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002277 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002278 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002279
Evan Chengd9558e02006-01-06 00:43:03 +00002280 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002281 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002282 case ISD::SETEQ: return X86::COND_E;
2283 case ISD::SETGT: return X86::COND_G;
2284 case ISD::SETGE: return X86::COND_GE;
2285 case ISD::SETLT: return X86::COND_L;
2286 case ISD::SETLE: return X86::COND_LE;
2287 case ISD::SETNE: return X86::COND_NE;
2288 case ISD::SETULT: return X86::COND_B;
2289 case ISD::SETUGT: return X86::COND_A;
2290 case ISD::SETULE: return X86::COND_BE;
2291 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002292 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002294
Chris Lattner4c78e022008-12-23 23:42:27 +00002295 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002296
Chris Lattner4c78e022008-12-23 23:42:27 +00002297 // If LHS is a foldable load, but RHS is not, flip the condition.
2298 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2299 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2300 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2301 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002302 }
2303
Chris Lattner4c78e022008-12-23 23:42:27 +00002304 switch (SetCCOpcode) {
2305 default: break;
2306 case ISD::SETOLT:
2307 case ISD::SETOLE:
2308 case ISD::SETUGT:
2309 case ISD::SETUGE:
2310 std::swap(LHS, RHS);
2311 break;
2312 }
2313
2314 // On a floating point condition, the flags are set as follows:
2315 // ZF PF CF op
2316 // 0 | 0 | 0 | X > Y
2317 // 0 | 0 | 1 | X < Y
2318 // 1 | 0 | 0 | X == Y
2319 // 1 | 1 | 1 | unordered
2320 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002321 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002322 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002323 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002324 case ISD::SETOLT: // flipped
2325 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002326 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002327 case ISD::SETOLE: // flipped
2328 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002329 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002330 case ISD::SETUGT: // flipped
2331 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002332 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002333 case ISD::SETUGE: // flipped
2334 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002335 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002336 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002337 case ISD::SETNE: return X86::COND_NE;
2338 case ISD::SETUO: return X86::COND_P;
2339 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002340 case ISD::SETOEQ:
2341 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002342 }
Evan Chengd9558e02006-01-06 00:43:03 +00002343}
2344
Evan Cheng4a460802006-01-11 00:33:36 +00002345/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2346/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002347/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002348static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002349 switch (X86CC) {
2350 default:
2351 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002352 case X86::COND_B:
2353 case X86::COND_BE:
2354 case X86::COND_E:
2355 case X86::COND_P:
2356 case X86::COND_A:
2357 case X86::COND_AE:
2358 case X86::COND_NE:
2359 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002360 return true;
2361 }
2362}
2363
Evan Chengeb2f9692009-10-27 19:56:55 +00002364/// isFPImmLegal - Returns true if the target can instruction select the
2365/// specified FP immediate natively. If false, the legalizer will
2366/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002367bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002368 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2369 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2370 return true;
2371 }
2372 return false;
2373}
2374
Nate Begeman9008ca62009-04-27 18:41:29 +00002375/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2376/// the specified range (L, H].
2377static bool isUndefOrInRange(int Val, int Low, int Hi) {
2378 return (Val < 0) || (Val >= Low && Val < Hi);
2379}
2380
2381/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2382/// specified value.
2383static bool isUndefOrEqual(int Val, int CmpVal) {
2384 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002385 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002386 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002387}
2388
Nate Begeman9008ca62009-04-27 18:41:29 +00002389/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2390/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2391/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002392static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002394 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002396 return (Mask[0] < 2 && Mask[1] < 2);
2397 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002398}
2399
Nate Begeman9008ca62009-04-27 18:41:29 +00002400bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002401 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002402 N->getMask(M);
2403 return ::isPSHUFDMask(M, N->getValueType(0));
2404}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002405
Nate Begeman9008ca62009-04-27 18:41:29 +00002406/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2407/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002408static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002410 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002411
Nate Begeman9008ca62009-04-27 18:41:29 +00002412 // Lower quadword copied in order or undef.
2413 for (int i = 0; i != 4; ++i)
2414 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002415 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002416
Evan Cheng506d3df2006-03-29 23:07:14 +00002417 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002418 for (int i = 4; i != 8; ++i)
2419 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002420 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002421
Evan Cheng506d3df2006-03-29 23:07:14 +00002422 return true;
2423}
2424
Nate Begeman9008ca62009-04-27 18:41:29 +00002425bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002426 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002427 N->getMask(M);
2428 return ::isPSHUFHWMask(M, N->getValueType(0));
2429}
Evan Cheng506d3df2006-03-29 23:07:14 +00002430
Nate Begeman9008ca62009-04-27 18:41:29 +00002431/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2432/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002433static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002435 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002436
Rafael Espindola15684b22009-04-24 12:40:33 +00002437 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002438 for (int i = 4; i != 8; ++i)
2439 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002440 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002441
Rafael Espindola15684b22009-04-24 12:40:33 +00002442 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002443 for (int i = 0; i != 4; ++i)
2444 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002445 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002446
Rafael Espindola15684b22009-04-24 12:40:33 +00002447 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002448}
2449
Nate Begeman9008ca62009-04-27 18:41:29 +00002450bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002451 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002452 N->getMask(M);
2453 return ::isPSHUFLWMask(M, N->getValueType(0));
2454}
2455
Nate Begemana09008b2009-10-19 02:17:23 +00002456/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2457/// is suitable for input to PALIGNR.
2458static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2459 bool hasSSSE3) {
2460 int i, e = VT.getVectorNumElements();
2461
2462 // Do not handle v2i64 / v2f64 shuffles with palignr.
2463 if (e < 4 || !hasSSSE3)
2464 return false;
2465
2466 for (i = 0; i != e; ++i)
2467 if (Mask[i] >= 0)
2468 break;
2469
2470 // All undef, not a palignr.
2471 if (i == e)
2472 return false;
2473
2474 // Determine if it's ok to perform a palignr with only the LHS, since we
2475 // don't have access to the actual shuffle elements to see if RHS is undef.
2476 bool Unary = Mask[i] < (int)e;
2477 bool NeedsUnary = false;
2478
2479 int s = Mask[i] - i;
2480
2481 // Check the rest of the elements to see if they are consecutive.
2482 for (++i; i != e; ++i) {
2483 int m = Mask[i];
2484 if (m < 0)
2485 continue;
2486
2487 Unary = Unary && (m < (int)e);
2488 NeedsUnary = NeedsUnary || (m < s);
2489
2490 if (NeedsUnary && !Unary)
2491 return false;
2492 if (Unary && m != ((s+i) & (e-1)))
2493 return false;
2494 if (!Unary && m != (s+i))
2495 return false;
2496 }
2497 return true;
2498}
2499
2500bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2501 SmallVector<int, 8> M;
2502 N->getMask(M);
2503 return ::isPALIGNRMask(M, N->getValueType(0), true);
2504}
2505
Evan Cheng14aed5e2006-03-24 01:18:28 +00002506/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2507/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002508static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002509 int NumElems = VT.getVectorNumElements();
2510 if (NumElems != 2 && NumElems != 4)
2511 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002512
Nate Begeman9008ca62009-04-27 18:41:29 +00002513 int Half = NumElems / 2;
2514 for (int i = 0; i < Half; ++i)
2515 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002516 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002517 for (int i = Half; i < NumElems; ++i)
2518 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002519 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002520
Evan Cheng14aed5e2006-03-24 01:18:28 +00002521 return true;
2522}
2523
Nate Begeman9008ca62009-04-27 18:41:29 +00002524bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2525 SmallVector<int, 8> M;
2526 N->getMask(M);
2527 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002528}
2529
Evan Cheng213d2cf2007-05-17 18:45:50 +00002530/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002531/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2532/// half elements to come from vector 1 (which would equal the dest.) and
2533/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002534static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002535 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002536
2537 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002539
Nate Begeman9008ca62009-04-27 18:41:29 +00002540 int Half = NumElems / 2;
2541 for (int i = 0; i < Half; ++i)
2542 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002543 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002544 for (int i = Half; i < NumElems; ++i)
2545 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002546 return false;
2547 return true;
2548}
2549
Nate Begeman9008ca62009-04-27 18:41:29 +00002550static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2551 SmallVector<int, 8> M;
2552 N->getMask(M);
2553 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002554}
2555
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002556/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2557/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002558bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2559 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002560 return false;
2561
Evan Cheng2064a2b2006-03-28 06:50:32 +00002562 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002563 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2564 isUndefOrEqual(N->getMaskElt(1), 7) &&
2565 isUndefOrEqual(N->getMaskElt(2), 2) &&
2566 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002567}
2568
Nate Begeman0b10b912009-11-07 23:17:15 +00002569/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2570/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2571/// <2, 3, 2, 3>
2572bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2573 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2574
2575 if (NumElems != 4)
2576 return false;
2577
2578 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2579 isUndefOrEqual(N->getMaskElt(1), 3) &&
2580 isUndefOrEqual(N->getMaskElt(2), 2) &&
2581 isUndefOrEqual(N->getMaskElt(3), 3);
2582}
2583
Evan Cheng5ced1d82006-04-06 23:23:56 +00002584/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2585/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002586bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2587 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002588
Evan Cheng5ced1d82006-04-06 23:23:56 +00002589 if (NumElems != 2 && NumElems != 4)
2590 return false;
2591
Evan Chengc5cdff22006-04-07 21:53:05 +00002592 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002594 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002595
Evan Chengc5cdff22006-04-07 21:53:05 +00002596 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002598 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002599
2600 return true;
2601}
2602
Nate Begeman0b10b912009-11-07 23:17:15 +00002603/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2604/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2605bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002607
Evan Cheng5ced1d82006-04-06 23:23:56 +00002608 if (NumElems != 2 && NumElems != 4)
2609 return false;
2610
Evan Chengc5cdff22006-04-07 21:53:05 +00002611 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002612 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002613 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002614
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 for (unsigned i = 0; i < NumElems/2; ++i)
2616 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002617 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002618
2619 return true;
2620}
2621
Evan Cheng0038e592006-03-28 00:39:58 +00002622/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2623/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002624static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002625 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002627 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002628 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002629
Nate Begeman9008ca62009-04-27 18:41:29 +00002630 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2631 int BitI = Mask[i];
2632 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002633 if (!isUndefOrEqual(BitI, j))
2634 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002635 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002636 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002637 return false;
2638 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002639 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002640 return false;
2641 }
Evan Cheng0038e592006-03-28 00:39:58 +00002642 }
Evan Cheng0038e592006-03-28 00:39:58 +00002643 return true;
2644}
2645
Nate Begeman9008ca62009-04-27 18:41:29 +00002646bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2647 SmallVector<int, 8> M;
2648 N->getMask(M);
2649 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002650}
2651
Evan Cheng4fcb9222006-03-28 02:43:26 +00002652/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2653/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002654static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002655 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002657 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002658 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2661 int BitI = Mask[i];
2662 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002663 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002664 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002665 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002666 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002667 return false;
2668 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002669 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002670 return false;
2671 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002672 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002673 return true;
2674}
2675
Nate Begeman9008ca62009-04-27 18:41:29 +00002676bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2677 SmallVector<int, 8> M;
2678 N->getMask(M);
2679 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002680}
2681
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002682/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2683/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2684/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002685static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002687 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002688 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002689
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2691 int BitI = Mask[i];
2692 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002693 if (!isUndefOrEqual(BitI, j))
2694 return false;
2695 if (!isUndefOrEqual(BitI1, j))
2696 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002697 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002698 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002699}
2700
Nate Begeman9008ca62009-04-27 18:41:29 +00002701bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2702 SmallVector<int, 8> M;
2703 N->getMask(M);
2704 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2705}
2706
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002707/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2708/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2709/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002710static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002712 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2713 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002714
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2716 int BitI = Mask[i];
2717 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002718 if (!isUndefOrEqual(BitI, j))
2719 return false;
2720 if (!isUndefOrEqual(BitI1, j))
2721 return false;
2722 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002723 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002724}
2725
Nate Begeman9008ca62009-04-27 18:41:29 +00002726bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2727 SmallVector<int, 8> M;
2728 N->getMask(M);
2729 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2730}
2731
Evan Cheng017dcc62006-04-21 01:05:10 +00002732/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2733/// specifies a shuffle of elements that is suitable for input to MOVSS,
2734/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002735static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002736 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002737 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002738
2739 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002740
Nate Begeman9008ca62009-04-27 18:41:29 +00002741 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002743
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 for (int i = 1; i < NumElts; ++i)
2745 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002746 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002747
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002748 return true;
2749}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002750
Nate Begeman9008ca62009-04-27 18:41:29 +00002751bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2752 SmallVector<int, 8> M;
2753 N->getMask(M);
2754 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002755}
2756
Evan Cheng017dcc62006-04-21 01:05:10 +00002757/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2758/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002759/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002760static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 bool V2IsSplat = false, bool V2IsUndef = false) {
2762 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002763 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002764 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002765
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002767 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002768
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 for (int i = 1; i < NumOps; ++i)
2770 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2771 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2772 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002773 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002774
Evan Cheng39623da2006-04-20 08:58:49 +00002775 return true;
2776}
2777
Nate Begeman9008ca62009-04-27 18:41:29 +00002778static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002779 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 SmallVector<int, 8> M;
2781 N->getMask(M);
2782 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002783}
2784
Evan Chengd9539472006-04-14 21:59:03 +00002785/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2786/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002787bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2788 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002789 return false;
2790
2791 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002792 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 int Elt = N->getMaskElt(i);
2794 if (Elt >= 0 && Elt != 1)
2795 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002796 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002797
2798 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002799 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 int Elt = N->getMaskElt(i);
2801 if (Elt >= 0 && Elt != 3)
2802 return false;
2803 if (Elt == 3)
2804 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002805 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002806 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002808 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002809}
2810
2811/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2812/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002813bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2814 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002815 return false;
2816
2817 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 for (unsigned i = 0; i < 2; ++i)
2819 if (N->getMaskElt(i) > 0)
2820 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002821
2822 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002823 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 int Elt = N->getMaskElt(i);
2825 if (Elt >= 0 && Elt != 2)
2826 return false;
2827 if (Elt == 2)
2828 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002829 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002831 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002832}
2833
Evan Cheng0b457f02008-09-25 20:50:48 +00002834/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2835/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002836bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2837 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002838
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 for (int i = 0; i < e; ++i)
2840 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002841 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 for (int i = 0; i < e; ++i)
2843 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002844 return false;
2845 return true;
2846}
2847
Evan Cheng63d33002006-03-22 08:01:21 +00002848/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002849/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002850unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2852 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2853
Evan Chengb9df0ca2006-03-22 02:53:00 +00002854 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2855 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 for (int i = 0; i < NumOperands; ++i) {
2857 int Val = SVOp->getMaskElt(NumOperands-i-1);
2858 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002859 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002860 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002861 if (i != NumOperands - 1)
2862 Mask <<= Shift;
2863 }
Evan Cheng63d33002006-03-22 08:01:21 +00002864 return Mask;
2865}
2866
Evan Cheng506d3df2006-03-29 23:07:14 +00002867/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002868/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002869unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002871 unsigned Mask = 0;
2872 // 8 nodes, but we only care about the last 4.
2873 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 int Val = SVOp->getMaskElt(i);
2875 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002876 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002877 if (i != 4)
2878 Mask <<= 2;
2879 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002880 return Mask;
2881}
2882
2883/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002884/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002885unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002887 unsigned Mask = 0;
2888 // 8 nodes, but we only care about the first 4.
2889 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 int Val = SVOp->getMaskElt(i);
2891 if (Val >= 0)
2892 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002893 if (i != 0)
2894 Mask <<= 2;
2895 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002896 return Mask;
2897}
2898
Nate Begemana09008b2009-10-19 02:17:23 +00002899/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2900/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2901unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2902 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2903 EVT VVT = N->getValueType(0);
2904 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2905 int Val = 0;
2906
2907 unsigned i, e;
2908 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2909 Val = SVOp->getMaskElt(i);
2910 if (Val >= 0)
2911 break;
2912 }
2913 return (Val - i) * EltSize;
2914}
2915
Evan Cheng37b73872009-07-30 08:33:02 +00002916/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2917/// constant +0.0.
2918bool X86::isZeroNode(SDValue Elt) {
2919 return ((isa<ConstantSDNode>(Elt) &&
2920 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2921 (isa<ConstantFPSDNode>(Elt) &&
2922 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2923}
2924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2926/// their permute mask.
2927static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2928 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002929 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002930 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002932
Nate Begeman5a5ca152009-04-29 05:20:52 +00002933 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 int idx = SVOp->getMaskElt(i);
2935 if (idx < 0)
2936 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002937 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002939 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002941 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2943 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002944}
2945
Evan Cheng779ccea2007-12-07 21:30:01 +00002946/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2947/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002948static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002949 unsigned NumElems = VT.getVectorNumElements();
2950 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 int idx = Mask[i];
2952 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002953 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002954 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002956 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002958 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002959}
2960
Evan Cheng533a0aa2006-04-19 20:35:22 +00002961/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2962/// match movhlps. The lower half elements should come from upper half of
2963/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002964/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002965static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2966 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002967 return false;
2968 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002970 return false;
2971 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002973 return false;
2974 return true;
2975}
2976
Evan Cheng5ced1d82006-04-06 23:23:56 +00002977/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002978/// is promoted to a vector. It also returns the LoadSDNode by reference if
2979/// required.
2980static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002981 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2982 return false;
2983 N = N->getOperand(0).getNode();
2984 if (!ISD::isNON_EXTLoad(N))
2985 return false;
2986 if (LD)
2987 *LD = cast<LoadSDNode>(N);
2988 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002989}
2990
Evan Cheng533a0aa2006-04-19 20:35:22 +00002991/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2992/// match movlp{s|d}. The lower half elements should come from lower half of
2993/// V1 (and in order), and the upper half elements should come from the upper
2994/// half of V2 (and in order). And since V1 will become the source of the
2995/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002996static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2997 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002998 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002999 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003000 // Is V2 is a vector load, don't do this transformation. We will try to use
3001 // load folding shufps op.
3002 if (ISD::isNON_EXTLoad(V2))
3003 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003004
Nate Begeman5a5ca152009-04-29 05:20:52 +00003005 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003006
Evan Cheng533a0aa2006-04-19 20:35:22 +00003007 if (NumElems != 2 && NumElems != 4)
3008 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003009 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003011 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003012 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003014 return false;
3015 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003016}
3017
Evan Cheng39623da2006-04-20 08:58:49 +00003018/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3019/// all the same.
3020static bool isSplatVector(SDNode *N) {
3021 if (N->getOpcode() != ISD::BUILD_VECTOR)
3022 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003023
Dan Gohman475871a2008-07-27 21:46:04 +00003024 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003025 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3026 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003027 return false;
3028 return true;
3029}
3030
Evan Cheng213d2cf2007-05-17 18:45:50 +00003031/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003032/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003033/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003034static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003035 SDValue V1 = N->getOperand(0);
3036 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003037 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3038 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003040 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003042 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3043 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003044 if (Opc != ISD::BUILD_VECTOR ||
3045 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 return false;
3047 } else if (Idx >= 0) {
3048 unsigned Opc = V1.getOpcode();
3049 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3050 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003051 if (Opc != ISD::BUILD_VECTOR ||
3052 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003053 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003054 }
3055 }
3056 return true;
3057}
3058
3059/// getZeroVector - Returns a vector of specified type with all zero elements.
3060///
Owen Andersone50ed302009-08-10 22:56:29 +00003061static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003062 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003063 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003064
Chris Lattner8a594482007-11-25 00:24:49 +00003065 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3066 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003067 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003068 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003069 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3070 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003071 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003072 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3073 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003074 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003075 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3076 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003077 }
Dale Johannesenace16102009-02-03 19:33:06 +00003078 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003079}
3080
Chris Lattner8a594482007-11-25 00:24:49 +00003081/// getOnesVector - Returns a vector of specified type with all bits set.
3082///
Owen Andersone50ed302009-08-10 22:56:29 +00003083static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003084 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003085
Chris Lattner8a594482007-11-25 00:24:49 +00003086 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3087 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003088 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003089 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003090 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003091 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003092 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003093 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003094 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003095}
3096
3097
Evan Cheng39623da2006-04-20 08:58:49 +00003098/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3099/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003100static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003101 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003102 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003103
Evan Cheng39623da2006-04-20 08:58:49 +00003104 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003105 SmallVector<int, 8> MaskVec;
3106 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003107
Nate Begeman5a5ca152009-04-29 05:20:52 +00003108 for (unsigned i = 0; i != NumElems; ++i) {
3109 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 MaskVec[i] = NumElems;
3111 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003112 }
Evan Cheng39623da2006-04-20 08:58:49 +00003113 }
Evan Cheng39623da2006-04-20 08:58:49 +00003114 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3116 SVOp->getOperand(1), &MaskVec[0]);
3117 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003118}
3119
Evan Cheng017dcc62006-04-21 01:05:10 +00003120/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3121/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003122static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 SDValue V2) {
3124 unsigned NumElems = VT.getVectorNumElements();
3125 SmallVector<int, 8> Mask;
3126 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003127 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 Mask.push_back(i);
3129 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003130}
3131
Nate Begeman9008ca62009-04-27 18:41:29 +00003132/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003133static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 SDValue V2) {
3135 unsigned NumElems = VT.getVectorNumElements();
3136 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003137 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 Mask.push_back(i);
3139 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003140 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003142}
3143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003145static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 SDValue V2) {
3147 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003148 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003150 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 Mask.push_back(i + Half);
3152 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003153 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003155}
3156
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003157/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003158static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 bool HasSSE2) {
3160 if (SV->getValueType(0).getVectorNumElements() <= 4)
3161 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003162
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003164 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 DebugLoc dl = SV->getDebugLoc();
3166 SDValue V1 = SV->getOperand(0);
3167 int NumElems = VT.getVectorNumElements();
3168 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 // unpack elements to the correct location
3171 while (NumElems > 4) {
3172 if (EltNo < NumElems/2) {
3173 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3174 } else {
3175 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3176 EltNo -= NumElems/2;
3177 }
3178 NumElems >>= 1;
3179 }
Eric Christopherfd179292009-08-27 18:07:15 +00003180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 // Perform the splat.
3182 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003183 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3185 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003186}
3187
Evan Chengba05f722006-04-21 23:03:30 +00003188/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003189/// vector of zero or undef vector. This produces a shuffle where the low
3190/// element of V2 is swizzled into the zero/undef vector, landing at element
3191/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003192static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003193 bool isZero, bool HasSSE2,
3194 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003195 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3198 unsigned NumElems = VT.getVectorNumElements();
3199 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003200 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 // If this is the insertion idx, put the low elt of V2 here.
3202 MaskVec.push_back(i == Idx ? NumElems : i);
3203 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003204}
3205
Evan Chengf26ffe92008-05-29 08:22:04 +00003206/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3207/// a shuffle that is zero.
3208static
Nate Begeman9008ca62009-04-27 18:41:29 +00003209unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3210 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003211 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003213 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 int Idx = SVOp->getMaskElt(Index);
3215 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003216 ++NumZeros;
3217 continue;
3218 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003220 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003221 ++NumZeros;
3222 else
3223 break;
3224 }
3225 return NumZeros;
3226}
3227
3228/// isVectorShift - Returns true if the shuffle can be implemented as a
3229/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003230/// FIXME: split into pslldqi, psrldqi, palignr variants.
3231static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003232 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003234
3235 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003237 if (!NumZeros) {
3238 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003240 if (!NumZeros)
3241 return false;
3242 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003243 bool SeenV1 = false;
3244 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 for (int i = NumZeros; i < NumElems; ++i) {
3246 int Val = isLeft ? (i - NumZeros) : i;
3247 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3248 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003249 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003251 SeenV1 = true;
3252 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003254 SeenV2 = true;
3255 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003257 return false;
3258 }
3259 if (SeenV1 && SeenV2)
3260 return false;
3261
Nate Begeman9008ca62009-04-27 18:41:29 +00003262 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003263 ShAmt = NumZeros;
3264 return true;
3265}
3266
3267
Evan Chengc78d3b42006-04-24 18:01:45 +00003268/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3269///
Dan Gohman475871a2008-07-27 21:46:04 +00003270static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003271 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003272 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003273 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003274 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003275
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003276 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003278 bool First = true;
3279 for (unsigned i = 0; i < 16; ++i) {
3280 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3281 if (ThisIsNonZero && First) {
3282 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003284 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003286 First = false;
3287 }
3288
3289 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003290 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003291 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3292 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003293 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003295 }
3296 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3298 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3299 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003300 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003302 } else
3303 ThisElt = LastElt;
3304
Gabor Greifba36cb52008-08-28 21:40:38 +00003305 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003307 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003308 }
3309 }
3310
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003312}
3313
Bill Wendlinga348c562007-03-22 18:42:45 +00003314/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003315///
Dan Gohman475871a2008-07-27 21:46:04 +00003316static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003317 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003318 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003319 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003320 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003321
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003322 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003323 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003324 bool First = true;
3325 for (unsigned i = 0; i < 8; ++i) {
3326 bool isNonZero = (NonZeros & (1 << i)) != 0;
3327 if (isNonZero) {
3328 if (First) {
3329 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003331 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003333 First = false;
3334 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003335 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003337 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003338 }
3339 }
3340
3341 return V;
3342}
3343
Evan Chengf26ffe92008-05-29 08:22:04 +00003344/// getVShift - Return a vector logical shift node.
3345///
Owen Andersone50ed302009-08-10 22:56:29 +00003346static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 unsigned NumBits, SelectionDAG &DAG,
3348 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003349 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003351 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003352 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3353 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3354 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003355 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003356}
3357
Dan Gohman475871a2008-07-27 21:46:04 +00003358SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003359X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3360 SelectionDAG &DAG) {
3361
3362 // Check if the scalar load can be widened into a vector load. And if
3363 // the address is "base + cst" see if the cst can be "absorbed" into
3364 // the shuffle mask.
3365 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3366 SDValue Ptr = LD->getBasePtr();
3367 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3368 return SDValue();
3369 EVT PVT = LD->getValueType(0);
3370 if (PVT != MVT::i32 && PVT != MVT::f32)
3371 return SDValue();
3372
3373 int FI = -1;
3374 int64_t Offset = 0;
3375 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3376 FI = FINode->getIndex();
3377 Offset = 0;
3378 } else if (Ptr.getOpcode() == ISD::ADD &&
3379 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3380 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3381 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3382 Offset = Ptr.getConstantOperandVal(1);
3383 Ptr = Ptr.getOperand(0);
3384 } else {
3385 return SDValue();
3386 }
3387
3388 SDValue Chain = LD->getChain();
3389 // Make sure the stack object alignment is at least 16.
3390 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3391 if (DAG.InferPtrAlignment(Ptr) < 16) {
3392 if (MFI->isFixedObjectIndex(FI)) {
3393 // Can't change the alignment. Reference stack + offset explicitly
3394 // if stack pointer is at least 16-byte aligned.
3395 unsigned StackAlign = Subtarget->getStackAlignment();
3396 if (StackAlign < 16)
3397 return SDValue();
3398 Offset = MFI->getObjectOffset(FI) + Offset;
3399 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
3400 getPointerTy());
3401 Ptr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
3402 DAG.getConstant(Offset & ~15, getPointerTy()));
3403 Offset %= 16;
3404 } else {
3405 MFI->setObjectAlignment(FI, 16);
3406 }
3407 }
3408
3409 // (Offset % 16) must be multiple of 4. Then address is then
3410 // Ptr + (Offset & ~15).
3411 if (Offset < 0)
3412 return SDValue();
3413 if ((Offset % 16) & 3)
3414 return SDValue();
3415 int64_t StartOffset = Offset & ~15;
3416 if (StartOffset)
3417 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3418 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3419
3420 int EltNo = (Offset - StartOffset) >> 2;
3421 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3422 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3423 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3424 // Canonicalize it to a v4i32 shuffle.
3425 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3426 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3427 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3428 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3429 }
3430
3431 return SDValue();
3432}
3433
3434SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003435X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003436 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003437 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003438 if (ISD::isBuildVectorAllZeros(Op.getNode())
3439 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003440 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3441 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3442 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003444 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003445
Gabor Greifba36cb52008-08-28 21:40:38 +00003446 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003447 return getOnesVector(Op.getValueType(), DAG, dl);
3448 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003449 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003450
Owen Andersone50ed302009-08-10 22:56:29 +00003451 EVT VT = Op.getValueType();
3452 EVT ExtVT = VT.getVectorElementType();
3453 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003454
3455 unsigned NumElems = Op.getNumOperands();
3456 unsigned NumZero = 0;
3457 unsigned NumNonZero = 0;
3458 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003459 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003460 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003461 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003462 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003463 if (Elt.getOpcode() == ISD::UNDEF)
3464 continue;
3465 Values.insert(Elt);
3466 if (Elt.getOpcode() != ISD::Constant &&
3467 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003468 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003469 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003470 NumZero++;
3471 else {
3472 NonZeros |= (1 << i);
3473 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003474 }
3475 }
3476
Dan Gohman7f321562007-06-25 16:23:39 +00003477 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003478 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003479 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003480 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003481
Chris Lattner67f453a2008-03-09 05:42:06 +00003482 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003483 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003484 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003485 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Chris Lattner62098042008-03-09 01:05:04 +00003487 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3488 // the value are obviously zero, truncate the value to i32 and do the
3489 // insertion that way. Only do this if the value is non-constant or if the
3490 // value is a constant being inserted into element 0. It is cheaper to do
3491 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003493 (!IsAllConstants || Idx == 0)) {
3494 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3495 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3497 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003498
Chris Lattner62098042008-03-09 01:05:04 +00003499 // Truncate the value (which may itself be a constant) to i32, and
3500 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003502 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003503 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3504 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003505
Chris Lattner62098042008-03-09 01:05:04 +00003506 // Now we have our 32-bit value zero extended in the low element of
3507 // a vector. If Idx != 0, swizzle it into place.
3508 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003509 SmallVector<int, 4> Mask;
3510 Mask.push_back(Idx);
3511 for (unsigned i = 1; i != VecElts; ++i)
3512 Mask.push_back(i);
3513 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003514 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003516 }
Dale Johannesenace16102009-02-03 19:33:06 +00003517 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003518 }
3519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003520
Chris Lattner19f79692008-03-08 22:59:52 +00003521 // If we have a constant or non-constant insertion into the low element of
3522 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3523 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003524 // depending on what the source datatype is.
3525 if (Idx == 0) {
3526 if (NumZero == 0) {
3527 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3529 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003530 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3531 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3532 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3533 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3535 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3536 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003537 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3538 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3539 Subtarget->hasSSE2(), DAG);
3540 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3541 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003542 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003543
3544 // Is it a vector logical left shift?
3545 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003546 X86::isZeroNode(Op.getOperand(0)) &&
3547 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003548 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003549 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003550 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003551 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003552 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003553 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003554
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003555 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003556 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003557
Chris Lattner19f79692008-03-08 22:59:52 +00003558 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3559 // is a non-constant being inserted into an element other than the low one,
3560 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3561 // movd/movss) to move this into the low element, then shuffle it into
3562 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003563 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003564 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003565
Evan Cheng0db9fe62006-04-25 20:13:52 +00003566 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003567 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3568 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003570 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 MaskVec.push_back(i == Idx ? 0 : 1);
3572 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003573 }
3574 }
3575
Chris Lattner67f453a2008-03-09 05:42:06 +00003576 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003577 if (Values.size() == 1) {
3578 if (EVTBits == 32) {
3579 // Instead of a shuffle like this:
3580 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3581 // Check if it's possible to issue this instead.
3582 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3583 unsigned Idx = CountTrailingZeros_32(NonZeros);
3584 SDValue Item = Op.getOperand(Idx);
3585 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3586 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3587 }
Dan Gohman475871a2008-07-27 21:46:04 +00003588 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003589 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003590
Dan Gohmana3941172007-07-24 22:55:08 +00003591 // A vector full of immediates; various special cases are already
3592 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003593 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003594 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003595
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003596 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003597 if (EVTBits == 64) {
3598 if (NumNonZero == 1) {
3599 // One half is zero or undef.
3600 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003601 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003602 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003603 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3604 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003605 }
Dan Gohman475871a2008-07-27 21:46:04 +00003606 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003607 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003608
3609 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003610 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003611 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003612 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003613 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003614 }
3615
Bill Wendling826f36f2007-03-28 00:57:11 +00003616 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003617 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003618 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003619 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003620 }
3621
3622 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003623 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003624 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003625 if (NumElems == 4 && NumZero > 0) {
3626 for (unsigned i = 0; i < 4; ++i) {
3627 bool isZero = !(NonZeros & (1 << i));
3628 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003629 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003630 else
Dale Johannesenace16102009-02-03 19:33:06 +00003631 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003632 }
3633
3634 for (unsigned i = 0; i < 2; ++i) {
3635 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3636 default: break;
3637 case 0:
3638 V[i] = V[i*2]; // Must be a zero vector.
3639 break;
3640 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003642 break;
3643 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003645 break;
3646 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003648 break;
3649 }
3650 }
3651
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003653 bool Reverse = (NonZeros & 0x3) == 2;
3654 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003656 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3657 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3659 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003660 }
3661
3662 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003663 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3664 // values to be inserted is equal to the number of elements, in which case
3665 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003666 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003667 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003668 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003669 getSubtarget()->hasSSE41()) {
3670 V[0] = DAG.getUNDEF(VT);
3671 for (unsigned i = 0; i < NumElems; ++i)
3672 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3673 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3674 Op.getOperand(i), DAG.getIntPtrConstant(i));
3675 return V[0];
3676 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003677 // Expand into a number of unpckl*.
3678 // e.g. for v4f32
3679 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3680 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3681 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003682 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003683 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003684 NumElems >>= 1;
3685 while (NumElems != 0) {
3686 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003687 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003688 NumElems >>= 1;
3689 }
3690 return V[0];
3691 }
3692
Dan Gohman475871a2008-07-27 21:46:04 +00003693 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003694}
3695
Nate Begemanb9a47b82009-02-23 08:49:38 +00003696// v8i16 shuffles - Prefer shuffles in the following order:
3697// 1. [all] pshuflw, pshufhw, optional move
3698// 2. [ssse3] 1 x pshufb
3699// 3. [ssse3] 2 x pshufb + 1 x por
3700// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003701static
Nate Begeman9008ca62009-04-27 18:41:29 +00003702SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3703 SelectionDAG &DAG, X86TargetLowering &TLI) {
3704 SDValue V1 = SVOp->getOperand(0);
3705 SDValue V2 = SVOp->getOperand(1);
3706 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003707 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003708
Nate Begemanb9a47b82009-02-23 08:49:38 +00003709 // Determine if more than 1 of the words in each of the low and high quadwords
3710 // of the result come from the same quadword of one of the two inputs. Undef
3711 // mask values count as coming from any quadword, for better codegen.
3712 SmallVector<unsigned, 4> LoQuad(4);
3713 SmallVector<unsigned, 4> HiQuad(4);
3714 BitVector InputQuads(4);
3715 for (unsigned i = 0; i < 8; ++i) {
3716 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003717 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003718 MaskVals.push_back(EltIdx);
3719 if (EltIdx < 0) {
3720 ++Quad[0];
3721 ++Quad[1];
3722 ++Quad[2];
3723 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003724 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003725 }
3726 ++Quad[EltIdx / 4];
3727 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003728 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003729
Nate Begemanb9a47b82009-02-23 08:49:38 +00003730 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003731 unsigned MaxQuad = 1;
3732 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003733 if (LoQuad[i] > MaxQuad) {
3734 BestLoQuad = i;
3735 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003736 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003737 }
3738
Nate Begemanb9a47b82009-02-23 08:49:38 +00003739 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003740 MaxQuad = 1;
3741 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003742 if (HiQuad[i] > MaxQuad) {
3743 BestHiQuad = i;
3744 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003745 }
3746 }
3747
Nate Begemanb9a47b82009-02-23 08:49:38 +00003748 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003749 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003750 // single pshufb instruction is necessary. If There are more than 2 input
3751 // quads, disable the next transformation since it does not help SSSE3.
3752 bool V1Used = InputQuads[0] || InputQuads[1];
3753 bool V2Used = InputQuads[2] || InputQuads[3];
3754 if (TLI.getSubtarget()->hasSSSE3()) {
3755 if (InputQuads.count() == 2 && V1Used && V2Used) {
3756 BestLoQuad = InputQuads.find_first();
3757 BestHiQuad = InputQuads.find_next(BestLoQuad);
3758 }
3759 if (InputQuads.count() > 2) {
3760 BestLoQuad = -1;
3761 BestHiQuad = -1;
3762 }
3763 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003764
Nate Begemanb9a47b82009-02-23 08:49:38 +00003765 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3766 // the shuffle mask. If a quad is scored as -1, that means that it contains
3767 // words from all 4 input quadwords.
3768 SDValue NewV;
3769 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003770 SmallVector<int, 8> MaskV;
3771 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3772 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003773 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3775 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3776 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003777
Nate Begemanb9a47b82009-02-23 08:49:38 +00003778 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3779 // source words for the shuffle, to aid later transformations.
3780 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003781 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003782 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003783 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003784 if (idx != (int)i)
3785 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003786 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003787 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003788 AllWordsInNewV = false;
3789 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003790 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003791
Nate Begemanb9a47b82009-02-23 08:49:38 +00003792 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3793 if (AllWordsInNewV) {
3794 for (int i = 0; i != 8; ++i) {
3795 int idx = MaskVals[i];
3796 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003797 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003798 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003799 if ((idx != i) && idx < 4)
3800 pshufhw = false;
3801 if ((idx != i) && idx > 3)
3802 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003803 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003804 V1 = NewV;
3805 V2Used = false;
3806 BestLoQuad = 0;
3807 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003808 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003809
Nate Begemanb9a47b82009-02-23 08:49:38 +00003810 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3811 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003812 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003813 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003815 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003816 }
Eric Christopherfd179292009-08-27 18:07:15 +00003817
Nate Begemanb9a47b82009-02-23 08:49:38 +00003818 // If we have SSSE3, and all words of the result are from 1 input vector,
3819 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3820 // is present, fall back to case 4.
3821 if (TLI.getSubtarget()->hasSSSE3()) {
3822 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003823
Nate Begemanb9a47b82009-02-23 08:49:38 +00003824 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003825 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003826 // mask, and elements that come from V1 in the V2 mask, so that the two
3827 // results can be OR'd together.
3828 bool TwoInputs = V1Used && V2Used;
3829 for (unsigned i = 0; i != 8; ++i) {
3830 int EltIdx = MaskVals[i] * 2;
3831 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3833 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003834 continue;
3835 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3837 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003840 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003841 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003843 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003845
Nate Begemanb9a47b82009-02-23 08:49:38 +00003846 // Calculate the shuffle mask for the second input, shuffle it, and
3847 // OR it with the first shuffled input.
3848 pshufbMask.clear();
3849 for (unsigned i = 0; i != 8; ++i) {
3850 int EltIdx = MaskVals[i] * 2;
3851 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3853 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003854 continue;
3855 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3857 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003858 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003860 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003861 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 MVT::v16i8, &pshufbMask[0], 16));
3863 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3864 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003865 }
3866
3867 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3868 // and update MaskVals with new element order.
3869 BitVector InOrder(8);
3870 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003872 for (int i = 0; i != 4; ++i) {
3873 int idx = MaskVals[i];
3874 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003876 InOrder.set(i);
3877 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003878 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003879 InOrder.set(i);
3880 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003881 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003882 }
3883 }
3884 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888 }
Eric Christopherfd179292009-08-27 18:07:15 +00003889
Nate Begemanb9a47b82009-02-23 08:49:38 +00003890 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3891 // and update MaskVals with the new element order.
3892 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003894 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003896 for (unsigned i = 4; i != 8; ++i) {
3897 int idx = MaskVals[i];
3898 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003900 InOrder.set(i);
3901 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003902 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003903 InOrder.set(i);
3904 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003905 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003906 }
3907 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 }
Eric Christopherfd179292009-08-27 18:07:15 +00003911
Nate Begemanb9a47b82009-02-23 08:49:38 +00003912 // In case BestHi & BestLo were both -1, which means each quadword has a word
3913 // from each of the four input quadwords, calculate the InOrder bitvector now
3914 // before falling through to the insert/extract cleanup.
3915 if (BestLoQuad == -1 && BestHiQuad == -1) {
3916 NewV = V1;
3917 for (int i = 0; i != 8; ++i)
3918 if (MaskVals[i] < 0 || MaskVals[i] == i)
3919 InOrder.set(i);
3920 }
Eric Christopherfd179292009-08-27 18:07:15 +00003921
Nate Begemanb9a47b82009-02-23 08:49:38 +00003922 // The other elements are put in the right place using pextrw and pinsrw.
3923 for (unsigned i = 0; i != 8; ++i) {
3924 if (InOrder[i])
3925 continue;
3926 int EltIdx = MaskVals[i];
3927 if (EltIdx < 0)
3928 continue;
3929 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003931 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003933 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003935 DAG.getIntPtrConstant(i));
3936 }
3937 return NewV;
3938}
3939
3940// v16i8 shuffles - Prefer shuffles in the following order:
3941// 1. [ssse3] 1 x pshufb
3942// 2. [ssse3] 2 x pshufb + 1 x por
3943// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3944static
Nate Begeman9008ca62009-04-27 18:41:29 +00003945SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3946 SelectionDAG &DAG, X86TargetLowering &TLI) {
3947 SDValue V1 = SVOp->getOperand(0);
3948 SDValue V2 = SVOp->getOperand(1);
3949 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003950 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003951 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003952
Nate Begemanb9a47b82009-02-23 08:49:38 +00003953 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003954 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003955 // present, fall back to case 3.
3956 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3957 bool V1Only = true;
3958 bool V2Only = true;
3959 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003961 if (EltIdx < 0)
3962 continue;
3963 if (EltIdx < 16)
3964 V2Only = false;
3965 else
3966 V1Only = false;
3967 }
Eric Christopherfd179292009-08-27 18:07:15 +00003968
Nate Begemanb9a47b82009-02-23 08:49:38 +00003969 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3970 if (TLI.getSubtarget()->hasSSSE3()) {
3971 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003972
Nate Begemanb9a47b82009-02-23 08:49:38 +00003973 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003974 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 //
3976 // Otherwise, we have elements from both input vectors, and must zero out
3977 // elements that come from V2 in the first mask, and V1 in the second mask
3978 // so that we can OR them together.
3979 bool TwoInputs = !(V1Only || V2Only);
3980 for (unsigned i = 0; i != 16; ++i) {
3981 int EltIdx = MaskVals[i];
3982 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 continue;
3985 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003987 }
3988 // If all the elements are from V2, assign it to V1 and return after
3989 // building the first pshufb.
3990 if (V2Only)
3991 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003993 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003995 if (!TwoInputs)
3996 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003997
Nate Begemanb9a47b82009-02-23 08:49:38 +00003998 // Calculate the shuffle mask for the second input, shuffle it, and
3999 // OR it with the first shuffled input.
4000 pshufbMask.clear();
4001 for (unsigned i = 0; i != 16; ++i) {
4002 int EltIdx = MaskVals[i];
4003 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 continue;
4006 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004008 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004010 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 MVT::v16i8, &pshufbMask[0], 16));
4012 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 }
Eric Christopherfd179292009-08-27 18:07:15 +00004014
Nate Begemanb9a47b82009-02-23 08:49:38 +00004015 // No SSSE3 - Calculate in place words and then fix all out of place words
4016 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4017 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4019 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004020 SDValue NewV = V2Only ? V2 : V1;
4021 for (int i = 0; i != 8; ++i) {
4022 int Elt0 = MaskVals[i*2];
4023 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004024
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 // This word of the result is all undef, skip it.
4026 if (Elt0 < 0 && Elt1 < 0)
4027 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004028
Nate Begemanb9a47b82009-02-23 08:49:38 +00004029 // This word of the result is already in the correct place, skip it.
4030 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4031 continue;
4032 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4033 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004034
Nate Begemanb9a47b82009-02-23 08:49:38 +00004035 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4036 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4037 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004038
4039 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4040 // using a single extract together, load it and store it.
4041 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004043 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004045 DAG.getIntPtrConstant(i));
4046 continue;
4047 }
4048
Nate Begemanb9a47b82009-02-23 08:49:38 +00004049 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004050 // source byte is not also odd, shift the extracted word left 8 bits
4051 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004052 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004054 DAG.getIntPtrConstant(Elt1 / 2));
4055 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004058 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4060 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004061 }
4062 // If Elt0 is defined, extract it from the appropriate source. If the
4063 // source byte is not also even, shift the extracted word right 8 bits. If
4064 // Elt1 was also defined, OR the extracted values together before
4065 // inserting them in the result.
4066 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4069 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004072 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4074 DAG.getConstant(0x00FF, MVT::i16));
4075 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 : InsElt0;
4077 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 DAG.getIntPtrConstant(i));
4080 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004082}
4083
Evan Cheng7a831ce2007-12-15 03:00:47 +00004084/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4085/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4086/// done when every pair / quad of shuffle mask elements point to elements in
4087/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004088/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4089static
Nate Begeman9008ca62009-04-27 18:41:29 +00004090SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4091 SelectionDAG &DAG,
4092 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004093 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 SDValue V1 = SVOp->getOperand(0);
4095 SDValue V2 = SVOp->getOperand(1);
4096 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004097 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004099 EVT MaskEltVT = MaskVT.getVectorElementType();
4100 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004102 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 case MVT::v4f32: NewVT = MVT::v2f64; break;
4104 case MVT::v4i32: NewVT = MVT::v2i64; break;
4105 case MVT::v8i16: NewVT = MVT::v4i32; break;
4106 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004107 }
4108
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004109 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004110 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004112 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004114 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004115 int Scale = NumElems / NewWidth;
4116 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004117 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 int StartIdx = -1;
4119 for (int j = 0; j < Scale; ++j) {
4120 int EltIdx = SVOp->getMaskElt(i+j);
4121 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004122 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004124 StartIdx = EltIdx - (EltIdx % Scale);
4125 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004126 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004127 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004128 if (StartIdx == -1)
4129 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004130 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004132 }
4133
Dale Johannesenace16102009-02-03 19:33:06 +00004134 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4135 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004137}
4138
Evan Chengd880b972008-05-09 21:53:03 +00004139/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004140///
Owen Andersone50ed302009-08-10 22:56:29 +00004141static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 SDValue SrcOp, SelectionDAG &DAG,
4143 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004145 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004146 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004147 LD = dyn_cast<LoadSDNode>(SrcOp);
4148 if (!LD) {
4149 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4150 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004151 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4152 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004153 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4154 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004155 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004156 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004158 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4159 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4160 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4161 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004162 SrcOp.getOperand(0)
4163 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004164 }
4165 }
4166 }
4167
Dale Johannesenace16102009-02-03 19:33:06 +00004168 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4169 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004170 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004171 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004172}
4173
Evan Chengace3c172008-07-22 21:13:36 +00004174/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4175/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004176static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004177LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4178 SDValue V1 = SVOp->getOperand(0);
4179 SDValue V2 = SVOp->getOperand(1);
4180 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004181 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004182
Evan Chengace3c172008-07-22 21:13:36 +00004183 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004184 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004185 SmallVector<int, 8> Mask1(4U, -1);
4186 SmallVector<int, 8> PermMask;
4187 SVOp->getMask(PermMask);
4188
Evan Chengace3c172008-07-22 21:13:36 +00004189 unsigned NumHi = 0;
4190 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004191 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 int Idx = PermMask[i];
4193 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004194 Locs[i] = std::make_pair(-1, -1);
4195 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4197 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004198 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004200 NumLo++;
4201 } else {
4202 Locs[i] = std::make_pair(1, NumHi);
4203 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004205 NumHi++;
4206 }
4207 }
4208 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004209
Evan Chengace3c172008-07-22 21:13:36 +00004210 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004211 // If no more than two elements come from either vector. This can be
4212 // implemented with two shuffles. First shuffle gather the elements.
4213 // The second shuffle, which takes the first shuffle as both of its
4214 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004216
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004218
Evan Chengace3c172008-07-22 21:13:36 +00004219 for (unsigned i = 0; i != 4; ++i) {
4220 if (Locs[i].first == -1)
4221 continue;
4222 else {
4223 unsigned Idx = (i < 2) ? 0 : 4;
4224 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004226 }
4227 }
4228
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004230 } else if (NumLo == 3 || NumHi == 3) {
4231 // Otherwise, we must have three elements from one vector, call it X, and
4232 // one element from the other, call it Y. First, use a shufps to build an
4233 // intermediate vector with the one element from Y and the element from X
4234 // that will be in the same half in the final destination (the indexes don't
4235 // matter). Then, use a shufps to build the final vector, taking the half
4236 // containing the element from Y from the intermediate, and the other half
4237 // from X.
4238 if (NumHi == 3) {
4239 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004241 std::swap(V1, V2);
4242 }
4243
4244 // Find the element from V2.
4245 unsigned HiIndex;
4246 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 int Val = PermMask[HiIndex];
4248 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004249 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004250 if (Val >= 4)
4251 break;
4252 }
4253
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 Mask1[0] = PermMask[HiIndex];
4255 Mask1[1] = -1;
4256 Mask1[2] = PermMask[HiIndex^1];
4257 Mask1[3] = -1;
4258 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004259
4260 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 Mask1[0] = PermMask[0];
4262 Mask1[1] = PermMask[1];
4263 Mask1[2] = HiIndex & 1 ? 6 : 4;
4264 Mask1[3] = HiIndex & 1 ? 4 : 6;
4265 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004266 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 Mask1[0] = HiIndex & 1 ? 2 : 0;
4268 Mask1[1] = HiIndex & 1 ? 0 : 2;
4269 Mask1[2] = PermMask[2];
4270 Mask1[3] = PermMask[3];
4271 if (Mask1[2] >= 0)
4272 Mask1[2] += 4;
4273 if (Mask1[3] >= 0)
4274 Mask1[3] += 4;
4275 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004276 }
Evan Chengace3c172008-07-22 21:13:36 +00004277 }
4278
4279 // Break it into (shuffle shuffle_hi, shuffle_lo).
4280 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 SmallVector<int,8> LoMask(4U, -1);
4282 SmallVector<int,8> HiMask(4U, -1);
4283
4284 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004285 unsigned MaskIdx = 0;
4286 unsigned LoIdx = 0;
4287 unsigned HiIdx = 2;
4288 for (unsigned i = 0; i != 4; ++i) {
4289 if (i == 2) {
4290 MaskPtr = &HiMask;
4291 MaskIdx = 1;
4292 LoIdx = 0;
4293 HiIdx = 2;
4294 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 int Idx = PermMask[i];
4296 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004297 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004299 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004301 LoIdx++;
4302 } else {
4303 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004305 HiIdx++;
4306 }
4307 }
4308
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4310 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4311 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004312 for (unsigned i = 0; i != 4; ++i) {
4313 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004315 } else {
4316 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004318 }
4319 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004321}
4322
Dan Gohman475871a2008-07-27 21:46:04 +00004323SDValue
4324X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004326 SDValue V1 = Op.getOperand(0);
4327 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004328 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004329 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004331 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004332 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4333 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004334 bool V1IsSplat = false;
4335 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004338 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004339
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 // Promote splats to v4f32.
4341 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004342 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 return Op;
4344 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 }
4346
Evan Cheng7a831ce2007-12-15 03:00:47 +00004347 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4348 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004351 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004352 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004353 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004355 // FIXME: Figure out a cleaner way to do this.
4356 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004357 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004359 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4361 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4362 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004363 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004364 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4366 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004367 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004369 }
4370 }
Eric Christopherfd179292009-08-27 18:07:15 +00004371
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 if (X86::isPSHUFDMask(SVOp))
4373 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004374
Evan Chengf26ffe92008-05-29 08:22:04 +00004375 // Check if this can be converted into a logical shift.
4376 bool isLeft = false;
4377 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004378 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004380 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004381 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004382 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004383 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004384 EVT EltVT = VT.getVectorElementType();
4385 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004386 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004387 }
Eric Christopherfd179292009-08-27 18:07:15 +00004388
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004390 if (V1IsUndef)
4391 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004392 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004393 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004394 if (!isMMX)
4395 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004396 }
Eric Christopherfd179292009-08-27 18:07:15 +00004397
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 // FIXME: fold these into legal mask.
4399 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4400 X86::isMOVSLDUPMask(SVOp) ||
4401 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004402 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004404 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004405
Nate Begeman9008ca62009-04-27 18:41:29 +00004406 if (ShouldXformToMOVHLPS(SVOp) ||
4407 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4408 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004409
Evan Chengf26ffe92008-05-29 08:22:04 +00004410 if (isShift) {
4411 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004412 EVT EltVT = VT.getVectorElementType();
4413 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004414 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004415 }
Eric Christopherfd179292009-08-27 18:07:15 +00004416
Evan Cheng9eca5e82006-10-25 21:49:50 +00004417 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004418 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4419 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004420 V1IsSplat = isSplatVector(V1.getNode());
4421 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004422
Chris Lattner8a594482007-11-25 00:24:49 +00004423 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004424 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 Op = CommuteVectorShuffle(SVOp, DAG);
4426 SVOp = cast<ShuffleVectorSDNode>(Op);
4427 V1 = SVOp->getOperand(0);
4428 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004429 std::swap(V1IsSplat, V2IsSplat);
4430 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004431 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004432 }
4433
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4435 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004436 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 return V1;
4438 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4439 // the instruction selector will not match, so get a canonical MOVL with
4440 // swapped operands to undo the commute.
4441 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004442 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004443
Nate Begeman9008ca62009-04-27 18:41:29 +00004444 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4445 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4446 X86::isUNPCKLMask(SVOp) ||
4447 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004448 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004449
Evan Cheng9bbbb982006-10-25 20:48:19 +00004450 if (V2IsSplat) {
4451 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004452 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004453 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004454 SDValue NewMask = NormalizeMask(SVOp, DAG);
4455 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4456 if (NSVOp != SVOp) {
4457 if (X86::isUNPCKLMask(NSVOp, true)) {
4458 return NewMask;
4459 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4460 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004461 }
4462 }
4463 }
4464
Evan Cheng9eca5e82006-10-25 21:49:50 +00004465 if (Commuted) {
4466 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 // FIXME: this seems wrong.
4468 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4469 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4470 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4471 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4472 X86::isUNPCKLMask(NewSVOp) ||
4473 X86::isUNPCKHMask(NewSVOp))
4474 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004475 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476
Nate Begemanb9a47b82009-02-23 08:49:38 +00004477 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004478
4479 // Normalize the node to match x86 shuffle ops if needed
4480 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4481 return CommuteVectorShuffle(SVOp, DAG);
4482
4483 // Check for legal shuffle and return?
4484 SmallVector<int, 16> PermMask;
4485 SVOp->getMask(PermMask);
4486 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004487 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004488
Evan Cheng14b32e12007-12-11 01:46:18 +00004489 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004490 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004492 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004493 return NewOp;
4494 }
4495
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004498 if (NewOp.getNode())
4499 return NewOp;
4500 }
Eric Christopherfd179292009-08-27 18:07:15 +00004501
Evan Chengace3c172008-07-22 21:13:36 +00004502 // Handle all 4 wide cases with a number of shuffles except for MMX.
4503 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004505
Dan Gohman475871a2008-07-27 21:46:04 +00004506 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004507}
4508
Dan Gohman475871a2008-07-27 21:46:04 +00004509SDValue
4510X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004511 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004512 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004513 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004514 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004516 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004518 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004519 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004520 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004521 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4522 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4523 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004524 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4525 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004526 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004528 Op.getOperand(0)),
4529 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004530 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004531 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004532 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004533 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004534 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004536 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4537 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004538 // result has a single use which is a store or a bitcast to i32. And in
4539 // the case of a store, it's not worth it if the index is a constant 0,
4540 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004541 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004542 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004543 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004544 if ((User->getOpcode() != ISD::STORE ||
4545 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4546 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004547 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004549 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004550 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4551 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004552 Op.getOperand(0)),
4553 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004554 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4555 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004556 // ExtractPS works with constant index.
4557 if (isa<ConstantSDNode>(Op.getOperand(1)))
4558 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004559 }
Dan Gohman475871a2008-07-27 21:46:04 +00004560 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004561}
4562
4563
Dan Gohman475871a2008-07-27 21:46:04 +00004564SDValue
4565X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004566 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004567 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004568
Evan Cheng62a3f152008-03-24 21:52:23 +00004569 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004570 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004571 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004572 return Res;
4573 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004574
Owen Andersone50ed302009-08-10 22:56:29 +00004575 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004576 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004577 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004578 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004579 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004580 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004581 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4583 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004584 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004586 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004587 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004588 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004589 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004591 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004592 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004593 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004594 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004595 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004596 if (Idx == 0)
4597 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004598
Evan Cheng0db9fe62006-04-25 20:13:52 +00004599 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004601 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004602 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004604 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004605 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004606 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004607 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4608 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4609 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004610 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004611 if (Idx == 0)
4612 return Op;
4613
4614 // UNPCKHPD the element to the lowest double word, then movsd.
4615 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4616 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004618 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004619 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004621 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004622 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004623 }
4624
Dan Gohman475871a2008-07-27 21:46:04 +00004625 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004626}
4627
Dan Gohman475871a2008-07-27 21:46:04 +00004628SDValue
4629X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004630 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004631 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004632 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004633
Dan Gohman475871a2008-07-27 21:46:04 +00004634 SDValue N0 = Op.getOperand(0);
4635 SDValue N1 = Op.getOperand(1);
4636 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004637
Dan Gohman8a55ce42009-09-23 21:02:20 +00004638 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004639 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004640 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4641 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004642 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4643 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 if (N1.getValueType() != MVT::i32)
4645 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4646 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004647 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004648 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004649 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004650 // Bits [7:6] of the constant are the source select. This will always be
4651 // zero here. The DAG Combiner may combine an extract_elt index into these
4652 // bits. For example (insert (extract, 3), 2) could be matched by putting
4653 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004654 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004655 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004656 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004657 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004658 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004659 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004660 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004661 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004662 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004663 // PINSR* works with constant index.
4664 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004665 }
Dan Gohman475871a2008-07-27 21:46:04 +00004666 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004667}
4668
Dan Gohman475871a2008-07-27 21:46:04 +00004669SDValue
4670X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004671 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004672 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004673
4674 if (Subtarget->hasSSE41())
4675 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4676
Dan Gohman8a55ce42009-09-23 21:02:20 +00004677 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004678 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004679
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004680 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004681 SDValue N0 = Op.getOperand(0);
4682 SDValue N1 = Op.getOperand(1);
4683 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004684
Dan Gohman8a55ce42009-09-23 21:02:20 +00004685 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004686 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4687 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 if (N1.getValueType() != MVT::i32)
4689 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4690 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004691 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004692 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004693 }
Dan Gohman475871a2008-07-27 21:46:04 +00004694 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004695}
4696
Dan Gohman475871a2008-07-27 21:46:04 +00004697SDValue
4698X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004699 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 if (Op.getValueType() == MVT::v2f32)
4701 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4702 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4703 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004704 Op.getOperand(0))));
4705
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4707 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004708
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4710 EVT VT = MVT::v2i32;
4711 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004712 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 case MVT::v16i8:
4714 case MVT::v8i16:
4715 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004716 break;
4717 }
Dale Johannesenace16102009-02-03 19:33:06 +00004718 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4719 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004720}
4721
Bill Wendling056292f2008-09-16 21:48:12 +00004722// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4723// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4724// one of the above mentioned nodes. It has to be wrapped because otherwise
4725// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4726// be used to form addressing mode. These wrapped nodes will be selected
4727// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004728SDValue
4729X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004730 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004731
Chris Lattner41621a22009-06-26 19:22:52 +00004732 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4733 // global base reg.
4734 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004735 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004736 CodeModel::Model M = getTargetMachine().getCodeModel();
4737
Chris Lattner4f066492009-07-11 20:29:19 +00004738 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004739 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004740 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004741 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004742 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004743 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004744 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004745
Evan Cheng1606e8e2009-03-13 07:51:59 +00004746 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004747 CP->getAlignment(),
4748 CP->getOffset(), OpFlag);
4749 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004750 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004751 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004752 if (OpFlag) {
4753 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004754 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004755 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004756 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004757 }
4758
4759 return Result;
4760}
4761
Chris Lattner18c59872009-06-27 04:16:01 +00004762SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4763 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004764
Chris Lattner18c59872009-06-27 04:16:01 +00004765 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4766 // global base reg.
4767 unsigned char OpFlag = 0;
4768 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004769 CodeModel::Model M = getTargetMachine().getCodeModel();
4770
Chris Lattner4f066492009-07-11 20:29:19 +00004771 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004772 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004773 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004774 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004775 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004776 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004777 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004778
Chris Lattner18c59872009-06-27 04:16:01 +00004779 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4780 OpFlag);
4781 DebugLoc DL = JT->getDebugLoc();
4782 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004783
Chris Lattner18c59872009-06-27 04:16:01 +00004784 // With PIC, the address is actually $g + Offset.
4785 if (OpFlag) {
4786 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4787 DAG.getNode(X86ISD::GlobalBaseReg,
4788 DebugLoc::getUnknownLoc(), getPointerTy()),
4789 Result);
4790 }
Eric Christopherfd179292009-08-27 18:07:15 +00004791
Chris Lattner18c59872009-06-27 04:16:01 +00004792 return Result;
4793}
4794
4795SDValue
4796X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4797 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004798
Chris Lattner18c59872009-06-27 04:16:01 +00004799 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4800 // global base reg.
4801 unsigned char OpFlag = 0;
4802 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004803 CodeModel::Model M = getTargetMachine().getCodeModel();
4804
Chris Lattner4f066492009-07-11 20:29:19 +00004805 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004806 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004807 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004808 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004809 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004810 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004811 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004812
Chris Lattner18c59872009-06-27 04:16:01 +00004813 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004814
Chris Lattner18c59872009-06-27 04:16:01 +00004815 DebugLoc DL = Op.getDebugLoc();
4816 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004817
4818
Chris Lattner18c59872009-06-27 04:16:01 +00004819 // With PIC, the address is actually $g + Offset.
4820 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004821 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004822 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4823 DAG.getNode(X86ISD::GlobalBaseReg,
4824 DebugLoc::getUnknownLoc(),
4825 getPointerTy()),
4826 Result);
4827 }
Eric Christopherfd179292009-08-27 18:07:15 +00004828
Chris Lattner18c59872009-06-27 04:16:01 +00004829 return Result;
4830}
4831
Dan Gohman475871a2008-07-27 21:46:04 +00004832SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004833X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004834 // Create the TargetBlockAddressAddress node.
4835 unsigned char OpFlags =
4836 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004837 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004838 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4839 DebugLoc dl = Op.getDebugLoc();
4840 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4841 /*isTarget=*/true, OpFlags);
4842
Dan Gohmanf705adb2009-10-30 01:28:02 +00004843 if (Subtarget->isPICStyleRIPRel() &&
4844 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004845 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4846 else
4847 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004848
Dan Gohman29cbade2009-11-20 23:18:13 +00004849 // With PIC, the address is actually $g + Offset.
4850 if (isGlobalRelativeToPICBase(OpFlags)) {
4851 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4852 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4853 Result);
4854 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004855
4856 return Result;
4857}
4858
4859SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004860X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004861 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004862 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004863 // Create the TargetGlobalAddress node, folding in the constant
4864 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004865 unsigned char OpFlags =
4866 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004867 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004868 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004869 if (OpFlags == X86II::MO_NO_FLAG &&
4870 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004871 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004872 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004873 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004874 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004875 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004876 }
Eric Christopherfd179292009-08-27 18:07:15 +00004877
Chris Lattner4f066492009-07-11 20:29:19 +00004878 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004879 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004880 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4881 else
4882 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004883
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004884 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004885 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004886 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4887 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004888 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004890
Chris Lattner36c25012009-07-10 07:34:39 +00004891 // For globals that require a load from a stub to get the address, emit the
4892 // load.
4893 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004894 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004895 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896
Dan Gohman6520e202008-10-18 02:06:02 +00004897 // If there was a non-zero offset that we didn't fold, create an explicit
4898 // addition for it.
4899 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004900 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004901 DAG.getConstant(Offset, getPointerTy()));
4902
Evan Cheng0db9fe62006-04-25 20:13:52 +00004903 return Result;
4904}
4905
Evan Chengda43bcf2008-09-24 00:05:32 +00004906SDValue
4907X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4908 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004909 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004910 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004911}
4912
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004913static SDValue
4914GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004915 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004916 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004917 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004919 DebugLoc dl = GA->getDebugLoc();
4920 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4921 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004922 GA->getOffset(),
4923 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004924 if (InFlag) {
4925 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004926 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004927 } else {
4928 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004929 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004930 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004931
4932 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
4933 MFI->setHasCalls(true);
4934
Rafael Espindola15f1b662009-04-24 12:59:40 +00004935 SDValue Flag = Chain.getValue(1);
4936 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004937}
4938
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004939// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004940static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004941LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004942 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004943 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004944 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4945 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004946 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004947 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004948 PtrVT), InFlag);
4949 InFlag = Chain.getValue(1);
4950
Chris Lattnerb903bed2009-06-26 21:20:29 +00004951 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004952}
4953
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004954// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004955static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004956LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004957 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004958 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4959 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004960}
4961
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004962// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4963// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004964static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004965 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004966 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004967 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004968 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004969 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4970 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004971 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004972 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004973
4974 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4975 NULL, 0);
4976
Chris Lattnerb903bed2009-06-26 21:20:29 +00004977 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004978 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4979 // initialexec.
4980 unsigned WrapperKind = X86ISD::Wrapper;
4981 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004982 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004983 } else if (is64Bit) {
4984 assert(model == TLSModel::InitialExec);
4985 OperandFlags = X86II::MO_GOTTPOFF;
4986 WrapperKind = X86ISD::WrapperRIP;
4987 } else {
4988 assert(model == TLSModel::InitialExec);
4989 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004990 }
Eric Christopherfd179292009-08-27 18:07:15 +00004991
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004992 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4993 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004994 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004995 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004996 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004997
Rafael Espindola9a580232009-02-27 13:37:18 +00004998 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004999 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005000 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005001
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005002 // The address of the thread local variable is the add of the thread
5003 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005004 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005005}
5006
Dan Gohman475871a2008-07-27 21:46:04 +00005007SDValue
5008X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005009 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005010 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005011 assert(Subtarget->isTargetELF() &&
5012 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005013 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005014 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005015
Chris Lattnerb903bed2009-06-26 21:20:29 +00005016 // If GV is an alias then use the aliasee for determining
5017 // thread-localness.
5018 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5019 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005020
Chris Lattnerb903bed2009-06-26 21:20:29 +00005021 TLSModel::Model model = getTLSModel(GV,
5022 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005023
Chris Lattnerb903bed2009-06-26 21:20:29 +00005024 switch (model) {
5025 case TLSModel::GeneralDynamic:
5026 case TLSModel::LocalDynamic: // not implemented
5027 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005028 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005029 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005030
Chris Lattnerb903bed2009-06-26 21:20:29 +00005031 case TLSModel::InitialExec:
5032 case TLSModel::LocalExec:
5033 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5034 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005035 }
Eric Christopherfd179292009-08-27 18:07:15 +00005036
Torok Edwinc23197a2009-07-14 16:55:14 +00005037 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005038 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005039}
5040
Evan Cheng0db9fe62006-04-25 20:13:52 +00005041
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005042/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005043/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005044SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005045 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005046 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005047 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005048 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005049 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005050 SDValue ShOpLo = Op.getOperand(0);
5051 SDValue ShOpHi = Op.getOperand(1);
5052 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005053 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005055 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005056
Dan Gohman475871a2008-07-27 21:46:04 +00005057 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005058 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005059 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5060 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005061 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005062 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5063 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005064 }
Evan Chenge3413162006-01-09 18:33:28 +00005065
Owen Anderson825b72b2009-08-11 20:47:22 +00005066 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5067 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005068 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005070
Dan Gohman475871a2008-07-27 21:46:04 +00005071 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005073 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5074 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005075
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005076 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005077 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5078 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005079 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005080 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5081 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005082 }
5083
Dan Gohman475871a2008-07-27 21:46:04 +00005084 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005085 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086}
Evan Chenga3195e82006-01-12 22:54:21 +00005087
Dan Gohman475871a2008-07-27 21:46:04 +00005088SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005089 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005090
5091 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005093 return Op;
5094 }
5095 return SDValue();
5096 }
5097
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005099 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Eli Friedman36df4992009-05-27 00:47:34 +00005101 // These are really Legal; return the operand so the caller accepts it as
5102 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005104 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005106 Subtarget->is64Bit()) {
5107 return Op;
5108 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005109
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005110 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005111 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005112 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005113 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005114 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005115 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005116 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005117 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005118 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5119}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005120
Owen Andersone50ed302009-08-10 22:56:29 +00005121SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005122 SDValue StackSlot,
5123 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005124 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005125 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005126 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005127 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005128 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005130 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005132 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005133 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005134 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005135
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005136 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005138 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139
5140 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5141 // shouldn't be necessary except that RFP cannot be live across
5142 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005143 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005144 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005145 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005146 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005147 SDValue Ops[] = {
5148 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5149 };
5150 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005151 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005152 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005154
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 return Result;
5156}
5157
Bill Wendling8b8a6362009-01-17 03:56:04 +00005158// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5159SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5160 // This algorithm is not obvious. Here it is in C code, more or less:
5161 /*
5162 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5163 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5164 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005165
Bill Wendling8b8a6362009-01-17 03:56:04 +00005166 // Copy ints to xmm registers.
5167 __m128i xh = _mm_cvtsi32_si128( hi );
5168 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005169
Bill Wendling8b8a6362009-01-17 03:56:04 +00005170 // Combine into low half of a single xmm register.
5171 __m128i x = _mm_unpacklo_epi32( xh, xl );
5172 __m128d d;
5173 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005174
Bill Wendling8b8a6362009-01-17 03:56:04 +00005175 // Merge in appropriate exponents to give the integer bits the right
5176 // magnitude.
5177 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005178
Bill Wendling8b8a6362009-01-17 03:56:04 +00005179 // Subtract away the biases to deal with the IEEE-754 double precision
5180 // implicit 1.
5181 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005182
Bill Wendling8b8a6362009-01-17 03:56:04 +00005183 // All conversions up to here are exact. The correctly rounded result is
5184 // calculated using the current rounding mode using the following
5185 // horizontal add.
5186 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5187 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5188 // store doesn't really need to be here (except
5189 // maybe to zero the other double)
5190 return sd;
5191 }
5192 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005193
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005194 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005195 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005196
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005197 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005198 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005199 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5200 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5201 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5202 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005203 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005204 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005205
Bill Wendling8b8a6362009-01-17 03:56:04 +00005206 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005207 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005208 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005209 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005210 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005211 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005212 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005213
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5215 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005216 Op.getOperand(0),
5217 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5219 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005220 Op.getOperand(0),
5221 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5223 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005224 PseudoSourceValue::getConstantPool(), 0,
5225 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5227 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5228 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005229 PseudoSourceValue::getConstantPool(), 0,
5230 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005232
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005233 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005234 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5236 DAG.getUNDEF(MVT::v2f64), ShufMask);
5237 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5238 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005239 DAG.getIntPtrConstant(0));
5240}
5241
Bill Wendling8b8a6362009-01-17 03:56:04 +00005242// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5243SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005244 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005245 // FP constant to bias correct the final result.
5246 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005248
5249 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5251 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005252 Op.getOperand(0),
5253 DAG.getIntPtrConstant(0)));
5254
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5256 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005257 DAG.getIntPtrConstant(0));
5258
5259 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5261 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005262 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 MVT::v2f64, Load)),
5264 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005265 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 MVT::v2f64, Bias)));
5267 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5268 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005269 DAG.getIntPtrConstant(0));
5270
5271 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005273
5274 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005275 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005276
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005278 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005279 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005281 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005282 }
5283
5284 // Handle final rounding.
5285 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005286}
5287
5288SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005289 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005290 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005291
Evan Chenga06ec9e2009-01-19 08:08:22 +00005292 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5293 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5294 // the optimization here.
5295 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005296 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005297
Owen Andersone50ed302009-08-10 22:56:29 +00005298 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005300 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005302 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005303
Bill Wendling8b8a6362009-01-17 03:56:04 +00005304 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005306 return LowerUINT_TO_FP_i32(Op, DAG);
5307 }
5308
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005310
5311 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005313 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5314 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5315 getPointerTy(), StackSlot, WordOff);
5316 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5317 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005318 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005319 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005320 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005321}
5322
Dan Gohman475871a2008-07-27 21:46:04 +00005323std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005324FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005325 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005326
Owen Andersone50ed302009-08-10 22:56:29 +00005327 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005328
5329 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005330 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5331 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005332 }
5333
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5335 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005336 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005337
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005338 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005339 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005340 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005341 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005342 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005344 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005345 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005346
Evan Cheng87c89352007-10-15 20:11:21 +00005347 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5348 // stack slot.
5349 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005350 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005351 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005352 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005353
Evan Cheng0db9fe62006-04-25 20:13:52 +00005354 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005356 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5358 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5359 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005360 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005361
Dan Gohman475871a2008-07-27 21:46:04 +00005362 SDValue Chain = DAG.getEntryNode();
5363 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005364 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005366 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005367 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005369 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005370 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5371 };
Dale Johannesenace16102009-02-03 19:33:06 +00005372 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005373 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005374 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005375 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5376 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005377
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005379 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005381
Chris Lattner27a6c732007-11-24 07:07:01 +00005382 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383}
5384
Dan Gohman475871a2008-07-27 21:46:04 +00005385SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005386 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 if (Op.getValueType() == MVT::v2i32 &&
5388 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005389 return Op;
5390 }
5391 return SDValue();
5392 }
5393
Eli Friedman948e95a2009-05-23 09:59:16 +00005394 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005395 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005396 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5397 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005398
Chris Lattner27a6c732007-11-24 07:07:01 +00005399 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005400 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005401 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005402}
5403
Eli Friedman948e95a2009-05-23 09:59:16 +00005404SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5405 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5406 SDValue FIST = Vals.first, StackSlot = Vals.second;
5407 assert(FIST.getNode() && "Unexpected failure");
5408
5409 // Load the result.
5410 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5411 FIST, StackSlot, NULL, 0);
5412}
5413
Dan Gohman475871a2008-07-27 21:46:04 +00005414SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005415 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005416 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005417 EVT VT = Op.getValueType();
5418 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005419 if (VT.isVector())
5420 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005421 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005423 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005424 CV.push_back(C);
5425 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005426 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005427 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005428 CV.push_back(C);
5429 CV.push_back(C);
5430 CV.push_back(C);
5431 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005432 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005433 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005434 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005435 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005436 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005437 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005438 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005439}
5440
Dan Gohman475871a2008-07-27 21:46:04 +00005441SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005442 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005443 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005444 EVT VT = Op.getValueType();
5445 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005446 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005447 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005450 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005451 CV.push_back(C);
5452 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005454 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005455 CV.push_back(C);
5456 CV.push_back(C);
5457 CV.push_back(C);
5458 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005459 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005460 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005461 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005462 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005463 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005464 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005465 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005466 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5468 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005469 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005471 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005472 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005473 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005474}
5475
Dan Gohman475871a2008-07-27 21:46:04 +00005476SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005477 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005478 SDValue Op0 = Op.getOperand(0);
5479 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005480 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005481 EVT VT = Op.getValueType();
5482 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005483
5484 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005485 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005486 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005487 SrcVT = VT;
5488 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005489 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005490 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005491 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005492 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005493 }
5494
5495 // At this point the operands and the result should have the same
5496 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005497
Evan Cheng68c47cb2007-01-05 07:55:56 +00005498 // First get the sign bit of second operand.
5499 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005501 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5502 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005503 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005504 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5505 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5506 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5507 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005508 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005509 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005510 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005511 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005512 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005513 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005514 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005515
5516 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005517 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 // Op0 is MVT::f32, Op1 is MVT::f64.
5519 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5520 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5521 DAG.getConstant(32, MVT::i32));
5522 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5523 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005524 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005525 }
5526
Evan Cheng73d6cf12007-01-05 21:37:56 +00005527 // Clear first operand sign bit.
5528 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005530 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5531 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005532 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005533 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5534 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5535 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5536 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005537 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005538 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005539 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005540 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005541 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005542 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005543 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005544
5545 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005546 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005547}
5548
Dan Gohman076aee32009-03-04 19:44:21 +00005549/// Emit nodes that will be selected as "test Op0,Op0", or something
5550/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005551SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5552 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005553 DebugLoc dl = Op.getDebugLoc();
5554
Dan Gohman31125812009-03-07 01:58:32 +00005555 // CF and OF aren't always set the way we want. Determine which
5556 // of these we need.
5557 bool NeedCF = false;
5558 bool NeedOF = false;
5559 switch (X86CC) {
5560 case X86::COND_A: case X86::COND_AE:
5561 case X86::COND_B: case X86::COND_BE:
5562 NeedCF = true;
5563 break;
5564 case X86::COND_G: case X86::COND_GE:
5565 case X86::COND_L: case X86::COND_LE:
5566 case X86::COND_O: case X86::COND_NO:
5567 NeedOF = true;
5568 break;
5569 default: break;
5570 }
5571
Dan Gohman076aee32009-03-04 19:44:21 +00005572 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005573 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5574 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5575 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005576 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005577 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005578 switch (Op.getNode()->getOpcode()) {
5579 case ISD::ADD:
5580 // Due to an isel shortcoming, be conservative if this add is likely to
5581 // be selected as part of a load-modify-store instruction. When the root
5582 // node in a match is a store, isel doesn't know how to remap non-chain
5583 // non-flag uses of other nodes in the match, such as the ADD in this
5584 // case. This leads to the ADD being left around and reselected, with
5585 // the result being two adds in the output.
5586 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5587 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5588 if (UI->getOpcode() == ISD::STORE)
5589 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005590 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005591 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5592 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005593 if (C->getAPIntValue() == 1) {
5594 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005595 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005596 break;
5597 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005598 // An add of negative one (subtract of one) will be selected as a DEC.
5599 if (C->getAPIntValue().isAllOnesValue()) {
5600 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005601 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005602 break;
5603 }
5604 }
Dan Gohman076aee32009-03-04 19:44:21 +00005605 // Otherwise use a regular EFLAGS-setting add.
5606 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005607 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005608 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005609 case ISD::AND: {
5610 // If the primary and result isn't used, don't bother using X86ISD::AND,
5611 // because a TEST instruction will be better.
5612 bool NonFlagUse = false;
5613 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5614 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5615 if (UI->getOpcode() != ISD::BRCOND &&
Dan Gohman3cc4a302010-01-04 20:52:50 +00005616 (UI->getOpcode() != ISD::SELECT || UI.getOperandNo() != 0) &&
Dan Gohmane220c4b2009-09-18 19:59:53 +00005617 UI->getOpcode() != ISD::SETCC) {
5618 NonFlagUse = true;
5619 break;
5620 }
5621 if (!NonFlagUse)
5622 break;
5623 }
5624 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005625 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005626 case ISD::OR:
5627 case ISD::XOR:
5628 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005629 // likely to be selected as part of a load-modify-store instruction.
5630 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5631 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5632 if (UI->getOpcode() == ISD::STORE)
5633 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005634 // Otherwise use a regular EFLAGS-setting instruction.
5635 switch (Op.getNode()->getOpcode()) {
5636 case ISD::SUB: Opcode = X86ISD::SUB; break;
5637 case ISD::OR: Opcode = X86ISD::OR; break;
5638 case ISD::XOR: Opcode = X86ISD::XOR; break;
5639 case ISD::AND: Opcode = X86ISD::AND; break;
5640 default: llvm_unreachable("unexpected operator!");
5641 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005642 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005643 break;
5644 case X86ISD::ADD:
5645 case X86ISD::SUB:
5646 case X86ISD::INC:
5647 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005648 case X86ISD::OR:
5649 case X86ISD::XOR:
5650 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005651 return SDValue(Op.getNode(), 1);
5652 default:
5653 default_case:
5654 break;
5655 }
5656 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005658 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005659 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005660 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005661 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005662 DAG.ReplaceAllUsesWith(Op, New);
5663 return SDValue(New.getNode(), 1);
5664 }
5665 }
5666
5667 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005669 DAG.getConstant(0, Op.getValueType()));
5670}
5671
5672/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5673/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005674SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5675 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005676 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5677 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005678 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005679
5680 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005682}
5683
Evan Cheng54de3ea2010-01-05 06:52:31 +00005684static SDValue LowerToBT(SDValue Op0, SDValue Op1, ISD::CondCode CC,
5685 DebugLoc dl, SelectionDAG &DAG) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005686 // Lower (X & (1 << N)) == 0 to BT(X, N).
5687 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5688 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005689 if (Op0.getOpcode() == ISD::AND &&
5690 Op0.hasOneUse() &&
5691 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005692 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005693 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005694 SDValue LHS, RHS;
5695 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5696 if (ConstantSDNode *Op010C =
Evan Cheng54de3ea2010-01-05 06:52:31 +00005697 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
Dan Gohmane5af2d32009-01-29 01:59:02 +00005698 if (Op010C->getZExtValue() == 1) {
5699 LHS = Op0.getOperand(0);
5700 RHS = Op0.getOperand(1).getOperand(1);
5701 }
5702 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5703 if (ConstantSDNode *Op000C =
Evan Cheng54de3ea2010-01-05 06:52:31 +00005704 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
Dan Gohmane5af2d32009-01-29 01:59:02 +00005705 if (Op000C->getZExtValue() == 1) {
5706 LHS = Op0.getOperand(1);
5707 RHS = Op0.getOperand(0).getOperand(1);
5708 }
5709 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5710 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5711 SDValue AndLHS = Op0.getOperand(0);
5712 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5713 LHS = AndLHS.getOperand(0);
5714 RHS = AndLHS.getOperand(1);
5715 }
5716 }
Evan Cheng0488db92007-09-25 01:57:46 +00005717
Dan Gohmane5af2d32009-01-29 01:59:02 +00005718 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005719 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5720 // instruction. Since the shift amount is in-range-or-undefined, we know
5721 // that doing a bittest on the i16 value is ok. We extend to i32 because
5722 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 if (LHS.getValueType() == MVT::i8)
5724 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005725
5726 // If the operand types disagree, extend the shift amount to match. Since
5727 // BT ignores high bits (like shifts) we can use anyextend.
5728 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005729 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005730
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005732 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5734 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005735 }
5736 }
5737
Evan Cheng54de3ea2010-01-05 06:52:31 +00005738 return SDValue();
5739}
5740
5741SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5742 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5743 SDValue Op0 = Op.getOperand(0);
5744 SDValue Op1 = Op.getOperand(1);
5745 DebugLoc dl = Op.getDebugLoc();
5746 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5747
5748 // Optimize to BT if possible.
5749 SDValue NewCond = LowerToBT(Op0, Op1, CC, dl, DAG);
5750 if (NewCond.getNode())
5751 return NewCond;
5752
Chris Lattnere55484e2008-12-25 05:34:37 +00005753 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5754 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005755 if (X86CC == X86::COND_INVALID)
5756 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005757
Dan Gohman31125812009-03-07 01:58:32 +00005758 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005759
5760 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005761 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005762 return DAG.getNode(ISD::AND, dl, MVT::i8,
5763 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5764 DAG.getConstant(X86CC, MVT::i8), Cond),
5765 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005766
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5768 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005769}
5770
Dan Gohman475871a2008-07-27 21:46:04 +00005771SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5772 SDValue Cond;
5773 SDValue Op0 = Op.getOperand(0);
5774 SDValue Op1 = Op.getOperand(1);
5775 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005776 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005777 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5778 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005779 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005780
5781 if (isFP) {
5782 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005783 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5785 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005786 bool Swap = false;
5787
5788 switch (SetCCOpcode) {
5789 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005790 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005791 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005792 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005793 case ISD::SETGT: Swap = true; // Fallthrough
5794 case ISD::SETLT:
5795 case ISD::SETOLT: SSECC = 1; break;
5796 case ISD::SETOGE:
5797 case ISD::SETGE: Swap = true; // Fallthrough
5798 case ISD::SETLE:
5799 case ISD::SETOLE: SSECC = 2; break;
5800 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005801 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005802 case ISD::SETNE: SSECC = 4; break;
5803 case ISD::SETULE: Swap = true;
5804 case ISD::SETUGE: SSECC = 5; break;
5805 case ISD::SETULT: Swap = true;
5806 case ISD::SETUGT: SSECC = 6; break;
5807 case ISD::SETO: SSECC = 7; break;
5808 }
5809 if (Swap)
5810 std::swap(Op0, Op1);
5811
Nate Begemanfb8ead02008-07-25 19:05:58 +00005812 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005813 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005814 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005815 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5817 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005818 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005819 }
5820 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005821 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5823 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005824 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005825 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005826 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005827 }
5828 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005830 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005831
Nate Begeman30a0de92008-07-17 16:51:19 +00005832 // We are handling one of the integer comparisons here. Since SSE only has
5833 // GT and EQ comparisons for integer, swapping operands and multiple
5834 // operations may be required for some comparisons.
5835 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5836 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005837
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005839 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 case MVT::v8i8:
5841 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5842 case MVT::v4i16:
5843 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5844 case MVT::v2i32:
5845 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5846 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005847 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005848
Nate Begeman30a0de92008-07-17 16:51:19 +00005849 switch (SetCCOpcode) {
5850 default: break;
5851 case ISD::SETNE: Invert = true;
5852 case ISD::SETEQ: Opc = EQOpc; break;
5853 case ISD::SETLT: Swap = true;
5854 case ISD::SETGT: Opc = GTOpc; break;
5855 case ISD::SETGE: Swap = true;
5856 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5857 case ISD::SETULT: Swap = true;
5858 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5859 case ISD::SETUGE: Swap = true;
5860 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5861 }
5862 if (Swap)
5863 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005864
Nate Begeman30a0de92008-07-17 16:51:19 +00005865 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5866 // bits of the inputs before performing those operations.
5867 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005868 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005869 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5870 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005871 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005872 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5873 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005874 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5875 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005876 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005877
Dale Johannesenace16102009-02-03 19:33:06 +00005878 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005879
5880 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005881 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005882 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005883
Nate Begeman30a0de92008-07-17 16:51:19 +00005884 return Result;
5885}
Evan Cheng0488db92007-09-25 01:57:46 +00005886
Evan Cheng370e5342008-12-03 08:38:43 +00005887// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005888static bool isX86LogicalCmp(SDValue Op) {
5889 unsigned Opc = Op.getNode()->getOpcode();
5890 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5891 return true;
5892 if (Op.getResNo() == 1 &&
5893 (Opc == X86ISD::ADD ||
5894 Opc == X86ISD::SUB ||
5895 Opc == X86ISD::SMUL ||
5896 Opc == X86ISD::UMUL ||
5897 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005898 Opc == X86ISD::DEC ||
5899 Opc == X86ISD::OR ||
5900 Opc == X86ISD::XOR ||
5901 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005902 return true;
5903
5904 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005905}
5906
Dan Gohman475871a2008-07-27 21:46:04 +00005907SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005908 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005909 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005910 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005911 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005912
Dan Gohman1a492952009-10-20 16:22:37 +00005913 if (Cond.getOpcode() == ISD::SETCC) {
5914 SDValue NewCond = LowerSETCC(Cond, DAG);
5915 if (NewCond.getNode())
5916 Cond = NewCond;
5917 }
Evan Cheng734503b2006-09-11 02:19:56 +00005918
Evan Chengad9c0a32009-12-15 00:53:42 +00005919 // Look pass (and (setcc_carry (cmp ...)), 1).
5920 if (Cond.getOpcode() == ISD::AND &&
5921 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
5922 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
5923 if (C && C->getAPIntValue() == 1)
5924 Cond = Cond.getOperand(0);
5925 }
5926
Evan Cheng3f41d662007-10-08 22:16:29 +00005927 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5928 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00005929 if (Cond.getOpcode() == X86ISD::SETCC ||
5930 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00005931 CC = Cond.getOperand(0);
5932
Dan Gohman475871a2008-07-27 21:46:04 +00005933 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005934 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005935 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005936
Evan Cheng3f41d662007-10-08 22:16:29 +00005937 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005938 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005939 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005940 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005941
Chris Lattnerd1980a52009-03-12 06:52:53 +00005942 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5943 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005944 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005945 addTest = false;
5946 }
5947 }
5948
5949 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005951 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005952 }
5953
Owen Anderson825b72b2009-08-11 20:47:22 +00005954 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Evan Cheng0488db92007-09-25 01:57:46 +00005955 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5956 // condition is true.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005957 SDValue Ops[] = { Op.getOperand(2), Op.getOperand(1), CC, Cond };
5958 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00005959}
5960
Evan Cheng370e5342008-12-03 08:38:43 +00005961// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5962// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5963// from the AND / OR.
5964static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5965 Opc = Op.getOpcode();
5966 if (Opc != ISD::OR && Opc != ISD::AND)
5967 return false;
5968 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5969 Op.getOperand(0).hasOneUse() &&
5970 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5971 Op.getOperand(1).hasOneUse());
5972}
5973
Evan Cheng961d6d42009-02-02 08:19:07 +00005974// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5975// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005976static bool isXor1OfSetCC(SDValue Op) {
5977 if (Op.getOpcode() != ISD::XOR)
5978 return false;
5979 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5980 if (N1C && N1C->getAPIntValue() == 1) {
5981 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5982 Op.getOperand(0).hasOneUse();
5983 }
5984 return false;
5985}
5986
Dan Gohman475871a2008-07-27 21:46:04 +00005987SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005988 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005989 SDValue Chain = Op.getOperand(0);
5990 SDValue Cond = Op.getOperand(1);
5991 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005992 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005993 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005994
Dan Gohman1a492952009-10-20 16:22:37 +00005995 if (Cond.getOpcode() == ISD::SETCC) {
5996 SDValue NewCond = LowerSETCC(Cond, DAG);
5997 if (NewCond.getNode())
5998 Cond = NewCond;
5999 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006000#if 0
6001 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006002 else if (Cond.getOpcode() == X86ISD::ADD ||
6003 Cond.getOpcode() == X86ISD::SUB ||
6004 Cond.getOpcode() == X86ISD::SMUL ||
6005 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006006 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006007#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006008
Evan Chengad9c0a32009-12-15 00:53:42 +00006009 // Look pass (and (setcc_carry (cmp ...)), 1).
6010 if (Cond.getOpcode() == ISD::AND &&
6011 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6012 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6013 if (C && C->getAPIntValue() == 1)
6014 Cond = Cond.getOperand(0);
6015 }
6016
Evan Cheng3f41d662007-10-08 22:16:29 +00006017 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6018 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006019 if (Cond.getOpcode() == X86ISD::SETCC ||
6020 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006021 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006022
Dan Gohman475871a2008-07-27 21:46:04 +00006023 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006024 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006025 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006026 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006027 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006028 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006029 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006030 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006031 default: break;
6032 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006033 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006034 // These can only come from an arithmetic instruction with overflow,
6035 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006036 Cond = Cond.getNode()->getOperand(1);
6037 addTest = false;
6038 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006039 }
Evan Cheng0488db92007-09-25 01:57:46 +00006040 }
Evan Cheng370e5342008-12-03 08:38:43 +00006041 } else {
6042 unsigned CondOpc;
6043 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6044 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006045 if (CondOpc == ISD::OR) {
6046 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6047 // two branches instead of an explicit OR instruction with a
6048 // separate test.
6049 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006050 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006051 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006052 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006053 Chain, Dest, CC, Cmp);
6054 CC = Cond.getOperand(1).getOperand(0);
6055 Cond = Cmp;
6056 addTest = false;
6057 }
6058 } else { // ISD::AND
6059 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6060 // two branches instead of an explicit AND instruction with a
6061 // separate test. However, we only do this if this block doesn't
6062 // have a fall-through edge, because this requires an explicit
6063 // jmp when the condition is false.
6064 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006065 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006066 Op.getNode()->hasOneUse()) {
6067 X86::CondCode CCode =
6068 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6069 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006070 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006071 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6072 // Look for an unconditional branch following this conditional branch.
6073 // We need this because we need to reverse the successors in order
6074 // to implement FCMP_OEQ.
6075 if (User.getOpcode() == ISD::BR) {
6076 SDValue FalseBB = User.getOperand(1);
6077 SDValue NewBR =
6078 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6079 assert(NewBR == User);
6080 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006081
Dale Johannesene4d209d2009-02-03 20:21:25 +00006082 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006083 Chain, Dest, CC, Cmp);
6084 X86::CondCode CCode =
6085 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6086 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006087 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006088 Cond = Cmp;
6089 addTest = false;
6090 }
6091 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006092 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006093 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6094 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6095 // It should be transformed during dag combiner except when the condition
6096 // is set by a arithmetics with overflow node.
6097 X86::CondCode CCode =
6098 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6099 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006100 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006101 Cond = Cond.getOperand(0).getOperand(1);
6102 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006103 }
Evan Cheng0488db92007-09-25 01:57:46 +00006104 }
6105
6106 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006107 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006108 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006109 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006110 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006111 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006112}
6113
Anton Korobeynikove060b532007-04-17 19:34:00 +00006114
6115// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6116// Calls to _alloca is needed to probe the stack when allocating more than 4k
6117// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6118// that the guard pages used by the OS virtual memory manager are allocated in
6119// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006120SDValue
6121X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006122 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006123 assert(Subtarget->isTargetCygMing() &&
6124 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006125 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006126
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006127 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006128 SDValue Chain = Op.getOperand(0);
6129 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006130 // FIXME: Ensure alignment here
6131
Dan Gohman475871a2008-07-27 21:46:04 +00006132 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006133
Owen Andersone50ed302009-08-10 22:56:29 +00006134 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006135 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006136
Chris Lattnere563bbc2008-10-11 22:08:30 +00006137 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006138
Dale Johannesendd64c412009-02-04 00:33:20 +00006139 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006140 Flag = Chain.getValue(1);
6141
Owen Anderson825b72b2009-08-11 20:47:22 +00006142 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006143 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006144 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006145 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006146 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006147 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006148 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006149 Flag = Chain.getValue(1);
6150
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006151 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006152 DAG.getIntPtrConstant(0, true),
6153 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006154 Flag);
6155
Dale Johannesendd64c412009-02-04 00:33:20 +00006156 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006157
Dan Gohman475871a2008-07-27 21:46:04 +00006158 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006159 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006160}
6161
Dan Gohman475871a2008-07-27 21:46:04 +00006162SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006163X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006164 SDValue Chain,
6165 SDValue Dst, SDValue Src,
6166 SDValue Size, unsigned Align,
6167 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006168 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006169 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006170
Bill Wendling6f287b22008-09-30 21:22:07 +00006171 // If not DWORD aligned or size is more than the threshold, call the library.
6172 // The libc version is likely to be faster for these cases. It can use the
6173 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006174 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006175 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006176 ConstantSize->getZExtValue() >
6177 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006178 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006179
6180 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006181 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006182
Bill Wendling6158d842008-10-01 00:59:58 +00006183 if (const char *bzeroEntry = V &&
6184 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006185 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006186 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006187 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006188 TargetLowering::ArgListEntry Entry;
6189 Entry.Node = Dst;
6190 Entry.Ty = IntPtrTy;
6191 Args.push_back(Entry);
6192 Entry.Node = Size;
6193 Args.push_back(Entry);
6194 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006195 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6196 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006197 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006198 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6199 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006200 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006201 }
6202
Dan Gohman707e0182008-04-12 04:36:06 +00006203 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006204 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006205 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006206
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006207 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006208 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006209 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006210 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006211 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006212 unsigned BytesLeft = 0;
6213 bool TwoRepStos = false;
6214 if (ValC) {
6215 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006216 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006217
Evan Cheng0db9fe62006-04-25 20:13:52 +00006218 // If the value is a constant, then we can potentially use larger sets.
6219 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006220 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006221 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006222 ValReg = X86::AX;
6223 Val = (Val << 8) | Val;
6224 break;
6225 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006226 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006227 ValReg = X86::EAX;
6228 Val = (Val << 8) | Val;
6229 Val = (Val << 16) | Val;
6230 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006231 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006232 ValReg = X86::RAX;
6233 Val = (Val << 32) | Val;
6234 }
6235 break;
6236 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006238 ValReg = X86::AL;
6239 Count = DAG.getIntPtrConstant(SizeVal);
6240 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006241 }
6242
Owen Anderson825b72b2009-08-11 20:47:22 +00006243 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006244 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006245 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6246 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006247 }
6248
Dale Johannesen0f502f62009-02-03 22:26:09 +00006249 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006250 InFlag);
6251 InFlag = Chain.getValue(1);
6252 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006253 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006254 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006255 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006256 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006257 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006258
Scott Michelfdc40a02009-02-17 22:15:04 +00006259 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006260 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006261 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006262 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006263 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006264 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006265 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006266 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006267
Owen Anderson825b72b2009-08-11 20:47:22 +00006268 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006269 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6270 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006271
Evan Cheng0db9fe62006-04-25 20:13:52 +00006272 if (TwoRepStos) {
6273 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006274 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006275 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006276 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006277 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6278 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006279 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006280 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006281 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006283 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6284 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006285 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006286 // Handle the last 1 - 7 bytes.
6287 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006288 EVT AddrVT = Dst.getValueType();
6289 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006290
Dale Johannesen0f502f62009-02-03 22:26:09 +00006291 Chain = DAG.getMemset(Chain, dl,
6292 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006293 DAG.getConstant(Offset, AddrVT)),
6294 Src,
6295 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006296 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006297 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006298
Dan Gohman707e0182008-04-12 04:36:06 +00006299 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006300 return Chain;
6301}
Evan Cheng11e15b32006-04-03 20:53:28 +00006302
Dan Gohman475871a2008-07-27 21:46:04 +00006303SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006304X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006305 SDValue Chain, SDValue Dst, SDValue Src,
6306 SDValue Size, unsigned Align,
6307 bool AlwaysInline,
6308 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006309 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006310 // This requires the copy size to be a constant, preferrably
6311 // within a subtarget-specific limit.
6312 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6313 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006314 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006315 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006316 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006317 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006318
Evan Cheng1887c1c2008-08-21 21:00:15 +00006319 /// If not DWORD aligned, call the library.
6320 if ((Align & 3) != 0)
6321 return SDValue();
6322
6323 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006324 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006325 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006326 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006327
Duncan Sands83ec4b62008-06-06 12:08:01 +00006328 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006329 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006330 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006331 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006332
Dan Gohman475871a2008-07-27 21:46:04 +00006333 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006334 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006335 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006336 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006337 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006338 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006339 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006340 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006341 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006342 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006343 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006344 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006345 InFlag = Chain.getValue(1);
6346
Owen Anderson825b72b2009-08-11 20:47:22 +00006347 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006348 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6349 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6350 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006351
Dan Gohman475871a2008-07-27 21:46:04 +00006352 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006353 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006354 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006355 // Handle the last 1 - 7 bytes.
6356 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006357 EVT DstVT = Dst.getValueType();
6358 EVT SrcVT = Src.getValueType();
6359 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006360 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006361 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006362 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006363 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006364 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006365 DAG.getConstant(BytesLeft, SizeVT),
6366 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006367 DstSV, DstSVOff + Offset,
6368 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006369 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006370
Owen Anderson825b72b2009-08-11 20:47:22 +00006371 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006372 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006373}
6374
Dan Gohman475871a2008-07-27 21:46:04 +00006375SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006376 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006377 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006378
Evan Cheng25ab6902006-09-08 06:48:29 +00006379 if (!Subtarget->is64Bit()) {
6380 // vastart just stores the address of the VarArgsFrameIndex slot into the
6381 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006382 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006383 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006384 }
6385
6386 // __va_list_tag:
6387 // gp_offset (0 - 6 * 8)
6388 // fp_offset (48 - 48 + 8 * 16)
6389 // overflow_arg_area (point to parameters coming in memory).
6390 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006391 SmallVector<SDValue, 8> MemOps;
6392 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006393 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006394 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006395 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006396 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006397 MemOps.push_back(Store);
6398
6399 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006400 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006401 FIN, DAG.getIntPtrConstant(4));
6402 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006403 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006404 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006405 MemOps.push_back(Store);
6406
6407 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006408 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006409 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006410 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006411 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006412 MemOps.push_back(Store);
6413
6414 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006415 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006416 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006417 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006418 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006419 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006420 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006421 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006422}
6423
Dan Gohman475871a2008-07-27 21:46:04 +00006424SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006425 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6426 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006427 SDValue Chain = Op.getOperand(0);
6428 SDValue SrcPtr = Op.getOperand(1);
6429 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006430
Torok Edwindac237e2009-07-08 20:53:28 +00006431 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006432 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006433}
6434
Dan Gohman475871a2008-07-27 21:46:04 +00006435SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006436 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006437 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006438 SDValue Chain = Op.getOperand(0);
6439 SDValue DstPtr = Op.getOperand(1);
6440 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006441 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6442 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006443 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006444
Dale Johannesendd64c412009-02-04 00:33:20 +00006445 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006446 DAG.getIntPtrConstant(24), 8, false,
6447 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006448}
6449
Dan Gohman475871a2008-07-27 21:46:04 +00006450SDValue
6451X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006452 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006453 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006454 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006455 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006456 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006457 case Intrinsic::x86_sse_comieq_ss:
6458 case Intrinsic::x86_sse_comilt_ss:
6459 case Intrinsic::x86_sse_comile_ss:
6460 case Intrinsic::x86_sse_comigt_ss:
6461 case Intrinsic::x86_sse_comige_ss:
6462 case Intrinsic::x86_sse_comineq_ss:
6463 case Intrinsic::x86_sse_ucomieq_ss:
6464 case Intrinsic::x86_sse_ucomilt_ss:
6465 case Intrinsic::x86_sse_ucomile_ss:
6466 case Intrinsic::x86_sse_ucomigt_ss:
6467 case Intrinsic::x86_sse_ucomige_ss:
6468 case Intrinsic::x86_sse_ucomineq_ss:
6469 case Intrinsic::x86_sse2_comieq_sd:
6470 case Intrinsic::x86_sse2_comilt_sd:
6471 case Intrinsic::x86_sse2_comile_sd:
6472 case Intrinsic::x86_sse2_comigt_sd:
6473 case Intrinsic::x86_sse2_comige_sd:
6474 case Intrinsic::x86_sse2_comineq_sd:
6475 case Intrinsic::x86_sse2_ucomieq_sd:
6476 case Intrinsic::x86_sse2_ucomilt_sd:
6477 case Intrinsic::x86_sse2_ucomile_sd:
6478 case Intrinsic::x86_sse2_ucomigt_sd:
6479 case Intrinsic::x86_sse2_ucomige_sd:
6480 case Intrinsic::x86_sse2_ucomineq_sd: {
6481 unsigned Opc = 0;
6482 ISD::CondCode CC = ISD::SETCC_INVALID;
6483 switch (IntNo) {
6484 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006485 case Intrinsic::x86_sse_comieq_ss:
6486 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006487 Opc = X86ISD::COMI;
6488 CC = ISD::SETEQ;
6489 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006490 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006491 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006492 Opc = X86ISD::COMI;
6493 CC = ISD::SETLT;
6494 break;
6495 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006496 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006497 Opc = X86ISD::COMI;
6498 CC = ISD::SETLE;
6499 break;
6500 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006501 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006502 Opc = X86ISD::COMI;
6503 CC = ISD::SETGT;
6504 break;
6505 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006506 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006507 Opc = X86ISD::COMI;
6508 CC = ISD::SETGE;
6509 break;
6510 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006511 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006512 Opc = X86ISD::COMI;
6513 CC = ISD::SETNE;
6514 break;
6515 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006516 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006517 Opc = X86ISD::UCOMI;
6518 CC = ISD::SETEQ;
6519 break;
6520 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006521 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006522 Opc = X86ISD::UCOMI;
6523 CC = ISD::SETLT;
6524 break;
6525 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006526 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006527 Opc = X86ISD::UCOMI;
6528 CC = ISD::SETLE;
6529 break;
6530 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006531 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006532 Opc = X86ISD::UCOMI;
6533 CC = ISD::SETGT;
6534 break;
6535 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006536 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006537 Opc = X86ISD::UCOMI;
6538 CC = ISD::SETGE;
6539 break;
6540 case Intrinsic::x86_sse_ucomineq_ss:
6541 case Intrinsic::x86_sse2_ucomineq_sd:
6542 Opc = X86ISD::UCOMI;
6543 CC = ISD::SETNE;
6544 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006545 }
Evan Cheng734503b2006-09-11 02:19:56 +00006546
Dan Gohman475871a2008-07-27 21:46:04 +00006547 SDValue LHS = Op.getOperand(1);
6548 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006549 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006550 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006551 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6552 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6553 DAG.getConstant(X86CC, MVT::i8), Cond);
6554 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006555 }
Eric Christopher71c67532009-07-29 00:28:05 +00006556 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006557 // an integer value, not just an instruction so lower it to the ptest
6558 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006559 case Intrinsic::x86_sse41_ptestz:
6560 case Intrinsic::x86_sse41_ptestc:
6561 case Intrinsic::x86_sse41_ptestnzc:{
6562 unsigned X86CC = 0;
6563 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006564 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006565 case Intrinsic::x86_sse41_ptestz:
6566 // ZF = 1
6567 X86CC = X86::COND_E;
6568 break;
6569 case Intrinsic::x86_sse41_ptestc:
6570 // CF = 1
6571 X86CC = X86::COND_B;
6572 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006573 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006574 // ZF and CF = 0
6575 X86CC = X86::COND_A;
6576 break;
6577 }
Eric Christopherfd179292009-08-27 18:07:15 +00006578
Eric Christopher71c67532009-07-29 00:28:05 +00006579 SDValue LHS = Op.getOperand(1);
6580 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006581 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6582 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6583 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6584 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006585 }
Evan Cheng5759f972008-05-04 09:15:50 +00006586
6587 // Fix vector shift instructions where the last operand is a non-immediate
6588 // i32 value.
6589 case Intrinsic::x86_sse2_pslli_w:
6590 case Intrinsic::x86_sse2_pslli_d:
6591 case Intrinsic::x86_sse2_pslli_q:
6592 case Intrinsic::x86_sse2_psrli_w:
6593 case Intrinsic::x86_sse2_psrli_d:
6594 case Intrinsic::x86_sse2_psrli_q:
6595 case Intrinsic::x86_sse2_psrai_w:
6596 case Intrinsic::x86_sse2_psrai_d:
6597 case Intrinsic::x86_mmx_pslli_w:
6598 case Intrinsic::x86_mmx_pslli_d:
6599 case Intrinsic::x86_mmx_pslli_q:
6600 case Intrinsic::x86_mmx_psrli_w:
6601 case Intrinsic::x86_mmx_psrli_d:
6602 case Intrinsic::x86_mmx_psrli_q:
6603 case Intrinsic::x86_mmx_psrai_w:
6604 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006605 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006606 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006607 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006608
6609 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006611 switch (IntNo) {
6612 case Intrinsic::x86_sse2_pslli_w:
6613 NewIntNo = Intrinsic::x86_sse2_psll_w;
6614 break;
6615 case Intrinsic::x86_sse2_pslli_d:
6616 NewIntNo = Intrinsic::x86_sse2_psll_d;
6617 break;
6618 case Intrinsic::x86_sse2_pslli_q:
6619 NewIntNo = Intrinsic::x86_sse2_psll_q;
6620 break;
6621 case Intrinsic::x86_sse2_psrli_w:
6622 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6623 break;
6624 case Intrinsic::x86_sse2_psrli_d:
6625 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6626 break;
6627 case Intrinsic::x86_sse2_psrli_q:
6628 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6629 break;
6630 case Intrinsic::x86_sse2_psrai_w:
6631 NewIntNo = Intrinsic::x86_sse2_psra_w;
6632 break;
6633 case Intrinsic::x86_sse2_psrai_d:
6634 NewIntNo = Intrinsic::x86_sse2_psra_d;
6635 break;
6636 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006637 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006638 switch (IntNo) {
6639 case Intrinsic::x86_mmx_pslli_w:
6640 NewIntNo = Intrinsic::x86_mmx_psll_w;
6641 break;
6642 case Intrinsic::x86_mmx_pslli_d:
6643 NewIntNo = Intrinsic::x86_mmx_psll_d;
6644 break;
6645 case Intrinsic::x86_mmx_pslli_q:
6646 NewIntNo = Intrinsic::x86_mmx_psll_q;
6647 break;
6648 case Intrinsic::x86_mmx_psrli_w:
6649 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6650 break;
6651 case Intrinsic::x86_mmx_psrli_d:
6652 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6653 break;
6654 case Intrinsic::x86_mmx_psrli_q:
6655 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6656 break;
6657 case Intrinsic::x86_mmx_psrai_w:
6658 NewIntNo = Intrinsic::x86_mmx_psra_w;
6659 break;
6660 case Intrinsic::x86_mmx_psrai_d:
6661 NewIntNo = Intrinsic::x86_mmx_psra_d;
6662 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006663 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006664 }
6665 break;
6666 }
6667 }
Mon P Wangefa42202009-09-03 19:56:25 +00006668
6669 // The vector shift intrinsics with scalars uses 32b shift amounts but
6670 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6671 // to be zero.
6672 SDValue ShOps[4];
6673 ShOps[0] = ShAmt;
6674 ShOps[1] = DAG.getConstant(0, MVT::i32);
6675 if (ShAmtVT == MVT::v4i32) {
6676 ShOps[2] = DAG.getUNDEF(MVT::i32);
6677 ShOps[3] = DAG.getUNDEF(MVT::i32);
6678 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6679 } else {
6680 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6681 }
6682
Owen Andersone50ed302009-08-10 22:56:29 +00006683 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006684 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006685 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006686 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006687 Op.getOperand(1), ShAmt);
6688 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006689 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006690}
Evan Cheng72261582005-12-20 06:22:03 +00006691
Dan Gohman475871a2008-07-27 21:46:04 +00006692SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006693 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006694 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006695
6696 if (Depth > 0) {
6697 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6698 SDValue Offset =
6699 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006700 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006701 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006702 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006703 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006704 NULL, 0);
6705 }
6706
6707 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006708 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006709 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006710 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006711}
6712
Dan Gohman475871a2008-07-27 21:46:04 +00006713SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006714 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6715 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006716 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006717 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006718 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6719 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006720 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006721 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006722 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006723 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006724}
6725
Dan Gohman475871a2008-07-27 21:46:04 +00006726SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006727 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006728 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006729}
6730
Dan Gohman475871a2008-07-27 21:46:04 +00006731SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006732{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006733 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue Chain = Op.getOperand(0);
6735 SDValue Offset = Op.getOperand(1);
6736 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006737 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006738
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006739 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6740 getPointerTy());
6741 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006742
Dale Johannesene4d209d2009-02-03 20:21:25 +00006743 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006744 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006745 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6746 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006747 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006748 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006749
Dale Johannesene4d209d2009-02-03 20:21:25 +00006750 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006751 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006752 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006753}
6754
Dan Gohman475871a2008-07-27 21:46:04 +00006755SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006756 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006757 SDValue Root = Op.getOperand(0);
6758 SDValue Trmp = Op.getOperand(1); // trampoline
6759 SDValue FPtr = Op.getOperand(2); // nested function
6760 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006761 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006762
Dan Gohman69de1932008-02-06 22:27:42 +00006763 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006764
Duncan Sands339e14f2008-01-16 22:55:25 +00006765 const X86InstrInfo *TII =
6766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6767
Duncan Sandsb116fac2007-07-27 20:02:49 +00006768 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006769 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006770
6771 // Large code-model.
6772
6773 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6774 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6775
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006776 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6777 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006778
6779 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6780
6781 // Load the pointer to the nested function into R11.
6782 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006783 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006784 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006785 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006786
Owen Anderson825b72b2009-08-11 20:47:22 +00006787 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6788 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006789 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006790
6791 // Load the 'nest' parameter value into R10.
6792 // R10 is specified in X86CallingConv.td
6793 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6795 DAG.getConstant(10, MVT::i64));
6796 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006797 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006798
Owen Anderson825b72b2009-08-11 20:47:22 +00006799 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6800 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006801 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006802
6803 // Jump to the nested function.
6804 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6806 DAG.getConstant(20, MVT::i64));
6807 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006808 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006809
6810 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6812 DAG.getConstant(22, MVT::i64));
6813 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006814 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006815
Dan Gohman475871a2008-07-27 21:46:04 +00006816 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006817 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006818 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006819 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006820 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006821 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006822 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006823 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006824
6825 switch (CC) {
6826 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006827 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006828 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006829 case CallingConv::X86_StdCall: {
6830 // Pass 'nest' parameter in ECX.
6831 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006832 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006833
6834 // Check that ECX wasn't needed by an 'inreg' parameter.
6835 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006836 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006837
Chris Lattner58d74912008-03-12 17:45:29 +00006838 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006839 unsigned InRegCount = 0;
6840 unsigned Idx = 1;
6841
6842 for (FunctionType::param_iterator I = FTy->param_begin(),
6843 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006844 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006845 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006846 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006847
6848 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006849 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006850 }
6851 }
6852 break;
6853 }
6854 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006855 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006856 // Pass 'nest' parameter in EAX.
6857 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006858 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006859 break;
6860 }
6861
Dan Gohman475871a2008-07-27 21:46:04 +00006862 SDValue OutChains[4];
6863 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006864
Owen Anderson825b72b2009-08-11 20:47:22 +00006865 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6866 DAG.getConstant(10, MVT::i32));
6867 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006868
Duncan Sands339e14f2008-01-16 22:55:25 +00006869 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006870 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006871 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006872 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006873 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006874
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6876 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006877 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006878
Duncan Sands339e14f2008-01-16 22:55:25 +00006879 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006880 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6881 DAG.getConstant(5, MVT::i32));
6882 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006883 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006884
Owen Anderson825b72b2009-08-11 20:47:22 +00006885 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6886 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006887 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006888
Dan Gohman475871a2008-07-27 21:46:04 +00006889 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006891 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006892 }
6893}
6894
Dan Gohman475871a2008-07-27 21:46:04 +00006895SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006896 /*
6897 The rounding mode is in bits 11:10 of FPSR, and has the following
6898 settings:
6899 00 Round to nearest
6900 01 Round to -inf
6901 10 Round to +inf
6902 11 Round to 0
6903
6904 FLT_ROUNDS, on the other hand, expects the following:
6905 -1 Undefined
6906 0 Round to 0
6907 1 Round to nearest
6908 2 Round to +inf
6909 3 Round to -inf
6910
6911 To perform the conversion, we do:
6912 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6913 */
6914
6915 MachineFunction &MF = DAG.getMachineFunction();
6916 const TargetMachine &TM = MF.getTarget();
6917 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6918 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006919 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006920 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006921
6922 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006923 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006924 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006925
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006927 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006928
6929 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006930 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006931
6932 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006933 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 DAG.getNode(ISD::SRL, dl, MVT::i16,
6935 DAG.getNode(ISD::AND, dl, MVT::i16,
6936 CWD, DAG.getConstant(0x800, MVT::i16)),
6937 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006938 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 DAG.getNode(ISD::SRL, dl, MVT::i16,
6940 DAG.getNode(ISD::AND, dl, MVT::i16,
6941 CWD, DAG.getConstant(0x400, MVT::i16)),
6942 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006943
Dan Gohman475871a2008-07-27 21:46:04 +00006944 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 DAG.getNode(ISD::AND, dl, MVT::i16,
6946 DAG.getNode(ISD::ADD, dl, MVT::i16,
6947 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6948 DAG.getConstant(1, MVT::i16)),
6949 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006950
6951
Duncan Sands83ec4b62008-06-06 12:08:01 +00006952 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006953 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006954}
6955
Dan Gohman475871a2008-07-27 21:46:04 +00006956SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006957 EVT VT = Op.getValueType();
6958 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006959 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006960 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006961
6962 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006963 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006964 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006965 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006966 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006967 }
Evan Cheng18efe262007-12-14 02:13:44 +00006968
Evan Cheng152804e2007-12-14 08:30:15 +00006969 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006970 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006971 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006972
6973 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006974 SDValue Ops[] = {
6975 Op,
6976 DAG.getConstant(NumBits+NumBits-1, OpVT),
6977 DAG.getConstant(X86::COND_E, MVT::i8),
6978 Op.getValue(1)
6979 };
6980 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00006981
6982 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006983 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006984
Owen Anderson825b72b2009-08-11 20:47:22 +00006985 if (VT == MVT::i8)
6986 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006987 return Op;
6988}
6989
Dan Gohman475871a2008-07-27 21:46:04 +00006990SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006991 EVT VT = Op.getValueType();
6992 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006993 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006994 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006995
6996 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006997 if (VT == MVT::i8) {
6998 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006999 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007000 }
Evan Cheng152804e2007-12-14 08:30:15 +00007001
7002 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007004 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007005
7006 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007007 SDValue Ops[] = {
7008 Op,
7009 DAG.getConstant(NumBits, OpVT),
7010 DAG.getConstant(X86::COND_E, MVT::i8),
7011 Op.getValue(1)
7012 };
7013 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007014
Owen Anderson825b72b2009-08-11 20:47:22 +00007015 if (VT == MVT::i8)
7016 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007017 return Op;
7018}
7019
Mon P Wangaf9b9522008-12-18 21:42:19 +00007020SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007021 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007022 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007023 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007024
Mon P Wangaf9b9522008-12-18 21:42:19 +00007025 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7026 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7027 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7028 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7029 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7030 //
7031 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7032 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7033 // return AloBlo + AloBhi + AhiBlo;
7034
7035 SDValue A = Op.getOperand(0);
7036 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007037
Dale Johannesene4d209d2009-02-03 20:21:25 +00007038 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007039 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7040 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007041 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007042 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7043 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007046 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007047 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007048 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007049 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007050 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007052 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007053 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7055 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007056 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7058 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007059 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7060 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007061 return Res;
7062}
7063
7064
Bill Wendling74c37652008-12-09 22:08:41 +00007065SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7066 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7067 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007068 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7069 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007070 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007071 SDValue LHS = N->getOperand(0);
7072 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007073 unsigned BaseOp = 0;
7074 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007075 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007076
7077 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007078 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007079 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007080 // A subtract of one will be selected as a INC. Note that INC doesn't
7081 // set CF, so we can't do this for UADDO.
7082 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7083 if (C->getAPIntValue() == 1) {
7084 BaseOp = X86ISD::INC;
7085 Cond = X86::COND_O;
7086 break;
7087 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007088 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007089 Cond = X86::COND_O;
7090 break;
7091 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007092 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007093 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007094 break;
7095 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007096 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7097 // set CF, so we can't do this for USUBO.
7098 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7099 if (C->getAPIntValue() == 1) {
7100 BaseOp = X86ISD::DEC;
7101 Cond = X86::COND_O;
7102 break;
7103 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007104 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007105 Cond = X86::COND_O;
7106 break;
7107 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007108 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007109 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007110 break;
7111 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007112 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007113 Cond = X86::COND_O;
7114 break;
7115 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007116 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007117 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007118 break;
7119 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007120
Bill Wendling61edeb52008-12-02 01:06:39 +00007121 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007123 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007124
Bill Wendling61edeb52008-12-02 01:06:39 +00007125 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007126 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007128
Bill Wendling61edeb52008-12-02 01:06:39 +00007129 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7130 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007131}
7132
Dan Gohman475871a2008-07-27 21:46:04 +00007133SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007134 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007135 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007136 unsigned Reg = 0;
7137 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007138 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007139 default:
7140 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 case MVT::i8: Reg = X86::AL; size = 1; break;
7142 case MVT::i16: Reg = X86::AX; size = 2; break;
7143 case MVT::i32: Reg = X86::EAX; size = 4; break;
7144 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007145 assert(Subtarget->is64Bit() && "Node not type legal!");
7146 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007147 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007148 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007149 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007150 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007151 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007152 Op.getOperand(1),
7153 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007154 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007155 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007157 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007158 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007159 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007160 return cpOut;
7161}
7162
Duncan Sands1607f052008-12-01 11:39:25 +00007163SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007164 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007165 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007167 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007168 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007169 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007170 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7171 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007172 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7174 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007175 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007177 rdx.getValue(1)
7178 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007179 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007180}
7181
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007182SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7183 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007184 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007185 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007186 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007187 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007188 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007189 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007190 Node->getOperand(0),
7191 Node->getOperand(1), negOp,
7192 cast<AtomicSDNode>(Node)->getSrcValue(),
7193 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007194}
7195
Evan Cheng0db9fe62006-04-25 20:13:52 +00007196/// LowerOperation - Provide custom lowering hooks for some operations.
7197///
Dan Gohman475871a2008-07-27 21:46:04 +00007198SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007199 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007200 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007201 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7202 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007203 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7204 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7205 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7206 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7207 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7208 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7209 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007210 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007211 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007212 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007213 case ISD::SHL_PARTS:
7214 case ISD::SRA_PARTS:
7215 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7216 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007217 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007218 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007219 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007220 case ISD::FABS: return LowerFABS(Op, DAG);
7221 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007222 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007223 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007224 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007225 case ISD::SELECT: return LowerSELECT(Op, DAG);
7226 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007227 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007228 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007229 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007230 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007231 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007232 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7233 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007234 case ISD::FRAME_TO_ARGS_OFFSET:
7235 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007236 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007237 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007238 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007239 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007240 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7241 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007242 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007243 case ISD::SADDO:
7244 case ISD::UADDO:
7245 case ISD::SSUBO:
7246 case ISD::USUBO:
7247 case ISD::SMULO:
7248 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007249 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007250 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007251}
7252
Duncan Sands1607f052008-12-01 11:39:25 +00007253void X86TargetLowering::
7254ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7255 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007256 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007257 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007259
7260 SDValue Chain = Node->getOperand(0);
7261 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007263 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007264 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007265 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007266 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007267 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007268 SDValue Result =
7269 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7270 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007271 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007273 Results.push_back(Result.getValue(2));
7274}
7275
Duncan Sands126d9072008-07-04 11:47:58 +00007276/// ReplaceNodeResults - Replace a node with an illegal result type
7277/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007278void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7279 SmallVectorImpl<SDValue>&Results,
7280 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007281 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007282 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007283 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007284 assert(false && "Do not know how to custom type legalize this operation!");
7285 return;
7286 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007287 std::pair<SDValue,SDValue> Vals =
7288 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007289 SDValue FIST = Vals.first, StackSlot = Vals.second;
7290 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007291 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007292 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007293 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007294 }
7295 return;
7296 }
7297 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007299 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007300 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007301 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007302 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007303 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007304 eax.getValue(2));
7305 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7306 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007308 Results.push_back(edx.getValue(1));
7309 return;
7310 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007311 case ISD::SDIV:
7312 case ISD::UDIV:
7313 case ISD::SREM:
7314 case ISD::UREM: {
7315 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7316 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7317 return;
7318 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007319 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007320 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007321 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007322 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7324 DAG.getConstant(0, MVT::i32));
7325 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7326 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007327 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7328 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007329 cpInL.getValue(1));
7330 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007331 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7332 DAG.getConstant(0, MVT::i32));
7333 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7334 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007335 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007336 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007337 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007338 swapInL.getValue(1));
7339 SDValue Ops[] = { swapInH.getValue(0),
7340 N->getOperand(1),
7341 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007343 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007344 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007345 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007346 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007347 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007348 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007349 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007350 Results.push_back(cpOutH.getValue(1));
7351 return;
7352 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007353 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007354 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7355 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007356 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007357 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7358 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007359 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007360 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7361 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007362 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007363 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7364 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007365 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007366 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7367 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007368 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007369 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7370 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007371 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007372 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7373 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007374 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007375}
7376
Evan Cheng72261582005-12-20 06:22:03 +00007377const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7378 switch (Opcode) {
7379 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007380 case X86ISD::BSF: return "X86ISD::BSF";
7381 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007382 case X86ISD::SHLD: return "X86ISD::SHLD";
7383 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007384 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007385 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007386 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007387 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007388 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007389 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007390 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7391 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7392 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007393 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007394 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007395 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007396 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007397 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007398 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007399 case X86ISD::COMI: return "X86ISD::COMI";
7400 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007401 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007402 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007403 case X86ISD::CMOV: return "X86ISD::CMOV";
7404 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007405 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007406 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7407 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007408 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007409 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007410 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007411 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007412 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007413 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7414 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007415 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007416 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007417 case X86ISD::FMAX: return "X86ISD::FMAX";
7418 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007419 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7420 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007421 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007422 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007423 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007424 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007425 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007426 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7427 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007428 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7429 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7430 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7431 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7432 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7433 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007434 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7435 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007436 case X86ISD::VSHL: return "X86ISD::VSHL";
7437 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007438 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7439 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7440 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7441 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7442 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7443 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7444 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7445 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7446 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7447 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007448 case X86ISD::ADD: return "X86ISD::ADD";
7449 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007450 case X86ISD::SMUL: return "X86ISD::SMUL";
7451 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007452 case X86ISD::INC: return "X86ISD::INC";
7453 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007454 case X86ISD::OR: return "X86ISD::OR";
7455 case X86ISD::XOR: return "X86ISD::XOR";
7456 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007457 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007458 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007459 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007460 }
7461}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007462
Chris Lattnerc9addb72007-03-30 23:15:24 +00007463// isLegalAddressingMode - Return true if the addressing mode represented
7464// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007465bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007466 const Type *Ty) const {
7467 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007468 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007469
Chris Lattnerc9addb72007-03-30 23:15:24 +00007470 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007471 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007472 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007473
Chris Lattnerc9addb72007-03-30 23:15:24 +00007474 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007475 unsigned GVFlags =
7476 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007477
Chris Lattnerdfed4132009-07-10 07:38:24 +00007478 // If a reference to this global requires an extra load, we can't fold it.
7479 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007480 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007481
Chris Lattnerdfed4132009-07-10 07:38:24 +00007482 // If BaseGV requires a register for the PIC base, we cannot also have a
7483 // BaseReg specified.
7484 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007485 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007486
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007487 // If lower 4G is not available, then we must use rip-relative addressing.
7488 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7489 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007490 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007491
Chris Lattnerc9addb72007-03-30 23:15:24 +00007492 switch (AM.Scale) {
7493 case 0:
7494 case 1:
7495 case 2:
7496 case 4:
7497 case 8:
7498 // These scales always work.
7499 break;
7500 case 3:
7501 case 5:
7502 case 9:
7503 // These scales are formed with basereg+scalereg. Only accept if there is
7504 // no basereg yet.
7505 if (AM.HasBaseReg)
7506 return false;
7507 break;
7508 default: // Other stuff never works.
7509 return false;
7510 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Chris Lattnerc9addb72007-03-30 23:15:24 +00007512 return true;
7513}
7514
7515
Evan Cheng2bd122c2007-10-26 01:56:11 +00007516bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7517 if (!Ty1->isInteger() || !Ty2->isInteger())
7518 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007519 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7520 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007521 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007522 return false;
7523 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007524}
7525
Owen Andersone50ed302009-08-10 22:56:29 +00007526bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007527 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007528 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007529 unsigned NumBits1 = VT1.getSizeInBits();
7530 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007531 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007532 return false;
7533 return Subtarget->is64Bit() || NumBits1 < 64;
7534}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007535
Dan Gohman97121ba2009-04-08 00:15:30 +00007536bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007537 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007538 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7539 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007540}
7541
Owen Andersone50ed302009-08-10 22:56:29 +00007542bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007543 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007545}
7546
Owen Andersone50ed302009-08-10 22:56:29 +00007547bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007548 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007550}
7551
Evan Cheng60c07e12006-07-05 22:17:51 +00007552/// isShuffleMaskLegal - Targets can use this to indicate that they only
7553/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7554/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7555/// are assumed to be legal.
7556bool
Eric Christopherfd179292009-08-27 18:07:15 +00007557X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007558 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007559 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007560 if (VT.getSizeInBits() == 64)
7561 return false;
7562
Nate Begemana09008b2009-10-19 02:17:23 +00007563 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007564 return (VT.getVectorNumElements() == 2 ||
7565 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7566 isMOVLMask(M, VT) ||
7567 isSHUFPMask(M, VT) ||
7568 isPSHUFDMask(M, VT) ||
7569 isPSHUFHWMask(M, VT) ||
7570 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007571 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007572 isUNPCKLMask(M, VT) ||
7573 isUNPCKHMask(M, VT) ||
7574 isUNPCKL_v_undef_Mask(M, VT) ||
7575 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007576}
7577
Dan Gohman7d8143f2008-04-09 20:09:42 +00007578bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007579X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007580 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007581 unsigned NumElts = VT.getVectorNumElements();
7582 // FIXME: This collection of masks seems suspect.
7583 if (NumElts == 2)
7584 return true;
7585 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7586 return (isMOVLMask(Mask, VT) ||
7587 isCommutedMOVLMask(Mask, VT, true) ||
7588 isSHUFPMask(Mask, VT) ||
7589 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007590 }
7591 return false;
7592}
7593
7594//===----------------------------------------------------------------------===//
7595// X86 Scheduler Hooks
7596//===----------------------------------------------------------------------===//
7597
Mon P Wang63307c32008-05-05 19:05:59 +00007598// private utility function
7599MachineBasicBlock *
7600X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7601 MachineBasicBlock *MBB,
7602 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007603 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007604 unsigned LoadOpc,
7605 unsigned CXchgOpc,
7606 unsigned copyOpc,
7607 unsigned notOpc,
7608 unsigned EAXreg,
7609 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007610 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007611 // For the atomic bitwise operator, we generate
7612 // thisMBB:
7613 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007614 // ld t1 = [bitinstr.addr]
7615 // op t2 = t1, [bitinstr.val]
7616 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007617 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7618 // bz newMBB
7619 // fallthrough -->nextMBB
7620 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7621 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007622 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007623 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007624
Mon P Wang63307c32008-05-05 19:05:59 +00007625 /// First build the CFG
7626 MachineFunction *F = MBB->getParent();
7627 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007628 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7629 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7630 F->insert(MBBIter, newMBB);
7631 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007632
Mon P Wang63307c32008-05-05 19:05:59 +00007633 // Move all successors to thisMBB to nextMBB
7634 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007635
Mon P Wang63307c32008-05-05 19:05:59 +00007636 // Update thisMBB to fall through to newMBB
7637 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007638
Mon P Wang63307c32008-05-05 19:05:59 +00007639 // newMBB jumps to itself and fall through to nextMBB
7640 newMBB->addSuccessor(nextMBB);
7641 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007642
Mon P Wang63307c32008-05-05 19:05:59 +00007643 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007644 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007645 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007646 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007647 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007648 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007649 int numArgs = bInstr->getNumOperands() - 1;
7650 for (int i=0; i < numArgs; ++i)
7651 argOpers[i] = &bInstr->getOperand(i+1);
7652
7653 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007654 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7655 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007656
Dale Johannesen140be2d2008-08-19 18:47:28 +00007657 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007658 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007659 for (int i=0; i <= lastAddrIndx; ++i)
7660 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007661
Dale Johannesen140be2d2008-08-19 18:47:28 +00007662 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007663 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007664 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007665 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007666 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007667 tt = t1;
7668
Dale Johannesen140be2d2008-08-19 18:47:28 +00007669 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007670 assert((argOpers[valArgIndx]->isReg() ||
7671 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007672 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007673 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007674 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007675 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007676 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007677 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007678 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007679
Dale Johannesene4d209d2009-02-03 20:21:25 +00007680 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007681 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007682
Dale Johannesene4d209d2009-02-03 20:21:25 +00007683 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007684 for (int i=0; i <= lastAddrIndx; ++i)
7685 (*MIB).addOperand(*argOpers[i]);
7686 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007687 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007688 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7689 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007690
Dale Johannesene4d209d2009-02-03 20:21:25 +00007691 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007692 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007693
Mon P Wang63307c32008-05-05 19:05:59 +00007694 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007695 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007696
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007697 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007698 return nextMBB;
7699}
7700
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007701// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007702MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007703X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7704 MachineBasicBlock *MBB,
7705 unsigned regOpcL,
7706 unsigned regOpcH,
7707 unsigned immOpcL,
7708 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007709 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007710 // For the atomic bitwise operator, we generate
7711 // thisMBB (instructions are in pairs, except cmpxchg8b)
7712 // ld t1,t2 = [bitinstr.addr]
7713 // newMBB:
7714 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7715 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007716 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007717 // mov ECX, EBX <- t5, t6
7718 // mov EAX, EDX <- t1, t2
7719 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7720 // mov t3, t4 <- EAX, EDX
7721 // bz newMBB
7722 // result in out1, out2
7723 // fallthrough -->nextMBB
7724
7725 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7726 const unsigned LoadOpc = X86::MOV32rm;
7727 const unsigned copyOpc = X86::MOV32rr;
7728 const unsigned NotOpc = X86::NOT32r;
7729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7730 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7731 MachineFunction::iterator MBBIter = MBB;
7732 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007733
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007734 /// First build the CFG
7735 MachineFunction *F = MBB->getParent();
7736 MachineBasicBlock *thisMBB = MBB;
7737 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7738 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7739 F->insert(MBBIter, newMBB);
7740 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007741
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007742 // Move all successors to thisMBB to nextMBB
7743 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007744
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007745 // Update thisMBB to fall through to newMBB
7746 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007747
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007748 // newMBB jumps to itself and fall through to nextMBB
7749 newMBB->addSuccessor(nextMBB);
7750 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007751
Dale Johannesene4d209d2009-02-03 20:21:25 +00007752 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007753 // Insert instructions into newMBB based on incoming instruction
7754 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007755 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007756 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007757 MachineOperand& dest1Oper = bInstr->getOperand(0);
7758 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007759 MachineOperand* argOpers[2 + X86AddrNumOperands];
7760 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007761 argOpers[i] = &bInstr->getOperand(i+2);
7762
7763 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007764 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007765
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007766 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007767 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007768 for (int i=0; i <= lastAddrIndx; ++i)
7769 (*MIB).addOperand(*argOpers[i]);
7770 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007771 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007772 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007773 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007774 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007775 MachineOperand newOp3 = *(argOpers[3]);
7776 if (newOp3.isImm())
7777 newOp3.setImm(newOp3.getImm()+4);
7778 else
7779 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007780 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007781 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007782
7783 // t3/4 are defined later, at the bottom of the loop
7784 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7785 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007786 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007787 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007788 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007789 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7790
7791 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7792 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007793 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007794 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7795 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007796 } else {
7797 tt1 = t1;
7798 tt2 = t2;
7799 }
7800
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007801 int valArgIndx = lastAddrIndx + 1;
7802 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007803 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007804 "invalid operand");
7805 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7806 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007807 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007808 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007809 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007810 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007811 if (regOpcL != X86::MOV32rr)
7812 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007813 (*MIB).addOperand(*argOpers[valArgIndx]);
7814 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007815 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007816 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007817 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007818 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007819 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007820 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007821 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007822 if (regOpcH != X86::MOV32rr)
7823 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007824 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007825
Dale Johannesene4d209d2009-02-03 20:21:25 +00007826 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007827 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007828 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007829 MIB.addReg(t2);
7830
Dale Johannesene4d209d2009-02-03 20:21:25 +00007831 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007832 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007833 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007834 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007835
Dale Johannesene4d209d2009-02-03 20:21:25 +00007836 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007837 for (int i=0; i <= lastAddrIndx; ++i)
7838 (*MIB).addOperand(*argOpers[i]);
7839
7840 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007841 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7842 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007843
Dale Johannesene4d209d2009-02-03 20:21:25 +00007844 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007845 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007846 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007847 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007848
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007849 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007850 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007851
7852 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7853 return nextMBB;
7854}
7855
7856// private utility function
7857MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007858X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7859 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007860 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007861 // For the atomic min/max operator, we generate
7862 // thisMBB:
7863 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007864 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007865 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007866 // cmp t1, t2
7867 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007868 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007869 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7870 // bz newMBB
7871 // fallthrough -->nextMBB
7872 //
7873 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7874 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007875 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007876 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007877
Mon P Wang63307c32008-05-05 19:05:59 +00007878 /// First build the CFG
7879 MachineFunction *F = MBB->getParent();
7880 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007881 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7882 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7883 F->insert(MBBIter, newMBB);
7884 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007885
Dan Gohmand6708ea2009-08-15 01:38:56 +00007886 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007887 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007888
Mon P Wang63307c32008-05-05 19:05:59 +00007889 // Update thisMBB to fall through to newMBB
7890 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007891
Mon P Wang63307c32008-05-05 19:05:59 +00007892 // newMBB jumps to newMBB and fall through to nextMBB
7893 newMBB->addSuccessor(nextMBB);
7894 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007895
Dale Johannesene4d209d2009-02-03 20:21:25 +00007896 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007897 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007898 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007899 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007900 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007901 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007902 int numArgs = mInstr->getNumOperands() - 1;
7903 for (int i=0; i < numArgs; ++i)
7904 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007905
Mon P Wang63307c32008-05-05 19:05:59 +00007906 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007907 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7908 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007909
Mon P Wangab3e7472008-05-05 22:56:23 +00007910 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007911 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007912 for (int i=0; i <= lastAddrIndx; ++i)
7913 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007914
Mon P Wang63307c32008-05-05 19:05:59 +00007915 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007916 assert((argOpers[valArgIndx]->isReg() ||
7917 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007918 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007919
7920 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007921 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007922 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007923 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007924 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007925 (*MIB).addOperand(*argOpers[valArgIndx]);
7926
Dale Johannesene4d209d2009-02-03 20:21:25 +00007927 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007928 MIB.addReg(t1);
7929
Dale Johannesene4d209d2009-02-03 20:21:25 +00007930 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007931 MIB.addReg(t1);
7932 MIB.addReg(t2);
7933
7934 // Generate movc
7935 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007936 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007937 MIB.addReg(t2);
7938 MIB.addReg(t1);
7939
7940 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007941 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007942 for (int i=0; i <= lastAddrIndx; ++i)
7943 (*MIB).addOperand(*argOpers[i]);
7944 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007945 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007946 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7947 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007948
Dale Johannesene4d209d2009-02-03 20:21:25 +00007949 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007950 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007951
Mon P Wang63307c32008-05-05 19:05:59 +00007952 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007953 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007954
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007955 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007956 return nextMBB;
7957}
7958
Eric Christopherf83a5de2009-08-27 18:08:16 +00007959// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7960// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007961MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007962X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007963 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007964
7965 MachineFunction *F = BB->getParent();
7966 DebugLoc dl = MI->getDebugLoc();
7967 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7968
7969 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007970 if (memArg)
7971 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7972 else
7973 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007974
7975 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7976
7977 for (unsigned i = 0; i < numArgs; ++i) {
7978 MachineOperand &Op = MI->getOperand(i+1);
7979
7980 if (!(Op.isReg() && Op.isImplicit()))
7981 MIB.addOperand(Op);
7982 }
7983
7984 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7985 .addReg(X86::XMM0);
7986
7987 F->DeleteMachineInstr(MI);
7988
7989 return BB;
7990}
7991
7992MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007993X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7994 MachineInstr *MI,
7995 MachineBasicBlock *MBB) const {
7996 // Emit code to save XMM registers to the stack. The ABI says that the
7997 // number of registers to save is given in %al, so it's theoretically
7998 // possible to do an indirect jump trick to avoid saving all of them,
7999 // however this code takes a simpler approach and just executes all
8000 // of the stores if %al is non-zero. It's less code, and it's probably
8001 // easier on the hardware branch predictor, and stores aren't all that
8002 // expensive anyway.
8003
8004 // Create the new basic blocks. One block contains all the XMM stores,
8005 // and one block is the final destination regardless of whether any
8006 // stores were performed.
8007 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8008 MachineFunction *F = MBB->getParent();
8009 MachineFunction::iterator MBBIter = MBB;
8010 ++MBBIter;
8011 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8012 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8013 F->insert(MBBIter, XMMSaveMBB);
8014 F->insert(MBBIter, EndMBB);
8015
8016 // Set up the CFG.
8017 // Move any original successors of MBB to the end block.
8018 EndMBB->transferSuccessors(MBB);
8019 // The original block will now fall through to the XMM save block.
8020 MBB->addSuccessor(XMMSaveMBB);
8021 // The XMMSaveMBB will fall through to the end block.
8022 XMMSaveMBB->addSuccessor(EndMBB);
8023
8024 // Now add the instructions.
8025 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8026 DebugLoc DL = MI->getDebugLoc();
8027
8028 unsigned CountReg = MI->getOperand(0).getReg();
8029 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8030 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8031
8032 if (!Subtarget->isTargetWin64()) {
8033 // If %al is 0, branch around the XMM save block.
8034 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8035 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8036 MBB->addSuccessor(EndMBB);
8037 }
8038
8039 // In the XMM save block, save all the XMM argument registers.
8040 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8041 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008042 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008043 F->getMachineMemOperand(
8044 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8045 MachineMemOperand::MOStore, Offset,
8046 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008047 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8048 .addFrameIndex(RegSaveFrameIndex)
8049 .addImm(/*Scale=*/1)
8050 .addReg(/*IndexReg=*/0)
8051 .addImm(/*Disp=*/Offset)
8052 .addReg(/*Segment=*/0)
8053 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008054 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008055 }
8056
8057 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8058
8059 return EndMBB;
8060}
Mon P Wang63307c32008-05-05 19:05:59 +00008061
Evan Cheng60c07e12006-07-05 22:17:51 +00008062MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008063X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008064 MachineBasicBlock *BB,
8065 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008066 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8067 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008068
Chris Lattner52600972009-09-02 05:57:00 +00008069 // To "insert" a SELECT_CC instruction, we actually have to insert the
8070 // diamond control-flow pattern. The incoming instruction knows the
8071 // destination vreg to set, the condition code register to branch on, the
8072 // true/false values to select between, and a branch opcode to use.
8073 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8074 MachineFunction::iterator It = BB;
8075 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008076
Chris Lattner52600972009-09-02 05:57:00 +00008077 // thisMBB:
8078 // ...
8079 // TrueVal = ...
8080 // cmpTY ccX, r1, r2
8081 // bCC copy1MBB
8082 // fallthrough --> copy0MBB
8083 MachineBasicBlock *thisMBB = BB;
8084 MachineFunction *F = BB->getParent();
8085 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8086 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8087 unsigned Opc =
8088 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8089 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8090 F->insert(It, copy0MBB);
8091 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008092 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008093 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008094 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008095 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008096 E = BB->succ_end(); I != E; ++I) {
8097 EM->insert(std::make_pair(*I, sinkMBB));
8098 sinkMBB->addSuccessor(*I);
8099 }
8100 // Next, remove all successors of the current block, and add the true
8101 // and fallthrough blocks as its successors.
8102 while (!BB->succ_empty())
8103 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008104 // Add the true and fallthrough blocks as its successors.
8105 BB->addSuccessor(copy0MBB);
8106 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008107
Chris Lattner52600972009-09-02 05:57:00 +00008108 // copy0MBB:
8109 // %FalseValue = ...
8110 // # fallthrough to sinkMBB
8111 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008112
Chris Lattner52600972009-09-02 05:57:00 +00008113 // Update machine-CFG edges
8114 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008115
Chris Lattner52600972009-09-02 05:57:00 +00008116 // sinkMBB:
8117 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8118 // ...
8119 BB = sinkMBB;
8120 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8121 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8122 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8123
8124 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8125 return BB;
8126}
8127
8128
8129MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008130X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008131 MachineBasicBlock *BB,
8132 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008133 switch (MI->getOpcode()) {
8134 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008135 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008136 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008137 case X86::CMOV_FR32:
8138 case X86::CMOV_FR64:
8139 case X86::CMOV_V4F32:
8140 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008141 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008142 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008143
Dale Johannesen849f2142007-07-03 00:53:03 +00008144 case X86::FP32_TO_INT16_IN_MEM:
8145 case X86::FP32_TO_INT32_IN_MEM:
8146 case X86::FP32_TO_INT64_IN_MEM:
8147 case X86::FP64_TO_INT16_IN_MEM:
8148 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008149 case X86::FP64_TO_INT64_IN_MEM:
8150 case X86::FP80_TO_INT16_IN_MEM:
8151 case X86::FP80_TO_INT32_IN_MEM:
8152 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008153 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8154 DebugLoc DL = MI->getDebugLoc();
8155
Evan Cheng60c07e12006-07-05 22:17:51 +00008156 // Change the floating point control register to use "round towards zero"
8157 // mode when truncating to an integer value.
8158 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008159 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008160 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008161
8162 // Load the old value of the high byte of the control word...
8163 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008164 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008165 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008166 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008167
8168 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008169 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008170 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008171
8172 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008173 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008174
8175 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008176 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008177 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008178
8179 // Get the X86 opcode to use.
8180 unsigned Opc;
8181 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008182 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008183 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8184 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8185 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8186 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8187 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8188 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008189 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8190 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8191 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008192 }
8193
8194 X86AddressMode AM;
8195 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008196 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008197 AM.BaseType = X86AddressMode::RegBase;
8198 AM.Base.Reg = Op.getReg();
8199 } else {
8200 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008201 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008202 }
8203 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008204 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008205 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008206 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008207 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008208 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008209 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008210 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008211 AM.GV = Op.getGlobal();
8212 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008213 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008214 }
Chris Lattner52600972009-09-02 05:57:00 +00008215 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008216 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008217
8218 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008219 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008220
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008221 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008222 return BB;
8223 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008224 // String/text processing lowering.
8225 case X86::PCMPISTRM128REG:
8226 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8227 case X86::PCMPISTRM128MEM:
8228 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8229 case X86::PCMPESTRM128REG:
8230 return EmitPCMP(MI, BB, 5, false /* in mem */);
8231 case X86::PCMPESTRM128MEM:
8232 return EmitPCMP(MI, BB, 5, true /* in mem */);
8233
8234 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008235 case X86::ATOMAND32:
8236 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008237 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008238 X86::LCMPXCHG32, X86::MOV32rr,
8239 X86::NOT32r, X86::EAX,
8240 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008241 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008242 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8243 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008244 X86::LCMPXCHG32, X86::MOV32rr,
8245 X86::NOT32r, X86::EAX,
8246 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008247 case X86::ATOMXOR32:
8248 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008249 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008250 X86::LCMPXCHG32, X86::MOV32rr,
8251 X86::NOT32r, X86::EAX,
8252 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008253 case X86::ATOMNAND32:
8254 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008255 X86::AND32ri, X86::MOV32rm,
8256 X86::LCMPXCHG32, X86::MOV32rr,
8257 X86::NOT32r, X86::EAX,
8258 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008259 case X86::ATOMMIN32:
8260 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8261 case X86::ATOMMAX32:
8262 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8263 case X86::ATOMUMIN32:
8264 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8265 case X86::ATOMUMAX32:
8266 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008267
8268 case X86::ATOMAND16:
8269 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8270 X86::AND16ri, X86::MOV16rm,
8271 X86::LCMPXCHG16, X86::MOV16rr,
8272 X86::NOT16r, X86::AX,
8273 X86::GR16RegisterClass);
8274 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008275 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008276 X86::OR16ri, X86::MOV16rm,
8277 X86::LCMPXCHG16, X86::MOV16rr,
8278 X86::NOT16r, X86::AX,
8279 X86::GR16RegisterClass);
8280 case X86::ATOMXOR16:
8281 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8282 X86::XOR16ri, X86::MOV16rm,
8283 X86::LCMPXCHG16, X86::MOV16rr,
8284 X86::NOT16r, X86::AX,
8285 X86::GR16RegisterClass);
8286 case X86::ATOMNAND16:
8287 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8288 X86::AND16ri, X86::MOV16rm,
8289 X86::LCMPXCHG16, X86::MOV16rr,
8290 X86::NOT16r, X86::AX,
8291 X86::GR16RegisterClass, true);
8292 case X86::ATOMMIN16:
8293 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8294 case X86::ATOMMAX16:
8295 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8296 case X86::ATOMUMIN16:
8297 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8298 case X86::ATOMUMAX16:
8299 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8300
8301 case X86::ATOMAND8:
8302 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8303 X86::AND8ri, X86::MOV8rm,
8304 X86::LCMPXCHG8, X86::MOV8rr,
8305 X86::NOT8r, X86::AL,
8306 X86::GR8RegisterClass);
8307 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008308 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008309 X86::OR8ri, X86::MOV8rm,
8310 X86::LCMPXCHG8, X86::MOV8rr,
8311 X86::NOT8r, X86::AL,
8312 X86::GR8RegisterClass);
8313 case X86::ATOMXOR8:
8314 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8315 X86::XOR8ri, X86::MOV8rm,
8316 X86::LCMPXCHG8, X86::MOV8rr,
8317 X86::NOT8r, X86::AL,
8318 X86::GR8RegisterClass);
8319 case X86::ATOMNAND8:
8320 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8321 X86::AND8ri, X86::MOV8rm,
8322 X86::LCMPXCHG8, X86::MOV8rr,
8323 X86::NOT8r, X86::AL,
8324 X86::GR8RegisterClass, true);
8325 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008326 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008327 case X86::ATOMAND64:
8328 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008329 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008330 X86::LCMPXCHG64, X86::MOV64rr,
8331 X86::NOT64r, X86::RAX,
8332 X86::GR64RegisterClass);
8333 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008334 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8335 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008336 X86::LCMPXCHG64, X86::MOV64rr,
8337 X86::NOT64r, X86::RAX,
8338 X86::GR64RegisterClass);
8339 case X86::ATOMXOR64:
8340 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008341 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008342 X86::LCMPXCHG64, X86::MOV64rr,
8343 X86::NOT64r, X86::RAX,
8344 X86::GR64RegisterClass);
8345 case X86::ATOMNAND64:
8346 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8347 X86::AND64ri32, X86::MOV64rm,
8348 X86::LCMPXCHG64, X86::MOV64rr,
8349 X86::NOT64r, X86::RAX,
8350 X86::GR64RegisterClass, true);
8351 case X86::ATOMMIN64:
8352 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8353 case X86::ATOMMAX64:
8354 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8355 case X86::ATOMUMIN64:
8356 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8357 case X86::ATOMUMAX64:
8358 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008359
8360 // This group does 64-bit operations on a 32-bit host.
8361 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008362 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008363 X86::AND32rr, X86::AND32rr,
8364 X86::AND32ri, X86::AND32ri,
8365 false);
8366 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008367 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008368 X86::OR32rr, X86::OR32rr,
8369 X86::OR32ri, X86::OR32ri,
8370 false);
8371 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008372 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008373 X86::XOR32rr, X86::XOR32rr,
8374 X86::XOR32ri, X86::XOR32ri,
8375 false);
8376 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008377 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008378 X86::AND32rr, X86::AND32rr,
8379 X86::AND32ri, X86::AND32ri,
8380 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008381 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008382 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008383 X86::ADD32rr, X86::ADC32rr,
8384 X86::ADD32ri, X86::ADC32ri,
8385 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008386 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008387 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008388 X86::SUB32rr, X86::SBB32rr,
8389 X86::SUB32ri, X86::SBB32ri,
8390 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008391 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008392 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008393 X86::MOV32rr, X86::MOV32rr,
8394 X86::MOV32ri, X86::MOV32ri,
8395 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008396 case X86::VASTART_SAVE_XMM_REGS:
8397 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008398 }
8399}
8400
8401//===----------------------------------------------------------------------===//
8402// X86 Optimization Hooks
8403//===----------------------------------------------------------------------===//
8404
Dan Gohman475871a2008-07-27 21:46:04 +00008405void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008406 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008407 APInt &KnownZero,
8408 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008409 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008410 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008411 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008412 assert((Opc >= ISD::BUILTIN_OP_END ||
8413 Opc == ISD::INTRINSIC_WO_CHAIN ||
8414 Opc == ISD::INTRINSIC_W_CHAIN ||
8415 Opc == ISD::INTRINSIC_VOID) &&
8416 "Should use MaskedValueIsZero if you don't know whether Op"
8417 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008418
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008419 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008420 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008421 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008422 case X86ISD::ADD:
8423 case X86ISD::SUB:
8424 case X86ISD::SMUL:
8425 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008426 case X86ISD::INC:
8427 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008428 case X86ISD::OR:
8429 case X86ISD::XOR:
8430 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008431 // These nodes' second result is a boolean.
8432 if (Op.getResNo() == 0)
8433 break;
8434 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008435 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008436 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8437 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008438 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008439 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008440}
Chris Lattner259e97c2006-01-31 19:43:35 +00008441
Evan Cheng206ee9d2006-07-07 08:33:52 +00008442/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008443/// node is a GlobalAddress + offset.
8444bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8445 GlobalValue* &GA, int64_t &Offset) const{
8446 if (N->getOpcode() == X86ISD::Wrapper) {
8447 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008448 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008449 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008450 return true;
8451 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008452 }
Evan Chengad4196b2008-05-12 19:56:52 +00008453 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008454}
8455
Nate Begeman9008ca62009-04-27 18:41:29 +00008456static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008457 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008458 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008459 SelectionDAG &DAG, MachineFrameInfo *MFI,
8460 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008461 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008462 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008463 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008464 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008465 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008466 return false;
8467 continue;
8468 }
8469
Dan Gohman475871a2008-07-27 21:46:04 +00008470 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008471 if (!Elt.getNode() ||
8472 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008473 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008474 if (!LDBase) {
8475 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008476 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008477 LDBase = cast<LoadSDNode>(Elt.getNode());
8478 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008479 continue;
8480 }
8481 if (Elt.getOpcode() == ISD::UNDEF)
8482 continue;
8483
Nate Begemanabc01992009-06-05 21:37:30 +00008484 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008485 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008486 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008487 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008488 }
8489 return true;
8490}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008491
8492/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8493/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8494/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008495/// order. In the case of v2i64, it will see if it can rewrite the
8496/// shuffle to be an appropriate build vector so it can take advantage of
8497// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008498static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008499 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008500 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008501 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008502 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008503 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8504 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008505
Eli Friedman7a5e5552009-06-07 06:52:44 +00008506 if (VT.getSizeInBits() != 128)
8507 return SDValue();
8508
Mon P Wang1e955802009-04-03 02:43:30 +00008509 // Try to combine a vector_shuffle into a 128-bit load.
8510 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008511 LoadSDNode *LD = NULL;
8512 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008513 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008514 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008515 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008516
Eli Friedman7a5e5552009-06-07 06:52:44 +00008517 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008518 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008519 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8520 LD->getSrcValue(), LD->getSrcValueOffset(),
8521 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008522 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008523 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008524 LD->isVolatile(), LD->getAlignment());
8525 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008526 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008527 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8528 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008529 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8530 }
8531 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008532}
Evan Chengd880b972008-05-09 21:53:03 +00008533
Chris Lattner83e6c992006-10-04 06:57:07 +00008534/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008535static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008536 const X86Subtarget *Subtarget) {
8537 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008538 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008539 // Get the LHS/RHS of the select.
8540 SDValue LHS = N->getOperand(1);
8541 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008542
Dan Gohman670e5392009-09-21 18:03:22 +00008543 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8544 // instructions have the peculiarity that if either operand is a NaN,
8545 // they chose what we call the RHS operand (and as such are not symmetric).
8546 // It happens that this matches the semantics of the common C idiom
8547 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008548 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008549 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008550 Cond.getOpcode() == ISD::SETCC) {
8551 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008552
Chris Lattner47b4ce82009-03-11 05:48:52 +00008553 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008554 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008555 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8556 switch (CC) {
8557 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008558 case ISD::SETULT:
8559 // This can be a min if we can prove that at least one of the operands
8560 // is not a nan.
8561 if (!FiniteOnlyFPMath()) {
8562 if (DAG.isKnownNeverNaN(RHS)) {
8563 // Put the potential NaN in the RHS so that SSE will preserve it.
8564 std::swap(LHS, RHS);
8565 } else if (!DAG.isKnownNeverNaN(LHS))
8566 break;
8567 }
8568 Opcode = X86ISD::FMIN;
8569 break;
8570 case ISD::SETOLE:
8571 // This can be a min if we can prove that at least one of the operands
8572 // is not a nan.
8573 if (!FiniteOnlyFPMath()) {
8574 if (DAG.isKnownNeverNaN(LHS)) {
8575 // Put the potential NaN in the RHS so that SSE will preserve it.
8576 std::swap(LHS, RHS);
8577 } else if (!DAG.isKnownNeverNaN(RHS))
8578 break;
8579 }
8580 Opcode = X86ISD::FMIN;
8581 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008582 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008583 // This can be a min, but if either operand is a NaN we need it to
8584 // preserve the original LHS.
8585 std::swap(LHS, RHS);
8586 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008587 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008588 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008589 Opcode = X86ISD::FMIN;
8590 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008591
Dan Gohman670e5392009-09-21 18:03:22 +00008592 case ISD::SETOGE:
8593 // This can be a max if we can prove that at least one of the operands
8594 // is not a nan.
8595 if (!FiniteOnlyFPMath()) {
8596 if (DAG.isKnownNeverNaN(LHS)) {
8597 // Put the potential NaN in the RHS so that SSE will preserve it.
8598 std::swap(LHS, RHS);
8599 } else if (!DAG.isKnownNeverNaN(RHS))
8600 break;
8601 }
8602 Opcode = X86ISD::FMAX;
8603 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008604 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008605 // This can be a max if we can prove that at least one of the operands
8606 // is not a nan.
8607 if (!FiniteOnlyFPMath()) {
8608 if (DAG.isKnownNeverNaN(RHS)) {
8609 // Put the potential NaN in the RHS so that SSE will preserve it.
8610 std::swap(LHS, RHS);
8611 } else if (!DAG.isKnownNeverNaN(LHS))
8612 break;
8613 }
8614 Opcode = X86ISD::FMAX;
8615 break;
8616 case ISD::SETUGE:
8617 // This can be a max, but if either operand is a NaN we need it to
8618 // preserve the original LHS.
8619 std::swap(LHS, RHS);
8620 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008621 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008622 case ISD::SETGE:
8623 Opcode = X86ISD::FMAX;
8624 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008625 }
Dan Gohman670e5392009-09-21 18:03:22 +00008626 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008627 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8628 switch (CC) {
8629 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008630 case ISD::SETOGE:
8631 // This can be a min if we can prove that at least one of the operands
8632 // is not a nan.
8633 if (!FiniteOnlyFPMath()) {
8634 if (DAG.isKnownNeverNaN(RHS)) {
8635 // Put the potential NaN in the RHS so that SSE will preserve it.
8636 std::swap(LHS, RHS);
8637 } else if (!DAG.isKnownNeverNaN(LHS))
8638 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008639 }
Dan Gohman670e5392009-09-21 18:03:22 +00008640 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008641 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008642 case ISD::SETUGT:
8643 // This can be a min if we can prove that at least one of the operands
8644 // is not a nan.
8645 if (!FiniteOnlyFPMath()) {
8646 if (DAG.isKnownNeverNaN(LHS)) {
8647 // Put the potential NaN in the RHS so that SSE will preserve it.
8648 std::swap(LHS, RHS);
8649 } else if (!DAG.isKnownNeverNaN(RHS))
8650 break;
8651 }
8652 Opcode = X86ISD::FMIN;
8653 break;
8654 case ISD::SETUGE:
8655 // This can be a min, but if either operand is a NaN we need it to
8656 // preserve the original LHS.
8657 std::swap(LHS, RHS);
8658 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008659 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008660 case ISD::SETGE:
8661 Opcode = X86ISD::FMIN;
8662 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008663
Dan Gohman670e5392009-09-21 18:03:22 +00008664 case ISD::SETULT:
8665 // This can be a max if we can prove that at least one of the operands
8666 // is not a nan.
8667 if (!FiniteOnlyFPMath()) {
8668 if (DAG.isKnownNeverNaN(LHS)) {
8669 // Put the potential NaN in the RHS so that SSE will preserve it.
8670 std::swap(LHS, RHS);
8671 } else if (!DAG.isKnownNeverNaN(RHS))
8672 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008673 }
Dan Gohman670e5392009-09-21 18:03:22 +00008674 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008675 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008676 case ISD::SETOLE:
8677 // This can be a max if we can prove that at least one of the operands
8678 // is not a nan.
8679 if (!FiniteOnlyFPMath()) {
8680 if (DAG.isKnownNeverNaN(RHS)) {
8681 // Put the potential NaN in the RHS so that SSE will preserve it.
8682 std::swap(LHS, RHS);
8683 } else if (!DAG.isKnownNeverNaN(LHS))
8684 break;
8685 }
8686 Opcode = X86ISD::FMAX;
8687 break;
8688 case ISD::SETULE:
8689 // This can be a max, but if either operand is a NaN we need it to
8690 // preserve the original LHS.
8691 std::swap(LHS, RHS);
8692 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008693 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008694 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008695 Opcode = X86ISD::FMAX;
8696 break;
8697 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008698 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008699
Chris Lattner47b4ce82009-03-11 05:48:52 +00008700 if (Opcode)
8701 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008702 }
Eric Christopherfd179292009-08-27 18:07:15 +00008703
Chris Lattnerd1980a52009-03-12 06:52:53 +00008704 // If this is a select between two integer constants, try to do some
8705 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008706 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8707 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008708 // Don't do this for crazy integer types.
8709 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8710 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008711 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008712 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008713
Chris Lattnercee56e72009-03-13 05:53:31 +00008714 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008715 // Efficiently invertible.
8716 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8717 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8718 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8719 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008720 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008721 }
Eric Christopherfd179292009-08-27 18:07:15 +00008722
Chris Lattnerd1980a52009-03-12 06:52:53 +00008723 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008724 if (FalseC->getAPIntValue() == 0 &&
8725 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008726 if (NeedsCondInvert) // Invert the condition if needed.
8727 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8728 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008729
Chris Lattnerd1980a52009-03-12 06:52:53 +00008730 // Zero extend the condition if needed.
8731 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008732
Chris Lattnercee56e72009-03-13 05:53:31 +00008733 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008734 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008735 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008736 }
Eric Christopherfd179292009-08-27 18:07:15 +00008737
Chris Lattner97a29a52009-03-13 05:22:11 +00008738 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008739 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008740 if (NeedsCondInvert) // Invert the condition if needed.
8741 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8742 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008743
Chris Lattner97a29a52009-03-13 05:22:11 +00008744 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008745 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8746 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008747 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008748 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008749 }
Eric Christopherfd179292009-08-27 18:07:15 +00008750
Chris Lattnercee56e72009-03-13 05:53:31 +00008751 // Optimize cases that will turn into an LEA instruction. This requires
8752 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008753 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008754 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008755 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008756
Chris Lattnercee56e72009-03-13 05:53:31 +00008757 bool isFastMultiplier = false;
8758 if (Diff < 10) {
8759 switch ((unsigned char)Diff) {
8760 default: break;
8761 case 1: // result = add base, cond
8762 case 2: // result = lea base( , cond*2)
8763 case 3: // result = lea base(cond, cond*2)
8764 case 4: // result = lea base( , cond*4)
8765 case 5: // result = lea base(cond, cond*4)
8766 case 8: // result = lea base( , cond*8)
8767 case 9: // result = lea base(cond, cond*8)
8768 isFastMultiplier = true;
8769 break;
8770 }
8771 }
Eric Christopherfd179292009-08-27 18:07:15 +00008772
Chris Lattnercee56e72009-03-13 05:53:31 +00008773 if (isFastMultiplier) {
8774 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8775 if (NeedsCondInvert) // Invert the condition if needed.
8776 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8777 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008778
Chris Lattnercee56e72009-03-13 05:53:31 +00008779 // Zero extend the condition if needed.
8780 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8781 Cond);
8782 // Scale the condition by the difference.
8783 if (Diff != 1)
8784 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8785 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008786
Chris Lattnercee56e72009-03-13 05:53:31 +00008787 // Add the base if non-zero.
8788 if (FalseC->getAPIntValue() != 0)
8789 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8790 SDValue(FalseC, 0));
8791 return Cond;
8792 }
Eric Christopherfd179292009-08-27 18:07:15 +00008793 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008794 }
8795 }
Eric Christopherfd179292009-08-27 18:07:15 +00008796
Dan Gohman475871a2008-07-27 21:46:04 +00008797 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008798}
8799
Chris Lattnerd1980a52009-03-12 06:52:53 +00008800/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8801static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8802 TargetLowering::DAGCombinerInfo &DCI) {
8803 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008804
Chris Lattnerd1980a52009-03-12 06:52:53 +00008805 // If the flag operand isn't dead, don't touch this CMOV.
8806 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8807 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008808
Chris Lattnerd1980a52009-03-12 06:52:53 +00008809 // If this is a select between two integer constants, try to do some
8810 // optimizations. Note that the operands are ordered the opposite of SELECT
8811 // operands.
8812 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8813 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8814 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8815 // larger than FalseC (the false value).
8816 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008817
Chris Lattnerd1980a52009-03-12 06:52:53 +00008818 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8819 CC = X86::GetOppositeBranchCondition(CC);
8820 std::swap(TrueC, FalseC);
8821 }
Eric Christopherfd179292009-08-27 18:07:15 +00008822
Chris Lattnerd1980a52009-03-12 06:52:53 +00008823 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008824 // This is efficient for any integer data type (including i8/i16) and
8825 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008826 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8827 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008828 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8829 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008830
Chris Lattnerd1980a52009-03-12 06:52:53 +00008831 // Zero extend the condition if needed.
8832 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008833
Chris Lattnerd1980a52009-03-12 06:52:53 +00008834 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8835 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008836 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008837 if (N->getNumValues() == 2) // Dead flag value?
8838 return DCI.CombineTo(N, Cond, SDValue());
8839 return Cond;
8840 }
Eric Christopherfd179292009-08-27 18:07:15 +00008841
Chris Lattnercee56e72009-03-13 05:53:31 +00008842 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8843 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008844 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8845 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008846 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8847 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008848
Chris Lattner97a29a52009-03-13 05:22:11 +00008849 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008850 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8851 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008852 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8853 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008854
Chris Lattner97a29a52009-03-13 05:22:11 +00008855 if (N->getNumValues() == 2) // Dead flag value?
8856 return DCI.CombineTo(N, Cond, SDValue());
8857 return Cond;
8858 }
Eric Christopherfd179292009-08-27 18:07:15 +00008859
Chris Lattnercee56e72009-03-13 05:53:31 +00008860 // Optimize cases that will turn into an LEA instruction. This requires
8861 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008862 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008863 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008864 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008865
Chris Lattnercee56e72009-03-13 05:53:31 +00008866 bool isFastMultiplier = false;
8867 if (Diff < 10) {
8868 switch ((unsigned char)Diff) {
8869 default: break;
8870 case 1: // result = add base, cond
8871 case 2: // result = lea base( , cond*2)
8872 case 3: // result = lea base(cond, cond*2)
8873 case 4: // result = lea base( , cond*4)
8874 case 5: // result = lea base(cond, cond*4)
8875 case 8: // result = lea base( , cond*8)
8876 case 9: // result = lea base(cond, cond*8)
8877 isFastMultiplier = true;
8878 break;
8879 }
8880 }
Eric Christopherfd179292009-08-27 18:07:15 +00008881
Chris Lattnercee56e72009-03-13 05:53:31 +00008882 if (isFastMultiplier) {
8883 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8884 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008885 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8886 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008887 // Zero extend the condition if needed.
8888 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8889 Cond);
8890 // Scale the condition by the difference.
8891 if (Diff != 1)
8892 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8893 DAG.getConstant(Diff, Cond.getValueType()));
8894
8895 // Add the base if non-zero.
8896 if (FalseC->getAPIntValue() != 0)
8897 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8898 SDValue(FalseC, 0));
8899 if (N->getNumValues() == 2) // Dead flag value?
8900 return DCI.CombineTo(N, Cond, SDValue());
8901 return Cond;
8902 }
Eric Christopherfd179292009-08-27 18:07:15 +00008903 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008904 }
8905 }
8906 return SDValue();
8907}
8908
8909
Evan Cheng0b0cd912009-03-28 05:57:29 +00008910/// PerformMulCombine - Optimize a single multiply with constant into two
8911/// in order to implement it with two cheaper instructions, e.g.
8912/// LEA + SHL, LEA + LEA.
8913static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8914 TargetLowering::DAGCombinerInfo &DCI) {
8915 if (DAG.getMachineFunction().
8916 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8917 return SDValue();
8918
8919 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8920 return SDValue();
8921
Owen Andersone50ed302009-08-10 22:56:29 +00008922 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008923 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008924 return SDValue();
8925
8926 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8927 if (!C)
8928 return SDValue();
8929 uint64_t MulAmt = C->getZExtValue();
8930 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8931 return SDValue();
8932
8933 uint64_t MulAmt1 = 0;
8934 uint64_t MulAmt2 = 0;
8935 if ((MulAmt % 9) == 0) {
8936 MulAmt1 = 9;
8937 MulAmt2 = MulAmt / 9;
8938 } else if ((MulAmt % 5) == 0) {
8939 MulAmt1 = 5;
8940 MulAmt2 = MulAmt / 5;
8941 } else if ((MulAmt % 3) == 0) {
8942 MulAmt1 = 3;
8943 MulAmt2 = MulAmt / 3;
8944 }
8945 if (MulAmt2 &&
8946 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8947 DebugLoc DL = N->getDebugLoc();
8948
8949 if (isPowerOf2_64(MulAmt2) &&
8950 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8951 // If second multiplifer is pow2, issue it first. We want the multiply by
8952 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8953 // is an add.
8954 std::swap(MulAmt1, MulAmt2);
8955
8956 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008957 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008958 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008959 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008960 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008961 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008962 DAG.getConstant(MulAmt1, VT));
8963
Eric Christopherfd179292009-08-27 18:07:15 +00008964 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008965 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008966 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008967 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008968 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008969 DAG.getConstant(MulAmt2, VT));
8970
8971 // Do not add new nodes to DAG combiner worklist.
8972 DCI.CombineTo(N, NewMul, false);
8973 }
8974 return SDValue();
8975}
8976
Evan Chengad9c0a32009-12-15 00:53:42 +00008977static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
8978 SDValue N0 = N->getOperand(0);
8979 SDValue N1 = N->getOperand(1);
8980 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8981 EVT VT = N0.getValueType();
8982
8983 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
8984 // since the result of setcc_c is all zero's or all ones.
8985 if (N1C && N0.getOpcode() == ISD::AND &&
8986 N0.getOperand(1).getOpcode() == ISD::Constant) {
8987 SDValue N00 = N0.getOperand(0);
8988 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
8989 ((N00.getOpcode() == ISD::ANY_EXTEND ||
8990 N00.getOpcode() == ISD::ZERO_EXTEND) &&
8991 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
8992 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
8993 APInt ShAmt = N1C->getAPIntValue();
8994 Mask = Mask.shl(ShAmt);
8995 if (Mask != 0)
8996 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
8997 N00, DAG.getConstant(Mask, VT));
8998 }
8999 }
9000
9001 return SDValue();
9002}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009003
Nate Begeman740ab032009-01-26 00:52:55 +00009004/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9005/// when possible.
9006static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9007 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009008 EVT VT = N->getValueType(0);
9009 if (!VT.isVector() && VT.isInteger() &&
9010 N->getOpcode() == ISD::SHL)
9011 return PerformSHLCombine(N, DAG);
9012
Nate Begeman740ab032009-01-26 00:52:55 +00009013 // On X86 with SSE2 support, we can transform this to a vector shift if
9014 // all elements are shifted by the same amount. We can't do this in legalize
9015 // because the a constant vector is typically transformed to a constant pool
9016 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009017 if (!Subtarget->hasSSE2())
9018 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009019
Owen Anderson825b72b2009-08-11 20:47:22 +00009020 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009021 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009022
Mon P Wang3becd092009-01-28 08:12:05 +00009023 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009024 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009025 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009026 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009027 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9028 unsigned NumElts = VT.getVectorNumElements();
9029 unsigned i = 0;
9030 for (; i != NumElts; ++i) {
9031 SDValue Arg = ShAmtOp.getOperand(i);
9032 if (Arg.getOpcode() == ISD::UNDEF) continue;
9033 BaseShAmt = Arg;
9034 break;
9035 }
9036 for (; i != NumElts; ++i) {
9037 SDValue Arg = ShAmtOp.getOperand(i);
9038 if (Arg.getOpcode() == ISD::UNDEF) continue;
9039 if (Arg != BaseShAmt) {
9040 return SDValue();
9041 }
9042 }
9043 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009044 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009045 SDValue InVec = ShAmtOp.getOperand(0);
9046 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9047 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9048 unsigned i = 0;
9049 for (; i != NumElts; ++i) {
9050 SDValue Arg = InVec.getOperand(i);
9051 if (Arg.getOpcode() == ISD::UNDEF) continue;
9052 BaseShAmt = Arg;
9053 break;
9054 }
9055 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9056 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9057 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9058 if (C->getZExtValue() == SplatIdx)
9059 BaseShAmt = InVec.getOperand(1);
9060 }
9061 }
9062 if (BaseShAmt.getNode() == 0)
9063 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9064 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009065 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009066 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009067
Mon P Wangefa42202009-09-03 19:56:25 +00009068 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009069 if (EltVT.bitsGT(MVT::i32))
9070 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9071 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009072 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009073
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009074 // The shift amount is identical so we can do a vector shift.
9075 SDValue ValOp = N->getOperand(0);
9076 switch (N->getOpcode()) {
9077 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009078 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009079 break;
9080 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009081 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009082 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009083 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009084 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009086 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009087 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009088 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009089 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009090 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009092 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009093 break;
9094 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009095 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009096 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009097 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009098 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009099 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009100 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009101 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009102 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009103 break;
9104 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009105 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009106 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009107 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009108 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009109 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009110 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009111 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009112 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009113 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009114 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009115 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009116 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009117 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009118 }
9119 return SDValue();
9120}
9121
Evan Cheng760d1942010-01-04 21:22:48 +00009122static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9123 const X86Subtarget *Subtarget) {
9124 EVT VT = N->getValueType(0);
9125 if (VT != MVT::i64 || !Subtarget->is64Bit())
9126 return SDValue();
9127
9128 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9129 SDValue N0 = N->getOperand(0);
9130 SDValue N1 = N->getOperand(1);
9131 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9132 std::swap(N0, N1);
9133 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9134 return SDValue();
9135
9136 SDValue ShAmt0 = N0.getOperand(1);
9137 if (ShAmt0.getValueType() != MVT::i8)
9138 return SDValue();
9139 SDValue ShAmt1 = N1.getOperand(1);
9140 if (ShAmt1.getValueType() != MVT::i8)
9141 return SDValue();
9142 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9143 ShAmt0 = ShAmt0.getOperand(0);
9144 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9145 ShAmt1 = ShAmt1.getOperand(0);
9146
9147 DebugLoc DL = N->getDebugLoc();
9148 unsigned Opc = X86ISD::SHLD;
9149 SDValue Op0 = N0.getOperand(0);
9150 SDValue Op1 = N1.getOperand(0);
9151 if (ShAmt0.getOpcode() == ISD::SUB) {
9152 Opc = X86ISD::SHRD;
9153 std::swap(Op0, Op1);
9154 std::swap(ShAmt0, ShAmt1);
9155 }
9156
9157 if (ShAmt1.getOpcode() == ISD::SUB) {
9158 SDValue Sum = ShAmt1.getOperand(0);
9159 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9160 if (SumC->getSExtValue() == 64 &&
9161 ShAmt1.getOperand(1) == ShAmt0)
9162 return DAG.getNode(Opc, DL, VT,
9163 Op0, Op1,
9164 DAG.getNode(ISD::TRUNCATE, DL,
9165 MVT::i8, ShAmt0));
9166 }
9167 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9168 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9169 if (ShAmt0C &&
9170 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9171 return DAG.getNode(Opc, DL, VT,
9172 N0.getOperand(0), N1.getOperand(0),
9173 DAG.getNode(ISD::TRUNCATE, DL,
9174 MVT::i8, ShAmt0));
9175 }
9176
9177 return SDValue();
9178}
9179
Chris Lattner149a4e52008-02-22 02:09:43 +00009180/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009181static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009182 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009183 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9184 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009185 // A preferable solution to the general problem is to figure out the right
9186 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009187
9188 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009189 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009190 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009191 if (VT.getSizeInBits() != 64)
9192 return SDValue();
9193
Devang Patel578efa92009-06-05 21:57:13 +00009194 const Function *F = DAG.getMachineFunction().getFunction();
9195 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009196 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009197 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009198 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009199 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009200 isa<LoadSDNode>(St->getValue()) &&
9201 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9202 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009203 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009204 LoadSDNode *Ld = 0;
9205 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009206 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009207 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009208 // Must be a store of a load. We currently handle two cases: the load
9209 // is a direct child, and it's under an intervening TokenFactor. It is
9210 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009211 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009212 Ld = cast<LoadSDNode>(St->getChain());
9213 else if (St->getValue().hasOneUse() &&
9214 ChainVal->getOpcode() == ISD::TokenFactor) {
9215 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009216 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009217 TokenFactorIndex = i;
9218 Ld = cast<LoadSDNode>(St->getValue());
9219 } else
9220 Ops.push_back(ChainVal->getOperand(i));
9221 }
9222 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009223
Evan Cheng536e6672009-03-12 05:59:15 +00009224 if (!Ld || !ISD::isNormalLoad(Ld))
9225 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009226
Evan Cheng536e6672009-03-12 05:59:15 +00009227 // If this is not the MMX case, i.e. we are just turning i64 load/store
9228 // into f64 load/store, avoid the transformation if there are multiple
9229 // uses of the loaded value.
9230 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9231 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009232
Evan Cheng536e6672009-03-12 05:59:15 +00009233 DebugLoc LdDL = Ld->getDebugLoc();
9234 DebugLoc StDL = N->getDebugLoc();
9235 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9236 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9237 // pair instead.
9238 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009239 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009240 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9241 Ld->getBasePtr(), Ld->getSrcValue(),
9242 Ld->getSrcValueOffset(), Ld->isVolatile(),
9243 Ld->getAlignment());
9244 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009245 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009246 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009247 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009248 Ops.size());
9249 }
Evan Cheng536e6672009-03-12 05:59:15 +00009250 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009251 St->getSrcValue(), St->getSrcValueOffset(),
9252 St->isVolatile(), St->getAlignment());
9253 }
Evan Cheng536e6672009-03-12 05:59:15 +00009254
9255 // Otherwise, lower to two pairs of 32-bit loads / stores.
9256 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009257 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9258 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009259
Owen Anderson825b72b2009-08-11 20:47:22 +00009260 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009261 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9262 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009263 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009264 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9265 Ld->isVolatile(),
9266 MinAlign(Ld->getAlignment(), 4));
9267
9268 SDValue NewChain = LoLd.getValue(1);
9269 if (TokenFactorIndex != -1) {
9270 Ops.push_back(LoLd);
9271 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009272 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009273 Ops.size());
9274 }
9275
9276 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009277 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9278 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009279
9280 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9281 St->getSrcValue(), St->getSrcValueOffset(),
9282 St->isVolatile(), St->getAlignment());
9283 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9284 St->getSrcValue(),
9285 St->getSrcValueOffset() + 4,
9286 St->isVolatile(),
9287 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009288 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009289 }
Dan Gohman475871a2008-07-27 21:46:04 +00009290 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009291}
9292
Chris Lattner6cf73262008-01-25 06:14:17 +00009293/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9294/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009295static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009296 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9297 // F[X]OR(0.0, x) -> x
9298 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009299 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9300 if (C->getValueAPF().isPosZero())
9301 return N->getOperand(1);
9302 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9303 if (C->getValueAPF().isPosZero())
9304 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009305 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009306}
9307
9308/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009309static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009310 // FAND(0.0, x) -> 0.0
9311 // FAND(x, 0.0) -> 0.0
9312 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9313 if (C->getValueAPF().isPosZero())
9314 return N->getOperand(0);
9315 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9316 if (C->getValueAPF().isPosZero())
9317 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009318 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009319}
9320
Dan Gohmane5af2d32009-01-29 01:59:02 +00009321static SDValue PerformBTCombine(SDNode *N,
9322 SelectionDAG &DAG,
9323 TargetLowering::DAGCombinerInfo &DCI) {
9324 // BT ignores high bits in the bit index operand.
9325 SDValue Op1 = N->getOperand(1);
9326 if (Op1.hasOneUse()) {
9327 unsigned BitWidth = Op1.getValueSizeInBits();
9328 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9329 APInt KnownZero, KnownOne;
9330 TargetLowering::TargetLoweringOpt TLO(DAG);
9331 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9332 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9333 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9334 DCI.CommitTargetLoweringOpt(TLO);
9335 }
9336 return SDValue();
9337}
Chris Lattner83e6c992006-10-04 06:57:07 +00009338
Eli Friedman7a5e5552009-06-07 06:52:44 +00009339static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9340 SDValue Op = N->getOperand(0);
9341 if (Op.getOpcode() == ISD::BIT_CONVERT)
9342 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009343 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009344 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009345 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009346 OpVT.getVectorElementType().getSizeInBits()) {
9347 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9348 }
9349 return SDValue();
9350}
9351
Owen Anderson99177002009-06-29 18:04:45 +00009352// On X86 and X86-64, atomic operations are lowered to locked instructions.
9353// Locked instructions, in turn, have implicit fence semantics (all memory
9354// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009355// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009356// fence-atomic-fence.
9357static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9358 SDValue atomic = N->getOperand(0);
9359 switch (atomic.getOpcode()) {
9360 case ISD::ATOMIC_CMP_SWAP:
9361 case ISD::ATOMIC_SWAP:
9362 case ISD::ATOMIC_LOAD_ADD:
9363 case ISD::ATOMIC_LOAD_SUB:
9364 case ISD::ATOMIC_LOAD_AND:
9365 case ISD::ATOMIC_LOAD_OR:
9366 case ISD::ATOMIC_LOAD_XOR:
9367 case ISD::ATOMIC_LOAD_NAND:
9368 case ISD::ATOMIC_LOAD_MIN:
9369 case ISD::ATOMIC_LOAD_MAX:
9370 case ISD::ATOMIC_LOAD_UMIN:
9371 case ISD::ATOMIC_LOAD_UMAX:
9372 break;
9373 default:
9374 return SDValue();
9375 }
Eric Christopherfd179292009-08-27 18:07:15 +00009376
Owen Anderson99177002009-06-29 18:04:45 +00009377 SDValue fence = atomic.getOperand(0);
9378 if (fence.getOpcode() != ISD::MEMBARRIER)
9379 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009380
Owen Anderson99177002009-06-29 18:04:45 +00009381 switch (atomic.getOpcode()) {
9382 case ISD::ATOMIC_CMP_SWAP:
9383 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9384 atomic.getOperand(1), atomic.getOperand(2),
9385 atomic.getOperand(3));
9386 case ISD::ATOMIC_SWAP:
9387 case ISD::ATOMIC_LOAD_ADD:
9388 case ISD::ATOMIC_LOAD_SUB:
9389 case ISD::ATOMIC_LOAD_AND:
9390 case ISD::ATOMIC_LOAD_OR:
9391 case ISD::ATOMIC_LOAD_XOR:
9392 case ISD::ATOMIC_LOAD_NAND:
9393 case ISD::ATOMIC_LOAD_MIN:
9394 case ISD::ATOMIC_LOAD_MAX:
9395 case ISD::ATOMIC_LOAD_UMIN:
9396 case ISD::ATOMIC_LOAD_UMAX:
9397 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9398 atomic.getOperand(1), atomic.getOperand(2));
9399 default:
9400 return SDValue();
9401 }
9402}
9403
Evan Cheng2e489c42009-12-16 00:53:11 +00009404static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9405 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9406 // (and (i32 x86isd::setcc_carry), 1)
9407 // This eliminates the zext. This transformation is necessary because
9408 // ISD::SETCC is always legalized to i8.
9409 DebugLoc dl = N->getDebugLoc();
9410 SDValue N0 = N->getOperand(0);
9411 EVT VT = N->getValueType(0);
9412 if (N0.getOpcode() == ISD::AND &&
9413 N0.hasOneUse() &&
9414 N0.getOperand(0).hasOneUse()) {
9415 SDValue N00 = N0.getOperand(0);
9416 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9417 return SDValue();
9418 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9419 if (!C || C->getZExtValue() != 1)
9420 return SDValue();
9421 return DAG.getNode(ISD::AND, dl, VT,
9422 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9423 N00.getOperand(0), N00.getOperand(1)),
9424 DAG.getConstant(1, VT));
9425 }
9426
9427 return SDValue();
9428}
9429
Dan Gohman475871a2008-07-27 21:46:04 +00009430SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009431 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009432 SelectionDAG &DAG = DCI.DAG;
9433 switch (N->getOpcode()) {
9434 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009435 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009436 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009437 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009438 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009439 case ISD::SHL:
9440 case ISD::SRA:
9441 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009442 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009443 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009444 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009445 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9446 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009447 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009448 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009449 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009450 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009451 }
9452
Dan Gohman475871a2008-07-27 21:46:04 +00009453 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009454}
9455
Evan Cheng60c07e12006-07-05 22:17:51 +00009456//===----------------------------------------------------------------------===//
9457// X86 Inline Assembly Support
9458//===----------------------------------------------------------------------===//
9459
Chris Lattnerb8105652009-07-20 17:51:36 +00009460static bool LowerToBSwap(CallInst *CI) {
9461 // FIXME: this should verify that we are targetting a 486 or better. If not,
9462 // we will turn this bswap into something that will be lowered to logical ops
9463 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9464 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009465
Chris Lattnerb8105652009-07-20 17:51:36 +00009466 // Verify this is a simple bswap.
9467 if (CI->getNumOperands() != 2 ||
9468 CI->getType() != CI->getOperand(1)->getType() ||
9469 !CI->getType()->isInteger())
9470 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009471
Chris Lattnerb8105652009-07-20 17:51:36 +00009472 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9473 if (!Ty || Ty->getBitWidth() % 16 != 0)
9474 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009475
Chris Lattnerb8105652009-07-20 17:51:36 +00009476 // Okay, we can do this xform, do so now.
9477 const Type *Tys[] = { Ty };
9478 Module *M = CI->getParent()->getParent()->getParent();
9479 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009480
Chris Lattnerb8105652009-07-20 17:51:36 +00009481 Value *Op = CI->getOperand(1);
9482 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009483
Chris Lattnerb8105652009-07-20 17:51:36 +00009484 CI->replaceAllUsesWith(Op);
9485 CI->eraseFromParent();
9486 return true;
9487}
9488
9489bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9490 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9491 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9492
9493 std::string AsmStr = IA->getAsmString();
9494
9495 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9496 std::vector<std::string> AsmPieces;
9497 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9498
9499 switch (AsmPieces.size()) {
9500 default: return false;
9501 case 1:
9502 AsmStr = AsmPieces[0];
9503 AsmPieces.clear();
9504 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9505
9506 // bswap $0
9507 if (AsmPieces.size() == 2 &&
9508 (AsmPieces[0] == "bswap" ||
9509 AsmPieces[0] == "bswapq" ||
9510 AsmPieces[0] == "bswapl") &&
9511 (AsmPieces[1] == "$0" ||
9512 AsmPieces[1] == "${0:q}")) {
9513 // No need to check constraints, nothing other than the equivalent of
9514 // "=r,0" would be valid here.
9515 return LowerToBSwap(CI);
9516 }
9517 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009518 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009519 AsmPieces.size() == 3 &&
9520 AsmPieces[0] == "rorw" &&
9521 AsmPieces[1] == "$$8," &&
9522 AsmPieces[2] == "${0:w}" &&
9523 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9524 return LowerToBSwap(CI);
9525 }
9526 break;
9527 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009528 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009529 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009530 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9531 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9532 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9533 std::vector<std::string> Words;
9534 SplitString(AsmPieces[0], Words, " \t");
9535 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9536 Words.clear();
9537 SplitString(AsmPieces[1], Words, " \t");
9538 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9539 Words.clear();
9540 SplitString(AsmPieces[2], Words, " \t,");
9541 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9542 Words[2] == "%edx") {
9543 return LowerToBSwap(CI);
9544 }
9545 }
9546 }
9547 }
9548 break;
9549 }
9550 return false;
9551}
9552
9553
9554
Chris Lattnerf4dff842006-07-11 02:54:03 +00009555/// getConstraintType - Given a constraint letter, return the type of
9556/// constraint it is for this target.
9557X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009558X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9559 if (Constraint.size() == 1) {
9560 switch (Constraint[0]) {
9561 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009562 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009563 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009564 case 'r':
9565 case 'R':
9566 case 'l':
9567 case 'q':
9568 case 'Q':
9569 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009570 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009571 case 'Y':
9572 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009573 case 'e':
9574 case 'Z':
9575 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009576 default:
9577 break;
9578 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009579 }
Chris Lattner4234f572007-03-25 02:14:49 +00009580 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009581}
9582
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009583/// LowerXConstraint - try to replace an X constraint, which matches anything,
9584/// with another that has more specific requirements based on the type of the
9585/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009586const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009587LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009588 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9589 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009590 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009591 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009592 return "Y";
9593 if (Subtarget->hasSSE1())
9594 return "x";
9595 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009596
Chris Lattner5e764232008-04-26 23:02:14 +00009597 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009598}
9599
Chris Lattner48884cd2007-08-25 00:47:38 +00009600/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9601/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009602void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009603 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009604 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009605 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009606 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009607 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009608
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009609 switch (Constraint) {
9610 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009611 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009612 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009613 if (C->getZExtValue() <= 31) {
9614 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009615 break;
9616 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009617 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009618 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009619 case 'J':
9620 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009621 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009622 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9623 break;
9624 }
9625 }
9626 return;
9627 case 'K':
9628 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009629 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009630 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9631 break;
9632 }
9633 }
9634 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009635 case 'N':
9636 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009637 if (C->getZExtValue() <= 255) {
9638 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009639 break;
9640 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009641 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009642 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009643 case 'e': {
9644 // 32-bit signed value
9645 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9646 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009647 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9648 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009649 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009651 break;
9652 }
9653 // FIXME gcc accepts some relocatable values here too, but only in certain
9654 // memory models; it's complicated.
9655 }
9656 return;
9657 }
9658 case 'Z': {
9659 // 32-bit unsigned value
9660 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9661 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009662 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9663 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009664 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9665 break;
9666 }
9667 }
9668 // FIXME gcc accepts some relocatable values here too, but only in certain
9669 // memory models; it's complicated.
9670 return;
9671 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009672 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009673 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009674 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009675 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009676 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009677 break;
9678 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009679
Chris Lattnerdc43a882007-05-03 16:52:29 +00009680 // If we are in non-pic codegen mode, we allow the address of a global (with
9681 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009682 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009683 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009684
Chris Lattner49921962009-05-08 18:23:14 +00009685 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9686 while (1) {
9687 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9688 Offset += GA->getOffset();
9689 break;
9690 } else if (Op.getOpcode() == ISD::ADD) {
9691 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9692 Offset += C->getZExtValue();
9693 Op = Op.getOperand(0);
9694 continue;
9695 }
9696 } else if (Op.getOpcode() == ISD::SUB) {
9697 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9698 Offset += -C->getZExtValue();
9699 Op = Op.getOperand(0);
9700 continue;
9701 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009702 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009703
Chris Lattner49921962009-05-08 18:23:14 +00009704 // Otherwise, this isn't something we can handle, reject it.
9705 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009706 }
Eric Christopherfd179292009-08-27 18:07:15 +00009707
Chris Lattner36c25012009-07-10 07:34:39 +00009708 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009709 // If we require an extra load to get this address, as in PIC mode, we
9710 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009711 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9712 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009713 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009714
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009715 if (hasMemory)
9716 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9717 else
9718 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009719 Result = Op;
9720 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009721 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009723
Gabor Greifba36cb52008-08-28 21:40:38 +00009724 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009725 Ops.push_back(Result);
9726 return;
9727 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009728 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9729 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009730}
9731
Chris Lattner259e97c2006-01-31 19:43:35 +00009732std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009733getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009734 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009735 if (Constraint.size() == 1) {
9736 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009737 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009738 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009739 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9740 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009741 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009742 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9743 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9744 X86::R10D,X86::R11D,X86::R12D,
9745 X86::R13D,X86::R14D,X86::R15D,
9746 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009747 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009748 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9749 X86::SI, X86::DI, X86::R8W,X86::R9W,
9750 X86::R10W,X86::R11W,X86::R12W,
9751 X86::R13W,X86::R14W,X86::R15W,
9752 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009753 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009754 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9755 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9756 X86::R10B,X86::R11B,X86::R12B,
9757 X86::R13B,X86::R14B,X86::R15B,
9758 X86::BPL, X86::SPL, 0);
9759
Owen Anderson825b72b2009-08-11 20:47:22 +00009760 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009761 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9762 X86::RSI, X86::RDI, X86::R8, X86::R9,
9763 X86::R10, X86::R11, X86::R12,
9764 X86::R13, X86::R14, X86::R15,
9765 X86::RBP, X86::RSP, 0);
9766
9767 break;
9768 }
Eric Christopherfd179292009-08-27 18:07:15 +00009769 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009770 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009771 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009772 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009773 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009774 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009776 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009777 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009778 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9779 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009780 }
9781 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009782
Chris Lattner1efa40f2006-02-22 00:56:39 +00009783 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009784}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009785
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009786std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009787X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009788 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009789 // First, see if this is a constraint that directly corresponds to an LLVM
9790 // register class.
9791 if (Constraint.size() == 1) {
9792 // GCC Constraint Letters
9793 switch (Constraint[0]) {
9794 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009795 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009796 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009798 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009799 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009800 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009801 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009802 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009803 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009804 case 'R': // LEGACY_REGS
9805 if (VT == MVT::i8)
9806 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9807 if (VT == MVT::i16)
9808 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9809 if (VT == MVT::i32 || !Subtarget->is64Bit())
9810 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9811 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009812 case 'f': // FP Stack registers.
9813 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9814 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009815 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009816 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009817 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009818 return std::make_pair(0U, X86::RFP64RegisterClass);
9819 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009820 case 'y': // MMX_REGS if MMX allowed.
9821 if (!Subtarget->hasMMX()) break;
9822 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009823 case 'Y': // SSE_REGS if SSE2 allowed
9824 if (!Subtarget->hasSSE2()) break;
9825 // FALL THROUGH.
9826 case 'x': // SSE_REGS if SSE1 allowed
9827 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009828
Owen Anderson825b72b2009-08-11 20:47:22 +00009829 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009830 default: break;
9831 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009832 case MVT::f32:
9833 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009834 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009835 case MVT::f64:
9836 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009837 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009838 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009839 case MVT::v16i8:
9840 case MVT::v8i16:
9841 case MVT::v4i32:
9842 case MVT::v2i64:
9843 case MVT::v4f32:
9844 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009845 return std::make_pair(0U, X86::VR128RegisterClass);
9846 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009847 break;
9848 }
9849 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009850
Chris Lattnerf76d1802006-07-31 23:26:50 +00009851 // Use the default implementation in TargetLowering to convert the register
9852 // constraint into a member of a register class.
9853 std::pair<unsigned, const TargetRegisterClass*> Res;
9854 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009855
9856 // Not found as a standard register?
9857 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009858 // Map st(0) -> st(7) -> ST0
9859 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9860 tolower(Constraint[1]) == 's' &&
9861 tolower(Constraint[2]) == 't' &&
9862 Constraint[3] == '(' &&
9863 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9864 Constraint[5] == ')' &&
9865 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009866
Chris Lattner56d77c72009-09-13 22:41:48 +00009867 Res.first = X86::ST0+Constraint[4]-'0';
9868 Res.second = X86::RFP80RegisterClass;
9869 return Res;
9870 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009871
Chris Lattner56d77c72009-09-13 22:41:48 +00009872 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009873 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009874 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009875 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009876 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009877 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009878
9879 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009880 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009881 Res.first = X86::EFLAGS;
9882 Res.second = X86::CCRRegisterClass;
9883 return Res;
9884 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009885
Dale Johannesen330169f2008-11-13 21:52:36 +00009886 // 'A' means EAX + EDX.
9887 if (Constraint == "A") {
9888 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009889 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009890 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009891 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009892 return Res;
9893 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009894
Chris Lattnerf76d1802006-07-31 23:26:50 +00009895 // Otherwise, check to see if this is a register class of the wrong value
9896 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9897 // turn into {ax},{dx}.
9898 if (Res.second->hasType(VT))
9899 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009900
Chris Lattnerf76d1802006-07-31 23:26:50 +00009901 // All of the single-register GCC register classes map their values onto
9902 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9903 // really want an 8-bit or 32-bit register, map to the appropriate register
9904 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009905 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009906 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009907 unsigned DestReg = 0;
9908 switch (Res.first) {
9909 default: break;
9910 case X86::AX: DestReg = X86::AL; break;
9911 case X86::DX: DestReg = X86::DL; break;
9912 case X86::CX: DestReg = X86::CL; break;
9913 case X86::BX: DestReg = X86::BL; break;
9914 }
9915 if (DestReg) {
9916 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009917 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009918 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009919 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009920 unsigned DestReg = 0;
9921 switch (Res.first) {
9922 default: break;
9923 case X86::AX: DestReg = X86::EAX; break;
9924 case X86::DX: DestReg = X86::EDX; break;
9925 case X86::CX: DestReg = X86::ECX; break;
9926 case X86::BX: DestReg = X86::EBX; break;
9927 case X86::SI: DestReg = X86::ESI; break;
9928 case X86::DI: DestReg = X86::EDI; break;
9929 case X86::BP: DestReg = X86::EBP; break;
9930 case X86::SP: DestReg = X86::ESP; break;
9931 }
9932 if (DestReg) {
9933 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009934 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009935 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009936 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009937 unsigned DestReg = 0;
9938 switch (Res.first) {
9939 default: break;
9940 case X86::AX: DestReg = X86::RAX; break;
9941 case X86::DX: DestReg = X86::RDX; break;
9942 case X86::CX: DestReg = X86::RCX; break;
9943 case X86::BX: DestReg = X86::RBX; break;
9944 case X86::SI: DestReg = X86::RSI; break;
9945 case X86::DI: DestReg = X86::RDI; break;
9946 case X86::BP: DestReg = X86::RBP; break;
9947 case X86::SP: DestReg = X86::RSP; break;
9948 }
9949 if (DestReg) {
9950 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009951 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009952 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009953 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009954 } else if (Res.second == X86::FR32RegisterClass ||
9955 Res.second == X86::FR64RegisterClass ||
9956 Res.second == X86::VR128RegisterClass) {
9957 // Handle references to XMM physical registers that got mapped into the
9958 // wrong class. This can happen with constraints like {xmm0} where the
9959 // target independent register mapper will just pick the first match it can
9960 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009961 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009962 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009963 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009964 Res.second = X86::FR64RegisterClass;
9965 else if (X86::VR128RegisterClass->hasType(VT))
9966 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009967 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009968
Chris Lattnerf76d1802006-07-31 23:26:50 +00009969 return Res;
9970}
Mon P Wang0c397192008-10-30 08:01:45 +00009971
9972//===----------------------------------------------------------------------===//
9973// X86 Widen vector type
9974//===----------------------------------------------------------------------===//
9975
9976/// getWidenVectorType: given a vector type, returns the type to widen
9977/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009978/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009979/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009980/// scalarizing vs using the wider vector type.
9981
Owen Andersone50ed302009-08-10 22:56:29 +00009982EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009983 assert(VT.isVector());
9984 if (isTypeLegal(VT))
9985 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009986
Mon P Wang0c397192008-10-30 08:01:45 +00009987 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9988 // type based on element type. This would speed up our search (though
9989 // it may not be worth it since the size of the list is relatively
9990 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009991 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009992 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009993
Mon P Wang0c397192008-10-30 08:01:45 +00009994 // On X86, it make sense to widen any vector wider than 1
9995 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009996 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009997
Owen Anderson825b72b2009-08-11 20:47:22 +00009998 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9999 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10000 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010001
10002 if (isTypeLegal(SVT) &&
10003 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010004 SVT.getVectorNumElements() > NElts)
10005 return SVT;
10006 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010008}