blob: 67707c6425e3fe8d1d3dece76c7204d1096b6e00 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
791 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
792 Ops.push_back(Res);
793
794 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
795 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
796 EVT RegisterVT = RegVTs[Value];
797 for (unsigned i = 0; i != NumRegs; ++i) {
798 assert(Reg < Regs.size() && "Mismatch in # registers expected");
799 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
800 }
801 }
802}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803
Dan Gohman2048b852009-11-23 18:04:58 +0000804void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000805 AA = &aa;
806 GFI = gfi;
807 TD = DAG.getTarget().getTargetData();
808}
809
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000821 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000822 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Devang Patel23385752011-05-23 17:44:13 +0000825/// clearDanglingDebugInfo - Clear the dangling debug information
826/// map. This function is seperated from the clear so that debug
827/// information that is dangling in a basic block can be properly
828/// resolved in a different basic block. This allows the
829/// SelectionDAG to resolve dangling debug information attached
830/// to PHI nodes.
831void SelectionDAGBuilder::clearDanglingDebugInfo() {
832 DanglingDebugInfoMap.clear();
833}
834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835/// getRoot - Return the current virtual root of the Selection DAG,
836/// flushing any PendingLoad items. This must be done before emitting
837/// a store or any other node that may need to be ordered after any
838/// prior load instructions.
839///
Dan Gohman2048b852009-11-23 18:04:58 +0000840SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 if (PendingLoads.empty())
842 return DAG.getRoot();
843
844 if (PendingLoads.size() == 1) {
845 SDValue Root = PendingLoads[0];
846 DAG.setRoot(Root);
847 PendingLoads.clear();
848 return Root;
849 }
850
851 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 &PendingLoads[0], PendingLoads.size());
854 PendingLoads.clear();
855 DAG.setRoot(Root);
856 return Root;
857}
858
859/// getControlRoot - Similar to getRoot, but instead of flushing all the
860/// PendingLoad items, flush all the PendingExports items. It is necessary
861/// to do this before emitting a terminator instruction.
862///
Dan Gohman2048b852009-11-23 18:04:58 +0000863SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 SDValue Root = DAG.getRoot();
865
866 if (PendingExports.empty())
867 return Root;
868
869 // Turn all of the CopyToReg chains into one factored node.
870 if (Root.getOpcode() != ISD::EntryToken) {
871 unsigned i = 0, e = PendingExports.size();
872 for (; i != e; ++i) {
873 assert(PendingExports[i].getNode()->getNumOperands() > 1);
874 if (PendingExports[i].getNode()->getOperand(0) == Root)
875 break; // Don't add the root if we already indirectly depend on it.
876 }
877
878 if (i == e)
879 PendingExports.push_back(Root);
880 }
881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 &PendingExports[0],
884 PendingExports.size());
885 PendingExports.clear();
886 DAG.setRoot(Root);
887 return Root;
888}
889
Bill Wendling4533cac2010-01-28 21:51:40 +0000890void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
891 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
892 DAG.AssignOrdering(Node, SDNodeOrder);
893
894 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
895 AssignOrderingToNode(Node->getOperand(I).getNode());
896}
897
Dan Gohman46510a72010-04-15 01:51:59 +0000898void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000899 // Set up outgoing PHI node register values before emitting the terminator.
900 if (isa<TerminatorInst>(&I))
901 HandlePHINodesInSuccessorBlocks(I.getParent());
902
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000903 CurDebugLoc = I.getDebugLoc();
904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000906
Dan Gohman92884f72010-04-20 15:03:56 +0000907 if (!isa<TerminatorInst>(&I) && !HasTailCall)
908 CopyToExportRegsIfNeeded(&I);
909
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000910 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911}
912
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000913void SelectionDAGBuilder::visitPHI(const PHINode &) {
914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
915}
916
Bill Wendling772fe172011-07-27 20:18:04 +0000917void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &) {
918 // FIXME: Handle this
919}
920
Dan Gohman46510a72010-04-15 01:51:59 +0000921void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 // Note: this doesn't use InstVisitor, because it has to work with
923 // ConstantExpr's in addition to instructions.
924 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000925 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000926 // Build the switch statement using the Instruction.def file.
927#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000928 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000929#include "llvm/Instruction.def"
930 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000931
932 // Assign the ordering to the freshly created DAG nodes.
933 if (NodeMap.count(&I)) {
934 ++SDNodeOrder;
935 AssignOrderingToNode(getValue(&I).getNode());
936 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000937}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000938
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000939// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
940// generate the debug data structures now that we've seen its definition.
941void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
942 SDValue Val) {
943 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000944 if (DDI.getDI()) {
945 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000946 DebugLoc dl = DDI.getdl();
947 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000948 MDNode *Variable = DI->getVariable();
949 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000950 SDDbgValue *SDV;
951 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000952 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000953 SDV = DAG.getDbgValue(Variable, Val.getNode(),
954 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
955 DAG.AddDbgValue(SDV, Val.getNode(), false);
956 }
Owen Anderson95771af2011-02-25 21:41:48 +0000957 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000958 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959 DanglingDebugInfoMap[V] = DanglingDebugInfo();
960 }
961}
962
Dan Gohman28a17352010-07-01 01:59:43 +0000963// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000964SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000965 // If we already have an SDValue for this value, use it. It's important
966 // to do this first, so that we don't create a CopyFromReg if we already
967 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 SDValue &N = NodeMap[V];
969 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohman28a17352010-07-01 01:59:43 +0000971 // If there's a virtual register allocated and initialized for this
972 // value, use it.
973 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
974 if (It != FuncInfo.ValueMap.end()) {
975 unsigned InReg = It->second;
976 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
977 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000978 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
979 resolveDanglingDebugInfo(V, N);
980 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000981 }
982
983 // Otherwise create a new SDValue and remember it.
984 SDValue Val = getValueImpl(V);
985 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000986 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000987 return Val;
988}
989
990/// getNonRegisterValue - Return an SDValue for the given Value, but
991/// don't look in FuncInfo.ValueMap for a virtual register.
992SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
993 // If we already have an SDValue for this value, use it.
994 SDValue &N = NodeMap[V];
995 if (N.getNode()) return N;
996
997 // Otherwise create a new SDValue and remember it.
998 SDValue Val = getValueImpl(V);
999 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001001 return Val;
1002}
1003
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001004/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001005/// Create an SDValue for the given value.
1006SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001007 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001008 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001009
Dan Gohman383b5f62010-04-17 15:32:28 +00001010 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001011 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012
Dan Gohman383b5f62010-04-17 15:32:28 +00001013 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001014 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001017 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001018
Dan Gohman383b5f62010-04-17 15:32:28 +00001019 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001020 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001021
Nate Begeman9008ca62009-04-27 18:41:29 +00001022 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001023 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024
Dan Gohman383b5f62010-04-17 15:32:28 +00001025 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 visit(CE->getOpcode(), *CE);
1027 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001028 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029 return N1;
1030 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1033 SmallVector<SDValue, 4> Constants;
1034 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1035 OI != OE; ++OI) {
1036 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001037 // If the operand is an empty aggregate, there are no values.
1038 if (!Val) continue;
1039 // Add each leaf value from the operand to the Constants list
1040 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1042 Constants.push_back(SDValue(Val, i));
1043 }
Bill Wendling87710f02009-12-21 23:47:40 +00001044
Bill Wendling4533cac2010-01-28 21:51:40 +00001045 return DAG.getMergeValues(&Constants[0], Constants.size(),
1046 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001047 }
1048
Duncan Sands1df98592010-02-16 11:11:14 +00001049 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1051 "Unknown struct or array constant!");
1052
Owen Andersone50ed302009-08-10 22:56:29 +00001053 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1055 unsigned NumElts = ValueVTs.size();
1056 if (NumElts == 0)
1057 return SDValue(); // empty struct
1058 SmallVector<SDValue, 4> Constants(NumElts);
1059 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001060 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001061 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001062 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 else if (EltVT.isFloatingPoint())
1064 Constants[i] = DAG.getConstantFP(0, EltVT);
1065 else
1066 Constants[i] = DAG.getConstant(0, EltVT);
1067 }
Bill Wendling87710f02009-12-21 23:47:40 +00001068
Bill Wendling4533cac2010-01-28 21:51:40 +00001069 return DAG.getMergeValues(&Constants[0], NumElts,
1070 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071 }
1072
Dan Gohman383b5f62010-04-17 15:32:28 +00001073 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001074 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001075
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001076 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001077 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 // Now that we know the number and type of the elements, get that number of
1080 // elements into the Ops array based on what kind of constant it is.
1081 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001082 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001083 for (unsigned i = 0; i != NumElements; ++i)
1084 Ops.push_back(getValue(CP->getOperand(i)));
1085 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001086 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001087 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088
1089 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001090 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001091 Op = DAG.getConstantFP(0, EltVT);
1092 else
1093 Op = DAG.getConstant(0, EltVT);
1094 Ops.assign(NumElements, Op);
1095 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001098 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1099 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001100 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001102 // If this is a static alloca, generate it as the frameindex instead of
1103 // computation.
1104 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1105 DenseMap<const AllocaInst*, int>::iterator SI =
1106 FuncInfo.StaticAllocaMap.find(AI);
1107 if (SI != FuncInfo.StaticAllocaMap.end())
1108 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1109 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001110
Dan Gohman28a17352010-07-01 01:59:43 +00001111 // If this is an instruction which fast-isel has deferred, select it now.
1112 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001113 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1114 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1115 SDValue Chain = DAG.getEntryNode();
1116 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001117 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001118
Dan Gohman28a17352010-07-01 01:59:43 +00001119 llvm_unreachable("Can't get register for value!");
1120 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121}
1122
Dan Gohman46510a72010-04-15 01:51:59 +00001123void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 SDValue Chain = getControlRoot();
1125 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001126 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001127
Dan Gohman7451d3e2010-05-29 17:03:36 +00001128 if (!FuncInfo.CanLowerReturn) {
1129 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001130 const Function *F = I.getParent()->getParent();
1131
1132 // Emit a store of the return value through the virtual register.
1133 // Leave Outs empty so that LowerReturn won't try to load return
1134 // registers the usual way.
1135 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001136 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001137 PtrValueVTs);
1138
1139 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1140 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001141
Owen Andersone50ed302009-08-10 22:56:29 +00001142 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001143 SmallVector<uint64_t, 4> Offsets;
1144 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001145 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001146
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001148 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001149 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1150 RetPtr.getValueType(), RetPtr,
1151 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001152 Chains[i] =
1153 DAG.getStore(Chain, getCurDebugLoc(),
1154 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001155 // FIXME: better loc info would be nice.
1156 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001157 }
1158
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001159 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1160 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001161 } else if (I.getNumOperands() != 0) {
1162 SmallVector<EVT, 4> ValueVTs;
1163 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1164 unsigned NumValues = ValueVTs.size();
1165 if (NumValues) {
1166 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001167 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1168 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001169
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001170 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001171
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001172 const Function *F = I.getParent()->getParent();
1173 if (F->paramHasAttr(0, Attribute::SExt))
1174 ExtendKind = ISD::SIGN_EXTEND;
1175 else if (F->paramHasAttr(0, Attribute::ZExt))
1176 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001177
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001178 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1179 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001180
1181 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1182 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1183 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001184 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001185 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1186 &Parts[0], NumParts, PartVT, ExtendKind);
1187
1188 // 'inreg' on function refers to return value
1189 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1190 if (F->paramHasAttr(0, Attribute::InReg))
1191 Flags.setInReg();
1192
1193 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001194 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001195 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001196 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001197 Flags.setZExt();
1198
Dan Gohmanc9403652010-07-07 15:54:55 +00001199 for (unsigned i = 0; i < NumParts; ++i) {
1200 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1201 /*isfixed=*/true));
1202 OutVals.push_back(Parts[i]);
1203 }
Evan Cheng3927f432009-03-25 20:20:11 +00001204 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001205 }
1206 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207
1208 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001209 CallingConv::ID CallConv =
1210 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001212 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001213
1214 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001216 "LowerReturn didn't return a valid chain!");
1217
1218 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001220}
1221
Dan Gohmanad62f532009-04-23 23:13:24 +00001222/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1223/// created for it, emit nodes to copy the value into the virtual
1224/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001225void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001226 // Skip empty types
1227 if (V->getType()->isEmptyTy())
1228 return;
1229
Dan Gohman33b7a292010-04-16 17:15:02 +00001230 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1231 if (VMI != FuncInfo.ValueMap.end()) {
1232 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1233 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001234 }
1235}
1236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1238/// the current basic block, add it to ValueMap now so that we'll get a
1239/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001240void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001241 // No need to export constants.
1242 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244 // Already exported?
1245 if (FuncInfo.isExportedInst(V)) return;
1246
1247 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1248 CopyValueToVirtualRegister(V, Reg);
1249}
1250
Dan Gohman46510a72010-04-15 01:51:59 +00001251bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001252 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 // The operands of the setcc have to be in this block. We don't know
1254 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001255 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 // Can export from current BB.
1257 if (VI->getParent() == FromBB)
1258 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 // Is already exported, noop.
1261 return FuncInfo.isExportedInst(V);
1262 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 // If this is an argument, we can export it if the BB is the entry block or
1265 // if it is already exported.
1266 if (isa<Argument>(V)) {
1267 if (FromBB == &FromBB->getParent()->getEntryBlock())
1268 return true;
1269
1270 // Otherwise, can only export this if it is already exported.
1271 return FuncInfo.isExportedInst(V);
1272 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001273
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 // Otherwise, constants can always be exported.
1275 return true;
1276}
1277
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001278/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1279uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1280 MachineBasicBlock *Dst) {
1281 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1282 if (!BPI)
1283 return 0;
1284 BasicBlock *SrcBB = const_cast<BasicBlock*>(Src->getBasicBlock());
1285 BasicBlock *DstBB = const_cast<BasicBlock*>(Dst->getBasicBlock());
1286 return BPI->getEdgeWeight(SrcBB, DstBB);
1287}
1288
1289void SelectionDAGBuilder::addSuccessorWithWeight(MachineBasicBlock *Src,
1290 MachineBasicBlock *Dst) {
1291 uint32_t weight = getEdgeWeight(Src, Dst);
1292 Src->addSuccessor(Dst, weight);
1293}
1294
1295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001296static bool InBlock(const Value *V, const BasicBlock *BB) {
1297 if (const Instruction *I = dyn_cast<Instruction>(V))
1298 return I->getParent() == BB;
1299 return true;
1300}
1301
Dan Gohmanc2277342008-10-17 21:16:08 +00001302/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1303/// This function emits a branch and is used at the leaves of an OR or an
1304/// AND operator tree.
1305///
1306void
Dan Gohman46510a72010-04-15 01:51:59 +00001307SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001308 MachineBasicBlock *TBB,
1309 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001310 MachineBasicBlock *CurBB,
1311 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001312 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313
Dan Gohmanc2277342008-10-17 21:16:08 +00001314 // If the leaf of the tree is a comparison, merge the condition into
1315 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001316 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001317 // The operands of the cmp have to be in this block. We don't know
1318 // how to export them from some other block. If this is the first block
1319 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001321 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1322 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001324 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001325 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001326 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001327 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328 } else {
1329 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001330 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001332
1333 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1335 SwitchCases.push_back(CB);
1336 return;
1337 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001338 }
1339
1340 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001341 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001342 NULL, TBB, FBB, CurBB);
1343 SwitchCases.push_back(CB);
1344}
1345
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001347void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001348 MachineBasicBlock *TBB,
1349 MachineBasicBlock *FBB,
1350 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001351 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001352 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001353 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001354 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001355 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001356 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1357 BOp->getParent() != CurBB->getBasicBlock() ||
1358 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1359 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001360 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361 return;
1362 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001363
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364 // Create TmpBB after CurBB.
1365 MachineFunction::iterator BBI = CurBB;
1366 MachineFunction &MF = DAG.getMachineFunction();
1367 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1368 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001370 if (Opc == Instruction::Or) {
1371 // Codegen X | Y as:
1372 // jmp_if_X TBB
1373 // jmp TmpBB
1374 // TmpBB:
1375 // jmp_if_Y TBB
1376 // jmp FBB
1377 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001380 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001383 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 } else {
1385 assert(Opc == Instruction::And && "Unknown merge op!");
1386 // Codegen X & Y as:
1387 // jmp_if_X TmpBB
1388 // jmp FBB
1389 // TmpBB:
1390 // jmp_if_Y TBB
1391 // jmp FBB
1392 //
1393 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001396 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001397
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001399 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 }
1401}
1402
1403/// If the set of cases should be emitted as a series of branches, return true.
1404/// If we should emit this as a bunch of and/or'd together conditions, return
1405/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406bool
Dan Gohman2048b852009-11-23 18:04:58 +00001407SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // If this is two comparisons of the same values or'd or and'd together, they
1411 // will get folded into a single comparison, so don't emit two blocks.
1412 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1413 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1414 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1415 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1416 return false;
1417 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418
Chris Lattner133ce872010-01-02 00:00:03 +00001419 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1420 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1421 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1422 Cases[0].CC == Cases[1].CC &&
1423 isa<Constant>(Cases[0].CmpRHS) &&
1424 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1425 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1426 return false;
1427 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1428 return false;
1429 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 return true;
1432}
1433
Dan Gohman46510a72010-04-15 01:51:59 +00001434void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001435 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 // Update machine-CFG edges.
1438 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1439
1440 // Figure out which block is immediately after the current one.
1441 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001442 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001443 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 NextBlock = BBI;
1445
1446 if (I.isUnconditional()) {
1447 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001448 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001451 if (Succ0MBB != NextBlock)
1452 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001454 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 return;
1457 }
1458
1459 // If this condition is one of the special cases we handle, do special stuff
1460 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001461 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1463
1464 // If this is a series of conditions that are or'd or and'd together, emit
1465 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001466 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 // For example, instead of something like:
1468 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001469 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001471 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 // or C, F
1473 // jnz foo
1474 // Emit:
1475 // cmp A, B
1476 // je foo
1477 // cmp D, E
1478 // jle foo
1479 //
Dan Gohman46510a72010-04-15 01:51:59 +00001480 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001481 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001482 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 (BOp->getOpcode() == Instruction::And ||
1484 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001485 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1486 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // If the compares in later blocks need to use values not currently
1488 // exported from this block, export them now. This block should always
1489 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001490 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 // Allow some cases to be rejected.
1493 if (ShouldEmitAsBranches(SwitchCases)) {
1494 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1495 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1496 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1497 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001500 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 SwitchCases.erase(SwitchCases.begin());
1502 return;
1503 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // Okay, we decided not to do this, remove any inserted MBB's and clear
1506 // SwitchCases.
1507 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001508 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 SwitchCases.clear();
1511 }
1512 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001515 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001516 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // Use visitSwitchCase to actually insert the fast branch sequence for this
1519 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001520 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521}
1522
1523/// visitSwitchCase - Emits the necessary code to represent a single node in
1524/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001525void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1526 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527 SDValue Cond;
1528 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001529 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001530
1531 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532 if (CB.CmpMHS == NULL) {
1533 // Fold "(X == true)" to X and "(X == false)" to !X to
1534 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001535 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001536 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001538 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001539 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001541 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001544 } else {
1545 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1546
Anton Korobeynikov23218582008-12-23 22:25:27 +00001547 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1548 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001549
1550 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001551 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552
1553 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001554 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001555 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001557 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001558 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001560 DAG.getConstant(High-Low, VT), ISD::SETULE);
1561 }
1562 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001563
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 // Update successor info
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001565 addSuccessorWithWeight(SwitchBB, CB.TrueBB);
1566 addSuccessorWithWeight(SwitchBB, CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 // Set NextBlock to be the MBB immediately after the current one, if any.
1569 // This is used to avoid emitting unnecessary branches to the next block.
1570 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001571 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001572 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 // If the lhs block is the next block, invert the condition so that we can
1576 // fall through to the lhs instead of the rhs block.
1577 if (CB.TrueBB == NextBlock) {
1578 std::swap(CB.TrueBB, CB.FalseBB);
1579 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001580 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001582
Dale Johannesenf5d97892009-02-04 01:48:28 +00001583 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001585 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001586
Evan Cheng266a99d2010-09-23 06:51:55 +00001587 // Insert the false branch. Do this even if it's a fall through branch,
1588 // this makes it easier to do DAG optimizations which require inverting
1589 // the branch condition.
1590 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1591 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001592
1593 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594}
1595
1596/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001597void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 // Emit the code for the jump table
1599 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001600 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001601 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1602 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001604 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1605 MVT::Other, Index.getValue(1),
1606 Table, Index);
1607 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608}
1609
1610/// visitJumpTableHeader - This function emits necessary code to produce index
1611/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001612void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001613 JumpTableHeader &JTH,
1614 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001615 // Subtract the lowest switch case value from the value being switched on and
1616 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617 // difference between smallest and largest cases.
1618 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001619 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001620 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001621 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001622
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001623 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001624 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001625 // can be used as an index into the jump table in a subsequent basic block.
1626 // This value may be smaller or larger than the target's pointer type, and
1627 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001628 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001629
Dan Gohman89496d02010-07-02 00:10:16 +00001630 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001631 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1632 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001633 JT.Reg = JumpTableReg;
1634
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001635 // Emit the range check for the jump table, and branch to the default block
1636 // for the switch statement if the value being switched on exceeds the largest
1637 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001638 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001639 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001640 DAG.getConstant(JTH.Last-JTH.First,VT),
1641 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642
1643 // Set NextBlock to be the MBB immediately after the current one, if any.
1644 // This is used to avoid emitting unnecessary branches to the next block.
1645 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001646 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001647
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001648 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 NextBlock = BBI;
1650
Dale Johannesen66978ee2009-01-31 02:22:37 +00001651 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001653 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001654
Bill Wendling4533cac2010-01-28 21:51:40 +00001655 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001656 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1657 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001658
Bill Wendling87710f02009-12-21 23:47:40 +00001659 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660}
1661
1662/// visitBitTestHeader - This function emits necessary code to produce value
1663/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001664void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1665 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001666 // Subtract the minimum value
1667 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001668 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001669 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001670 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671
1672 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001673 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001674 TLI.getSetCCResultType(Sub.getValueType()),
1675 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001676 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677
Evan Chengd08e5b42011-01-06 01:02:44 +00001678 // Determine the type of the test operands.
1679 bool UsePtrType = false;
1680 if (!TLI.isTypeLegal(VT))
1681 UsePtrType = true;
1682 else {
1683 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1684 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1685 // Switch table case range are encoded into series of masks.
1686 // Just use pointer type, it's guaranteed to fit.
1687 UsePtrType = true;
1688 break;
1689 }
1690 }
1691 if (UsePtrType) {
1692 VT = TLI.getPointerTy();
1693 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1694 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695
Evan Chengd08e5b42011-01-06 01:02:44 +00001696 B.RegVT = VT;
1697 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001698 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001699 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001700
1701 // Set NextBlock to be the MBB immediately after the current one, if any.
1702 // This is used to avoid emitting unnecessary branches to the next block.
1703 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001704 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001705 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706 NextBlock = BBI;
1707
1708 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1709
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001710 addSuccessorWithWeight(SwitchBB, B.Default);
1711 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712
Dale Johannesen66978ee2009-01-31 02:22:37 +00001713 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001715 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001716
Evan Cheng8c1f4322010-09-23 18:32:19 +00001717 if (MBB != NextBlock)
1718 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1719 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001720
Bill Wendling87710f02009-12-21 23:47:40 +00001721 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001722}
1723
1724/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001725void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1726 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001727 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001728 BitTestCase &B,
1729 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001730 EVT VT = BB.RegVT;
1731 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1732 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001733 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001734 unsigned PopCount = CountPopulation_64(B.Mask);
1735 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001736 // Testing for a single bit; just compare the shift count with what it
1737 // would need to be to shift a 1 bit in that position.
1738 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001739 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001740 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001741 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001742 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001743 } else if (PopCount == BB.Range) {
1744 // There is only one zero bit in the range, test for it directly.
1745 Cmp = DAG.getSetCC(getCurDebugLoc(),
1746 TLI.getSetCCResultType(VT),
1747 ShiftOp,
1748 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1749 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001750 } else {
1751 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001752 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1753 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754
Dan Gohman8e0163a2010-06-24 02:06:24 +00001755 // Emit bit tests and jumps
1756 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001757 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001758 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001759 TLI.getSetCCResultType(VT),
1760 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001761 ISD::SETNE);
1762 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001764 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1765 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001766
Dale Johannesen66978ee2009-01-31 02:22:37 +00001767 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001769 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770
1771 // Set NextBlock to be the MBB immediately after the current one, if any.
1772 // This is used to avoid emitting unnecessary branches to the next block.
1773 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001774 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001775 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776 NextBlock = BBI;
1777
Evan Cheng8c1f4322010-09-23 18:32:19 +00001778 if (NextMBB != NextBlock)
1779 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1780 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001781
Bill Wendling87710f02009-12-21 23:47:40 +00001782 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783}
1784
Dan Gohman46510a72010-04-15 01:51:59 +00001785void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001786 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001788 // Retrieve successors.
1789 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1790 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1791
Gabor Greifb67e6b32009-01-15 11:10:44 +00001792 const Value *Callee(I.getCalledValue());
1793 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001794 visitInlineAsm(&I);
1795 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001796 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001797
1798 // If the value of the invoke is used outside of its defining block, make it
1799 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001800 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001801
1802 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001803 InvokeMBB->addSuccessor(Return);
1804 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805
1806 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001807 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1808 MVT::Other, getControlRoot(),
1809 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001810}
1811
Dan Gohman46510a72010-04-15 01:51:59 +00001812void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001813}
1814
Bill Wendling772fe172011-07-27 20:18:04 +00001815void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1816 // FIXME: Handle this
1817}
1818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001819/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1820/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001821bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1822 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001823 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001824 MachineBasicBlock *Default,
1825 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001827
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001828 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001829 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001831 return false;
1832
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 // Get the MachineFunction which holds the current MBB. This is used when
1834 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001835 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836
1837 // Figure out which block is immediately after the current one.
1838 MachineBasicBlock *NextBlock = 0;
1839 MachineFunction::iterator BBI = CR.CaseBB;
1840
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001841 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001842 NextBlock = BBI;
1843
Benjamin Kramerce750f02010-11-22 09:45:38 +00001844 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845 // is the same as the other, but has one bit unset that the other has set,
1846 // use bit manipulation to do two compares at once. For example:
1847 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001848 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1849 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1850 if (Size == 2 && CR.CaseBB == SwitchBB) {
1851 Case &Small = *CR.Range.first;
1852 Case &Big = *(CR.Range.second-1);
1853
1854 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1855 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1856 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1857
1858 // Check that there is only one bit different.
1859 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1860 (SmallValue | BigValue) == BigValue) {
1861 // Isolate the common bit.
1862 APInt CommonBit = BigValue & ~SmallValue;
1863 assert((SmallValue | CommonBit) == BigValue &&
1864 CommonBit.countPopulation() == 1 && "Not a common bit?");
1865
1866 SDValue CondLHS = getValue(SV);
1867 EVT VT = CondLHS.getValueType();
1868 DebugLoc DL = getCurDebugLoc();
1869
1870 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1871 DAG.getConstant(CommonBit, VT));
1872 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1873 Or, DAG.getConstant(BigValue, VT),
1874 ISD::SETEQ);
1875
1876 // Update successor info.
1877 SwitchBB->addSuccessor(Small.BB);
1878 SwitchBB->addSuccessor(Default);
1879
1880 // Insert the true branch.
1881 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1882 getControlRoot(), Cond,
1883 DAG.getBasicBlock(Small.BB));
1884
1885 // Insert the false branch.
1886 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1887 DAG.getBasicBlock(Default));
1888
1889 DAG.setRoot(BrCond);
1890 return true;
1891 }
1892 }
1893 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 // Rearrange the case blocks so that the last one falls through if possible.
1896 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1897 // The last case block won't fall through into 'NextBlock' if we emit the
1898 // branches in this order. See if rearranging a case value would help.
1899 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1900 if (I->BB == NextBlock) {
1901 std::swap(*I, BackCase);
1902 break;
1903 }
1904 }
1905 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001907 // Create a CaseBlock record representing a conditional branch to
1908 // the Case's target mbb if the value being switched on SV is equal
1909 // to C.
1910 MachineBasicBlock *CurBlock = CR.CaseBB;
1911 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1912 MachineBasicBlock *FallThrough;
1913 if (I != E-1) {
1914 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1915 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001916
1917 // Put SV in a virtual register to make it available from the new blocks.
1918 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919 } else {
1920 // If the last case doesn't match, go to the default block.
1921 FallThrough = Default;
1922 }
1923
Dan Gohman46510a72010-04-15 01:51:59 +00001924 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001925 ISD::CondCode CC;
1926 if (I->High == I->Low) {
1927 // This is just small small case range :) containing exactly 1 case
1928 CC = ISD::SETEQ;
1929 LHS = SV; RHS = I->High; MHS = NULL;
1930 } else {
1931 CC = ISD::SETLE;
1932 LHS = I->Low; MHS = SV; RHS = I->High;
1933 }
1934 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001935
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001936 // If emitting the first comparison, just call visitSwitchCase to emit the
1937 // code into the current block. Otherwise, push the CaseBlock onto the
1938 // vector to be later processed by SDISel, and insert the node's MBB
1939 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001940 if (CurBlock == SwitchBB)
1941 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001942 else
1943 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 CurBlock = FallThrough;
1946 }
1947
1948 return true;
1949}
1950
1951static inline bool areJTsAllowed(const TargetLowering &TLI) {
1952 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1954 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001956
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001957static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001958 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001959 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001960 return (LastExt - FirstExt + 1ULL);
1961}
1962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001963/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001964bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1965 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001966 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001967 MachineBasicBlock* Default,
1968 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001969 Case& FrontCase = *CR.Range.first;
1970 Case& BackCase = *(CR.Range.second-1);
1971
Chris Lattnere880efe2009-11-07 07:50:34 +00001972 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1973 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974
Chris Lattnere880efe2009-11-07 07:50:34 +00001975 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1977 I!=E; ++I)
1978 TSize += I->size();
1979
Dan Gohmane0567812010-04-08 23:03:40 +00001980 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001981 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001982
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001983 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001984 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 if (Density < 0.4)
1986 return false;
1987
David Greene4b69d992010-01-05 01:24:57 +00001988 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001989 << "First entry: " << First << ". Last entry: " << Last << '\n'
1990 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001991 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001992
1993 // Get the MachineFunction which holds the current MBB. This is used when
1994 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001995 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996
1997 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001999 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000
2001 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2002
2003 // Create a new basic block to hold the code for loading the address
2004 // of the jump table, and jumping to it. Update successor information;
2005 // we will either branch to the default case for the switch, or the jump
2006 // table.
2007 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2008 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002009
2010 addSuccessorWithWeight(CR.CaseBB, Default);
2011 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013 // Build a vector of destination BBs, corresponding to each target
2014 // of the jump table. If the value of the jump table slot corresponds to
2015 // a case statement, push the case's BB onto the vector, otherwise, push
2016 // the default BB.
2017 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002018 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002020 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2021 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002022
2023 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 DestBBs.push_back(I->BB);
2025 if (TEI==High)
2026 ++I;
2027 } else {
2028 DestBBs.push_back(Default);
2029 }
2030 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002033 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2034 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 E = DestBBs.end(); I != E; ++I) {
2036 if (!SuccsHandled[(*I)->getNumber()]) {
2037 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002038 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 }
2040 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002041
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002042 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002043 unsigned JTEncoding = TLI.getJumpTableEncoding();
2044 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002045 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 // Set the jump table information so that we can codegen it as a second
2048 // MachineBasicBlock
2049 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002050 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2051 if (CR.CaseBB == SwitchBB)
2052 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 JTCases.push_back(JumpTableBlock(JTH, JT));
2055
2056 return true;
2057}
2058
2059/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2060/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002061bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2062 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002063 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002064 MachineBasicBlock *Default,
2065 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 // Get the MachineFunction which holds the current MBB. This is used when
2067 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002068 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069
2070 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002072 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073
2074 Case& FrontCase = *CR.Range.first;
2075 Case& BackCase = *(CR.Range.second-1);
2076 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2077
2078 // Size is the number of Cases represented by this range.
2079 unsigned Size = CR.Range.second - CR.Range.first;
2080
Chris Lattnere880efe2009-11-07 07:50:34 +00002081 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2082 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 double FMetric = 0;
2084 CaseItr Pivot = CR.Range.first + Size/2;
2085
2086 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2087 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002088 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2090 I!=E; ++I)
2091 TSize += I->size();
2092
Chris Lattnere880efe2009-11-07 07:50:34 +00002093 APInt LSize = FrontCase.size();
2094 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002095 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002096 << "First: " << First << ", Last: " << Last <<'\n'
2097 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2099 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002100 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2101 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002102 APInt Range = ComputeRange(LEnd, RBegin);
2103 assert((Range - 2ULL).isNonNegative() &&
2104 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002105 // Use volatile double here to avoid excess precision issues on some hosts,
2106 // e.g. that use 80-bit X87 registers.
2107 volatile double LDensity =
2108 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002109 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002110 volatile double RDensity =
2111 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002112 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002113 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002114 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002115 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002116 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2117 << "LDensity: " << LDensity
2118 << ", RDensity: " << RDensity << '\n'
2119 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120 if (FMetric < Metric) {
2121 Pivot = J;
2122 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002123 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 }
2125
2126 LSize += J->size();
2127 RSize -= J->size();
2128 }
2129 if (areJTsAllowed(TLI)) {
2130 // If our case is dense we *really* should handle it earlier!
2131 assert((FMetric > 0) && "Should handle dense range earlier!");
2132 } else {
2133 Pivot = CR.Range.first + Size/2;
2134 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002136 CaseRange LHSR(CR.Range.first, Pivot);
2137 CaseRange RHSR(Pivot, CR.Range.second);
2138 Constant *C = Pivot->Low;
2139 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002142 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002144 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145 // Pivot's Value, then we can branch directly to the LHS's Target,
2146 // rather than creating a leaf node for it.
2147 if ((LHSR.second - LHSR.first) == 1 &&
2148 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149 cast<ConstantInt>(C)->getValue() ==
2150 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002151 TrueBB = LHSR.first->BB;
2152 } else {
2153 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2154 CurMF->insert(BBI, TrueBB);
2155 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002156
2157 // Put SV in a virtual register to make it available from the new blocks.
2158 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 // Similar to the optimization above, if the Value being switched on is
2162 // known to be less than the Constant CR.LT, and the current Case Value
2163 // is CR.LT - 1, then we can branch directly to the target block for
2164 // the current Case Value, rather than emitting a RHS leaf node for it.
2165 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002166 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2167 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168 FalseBB = RHSR.first->BB;
2169 } else {
2170 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2171 CurMF->insert(BBI, FalseBB);
2172 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002173
2174 // Put SV in a virtual register to make it available from the new blocks.
2175 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176 }
2177
2178 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002179 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 // Otherwise, branch to LHS.
2181 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2182
Dan Gohman99be8ae2010-04-19 22:41:47 +00002183 if (CR.CaseBB == SwitchBB)
2184 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185 else
2186 SwitchCases.push_back(CB);
2187
2188 return true;
2189}
2190
2191/// handleBitTestsSwitchCase - if current case range has few destination and
2192/// range span less, than machine word bitwidth, encode case range into series
2193/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002194bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2195 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002196 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002197 MachineBasicBlock* Default,
2198 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002199 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002200 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201
2202 Case& FrontCase = *CR.Range.first;
2203 Case& BackCase = *(CR.Range.second-1);
2204
2205 // Get the MachineFunction which holds the current MBB. This is used when
2206 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002207 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002208
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002209 // If target does not have legal shift left, do not emit bit tests at all.
2210 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2211 return false;
2212
Anton Korobeynikov23218582008-12-23 22:25:27 +00002213 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2215 I!=E; ++I) {
2216 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002217 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 // Count unique destinations
2221 SmallSet<MachineBasicBlock*, 4> Dests;
2222 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2223 Dests.insert(I->BB);
2224 if (Dests.size() > 3)
2225 // Don't bother the code below, if there are too much unique destinations
2226 return false;
2227 }
David Greene4b69d992010-01-05 01:24:57 +00002228 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002229 << Dests.size() << '\n'
2230 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002233 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2234 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002235 APInt cmpRange = maxValue - minValue;
2236
David Greene4b69d992010-01-05 01:24:57 +00002237 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002238 << "Low bound: " << minValue << '\n'
2239 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002240
Dan Gohmane0567812010-04-08 23:03:40 +00002241 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 (!(Dests.size() == 1 && numCmps >= 3) &&
2243 !(Dests.size() == 2 && numCmps >= 5) &&
2244 !(Dests.size() >= 3 && numCmps >= 6)))
2245 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002246
David Greene4b69d992010-01-05 01:24:57 +00002247 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002248 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250 // Optimize the case where all the case values fit in a
2251 // word without having to subtract minValue. In this case,
2252 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002253 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002254 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002256 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002258
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 CaseBitsVector CasesBits;
2260 unsigned i, count = 0;
2261
2262 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2263 MachineBasicBlock* Dest = I->BB;
2264 for (i = 0; i < count; ++i)
2265 if (Dest == CasesBits[i].BB)
2266 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 if (i == count) {
2269 assert((count < 3) && "Too much destinations to test!");
2270 CasesBits.push_back(CaseBits(0, Dest, 0));
2271 count++;
2272 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002273
2274 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2275 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2276
2277 uint64_t lo = (lowValue - lowBound).getZExtValue();
2278 uint64_t hi = (highValue - lowBound).getZExtValue();
2279
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002280 for (uint64_t j = lo; j <= hi; j++) {
2281 CasesBits[i].Mask |= 1ULL << j;
2282 CasesBits[i].Bits++;
2283 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285 }
2286 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 BitTestInfo BTC;
2289
2290 // Figure out which block is immediately after the current one.
2291 MachineFunction::iterator BBI = CR.CaseBB;
2292 ++BBI;
2293
2294 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2295
David Greene4b69d992010-01-05 01:24:57 +00002296 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002298 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002299 << ", Bits: " << CasesBits[i].Bits
2300 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301
2302 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2303 CurMF->insert(BBI, CaseBB);
2304 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2305 CaseBB,
2306 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002307
2308 // Put SV in a virtual register to make it available from the new blocks.
2309 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002311
2312 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002313 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 CR.CaseBB, Default, BTC);
2315
Dan Gohman99be8ae2010-04-19 22:41:47 +00002316 if (CR.CaseBB == SwitchBB)
2317 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 BitTestCases.push_back(BTB);
2320
2321 return true;
2322}
2323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002325size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2326 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002327 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002328
2329 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002330 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002331 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2332 Cases.push_back(Case(SI.getSuccessorValue(i),
2333 SI.getSuccessorValue(i),
2334 SMBB));
2335 }
2336 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2337
2338 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002339 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 // Must recompute end() each iteration because it may be
2341 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002342 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2343 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002344 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2345 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 MachineBasicBlock* nextBB = J->BB;
2347 MachineBasicBlock* currentBB = I->BB;
2348
2349 // If the two neighboring cases go to the same destination, merge them
2350 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002351 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 I->High = J->High;
2353 J = Cases.erase(J);
2354 } else {
2355 I = J++;
2356 }
2357 }
2358
2359 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2360 if (I->Low != I->High)
2361 // A range counts double, since it requires two compares.
2362 ++numCmps;
2363 }
2364
2365 return numCmps;
2366}
2367
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002368void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2369 MachineBasicBlock *Last) {
2370 // Update JTCases.
2371 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2372 if (JTCases[i].first.HeaderBB == First)
2373 JTCases[i].first.HeaderBB = Last;
2374
2375 // Update BitTestCases.
2376 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2377 if (BitTestCases[i].Parent == First)
2378 BitTestCases[i].Parent = Last;
2379}
2380
Dan Gohman46510a72010-04-15 01:51:59 +00002381void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002382 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 // Figure out which block is immediately after the current one.
2385 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2387
2388 // If there is only the default destination, branch to it if it is not the
2389 // next basic block. Otherwise, just fall through.
2390 if (SI.getNumOperands() == 2) {
2391 // Update machine-CFG edges.
2392
2393 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002394 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002395 if (Default != NextBlock)
2396 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2397 MVT::Other, getControlRoot(),
2398 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400 return;
2401 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002402
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 // If there are any non-default case statements, create a vector of Cases
2404 // representing each one, and sort the vector so that we can efficiently
2405 // create a binary search tree from them.
2406 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002407 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002408 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002409 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002410 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411
2412 // Get the Value to be switched on and default basic blocks, which will be
2413 // inserted into CaseBlock records, representing basic blocks in the binary
2414 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002415 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416
2417 // Push the initial CaseRec onto the worklist
2418 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002419 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2420 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421
2422 while (!WorkList.empty()) {
2423 // Grab a record representing a case range to process off the worklist
2424 CaseRec CR = WorkList.back();
2425 WorkList.pop_back();
2426
Dan Gohman99be8ae2010-04-19 22:41:47 +00002427 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 // If the range has few cases (two or less) emit a series of specific
2431 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002432 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002434
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002435 // If the switch has more than 5 blocks, and at least 40% dense, and the
2436 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002438 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2442 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002443 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444 }
2445}
2446
Dan Gohman46510a72010-04-15 01:51:59 +00002447void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002448 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002449
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002450 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002451 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002452 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002453 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002454 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002455 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002456 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002457 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2458 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2459 addSuccessorWithWeight(IndirectBrMBB, Succ);
2460 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002461
Bill Wendling4533cac2010-01-28 21:51:40 +00002462 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2463 MVT::Other, getControlRoot(),
2464 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002465}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466
Dan Gohman46510a72010-04-15 01:51:59 +00002467void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002469 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002470 if (isa<Constant>(I.getOperand(0)) &&
2471 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2472 SDValue Op2 = getValue(I.getOperand(1));
2473 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2474 Op2.getValueType(), Op2));
2475 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002477
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002478 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479}
2480
Dan Gohman46510a72010-04-15 01:51:59 +00002481void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482 SDValue Op1 = getValue(I.getOperand(0));
2483 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002484 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2485 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002486}
2487
Dan Gohman46510a72010-04-15 01:51:59 +00002488void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489 SDValue Op1 = getValue(I.getOperand(0));
2490 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002491
2492 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2493
Chris Lattnerd3027732011-02-13 09:02:52 +00002494 // Coerce the shift amount to the right type if we can.
2495 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002496 unsigned ShiftSize = ShiftTy.getSizeInBits();
2497 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002498 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002499
Dan Gohman57fc82d2009-04-09 03:51:29 +00002500 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002501 if (ShiftSize > Op2Size)
2502 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002503
Dan Gohman57fc82d2009-04-09 03:51:29 +00002504 // If the operand is larger than the shift count type but the shift
2505 // count type has enough bits to represent any shift value, truncate
2506 // it now. This is a common case and it exposes the truncate to
2507 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002508 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2509 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2510 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002511 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002512 else
Chris Lattnere0751182011-02-13 19:09:16 +00002513 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002514 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002515
Bill Wendling4533cac2010-01-28 21:51:40 +00002516 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2517 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518}
2519
Benjamin Kramer9c640302011-07-08 10:31:30 +00002520void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002521 SDValue Op1 = getValue(I.getOperand(0));
2522 SDValue Op2 = getValue(I.getOperand(1));
2523
2524 // Turn exact SDivs into multiplications.
2525 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2526 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002527 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2528 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002529 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2530 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2531 else
2532 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2533 Op1, Op2));
2534}
2535
Dan Gohman46510a72010-04-15 01:51:59 +00002536void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002538 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002540 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 predicate = ICmpInst::Predicate(IC->getPredicate());
2542 SDValue Op1 = getValue(I.getOperand(0));
2543 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002544 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002545
Owen Andersone50ed302009-08-10 22:56:29 +00002546 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002547 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548}
2549
Dan Gohman46510a72010-04-15 01:51:59 +00002550void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002552 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002554 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 predicate = FCmpInst::Predicate(FC->getPredicate());
2556 SDValue Op1 = getValue(I.getOperand(0));
2557 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002558 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002559 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002560 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561}
2562
Dan Gohman46510a72010-04-15 01:51:59 +00002563void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002564 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002565 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2566 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002567 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002568
Bill Wendling49fcff82009-12-21 22:30:11 +00002569 SmallVector<SDValue, 4> Values(NumValues);
2570 SDValue Cond = getValue(I.getOperand(0));
2571 SDValue TrueVal = getValue(I.getOperand(1));
2572 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002573
Bill Wendling4533cac2010-01-28 21:51:40 +00002574 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002575 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002576 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2577 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002578 SDValue(TrueVal.getNode(),
2579 TrueVal.getResNo() + i),
2580 SDValue(FalseVal.getNode(),
2581 FalseVal.getResNo() + i));
2582
Bill Wendling4533cac2010-01-28 21:51:40 +00002583 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2584 DAG.getVTList(&ValueVTs[0], NumValues),
2585 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002586}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587
Dan Gohman46510a72010-04-15 01:51:59 +00002588void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2590 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002591 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002592 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002593}
2594
Dan Gohman46510a72010-04-15 01:51:59 +00002595void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002596 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2597 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2598 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002599 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002600 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601}
2602
Dan Gohman46510a72010-04-15 01:51:59 +00002603void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2605 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2606 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002607 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002608 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609}
2610
Dan Gohman46510a72010-04-15 01:51:59 +00002611void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612 // FPTrunc is never a no-op cast, no need to check
2613 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002614 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002615 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2616 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617}
2618
Dan Gohman46510a72010-04-15 01:51:59 +00002619void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002620 // FPTrunc is never a no-op cast, no need to check
2621 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002622 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002623 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002624}
2625
Dan Gohman46510a72010-04-15 01:51:59 +00002626void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627 // FPToUI is never a no-op cast, no need to check
2628 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002629 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002630 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631}
2632
Dan Gohman46510a72010-04-15 01:51:59 +00002633void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002634 // FPToSI is never a no-op cast, no need to check
2635 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002636 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002637 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002638}
2639
Dan Gohman46510a72010-04-15 01:51:59 +00002640void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002641 // UIToFP is never a no-op cast, no need to check
2642 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002643 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002644 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645}
2646
Dan Gohman46510a72010-04-15 01:51:59 +00002647void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002648 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002650 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002651 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002652}
2653
Dan Gohman46510a72010-04-15 01:51:59 +00002654void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002655 // What to do depends on the size of the integer and the size of the pointer.
2656 // We can either truncate, zero extend, or no-op, accordingly.
2657 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002658 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002659 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660}
2661
Dan Gohman46510a72010-04-15 01:51:59 +00002662void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002663 // What to do depends on the size of the integer and the size of the pointer.
2664 // We can either truncate, zero extend, or no-op, accordingly.
2665 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002666 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002667 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668}
2669
Dan Gohman46510a72010-04-15 01:51:59 +00002670void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002672 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673
Bill Wendling49fcff82009-12-21 22:30:11 +00002674 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002675 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002676 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002677 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002678 DestVT, N)); // convert types.
2679 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002680 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681}
2682
Dan Gohman46510a72010-04-15 01:51:59 +00002683void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684 SDValue InVec = getValue(I.getOperand(0));
2685 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002686 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002687 TLI.getPointerTy(),
2688 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002689 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2690 TLI.getValueType(I.getType()),
2691 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692}
2693
Dan Gohman46510a72010-04-15 01:51:59 +00002694void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002696 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002697 TLI.getPointerTy(),
2698 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002699 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2700 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701}
2702
Mon P Wangaeb06d22008-11-10 04:46:22 +00002703// Utility for visitShuffleVector - Returns true if the mask is mask starting
2704// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002705static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2706 unsigned MaskNumElts = Mask.size();
2707 for (unsigned i = 0; i != MaskNumElts; ++i)
2708 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002710 return true;
2711}
2712
Dan Gohman46510a72010-04-15 01:51:59 +00002713void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002715 SDValue Src1 = getValue(I.getOperand(0));
2716 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 // Convert the ConstantVector mask operand into an array of ints, with -1
2719 // representing undef values.
2720 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002721 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002722 unsigned MaskNumElts = MaskElts.size();
2723 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 if (isa<UndefValue>(MaskElts[i]))
2725 Mask.push_back(-1);
2726 else
2727 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2728 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002729
Owen Andersone50ed302009-08-10 22:56:29 +00002730 EVT VT = TLI.getValueType(I.getType());
2731 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002732 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002733
Mon P Wangc7849c22008-11-16 05:06:27 +00002734 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002735 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2736 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002737 return;
2738 }
2739
2740 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002741 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2742 // Mask is longer than the source vectors and is a multiple of the source
2743 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002744 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002745 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2746 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002747 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2748 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002749 return;
2750 }
2751
Mon P Wangc7849c22008-11-16 05:06:27 +00002752 // Pad both vectors with undefs to make them the same length as the mask.
2753 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2755 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002756 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002757
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2759 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002760 MOps1[0] = Src1;
2761 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002762
2763 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2764 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 &MOps1[0], NumConcat);
2766 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002767 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002769
Mon P Wangaeb06d22008-11-10 04:46:22 +00002770 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002772 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002774 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 MappedOps.push_back(Idx);
2776 else
2777 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002778 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002779
Bill Wendling4533cac2010-01-28 21:51:40 +00002780 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2781 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002782 return;
2783 }
2784
Mon P Wangc7849c22008-11-16 05:06:27 +00002785 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002786 // Analyze the access pattern of the vector to see if we can extract
2787 // two subvectors and do the shuffle. The analysis is done by calculating
2788 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002789 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2790 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002791 int MaxRange[2] = {-1, -1};
2792
Nate Begeman5a5ca152009-04-29 05:20:52 +00002793 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 int Idx = Mask[i];
2795 int Input = 0;
2796 if (Idx < 0)
2797 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002798
Nate Begeman5a5ca152009-04-29 05:20:52 +00002799 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 Input = 1;
2801 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002802 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 if (Idx > MaxRange[Input])
2804 MaxRange[Input] = Idx;
2805 if (Idx < MinRange[Input])
2806 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002807 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002808
Mon P Wangc7849c22008-11-16 05:06:27 +00002809 // Check if the access is smaller than the vector size and can we find
2810 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002811 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2812 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002813 int StartIdx[2]; // StartIdx to extract from
2814 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002815 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002816 RangeUse[Input] = 0; // Unused
2817 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002818 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002819 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002820 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002821 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002822 RangeUse[Input] = 1; // Extract from beginning of the vector
2823 StartIdx[Input] = 0;
2824 } else {
2825 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002826 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002827 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002828 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002829 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002830 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002831 }
2832
Bill Wendling636e2582009-08-21 18:16:06 +00002833 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002834 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002835 return;
2836 }
2837 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2838 // Extract appropriate subvector and generate a vector shuffle
2839 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002840 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002841 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002842 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002843 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002844 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002845 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002846 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002847
Mon P Wangc7849c22008-11-16 05:06:27 +00002848 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002850 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 int Idx = Mask[i];
2852 if (Idx < 0)
2853 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002854 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 MappedOps.push_back(Idx - StartIdx[0]);
2856 else
2857 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002858 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002859
Bill Wendling4533cac2010-01-28 21:51:40 +00002860 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2861 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002862 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002863 }
2864 }
2865
Mon P Wangc7849c22008-11-16 05:06:27 +00002866 // We can't use either concat vectors or extract subvectors so fall back to
2867 // replacing the shuffle with extract and build vector.
2868 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002869 EVT EltVT = VT.getVectorElementType();
2870 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002871 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002872 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002874 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002875 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002877 SDValue Res;
2878
Nate Begeman5a5ca152009-04-29 05:20:52 +00002879 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002880 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2881 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002882 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002883 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2884 EltVT, Src2,
2885 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2886
2887 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002888 }
2889 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002890
Bill Wendling4533cac2010-01-28 21:51:40 +00002891 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2892 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002893}
2894
Dan Gohman46510a72010-04-15 01:51:59 +00002895void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002896 const Value *Op0 = I.getOperand(0);
2897 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002898 Type *AggTy = I.getType();
2899 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900 bool IntoUndef = isa<UndefValue>(Op0);
2901 bool FromUndef = isa<UndefValue>(Op1);
2902
Jay Foadfc6d3a42011-07-13 10:26:04 +00002903 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002904
Owen Andersone50ed302009-08-10 22:56:29 +00002905 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002906 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002907 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2909
2910 unsigned NumAggValues = AggValueVTs.size();
2911 unsigned NumValValues = ValValueVTs.size();
2912 SmallVector<SDValue, 4> Values(NumAggValues);
2913
2914 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002915 unsigned i = 0;
2916 // Copy the beginning value(s) from the original aggregate.
2917 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002918 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 SDValue(Agg.getNode(), Agg.getResNo() + i);
2920 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002921 if (NumValValues) {
2922 SDValue Val = getValue(Op1);
2923 for (; i != LinearIndex + NumValValues; ++i)
2924 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2925 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2926 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002927 // Copy remaining value(s) from the original aggregate.
2928 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002929 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930 SDValue(Agg.getNode(), Agg.getResNo() + i);
2931
Bill Wendling4533cac2010-01-28 21:51:40 +00002932 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2933 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2934 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002935}
2936
Dan Gohman46510a72010-04-15 01:51:59 +00002937void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002939 Type *AggTy = Op0->getType();
2940 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 bool OutOfUndef = isa<UndefValue>(Op0);
2942
Jay Foadfc6d3a42011-07-13 10:26:04 +00002943 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002944
Owen Andersone50ed302009-08-10 22:56:29 +00002945 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002946 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2947
2948 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00002949
2950 // Ignore a extractvalue that produces an empty object
2951 if (!NumValValues) {
2952 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2953 return;
2954 }
2955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002956 SmallVector<SDValue, 4> Values(NumValValues);
2957
2958 SDValue Agg = getValue(Op0);
2959 // Copy out the selected value(s).
2960 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2961 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002962 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002963 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002964 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965
Bill Wendling4533cac2010-01-28 21:51:40 +00002966 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2967 DAG.getVTList(&ValValueVTs[0], NumValValues),
2968 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969}
2970
Dan Gohman46510a72010-04-15 01:51:59 +00002971void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002973 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974
Dan Gohman46510a72010-04-15 01:51:59 +00002975 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002977 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002978 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2980 if (Field) {
2981 // N = N + Offset
2982 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002983 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002984 DAG.getIntPtrConstant(Offset));
2985 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 Ty = StTy->getElementType(Field);
2988 } else {
2989 Ty = cast<SequentialType>(Ty)->getElementType();
2990
2991 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002992 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002993 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002994 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002995 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002996 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002997 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002998 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002999 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003000 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3001 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003002 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003003 else
Evan Chengb1032a82009-02-09 20:54:38 +00003004 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003005
Dale Johannesen66978ee2009-01-31 02:22:37 +00003006 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003007 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003008 continue;
3009 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003010
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003011 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003012 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3013 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 SDValue IdxN = getValue(Idx);
3015
3016 // If the index is smaller or larger than intptr_t, truncate or extend
3017 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003018 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019
3020 // If this is a multiply by a power of two, turn it into a shl
3021 // immediately. This is a very common case.
3022 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003023 if (ElementSize.isPowerOf2()) {
3024 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003025 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003026 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003027 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003029 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003030 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003031 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032 }
3033 }
3034
Scott Michelfdc40a02009-02-17 22:15:04 +00003035 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003036 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003037 }
3038 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 setValue(&I, N);
3041}
3042
Dan Gohman46510a72010-04-15 01:51:59 +00003043void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 // If this is a fixed sized alloca in the entry block of the function,
3045 // allocate it statically on the stack.
3046 if (FuncInfo.StaticAllocaMap.count(&I))
3047 return; // getValue will auto-populate this.
3048
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003049 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003050 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 unsigned Align =
3052 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3053 I.getAlignment());
3054
3055 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003056
Owen Andersone50ed302009-08-10 22:56:29 +00003057 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003058 if (AllocSize.getValueType() != IntPtr)
3059 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3060
3061 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3062 AllocSize,
3063 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065 // Handle alignment. If the requested alignment is less than or equal to
3066 // the stack alignment, ignore it. If the size is greater than or equal to
3067 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003068 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069 if (Align <= StackAlign)
3070 Align = 0;
3071
3072 // Round the size of the allocation up to the stack alignment size
3073 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003074 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003075 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003079 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003080 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003081 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3082
3083 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003084 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003085 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003086 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087 setValue(&I, DSA);
3088 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090 // Inform the Frame Information that we have just allocated a variable-sized
3091 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003092 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093}
3094
Dan Gohman46510a72010-04-15 01:51:59 +00003095void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 const Value *SV = I.getOperand(0);
3097 SDValue Ptr = getValue(SV);
3098
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003099 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003102 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003104 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105
Owen Andersone50ed302009-08-10 22:56:29 +00003106 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107 SmallVector<uint64_t, 4> Offsets;
3108 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3109 unsigned NumValues = ValueVTs.size();
3110 if (NumValues == 0)
3111 return;
3112
3113 SDValue Root;
3114 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003115 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003116 // Serialize volatile loads with other side effects.
3117 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003118 else if (AA->pointsToConstantMemory(
3119 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120 // Do not serialize (non-volatile) loads of constant memory with anything.
3121 Root = DAG.getEntryNode();
3122 ConstantMemory = true;
3123 } else {
3124 // Do not serialize non-volatile loads against each other.
3125 Root = DAG.getRoot();
3126 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003128 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003129 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3130 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003131 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003132 unsigned ChainI = 0;
3133 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3134 // Serializing loads here may result in excessive register pressure, and
3135 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3136 // could recover a bit by hoisting nodes upward in the chain by recognizing
3137 // they are side-effect free or do not alias. The optimizer should really
3138 // avoid this case by converting large object/array copies to llvm.memcpy
3139 // (MaxParallelChains should always remain as failsafe).
3140 if (ChainI == MaxParallelChains) {
3141 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3142 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3143 MVT::Other, &Chains[0], ChainI);
3144 Root = Chain;
3145 ChainI = 0;
3146 }
Bill Wendling856ff412009-12-22 00:12:37 +00003147 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3148 PtrVT, Ptr,
3149 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003150 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003151 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003152 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003154 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003155 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003159 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003160 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161 if (isVolatile)
3162 DAG.setRoot(Chain);
3163 else
3164 PendingLoads.push_back(Chain);
3165 }
3166
Bill Wendling4533cac2010-01-28 21:51:40 +00003167 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3168 DAG.getVTList(&ValueVTs[0], NumValues),
3169 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003170}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003171
Dan Gohman46510a72010-04-15 01:51:59 +00003172void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3173 const Value *SrcV = I.getOperand(0);
3174 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003175
Owen Andersone50ed302009-08-10 22:56:29 +00003176 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003177 SmallVector<uint64_t, 4> Offsets;
3178 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3179 unsigned NumValues = ValueVTs.size();
3180 if (NumValues == 0)
3181 return;
3182
3183 // Get the lowered operands. Note that we do this after
3184 // checking if NumResults is zero, because with zero results
3185 // the operands won't have values in the map.
3186 SDValue Src = getValue(SrcV);
3187 SDValue Ptr = getValue(PtrV);
3188
3189 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003190 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3191 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003192 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003193 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003194 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003196 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003197
Andrew Trickde91f3c2010-11-12 17:50:46 +00003198 unsigned ChainI = 0;
3199 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3200 // See visitLoad comments.
3201 if (ChainI == MaxParallelChains) {
3202 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3203 MVT::Other, &Chains[0], ChainI);
3204 Root = Chain;
3205 ChainI = 0;
3206 }
Bill Wendling856ff412009-12-22 00:12:37 +00003207 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3208 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003209 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3210 SDValue(Src.getNode(), Src.getResNo() + i),
3211 Add, MachinePointerInfo(PtrV, Offsets[i]),
3212 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3213 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003214 }
3215
Devang Patel7e13efa2010-10-26 22:14:52 +00003216 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003217 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003218 ++SDNodeOrder;
3219 AssignOrderingToNode(StoreNode.getNode());
3220 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003221}
3222
Eli Friedman47f35132011-07-25 23:16:38 +00003223void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003224 DebugLoc dl = getCurDebugLoc();
3225 SDValue Ops[3];
3226 Ops[0] = getRoot();
3227 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3228 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3229 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003230}
3231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003232/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3233/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003234void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003235 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003236 bool HasChain = !I.doesNotAccessMemory();
3237 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3238
3239 // Build the operand list.
3240 SmallVector<SDValue, 8> Ops;
3241 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3242 if (OnlyLoad) {
3243 // We don't need to serialize loads against other loads.
3244 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003245 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246 Ops.push_back(getRoot());
3247 }
3248 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003249
3250 // Info is set by getTgtMemInstrinsic
3251 TargetLowering::IntrinsicInfo Info;
3252 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3253
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003254 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003255 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3256 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003257 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003258
3259 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003260 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3261 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003262 assert(TLI.isTypeLegal(Op.getValueType()) &&
3263 "Intrinsic uses a non-legal type?");
3264 Ops.push_back(Op);
3265 }
3266
Owen Andersone50ed302009-08-10 22:56:29 +00003267 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003268 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3269#ifndef NDEBUG
3270 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3271 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3272 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003273 }
Bob Wilson8d919552009-07-31 22:41:21 +00003274#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003276 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003278
Bob Wilson8d919552009-07-31 22:41:21 +00003279 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003280
3281 // Create the node.
3282 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003283 if (IsTgtIntrinsic) {
3284 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003285 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003286 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003287 Info.memVT,
3288 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003289 Info.align, Info.vol,
3290 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003291 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003292 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003293 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003294 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003295 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003296 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003297 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003298 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003299 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003300 }
3301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003302 if (HasChain) {
3303 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3304 if (OnlyLoad)
3305 PendingLoads.push_back(Chain);
3306 else
3307 DAG.setRoot(Chain);
3308 }
Bill Wendling856ff412009-12-22 00:12:37 +00003309
Benjamin Kramerf0127052010-01-05 13:12:22 +00003310 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003311 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003312 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003313 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003314 }
Bill Wendling856ff412009-12-22 00:12:37 +00003315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003316 setValue(&I, Result);
3317 }
3318}
3319
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003320/// GetSignificand - Get the significand and build it into a floating-point
3321/// number with exponent of 1:
3322///
3323/// Op = (Op & 0x007fffff) | 0x3f800000;
3324///
3325/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003326static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003327GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3329 DAG.getConstant(0x007fffff, MVT::i32));
3330 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3331 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003332 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003333}
3334
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003335/// GetExponent - Get the exponent:
3336///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003337/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338///
3339/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003340static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003341GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003342 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3344 DAG.getConstant(0x7f800000, MVT::i32));
3345 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003346 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003347 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3348 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003349 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003350}
3351
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003352/// getF32Constant - Get 32-bit floating point constant.
3353static SDValue
3354getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356}
3357
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003358/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003359/// visitIntrinsicCall: I is a call instruction
3360/// Op is the associated NodeType for I
3361const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003362SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3363 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003364 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003365 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003366 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003367 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003368 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003369 getValue(I.getArgOperand(0)),
3370 getValue(I.getArgOperand(1)),
3371 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003372 setValue(&I, L);
3373 DAG.setRoot(L.getValue(1));
3374 return 0;
3375}
3376
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003377// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003378const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003379SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003380 SDValue Op1 = getValue(I.getArgOperand(0));
3381 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003382
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003384 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003385 return 0;
3386}
Bill Wendling74c37652008-12-09 22:08:41 +00003387
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003388/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3389/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003390void
Dan Gohman46510a72010-04-15 01:51:59 +00003391SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003392 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003393 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003394
Gabor Greif0635f352010-06-25 09:38:13 +00003395 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003396 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003397 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003398
3399 // Put the exponent in the right bit position for later addition to the
3400 // final result:
3401 //
3402 // #define LOG2OFe 1.4426950f
3403 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003405 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003407
3408 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3410 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003411
3412 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003414 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003415
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003416 if (LimitFloatPrecision <= 6) {
3417 // For floating-point precision of 6:
3418 //
3419 // TwoToFractionalPartOfX =
3420 // 0.997535578f +
3421 // (0.735607626f + 0.252464424f * x) * x;
3422 //
3423 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003425 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003427 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3429 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003430 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003431 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003432
3433 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003435 TwoToFracPartOfX, IntegerPartOfX);
3436
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003437 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003438 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3439 // For floating-point precision of 12:
3440 //
3441 // TwoToFractionalPartOfX =
3442 // 0.999892986f +
3443 // (0.696457318f +
3444 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3445 //
3446 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3452 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3455 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003457 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003458
3459 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003461 TwoToFracPartOfX, IntegerPartOfX);
3462
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003463 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003464 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3465 // For floating-point precision of 18:
3466 //
3467 // TwoToFractionalPartOfX =
3468 // 0.999999982f +
3469 // (0.693148872f +
3470 // (0.240227044f +
3471 // (0.554906021e-1f +
3472 // (0.961591928e-2f +
3473 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3474 //
3475 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003479 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3481 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3484 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3487 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3490 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003491 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3493 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003495 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003497
3498 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003500 TwoToFracPartOfX, IntegerPartOfX);
3501
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003502 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003503 }
3504 } else {
3505 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003506 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003507 getValue(I.getArgOperand(0)).getValueType(),
3508 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003509 }
3510
Dale Johannesen59e577f2008-09-05 18:38:42 +00003511 setValue(&I, result);
3512}
3513
Bill Wendling39150252008-09-09 20:39:27 +00003514/// visitLog - Lower a log intrinsic. Handles the special sequences for
3515/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003516void
Dan Gohman46510a72010-04-15 01:51:59 +00003517SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003518 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003519 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003520
Gabor Greif0635f352010-06-25 09:38:13 +00003521 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003522 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003523 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003524 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003525
3526 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003527 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003529 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003530
3531 // Get the significand and build it into a floating-point number with
3532 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003533 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003534
3535 if (LimitFloatPrecision <= 6) {
3536 // For floating-point precision of 6:
3537 //
3538 // LogofMantissa =
3539 // -1.1609546f +
3540 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003541 //
Bill Wendling39150252008-09-09 20:39:27 +00003542 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003544 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003546 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3548 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003549 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003550
Scott Michelfdc40a02009-02-17 22:15:04 +00003551 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003553 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3554 // For floating-point precision of 12:
3555 //
3556 // LogOfMantissa =
3557 // -1.7417939f +
3558 // (2.8212026f +
3559 // (-1.4699568f +
3560 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3561 //
3562 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003566 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3568 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003569 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3571 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3574 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003575 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003576
Scott Michelfdc40a02009-02-17 22:15:04 +00003577 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003579 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3580 // For floating-point precision of 18:
3581 //
3582 // LogOfMantissa =
3583 // -2.1072184f +
3584 // (4.2372794f +
3585 // (-3.7029485f +
3586 // (2.2781945f +
3587 // (-0.87823314f +
3588 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3589 //
3590 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3596 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3599 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3602 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3605 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3608 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003610
Scott Michelfdc40a02009-02-17 22:15:04 +00003611 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003613 }
3614 } else {
3615 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003616 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003617 getValue(I.getArgOperand(0)).getValueType(),
3618 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003619 }
3620
Dale Johannesen59e577f2008-09-05 18:38:42 +00003621 setValue(&I, result);
3622}
3623
Bill Wendling3eb59402008-09-09 00:28:24 +00003624/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3625/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003626void
Dan Gohman46510a72010-04-15 01:51:59 +00003627SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003628 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003629 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003630
Gabor Greif0635f352010-06-25 09:38:13 +00003631 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003632 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003633 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003634 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003635
Bill Wendling39150252008-09-09 20:39:27 +00003636 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003637 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003638
Bill Wendling3eb59402008-09-09 00:28:24 +00003639 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003640 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003641 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003642
Bill Wendling3eb59402008-09-09 00:28:24 +00003643 // Different possible minimax approximations of significand in
3644 // floating-point for various degrees of accuracy over [1,2].
3645 if (LimitFloatPrecision <= 6) {
3646 // For floating-point precision of 6:
3647 //
3648 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3649 //
3650 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003652 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003654 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3656 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003658
Scott Michelfdc40a02009-02-17 22:15:04 +00003659 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003661 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3662 // For floating-point precision of 12:
3663 //
3664 // Log2ofMantissa =
3665 // -2.51285454f +
3666 // (4.07009056f +
3667 // (-2.12067489f +
3668 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003669 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003670 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003674 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3676 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003677 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3679 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3682 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003684
Scott Michelfdc40a02009-02-17 22:15:04 +00003685 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003687 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3688 // For floating-point precision of 18:
3689 //
3690 // Log2ofMantissa =
3691 // -3.0400495f +
3692 // (6.1129976f +
3693 // (-5.3420409f +
3694 // (3.2865683f +
3695 // (-1.2669343f +
3696 // (0.27515199f -
3697 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3698 //
3699 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003703 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3705 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3708 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3711 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3714 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3717 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003718 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003719
Scott Michelfdc40a02009-02-17 22:15:04 +00003720 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003722 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003723 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003724 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003725 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003726 getValue(I.getArgOperand(0)).getValueType(),
3727 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003728 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003729
Dale Johannesen59e577f2008-09-05 18:38:42 +00003730 setValue(&I, result);
3731}
3732
Bill Wendling3eb59402008-09-09 00:28:24 +00003733/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3734/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003735void
Dan Gohman46510a72010-04-15 01:51:59 +00003736SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003737 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003738 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003739
Gabor Greif0635f352010-06-25 09:38:13 +00003740 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003741 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003742 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003743 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003744
Bill Wendling39150252008-09-09 20:39:27 +00003745 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003746 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003749
3750 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003751 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003752 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003753
3754 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003755 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003756 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003757 // Log10ofMantissa =
3758 // -0.50419619f +
3759 // (0.60948995f - 0.10380950f * x) * x;
3760 //
3761 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003765 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3767 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003768 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003769
Scott Michelfdc40a02009-02-17 22:15:04 +00003770 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003772 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3773 // For floating-point precision of 12:
3774 //
3775 // Log10ofMantissa =
3776 // -0.64831180f +
3777 // (0.91751397f +
3778 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3779 //
3780 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003782 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3786 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003787 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3789 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003790 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003791
Scott Michelfdc40a02009-02-17 22:15:04 +00003792 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003794 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003795 // For floating-point precision of 18:
3796 //
3797 // Log10ofMantissa =
3798 // -0.84299375f +
3799 // (1.5327582f +
3800 // (-1.0688956f +
3801 // (0.49102474f +
3802 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3803 //
3804 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3810 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003811 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3813 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3816 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3819 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003821
Scott Michelfdc40a02009-02-17 22:15:04 +00003822 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003824 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003825 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003826 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003827 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003828 getValue(I.getArgOperand(0)).getValueType(),
3829 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003830 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003831
Dale Johannesen59e577f2008-09-05 18:38:42 +00003832 setValue(&I, result);
3833}
3834
Bill Wendlinge10c8142008-09-09 22:39:21 +00003835/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3836/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003837void
Dan Gohman46510a72010-04-15 01:51:59 +00003838SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003839 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003840 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003841
Gabor Greif0635f352010-06-25 09:38:13 +00003842 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003843 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003844 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003845
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003847
3848 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3850 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003851
3852 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003854 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003855
3856 if (LimitFloatPrecision <= 6) {
3857 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003858 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003859 // TwoToFractionalPartOfX =
3860 // 0.997535578f +
3861 // (0.735607626f + 0.252464424f * x) * x;
3862 //
3863 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003865 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003867 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3869 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003870 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003871 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003872 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003874
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003875 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003877 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3878 // For floating-point precision of 12:
3879 //
3880 // TwoToFractionalPartOfX =
3881 // 0.999892986f +
3882 // (0.696457318f +
3883 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3884 //
3885 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003889 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3891 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003892 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3894 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003895 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003896 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003897 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003899
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003900 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003902 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3903 // For floating-point precision of 18:
3904 //
3905 // TwoToFractionalPartOfX =
3906 // 0.999999982f +
3907 // (0.693148872f +
3908 // (0.240227044f +
3909 // (0.554906021e-1f +
3910 // (0.961591928e-2f +
3911 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3912 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003914 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003916 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3918 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003919 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3921 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3924 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003925 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3927 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3930 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003932 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003933 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003935
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003936 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003938 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003939 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003940 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003941 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003942 getValue(I.getArgOperand(0)).getValueType(),
3943 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003944 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003945
Dale Johannesen601d3c02008-09-05 01:48:15 +00003946 setValue(&I, result);
3947}
3948
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003949/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3950/// limited-precision mode with x == 10.0f.
3951void
Dan Gohman46510a72010-04-15 01:51:59 +00003952SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003953 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003954 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003955 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003956 bool IsExp10 = false;
3957
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003959 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003960 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3961 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3962 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3963 APFloat Ten(10.0f);
3964 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3965 }
3966 }
3967 }
3968
3969 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003970 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003971
3972 // Put the exponent in the right bit position for later addition to the
3973 // final result:
3974 //
3975 // #define LOG2OF10 3.3219281f
3976 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003978 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003980
3981 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3983 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003984
3985 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003987 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003988
3989 if (LimitFloatPrecision <= 6) {
3990 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003991 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003992 // twoToFractionalPartOfX =
3993 // 0.997535578f +
3994 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003995 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003996 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003998 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004000 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4002 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004003 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004004 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004005 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004007
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004008 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004010 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4011 // For floating-point precision of 12:
4012 //
4013 // TwoToFractionalPartOfX =
4014 // 0.999892986f +
4015 // (0.696457318f +
4016 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4017 //
4018 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004022 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4024 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004025 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4027 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004028 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004029 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004030 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004032
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004033 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004035 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4036 // For floating-point precision of 18:
4037 //
4038 // TwoToFractionalPartOfX =
4039 // 0.999999982f +
4040 // (0.693148872f +
4041 // (0.240227044f +
4042 // (0.554906021e-1f +
4043 // (0.961591928e-2f +
4044 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4045 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004047 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004049 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4051 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004052 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4054 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4057 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004058 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4060 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004061 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4063 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004064 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004065 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004066 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004068
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004069 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004071 }
4072 } else {
4073 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004074 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004075 getValue(I.getArgOperand(0)).getValueType(),
4076 getValue(I.getArgOperand(0)),
4077 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004078 }
4079
4080 setValue(&I, result);
4081}
4082
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004083
4084/// ExpandPowI - Expand a llvm.powi intrinsic.
4085static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4086 SelectionDAG &DAG) {
4087 // If RHS is a constant, we can expand this out to a multiplication tree,
4088 // otherwise we end up lowering to a call to __powidf2 (for example). When
4089 // optimizing for size, we only want to do this if the expansion would produce
4090 // a small number of multiplies, otherwise we do the full expansion.
4091 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4092 // Get the exponent as a positive value.
4093 unsigned Val = RHSC->getSExtValue();
4094 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004095
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004096 // powi(x, 0) -> 1.0
4097 if (Val == 0)
4098 return DAG.getConstantFP(1.0, LHS.getValueType());
4099
Dan Gohmanae541aa2010-04-15 04:33:49 +00004100 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004101 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4102 // If optimizing for size, don't insert too many multiplies. This
4103 // inserts up to 5 multiplies.
4104 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4105 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004106 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004107 // powi(x,15) generates one more multiply than it should), but this has
4108 // the benefit of being both really simple and much better than a libcall.
4109 SDValue Res; // Logically starts equal to 1.0
4110 SDValue CurSquare = LHS;
4111 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004112 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004113 if (Res.getNode())
4114 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4115 else
4116 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004117 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004118
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004119 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4120 CurSquare, CurSquare);
4121 Val >>= 1;
4122 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004123
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004124 // If the original was negative, invert the result, producing 1/(x*x*x).
4125 if (RHSC->getSExtValue() < 0)
4126 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4127 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4128 return Res;
4129 }
4130 }
4131
4132 // Otherwise, expand to a libcall.
4133 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4134}
4135
Devang Patel227dfdb2011-05-16 21:24:05 +00004136// getTruncatedArgReg - Find underlying register used for an truncated
4137// argument.
4138static unsigned getTruncatedArgReg(const SDValue &N) {
4139 if (N.getOpcode() != ISD::TRUNCATE)
4140 return 0;
4141
4142 const SDValue &Ext = N.getOperand(0);
4143 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4144 const SDValue &CFR = Ext.getOperand(0);
4145 if (CFR.getOpcode() == ISD::CopyFromReg)
4146 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4147 else
4148 if (CFR.getOpcode() == ISD::TRUNCATE)
4149 return getTruncatedArgReg(CFR);
4150 }
4151 return 0;
4152}
4153
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004154/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4155/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4156/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004157bool
Devang Patel78a06e52010-08-25 20:39:26 +00004158SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004159 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004160 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004161 const Argument *Arg = dyn_cast<Argument>(V);
4162 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004163 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004164
Devang Patel719f6a92010-04-29 20:40:36 +00004165 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004166 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4167 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4168
Devang Patela83ce982010-04-29 18:50:36 +00004169 // Ignore inlined function arguments here.
4170 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004171 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004172 return false;
4173
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004174 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004175 if (Arg->hasByValAttr()) {
4176 // Byval arguments' frame index is recorded during argument lowering.
4177 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004178 Reg = TRI->getFrameRegister(MF);
4179 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004180 // If byval argument ofset is not recorded then ignore this.
4181 if (!Offset)
4182 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004183 }
4184
Devang Patel227dfdb2011-05-16 21:24:05 +00004185 if (N.getNode()) {
4186 if (N.getOpcode() == ISD::CopyFromReg)
4187 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4188 else
4189 Reg = getTruncatedArgReg(N);
4190 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004191 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4192 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4193 if (PR)
4194 Reg = PR;
4195 }
4196 }
4197
Evan Chenga36acad2010-04-29 06:33:38 +00004198 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004199 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004200 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004201 if (VMI != FuncInfo.ValueMap.end())
4202 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004203 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004204
Devang Patel8bc9ef72010-11-02 17:19:03 +00004205 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004206 // Check if frame index is available.
4207 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004208 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004209 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4210 Reg = TRI->getFrameRegister(MF);
4211 Offset = FINode->getIndex();
4212 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004213 }
4214
4215 if (!Reg)
4216 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004217
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004218 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4219 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004220 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004221 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004222 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004223}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004224
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004225// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004226#if defined(_MSC_VER) && defined(setjmp) && \
4227 !defined(setjmp_undefined_for_msvc)
4228# pragma push_macro("setjmp")
4229# undef setjmp
4230# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004231#endif
4232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004233/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4234/// we want to emit this as a call to a named external function, return the name
4235/// otherwise lower it and return null.
4236const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004237SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004238 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004239 SDValue Res;
4240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004241 switch (Intrinsic) {
4242 default:
4243 // By default, turn this into a target intrinsic node.
4244 visitTargetIntrinsic(I, Intrinsic);
4245 return 0;
4246 case Intrinsic::vastart: visitVAStart(I); return 0;
4247 case Intrinsic::vaend: visitVAEnd(I); return 0;
4248 case Intrinsic::vacopy: visitVACopy(I); return 0;
4249 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004250 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004251 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004252 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004253 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004254 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004255 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004256 return 0;
4257 case Intrinsic::setjmp:
4258 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004259 case Intrinsic::longjmp:
4260 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004261 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004262 // Assert for address < 256 since we support only user defined address
4263 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004264 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004265 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004266 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004267 < 256 &&
4268 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004269 SDValue Op1 = getValue(I.getArgOperand(0));
4270 SDValue Op2 = getValue(I.getArgOperand(1));
4271 SDValue Op3 = getValue(I.getArgOperand(2));
4272 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4273 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004274 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004275 MachinePointerInfo(I.getArgOperand(0)),
4276 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004277 return 0;
4278 }
Chris Lattner824b9582008-11-21 16:42:48 +00004279 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004280 // Assert for address < 256 since we support only user defined address
4281 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004282 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004283 < 256 &&
4284 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004285 SDValue Op1 = getValue(I.getArgOperand(0));
4286 SDValue Op2 = getValue(I.getArgOperand(1));
4287 SDValue Op3 = getValue(I.getArgOperand(2));
4288 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4289 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004290 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004291 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004292 return 0;
4293 }
Chris Lattner824b9582008-11-21 16:42:48 +00004294 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004295 // Assert for address < 256 since we support only user defined address
4296 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004297 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004298 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004299 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004300 < 256 &&
4301 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004302 SDValue Op1 = getValue(I.getArgOperand(0));
4303 SDValue Op2 = getValue(I.getArgOperand(1));
4304 SDValue Op3 = getValue(I.getArgOperand(2));
4305 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4306 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004307 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004308 MachinePointerInfo(I.getArgOperand(0)),
4309 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004310 return 0;
4311 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004312 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004313 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004314 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004315 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004316 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004317 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004318
4319 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4320 // but do not always have a corresponding SDNode built. The SDNodeOrder
4321 // absolute, but not relative, values are different depending on whether
4322 // debug info exists.
4323 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004324
4325 // Check if address has undef value.
4326 if (isa<UndefValue>(Address) ||
4327 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004328 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004329 return 0;
4330 }
4331
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004332 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004333 if (!N.getNode() && isa<Argument>(Address))
4334 // Check unused arguments map.
4335 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004336 SDDbgValue *SDV;
4337 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004338 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004339 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004340 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4341 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4342 Address = BCI->getOperand(0);
4343 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4344
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004345 if (isParameter && !AI) {
4346 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4347 if (FINode)
4348 // Byval parameter. We have a frame index at this point.
4349 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4350 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004351 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004352 // Address is an argument, so try to emit its dbg value using
4353 // virtual register info from the FuncInfo.ValueMap.
4354 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004355 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004356 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004357 } else if (AI)
4358 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4359 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004360 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004361 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004362 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004363 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004364 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004365 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4366 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004367 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004368 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004369 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004370 // If variable is pinned by a alloca in dominating bb then
4371 // use StaticAllocaMap.
4372 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004373 if (AI->getParent() != DI.getParent()) {
4374 DenseMap<const AllocaInst*, int>::iterator SI =
4375 FuncInfo.StaticAllocaMap.find(AI);
4376 if (SI != FuncInfo.StaticAllocaMap.end()) {
4377 SDV = DAG.getDbgValue(Variable, SI->second,
4378 0, dl, SDNodeOrder);
4379 DAG.AddDbgValue(SDV, 0, false);
4380 return 0;
4381 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004382 }
4383 }
Devang Patelafeaae72010-12-06 22:39:26 +00004384 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004385 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004386 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004387 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004388 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004389 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004390 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004391 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004392 return 0;
4393
4394 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004395 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004396 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004397 if (!V)
4398 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004399
4400 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4401 // but do not always have a corresponding SDNode built. The SDNodeOrder
4402 // absolute, but not relative, values are different depending on whether
4403 // debug info exists.
4404 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004405 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004406 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004407 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4408 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004409 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004410 // Do not use getValue() in here; we don't want to generate code at
4411 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004412 SDValue N = NodeMap[V];
4413 if (!N.getNode() && isa<Argument>(V))
4414 // Check unused arguments map.
4415 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004416 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004417 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004418 SDV = DAG.getDbgValue(Variable, N.getNode(),
4419 N.getResNo(), Offset, dl, SDNodeOrder);
4420 DAG.AddDbgValue(SDV, N.getNode(), false);
4421 }
Devang Patela778f5c2011-02-18 22:43:42 +00004422 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004423 // Do not call getValue(V) yet, as we don't want to generate code.
4424 // Remember it for later.
4425 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4426 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004427 } else {
Devang Patel00190342010-03-15 19:15:44 +00004428 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004429 // data available is an unreferenced parameter.
4430 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004431 }
Devang Patel00190342010-03-15 19:15:44 +00004432 }
4433
4434 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004435 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004436 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004437 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004438 // Don't handle byval struct arguments or VLAs, for example.
4439 if (!AI)
4440 return 0;
4441 DenseMap<const AllocaInst*, int>::iterator SI =
4442 FuncInfo.StaticAllocaMap.find(AI);
4443 if (SI == FuncInfo.StaticAllocaMap.end())
4444 return 0; // VLAs.
4445 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004446
Chris Lattner512063d2010-04-05 06:19:28 +00004447 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4448 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4449 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004450 return 0;
4451 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004452 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004453 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004454 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004455 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004457 SDValue Ops[1];
4458 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004459 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004460 setValue(&I, Op);
4461 DAG.setRoot(Op.getValue(1));
4462 return 0;
4463 }
4464
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004465 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004466 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004467 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004468 if (CallMBB->isLandingPad())
4469 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004470 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004472 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004474 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4475 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004476 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004478
Chris Lattner3a5815f2009-09-17 23:54:54 +00004479 // Insert the EHSELECTION instruction.
4480 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4481 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004482 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004483 Ops[1] = getRoot();
4484 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004485 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004486 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004487 return 0;
4488 }
4489
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004490 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004491 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004492 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004493 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4494 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004495 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004496 return 0;
4497 }
4498
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004499 case Intrinsic::eh_return_i32:
4500 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004501 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4502 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4503 MVT::Other,
4504 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004505 getValue(I.getArgOperand(0)),
4506 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004508 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004509 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004510 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004511 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004512 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004513 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004514 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004515 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004516 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004517 TLI.getPointerTy()),
4518 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004519 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004520 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004521 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004522 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4523 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004524 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004525 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004526 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004527 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004528 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004529 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004530 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004531
Chris Lattner512063d2010-04-05 06:19:28 +00004532 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004533 return 0;
4534 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004535 case Intrinsic::eh_sjlj_setjmp: {
4536 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004537 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004538 return 0;
4539 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004540 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004541 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004542 getRoot(), getValue(I.getArgOperand(0))));
4543 return 0;
4544 }
4545 case Intrinsic::eh_sjlj_dispatch_setup: {
4546 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004547 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004548 return 0;
4549 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004550
Dale Johannesen0488fb62010-09-30 23:57:10 +00004551 case Intrinsic::x86_mmx_pslli_w:
4552 case Intrinsic::x86_mmx_pslli_d:
4553 case Intrinsic::x86_mmx_pslli_q:
4554 case Intrinsic::x86_mmx_psrli_w:
4555 case Intrinsic::x86_mmx_psrli_d:
4556 case Intrinsic::x86_mmx_psrli_q:
4557 case Intrinsic::x86_mmx_psrai_w:
4558 case Intrinsic::x86_mmx_psrai_d: {
4559 SDValue ShAmt = getValue(I.getArgOperand(1));
4560 if (isa<ConstantSDNode>(ShAmt)) {
4561 visitTargetIntrinsic(I, Intrinsic);
4562 return 0;
4563 }
4564 unsigned NewIntrinsic = 0;
4565 EVT ShAmtVT = MVT::v2i32;
4566 switch (Intrinsic) {
4567 case Intrinsic::x86_mmx_pslli_w:
4568 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4569 break;
4570 case Intrinsic::x86_mmx_pslli_d:
4571 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4572 break;
4573 case Intrinsic::x86_mmx_pslli_q:
4574 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4575 break;
4576 case Intrinsic::x86_mmx_psrli_w:
4577 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4578 break;
4579 case Intrinsic::x86_mmx_psrli_d:
4580 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4581 break;
4582 case Intrinsic::x86_mmx_psrli_q:
4583 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4584 break;
4585 case Intrinsic::x86_mmx_psrai_w:
4586 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4587 break;
4588 case Intrinsic::x86_mmx_psrai_d:
4589 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4590 break;
4591 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4592 }
4593
4594 // The vector shift intrinsics with scalars uses 32b shift amounts but
4595 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4596 // to be zero.
4597 // We must do this early because v2i32 is not a legal type.
4598 DebugLoc dl = getCurDebugLoc();
4599 SDValue ShOps[2];
4600 ShOps[0] = ShAmt;
4601 ShOps[1] = DAG.getConstant(0, MVT::i32);
4602 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4603 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004604 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004605 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4606 DAG.getConstant(NewIntrinsic, MVT::i32),
4607 getValue(I.getArgOperand(0)), ShAmt);
4608 setValue(&I, Res);
4609 return 0;
4610 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004611 case Intrinsic::convertff:
4612 case Intrinsic::convertfsi:
4613 case Intrinsic::convertfui:
4614 case Intrinsic::convertsif:
4615 case Intrinsic::convertuif:
4616 case Intrinsic::convertss:
4617 case Intrinsic::convertsu:
4618 case Intrinsic::convertus:
4619 case Intrinsic::convertuu: {
4620 ISD::CvtCode Code = ISD::CVT_INVALID;
4621 switch (Intrinsic) {
4622 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4623 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4624 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4625 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4626 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4627 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4628 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4629 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4630 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4631 }
Owen Andersone50ed302009-08-10 22:56:29 +00004632 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004633 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004634 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4635 DAG.getValueType(DestVT),
4636 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004637 getValue(I.getArgOperand(1)),
4638 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004639 Code);
4640 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004641 return 0;
4642 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004643 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004644 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004645 getValue(I.getArgOperand(0)).getValueType(),
4646 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 return 0;
4648 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004649 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4650 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651 return 0;
4652 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004653 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004654 getValue(I.getArgOperand(0)).getValueType(),
4655 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004656 return 0;
4657 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004658 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004659 getValue(I.getArgOperand(0)).getValueType(),
4660 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004661 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004662 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004663 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004664 return 0;
4665 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004666 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004667 return 0;
4668 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004669 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004670 return 0;
4671 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004672 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004673 return 0;
4674 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004675 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004676 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004678 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004680 case Intrinsic::fma:
4681 setValue(&I, DAG.getNode(ISD::FMA, dl,
4682 getValue(I.getArgOperand(0)).getValueType(),
4683 getValue(I.getArgOperand(0)),
4684 getValue(I.getArgOperand(1)),
4685 getValue(I.getArgOperand(2))));
4686 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004687 case Intrinsic::convert_to_fp16:
4688 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004689 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004690 return 0;
4691 case Intrinsic::convert_from_fp16:
4692 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004693 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004694 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004696 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004697 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698 return 0;
4699 }
4700 case Intrinsic::readcyclecounter: {
4701 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004702 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4703 DAG.getVTList(MVT::i64, MVT::Other),
4704 &Op, 1);
4705 setValue(&I, Res);
4706 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707 return 0;
4708 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004710 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004711 getValue(I.getArgOperand(0)).getValueType(),
4712 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004713 return 0;
4714 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004715 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004716 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004717 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 return 0;
4719 }
4720 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004721 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004722 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004723 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004724 return 0;
4725 }
4726 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004727 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004728 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004729 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004730 return 0;
4731 }
4732 case Intrinsic::stacksave: {
4733 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004734 Res = DAG.getNode(ISD::STACKSAVE, dl,
4735 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4736 setValue(&I, Res);
4737 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738 return 0;
4739 }
4740 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004741 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004742 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743 return 0;
4744 }
Bill Wendling57344502008-11-18 11:01:33 +00004745 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004746 // Emit code into the DAG to store the stack guard onto the stack.
4747 MachineFunction &MF = DAG.getMachineFunction();
4748 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004749 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004750
Gabor Greif0635f352010-06-25 09:38:13 +00004751 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4752 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004753
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004754 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004755 MFI->setStackProtectorIndex(FI);
4756
4757 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4758
4759 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004760 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004761 MachinePointerInfo::getFixedStack(FI),
4762 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004763 setValue(&I, Res);
4764 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004765 return 0;
4766 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004767 case Intrinsic::objectsize: {
4768 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004769 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004770
4771 assert(CI && "Non-constant type in __builtin_object_size?");
4772
Gabor Greif0635f352010-06-25 09:38:13 +00004773 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004774 EVT Ty = Arg.getValueType();
4775
Dan Gohmane368b462010-06-18 14:22:04 +00004776 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004777 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004778 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004779 Res = DAG.getConstant(0, Ty);
4780
4781 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004782 return 0;
4783 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004784 case Intrinsic::var_annotation:
4785 // Discard annotate attributes
4786 return 0;
4787
4788 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004789 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004790
4791 SDValue Ops[6];
4792 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004793 Ops[1] = getValue(I.getArgOperand(0));
4794 Ops[2] = getValue(I.getArgOperand(1));
4795 Ops[3] = getValue(I.getArgOperand(2));
4796 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004797 Ops[5] = DAG.getSrcValue(F);
4798
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004799 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4800 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4801 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004802
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004803 setValue(&I, Res);
4804 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004805 return 0;
4806 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004807 case Intrinsic::gcroot:
4808 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004809 const Value *Alloca = I.getArgOperand(0);
4810 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004812 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4813 GFI->addStackRoot(FI->getIndex(), TypeMap);
4814 }
4815 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004816 case Intrinsic::gcread:
4817 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004818 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004819 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004820 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004821 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004822 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00004823
4824 case Intrinsic::expect: {
4825 // Just replace __builtin_expect(exp, c) with EXP.
4826 setValue(&I, getValue(I.getArgOperand(0)));
4827 return 0;
4828 }
4829
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004830 case Intrinsic::trap: {
4831 StringRef TrapFuncName = getTrapFunctionName();
4832 if (TrapFuncName.empty()) {
4833 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4834 return 0;
4835 }
4836 TargetLowering::ArgListTy Args;
4837 std::pair<SDValue, SDValue> Result =
4838 TLI.LowerCallTo(getRoot(), I.getType(),
4839 false, false, false, false, 0, CallingConv::C,
4840 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4841 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4842 Args, DAG, getCurDebugLoc());
4843 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004844 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004845 }
Bill Wendlingef375462008-11-21 02:38:44 +00004846 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004847 return implVisitAluOverflow(I, ISD::UADDO);
4848 case Intrinsic::sadd_with_overflow:
4849 return implVisitAluOverflow(I, ISD::SADDO);
4850 case Intrinsic::usub_with_overflow:
4851 return implVisitAluOverflow(I, ISD::USUBO);
4852 case Intrinsic::ssub_with_overflow:
4853 return implVisitAluOverflow(I, ISD::SSUBO);
4854 case Intrinsic::umul_with_overflow:
4855 return implVisitAluOverflow(I, ISD::UMULO);
4856 case Intrinsic::smul_with_overflow:
4857 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004859 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004860 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004861 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004862 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004863 Ops[1] = getValue(I.getArgOperand(0));
4864 Ops[2] = getValue(I.getArgOperand(1));
4865 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004866 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004867 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4868 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004869 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004870 EVT::getIntegerVT(*Context, 8),
4871 MachinePointerInfo(I.getArgOperand(0)),
4872 0, /* align */
4873 false, /* volatile */
4874 rw==0, /* read */
4875 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004876 return 0;
4877 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004878 case Intrinsic::memory_barrier: {
4879 SDValue Ops[6];
4880 Ops[0] = getRoot();
4881 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004882 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883
Bill Wendling4533cac2010-01-28 21:51:40 +00004884 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 return 0;
4886 }
4887 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004888 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004889 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004890 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004891 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004892 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004893 getValue(I.getArgOperand(0)),
4894 getValue(I.getArgOperand(1)),
4895 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004896 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004897 setValue(&I, L);
4898 DAG.setRoot(L.getValue(1));
4899 return 0;
4900 }
4901 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004902 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004903 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004904 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004905 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004906 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004907 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004908 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004910 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004912 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004914 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004916 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004918 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004919 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004920 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004921 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004922 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004923
4924 case Intrinsic::invariant_start:
4925 case Intrinsic::lifetime_start:
4926 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004927 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004928 return 0;
4929 case Intrinsic::invariant_end:
4930 case Intrinsic::lifetime_end:
4931 // Discard region information.
4932 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 }
4934}
4935
Dan Gohman46510a72010-04-15 01:51:59 +00004936void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004937 bool isTailCall,
4938 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00004939 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4940 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4941 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004942 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004943 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944
4945 TargetLowering::ArgListTy Args;
4946 TargetLowering::ArgListEntry Entry;
4947 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004948
4949 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004950 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004951 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004952 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4953 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004954
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004955 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00004956 DAG.getMachineFunction(),
4957 FTy->isVarArg(), Outs,
4958 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004959
4960 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004961 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004962
4963 if (!CanLowerReturn) {
4964 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4965 FTy->getReturnType());
4966 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4967 FTy->getReturnType());
4968 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004969 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00004970 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004971
Chris Lattnerecf42c42010-09-21 16:36:31 +00004972 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004973 Entry.Node = DemoteStackSlot;
4974 Entry.Ty = StackSlotPtrType;
4975 Entry.isSExt = false;
4976 Entry.isZExt = false;
4977 Entry.isInReg = false;
4978 Entry.isSRet = true;
4979 Entry.isNest = false;
4980 Entry.isByVal = false;
4981 Entry.Alignment = Align;
4982 Args.push_back(Entry);
4983 RetTy = Type::getVoidTy(FTy->getContext());
4984 }
4985
Dan Gohman46510a72010-04-15 01:51:59 +00004986 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004987 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00004988 const Value *V = *i;
4989
4990 // Skip empty types
4991 if (V->getType()->isEmptyTy())
4992 continue;
4993
4994 SDValue ArgNode = getValue(V);
4995 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004996
4997 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004998 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4999 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5000 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5001 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5002 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5003 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004 Entry.Alignment = CS.getParamAlignment(attrInd);
5005 Args.push_back(Entry);
5006 }
5007
Chris Lattner512063d2010-04-05 06:19:28 +00005008 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005009 // Insert a label before the invoke call to mark the try range. This can be
5010 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005011 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005012
Jim Grosbachca752c92010-01-28 01:45:32 +00005013 // For SjLj, keep track of which landing pads go with which invokes
5014 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005015 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005016 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005017 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00005018 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005019 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005020 }
5021
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005022 // Both PendingLoads and PendingExports must be flushed here;
5023 // this call might not return.
5024 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005025 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005026 }
5027
Dan Gohman98ca4f22009-08-05 01:29:28 +00005028 // Check if target-independent constraints permit a tail call here.
5029 // Target-dependent constraints are checked within TLI.LowerCallTo.
5030 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005031 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005032 isTailCall = false;
5033
Dan Gohmanbadcda42010-08-28 00:51:03 +00005034 // If there's a possibility that fast-isel has already selected some amount
5035 // of the current basic block, don't emit a tail call.
5036 if (isTailCall && EnableFastISel)
5037 isTailCall = false;
5038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005040 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005041 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005042 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005043 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005044 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005045 isTailCall,
5046 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005047 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005048 assert((isTailCall || Result.second.getNode()) &&
5049 "Non-null chain expected with non-tail call!");
5050 assert((Result.second.getNode() || !Result.first.getNode()) &&
5051 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005052 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005053 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005054 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005055 // The instruction result is the result of loading from the
5056 // hidden sret parameter.
5057 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005058 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005059
5060 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5061 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5062 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005063 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005064 SmallVector<SDValue, 4> Values(NumValues);
5065 SmallVector<SDValue, 4> Chains(NumValues);
5066
5067 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005068 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5069 DemoteStackSlot,
5070 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005071 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005072 Add,
5073 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5074 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005075 Values[i] = L;
5076 Chains[i] = L.getValue(1);
5077 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005078
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005079 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5080 MVT::Other, &Chains[0], NumValues);
5081 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005082
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005083 // Collect the legal value parts into potentially illegal values
5084 // that correspond to the original function's return values.
5085 SmallVector<EVT, 4> RetTys;
5086 RetTy = FTy->getReturnType();
5087 ComputeValueVTs(TLI, RetTy, RetTys);
5088 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5089 SmallVector<SDValue, 4> ReturnValues;
5090 unsigned CurReg = 0;
5091 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5092 EVT VT = RetTys[I];
5093 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5094 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005095
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005096 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005097 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005098 RegisterVT, VT, AssertOp);
5099 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005100 CurReg += NumRegs;
5101 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005102
Bill Wendling4533cac2010-01-28 21:51:40 +00005103 setValue(CS.getInstruction(),
5104 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5105 DAG.getVTList(&RetTys[0], RetTys.size()),
5106 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005107 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005108
Evan Chengc249e482011-04-01 19:57:01 +00005109 // Assign order to nodes here. If the call does not produce a result, it won't
5110 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005111 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005112 // As a special case, a null chain means that a tail call has been emitted and
5113 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005114 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005115 ++SDNodeOrder;
5116 AssignOrderingToNode(DAG.getRoot().getNode());
5117 } else {
5118 DAG.setRoot(Result.second);
5119 ++SDNodeOrder;
5120 AssignOrderingToNode(Result.second.getNode());
5121 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005122
Chris Lattner512063d2010-04-05 06:19:28 +00005123 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124 // Insert a label at the end of the invoke call to mark the try range. This
5125 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005126 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005127 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005128
5129 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005130 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005131 }
5132}
5133
Chris Lattner8047d9a2009-12-24 00:37:38 +00005134/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5135/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005136static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5137 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005138 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005139 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005140 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005141 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005142 if (C->isNullValue())
5143 continue;
5144 // Unknown instruction.
5145 return false;
5146 }
5147 return true;
5148}
5149
Dan Gohman46510a72010-04-15 01:51:59 +00005150static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005151 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005152 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005153
Chris Lattner8047d9a2009-12-24 00:37:38 +00005154 // Check to see if this load can be trivially constant folded, e.g. if the
5155 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005156 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005157 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005158 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005159 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005160
Dan Gohman46510a72010-04-15 01:51:59 +00005161 if (const Constant *LoadCst =
5162 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5163 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005164 return Builder.getValue(LoadCst);
5165 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005166
Chris Lattner8047d9a2009-12-24 00:37:38 +00005167 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5168 // still constant memory, the input chain can be the entry node.
5169 SDValue Root;
5170 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005171
Chris Lattner8047d9a2009-12-24 00:37:38 +00005172 // Do not serialize (non-volatile) loads of constant memory with anything.
5173 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5174 Root = Builder.DAG.getEntryNode();
5175 ConstantMemory = true;
5176 } else {
5177 // Do not serialize non-volatile loads against each other.
5178 Root = Builder.DAG.getRoot();
5179 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005180
Chris Lattner8047d9a2009-12-24 00:37:38 +00005181 SDValue Ptr = Builder.getValue(PtrVal);
5182 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005183 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005184 false /*volatile*/,
5185 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005186
Chris Lattner8047d9a2009-12-24 00:37:38 +00005187 if (!ConstantMemory)
5188 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5189 return LoadVal;
5190}
5191
5192
5193/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5194/// If so, return true and lower it, otherwise return false and it will be
5195/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005196bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005197 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005198 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005199 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005200
Gabor Greif0635f352010-06-25 09:38:13 +00005201 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005202 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005203 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005204 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005205 return false;
5206
Gabor Greif0635f352010-06-25 09:38:13 +00005207 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005208
Chris Lattner8047d9a2009-12-24 00:37:38 +00005209 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5210 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005211 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5212 bool ActuallyDoIt = true;
5213 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005214 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005215 switch (Size->getZExtValue()) {
5216 default:
5217 LoadVT = MVT::Other;
5218 LoadTy = 0;
5219 ActuallyDoIt = false;
5220 break;
5221 case 2:
5222 LoadVT = MVT::i16;
5223 LoadTy = Type::getInt16Ty(Size->getContext());
5224 break;
5225 case 4:
5226 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005227 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005228 break;
5229 case 8:
5230 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005231 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005232 break;
5233 /*
5234 case 16:
5235 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005236 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005237 LoadTy = VectorType::get(LoadTy, 4);
5238 break;
5239 */
5240 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005241
Chris Lattner04b091a2009-12-24 01:07:17 +00005242 // This turns into unaligned loads. We only do this if the target natively
5243 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5244 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005245
Chris Lattner04b091a2009-12-24 01:07:17 +00005246 // Require that we can find a legal MVT, and only do this if the target
5247 // supports unaligned loads of that type. Expanding into byte loads would
5248 // bloat the code.
5249 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5250 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5251 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5252 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5253 ActuallyDoIt = false;
5254 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005255
Chris Lattner04b091a2009-12-24 01:07:17 +00005256 if (ActuallyDoIt) {
5257 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5258 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005259
Chris Lattner04b091a2009-12-24 01:07:17 +00005260 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5261 ISD::SETNE);
5262 EVT CallVT = TLI.getValueType(I.getType(), true);
5263 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5264 return true;
5265 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005266 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005267
5268
Chris Lattner8047d9a2009-12-24 00:37:38 +00005269 return false;
5270}
5271
5272
Dan Gohman46510a72010-04-15 01:51:59 +00005273void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005274 // Handle inline assembly differently.
5275 if (isa<InlineAsm>(I.getCalledValue())) {
5276 visitInlineAsm(&I);
5277 return;
5278 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005279
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005280 // See if any floating point values are being passed to this function. This is
5281 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005282 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005283 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5284 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5285 if (FT->isVarArg() &&
5286 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5287 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005288 Type* T = I.getArgOperand(i)->getType();
5289 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005290 i != e; ++i) {
5291 if (!i->isFloatingPointTy()) continue;
5292 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5293 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005294 }
5295 }
5296 }
5297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298 const char *RenameFn = 0;
5299 if (Function *F = I.getCalledFunction()) {
5300 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005301 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005302 if (unsigned IID = II->getIntrinsicID(F)) {
5303 RenameFn = visitIntrinsicCall(I, IID);
5304 if (!RenameFn)
5305 return;
5306 }
5307 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005308 if (unsigned IID = F->getIntrinsicID()) {
5309 RenameFn = visitIntrinsicCall(I, IID);
5310 if (!RenameFn)
5311 return;
5312 }
5313 }
5314
5315 // Check for well-known libc/libm calls. If the function is internal, it
5316 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005317 if (!F->hasLocalLinkage() && F->hasName()) {
5318 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005319 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005320 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005321 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5322 I.getType() == I.getArgOperand(0)->getType() &&
5323 I.getType() == I.getArgOperand(1)->getType()) {
5324 SDValue LHS = getValue(I.getArgOperand(0));
5325 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005326 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5327 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328 return;
5329 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005330 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005331 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005332 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5333 I.getType() == I.getArgOperand(0)->getType()) {
5334 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005335 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5336 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005337 return;
5338 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005339 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005340 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005341 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5342 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005343 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005344 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005345 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5346 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347 return;
5348 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005349 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005350 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005351 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5352 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005353 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005354 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005355 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5356 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005357 return;
5358 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005359 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005360 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005361 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5362 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005363 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005364 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005365 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5366 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005367 return;
5368 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005369 } else if (Name == "memcmp") {
5370 if (visitMemCmpCall(I))
5371 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 }
5373 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005374 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 SDValue Callee;
5377 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005378 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 else
Bill Wendling056292f2008-09-16 21:48:12 +00005380 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005381
Bill Wendling0d580132009-12-23 01:28:19 +00005382 // Check if we can potentially perform a tail call. More detailed checking is
5383 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005384 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005385}
5386
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005387namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389/// AsmOperandInfo - This contains information for each constraint that we are
5390/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005391class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005392public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005393 /// CallOperand - If this is the result output operand or a clobber
5394 /// this is null, otherwise it is the incoming operand to the CallInst.
5395 /// This gets modified as the asm is processed.
5396 SDValue CallOperand;
5397
5398 /// AssignedRegs - If this is a register or register class operand, this
5399 /// contains the set of register corresponding to the operand.
5400 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401
John Thompsoneac6e1d2010-09-13 18:15:37 +00005402 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005403 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5404 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005406 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5407 /// busy in OutputRegs/InputRegs.
5408 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005409 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 std::set<unsigned> &InputRegs,
5411 const TargetRegisterInfo &TRI) const {
5412 if (isOutReg) {
5413 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5414 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5415 }
5416 if (isInReg) {
5417 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5418 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5419 }
5420 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005421
Owen Andersone50ed302009-08-10 22:56:29 +00005422 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005423 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005425 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005426 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005427 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Chris Lattner81249c92008-10-17 17:05:25 +00005430 if (isa<BasicBlock>(CallOperandVal))
5431 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005432
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005433 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005434
Eric Christophercef81b72011-05-09 20:04:43 +00005435 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005436 // If this is an indirect operand, the operand is a pointer to the
5437 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005438 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005439 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005440 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005441 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005442 OpTy = PtrTy->getElementType();
5443 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005444
Eric Christophercef81b72011-05-09 20:04:43 +00005445 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005446 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005447 if (STy->getNumElements() == 1)
5448 OpTy = STy->getElementType(0);
5449
Chris Lattner81249c92008-10-17 17:05:25 +00005450 // If OpTy is not a single value, it may be a struct/union that we
5451 // can tile with integers.
5452 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5453 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5454 switch (BitSize) {
5455 default: break;
5456 case 1:
5457 case 8:
5458 case 16:
5459 case 32:
5460 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005461 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005462 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005463 break;
5464 }
5465 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005466
Chris Lattner81249c92008-10-17 17:05:25 +00005467 return TLI.getValueType(OpTy, true);
5468 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470private:
5471 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5472 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005473 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 const TargetRegisterInfo &TRI) {
5475 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5476 Regs.insert(Reg);
5477 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5478 for (; *Aliases; ++Aliases)
5479 Regs.insert(*Aliases);
5480 }
5481};
Dan Gohman462f6b52010-05-29 17:53:24 +00005482
John Thompson44ab89e2010-10-29 17:29:13 +00005483typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5484
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005485} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487/// GetRegistersForValue - Assign registers (virtual or physical) for the
5488/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005489/// register allocator to handle the assignment process. However, if the asm
5490/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491/// allocation. This produces generally horrible, but correct, code.
5492///
5493/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494/// Input and OutputRegs are the set of already allocated physical registers.
5495///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005496static void GetRegistersForValue(SelectionDAG &DAG,
5497 const TargetLowering &TLI,
5498 DebugLoc DL,
5499 SDISelAsmOperandInfo &OpInfo,
5500 std::set<unsigned> &OutputRegs,
5501 std::set<unsigned> &InputRegs) {
5502 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005504 // Compute whether this value requires an input register, an output register,
5505 // or both.
5506 bool isOutReg = false;
5507 bool isInReg = false;
5508 switch (OpInfo.Type) {
5509 case InlineAsm::isOutput:
5510 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005511
5512 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005513 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005514 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515 break;
5516 case InlineAsm::isInput:
5517 isInReg = true;
5518 isOutReg = false;
5519 break;
5520 case InlineAsm::isClobber:
5521 isOutReg = true;
5522 isInReg = true;
5523 break;
5524 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005525
5526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 MachineFunction &MF = DAG.getMachineFunction();
5528 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005529
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 // If this is a constraint for a single physreg, or a constraint for a
5531 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005532 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5534 OpInfo.ConstraintVT);
5535
5536 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005538 // If this is a FP input in an integer register (or visa versa) insert a bit
5539 // cast of the input value. More generally, handle any case where the input
5540 // value disagrees with the register class we plan to stick this in.
5541 if (OpInfo.Type == InlineAsm::isInput &&
5542 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005543 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005544 // types are identical size, use a bitcast to convert (e.g. two differing
5545 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005546 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005547 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005548 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005549 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005550 OpInfo.ConstraintVT = RegVT;
5551 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5552 // If the input is a FP value and we want it in FP registers, do a
5553 // bitcast to the corresponding integer type. This turns an f64 value
5554 // into i64, which can be passed with two i32 values on a 32-bit
5555 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005556 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005557 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005558 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005559 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005560 OpInfo.ConstraintVT = RegVT;
5561 }
5562 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005563
Owen Anderson23b9b192009-08-12 00:36:31 +00005564 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005565 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005566
Owen Andersone50ed302009-08-10 22:56:29 +00005567 EVT RegVT;
5568 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569
5570 // If this is a constraint for a specific physical register, like {r17},
5571 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005572 if (unsigned AssignedReg = PhysReg.first) {
5573 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005575 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005576
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005577 // Get the actual register value type. This is important, because the user
5578 // may have asked for (e.g.) the AX register in i32 type. We need to
5579 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005580 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005583 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005584
5585 // If this is an expanded reference, add the rest of the regs to Regs.
5586 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005587 TargetRegisterClass::iterator I = RC->begin();
5588 for (; *I != AssignedReg; ++I)
5589 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005591 // Already added the first reg.
5592 --NumRegs; ++I;
5593 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005594 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 Regs.push_back(*I);
5596 }
5597 }
Bill Wendling651ad132009-12-22 01:25:10 +00005598
Dan Gohman7451d3e2010-05-29 17:03:36 +00005599 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5601 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5602 return;
5603 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005604
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005605 // Otherwise, if this was a reference to an LLVM register class, create vregs
5606 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005607 if (const TargetRegisterClass *RC = PhysReg.second) {
5608 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005610 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611
Evan Chengfb112882009-03-23 08:01:15 +00005612 // Create the appropriate number of virtual registers.
5613 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5614 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005615 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005616
Dan Gohman7451d3e2010-05-29 17:03:36 +00005617 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005618 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005619 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005620
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005621 // Otherwise, we couldn't allocate enough registers for this.
5622}
5623
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624/// visitInlineAsm - Handle a call to an InlineAsm object.
5625///
Dan Gohman46510a72010-04-15 01:51:59 +00005626void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5627 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005628
5629 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005630 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005631
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005632 std::set<unsigned> OutputRegs, InputRegs;
5633
Evan Chengce1cdac2011-05-06 20:52:23 +00005634 TargetLowering::AsmOperandInfoVector
5635 TargetConstraints = TLI.ParseConstraints(CS);
5636
John Thompsoneac6e1d2010-09-13 18:15:37 +00005637 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005638
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5640 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005641 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5642 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005643 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005644
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005646
5647 // Compute the value type for each operand.
5648 switch (OpInfo.Type) {
5649 case InlineAsm::isOutput:
5650 // Indirect outputs just consume an argument.
5651 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005652 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 break;
5654 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 // The return value of the call is this value. As such, there is no
5657 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005658 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005659 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005660 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5662 } else {
5663 assert(ResNo == 0 && "Asm only has one result!");
5664 OpVT = TLI.getValueType(CS.getType());
5665 }
5666 ++ResNo;
5667 break;
5668 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005669 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005670 break;
5671 case InlineAsm::isClobber:
5672 // Nothing to do.
5673 break;
5674 }
5675
5676 // If this is an input or an indirect output, process the call argument.
5677 // BasicBlocks are labels, currently appearing only in asm's.
5678 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005679 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005681 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684
Owen Anderson1d0be152009-08-13 21:58:54 +00005685 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005689
John Thompsoneac6e1d2010-09-13 18:15:37 +00005690 // Indirect operand accesses access memory.
5691 if (OpInfo.isIndirect)
5692 hasMemory = true;
5693 else {
5694 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005695 TargetLowering::ConstraintType
5696 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005697 if (CType == TargetLowering::C_Memory) {
5698 hasMemory = true;
5699 break;
5700 }
5701 }
5702 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005703 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005704
John Thompsoneac6e1d2010-09-13 18:15:37 +00005705 SDValue Chain, Flag;
5706
5707 // We won't need to flush pending loads if this asm doesn't touch
5708 // memory and is nonvolatile.
5709 if (hasMemory || IA->hasSideEffects())
5710 Chain = getRoot();
5711 else
5712 Chain = DAG.getRoot();
5713
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005714 // Second pass over the constraints: compute which constraint option to use
5715 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005716 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005717 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
John Thompson54584742010-09-24 22:24:05 +00005719 // If this is an output operand with a matching input operand, look up the
5720 // matching input. If their types mismatch, e.g. one is an integer, the
5721 // other is floating point, or their sizes are different, flag it as an
5722 // error.
5723 if (OpInfo.hasMatchingInput()) {
5724 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005725
John Thompson54584742010-09-24 22:24:05 +00005726 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005727 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5728 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, OpInfo.ConstraintVT);
5729 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5730 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode, Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005731 if ((OpInfo.ConstraintVT.isInteger() !=
5732 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005733 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005734 report_fatal_error("Unsupported asm: input constraint"
5735 " with a matching output constraint of"
5736 " incompatible type!");
5737 }
5738 Input.ConstraintVT = OpInfo.ConstraintVT;
5739 }
5740 }
5741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005743 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005744
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745 // If this is a memory input, and if the operand is not indirect, do what we
5746 // need to to provide an address for the memory input.
5747 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5748 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005749 assert((OpInfo.isMultipleAlternative ||
5750 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 // Memory operands really want the address of the value. If we don't have
5754 // an indirect input, put it in the constpool if we can, otherwise spill
5755 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005756 // TODO: This isn't quite right. We need to handle these according to
5757 // the addressing mode that the constraint wants. Also, this may take
5758 // an additional register for the computation and we don't want that
5759 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005760
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761 // If the operand is a float, integer, or vector constant, spill to a
5762 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005763 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005764 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5765 isa<ConstantVector>(OpVal)) {
5766 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5767 TLI.getPointerTy());
5768 } else {
5769 // Otherwise, create a stack slot and emit a store to it before the
5770 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005771 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005772 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5774 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005775 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005777 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005778 OpInfo.CallOperand, StackSlot,
5779 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005780 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781 OpInfo.CallOperand = StackSlot;
5782 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 // There is no longer a Value* corresponding to this operand.
5785 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005786
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005787 // It is now an indirect operand.
5788 OpInfo.isIndirect = true;
5789 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005790
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791 // If this constraint is for a specific register, allocate it before
5792 // anything else.
5793 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005794 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5795 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005797
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005799 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5801 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 // C_Register operands have already been allocated, Other/Memory don't need
5804 // to be.
5805 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005806 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5807 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005808 }
5809
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5811 std::vector<SDValue> AsmNodeOperands;
5812 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5813 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005814 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5815 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005816
Chris Lattnerdecc2672010-04-07 05:20:54 +00005817 // If we have a !srcloc metadata node associated with it, we want to attach
5818 // this to the ultimately generated inline asm machineinstr. To do this, we
5819 // pass in the third operand as this (potentially null) inline asm MDNode.
5820 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5821 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005822
Evan Chengc36b7062011-01-07 23:50:32 +00005823 // Remember the HasSideEffect and AlignStack bits as operand 3.
5824 unsigned ExtraInfo = 0;
5825 if (IA->hasSideEffects())
5826 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5827 if (IA->isAlignStack())
5828 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5829 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5830 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 // Loop over all of the inputs, copying the operand values into the
5833 // appropriate registers and processing the output regs.
5834 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005835
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5837 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005838
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5840 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5841
5842 switch (OpInfo.Type) {
5843 case InlineAsm::isOutput: {
5844 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5845 OpInfo.ConstraintType != TargetLowering::C_Register) {
5846 // Memory output, or 'other' output (e.g. 'X' constraint).
5847 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5848
5849 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005850 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5851 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005852 TLI.getPointerTy()));
5853 AsmNodeOperands.push_back(OpInfo.CallOperand);
5854 break;
5855 }
5856
5857 // Otherwise, this is a register or register class output.
5858
5859 // Copy the output from the appropriate register. Find a register that
5860 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005861 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005862 report_fatal_error("Couldn't allocate output reg for constraint '" +
5863 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864
5865 // If this is an indirect operand, store through the pointer after the
5866 // asm.
5867 if (OpInfo.isIndirect) {
5868 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5869 OpInfo.CallOperandVal));
5870 } else {
5871 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005872 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 // Concatenate this output onto the outputs list.
5874 RetValRegs.append(OpInfo.AssignedRegs);
5875 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 // Add information to the INLINEASM node to know that this register is
5878 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005879 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005880 InlineAsm::Kind_RegDefEarlyClobber :
5881 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005882 false,
5883 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005884 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005885 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 break;
5887 }
5888 case InlineAsm::isInput: {
5889 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005890
Chris Lattner6bdcda32008-10-17 16:47:46 +00005891 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 // If this is required to match an output register we have already set,
5893 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005894 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005895
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 // Scan until we find the definition we already emitted of this operand.
5897 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005898 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005899 for (; OperandNo; --OperandNo) {
5900 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005901 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005902 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005903 assert((InlineAsm::isRegDefKind(OpFlag) ||
5904 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5905 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005906 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 }
5908
Evan Cheng697cbbf2009-03-20 18:03:34 +00005909 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005910 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005911 if (InlineAsm::isRegDefKind(OpFlag) ||
5912 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005913 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005914 if (OpInfo.isIndirect) {
5915 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005916 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005917 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5918 " don't know how to handle tied "
5919 "indirect register inputs");
5920 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005921
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005923 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005924 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005925 MatchedRegs.RegVTs.push_back(RegVT);
5926 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005927 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005928 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005929 MatchedRegs.Regs.push_back
5930 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005931
5932 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005933 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005934 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005935 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005936 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005937 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005939 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005940
Chris Lattnerdecc2672010-04-07 05:20:54 +00005941 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5942 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5943 "Unexpected number of operands");
5944 // Add information to the INLINEASM node to know about this input.
5945 // See InlineAsm.h isUseOperandTiedToDef.
5946 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5947 OpInfo.getMatchedOperand());
5948 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5949 TLI.getPointerTy()));
5950 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5951 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005953
Dale Johannesenb5611a62010-07-13 20:17:05 +00005954 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005955 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5956 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005957 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005958
Dale Johannesenb5611a62010-07-13 20:17:05 +00005959 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005960 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00005961 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00005962 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005963 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005964 report_fatal_error("Invalid operand for inline asm constraint '" +
5965 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005968 unsigned ResOpType =
5969 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005970 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 TLI.getPointerTy()));
5972 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5973 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005974 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005975
Chris Lattnerdecc2672010-04-07 05:20:54 +00005976 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5978 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5979 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005982 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005983 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005984 TLI.getPointerTy()));
5985 AsmNodeOperands.push_back(InOperandVal);
5986 break;
5987 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5990 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5991 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 "Don't know how to handle indirect register inputs yet!");
5994
5995 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00005996 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005997 report_fatal_error("Couldn't allocate input reg for constraint '" +
5998 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999
Dale Johannesen66978ee2009-01-31 02:22:37 +00006000 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006001 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006002
Chris Lattnerdecc2672010-04-07 05:20:54 +00006003 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006004 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006005 break;
6006 }
6007 case InlineAsm::isClobber: {
6008 // Add the clobbered value to the operand list, so that the register
6009 // allocator is aware that the physreg got clobbered.
6010 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006011 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006012 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006013 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006014 break;
6015 }
6016 }
6017 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006018
Chris Lattnerdecc2672010-04-07 05:20:54 +00006019 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006020 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006021 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006022
Dale Johannesen66978ee2009-01-31 02:22:37 +00006023 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006024 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025 &AsmNodeOperands[0], AsmNodeOperands.size());
6026 Flag = Chain.getValue(1);
6027
6028 // If this asm returns a register value, copy the result from that register
6029 // and set it as the value of the call.
6030 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006031 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006032 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006033
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006034 // FIXME: Why don't we do this for inline asms with MRVs?
6035 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006036 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006037
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006038 // If any of the results of the inline asm is a vector, it may have the
6039 // wrong width/num elts. This can happen for register classes that can
6040 // contain multiple different value types. The preg or vreg allocated may
6041 // not have the same VT as was expected. Convert it to the right type
6042 // with bit_convert.
6043 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006044 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006045 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006046
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006047 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006048 ResultType.isInteger() && Val.getValueType().isInteger()) {
6049 // If a result value was tied to an input value, the computed result may
6050 // have a wider width than the expected result. Extract the relevant
6051 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006052 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006054
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006055 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006056 }
Dan Gohman95915732008-10-18 01:03:45 +00006057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006058 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006059 // Don't need to use this as a chain in this case.
6060 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6061 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006063
Dan Gohman46510a72010-04-15 01:51:59 +00006064 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 // Process indirect outputs, first output all of the flagged copies out of
6067 // physregs.
6068 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6069 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006070 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006071 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006072 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6074 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 // Emit the non-flagged stores from the physregs.
6077 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006078 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6079 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6080 StoresToEmit[i].first,
6081 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006082 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006083 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006084 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006085 }
6086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006088 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091 DAG.setRoot(Chain);
6092}
6093
Dan Gohman46510a72010-04-15 01:51:59 +00006094void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006095 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6096 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006097 getValue(I.getArgOperand(0)),
6098 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099}
6100
Dan Gohman46510a72010-04-15 01:51:59 +00006101void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006102 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006103 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6104 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006105 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006106 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107 setValue(&I, V);
6108 DAG.setRoot(V.getValue(1));
6109}
6110
Dan Gohman46510a72010-04-15 01:51:59 +00006111void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006112 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6113 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006114 getValue(I.getArgOperand(0)),
6115 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116}
6117
Dan Gohman46510a72010-04-15 01:51:59 +00006118void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006119 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6120 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006121 getValue(I.getArgOperand(0)),
6122 getValue(I.getArgOperand(1)),
6123 DAG.getSrcValue(I.getArgOperand(0)),
6124 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006125}
6126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006128/// implementation, which just calls LowerCall.
6129/// FIXME: When all targets are
6130/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006132TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006134 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006135 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006136 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006137 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006138 ArgListTy &Args, SelectionDAG &DAG,
6139 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006140 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006141 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006142 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006144 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6146 for (unsigned Value = 0, NumValues = ValueVTs.size();
6147 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006148 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006149 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006150 SDValue Op = SDValue(Args[i].Node.getNode(),
6151 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006152 ISD::ArgFlagsTy Flags;
6153 unsigned OriginalAlignment =
6154 getTargetData()->getABITypeAlignment(ArgTy);
6155
6156 if (Args[i].isZExt)
6157 Flags.setZExt();
6158 if (Args[i].isSExt)
6159 Flags.setSExt();
6160 if (Args[i].isInReg)
6161 Flags.setInReg();
6162 if (Args[i].isSRet)
6163 Flags.setSRet();
6164 if (Args[i].isByVal) {
6165 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006166 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6167 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006168 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006169 // For ByVal, alignment should come from FE. BE will guess if this
6170 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006171 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006172 if (Args[i].Alignment)
6173 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006174 else
6175 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006176 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177 }
6178 if (Args[i].isNest)
6179 Flags.setNest();
6180 Flags.setOrigAlign(OriginalAlignment);
6181
Owen Anderson23b9b192009-08-12 00:36:31 +00006182 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6183 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006184 SmallVector<SDValue, 4> Parts(NumParts);
6185 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6186
6187 if (Args[i].isSExt)
6188 ExtendKind = ISD::SIGN_EXTEND;
6189 else if (Args[i].isZExt)
6190 ExtendKind = ISD::ZERO_EXTEND;
6191
Bill Wendling46ada192010-03-02 01:55:18 +00006192 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006193 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006194
Dan Gohman98ca4f22009-08-05 01:29:28 +00006195 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006197 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6198 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006199 if (NumParts > 1 && j == 0)
6200 MyFlags.Flags.setSplit();
6201 else if (j != 0)
6202 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203
Dan Gohman98ca4f22009-08-05 01:29:28 +00006204 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006205 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 }
6207 }
6208 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006209
Dan Gohman98ca4f22009-08-05 01:29:28 +00006210 // Handle the incoming return values from the call.
6211 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006212 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006215 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006216 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6217 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006218 for (unsigned i = 0; i != NumRegs; ++i) {
6219 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006220 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006221 MyFlags.Used = isReturnValueUsed;
6222 if (RetSExt)
6223 MyFlags.Flags.setSExt();
6224 if (RetZExt)
6225 MyFlags.Flags.setZExt();
6226 if (isInreg)
6227 MyFlags.Flags.setInReg();
6228 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006229 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230 }
6231
Dan Gohman98ca4f22009-08-05 01:29:28 +00006232 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006233 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006234 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006235
6236 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006238 "LowerCall didn't return a valid chain!");
6239 assert((!isTailCall || InVals.empty()) &&
6240 "LowerCall emitted a return value for a tail call!");
6241 assert((isTailCall || InVals.size() == Ins.size()) &&
6242 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006243
6244 // For a tail call, the return value is merely live-out and there aren't
6245 // any nodes in the DAG representing it. Return a special value to
6246 // indicate that a tail call has been emitted and no more Instructions
6247 // should be processed in the current block.
6248 if (isTailCall) {
6249 DAG.setRoot(Chain);
6250 return std::make_pair(SDValue(), SDValue());
6251 }
6252
Evan Chengaf1871f2010-03-11 19:38:18 +00006253 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6254 assert(InVals[i].getNode() &&
6255 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006256 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006257 "LowerCall emitted a value with the wrong type!");
6258 });
6259
Dan Gohman98ca4f22009-08-05 01:29:28 +00006260 // Collect the legal value parts into potentially illegal values
6261 // that correspond to the original function's return values.
6262 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6263 if (RetSExt)
6264 AssertOp = ISD::AssertSext;
6265 else if (RetZExt)
6266 AssertOp = ISD::AssertZext;
6267 SmallVector<SDValue, 4> ReturnValues;
6268 unsigned CurReg = 0;
6269 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006270 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006271 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6272 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006273
Bill Wendling46ada192010-03-02 01:55:18 +00006274 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006275 NumRegs, RegisterVT, VT,
6276 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006277 CurReg += NumRegs;
6278 }
6279
6280 // For a function returning void, there is no return value. We can't create
6281 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006282 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006283 if (ReturnValues.empty())
6284 return std::make_pair(SDValue(), Chain);
6285
6286 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6287 DAG.getVTList(&RetTys[0], RetTys.size()),
6288 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006289 return std::make_pair(Res, Chain);
6290}
6291
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006292void TargetLowering::LowerOperationWrapper(SDNode *N,
6293 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006294 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006295 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006296 if (Res.getNode())
6297 Results.push_back(Res);
6298}
6299
Dan Gohmand858e902010-04-17 15:26:15 +00006300SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006301 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006302 return SDValue();
6303}
6304
Dan Gohman46510a72010-04-15 01:51:59 +00006305void
6306SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006307 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006308 assert((Op.getOpcode() != ISD::CopyFromReg ||
6309 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6310 "Copy from a reg to the same reg!");
6311 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6312
Owen Anderson23b9b192009-08-12 00:36:31 +00006313 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006314 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006315 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006316 PendingExports.push_back(Chain);
6317}
6318
6319#include "llvm/CodeGen/SelectionDAGISel.h"
6320
Eli Friedman23d32432011-05-05 16:53:34 +00006321/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6322/// entry block, return true. This includes arguments used by switches, since
6323/// the switch may expand into multiple basic blocks.
6324static bool isOnlyUsedInEntryBlock(const Argument *A) {
6325 // With FastISel active, we may be splitting blocks, so force creation
6326 // of virtual registers for all non-dead arguments.
6327 if (EnableFastISel)
6328 return A->use_empty();
6329
6330 const BasicBlock *Entry = A->getParent()->begin();
6331 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6332 UI != E; ++UI) {
6333 const User *U = *UI;
6334 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6335 return false; // Use not in entry block.
6336 }
6337 return true;
6338}
6339
Dan Gohman46510a72010-04-15 01:51:59 +00006340void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006341 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006342 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006343 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006344 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006345 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006346 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006347
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006348 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006349 SmallVector<ISD::OutputArg, 4> Outs;
6350 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6351 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006352
Dan Gohman7451d3e2010-05-29 17:03:36 +00006353 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006354 // Put in an sret pointer parameter before all the other parameters.
6355 SmallVector<EVT, 1> ValueVTs;
6356 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6357
6358 // NOTE: Assuming that a pointer will never break down to more than one VT
6359 // or one register.
6360 ISD::ArgFlagsTy Flags;
6361 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006362 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006363 ISD::InputArg RetArg(Flags, RegisterVT, true);
6364 Ins.push_back(RetArg);
6365 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006366
Dan Gohman98ca4f22009-08-05 01:29:28 +00006367 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006368 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006369 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006370 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006371 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006372 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6373 bool isArgValueUsed = !I->use_empty();
6374 for (unsigned Value = 0, NumValues = ValueVTs.size();
6375 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006376 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006377 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006378 ISD::ArgFlagsTy Flags;
6379 unsigned OriginalAlignment =
6380 TD->getABITypeAlignment(ArgTy);
6381
6382 if (F.paramHasAttr(Idx, Attribute::ZExt))
6383 Flags.setZExt();
6384 if (F.paramHasAttr(Idx, Attribute::SExt))
6385 Flags.setSExt();
6386 if (F.paramHasAttr(Idx, Attribute::InReg))
6387 Flags.setInReg();
6388 if (F.paramHasAttr(Idx, Attribute::StructRet))
6389 Flags.setSRet();
6390 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6391 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006392 PointerType *Ty = cast<PointerType>(I->getType());
6393 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006394 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006395 // For ByVal, alignment should be passed from FE. BE will guess if
6396 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006397 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006398 if (F.getParamAlignment(Idx))
6399 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006400 else
6401 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006402 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006403 }
6404 if (F.paramHasAttr(Idx, Attribute::Nest))
6405 Flags.setNest();
6406 Flags.setOrigAlign(OriginalAlignment);
6407
Owen Anderson23b9b192009-08-12 00:36:31 +00006408 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6409 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006410 for (unsigned i = 0; i != NumRegs; ++i) {
6411 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6412 if (NumRegs > 1 && i == 0)
6413 MyFlags.Flags.setSplit();
6414 // if it isn't first piece, alignment must be 1
6415 else if (i > 0)
6416 MyFlags.Flags.setOrigAlign(1);
6417 Ins.push_back(MyFlags);
6418 }
6419 }
6420 }
6421
6422 // Call the target to set up the argument values.
6423 SmallVector<SDValue, 8> InVals;
6424 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6425 F.isVarArg(), Ins,
6426 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006427
6428 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006429 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006430 "LowerFormalArguments didn't return a valid chain!");
6431 assert(InVals.size() == Ins.size() &&
6432 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006433 DEBUG({
6434 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6435 assert(InVals[i].getNode() &&
6436 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006437 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006438 "LowerFormalArguments emitted a value with the wrong type!");
6439 }
6440 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006441
Dan Gohman5e866062009-08-06 15:37:27 +00006442 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006443 DAG.setRoot(NewRoot);
6444
6445 // Set up the argument values.
6446 unsigned i = 0;
6447 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006448 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006449 // Create a virtual register for the sret pointer, and put in a copy
6450 // from the sret argument into it.
6451 SmallVector<EVT, 1> ValueVTs;
6452 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6453 EVT VT = ValueVTs[0];
6454 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6455 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006456 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006457 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006458
Dan Gohman2048b852009-11-23 18:04:58 +00006459 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006460 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6461 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006462 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006463 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6464 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006465 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006466
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006467 // i indexes lowered arguments. Bump it past the hidden sret argument.
6468 // Idx indexes LLVM arguments. Don't touch it.
6469 ++i;
6470 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006471
Dan Gohman46510a72010-04-15 01:51:59 +00006472 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006473 ++I, ++Idx) {
6474 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006475 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006476 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006477 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006478
6479 // If this argument is unused then remember its value. It is used to generate
6480 // debugging information.
6481 if (I->use_empty() && NumValues)
6482 SDB->setUnusedArgValue(I, InVals[i]);
6483
Eli Friedman23d32432011-05-05 16:53:34 +00006484 for (unsigned Val = 0; Val != NumValues; ++Val) {
6485 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006486 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6487 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006488
6489 if (!I->use_empty()) {
6490 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6491 if (F.paramHasAttr(Idx, Attribute::SExt))
6492 AssertOp = ISD::AssertSext;
6493 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6494 AssertOp = ISD::AssertZext;
6495
Bill Wendling46ada192010-03-02 01:55:18 +00006496 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006497 NumParts, PartVT, VT,
6498 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006499 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006500
Dan Gohman98ca4f22009-08-05 01:29:28 +00006501 i += NumParts;
6502 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006503
Eli Friedman23d32432011-05-05 16:53:34 +00006504 // We don't need to do anything else for unused arguments.
6505 if (ArgValues.empty())
6506 continue;
6507
Devang Patel0b48ead2010-08-31 22:22:42 +00006508 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006509 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006510 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006511 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6512 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6513
Eli Friedman23d32432011-05-05 16:53:34 +00006514 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6515 SDB->getCurDebugLoc());
6516 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006517
Eli Friedman23d32432011-05-05 16:53:34 +00006518 // If this argument is live outside of the entry block, insert a copy from
6519 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006520 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006521 // If we can, though, try to skip creating an unnecessary vreg.
6522 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006523 // general. It's also subtly incompatible with the hacks FastISel
6524 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006525 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6526 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6527 FuncInfo->ValueMap[I] = Reg;
6528 continue;
6529 }
6530 }
6531 if (!isOnlyUsedInEntryBlock(I)) {
6532 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006533 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006534 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006535 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006536
Dan Gohman98ca4f22009-08-05 01:29:28 +00006537 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006538
6539 // Finally, if the target has anything special to do, allow it to do so.
6540 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006541 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006542}
6543
6544/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6545/// ensure constants are generated when needed. Remember the virtual registers
6546/// that need to be added to the Machine PHI nodes as input. We cannot just
6547/// directly add them, because expansion might result in multiple MBB's for one
6548/// BB. As such, the start of the BB might correspond to a different MBB than
6549/// the end.
6550///
6551void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006552SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006553 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006554
6555 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6556
6557 // Check successor nodes' PHI nodes that expect a constant to be available
6558 // from this block.
6559 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006560 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006561 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006562 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006563
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006564 // If this terminator has multiple identical successors (common for
6565 // switches), only handle each succ once.
6566 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006568 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006569
6570 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6571 // nodes and Machine PHI nodes, but the incoming operands have not been
6572 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006573 for (BasicBlock::const_iterator I = SuccBB->begin();
6574 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006575 // Ignore dead phi's.
6576 if (PN->use_empty()) continue;
6577
Rafael Espindola3fa82832011-05-13 15:18:06 +00006578 // Skip empty types
6579 if (PN->getType()->isEmptyTy())
6580 continue;
6581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006582 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006583 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006584
Dan Gohman46510a72010-04-15 01:51:59 +00006585 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006586 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006587 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006588 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006589 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006590 }
6591 Reg = RegOut;
6592 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006593 DenseMap<const Value *, unsigned>::iterator I =
6594 FuncInfo.ValueMap.find(PHIOp);
6595 if (I != FuncInfo.ValueMap.end())
6596 Reg = I->second;
6597 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006598 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006599 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006600 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006601 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006602 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006603 }
6604 }
6605
6606 // Remember that this register needs to added to the machine PHI node as
6607 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006608 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006609 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6610 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006611 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006612 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006613 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006614 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006615 Reg += NumRegisters;
6616 }
6617 }
6618 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006619 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006620}