blob: d7ebd37d3f65b54f225e2879db217b8d2d73cb7b [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbach862019c2011-10-18 23:02:30 +000088
Bob Wilson5bafff32009-06-22 23:27:02 +000089//===----------------------------------------------------------------------===//
90// NEON-specific DAG Nodes.
91//===----------------------------------------------------------------------===//
92
93def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000094def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000095
96def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000097def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000098def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000099def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
100def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000101def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
102def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000103def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
104def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000105def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
106def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
107
108// Types for vector shift by immediates. The "SHX" version is for long and
109// narrow operations where the source and destination vectors have different
110// types. The "SHINS" version is for shift and insert operations.
111def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
112 SDTCisVT<2, i32>]>;
113def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
114 SDTCisVT<2, i32>]>;
115def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
116 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
117
118def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
119def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
120def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
121def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
122def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
123def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
124def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
125
126def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
127def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
128def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
129
130def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
131def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
132def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
133def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
134def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
135def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
136
137def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
138def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
139def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
140
141def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
142def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
143
144def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
145 SDTCisVT<2, i32>]>;
146def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
147def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
148
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000149def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
150def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
151def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
152
Owen Andersond9668172010-11-03 22:44:51 +0000153def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
154 SDTCisVT<2, i32>]>;
155def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000156def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000157
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000158def NEONvbsl : SDNode<"ARMISD::VBSL",
159 SDTypeProfile<1, 3, [SDTCisVec<0>,
160 SDTCisSameAs<0, 1>,
161 SDTCisSameAs<0, 2>,
162 SDTCisSameAs<0, 3>]>>;
163
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000164def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
165
Bob Wilson0ce37102009-08-14 05:08:32 +0000166// VDUPLANE can produce a quad-register result from a double-register source,
167// so the result is not constrained to match the source.
168def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
169 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
170 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000171
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000172def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
173 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
174def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
175
Bob Wilsond8e17572009-08-12 22:31:50 +0000176def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
177def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
178def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
179def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
180
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000181def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000182 SDTCisSameAs<0, 2>,
183 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000184def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
185def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
186def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000187
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000188def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
189 SDTCisSameAs<1, 2>]>;
190def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
191def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
192
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000193def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
194 SDTCisSameAs<0, 2>]>;
195def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
196def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
197
Bob Wilsoncba270d2010-07-13 21:16:48 +0000198def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
199 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000200 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000201 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
202 return (EltBits == 32 && EltVal == 0);
203}]>;
204
205def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
206 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000207 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000208 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
209 return (EltBits == 8 && EltVal == 0xff);
210}]>;
211
Bob Wilson5bafff32009-06-22 23:27:02 +0000212//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000213// NEON load / store instructions
214//===----------------------------------------------------------------------===//
215
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000216// Use VLDM to load a Q register as a D register pair.
217// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000218def VLDMQIA
219 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
220 IIC_fpLoad_m, "",
221 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000222
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000223// Use VSTM to store a Q register as a D register pair.
224// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225def VSTMQIA
226 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
227 IIC_fpStore_m, "",
228 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000229
Bob Wilsonffde0802010-09-02 16:00:54 +0000230// Classes for VLD* pseudo-instructions with multi-register operands.
231// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000232class VLDQPseudo<InstrItinClass itin>
233 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
234class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000235 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000236 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000237 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000238class VLDQQPseudo<InstrItinClass itin>
239 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
240class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000241 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000242 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000243 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000244class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000245 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
246 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000247class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000248 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000249 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000250 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000251
Bob Wilson2a0e9742010-11-27 06:35:16 +0000252let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
253
Bob Wilson205a5ca2009-07-08 18:11:30 +0000254// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000255class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000256 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000257 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000258 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000259 let Rm = 0b1111;
260 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000261 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000262}
Bob Wilson621f1952010-03-23 05:25:43 +0000263class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000264 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000265 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000266 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000267 let Rm = 0b1111;
268 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000269 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000270}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000271
Owen Andersond9aa7d32010-11-02 00:05:05 +0000272def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
273def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
274def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
275def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000276
Owen Andersond9aa7d32010-11-02 00:05:05 +0000277def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
278def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
279def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
280def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000281
Evan Chengd2ca8132010-10-09 01:03:04 +0000282def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
283def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
284def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
285def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000286
Bob Wilson99493b22010-03-20 17:59:03 +0000287// ...with address register writeback:
288class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000289 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
291 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
292 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000293 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000294 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000295}
Bob Wilson99493b22010-03-20 17:59:03 +0000296class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000297 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000298 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000299 "vld1", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000300 "$Rn.addr = $wb", []> {
301 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000302 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000303}
Bob Wilson99493b22010-03-20 17:59:03 +0000304
Owen Andersone85bd772010-11-02 00:24:52 +0000305def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
306def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
307def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
308def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000309
Owen Andersone85bd772010-11-02 00:24:52 +0000310def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
311def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
312def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
313def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000314
Evan Chengd2ca8132010-10-09 01:03:04 +0000315def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
316def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
317def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
318def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000319
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000320// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000321class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000322 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000323 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
324 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
325 let Rm = 0b1111;
326 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000327 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000328}
Bob Wilson99493b22010-03-20 17:59:03 +0000329class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000330 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000331 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
332 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
333 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000334 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000335}
Bob Wilson052ba452010-03-22 18:22:06 +0000336
Owen Andersone85bd772010-11-02 00:24:52 +0000337def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
338def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
339def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
340def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000341
Owen Andersone85bd772010-11-02 00:24:52 +0000342def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
343def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
344def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
345def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000346
Evan Chengd2ca8132010-10-09 01:03:04 +0000347def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
348def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000349
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000350// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000351class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000352 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000353 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
354 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
355 let Rm = 0b1111;
356 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000358}
Bob Wilson99493b22010-03-20 17:59:03 +0000359class VLD1D4WB<bits<4> op7_4, string Dt>
360 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000361 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000362 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000363 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000364 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000365 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000366 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000367}
Johnny Chend7283d92010-02-23 20:51:23 +0000368
Owen Andersone85bd772010-11-02 00:24:52 +0000369def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
370def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
371def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
372def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000373
Owen Andersone85bd772010-11-02 00:24:52 +0000374def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
375def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
376def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
377def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000378
Evan Chengd2ca8132010-10-09 01:03:04 +0000379def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
380def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000381
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000384 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000385 (ins addrmode6:$Rn), IIC_VLD2,
386 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
387 let Rm = 0b1111;
388 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000390}
Bob Wilson95808322010-03-18 20:18:39 +0000391class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000392 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000393 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000394 (ins addrmode6:$Rn), IIC_VLD2x2,
395 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
396 let Rm = 0b1111;
397 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000398 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000399}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000400
Owen Andersoncf667be2010-11-02 01:24:55 +0000401def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
402def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
403def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000404
Owen Andersoncf667be2010-11-02 01:24:55 +0000405def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
406def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
407def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000408
Bob Wilson9d84fb32010-09-14 20:59:49 +0000409def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
410def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
411def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000412
Evan Chengd2ca8132010-10-09 01:03:04 +0000413def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
414def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
415def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000416
Bob Wilson92cb9322010-03-20 20:10:51 +0000417// ...with address register writeback:
418class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000419 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000420 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
421 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
422 "$Rn.addr = $wb", []> {
423 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000424 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000425}
Bob Wilson92cb9322010-03-20 20:10:51 +0000426class VLD2QWB<bits<4> op7_4, string Dt>
427 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000428 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000429 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
430 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
431 "$Rn.addr = $wb", []> {
432 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000433 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000434}
Bob Wilson92cb9322010-03-20 20:10:51 +0000435
Owen Andersoncf667be2010-11-02 01:24:55 +0000436def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
437def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
438def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000439
Owen Andersoncf667be2010-11-02 01:24:55 +0000440def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
441def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
442def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000443
Evan Chengd2ca8132010-10-09 01:03:04 +0000444def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
445def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
446def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000447
Evan Chengd2ca8132010-10-09 01:03:04 +0000448def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
449def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
450def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000451
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000452// ...with double-spaced registers
Owen Andersoncf667be2010-11-02 01:24:55 +0000453def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
454def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
455def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
456def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
457def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
458def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000459
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000460// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000461class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000462 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000463 (ins addrmode6:$Rn), IIC_VLD3,
464 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
465 let Rm = 0b1111;
466 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000467 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000468}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000469
Owen Andersoncf667be2010-11-02 01:24:55 +0000470def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
471def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
472def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000473
Bob Wilson9d84fb32010-09-14 20:59:49 +0000474def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
475def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
476def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000477
Bob Wilson92cb9322010-03-20 20:10:51 +0000478// ...with address register writeback:
479class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
480 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000481 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000482 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
483 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
484 "$Rn.addr = $wb", []> {
485 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000486 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000487}
Bob Wilson92cb9322010-03-20 20:10:51 +0000488
Owen Andersoncf667be2010-11-02 01:24:55 +0000489def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
490def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
491def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000492
Evan Cheng84f69e82010-10-09 01:45:34 +0000493def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
494def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
495def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000496
Bob Wilson7de68142011-02-07 17:43:15 +0000497// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000498def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
499def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
500def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
501def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
502def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
503def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000504
Evan Cheng84f69e82010-10-09 01:45:34 +0000505def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
506def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
507def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000508
Bob Wilson92cb9322010-03-20 20:10:51 +0000509// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000510def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
511def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
512def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
513
Evan Cheng84f69e82010-10-09 01:45:34 +0000514def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
515def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
516def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000517
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000518// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000519class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
520 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000521 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (ins addrmode6:$Rn), IIC_VLD4,
523 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
524 let Rm = 0b1111;
525 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000526 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000527}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000528
Owen Andersoncf667be2010-11-02 01:24:55 +0000529def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
530def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
531def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000532
Bob Wilson9d84fb32010-09-14 20:59:49 +0000533def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
534def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
535def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000536
Bob Wilson92cb9322010-03-20 20:10:51 +0000537// ...with address register writeback:
538class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
539 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000540 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000541 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000542 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
543 "$Rn.addr = $wb", []> {
544 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000545 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000546}
Bob Wilson92cb9322010-03-20 20:10:51 +0000547
Owen Andersoncf667be2010-11-02 01:24:55 +0000548def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
549def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
550def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000551
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000552def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
553def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
554def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000555
Bob Wilson7de68142011-02-07 17:43:15 +0000556// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000557def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
558def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
559def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
560def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
561def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
562def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000563
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000564def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
565def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
566def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000567
Bob Wilson92cb9322010-03-20 20:10:51 +0000568// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000569def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
570def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
571def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
572
573def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
574def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
575def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000576
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000577} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
578
Bob Wilson8466fa12010-09-13 23:01:35 +0000579// Classes for VLD*LN pseudo-instructions with multi-register operands.
580// These are expanded to real instructions after register allocation.
581class VLDQLNPseudo<InstrItinClass itin>
582 : PseudoNLdSt<(outs QPR:$dst),
583 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
584 itin, "$src = $dst">;
585class VLDQLNWBPseudo<InstrItinClass itin>
586 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
587 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
588 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
589class VLDQQLNPseudo<InstrItinClass itin>
590 : PseudoNLdSt<(outs QQPR:$dst),
591 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
592 itin, "$src = $dst">;
593class VLDQQLNWBPseudo<InstrItinClass itin>
594 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
595 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
596 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
597class VLDQQQQLNPseudo<InstrItinClass itin>
598 : PseudoNLdSt<(outs QQQQPR:$dst),
599 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
600 itin, "$src = $dst">;
601class VLDQQQQLNWBPseudo<InstrItinClass itin>
602 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
603 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
604 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
605
Bob Wilsonb07c1712009-10-07 21:53:04 +0000606// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000607class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
608 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000609 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000610 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
611 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000612 "$src = $Vd",
613 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000614 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000615 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000616 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000617 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000618}
Mon P Wang183c6272011-05-09 17:47:27 +0000619class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
620 PatFrag LoadOp>
621 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
622 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
623 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
624 "$src = $Vd",
625 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
626 (i32 (LoadOp addrmode6oneL32:$Rn)),
627 imm:$lane))]> {
628 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000629 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000630}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000631class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
632 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
633 (i32 (LoadOp addrmode6:$addr)),
634 imm:$lane))];
635}
636
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000637def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
638 let Inst{7-5} = lane{2-0};
639}
640def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
641 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000642 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000643}
Mon P Wang183c6272011-05-09 17:47:27 +0000644def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000645 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000646 let Inst{5} = Rn{4};
647 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000648}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000649
650def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
651def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
652def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
653
Bob Wilson746fa172010-12-10 22:13:32 +0000654def : Pat<(vector_insert (v2f32 DPR:$src),
655 (f32 (load addrmode6:$addr)), imm:$lane),
656 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
657def : Pat<(vector_insert (v4f32 QPR:$src),
658 (f32 (load addrmode6:$addr)), imm:$lane),
659 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
660
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000661let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
662
663// ...with address register writeback:
664class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000665 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000666 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000667 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000668 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000669 "$src = $Vd, $Rn.addr = $wb", []> {
670 let DecoderMethod = "DecodeVLD1LN";
671}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000672
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000673def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
674 let Inst{7-5} = lane{2-0};
675}
676def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
677 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000678 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000679}
680def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
681 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000682 let Inst{5} = Rn{4};
683 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000684}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000685
686def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
687def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
688def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000689
Bob Wilson243fcc52009-09-01 04:26:28 +0000690// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000691class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000692 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000693 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
694 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000695 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000696 let Rm = 0b1111;
697 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000698 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000699}
Bob Wilson243fcc52009-09-01 04:26:28 +0000700
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000701def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
702 let Inst{7-5} = lane{2-0};
703}
704def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
705 let Inst{7-6} = lane{1-0};
706}
707def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
708 let Inst{7} = lane{0};
709}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000710
Evan Chengd2ca8132010-10-09 01:03:04 +0000711def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
712def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
713def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000714
Bob Wilson41315282010-03-20 20:39:53 +0000715// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000716def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
717 let Inst{7-6} = lane{1-0};
718}
719def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
720 let Inst{7} = lane{0};
721}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000722
Evan Chengd2ca8132010-10-09 01:03:04 +0000723def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
724def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000725
Bob Wilsona1023642010-03-20 20:47:18 +0000726// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000727class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000728 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000729 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000730 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000731 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
732 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
733 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000734 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000735}
Bob Wilsona1023642010-03-20 20:47:18 +0000736
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000737def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
738 let Inst{7-5} = lane{2-0};
739}
740def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
741 let Inst{7-6} = lane{1-0};
742}
743def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
744 let Inst{7} = lane{0};
745}
Bob Wilsona1023642010-03-20 20:47:18 +0000746
Evan Chengd2ca8132010-10-09 01:03:04 +0000747def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
748def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
749def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000750
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
752 let Inst{7-6} = lane{1-0};
753}
754def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
755 let Inst{7} = lane{0};
756}
Bob Wilsona1023642010-03-20 20:47:18 +0000757
Evan Chengd2ca8132010-10-09 01:03:04 +0000758def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
759def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000760
Bob Wilson243fcc52009-09-01 04:26:28 +0000761// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000762class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000763 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000765 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000766 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000768 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000769 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000770}
Bob Wilson243fcc52009-09-01 04:26:28 +0000771
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
773 let Inst{7-5} = lane{2-0};
774}
775def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
776 let Inst{7-6} = lane{1-0};
777}
778def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
779 let Inst{7} = lane{0};
780}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000781
Evan Cheng84f69e82010-10-09 01:45:34 +0000782def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
783def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
784def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000785
Bob Wilson41315282010-03-20 20:39:53 +0000786// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000787def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
788 let Inst{7-6} = lane{1-0};
789}
790def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
791 let Inst{7} = lane{0};
792}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000793
Evan Cheng84f69e82010-10-09 01:45:34 +0000794def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
795def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000796
Bob Wilsona1023642010-03-20 20:47:18 +0000797// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000798class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000799 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000800 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000801 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000802 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000803 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000804 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
805 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000806 []> {
807 let DecoderMethod = "DecodeVLD3LN";
808}
Bob Wilsona1023642010-03-20 20:47:18 +0000809
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000810def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
811 let Inst{7-5} = lane{2-0};
812}
813def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
814 let Inst{7-6} = lane{1-0};
815}
816def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
817 let Inst{7} = lane{0};
818}
Bob Wilsona1023642010-03-20 20:47:18 +0000819
Evan Cheng84f69e82010-10-09 01:45:34 +0000820def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
821def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
822def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000823
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000824def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
825 let Inst{7-6} = lane{1-0};
826}
827def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
828 let Inst{7} = lane{0};
829}
Bob Wilsona1023642010-03-20 20:47:18 +0000830
Evan Cheng84f69e82010-10-09 01:45:34 +0000831def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
832def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000833
Bob Wilson243fcc52009-09-01 04:26:28 +0000834// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000835class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000836 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000837 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000838 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000839 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000840 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000841 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000842 let Rm = 0b1111;
843 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000844 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000845}
Bob Wilson243fcc52009-09-01 04:26:28 +0000846
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000847def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
848 let Inst{7-5} = lane{2-0};
849}
850def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
851 let Inst{7-6} = lane{1-0};
852}
853def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
854 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000855 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000856}
Bob Wilson62e053e2009-10-08 22:53:57 +0000857
Evan Cheng10dc63f2010-10-09 04:07:58 +0000858def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
859def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
860def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000861
Bob Wilson41315282010-03-20 20:39:53 +0000862// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000863def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
864 let Inst{7-6} = lane{1-0};
865}
866def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
867 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000868 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000869}
Bob Wilson62e053e2009-10-08 22:53:57 +0000870
Evan Cheng10dc63f2010-10-09 04:07:58 +0000871def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
872def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000873
Bob Wilsona1023642010-03-20 20:47:18 +0000874// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000875class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000876 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000877 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000878 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000879 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000880 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000881"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
882"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000883 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000884 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000885 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000886}
Bob Wilsona1023642010-03-20 20:47:18 +0000887
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000888def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
889 let Inst{7-5} = lane{2-0};
890}
891def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
892 let Inst{7-6} = lane{1-0};
893}
894def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
895 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000897}
Bob Wilsona1023642010-03-20 20:47:18 +0000898
Evan Cheng10dc63f2010-10-09 04:07:58 +0000899def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
900def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
901def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000902
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000903def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
904 let Inst{7-6} = lane{1-0};
905}
906def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
907 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000908 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000909}
Bob Wilsona1023642010-03-20 20:47:18 +0000910
Evan Cheng10dc63f2010-10-09 04:07:58 +0000911def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
912def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000913
Bob Wilson2a0e9742010-11-27 06:35:16 +0000914} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
915
Bob Wilsonb07c1712009-10-07 21:53:04 +0000916// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000917class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000918 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000919 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000920 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000921 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000922 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000923 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000924}
925class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
926 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000927 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000928}
929
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000930def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
931def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
932def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000933
934def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
935def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
936def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
937
Bob Wilson746fa172010-12-10 22:13:32 +0000938def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
939 (VLD1DUPd32 addrmode6:$addr)>;
940def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
941 (VLD1DUPq32Pseudo addrmode6:$addr)>;
942
Bob Wilson2a0e9742010-11-27 06:35:16 +0000943let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
944
Bob Wilson20d55152010-12-10 22:13:24 +0000945class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000946 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000947 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000948 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
949 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000950 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000951 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000952}
953
Bob Wilson20d55152010-12-10 22:13:24 +0000954def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
955def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
956def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000957
958// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000959class VLD1DUPWB<bits<4> op7_4, string Dt>
960 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000961 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000962 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
963 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000964 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000965}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000966class VLD1QDUPWB<bits<4> op7_4, string Dt>
967 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000968 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000969 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
970 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000971 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000972}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000973
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000974def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
975def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
976def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000977
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000978def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
979def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
980def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000981
982def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
983def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
984def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
985
Bob Wilsonb07c1712009-10-07 21:53:04 +0000986// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000987class VLD2DUP<bits<4> op7_4, string Dt>
988 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000989 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000990 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
991 let Rm = 0b1111;
992 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000993 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000994}
995
996def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
997def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
998def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
999
1000def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1001def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1002def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1003
1004// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001005def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1006def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1007def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001008
1009// ...with address register writeback:
1010class VLD2DUPWB<bits<4> op7_4, string Dt>
1011 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001012 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001013 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1014 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001015 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001016}
1017
1018def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1019def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1020def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1021
Bob Wilson173fb142010-11-30 00:00:38 +00001022def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1023def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1024def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001025
1026def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1027def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1028def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1029
Bob Wilsonb07c1712009-10-07 21:53:04 +00001030// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001031class VLD3DUP<bits<4> op7_4, string Dt>
1032 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001033 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001034 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1035 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001036 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001037 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001038}
1039
1040def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1041def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1042def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1043
1044def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1045def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1046def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1047
1048// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001049def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1050def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1051def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001052
1053// ...with address register writeback:
1054class VLD3DUPWB<bits<4> op7_4, string Dt>
1055 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001056 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001057 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1058 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001059 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001060 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001061}
1062
1063def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1064def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1065def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1066
Bob Wilson173fb142010-11-30 00:00:38 +00001067def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1068def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1069def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001070
1071def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1072def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1073def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1074
Bob Wilsonb07c1712009-10-07 21:53:04 +00001075// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001076class VLD4DUP<bits<4> op7_4, string Dt>
1077 : NLdSt<1, 0b10, 0b1111, op7_4,
1078 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001079 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001080 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1081 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001082 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001083 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001084}
1085
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001086def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1087def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1088def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001089
1090def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1091def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1092def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1093
1094// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001095def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1096def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1097def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001098
1099// ...with address register writeback:
1100class VLD4DUPWB<bits<4> op7_4, string Dt>
1101 : NLdSt<1, 0b10, 0b1111, op7_4,
1102 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001103 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001104 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001105 "$Rn.addr = $wb", []> {
1106 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001107 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001108}
1109
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001110def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1111def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1112def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1113
1114def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1115def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1116def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001117
1118def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1119def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1120def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1121
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001122} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001123
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001124let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001125
Bob Wilson709d5922010-08-25 23:27:42 +00001126// Classes for VST* pseudo-instructions with multi-register operands.
1127// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001128class VSTQPseudo<InstrItinClass itin>
1129 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1130class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001131 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001132 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001133 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001134class VSTQQPseudo<InstrItinClass itin>
1135 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1136class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001137 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001138 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001139 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001140class VSTQQQQPseudo<InstrItinClass itin>
1141 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001142class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001143 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001144 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001145 "$addr.addr = $wb">;
1146
Bob Wilson11d98992010-03-23 06:20:33 +00001147// VST1 : Vector Store (multiple single elements)
1148class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001149 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1150 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001151 let Rm = 0b1111;
1152 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001153 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001154}
Bob Wilson11d98992010-03-23 06:20:33 +00001155class VST1Q<bits<4> op7_4, string Dt>
1156 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001157 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1158 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1159 let Rm = 0b1111;
1160 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001161 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001162}
Bob Wilson11d98992010-03-23 06:20:33 +00001163
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001164def VST1d8 : VST1D<{0,0,0,?}, "8">;
1165def VST1d16 : VST1D<{0,1,0,?}, "16">;
1166def VST1d32 : VST1D<{1,0,0,?}, "32">;
1167def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001168
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001169def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1170def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1171def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1172def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001173
Evan Cheng60ff8792010-10-11 22:03:18 +00001174def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1175def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1176def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1177def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001178
Bob Wilson25eb5012010-03-20 20:54:36 +00001179// ...with address register writeback:
1180class VST1DWB<bits<4> op7_4, string Dt>
1181 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001182 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1183 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1184 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001185 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001186}
Bob Wilson25eb5012010-03-20 20:54:36 +00001187class VST1QWB<bits<4> op7_4, string Dt>
1188 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001189 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1190 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1191 "$Rn.addr = $wb", []> {
1192 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001193 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001194}
Bob Wilson25eb5012010-03-20 20:54:36 +00001195
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001196def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1197def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1198def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1199def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001200
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001201def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1202def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1203def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1204def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001205
Evan Cheng60ff8792010-10-11 22:03:18 +00001206def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1207def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1208def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1209def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001210
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001211// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001212class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001213 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001214 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1215 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1216 let Rm = 0b1111;
1217 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001218 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001219}
Bob Wilson25eb5012010-03-20 20:54:36 +00001220class VST1D3WB<bits<4> op7_4, string Dt>
1221 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001222 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001223 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001224 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1225 "$Rn.addr = $wb", []> {
1226 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001227 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001228}
Bob Wilson052ba452010-03-22 18:22:06 +00001229
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001230def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1231def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1232def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1233def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001234
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001235def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1236def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1237def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1238def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001239
Evan Cheng60ff8792010-10-11 22:03:18 +00001240def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1241def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001242
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001243// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001244class VST1D4<bits<4> op7_4, string Dt>
1245 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001246 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1247 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001248 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 let Rm = 0b1111;
1250 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001251 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001252}
Bob Wilson25eb5012010-03-20 20:54:36 +00001253class VST1D4WB<bits<4> op7_4, string Dt>
1254 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001255 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001256 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001257 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1258 "$Rn.addr = $wb", []> {
1259 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001260 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001261}
Bob Wilson25eb5012010-03-20 20:54:36 +00001262
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001263def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1264def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1265def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1266def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001267
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001268def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1269def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1270def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1271def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001272
Evan Cheng60ff8792010-10-11 22:03:18 +00001273def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1274def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001275
Bob Wilsonb36ec862009-08-06 18:47:44 +00001276// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001277class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1278 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001279 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1280 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1281 let Rm = 0b1111;
1282 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001283 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001284}
Bob Wilson95808322010-03-18 20:18:39 +00001285class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001286 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001287 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1288 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001289 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001290 let Rm = 0b1111;
1291 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001292 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001293}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001294
Owen Andersond2f37942010-11-02 21:16:58 +00001295def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1296def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1297def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001298
Owen Andersond2f37942010-11-02 21:16:58 +00001299def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1300def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1301def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001302
Evan Cheng60ff8792010-10-11 22:03:18 +00001303def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1304def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1305def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001306
Evan Cheng60ff8792010-10-11 22:03:18 +00001307def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1308def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1309def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001310
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001311// ...with address register writeback:
1312class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1313 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001314 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1315 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1316 "$Rn.addr = $wb", []> {
1317 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001318 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001319}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001320class VST2QWB<bits<4> op7_4, string Dt>
1321 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001322 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001323 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001324 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1325 "$Rn.addr = $wb", []> {
1326 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001327 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001328}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001329
Owen Andersond2f37942010-11-02 21:16:58 +00001330def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1331def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1332def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001333
Owen Andersond2f37942010-11-02 21:16:58 +00001334def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1335def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1336def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001337
Evan Cheng60ff8792010-10-11 22:03:18 +00001338def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1339def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1340def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001341
Evan Cheng60ff8792010-10-11 22:03:18 +00001342def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1343def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1344def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001345
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001346// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001347def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1348def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1349def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1350def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1351def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1352def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001353
Bob Wilsonb36ec862009-08-06 18:47:44 +00001354// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001355class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1356 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001357 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1358 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1359 let Rm = 0b1111;
1360 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001361 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001362}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001363
Owen Andersona1a45fd2010-11-02 21:47:03 +00001364def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1365def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1366def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001367
Evan Cheng60ff8792010-10-11 22:03:18 +00001368def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1369def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1370def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001371
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001372// ...with address register writeback:
1373class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1374 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001375 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001376 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001377 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1378 "$Rn.addr = $wb", []> {
1379 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001380 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001381}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001382
Owen Andersona1a45fd2010-11-02 21:47:03 +00001383def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1384def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1385def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001386
Evan Cheng60ff8792010-10-11 22:03:18 +00001387def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1388def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1389def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001390
Bob Wilson7de68142011-02-07 17:43:15 +00001391// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001392def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1393def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1394def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1395def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1396def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1397def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001398
Evan Cheng60ff8792010-10-11 22:03:18 +00001399def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1400def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1401def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001402
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001403// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001404def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1405def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1406def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1407
Evan Cheng60ff8792010-10-11 22:03:18 +00001408def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1409def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1410def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001411
Bob Wilsonb36ec862009-08-06 18:47:44 +00001412// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001413class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1414 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001415 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1416 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001417 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001418 let Rm = 0b1111;
1419 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001420 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001421}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001422
Owen Andersona1a45fd2010-11-02 21:47:03 +00001423def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1424def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1425def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001426
Evan Cheng60ff8792010-10-11 22:03:18 +00001427def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1428def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1429def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001430
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001431// ...with address register writeback:
1432class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1433 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001434 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001435 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001436 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1437 "$Rn.addr = $wb", []> {
1438 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001439 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001440}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001441
Owen Andersona1a45fd2010-11-02 21:47:03 +00001442def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1443def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1444def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001445
Evan Cheng60ff8792010-10-11 22:03:18 +00001446def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1447def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1448def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001449
Bob Wilson7de68142011-02-07 17:43:15 +00001450// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001451def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1452def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1453def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1454def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1455def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1456def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001457
Evan Cheng60ff8792010-10-11 22:03:18 +00001458def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1459def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1460def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001461
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001462// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001463def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1464def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1465def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1466
Evan Cheng60ff8792010-10-11 22:03:18 +00001467def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1468def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1469def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001470
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001471} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1472
Bob Wilson8466fa12010-09-13 23:01:35 +00001473// Classes for VST*LN pseudo-instructions with multi-register operands.
1474// These are expanded to real instructions after register allocation.
1475class VSTQLNPseudo<InstrItinClass itin>
1476 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1477 itin, "">;
1478class VSTQLNWBPseudo<InstrItinClass itin>
1479 : PseudoNLdSt<(outs GPR:$wb),
1480 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1481 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1482class VSTQQLNPseudo<InstrItinClass itin>
1483 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1484 itin, "">;
1485class VSTQQLNWBPseudo<InstrItinClass itin>
1486 : PseudoNLdSt<(outs GPR:$wb),
1487 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1488 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1489class VSTQQQQLNPseudo<InstrItinClass itin>
1490 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1491 itin, "">;
1492class VSTQQQQLNWBPseudo<InstrItinClass itin>
1493 : PseudoNLdSt<(outs GPR:$wb),
1494 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1495 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1496
Bob Wilsonb07c1712009-10-07 21:53:04 +00001497// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001498class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1499 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001500 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001501 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001502 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1503 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001504 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001505 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001506}
Mon P Wang183c6272011-05-09 17:47:27 +00001507class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1508 PatFrag StoreOp, SDNode ExtractOp>
1509 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1510 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1511 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001512 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001513 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001514 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001515}
Bob Wilsond168cef2010-11-03 16:24:53 +00001516class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1517 : VSTQLNPseudo<IIC_VST1ln> {
1518 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1519 addrmode6:$addr)];
1520}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001521
Bob Wilsond168cef2010-11-03 16:24:53 +00001522def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1523 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001524 let Inst{7-5} = lane{2-0};
1525}
Bob Wilsond168cef2010-11-03 16:24:53 +00001526def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1527 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001528 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001529 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001530}
Mon P Wang183c6272011-05-09 17:47:27 +00001531
1532def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001533 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001534 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001535}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001536
Bob Wilsond168cef2010-11-03 16:24:53 +00001537def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1538def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1539def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001540
Bob Wilson746fa172010-12-10 22:13:32 +00001541def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1542 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1543def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1544 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1545
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001546// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001547class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1548 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001549 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001550 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001551 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001552 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001553 "$Rn.addr = $wb",
1554 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001555 addrmode6:$Rn, am6offset:$Rm))]> {
1556 let DecoderMethod = "DecodeVST1LN";
1557}
Bob Wilsonda525062011-02-25 06:42:42 +00001558class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1559 : VSTQLNWBPseudo<IIC_VST1lnu> {
1560 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1561 addrmode6:$addr, am6offset:$offset))];
1562}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001563
Bob Wilsonda525062011-02-25 06:42:42 +00001564def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1565 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001566 let Inst{7-5} = lane{2-0};
1567}
Bob Wilsonda525062011-02-25 06:42:42 +00001568def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1569 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001570 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001571 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001572}
Bob Wilsonda525062011-02-25 06:42:42 +00001573def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1574 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001575 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001576 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001577}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001578
Bob Wilsonda525062011-02-25 06:42:42 +00001579def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1580def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1581def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1582
1583let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001584
Bob Wilson8a3198b2009-09-01 18:51:56 +00001585// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001586class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001587 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001588 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1589 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001590 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001591 let Rm = 0b1111;
1592 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001593 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001594}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001595
Owen Andersonb20594f2010-11-02 22:18:18 +00001596def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1597 let Inst{7-5} = lane{2-0};
1598}
1599def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1600 let Inst{7-6} = lane{1-0};
1601}
1602def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1603 let Inst{7} = lane{0};
1604}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001605
Evan Cheng60ff8792010-10-11 22:03:18 +00001606def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1607def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1608def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001609
Bob Wilson41315282010-03-20 20:39:53 +00001610// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001611def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1612 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001613 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001614}
1615def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1616 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001617 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001618}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001619
Evan Cheng60ff8792010-10-11 22:03:18 +00001620def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1621def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001622
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001623// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001624class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001625 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001626 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001627 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001628 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001629 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001630 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001631 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001632}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001633
Owen Andersonb20594f2010-11-02 22:18:18 +00001634def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1635 let Inst{7-5} = lane{2-0};
1636}
1637def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1638 let Inst{7-6} = lane{1-0};
1639}
1640def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1641 let Inst{7} = lane{0};
1642}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001643
Evan Cheng60ff8792010-10-11 22:03:18 +00001644def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1645def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1646def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001647
Owen Andersonb20594f2010-11-02 22:18:18 +00001648def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1649 let Inst{7-6} = lane{1-0};
1650}
1651def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1652 let Inst{7} = lane{0};
1653}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001654
Evan Cheng60ff8792010-10-11 22:03:18 +00001655def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1656def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001657
Bob Wilson8a3198b2009-09-01 18:51:56 +00001658// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001659class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001660 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001661 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001662 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001663 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1664 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001665 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001666}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001667
Owen Andersonb20594f2010-11-02 22:18:18 +00001668def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1669 let Inst{7-5} = lane{2-0};
1670}
1671def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1672 let Inst{7-6} = lane{1-0};
1673}
1674def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1675 let Inst{7} = lane{0};
1676}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001677
Evan Cheng60ff8792010-10-11 22:03:18 +00001678def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1679def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1680def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001681
Bob Wilson41315282010-03-20 20:39:53 +00001682// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001683def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1684 let Inst{7-6} = lane{1-0};
1685}
1686def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1687 let Inst{7} = lane{0};
1688}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001689
Evan Cheng60ff8792010-10-11 22:03:18 +00001690def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1691def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001692
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001693// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001694class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001695 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001696 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001697 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001698 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001699 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001700 "$Rn.addr = $wb", []> {
1701 let DecoderMethod = "DecodeVST3LN";
1702}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001703
Owen Andersonb20594f2010-11-02 22:18:18 +00001704def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1705 let Inst{7-5} = lane{2-0};
1706}
1707def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1708 let Inst{7-6} = lane{1-0};
1709}
1710def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1711 let Inst{7} = lane{0};
1712}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001713
Evan Cheng60ff8792010-10-11 22:03:18 +00001714def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1715def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1716def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001717
Owen Andersonb20594f2010-11-02 22:18:18 +00001718def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1719 let Inst{7-6} = lane{1-0};
1720}
1721def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1722 let Inst{7} = lane{0};
1723}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001724
Evan Cheng60ff8792010-10-11 22:03:18 +00001725def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1726def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001727
Bob Wilson8a3198b2009-09-01 18:51:56 +00001728// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001729class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001730 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001731 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001732 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001733 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001734 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001735 let Rm = 0b1111;
1736 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001737 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001738}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001739
Owen Andersonb20594f2010-11-02 22:18:18 +00001740def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1741 let Inst{7-5} = lane{2-0};
1742}
1743def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1744 let Inst{7-6} = lane{1-0};
1745}
1746def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1747 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001748 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001749}
Bob Wilson56311392009-10-09 00:01:36 +00001750
Evan Cheng60ff8792010-10-11 22:03:18 +00001751def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1752def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1753def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001754
Bob Wilson41315282010-03-20 20:39:53 +00001755// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001756def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1757 let Inst{7-6} = lane{1-0};
1758}
1759def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1760 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001761 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001762}
Bob Wilson56311392009-10-09 00:01:36 +00001763
Evan Cheng60ff8792010-10-11 22:03:18 +00001764def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1765def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001766
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001767// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001768class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001769 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001770 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001771 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001772 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001773 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1774 "$Rn.addr = $wb", []> {
1775 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001776 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001777}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001778
Owen Andersonb20594f2010-11-02 22:18:18 +00001779def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1780 let Inst{7-5} = lane{2-0};
1781}
1782def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1783 let Inst{7-6} = lane{1-0};
1784}
1785def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1786 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001787 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001788}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001789
Evan Cheng60ff8792010-10-11 22:03:18 +00001790def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1791def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1792def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001793
Owen Andersonb20594f2010-11-02 22:18:18 +00001794def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1795 let Inst{7-6} = lane{1-0};
1796}
1797def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1798 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001799 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001800}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001801
Evan Cheng60ff8792010-10-11 22:03:18 +00001802def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1803def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001804
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001805} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001806
Bob Wilson205a5ca2009-07-08 18:11:30 +00001807
Bob Wilson5bafff32009-06-22 23:27:02 +00001808//===----------------------------------------------------------------------===//
1809// NEON pattern fragments
1810//===----------------------------------------------------------------------===//
1811
1812// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001813def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001814 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1815 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001816}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001817def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001818 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1819 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001820}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001821def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001822 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1823 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001824}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001825def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001826 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1827 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001828}]>;
1829
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001830// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001831def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001832 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1833 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001834}]>;
1835
Bob Wilson5bafff32009-06-22 23:27:02 +00001836// Translate lane numbers from Q registers to D subregs.
1837def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001839}]>;
1840def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001842}]>;
1843def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001845}]>;
1846
1847//===----------------------------------------------------------------------===//
1848// Instruction Classes
1849//===----------------------------------------------------------------------===//
1850
Bob Wilson4711d5c2010-12-13 23:02:37 +00001851// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001852class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001853 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1854 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001855 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1856 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1857 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001858class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001859 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1860 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001861 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1862 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1863 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001864
Bob Wilson69bfbd62010-02-17 22:42:54 +00001865// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001866class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001867 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001869 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001870 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1871 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1872 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001873class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001874 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001875 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001876 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001877 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1878 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1879 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001880
Bob Wilson973a0742010-08-30 20:02:30 +00001881// Narrow 2-register operations.
1882class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1883 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1884 InstrItinClass itin, string OpcodeStr, string Dt,
1885 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001886 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1887 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1888 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001889
Bob Wilson5bafff32009-06-22 23:27:02 +00001890// Narrow 2-register intrinsics.
1891class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1892 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001894 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001895 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1896 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1897 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001898
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001899// Long 2-register operations (currently only used for VMOVL).
1900class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1901 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1902 InstrItinClass itin, string OpcodeStr, string Dt,
1903 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001904 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1905 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1906 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001907
Bob Wilson04063562010-12-15 22:14:12 +00001908// Long 2-register intrinsics.
1909class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1910 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1911 InstrItinClass itin, string OpcodeStr, string Dt,
1912 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1913 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1914 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1915 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1916
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001917// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001918class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001919 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001920 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001921 OpcodeStr, Dt, "$Vd, $Vm",
1922 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001923class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001925 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1926 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1927 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001928
Bob Wilson4711d5c2010-12-13 23:02:37 +00001929// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001930class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001931 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001932 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001933 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001934 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1935 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1936 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001937 let isCommutable = Commutable;
1938}
1939// Same as N3VD but no data type.
1940class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1941 InstrItinClass itin, string OpcodeStr,
1942 ValueType ResTy, ValueType OpTy,
1943 SDNode OpNode, bit Commutable>
1944 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001945 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1946 OpcodeStr, "$Vd, $Vn, $Vm", "",
1947 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001948 let isCommutable = Commutable;
1949}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001950
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001951class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001952 InstrItinClass itin, string OpcodeStr, string Dt,
1953 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001954 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001955 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
1956 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00001957 [(set (Ty DPR:$Vd),
1958 (Ty (ShOp (Ty DPR:$Vn),
1959 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001960 let isCommutable = 0;
1961}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001962class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001964 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001965 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
1966 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00001967 [(set (Ty DPR:$Vd),
1968 (Ty (ShOp (Ty DPR:$Vn),
1969 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001970 let isCommutable = 0;
1971}
1972
Bob Wilson5bafff32009-06-22 23:27:02 +00001973class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001974 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001975 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001976 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001977 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1978 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1979 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001980 let isCommutable = Commutable;
1981}
1982class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1983 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001984 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001985 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001986 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1987 OpcodeStr, "$Vd, $Vn, $Vm", "",
1988 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001989 let isCommutable = Commutable;
1990}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001991class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001992 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001993 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001994 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00001995 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
1996 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00001997 [(set (ResTy QPR:$Vd),
1998 (ResTy (ShOp (ResTy QPR:$Vn),
1999 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002000 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002001 let isCommutable = 0;
2002}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002003class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002005 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002006 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2007 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002008 [(set (ResTy QPR:$Vd),
2009 (ResTy (ShOp (ResTy QPR:$Vn),
2010 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002011 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002012 let isCommutable = 0;
2013}
Bob Wilson5bafff32009-06-22 23:27:02 +00002014
2015// Basic 3-register intrinsics, both double- and quad-register.
2016class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002017 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002018 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002019 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002020 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2021 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2022 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002023 let isCommutable = Commutable;
2024}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002025class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002027 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002028 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2029 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002030 [(set (Ty DPR:$Vd),
2031 (Ty (IntOp (Ty DPR:$Vn),
2032 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002033 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002034 let isCommutable = 0;
2035}
David Goodwin658ea602009-09-25 18:38:29 +00002036class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002037 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002038 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002039 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2040 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002041 [(set (Ty DPR:$Vd),
2042 (Ty (IntOp (Ty DPR:$Vn),
2043 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002044 let isCommutable = 0;
2045}
Owen Anderson3557d002010-10-26 20:56:57 +00002046class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2047 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002048 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002049 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2050 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2051 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2052 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002053 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002054}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002055
Bob Wilson5bafff32009-06-22 23:27:02 +00002056class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002057 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002058 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002059 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002060 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2061 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2062 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 let isCommutable = Commutable;
2064}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002065class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002066 string OpcodeStr, string Dt,
2067 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002068 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002069 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2070 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002071 [(set (ResTy QPR:$Vd),
2072 (ResTy (IntOp (ResTy QPR:$Vn),
2073 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002074 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002075 let isCommutable = 0;
2076}
David Goodwin658ea602009-09-25 18:38:29 +00002077class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002078 string OpcodeStr, string Dt,
2079 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002080 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002081 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2082 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002083 [(set (ResTy QPR:$Vd),
2084 (ResTy (IntOp (ResTy QPR:$Vn),
2085 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002086 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002087 let isCommutable = 0;
2088}
Owen Anderson3557d002010-10-26 20:56:57 +00002089class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2090 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002091 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002092 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2093 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2094 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2095 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002096 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002097}
Bob Wilson5bafff32009-06-22 23:27:02 +00002098
Bob Wilson4711d5c2010-12-13 23:02:37 +00002099// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002100class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002101 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002102 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002103 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002104 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2105 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2106 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2107 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2108
David Goodwin658ea602009-09-25 18:38:29 +00002109class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002110 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002111 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002112 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002113 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002114 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002115 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002116 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002117 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002118 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002119 (Ty (MulOp DPR:$Vn,
2120 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002121 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002122class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002123 string OpcodeStr, string Dt,
2124 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002125 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002126 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002127 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002128 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002129 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002130 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002131 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002132 (Ty (MulOp DPR:$Vn,
2133 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002134 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002135
Bob Wilson5bafff32009-06-22 23:27:02 +00002136class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002137 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002138 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002139 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002140 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2141 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2142 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2143 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002144class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002145 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002146 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002147 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002148 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002149 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002150 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002151 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002152 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002153 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002154 (ResTy (MulOp QPR:$Vn,
2155 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002156 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002157class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002158 string OpcodeStr, string Dt,
2159 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002160 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002161 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002162 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002163 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002164 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002165 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002166 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002167 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002168 (ResTy (MulOp QPR:$Vn,
2169 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002170 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002171
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002172// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2173class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2174 InstrItinClass itin, string OpcodeStr, string Dt,
2175 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2176 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002177 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2178 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2179 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2180 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002181class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2182 InstrItinClass itin, string OpcodeStr, string Dt,
2183 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2184 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002185 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2186 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2187 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2188 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002189
Bob Wilson5bafff32009-06-22 23:27:02 +00002190// Neon 3-argument intrinsics, both double- and quad-register.
2191// The destination register is also used as the first source operand register.
2192class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002194 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002196 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2197 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2198 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2199 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002201 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002202 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2205 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2206 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2207 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002208
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002209// Long Multiply-Add/Sub operations.
2210class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2211 InstrItinClass itin, string OpcodeStr, string Dt,
2212 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2213 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002214 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2215 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2216 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2217 (TyQ (MulOp (TyD DPR:$Vn),
2218 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002219class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2220 InstrItinClass itin, string OpcodeStr, string Dt,
2221 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002222 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002223 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002224 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002225 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002226 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002227 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002228 (TyQ (MulOp (TyD DPR:$Vn),
2229 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002230 imm:$lane))))))]>;
2231class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2232 InstrItinClass itin, string OpcodeStr, string Dt,
2233 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002234 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002235 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002236 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002237 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002238 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002239 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002240 (TyQ (MulOp (TyD DPR:$Vn),
2241 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002242 imm:$lane))))))]>;
2243
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002244// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2245class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2246 InstrItinClass itin, string OpcodeStr, string Dt,
2247 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2248 SDNode OpNode>
2249 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002250 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2251 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2252 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2253 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2254 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002255
Bob Wilson5bafff32009-06-22 23:27:02 +00002256// Neon Long 3-argument intrinsic. The destination register is
2257// a quad-register and is also used as the first source operand register.
2258class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002260 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002261 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002262 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2263 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2264 [(set QPR:$Vd,
2265 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002266class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 string OpcodeStr, string Dt,
2268 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002269 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002270 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002271 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002272 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002273 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002274 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002275 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002276 (OpTy DPR:$Vn),
2277 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002278 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002279class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2280 InstrItinClass itin, string OpcodeStr, string Dt,
2281 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002282 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002283 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002284 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002285 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002286 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002287 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002288 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002289 (OpTy DPR:$Vn),
2290 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002291 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002292
Bob Wilson5bafff32009-06-22 23:27:02 +00002293// Narrowing 3-register intrinsics.
2294class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 Intrinsic IntOp, bit Commutable>
2297 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002298 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2299 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2300 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002301 let isCommutable = Commutable;
2302}
2303
Bob Wilson04d6c282010-08-29 05:57:34 +00002304// Long 3-register operations.
2305class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2306 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002307 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2308 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002309 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2310 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2311 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002312 let isCommutable = Commutable;
2313}
2314class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2315 InstrItinClass itin, string OpcodeStr, string Dt,
2316 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002317 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002318 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2319 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002320 [(set QPR:$Vd,
2321 (TyQ (OpNode (TyD DPR:$Vn),
2322 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002323class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2324 InstrItinClass itin, string OpcodeStr, string Dt,
2325 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002326 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002327 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2328 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002329 [(set QPR:$Vd,
2330 (TyQ (OpNode (TyD DPR:$Vn),
2331 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002332
2333// Long 3-register operations with explicitly extended operands.
2334class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2335 InstrItinClass itin, string OpcodeStr, string Dt,
2336 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2337 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002338 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002339 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2340 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2341 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2342 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002343 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002344}
2345
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002346// Long 3-register intrinsics with explicit extend (VABDL).
2347class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2348 InstrItinClass itin, string OpcodeStr, string Dt,
2349 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2350 bit Commutable>
2351 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2353 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2354 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2355 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002356 let isCommutable = Commutable;
2357}
2358
Bob Wilson5bafff32009-06-22 23:27:02 +00002359// Long 3-register intrinsics.
2360class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002361 InstrItinClass itin, string OpcodeStr, string Dt,
2362 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002363 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002364 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2365 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2366 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 let isCommutable = Commutable;
2368}
David Goodwin658ea602009-09-25 18:38:29 +00002369class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002370 string OpcodeStr, string Dt,
2371 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002372 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002373 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2374 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002375 [(set (ResTy QPR:$Vd),
2376 (ResTy (IntOp (OpTy DPR:$Vn),
2377 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002378 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002379class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2380 InstrItinClass itin, string OpcodeStr, string Dt,
2381 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002382 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002383 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2384 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002385 [(set (ResTy QPR:$Vd),
2386 (ResTy (IntOp (OpTy DPR:$Vn),
2387 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002388 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002389
Bob Wilson04d6c282010-08-29 05:57:34 +00002390// Wide 3-register operations.
2391class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2392 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2393 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002394 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2396 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2397 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2398 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002399 let isCommutable = Commutable;
2400}
2401
2402// Pairwise long 2-register intrinsics, both double- and quad-register.
2403class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002404 bits<2> op17_16, bits<5> op11_7, bit op4,
2405 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002406 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002407 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2408 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2409 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002410class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002411 bits<2> op17_16, bits<5> op11_7, bit op4,
2412 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002413 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002414 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2415 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2416 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002417
2418// Pairwise long 2-register accumulate intrinsics,
2419// both double- and quad-register.
2420// The destination register is also used as the first source operand register.
2421class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002422 bits<2> op17_16, bits<5> op11_7, bit op4,
2423 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2425 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002426 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2427 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2428 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002429class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002430 bits<2> op17_16, bits<5> op11_7, bit op4,
2431 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2433 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002434 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2435 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2436 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002437
2438// Shift by immediate,
2439// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002440class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002441 Format f, InstrItinClass itin, Operand ImmTy,
2442 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002443 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002444 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002445 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2446 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002447class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002448 Format f, InstrItinClass itin, Operand ImmTy,
2449 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002450 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002451 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002452 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2453 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002454
Johnny Chen6c8648b2010-03-17 23:26:50 +00002455// Long shift by immediate.
2456class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2457 string OpcodeStr, string Dt,
2458 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2459 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002460 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2461 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2462 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002463 (i32 imm:$SIMM))))]>;
2464
Bob Wilson5bafff32009-06-22 23:27:02 +00002465// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002466class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002468 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002469 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002470 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002471 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2472 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002473 (i32 imm:$SIMM))))]>;
2474
2475// Shift right by immediate and accumulate,
2476// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002477class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002478 Operand ImmTy, string OpcodeStr, string Dt,
2479 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002480 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002481 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002482 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2483 [(set DPR:$Vd, (Ty (add DPR:$src1,
2484 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002485class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002486 Operand ImmTy, string OpcodeStr, string Dt,
2487 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002488 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002489 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002490 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2491 [(set QPR:$Vd, (Ty (add QPR:$src1,
2492 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002493
2494// Shift by immediate and insert,
2495// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002496class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002497 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2498 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002499 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002500 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002501 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2502 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002503class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002504 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2505 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002506 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002507 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002508 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2509 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002510
2511// Convert, with fractional bits immediate,
2512// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002513class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002514 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002516 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002517 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2518 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2519 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002520class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002521 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002522 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002523 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002524 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2525 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2526 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002527
2528//===----------------------------------------------------------------------===//
2529// Multiclasses
2530//===----------------------------------------------------------------------===//
2531
Bob Wilson916ac5b2009-10-03 04:44:16 +00002532// Abbreviations used in multiclass suffixes:
2533// Q = quarter int (8 bit) elements
2534// H = half int (16 bit) elements
2535// S = single int (32 bit) elements
2536// D = double int (64 bit) elements
2537
Bob Wilson094dd802010-12-18 00:42:58 +00002538// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002539
Bob Wilson094dd802010-12-18 00:42:58 +00002540// Neon 2-register comparisons.
2541// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002542multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2543 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002544 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002545 // 64-bit vector types.
2546 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002547 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002548 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002549 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002550 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002551 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002552 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002553 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002554 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002555 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002556 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002557 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002558 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002559 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002560 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002561 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002562 let Inst{10} = 1; // overwrite F = 1
2563 }
2564
2565 // 128-bit vector types.
2566 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002567 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002568 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002569 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002570 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002571 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002572 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002573 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002574 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002575 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002576 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002577 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002578 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002579 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002580 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002581 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002582 let Inst{10} = 1; // overwrite F = 1
2583 }
2584}
2585
Bob Wilson094dd802010-12-18 00:42:58 +00002586
2587// Neon 2-register vector intrinsics,
2588// element sizes of 8, 16 and 32 bits:
2589multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2590 bits<5> op11_7, bit op4,
2591 InstrItinClass itinD, InstrItinClass itinQ,
2592 string OpcodeStr, string Dt, Intrinsic IntOp> {
2593 // 64-bit vector types.
2594 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2595 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2596 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2597 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2598 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2599 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2600
2601 // 128-bit vector types.
2602 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2603 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2604 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2605 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2606 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2607 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2608}
2609
2610
2611// Neon Narrowing 2-register vector operations,
2612// source operand element sizes of 16, 32 and 64 bits:
2613multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2614 bits<5> op11_7, bit op6, bit op4,
2615 InstrItinClass itin, string OpcodeStr, string Dt,
2616 SDNode OpNode> {
2617 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2618 itin, OpcodeStr, !strconcat(Dt, "16"),
2619 v8i8, v8i16, OpNode>;
2620 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2621 itin, OpcodeStr, !strconcat(Dt, "32"),
2622 v4i16, v4i32, OpNode>;
2623 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2624 itin, OpcodeStr, !strconcat(Dt, "64"),
2625 v2i32, v2i64, OpNode>;
2626}
2627
2628// Neon Narrowing 2-register vector intrinsics,
2629// source operand element sizes of 16, 32 and 64 bits:
2630multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2631 bits<5> op11_7, bit op6, bit op4,
2632 InstrItinClass itin, string OpcodeStr, string Dt,
2633 Intrinsic IntOp> {
2634 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2635 itin, OpcodeStr, !strconcat(Dt, "16"),
2636 v8i8, v8i16, IntOp>;
2637 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2638 itin, OpcodeStr, !strconcat(Dt, "32"),
2639 v4i16, v4i32, IntOp>;
2640 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2641 itin, OpcodeStr, !strconcat(Dt, "64"),
2642 v2i32, v2i64, IntOp>;
2643}
2644
2645
2646// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2647// source operand element sizes of 16, 32 and 64 bits:
2648multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2649 string OpcodeStr, string Dt, SDNode OpNode> {
2650 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2651 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2652 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2653 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2654 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2655 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2656}
2657
2658
Bob Wilson5bafff32009-06-22 23:27:02 +00002659// Neon 3-register vector operations.
2660
2661// First with only element sizes of 8, 16 and 32 bits:
2662multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002663 InstrItinClass itinD16, InstrItinClass itinD32,
2664 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002665 string OpcodeStr, string Dt,
2666 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002667 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002668 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002669 OpcodeStr, !strconcat(Dt, "8"),
2670 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002671 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002672 OpcodeStr, !strconcat(Dt, "16"),
2673 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002674 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002675 OpcodeStr, !strconcat(Dt, "32"),
2676 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002677
2678 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002679 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002680 OpcodeStr, !strconcat(Dt, "8"),
2681 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002682 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002683 OpcodeStr, !strconcat(Dt, "16"),
2684 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002685 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002686 OpcodeStr, !strconcat(Dt, "32"),
2687 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002688}
2689
Evan Chengf81bf152009-11-23 21:57:23 +00002690multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2691 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2692 v4i16, ShOp>;
2693 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002694 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002695 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002696 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002697 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002698 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002699}
2700
Bob Wilson5bafff32009-06-22 23:27:02 +00002701// ....then also with element size 64 bits:
2702multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002703 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002704 string OpcodeStr, string Dt,
2705 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002706 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002708 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002709 OpcodeStr, !strconcat(Dt, "64"),
2710 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002711 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002712 OpcodeStr, !strconcat(Dt, "64"),
2713 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714}
2715
2716
Bob Wilson5bafff32009-06-22 23:27:02 +00002717// Neon 3-register vector intrinsics.
2718
2719// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002720multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002721 InstrItinClass itinD16, InstrItinClass itinD32,
2722 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002723 string OpcodeStr, string Dt,
2724 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002725 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002726 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002727 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002728 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002729 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 v2i32, v2i32, IntOp, Commutable>;
2732
2733 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002734 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002736 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002737 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002739 v4i32, v4i32, IntOp, Commutable>;
2740}
Owen Anderson3557d002010-10-26 20:56:57 +00002741multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2742 InstrItinClass itinD16, InstrItinClass itinD32,
2743 InstrItinClass itinQ16, InstrItinClass itinQ32,
2744 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002745 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002746 // 64-bit vector types.
2747 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2748 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002749 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002750 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2751 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002752 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002753
2754 // 128-bit vector types.
2755 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2756 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002757 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002758 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2759 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002760 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002761}
Bob Wilson5bafff32009-06-22 23:27:02 +00002762
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002763multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002764 InstrItinClass itinD16, InstrItinClass itinD32,
2765 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002766 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002767 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002769 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002770 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002771 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002772 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002773 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002775}
2776
Bob Wilson5bafff32009-06-22 23:27:02 +00002777// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002778multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002779 InstrItinClass itinD16, InstrItinClass itinD32,
2780 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 string OpcodeStr, string Dt,
2782 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002783 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002785 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002786 OpcodeStr, !strconcat(Dt, "8"),
2787 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002788 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 OpcodeStr, !strconcat(Dt, "8"),
2790 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791}
Owen Anderson3557d002010-10-26 20:56:57 +00002792multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2793 InstrItinClass itinD16, InstrItinClass itinD32,
2794 InstrItinClass itinQ16, InstrItinClass itinQ32,
2795 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002796 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002797 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002798 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002799 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2800 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002801 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002802 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2803 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002804 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002805}
2806
Bob Wilson5bafff32009-06-22 23:27:02 +00002807
2808// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002809multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002810 InstrItinClass itinD16, InstrItinClass itinD32,
2811 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002812 string OpcodeStr, string Dt,
2813 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002814 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002815 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002816 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002817 OpcodeStr, !strconcat(Dt, "64"),
2818 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002819 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002820 OpcodeStr, !strconcat(Dt, "64"),
2821 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002822}
Owen Anderson3557d002010-10-26 20:56:57 +00002823multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2824 InstrItinClass itinD16, InstrItinClass itinD32,
2825 InstrItinClass itinQ16, InstrItinClass itinQ32,
2826 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002827 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002828 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002829 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002830 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2831 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002832 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002833 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2834 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002835 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002836}
Bob Wilson5bafff32009-06-22 23:27:02 +00002837
Bob Wilson5bafff32009-06-22 23:27:02 +00002838// Neon Narrowing 3-register vector intrinsics,
2839// source operand element sizes of 16, 32 and 64 bits:
2840multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 string OpcodeStr, string Dt,
2842 Intrinsic IntOp, bit Commutable = 0> {
2843 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2844 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002845 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002846 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2847 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002848 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002849 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2850 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 v2i32, v2i64, IntOp, Commutable>;
2852}
2853
2854
Bob Wilson04d6c282010-08-29 05:57:34 +00002855// Neon Long 3-register vector operations.
2856
2857multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2858 InstrItinClass itin16, InstrItinClass itin32,
2859 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002860 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002861 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2862 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002863 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002864 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002865 OpcodeStr, !strconcat(Dt, "16"),
2866 v4i32, v4i16, OpNode, Commutable>;
2867 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2868 OpcodeStr, !strconcat(Dt, "32"),
2869 v2i64, v2i32, OpNode, Commutable>;
2870}
2871
2872multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2873 InstrItinClass itin, string OpcodeStr, string Dt,
2874 SDNode OpNode> {
2875 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2876 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2877 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2878 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2879}
2880
2881multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2882 InstrItinClass itin16, InstrItinClass itin32,
2883 string OpcodeStr, string Dt,
2884 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2885 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2886 OpcodeStr, !strconcat(Dt, "8"),
2887 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002888 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002889 OpcodeStr, !strconcat(Dt, "16"),
2890 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2891 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2892 OpcodeStr, !strconcat(Dt, "32"),
2893 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002894}
2895
Bob Wilson5bafff32009-06-22 23:27:02 +00002896// Neon Long 3-register vector intrinsics.
2897
2898// First with only element sizes of 16 and 32 bits:
2899multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002900 InstrItinClass itin16, InstrItinClass itin32,
2901 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002902 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002903 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 OpcodeStr, !strconcat(Dt, "16"),
2905 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002906 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 OpcodeStr, !strconcat(Dt, "32"),
2908 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002909}
2910
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002911multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 InstrItinClass itin, string OpcodeStr, string Dt,
2913 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002914 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002915 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002916 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002917 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002918}
2919
Bob Wilson5bafff32009-06-22 23:27:02 +00002920// ....then also with element size of 8 bits:
2921multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002922 InstrItinClass itin16, InstrItinClass itin32,
2923 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002924 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002925 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002927 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002928 OpcodeStr, !strconcat(Dt, "8"),
2929 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930}
2931
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002932// ....with explicit extend (VABDL).
2933multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2934 InstrItinClass itin, string OpcodeStr, string Dt,
2935 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2936 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2937 OpcodeStr, !strconcat(Dt, "8"),
2938 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002939 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002940 OpcodeStr, !strconcat(Dt, "16"),
2941 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2942 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2943 OpcodeStr, !strconcat(Dt, "32"),
2944 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2945}
2946
Bob Wilson5bafff32009-06-22 23:27:02 +00002947
2948// Neon Wide 3-register vector intrinsics,
2949// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002950multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2951 string OpcodeStr, string Dt,
2952 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2953 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2954 OpcodeStr, !strconcat(Dt, "8"),
2955 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2956 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2957 OpcodeStr, !strconcat(Dt, "16"),
2958 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2959 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2960 OpcodeStr, !strconcat(Dt, "32"),
2961 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002962}
2963
2964
2965// Neon Multiply-Op vector operations,
2966// element sizes of 8, 16 and 32 bits:
2967multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002968 InstrItinClass itinD16, InstrItinClass itinD32,
2969 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002970 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002971 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002972 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002974 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002976 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978
2979 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002980 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002982 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002984 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986}
2987
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002988multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002989 InstrItinClass itinD16, InstrItinClass itinD32,
2990 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002991 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002992 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002994 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002996 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002997 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2998 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002999 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003000 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3001 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003002}
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003004// Neon Intrinsic-Op vector operations,
3005// element sizes of 8, 16 and 32 bits:
3006multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3007 InstrItinClass itinD, InstrItinClass itinQ,
3008 string OpcodeStr, string Dt, Intrinsic IntOp,
3009 SDNode OpNode> {
3010 // 64-bit vector types.
3011 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3012 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3013 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3014 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3015 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3016 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3017
3018 // 128-bit vector types.
3019 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3020 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3021 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3022 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3023 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3024 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3025}
3026
Bob Wilson5bafff32009-06-22 23:27:02 +00003027// Neon 3-argument intrinsics,
3028// element sizes of 8, 16 and 32 bits:
3029multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003030 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003031 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003032 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003033 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003034 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003035 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003036 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003037 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003038 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003039
3040 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003041 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003042 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003043 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003044 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003045 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003046 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003047}
3048
3049
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003050// Neon Long Multiply-Op vector operations,
3051// element sizes of 8, 16 and 32 bits:
3052multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3053 InstrItinClass itin16, InstrItinClass itin32,
3054 string OpcodeStr, string Dt, SDNode MulOp,
3055 SDNode OpNode> {
3056 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3057 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3058 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3059 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3060 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3061 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3062}
3063
3064multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3065 string Dt, SDNode MulOp, SDNode OpNode> {
3066 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3067 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3068 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3069 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3070}
3071
3072
Bob Wilson5bafff32009-06-22 23:27:02 +00003073// Neon Long 3-argument intrinsics.
3074
3075// First with only element sizes of 16 and 32 bits:
3076multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003077 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003078 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003079 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003080 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003081 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003082 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003083}
3084
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003085multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003086 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003087 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003088 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003089 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003090 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003091}
3092
Bob Wilson5bafff32009-06-22 23:27:02 +00003093// ....then also with element size of 8 bits:
3094multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003095 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003096 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003097 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3098 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003100}
3101
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003102// ....with explicit extend (VABAL).
3103multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3104 InstrItinClass itin, string OpcodeStr, string Dt,
3105 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3106 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3107 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3108 IntOp, ExtOp, OpNode>;
3109 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3110 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3111 IntOp, ExtOp, OpNode>;
3112 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3113 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3114 IntOp, ExtOp, OpNode>;
3115}
3116
Bob Wilson5bafff32009-06-22 23:27:02 +00003117
Bob Wilson5bafff32009-06-22 23:27:02 +00003118// Neon Pairwise long 2-register intrinsics,
3119// element sizes of 8, 16 and 32 bits:
3120multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3121 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003123 // 64-bit vector types.
3124 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003126 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003130
3131 // 128-bit vector types.
3132 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003133 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003134 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003136 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003138}
3139
3140
3141// Neon Pairwise long 2-register accumulate intrinsics,
3142// element sizes of 8, 16 and 32 bits:
3143multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3144 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003146 // 64-bit vector types.
3147 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003150 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003151 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003152 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153
3154 // 128-bit vector types.
3155 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003156 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003158 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003160 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161}
3162
3163
3164// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003165// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003166// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003167multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3168 InstrItinClass itin, string OpcodeStr, string Dt,
3169 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003170 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003171 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003172 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003173 let Inst{21-19} = 0b001; // imm6 = 001xxx
3174 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003175 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003176 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003177 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3178 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003179 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003181 let Inst{21} = 0b1; // imm6 = 1xxxxx
3182 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003183 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003184 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003185 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003186
3187 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003188 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003190 let Inst{21-19} = 0b001; // imm6 = 001xxx
3191 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003192 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003194 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3195 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003196 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003198 let Inst{21} = 0b1; // imm6 = 1xxxxx
3199 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003200 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3201 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3202 // imm6 = xxxxxx
3203}
3204multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3205 InstrItinClass itin, string OpcodeStr, string Dt,
3206 SDNode OpNode> {
3207 // 64-bit vector types.
3208 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3209 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3210 let Inst{21-19} = 0b001; // imm6 = 001xxx
3211 }
3212 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3213 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3214 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3215 }
3216 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3217 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3218 let Inst{21} = 0b1; // imm6 = 1xxxxx
3219 }
3220 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3221 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3222 // imm6 = xxxxxx
3223
3224 // 128-bit vector types.
3225 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3226 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3227 let Inst{21-19} = 0b001; // imm6 = 001xxx
3228 }
3229 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3230 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3231 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3232 }
3233 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3234 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3235 let Inst{21} = 0b1; // imm6 = 1xxxxx
3236 }
3237 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003238 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003239 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003240}
3241
Bob Wilson5bafff32009-06-22 23:27:02 +00003242// Neon Shift-Accumulate vector operations,
3243// element sizes of 8, 16, 32 and 64 bits:
3244multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003245 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003246 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003247 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003248 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003249 let Inst{21-19} = 0b001; // imm6 = 001xxx
3250 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003251 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003252 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003253 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3254 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003255 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003256 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003257 let Inst{21} = 0b1; // imm6 = 1xxxxx
3258 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003259 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003260 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003261 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003262
3263 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003264 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003265 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003266 let Inst{21-19} = 0b001; // imm6 = 001xxx
3267 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003268 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003270 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3271 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003272 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003273 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003274 let Inst{21} = 0b1; // imm6 = 1xxxxx
3275 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003276 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003277 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003278 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003279}
3280
Bob Wilson5bafff32009-06-22 23:27:02 +00003281// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003282// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003283// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003284multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3285 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003286 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003287 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3288 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003289 let Inst{21-19} = 0b001; // imm6 = 001xxx
3290 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003291 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3292 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003293 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3294 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003295 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3296 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003297 let Inst{21} = 0b1; // imm6 = 1xxxxx
3298 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003299 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3300 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003301 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003302
3303 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003304 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3305 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003306 let Inst{21-19} = 0b001; // imm6 = 001xxx
3307 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003308 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3309 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003310 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3311 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003312 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3313 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003314 let Inst{21} = 0b1; // imm6 = 1xxxxx
3315 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003316 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3317 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3318 // imm6 = xxxxxx
3319}
3320multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3321 string OpcodeStr> {
3322 // 64-bit vector types.
3323 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3324 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3325 let Inst{21-19} = 0b001; // imm6 = 001xxx
3326 }
3327 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3328 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3329 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3330 }
3331 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3332 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3333 let Inst{21} = 0b1; // imm6 = 1xxxxx
3334 }
3335 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3336 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3337 // imm6 = xxxxxx
3338
3339 // 128-bit vector types.
3340 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3341 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3342 let Inst{21-19} = 0b001; // imm6 = 001xxx
3343 }
3344 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3345 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3346 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3347 }
3348 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3349 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3350 let Inst{21} = 0b1; // imm6 = 1xxxxx
3351 }
3352 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3353 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003354 // imm6 = xxxxxx
3355}
3356
3357// Neon Shift Long operations,
3358// element sizes of 8, 16, 32 bits:
3359multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003360 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003361 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003362 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003363 let Inst{21-19} = 0b001; // imm6 = 001xxx
3364 }
3365 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003366 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003367 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3368 }
3369 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003371 let Inst{21} = 0b1; // imm6 = 1xxxxx
3372 }
3373}
3374
3375// Neon Shift Narrow operations,
3376// element sizes of 16, 32, 64 bits:
3377multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003379 SDNode OpNode> {
3380 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003381 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003382 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003383 let Inst{21-19} = 0b001; // imm6 = 001xxx
3384 }
3385 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003386 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003387 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003388 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3389 }
3390 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003391 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003392 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003393 let Inst{21} = 0b1; // imm6 = 1xxxxx
3394 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003395}
3396
3397//===----------------------------------------------------------------------===//
3398// Instruction Definitions.
3399//===----------------------------------------------------------------------===//
3400
3401// Vector Add Operations.
3402
3403// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003404defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003405 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003406def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003407 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003408def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003409 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003410// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003411defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3412 "vaddl", "s", add, sext, 1>;
3413defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3414 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003415// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003416defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3417defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003418// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003419defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3420 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3421 "vhadd", "s", int_arm_neon_vhadds, 1>;
3422defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3423 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3424 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003425// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003426defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3427 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3428 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3429defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3430 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3431 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003432// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003433defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3434 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3435 "vqadd", "s", int_arm_neon_vqadds, 1>;
3436defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3437 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3438 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003439// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003440defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3441 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003442// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003443defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3444 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003445
3446// Vector Multiply Operations.
3447
3448// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003449defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003450 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003451def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3452 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3453def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3454 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003455def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003456 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003457def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003458 v4f32, v4f32, fmul, 1>;
3459defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3460def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3461def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3462 v2f32, fmul>;
3463
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003464def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3465 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3466 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3467 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003468 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003469 (SubReg_i16_lane imm:$lane)))>;
3470def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3471 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3472 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3473 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003474 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003475 (SubReg_i32_lane imm:$lane)))>;
3476def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3477 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3478 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3479 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003480 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003481 (SubReg_i32_lane imm:$lane)))>;
3482
Bob Wilson5bafff32009-06-22 23:27:02 +00003483// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003484defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003485 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003486 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003487defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3488 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003489 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003490def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003491 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3492 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003493 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3494 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003495 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003496 (SubReg_i16_lane imm:$lane)))>;
3497def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003498 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3499 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003500 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3501 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003502 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003503 (SubReg_i32_lane imm:$lane)))>;
3504
Bob Wilson5bafff32009-06-22 23:27:02 +00003505// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003506defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3507 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003508 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003509defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3510 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003511 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003512def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003513 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3514 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003515 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3516 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003517 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003518 (SubReg_i16_lane imm:$lane)))>;
3519def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003520 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3521 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003522 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3523 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003524 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003525 (SubReg_i32_lane imm:$lane)))>;
3526
Bob Wilson5bafff32009-06-22 23:27:02 +00003527// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003528defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3529 "vmull", "s", NEONvmulls, 1>;
3530defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3531 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003532def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003533 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003534defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3535defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003536
Bob Wilson5bafff32009-06-22 23:27:02 +00003537// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003538defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3539 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3540defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3541 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003542
3543// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3544
3545// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003546defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003547 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3548def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003549 v2f32, fmul_su, fadd_mlx>,
3550 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003551def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003552 v4f32, fmul_su, fadd_mlx>,
3553 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003554defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003555 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3556def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003557 v2f32, fmul_su, fadd_mlx>,
3558 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003559def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003560 v4f32, v2f32, fmul_su, fadd_mlx>,
3561 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003562
3563def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003564 (mul (v8i16 QPR:$src2),
3565 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3566 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003567 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003568 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003569 (SubReg_i16_lane imm:$lane)))>;
3570
3571def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003572 (mul (v4i32 QPR:$src2),
3573 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3574 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003575 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003576 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003577 (SubReg_i32_lane imm:$lane)))>;
3578
Evan Cheng48575f62010-12-05 22:04:16 +00003579def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3580 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003581 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003582 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3583 (v4f32 QPR:$src2),
3584 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003585 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003586 (SubReg_i32_lane imm:$lane)))>,
3587 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003588
Bob Wilson5bafff32009-06-22 23:27:02 +00003589// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003590defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3591 "vmlal", "s", NEONvmulls, add>;
3592defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3593 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003594
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003595defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3596defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003597
Bob Wilson5bafff32009-06-22 23:27:02 +00003598// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003599defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003600 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003601defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003602
Bob Wilson5bafff32009-06-22 23:27:02 +00003603// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003604defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003605 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3606def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003607 v2f32, fmul_su, fsub_mlx>,
3608 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003609def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003610 v4f32, fmul_su, fsub_mlx>,
3611 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003612defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003613 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3614def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003615 v2f32, fmul_su, fsub_mlx>,
3616 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003617def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003618 v4f32, v2f32, fmul_su, fsub_mlx>,
3619 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003620
3621def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003622 (mul (v8i16 QPR:$src2),
3623 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3624 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003625 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003626 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003627 (SubReg_i16_lane imm:$lane)))>;
3628
3629def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003630 (mul (v4i32 QPR:$src2),
3631 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3632 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003633 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003634 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003635 (SubReg_i32_lane imm:$lane)))>;
3636
Evan Cheng48575f62010-12-05 22:04:16 +00003637def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3638 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003639 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3640 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003641 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003642 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003643 (SubReg_i32_lane imm:$lane)))>,
3644 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003645
Bob Wilson5bafff32009-06-22 23:27:02 +00003646// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003647defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3648 "vmlsl", "s", NEONvmulls, sub>;
3649defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3650 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003651
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003652defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3653defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003654
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003656defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003657 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003658defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003659
3660// Vector Subtract Operations.
3661
3662// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003663defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003664 "vsub", "i", sub, 0>;
3665def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003666 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003667def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003668 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003669// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003670defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3671 "vsubl", "s", sub, sext, 0>;
3672defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3673 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003674// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003675defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3676defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003677// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003678defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003679 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003680 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003681defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003682 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003683 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003684// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003685defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003686 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003687 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003688defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003689 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003690 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003691// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003692defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3693 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003694// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003695defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3696 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003697
3698// Vector Comparisons.
3699
3700// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003701defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3702 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003703def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003704 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003705def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003706 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003707
Johnny Chen363ac582010-02-23 01:42:58 +00003708defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003709 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003710
Bob Wilson5bafff32009-06-22 23:27:02 +00003711// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003712defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3713 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003714defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003715 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003716def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3717 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003718def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003719 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003720
Johnny Chen363ac582010-02-23 01:42:58 +00003721defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003722 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003723defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003724 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003725
Bob Wilson5bafff32009-06-22 23:27:02 +00003726// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003727defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3728 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3729defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3730 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003731def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003732 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003733def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003734 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003735
Johnny Chen363ac582010-02-23 01:42:58 +00003736defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003737 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003738defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003739 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003740
Bob Wilson5bafff32009-06-22 23:27:02 +00003741// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003742def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3743 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3744def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3745 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003746// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003747def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3748 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3749def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3750 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003751// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003752defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003753 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003754
3755// Vector Bitwise Operations.
3756
Bob Wilsoncba270d2010-07-13 21:16:48 +00003757def vnotd : PatFrag<(ops node:$in),
3758 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3759def vnotq : PatFrag<(ops node:$in),
3760 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003761
3762
Bob Wilson5bafff32009-06-22 23:27:02 +00003763// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003764def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3765 v2i32, v2i32, and, 1>;
3766def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3767 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003768
3769// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003770def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3771 v2i32, v2i32, xor, 1>;
3772def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3773 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003774
3775// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003776def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3777 v2i32, v2i32, or, 1>;
3778def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3779 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003780
Owen Andersond9668172010-11-03 22:44:51 +00003781def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003782 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003783 IIC_VMOVImm,
3784 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3785 [(set DPR:$Vd,
3786 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3787 let Inst{9} = SIMM{9};
3788}
3789
Owen Anderson080c0922010-11-05 19:27:46 +00003790def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003791 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003792 IIC_VMOVImm,
3793 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3794 [(set DPR:$Vd,
3795 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003796 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003797}
3798
3799def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003800 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003801 IIC_VMOVImm,
3802 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3803 [(set QPR:$Vd,
3804 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3805 let Inst{9} = SIMM{9};
3806}
3807
Owen Anderson080c0922010-11-05 19:27:46 +00003808def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003809 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003810 IIC_VMOVImm,
3811 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3812 [(set QPR:$Vd,
3813 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003814 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003815}
3816
3817
Bob Wilson5bafff32009-06-22 23:27:02 +00003818// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003819def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3820 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3821 "vbic", "$Vd, $Vn, $Vm", "",
3822 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3823 (vnotd DPR:$Vm))))]>;
3824def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3825 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3826 "vbic", "$Vd, $Vn, $Vm", "",
3827 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3828 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003829
Owen Anderson080c0922010-11-05 19:27:46 +00003830def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003831 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003832 IIC_VMOVImm,
3833 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3834 [(set DPR:$Vd,
3835 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3836 let Inst{9} = SIMM{9};
3837}
3838
3839def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003840 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003841 IIC_VMOVImm,
3842 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3843 [(set DPR:$Vd,
3844 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3845 let Inst{10-9} = SIMM{10-9};
3846}
3847
3848def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003849 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003850 IIC_VMOVImm,
3851 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3852 [(set QPR:$Vd,
3853 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3854 let Inst{9} = SIMM{9};
3855}
3856
3857def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003858 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003859 IIC_VMOVImm,
3860 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3861 [(set QPR:$Vd,
3862 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3863 let Inst{10-9} = SIMM{10-9};
3864}
3865
Bob Wilson5bafff32009-06-22 23:27:02 +00003866// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003867def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3868 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3869 "vorn", "$Vd, $Vn, $Vm", "",
3870 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3871 (vnotd DPR:$Vm))))]>;
3872def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3873 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3874 "vorn", "$Vd, $Vn, $Vm", "",
3875 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3876 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003877
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003878// VMVN : Vector Bitwise NOT (Immediate)
3879
3880let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003881
Owen Andersonca6945e2010-12-01 00:28:25 +00003882def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003883 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003884 "vmvn", "i16", "$Vd, $SIMM", "",
3885 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003886 let Inst{9} = SIMM{9};
3887}
3888
Owen Andersonca6945e2010-12-01 00:28:25 +00003889def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003890 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003891 "vmvn", "i16", "$Vd, $SIMM", "",
3892 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003893 let Inst{9} = SIMM{9};
3894}
3895
Owen Andersonca6945e2010-12-01 00:28:25 +00003896def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003897 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003898 "vmvn", "i32", "$Vd, $SIMM", "",
3899 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003900 let Inst{11-8} = SIMM{11-8};
3901}
3902
Owen Andersonca6945e2010-12-01 00:28:25 +00003903def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003904 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003905 "vmvn", "i32", "$Vd, $SIMM", "",
3906 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003907 let Inst{11-8} = SIMM{11-8};
3908}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003909}
3910
Bob Wilson5bafff32009-06-22 23:27:02 +00003911// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003912def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003913 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3914 "vmvn", "$Vd, $Vm", "",
3915 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003916def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003917 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3918 "vmvn", "$Vd, $Vm", "",
3919 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003920def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3921def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003922
3923// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003924def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3925 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003926 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003927 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003928 [(set DPR:$Vd,
3929 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003930
3931def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3932 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3933 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3934
Owen Anderson4110b432010-10-25 20:13:13 +00003935def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3936 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003937 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003938 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003939 [(set QPR:$Vd,
3940 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003941
3942def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3943 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3944 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003945
3946// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003947// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003948// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003949def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003950 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003951 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003952 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003953 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003954def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003955 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003956 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003957 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003958 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003959
Bob Wilson5bafff32009-06-22 23:27:02 +00003960// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003961// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003962// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003963def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003964 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003965 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003966 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003967 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003968def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003969 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003970 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003971 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003972 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003973
3974// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003975// for equivalent operations with different register constraints; it just
3976// inserts copies.
3977
3978// Vector Absolute Differences.
3979
3980// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003981defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003982 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003983 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003984defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003985 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003986 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003987def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003988 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003989def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003990 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003991
3992// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003993defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3994 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3995defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3996 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003997
3998// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003999defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4000 "vaba", "s", int_arm_neon_vabds, add>;
4001defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4002 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004003
4004// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004005defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4006 "vabal", "s", int_arm_neon_vabds, zext, add>;
4007defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4008 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004009
4010// Vector Maximum and Minimum.
4011
4012// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004013defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004014 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004015 "vmax", "s", int_arm_neon_vmaxs, 1>;
4016defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004017 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004018 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004019def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4020 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004021 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004022def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4023 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004024 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4025
4026// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004027defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4028 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4029 "vmin", "s", int_arm_neon_vmins, 1>;
4030defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4031 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4032 "vmin", "u", int_arm_neon_vminu, 1>;
4033def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4034 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004035 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004036def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4037 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004038 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004039
4040// Vector Pairwise Operations.
4041
4042// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004043def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4044 "vpadd", "i8",
4045 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4046def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4047 "vpadd", "i16",
4048 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4049def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4050 "vpadd", "i32",
4051 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004052def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004053 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004054 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004055
4056// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004057defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004058 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004059defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004060 int_arm_neon_vpaddlu>;
4061
4062// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004063defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004064 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004065defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004066 int_arm_neon_vpadalu>;
4067
4068// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004069def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004070 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004071def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004072 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004073def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004074 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004075def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004076 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004077def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004078 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004079def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004080 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004081def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004082 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004083
4084// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004085def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004086 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004087def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004088 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004089def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004090 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004091def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004092 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004093def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004094 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004095def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004096 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004097def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004098 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004099
4100// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4101
4102// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004103def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004104 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004105 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004106def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004107 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004108 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004109def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004110 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004111 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004112def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004113 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004114 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004115
4116// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004117def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004118 IIC_VRECSD, "vrecps", "f32",
4119 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004120def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004121 IIC_VRECSQ, "vrecps", "f32",
4122 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004123
4124// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004125def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004126 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004127 v2i32, v2i32, int_arm_neon_vrsqrte>;
4128def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004129 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004130 v4i32, v4i32, int_arm_neon_vrsqrte>;
4131def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004132 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004133 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004134def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004135 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004136 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004137
4138// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004139def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004140 IIC_VRECSD, "vrsqrts", "f32",
4141 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004142def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004143 IIC_VRECSQ, "vrsqrts", "f32",
4144 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004145
4146// Vector Shifts.
4147
4148// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004149defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004150 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004151 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004152defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004153 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004154 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004155
Bob Wilson5bafff32009-06-22 23:27:02 +00004156// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004157defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4158
Bob Wilson5bafff32009-06-22 23:27:02 +00004159// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004160defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4161defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004162
4163// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004164defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4165defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004166
4167// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004168class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004169 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004170 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004171 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4172 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004173 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004174 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004175}
Evan Chengf81bf152009-11-23 21:57:23 +00004176def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004177 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004178def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004179 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004180def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004181 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004182
4183// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004184defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004185 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004186
4187// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004188defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004189 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004190 "vrshl", "s", int_arm_neon_vrshifts>;
4191defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004192 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004193 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004194// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004195defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4196defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004199defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004200 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
4202// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004203defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004204 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004205 "vqshl", "s", int_arm_neon_vqshifts>;
4206defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004207 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004208 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004210defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4211defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4212
Bob Wilson5bafff32009-06-22 23:27:02 +00004213// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004214defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004215
4216// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004217defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004218 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004219defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004220 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004221
4222// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004223defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004224 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004225
4226// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004227defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004228 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004229 "vqrshl", "s", int_arm_neon_vqrshifts>;
4230defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004231 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004232 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004233
4234// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004235defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004236 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004237defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004238 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004239
4240// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004241defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004242 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004243
4244// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004245defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4246defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004247// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004248defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4249defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004250
4251// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004252defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4253
Bob Wilson5bafff32009-06-22 23:27:02 +00004254// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004255defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004256
4257// Vector Absolute and Saturating Absolute.
4258
4259// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004260defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004261 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004262 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004263def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004264 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004265 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004266def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004267 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004268 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004269
4270// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004271defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004272 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004273 int_arm_neon_vqabs>;
4274
4275// Vector Negate.
4276
Bob Wilsoncba270d2010-07-13 21:16:48 +00004277def vnegd : PatFrag<(ops node:$in),
4278 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4279def vnegq : PatFrag<(ops node:$in),
4280 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004281
Evan Chengf81bf152009-11-23 21:57:23 +00004282class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004283 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4284 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4285 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004286class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004287 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4288 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4289 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004290
Chris Lattner0a00ed92010-03-28 08:39:10 +00004291// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004292def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4293def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4294def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4295def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4296def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4297def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004298
4299// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004300def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004301 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4302 "vneg", "f32", "$Vd, $Vm", "",
4303 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004304def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004305 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4306 "vneg", "f32", "$Vd, $Vm", "",
4307 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004308
Bob Wilsoncba270d2010-07-13 21:16:48 +00004309def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4310def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4311def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4312def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4313def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4314def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004315
4316// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004317defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004318 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004319 int_arm_neon_vqneg>;
4320
4321// Vector Bit Counting Operations.
4322
4323// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004324defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004325 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004326 int_arm_neon_vcls>;
4327// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004328defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004329 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004330 int_arm_neon_vclz>;
4331// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004332def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004333 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004334 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004335def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004336 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004337 v16i8, v16i8, int_arm_neon_vcnt>;
4338
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004339// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004340def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004341 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4342 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004343def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004344 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4345 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004346
Bob Wilson5bafff32009-06-22 23:27:02 +00004347// Vector Move Operations.
4348
4349// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004350def : InstAlias<"vmov${p} $Vd, $Vm",
4351 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4352def : InstAlias<"vmov${p} $Vd, $Vm",
4353 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004354
Bob Wilson5bafff32009-06-22 23:27:02 +00004355// VMOV : Vector Move (Immediate)
4356
Evan Cheng47006be2010-05-17 21:54:50 +00004357let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004358def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004359 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004360 "vmov", "i8", "$Vd, $SIMM", "",
4361 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4362def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004363 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004364 "vmov", "i8", "$Vd, $SIMM", "",
4365 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004366
Owen Andersonca6945e2010-12-01 00:28:25 +00004367def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004368 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004369 "vmov", "i16", "$Vd, $SIMM", "",
4370 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004371 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004372}
4373
Owen Andersonca6945e2010-12-01 00:28:25 +00004374def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004375 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004376 "vmov", "i16", "$Vd, $SIMM", "",
4377 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004378 let Inst{9} = SIMM{9};
4379}
Bob Wilson5bafff32009-06-22 23:27:02 +00004380
Owen Andersonca6945e2010-12-01 00:28:25 +00004381def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004382 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004383 "vmov", "i32", "$Vd, $SIMM", "",
4384 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004385 let Inst{11-8} = SIMM{11-8};
4386}
4387
Owen Andersonca6945e2010-12-01 00:28:25 +00004388def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004389 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004390 "vmov", "i32", "$Vd, $SIMM", "",
4391 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004392 let Inst{11-8} = SIMM{11-8};
4393}
Bob Wilson5bafff32009-06-22 23:27:02 +00004394
Owen Andersonca6945e2010-12-01 00:28:25 +00004395def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004396 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004397 "vmov", "i64", "$Vd, $SIMM", "",
4398 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4399def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004400 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004401 "vmov", "i64", "$Vd, $SIMM", "",
4402 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004403} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004404
4405// VMOV : Vector Get Lane (move scalar to ARM core register)
4406
Johnny Chen131c4a52009-11-23 17:48:17 +00004407def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004408 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4409 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004410 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4411 imm:$lane))]> {
4412 let Inst{21} = lane{2};
4413 let Inst{6-5} = lane{1-0};
4414}
Johnny Chen131c4a52009-11-23 17:48:17 +00004415def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004416 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4417 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004418 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4419 imm:$lane))]> {
4420 let Inst{21} = lane{1};
4421 let Inst{6} = lane{0};
4422}
Johnny Chen131c4a52009-11-23 17:48:17 +00004423def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004424 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4425 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004426 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4427 imm:$lane))]> {
4428 let Inst{21} = lane{2};
4429 let Inst{6-5} = lane{1-0};
4430}
Johnny Chen131c4a52009-11-23 17:48:17 +00004431def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004432 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4433 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004434 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4435 imm:$lane))]> {
4436 let Inst{21} = lane{1};
4437 let Inst{6} = lane{0};
4438}
Johnny Chen131c4a52009-11-23 17:48:17 +00004439def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004440 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4441 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004442 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4443 imm:$lane))]> {
4444 let Inst{21} = lane{0};
4445}
Bob Wilson5bafff32009-06-22 23:27:02 +00004446// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4447def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4448 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004449 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004450 (SubReg_i8_lane imm:$lane))>;
4451def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4452 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004453 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004454 (SubReg_i16_lane imm:$lane))>;
4455def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4456 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004457 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004458 (SubReg_i8_lane imm:$lane))>;
4459def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4460 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004461 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004462 (SubReg_i16_lane imm:$lane))>;
4463def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4464 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004465 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004466 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004467def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004468 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004469 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004470def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004471 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004472 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004473//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004474// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004475def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004476 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004477
4478
4479// VMOV : Vector Set Lane (move ARM core register to scalar)
4480
Owen Andersond2fbdb72010-10-27 21:28:09 +00004481let Constraints = "$src1 = $V" in {
4482def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004483 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4484 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004485 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4486 GPR:$R, imm:$lane))]> {
4487 let Inst{21} = lane{2};
4488 let Inst{6-5} = lane{1-0};
4489}
4490def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004491 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4492 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004493 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4494 GPR:$R, imm:$lane))]> {
4495 let Inst{21} = lane{1};
4496 let Inst{6} = lane{0};
4497}
4498def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004499 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4500 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004501 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4502 GPR:$R, imm:$lane))]> {
4503 let Inst{21} = lane{0};
4504}
Bob Wilson5bafff32009-06-22 23:27:02 +00004505}
4506def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004507 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004508 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004509 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004510 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004511 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004512def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004513 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004514 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004515 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004516 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004517 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004518def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004519 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004520 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004521 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004522 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004523 (DSubReg_i32_reg imm:$lane)))>;
4524
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004525def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004526 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4527 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004528def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004529 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4530 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004531
4532//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004533// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004534def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004535 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004536
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004537def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004538 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004539def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004540 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004541def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004542 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004543
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004544def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4545 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4546def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4547 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4548def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4549 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4550
4551def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4552 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4553 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004554 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004555def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4556 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4557 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004558 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004559def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4560 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4561 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004562 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004563
Bob Wilson5bafff32009-06-22 23:27:02 +00004564// VDUP : Vector Duplicate (from ARM core register to all elements)
4565
Evan Chengf81bf152009-11-23 21:57:23 +00004566class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004567 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4568 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4569 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004570class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004571 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4572 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4573 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004574
Evan Chengf81bf152009-11-23 21:57:23 +00004575def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4576def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4577def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4578def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4579def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4580def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004581
Jim Grosbach958108a2011-03-11 20:44:08 +00004582def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4583def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004584
4585// VDUP : Vector Duplicate Lane (from scalar to all elements)
4586
Johnny Chene4614f72010-03-25 17:01:27 +00004587class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004588 ValueType Ty, Operand IdxTy>
4589 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4590 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004591 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004592
Johnny Chene4614f72010-03-25 17:01:27 +00004593class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004594 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4595 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4596 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004597 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004598 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004599
Bob Wilson507df402009-10-21 02:15:46 +00004600// Inst{19-16} is partially specified depending on the element size.
4601
Jim Grosbach460a9052011-10-07 23:56:00 +00004602def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4603 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004604 let Inst{19-17} = lane{2-0};
4605}
Jim Grosbach460a9052011-10-07 23:56:00 +00004606def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4607 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004608 let Inst{19-18} = lane{1-0};
4609}
Jim Grosbach460a9052011-10-07 23:56:00 +00004610def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4611 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004612 let Inst{19} = lane{0};
4613}
Jim Grosbach460a9052011-10-07 23:56:00 +00004614def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4615 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004616 let Inst{19-17} = lane{2-0};
4617}
Jim Grosbach460a9052011-10-07 23:56:00 +00004618def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4619 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004620 let Inst{19-18} = lane{1-0};
4621}
Jim Grosbach460a9052011-10-07 23:56:00 +00004622def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4623 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004624 let Inst{19} = lane{0};
4625}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004626
4627def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4628 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4629
4630def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4631 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004632
Bob Wilson0ce37102009-08-14 05:08:32 +00004633def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4634 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4635 (DSubReg_i8_reg imm:$lane))),
4636 (SubReg_i8_lane imm:$lane)))>;
4637def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4638 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4639 (DSubReg_i16_reg imm:$lane))),
4640 (SubReg_i16_lane imm:$lane)))>;
4641def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4642 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4643 (DSubReg_i32_reg imm:$lane))),
4644 (SubReg_i32_lane imm:$lane)))>;
4645def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004646 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004647 (DSubReg_i32_reg imm:$lane))),
4648 (SubReg_i32_lane imm:$lane)))>;
4649
Jim Grosbach65dc3032010-10-06 21:16:16 +00004650def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004651 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004652def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004653 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004654
Bob Wilson5bafff32009-06-22 23:27:02 +00004655// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004656defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004657 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004658// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004659defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4660 "vqmovn", "s", int_arm_neon_vqmovns>;
4661defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4662 "vqmovn", "u", int_arm_neon_vqmovnu>;
4663defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4664 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004665// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004666defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4667defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004668
4669// Vector Conversions.
4670
Johnny Chen9e088762010-03-17 17:52:21 +00004671// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004672def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4673 v2i32, v2f32, fp_to_sint>;
4674def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4675 v2i32, v2f32, fp_to_uint>;
4676def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4677 v2f32, v2i32, sint_to_fp>;
4678def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4679 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004680
Johnny Chen6c8648b2010-03-17 23:26:50 +00004681def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4682 v4i32, v4f32, fp_to_sint>;
4683def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4684 v4i32, v4f32, fp_to_uint>;
4685def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4686 v4f32, v4i32, sint_to_fp>;
4687def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4688 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004689
4690// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004691def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004692 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004693def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004694 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004695def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004696 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004697def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004698 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4699
Evan Chengf81bf152009-11-23 21:57:23 +00004700def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004701 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004702def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004703 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004704def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004705 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004706def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004707 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4708
Bob Wilson04063562010-12-15 22:14:12 +00004709// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4710def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4711 IIC_VUNAQ, "vcvt", "f16.f32",
4712 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4713 Requires<[HasNEON, HasFP16]>;
4714def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4715 IIC_VUNAQ, "vcvt", "f32.f16",
4716 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4717 Requires<[HasNEON, HasFP16]>;
4718
Bob Wilsond8e17572009-08-12 22:31:50 +00004719// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004720
4721// VREV64 : Vector Reverse elements within 64-bit doublewords
4722
Evan Chengf81bf152009-11-23 21:57:23 +00004723class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004724 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4725 (ins DPR:$Vm), IIC_VMOVD,
4726 OpcodeStr, Dt, "$Vd, $Vm", "",
4727 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004728class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004729 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4730 (ins QPR:$Vm), IIC_VMOVQ,
4731 OpcodeStr, Dt, "$Vd, $Vm", "",
4732 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004733
Evan Chengf81bf152009-11-23 21:57:23 +00004734def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4735def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4736def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004737def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004738
Evan Chengf81bf152009-11-23 21:57:23 +00004739def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4740def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4741def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004742def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004743
4744// VREV32 : Vector Reverse elements within 32-bit words
4745
Evan Chengf81bf152009-11-23 21:57:23 +00004746class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004747 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4748 (ins DPR:$Vm), IIC_VMOVD,
4749 OpcodeStr, Dt, "$Vd, $Vm", "",
4750 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004751class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004752 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4753 (ins QPR:$Vm), IIC_VMOVQ,
4754 OpcodeStr, Dt, "$Vd, $Vm", "",
4755 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004756
Evan Chengf81bf152009-11-23 21:57:23 +00004757def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4758def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004759
Evan Chengf81bf152009-11-23 21:57:23 +00004760def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4761def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004762
4763// VREV16 : Vector Reverse elements within 16-bit halfwords
4764
Evan Chengf81bf152009-11-23 21:57:23 +00004765class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004766 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4767 (ins DPR:$Vm), IIC_VMOVD,
4768 OpcodeStr, Dt, "$Vd, $Vm", "",
4769 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004770class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004771 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4772 (ins QPR:$Vm), IIC_VMOVQ,
4773 OpcodeStr, Dt, "$Vd, $Vm", "",
4774 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004775
Evan Chengf81bf152009-11-23 21:57:23 +00004776def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4777def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004778
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004779// Other Vector Shuffles.
4780
Bob Wilson5e8b8332011-01-07 04:59:04 +00004781// Aligned extractions: really just dropping registers
4782
4783class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4784 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4785 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4786
4787def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4788
4789def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4790
4791def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4792
4793def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4794
4795def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4796
4797
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004798// VEXT : Vector Extract
4799
Evan Chengf81bf152009-11-23 21:57:23 +00004800class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004801 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4802 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4803 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4804 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4805 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004806 bits<4> index;
4807 let Inst{11-8} = index{3-0};
4808}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004809
Evan Chengf81bf152009-11-23 21:57:23 +00004810class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004811 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4812 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4813 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4814 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4815 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004816 bits<4> index;
4817 let Inst{11-8} = index{3-0};
4818}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004819
Owen Anderson7a258252010-11-03 18:16:27 +00004820def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4821 let Inst{11-8} = index{3-0};
4822}
4823def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4824 let Inst{11-9} = index{2-0};
4825 let Inst{8} = 0b0;
4826}
4827def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4828 let Inst{11-10} = index{1-0};
4829 let Inst{9-8} = 0b00;
4830}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004831def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4832 (v2f32 DPR:$Vm),
4833 (i32 imm:$index))),
4834 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004835
Owen Anderson7a258252010-11-03 18:16:27 +00004836def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4837 let Inst{11-8} = index{3-0};
4838}
4839def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4840 let Inst{11-9} = index{2-0};
4841 let Inst{8} = 0b0;
4842}
4843def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4844 let Inst{11-10} = index{1-0};
4845 let Inst{9-8} = 0b00;
4846}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004847def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4848 (v4f32 QPR:$Vm),
4849 (i32 imm:$index))),
4850 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004851
Bob Wilson64efd902009-08-08 05:53:00 +00004852// VTRN : Vector Transpose
4853
Evan Chengf81bf152009-11-23 21:57:23 +00004854def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4855def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4856def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004857
Evan Chengf81bf152009-11-23 21:57:23 +00004858def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4859def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4860def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004861
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004862// VUZP : Vector Unzip (Deinterleave)
4863
Evan Chengf81bf152009-11-23 21:57:23 +00004864def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4865def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4866def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004867
Evan Chengf81bf152009-11-23 21:57:23 +00004868def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4869def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4870def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004871
4872// VZIP : Vector Zip (Interleave)
4873
Evan Chengf81bf152009-11-23 21:57:23 +00004874def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4875def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4876def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004877
Evan Chengf81bf152009-11-23 21:57:23 +00004878def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4879def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4880def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004881
Bob Wilson114a2662009-08-12 20:51:55 +00004882// Vector Table Lookup and Table Extension.
4883
4884// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004885let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004886def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004887 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004888 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4889 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4890 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004891let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004892def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004893 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4894 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4895 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004896def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004897 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4898 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4899 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004900def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004901 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4902 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004903 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004904 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004905} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004906
Bob Wilsonbd916c52010-09-13 23:55:10 +00004907def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004908 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004909def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004910 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004911def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004912 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004913
Bob Wilson114a2662009-08-12 20:51:55 +00004914// VTBX : Vector Table Extension
4915def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004916 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004917 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4918 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004919 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004920 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004921let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004922def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004923 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4924 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4925 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004926def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004927 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4928 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004929 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004930 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4931 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004932def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004933 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4934 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4935 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4936 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004937} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004938
Bob Wilsonbd916c52010-09-13 23:55:10 +00004939def VTBX2Pseudo
4940 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004941 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004942def VTBX3Pseudo
4943 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004944 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004945def VTBX4Pseudo
4946 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004947 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004948} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004949
Bob Wilson5bafff32009-06-22 23:27:02 +00004950//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004951// NEON instructions for single-precision FP math
4952//===----------------------------------------------------------------------===//
4953
Bob Wilson0e6d5402010-12-13 23:02:31 +00004954class N2VSPat<SDNode OpNode, NeonI Inst>
4955 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004956 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004957 (v2f32 (COPY_TO_REGCLASS (Inst
4958 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004959 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4960 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004961
4962class N3VSPat<SDNode OpNode, NeonI Inst>
4963 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004964 (EXTRACT_SUBREG
4965 (v2f32 (COPY_TO_REGCLASS (Inst
4966 (INSERT_SUBREG
4967 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4968 SPR:$a, ssub_0),
4969 (INSERT_SUBREG
4970 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4971 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004972
4973class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4974 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004975 (EXTRACT_SUBREG
4976 (v2f32 (COPY_TO_REGCLASS (Inst
4977 (INSERT_SUBREG
4978 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4979 SPR:$acc, ssub_0),
4980 (INSERT_SUBREG
4981 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4982 SPR:$a, ssub_0),
4983 (INSERT_SUBREG
4984 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4985 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004986
Bob Wilson4711d5c2010-12-13 23:02:37 +00004987def : N3VSPat<fadd, VADDfd>;
4988def : N3VSPat<fsub, VSUBfd>;
4989def : N3VSPat<fmul, VMULfd>;
4990def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004991 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004992def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004993 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004994def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004995def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004996def : N3VSPat<NEONfmax, VMAXfd>;
4997def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004998def : N2VSPat<arm_ftosi, VCVTf2sd>;
4999def : N2VSPat<arm_ftoui, VCVTf2ud>;
5000def : N2VSPat<arm_sitof, VCVTs2fd>;
5001def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005002
Evan Cheng1d2426c2009-08-07 19:30:41 +00005003//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005004// Non-Instruction Patterns
5005//===----------------------------------------------------------------------===//
5006
5007// bit_convert
5008def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5009def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5010def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5011def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5012def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5013def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5014def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5015def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5016def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5017def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5018def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5019def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5020def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5021def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5022def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5023def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5024def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5025def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5026def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5027def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5028def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5029def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5030def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5031def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5032def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5033def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5034def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5035def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5036def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5037def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5038
5039def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5040def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5041def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5042def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5043def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5044def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5045def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5046def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5047def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5048def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5049def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5050def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5051def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5052def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5053def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5054def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5055def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5056def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5057def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5058def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5059def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5060def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5061def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5062def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5063def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5064def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5065def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5066def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5067def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5068def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;