Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 20 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 22 | def imm_sr_XFORM: SDNodeXForm<imm, [{ |
| 23 | unsigned Imm = N->getZExtValue(); |
| 24 | return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32); |
| 25 | }]>; |
| 26 | def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; } |
| 27 | def imm_sr : Operand<i32>, PatLeaf<(imm), [{ |
| 28 | uint64_t Imm = N->getZExtValue(); |
Owen Anderson | 6d74631 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 29 | return Imm > 0 && Imm <= 32; |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 30 | }], imm_sr_XFORM> { |
| 31 | let PrintMethod = "printThumbSRImm"; |
| 32 | let ParserMatchClass = ThumbSRImmAsmOperand; |
Owen Anderson | 6d74631 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 33 | } |
| 34 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 36 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 37 | }]>; |
| 38 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 39 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | }]>; |
| 41 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 43 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | }], imm_neg_XFORM>; |
| 45 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 47 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 48 | }]>; |
| 49 | |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 50 | def imm8_255 : ImmLeaf<i32, [{ |
| 51 | return Imm >= 8 && Imm < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 52 | }]>; |
| 53 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 54 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | return Val >= 8 && Val < 256; |
| 56 | }], imm_neg_XFORM>; |
| 57 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 58 | // Break imm's up into two pieces: an immediate + a left shift. This uses |
| 59 | // thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt |
| 60 | // to get the val/shift pieces. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 62 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | }]>; |
| 64 | |
| 65 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 66 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 67 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | }]>; |
| 69 | |
| 70 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 71 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 72 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | }]>; |
| 74 | |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 75 | // ADR instruction labels. |
| 76 | def t_adrlabel : Operand<i32> { |
| 77 | let EncoderMethod = "getThumbAdrLabelOpValue"; |
| 78 | } |
| 79 | |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 80 | // Scaled 4 immediate. |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 81 | def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; } |
| 82 | def t_imm0_1020s4 : Operand<i32> { |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 83 | let PrintMethod = "printThumbS4ImmOperand"; |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 84 | let ParserMatchClass = t_imm0_1020s4_asmoperand; |
| 85 | let OperandType = "OPERAND_IMMEDIATE"; |
| 86 | } |
| 87 | |
| 88 | def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; } |
| 89 | def t_imm0_508s4 : Operand<i32> { |
| 90 | let PrintMethod = "printThumbS4ImmOperand"; |
| 91 | let ParserMatchClass = t_imm0_508s4_asmoperand; |
Benjamin Kramer | 151bd17 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 92 | let OperandType = "OPERAND_IMMEDIATE"; |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 93 | } |
Jim Grosbach | 4e53fe8 | 2012-04-05 20:57:13 +0000 | [diff] [blame] | 94 | // Alias use only, so no printer is necessary. |
| 95 | def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; } |
| 96 | def t_imm0_508s4_neg : Operand<i32> { |
| 97 | let ParserMatchClass = t_imm0_508s4_neg_asmoperand; |
| 98 | let OperandType = "OPERAND_IMMEDIATE"; |
| 99 | } |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 100 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 101 | // Define Thumb specific addressing modes. |
| 102 | |
Benjamin Kramer | 151bd17 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 103 | let OperandType = "OPERAND_PCREL" in { |
Jim Grosbach | e246717 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 104 | def t_brtarget : Operand<OtherVT> { |
| 105 | let EncoderMethod = "getThumbBRTargetOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 106 | let DecoderMethod = "DecodeThumbBROperand"; |
Jim Grosbach | e246717 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 107 | } |
| 108 | |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 109 | def t_bcctarget : Operand<i32> { |
| 110 | let EncoderMethod = "getThumbBCCTargetOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 111 | let DecoderMethod = "DecodeThumbBCCTargetOperand"; |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Jim Grosbach | cf6220a | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 114 | def t_cbtarget : Operand<i32> { |
Jim Grosbach | 027d6e8 | 2010-12-09 19:04:53 +0000 | [diff] [blame] | 115 | let EncoderMethod = "getThumbCBTargetOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 116 | let DecoderMethod = "DecodeThumbCmpBROperand"; |
Bill Wendling | dff2f71 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 117 | } |
| 118 | |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 119 | def t_bltarget : Operand<i32> { |
| 120 | let EncoderMethod = "getThumbBLTargetOpValue"; |
Owen Anderson | 648f9a7 | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 121 | let DecoderMethod = "DecodeThumbBLTargetOperand"; |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 122 | } |
| 123 | |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 124 | def t_blxtarget : Operand<i32> { |
| 125 | let EncoderMethod = "getThumbBLXTargetOpValue"; |
Owen Anderson | 6d74631 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 126 | let DecoderMethod = "DecodeThumbBLXOffset"; |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 127 | } |
Benjamin Kramer | 151bd17 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 128 | } |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 129 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 130 | // t_addrmode_rr := reg + reg |
| 131 | // |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 132 | def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 133 | def t_addrmode_rr : Operand<i32>, |
| 134 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 135 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 136 | let PrintMethod = "printThumbAddrModeRROperand"; |
Owen Anderson | 305e046 | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 137 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
Jim Grosbach | 05b0156 | 2011-08-19 19:17:58 +0000 | [diff] [blame] | 138 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 139 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 140 | } |
| 141 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 142 | // t_addrmode_rrs := reg + reg |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 143 | // |
Jim Grosbach | c6d7c65 | 2011-08-19 16:52:32 +0000 | [diff] [blame] | 144 | // We use separate scaled versions because the Select* functions need |
| 145 | // to explicitly check for a matching constant and return false here so that |
| 146 | // the reg+imm forms will match instead. This is a horrible way to do that, |
| 147 | // as it forces tight coupling between the methods, but it's how selectiondag |
| 148 | // currently works. |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 149 | def t_addrmode_rrs1 : Operand<i32>, |
| 150 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> { |
| 151 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
| 152 | let PrintMethod = "printThumbAddrModeRROperand"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 153 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 154 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 155 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 156 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 157 | def t_addrmode_rrs2 : Operand<i32>, |
| 158 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> { |
| 159 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 160 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 161 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 162 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 163 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 164 | } |
| 165 | def t_addrmode_rrs4 : Operand<i32>, |
| 166 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> { |
| 167 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 168 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 169 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 170 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 171 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 172 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 173 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 174 | // t_addrmode_is4 := reg + imm5 * 4 |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 175 | // |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 176 | def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 177 | def t_addrmode_is4 : Operand<i32>, |
| 178 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> { |
| 179 | let EncoderMethod = "getAddrModeISOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 180 | let DecoderMethod = "DecodeThumbAddrModeIS"; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 181 | let PrintMethod = "printThumbAddrModeImm5S4Operand"; |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 182 | let ParserMatchClass = t_addrmode_is4_asm_operand; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 183 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | // t_addrmode_is2 := reg + imm5 * 2 |
| 187 | // |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 188 | def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 189 | def t_addrmode_is2 : Operand<i32>, |
| 190 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> { |
| 191 | let EncoderMethod = "getAddrModeISOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 192 | let DecoderMethod = "DecodeThumbAddrModeIS"; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 193 | let PrintMethod = "printThumbAddrModeImm5S2Operand"; |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 194 | let ParserMatchClass = t_addrmode_is2_asm_operand; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 195 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 196 | } |
| 197 | |
| 198 | // t_addrmode_is1 := reg + imm5 |
| 199 | // |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 200 | def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 201 | def t_addrmode_is1 : Operand<i32>, |
| 202 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> { |
| 203 | let EncoderMethod = "getAddrModeISOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 204 | let DecoderMethod = "DecodeThumbAddrModeIS"; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 205 | let PrintMethod = "printThumbAddrModeImm5S1Operand"; |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 206 | let ParserMatchClass = t_addrmode_is1_asm_operand; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 207 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 208 | } |
| 209 | |
| 210 | // t_addrmode_sp := sp + imm8 * 4 |
| 211 | // |
Jim Grosbach | 803b1aa | 2011-08-23 18:39:41 +0000 | [diff] [blame] | 212 | // FIXME: This really shouldn't have an explicit SP operand at all. It should |
| 213 | // be implicit, just like in the instruction encoding itself. |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 214 | def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 215 | def t_addrmode_sp : Operand<i32>, |
| 216 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 217 | let EncoderMethod = "getAddrModeThumbSPOpValue"; |
Owen Anderson | 648f9a7 | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 218 | let DecoderMethod = "DecodeThumbAddrModeSP"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 219 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 220 | let ParserMatchClass = t_addrmode_sp_asm_operand; |
Jakob Stoklund Olesen | c5b7ef1 | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 221 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 222 | } |
| 223 | |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 224 | // t_addrmode_pc := <label> => pc + imm8 * 4 |
| 225 | // |
| 226 | def t_addrmode_pc : Operand<i32> { |
| 227 | let EncoderMethod = "getAddrModePCOpValue"; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 228 | let DecoderMethod = "DecodeThumbAddrModePC"; |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 229 | } |
| 230 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 231 | //===----------------------------------------------------------------------===// |
| 232 | // Miscellaneous Instructions. |
| 233 | // |
| 234 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 235 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 236 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 237 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 238 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 239 | def tADJCALLSTACKUP : |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 240 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, |
| 241 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, |
| 242 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 243 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 244 | def tADJCALLSTACKDOWN : |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 245 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, |
| 246 | [(ARMcallseq_start imm:$amt)]>, |
| 247 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 248 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 249 | |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 250 | class T1SystemEncoding<bits<8> opc> |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 251 | : T1Encoding<0b101111> { |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 252 | let Inst{9-8} = 0b11; |
| 253 | let Inst{7-0} = opc; |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 254 | } |
| 255 | |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 256 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>, |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 257 | T1SystemEncoding<0x00>, // A8.6.110 |
| 258 | Requires<[IsThumb2]>; |
Johnny Chen | bd2c623 | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 259 | |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 260 | def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>, |
Richard Barton | 0a552d6 | 2012-05-02 09:43:18 +0000 | [diff] [blame] | 261 | T1SystemEncoding<0x10>, // A8.6.410 |
| 262 | Requires<[IsThumb2]>; |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 263 | |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 264 | def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>, |
Richard Barton | 0a552d6 | 2012-05-02 09:43:18 +0000 | [diff] [blame] | 265 | T1SystemEncoding<0x20>, // A8.6.408 |
| 266 | Requires<[IsThumb2]>; |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 267 | |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 268 | def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>, |
Richard Barton | 0a552d6 | 2012-05-02 09:43:18 +0000 | [diff] [blame] | 269 | T1SystemEncoding<0x30>, // A8.6.409 |
| 270 | Requires<[IsThumb2]>; |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 271 | |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 272 | def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>, |
Richard Barton | 0a552d6 | 2012-05-02 09:43:18 +0000 | [diff] [blame] | 273 | T1SystemEncoding<0x40>, // A8.6.157 |
| 274 | Requires<[IsThumb2]>; |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 275 | |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 276 | // The imm operand $val can be used by a debugger to store more information |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 277 | // about the breakpoint. |
Jim Grosbach | 421993f | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 278 | def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val", |
| 279 | []>, |
| 280 | T1Encoding<0b101111> { |
| 281 | let Inst{9-8} = 0b10; |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 282 | // A8.6.22 |
| 283 | bits<8> val; |
| 284 | let Inst{7-0} = val; |
| 285 | } |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 286 | |
Jim Grosbach | 0632247 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 287 | def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end", |
| 288 | []>, T1Encoding<0b101101> { |
| 289 | bits<1> end; |
Bill Wendling | 7d0affd | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 290 | // A8.6.156 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 291 | let Inst{9-5} = 0b10010; |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 292 | let Inst{4} = 1; |
Jim Grosbach | 0632247 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 293 | let Inst{3} = end; |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 294 | let Inst{2-0} = 0b000; |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 295 | } |
| 296 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 297 | // Change Processor State is a system instruction -- for disassembly only. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 298 | def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags), |
Jim Grosbach | 2621542 | 2011-09-20 00:00:06 +0000 | [diff] [blame] | 299 | NoItinerary, "cps$imod $iflags", []>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 300 | T1Misc<0b0110011> { |
| 301 | // A8.6.38 & B6.1.1 |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 302 | bit imod; |
| 303 | bits<3> iflags; |
| 304 | |
| 305 | let Inst{4} = imod; |
| 306 | let Inst{3} = 0; |
| 307 | let Inst{2-0} = iflags; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 308 | let DecoderMethod = "DecodeThumbCPS"; |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 309 | } |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 310 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 311 | // For both thumb1 and thumb2. |
Chris Lattner | a4a3a5e | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 312 | let isNotDuplicable = 1, isCodeGenOnly = 1 in |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 313 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 314 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 315 | T1Special<{0,0,?,?}> { |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 316 | // A8.6.6 |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 317 | bits<3> dst; |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 318 | let Inst{6-3} = 0b1111; // Rm = pc |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 319 | let Inst{2-0} = dst; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 320 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 321 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 322 | // ADD <Rd>, sp, #<imm8> |
Jakob Stoklund Olesen | 5348496 | 2011-10-15 00:57:13 +0000 | [diff] [blame] | 323 | // FIXME: This should not be marked as having side effects, and it should be |
| 324 | // rematerializable. Clearing the side effect bit causes miscompilations, |
| 325 | // probably because the instruction can be moved around. |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 326 | def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm), |
| 327 | IIC_iALUi, "add", "\t$dst, $sp, $imm", []>, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 328 | T1Encoding<{1,0,1,0,1,?}> { |
| 329 | // A6.2 & A8.6.8 |
| 330 | bits<3> dst; |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 331 | bits<8> imm; |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 332 | let Inst{10-8} = dst; |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 333 | let Inst{7-0} = imm; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 334 | let DecoderMethod = "DecodeThumbAddSpecialReg"; |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 335 | } |
| 336 | |
| 337 | // ADD sp, sp, #<imm7> |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 338 | def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm), |
| 339 | IIC_iALUi, "add", "\t$Rdn, $imm", []>, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 340 | T1Misc<{0,0,0,0,0,?,?}> { |
| 341 | // A6.2.5 & A8.6.8 |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 342 | bits<7> imm; |
| 343 | let Inst{6-0} = imm; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 344 | let DecoderMethod = "DecodeThumbAddSPImm"; |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 345 | } |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 346 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 347 | // SUB sp, sp, #<imm7> |
| 348 | // FIXME: The encoding and the ASM string don't match up. |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 349 | def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm), |
| 350 | IIC_iALUi, "sub", "\t$Rdn, $imm", []>, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 351 | T1Misc<{0,0,0,0,1,?,?}> { |
| 352 | // A6.2.5 & A8.6.214 |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 353 | bits<7> imm; |
| 354 | let Inst{6-0} = imm; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 355 | let DecoderMethod = "DecodeThumbAddSPImm"; |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 356 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 357 | |
Jim Grosbach | 4e53fe8 | 2012-04-05 20:57:13 +0000 | [diff] [blame] | 358 | def : tInstAlias<"add${p} sp, $imm", |
| 359 | (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>; |
| 360 | def : tInstAlias<"add${p} sp, sp, $imm", |
| 361 | (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>; |
| 362 | |
Jim Grosbach | f69c804 | 2011-08-24 21:42:27 +0000 | [diff] [blame] | 363 | // Can optionally specify SP as a three operand instruction. |
| 364 | def : tInstAlias<"add${p} sp, sp, $imm", |
| 365 | (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>; |
| 366 | def : tInstAlias<"sub${p} sp, sp, $imm", |
| 367 | (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>; |
| 368 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 369 | // ADD <Rm>, sp |
Jim Grosbach | a9cc08f | 2012-04-27 23:51:36 +0000 | [diff] [blame] | 370 | def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr, |
| 371 | "add", "\t$Rdn, $sp, $Rn", []>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 372 | T1Special<{0,0,?,?}> { |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 373 | // A8.6.9 Encoding T1 |
Jim Grosbach | 5b81584 | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 374 | bits<4> Rdn; |
| 375 | let Inst{7} = Rdn{3}; |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 376 | let Inst{6-3} = 0b1101; |
Jim Grosbach | 5b81584 | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 377 | let Inst{2-0} = Rdn{2-0}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 378 | let DecoderMethod = "DecodeThumbAddSPReg"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 379 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 380 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 381 | // ADD sp, <Rm> |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 382 | def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr, |
| 383 | "add", "\t$Rdn, $Rm", []>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 384 | T1Special<{0,0,?,?}> { |
| 385 | // A8.6.9 Encoding T2 |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 386 | bits<4> Rm; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 387 | let Inst{7} = 1; |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 388 | let Inst{6-3} = Rm; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 389 | let Inst{2-0} = 0b101; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 390 | let DecoderMethod = "DecodeThumbAddSPReg"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 391 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 392 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 393 | //===----------------------------------------------------------------------===// |
| 394 | // Control Flow Instructions. |
| 395 | // |
| 396 | |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 397 | // Indirect branches |
| 398 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Cameron Zwarich | 421b106 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 399 | def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>, |
| 400 | T1Special<{1,1,0,?}> { |
| 401 | // A6.2.3 & A8.6.25 |
| 402 | bits<4> Rm; |
| 403 | let Inst{6-3} = Rm; |
| 404 | let Inst{2-0} = 0b000; |
James Molloy | 3015dfb | 2012-02-09 10:56:31 +0000 | [diff] [blame] | 405 | let Unpredictable{2-0} = 0b111; |
Cameron Zwarich | 421b106 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 406 | } |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 407 | } |
| 408 | |
Jim Grosbach | ead77cd | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 409 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 410 | def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br, |
Jim Grosbach | 25e6d48 | 2011-07-08 21:50:04 +0000 | [diff] [blame] | 411 | [(ARMretflag)], (tBX LR, pred:$p)>; |
Jim Grosbach | ead77cd | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 412 | |
| 413 | // Alternative return instruction used by vararg functions. |
Jim Grosbach | 25e6d48 | 2011-07-08 21:50:04 +0000 | [diff] [blame] | 414 | def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 415 | 2, IIC_Br, [], |
Jim Grosbach | 25e6d48 | 2011-07-08 21:50:04 +0000 | [diff] [blame] | 416 | (tBX GPR:$Rm, pred:$p)>; |
Jim Grosbach | ead77cd | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 417 | } |
| 418 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 419 | // All calls clobber the non-callee saved registers. SP is marked as a use to |
| 420 | // prevent stack-pointer assignments that appear immediately before calls from |
| 421 | // potentially appearing dead. |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 422 | let isCall = 1, |
Jakob Stoklund Olesen | c54f634 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 423 | Defs = [LR], Uses = [SP] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 424 | // Also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 425 | def tBL : TIx2<0b11110, 0b11, 1, |
Owen Anderson | 0af0dc8 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 426 | (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br, |
| 427 | "bl${p}\t$func", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 428 | [(ARMtcall tglobaladdr:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 429 | Requires<[IsThumb]> { |
Kevin Enderby | 2d524b0 | 2012-05-03 22:41:56 +0000 | [diff] [blame^] | 430 | bits<24> func; |
| 431 | let Inst{26} = func{23}; |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 432 | let Inst{25-16} = func{20-11}; |
Kevin Enderby | 2d524b0 | 2012-05-03 22:41:56 +0000 | [diff] [blame^] | 433 | let Inst{13} = func{22}; |
| 434 | let Inst{11} = func{21}; |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 435 | let Inst{10-0} = func{10-0}; |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 436 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 437 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 438 | // ARMv5T and above, also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 439 | def tBLXi : TIx2<0b11110, 0b11, 0, |
Jim Grosbach | 5f687de | 2011-08-18 16:50:45 +0000 | [diff] [blame] | 440 | (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br, |
Owen Anderson | 0af0dc8 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 441 | "blx${p}\t$func", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 442 | [(ARMcall tglobaladdr:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 443 | Requires<[IsThumb, HasV5T]> { |
Kevin Enderby | 2d524b0 | 2012-05-03 22:41:56 +0000 | [diff] [blame^] | 444 | bits<24> func; |
| 445 | let Inst{26} = func{23}; |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 446 | let Inst{25-16} = func{20-11}; |
Kevin Enderby | 2d524b0 | 2012-05-03 22:41:56 +0000 | [diff] [blame^] | 447 | let Inst{13} = func{22}; |
| 448 | let Inst{11} = func{21}; |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 449 | let Inst{10-1} = func{10-1}; |
| 450 | let Inst{0} = 0; // func{0} is assumed zero |
Jim Grosbach | 4fa102b | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 451 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 452 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 453 | // Also used for Thumb2 |
Owen Anderson | 0af0dc8 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 454 | def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br, |
| 455 | "blx${p}\t$func", |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 456 | [(ARMtcall GPR:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 457 | Requires<[IsThumb, HasV5T]>, |
Owen Anderson | 18901d6 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 458 | T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24; |
| 459 | bits<4> func; |
| 460 | let Inst{6-3} = func; |
| 461 | let Inst{2-0} = 0b000; |
| 462 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 463 | |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 464 | // ARMv4T |
Cameron Zwarich | ad70f6d | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 465 | def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 466 | 4, IIC_Br, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 467 | [(ARMcall_nolink tGPR:$func)]>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 468 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 469 | } |
| 470 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 471 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 472 | let isPredicable = 1 in |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 473 | def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br, |
| 474 | "b", "\t$target", [(br bb:$target)]>, |
Jim Grosbach | e246717 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 475 | T1Encoding<{1,1,1,0,0,?}> { |
| 476 | bits<11> target; |
| 477 | let Inst{10-0} = target; |
| 478 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 479 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 480 | // Far jump |
Jim Grosbach | 3efad8f | 2010-12-16 19:11:16 +0000 | [diff] [blame] | 481 | // Just a pseudo for a tBL instruction. Needed to let regalloc know about |
| 482 | // the clobber of LR. |
Evan Cheng | 53c67c0 | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 483 | let Defs = [LR] in |
Owen Anderson | 0af0dc8 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 484 | def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p), |
| 485 | 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 486 | |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 487 | def tBR_JTr : tPseudoInst<(outs), |
| 488 | (ins tGPR:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 489 | 0, IIC_Br, |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 490 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> { |
| 491 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 492 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 493 | } |
| 494 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 495 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 496 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 497 | let isBranch = 1, isTerminator = 1 in |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 498 | def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br, |
Jim Grosbach | ceab501 | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 499 | "b${p}\t$target", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 500 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, |
Eric Christopher | 33281b2 | 2011-05-27 03:50:53 +0000 | [diff] [blame] | 501 | T1BranchCond<{1,1,0,1}> { |
Jim Grosbach | ceab501 | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 502 | bits<4> p; |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 503 | bits<8> target; |
Jim Grosbach | ceab501 | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 504 | let Inst{11-8} = p; |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 505 | let Inst{7-0} = target; |
Jim Grosbach | ceab501 | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 506 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 507 | |
Jim Grosbach | e36e21e | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 508 | // Tail calls |
| 509 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 510 | // IOS versions. |
Jakob Stoklund Olesen | c54f634 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 511 | let Uses = [SP] in { |
Jim Grosbach | 0b44aea | 2011-07-08 20:39:19 +0000 | [diff] [blame] | 512 | def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 513 | 4, IIC_Br, [], |
Jim Grosbach | 0b44aea | 2011-07-08 20:39:19 +0000 | [diff] [blame] | 514 | (tBX GPR:$dst, (ops 14, zero_reg))>, |
Jakob Stoklund Olesen | aa395e8 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 515 | Requires<[IsThumb]>; |
Jim Grosbach | e36e21e | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 516 | } |
Jakob Stoklund Olesen | aa395e8 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 517 | // tTAILJMPd: IOS version uses a Thumb2 branch (no Thumb1 tail calls |
| 518 | // on IOS), so it's in ARMInstrThumb2.td. |
| 519 | // Non-IOS version: |
Jakob Stoklund Olesen | c54f634 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 520 | let Uses = [SP] in { |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 521 | def tTAILJMPdND : tPseudoExpand<(outs), |
| 522 | (ins t_brtarget:$dst, pred:$p, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 523 | 4, IIC_Br, [], |
Owen Anderson | 51f6a7a | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 524 | (tB t_brtarget:$dst, pred:$p)>, |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 525 | Requires<[IsThumb, IsNotIOS]>; |
Jim Grosbach | e36e21e | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 526 | } |
| 527 | } |
| 528 | |
| 529 | |
Jim Grosbach | ec8b866 | 2011-08-23 19:49:10 +0000 | [diff] [blame] | 530 | // A8.6.218 Supervisor Call (Software Interrupt) |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 531 | // A8.6.16 B: Encoding T1 |
| 532 | // If Inst{11-8} == 0b1111 then SEE SVC |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 533 | let isCall = 1, Uses = [SP] in |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 534 | def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br, |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 535 | "svc", "\t$imm", []>, Encoding16 { |
| 536 | bits<8> imm; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 537 | let Inst{15-12} = 0b1101; |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 538 | let Inst{11-8} = 0b1111; |
| 539 | let Inst{7-0} = imm; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 540 | } |
| 541 | |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 542 | // The assembler uses 0xDEFE for a trap instruction. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 543 | let isBarrier = 1, isTerminator = 1 in |
Owen Anderson | 18901d6 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 544 | def tTRAP : TI<(outs), (ins), IIC_Br, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 545 | "trap", [(trap)]>, Encoding16 { |
Bill Wendling | 7d0affd | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 546 | let Inst = 0xdefe; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 547 | } |
| 548 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 549 | //===----------------------------------------------------------------------===// |
| 550 | // Load Store Instructions. |
| 551 | // |
| 552 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 553 | // Loads: reg/reg and reg/imm5 |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 554 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 555 | multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, |
| 556 | Operand AddrMode_r, Operand AddrMode_i, |
| 557 | AddrMode am, InstrItinClass itin_r, |
| 558 | InstrItinClass itin_i, string asm, |
| 559 | PatFrag opnode> { |
Bill Wendling | 345cdb6 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 560 | def r : // reg/reg |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 561 | T1pILdStEncode<reg_opc, |
| 562 | (outs tGPR:$Rt), (ins AddrMode_r:$addr), |
| 563 | am, itin_r, asm, "\t$Rt, $addr", |
| 564 | [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>; |
Bill Wendling | 345cdb6 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 565 | def i : // reg/imm5 |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 566 | T1pILdStEncodeImm<imm_opc, 1 /* Load */, |
| 567 | (outs tGPR:$Rt), (ins AddrMode_i:$addr), |
| 568 | am, itin_i, asm, "\t$Rt, $addr", |
| 569 | [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>; |
| 570 | } |
| 571 | // Stores: reg/reg and reg/imm5 |
| 572 | multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, |
| 573 | Operand AddrMode_r, Operand AddrMode_i, |
| 574 | AddrMode am, InstrItinClass itin_r, |
| 575 | InstrItinClass itin_i, string asm, |
| 576 | PatFrag opnode> { |
Bill Wendling | 345cdb6 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 577 | def r : // reg/reg |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 578 | T1pILdStEncode<reg_opc, |
| 579 | (outs), (ins tGPR:$Rt, AddrMode_r:$addr), |
| 580 | am, itin_r, asm, "\t$Rt, $addr", |
| 581 | [(opnode tGPR:$Rt, AddrMode_r:$addr)]>; |
Bill Wendling | 345cdb6 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 582 | def i : // reg/imm5 |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 583 | T1pILdStEncodeImm<imm_opc, 0 /* Store */, |
| 584 | (outs), (ins tGPR:$Rt, AddrMode_i:$addr), |
| 585 | am, itin_i, asm, "\t$Rt, $addr", |
| 586 | [(opnode tGPR:$Rt, AddrMode_i:$addr)]>; |
| 587 | } |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 588 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 589 | // A8.6.57 & A8.6.60 |
| 590 | defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4, |
| 591 | t_addrmode_is4, AddrModeT1_4, |
| 592 | IIC_iLoad_r, IIC_iLoad_i, "ldr", |
| 593 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 594 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 595 | // A8.6.64 & A8.6.61 |
| 596 | defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1, |
| 597 | t_addrmode_is1, AddrModeT1_1, |
| 598 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb", |
| 599 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 600 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 601 | // A8.6.76 & A8.6.73 |
| 602 | defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2, |
| 603 | t_addrmode_is2, AddrModeT1_2, |
| 604 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh", |
| 605 | UnOpFrag<(zextloadi16 node:$Src)>>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 606 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 607 | let AddedComplexity = 10 in |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 608 | def tLDRSB : // A8.6.80 |
Owen Anderson | 305e046 | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 609 | T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr), |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 610 | AddrModeT1_1, IIC_iLoad_bh_r, |
Owen Anderson | 305e046 | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 611 | "ldrsb", "\t$Rt, $addr", |
| 612 | [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 613 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 614 | let AddedComplexity = 10 in |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 615 | def tLDRSH : // A8.6.84 |
Owen Anderson | 305e046 | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 616 | T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr), |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 617 | AddrModeT1_2, IIC_iLoad_bh_r, |
Owen Anderson | 305e046 | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 618 | "ldrsh", "\t$Rt, $addr", |
| 619 | [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 620 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 621 | let canFoldAsLoad = 1 in |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 622 | def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i, |
Bill Wendling | dc38137 | 2010-12-15 23:31:24 +0000 | [diff] [blame] | 623 | "ldr", "\t$Rt, $addr", |
| 624 | [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>, |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 625 | T1LdStSP<{1,?,?}> { |
| 626 | bits<3> Rt; |
| 627 | bits<8> addr; |
| 628 | let Inst{10-8} = Rt; |
| 629 | let Inst{7-0} = addr; |
| 630 | } |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 631 | |
| 632 | // Load tconstpool |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 633 | // FIXME: Use ldr.n to work around a darwin assembler bug. |
Owen Anderson | 91614ae | 2011-07-18 22:14:02 +0000 | [diff] [blame] | 634 | let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 635 | def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 636 | "ldr", ".n\t$Rt, $addr", |
| 637 | [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, |
| 638 | T1Encoding<{0,1,0,0,1,?}> { |
| 639 | // A6.2 & A8.6.59 |
| 640 | bits<3> Rt; |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 641 | bits<8> addr; |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 642 | let Inst{10-8} = Rt; |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 643 | let Inst{7-0} = addr; |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 644 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 645 | |
Johnny Chen | 597fa65 | 2011-04-22 19:12:43 +0000 | [diff] [blame] | 646 | // FIXME: Remove this entry when the above ldr.n workaround is fixed. |
Jim Grosbach | a2ee0fa | 2012-01-18 21:54:09 +0000 | [diff] [blame] | 647 | // For assembly/disassembly use only. |
| 648 | def tLDRpciASM : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, |
| 649 | "ldr", "\t$Rt, $addr", []>, |
Johnny Chen | 597fa65 | 2011-04-22 19:12:43 +0000 | [diff] [blame] | 650 | T1Encoding<{0,1,0,0,1,?}> { |
| 651 | // A6.2 & A8.6.59 |
| 652 | bits<3> Rt; |
| 653 | bits<8> addr; |
| 654 | let Inst{10-8} = Rt; |
| 655 | let Inst{7-0} = addr; |
| 656 | } |
| 657 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 658 | // A8.6.194 & A8.6.192 |
| 659 | defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4, |
| 660 | t_addrmode_is4, AddrModeT1_4, |
| 661 | IIC_iStore_r, IIC_iStore_i, "str", |
| 662 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 663 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 664 | // A8.6.197 & A8.6.195 |
| 665 | defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1, |
| 666 | t_addrmode_is1, AddrModeT1_1, |
| 667 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strb", |
| 668 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 669 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 670 | // A8.6.207 & A8.6.205 |
| 671 | defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2, |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 672 | t_addrmode_is2, AddrModeT1_2, |
| 673 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strh", |
| 674 | BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 675 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 676 | |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 677 | def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i, |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 678 | "str", "\t$Rt, $addr", |
| 679 | [(store tGPR:$Rt, t_addrmode_sp:$addr)]>, |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 680 | T1LdStSP<{0,?,?}> { |
| 681 | bits<3> Rt; |
| 682 | bits<8> addr; |
| 683 | let Inst{10-8} = Rt; |
| 684 | let Inst{7-0} = addr; |
| 685 | } |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 686 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 687 | //===----------------------------------------------------------------------===// |
| 688 | // Load / store multiple Instructions. |
| 689 | // |
| 690 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 691 | // These require base address to be written back or one of the loaded regs. |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 692 | let neverHasSideEffects = 1 in { |
| 693 | |
| 694 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Jim Grosbach | cefe4c9 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 695 | def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 696 | IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> { |
| 697 | bits<3> Rn; |
| 698 | bits<8> regs; |
| 699 | let Inst{10-8} = Rn; |
| 700 | let Inst{7-0} = regs; |
| 701 | } |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 702 | |
Jim Grosbach | cefe4c9 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 703 | // Writeback version is just a pseudo, as there's no encoding difference. |
| 704 | // Writeback happens iff the base register is not in the destination register |
| 705 | // list. |
| 706 | def tLDMIA_UPD : |
| 707 | InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain, |
| 708 | "$Rn = $wb", IIC_iLoad_mu>, |
| 709 | PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> { |
| 710 | let Size = 2; |
| 711 | let OutOperandList = (outs GPR:$wb); |
| 712 | let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops); |
| 713 | let Pattern = []; |
| 714 | let isCodeGenOnly = 1; |
| 715 | let isPseudo = 1; |
| 716 | list<Predicate> Predicates = [IsThumb]; |
| 717 | } |
| 718 | |
| 719 | // There is no non-writeback version of STM for Thumb. |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 720 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Jim Grosbach | f95aaf9 | 2011-08-24 18:19:42 +0000 | [diff] [blame] | 721 | def tSTMIA_UPD : Thumb1I<(outs GPR:$wb), |
| 722 | (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 723 | AddrModeNone, 2, IIC_iStore_mu, |
| 724 | "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>, |
Jim Grosbach | cefe4c9 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 725 | T1Encoding<{1,1,0,0,0,?}> { |
| 726 | bits<3> Rn; |
| 727 | bits<8> regs; |
| 728 | let Inst{10-8} = Rn; |
| 729 | let Inst{7-0} = regs; |
| 730 | } |
Owen Anderson | 18901d6 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 731 | |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 732 | } // neverHasSideEffects |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 733 | |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 734 | def : InstAlias<"ldm${p} $Rn!, $regs", |
| 735 | (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>, |
| 736 | Requires<[IsThumb, IsThumb1Only]>; |
| 737 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 738 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 739 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 740 | IIC_iPop, |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 741 | "pop${p}\t$regs", []>, |
| 742 | T1Misc<{1,1,0,?,?,?,?}> { |
| 743 | bits<16> regs; |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 744 | let Inst{8} = regs{15}; |
| 745 | let Inst{7-0} = regs{7-0}; |
| 746 | } |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 747 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 748 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 749 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 750 | IIC_iStore_m, |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 751 | "push${p}\t$regs", []>, |
| 752 | T1Misc<{0,1,0,?,?,?,?}> { |
| 753 | bits<16> regs; |
| 754 | let Inst{8} = regs{14}; |
| 755 | let Inst{7-0} = regs{7-0}; |
| 756 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 757 | |
| 758 | //===----------------------------------------------------------------------===// |
| 759 | // Arithmetic Instructions. |
| 760 | // |
| 761 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 762 | // Helper classes for encoding T1pI patterns: |
| 763 | class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 764 | string opc, string asm, list<dag> pattern> |
| 765 | : T1pI<oops, iops, itin, opc, asm, pattern>, |
| 766 | T1DataProcessing<opA> { |
| 767 | bits<3> Rm; |
| 768 | bits<3> Rn; |
| 769 | let Inst{5-3} = Rm; |
| 770 | let Inst{2-0} = Rn; |
| 771 | } |
| 772 | class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin, |
| 773 | string opc, string asm, list<dag> pattern> |
| 774 | : T1pI<oops, iops, itin, opc, asm, pattern>, |
| 775 | T1Misc<opA> { |
| 776 | bits<3> Rm; |
| 777 | bits<3> Rd; |
| 778 | let Inst{5-3} = Rm; |
| 779 | let Inst{2-0} = Rd; |
| 780 | } |
| 781 | |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 782 | // Helper classes for encoding T1sI patterns: |
| 783 | class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 784 | string opc, string asm, list<dag> pattern> |
| 785 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 786 | T1DataProcessing<opA> { |
| 787 | bits<3> Rd; |
| 788 | bits<3> Rn; |
| 789 | let Inst{5-3} = Rn; |
| 790 | let Inst{2-0} = Rd; |
| 791 | } |
| 792 | class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 793 | string opc, string asm, list<dag> pattern> |
| 794 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 795 | T1General<opA> { |
| 796 | bits<3> Rm; |
| 797 | bits<3> Rn; |
| 798 | bits<3> Rd; |
| 799 | let Inst{8-6} = Rm; |
| 800 | let Inst{5-3} = Rn; |
| 801 | let Inst{2-0} = Rd; |
| 802 | } |
| 803 | class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 804 | string opc, string asm, list<dag> pattern> |
| 805 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 806 | T1General<opA> { |
| 807 | bits<3> Rd; |
| 808 | bits<3> Rm; |
| 809 | let Inst{5-3} = Rm; |
| 810 | let Inst{2-0} = Rd; |
| 811 | } |
| 812 | |
| 813 | // Helper classes for encoding T1sIt patterns: |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 814 | class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 815 | string opc, string asm, list<dag> pattern> |
| 816 | : T1sIt<oops, iops, itin, opc, asm, pattern>, |
| 817 | T1DataProcessing<opA> { |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 818 | bits<3> Rdn; |
| 819 | bits<3> Rm; |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 820 | let Inst{5-3} = Rm; |
| 821 | let Inst{2-0} = Rdn; |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 822 | } |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 823 | class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 824 | string opc, string asm, list<dag> pattern> |
| 825 | : T1sIt<oops, iops, itin, opc, asm, pattern>, |
| 826 | T1General<opA> { |
| 827 | bits<3> Rdn; |
| 828 | bits<8> imm8; |
| 829 | let Inst{10-8} = Rdn; |
| 830 | let Inst{7-0} = imm8; |
| 831 | } |
| 832 | |
| 833 | // Add with carry register |
| 834 | let isCommutable = 1, Uses = [CPSR] in |
| 835 | def tADC : // A8.6.2 |
| 836 | T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, |
| 837 | "adc", "\t$Rdn, $Rm", |
| 838 | [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 839 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 840 | // Add immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 841 | def tADDi3 : // A8.6.4 T1 |
Jim Grosbach | 89e2aa6 | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 842 | T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 843 | IIC_iALUi, |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 844 | "add", "\t$Rd, $Rm, $imm3", |
| 845 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> { |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 846 | bits<3> imm3; |
| 847 | let Inst{8-6} = imm3; |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 848 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 849 | |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 850 | def tADDi8 : // A8.6.4 T2 |
Jim Grosbach | 89e2aa6 | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 851 | T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), |
| 852 | (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 853 | "add", "\t$Rdn, $imm8", |
| 854 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 855 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 856 | // Add register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 857 | let isCommutable = 1 in |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 858 | def tADDrr : // A8.6.6 T1 |
| 859 | T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), |
| 860 | IIC_iALUr, |
| 861 | "add", "\t$Rd, $Rn, $Rm", |
| 862 | [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 863 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 864 | let neverHasSideEffects = 1 in |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 865 | def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr, |
| 866 | "add", "\t$Rdn, $Rm", []>, |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 867 | T1Special<{0,0,?,?}> { |
| 868 | // A8.6.6 T2 |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 869 | bits<4> Rdn; |
| 870 | bits<4> Rm; |
| 871 | let Inst{7} = Rdn{3}; |
| 872 | let Inst{6-3} = Rm; |
| 873 | let Inst{2-0} = Rdn{2-0}; |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 874 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 875 | |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 876 | // AND register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 877 | let isCommutable = 1 in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 878 | def tAND : // A8.6.12 |
| 879 | T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 880 | IIC_iBITr, |
| 881 | "and", "\t$Rdn, $Rm", |
| 882 | [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 883 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 884 | // ASR immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 885 | def tASRri : // A8.6.14 |
Owen Anderson | 6d74631 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 886 | T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 887 | IIC_iMOVsi, |
| 888 | "asr", "\t$Rd, $Rm, $imm5", |
Owen Anderson | 6d74631 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 889 | [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> { |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 890 | bits<5> imm5; |
| 891 | let Inst{10-6} = imm5; |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 892 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 893 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 894 | // ASR register |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 895 | def tASRrr : // A8.6.15 |
| 896 | T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 897 | IIC_iMOVsr, |
| 898 | "asr", "\t$Rdn, $Rm", |
| 899 | [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 900 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 901 | // BIC register |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 902 | def tBIC : // A8.6.20 |
| 903 | T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 904 | IIC_iBITr, |
| 905 | "bic", "\t$Rdn, $Rm", |
| 906 | [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 907 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 908 | // CMN register |
Gabor Greif | f7d10f5 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 909 | let isCompare = 1, Defs = [CPSR] in { |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 910 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 911 | // Compare-to-zero still works out, just not the relationals |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 912 | //def tCMN : // A8.6.33 |
| 913 | // T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 914 | // IIC_iCMPr, |
| 915 | // "cmn", "\t$lhs, $rhs", |
| 916 | // [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 917 | |
| 918 | def tCMNz : // A8.6.33 |
| 919 | T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm), |
| 920 | IIC_iCMPr, |
| 921 | "cmn", "\t$Rn, $Rm", |
| 922 | [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>; |
| 923 | |
| 924 | } // isCompare = 1, Defs = [CPSR] |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 925 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 926 | // CMP immediate |
Gabor Greif | f7d10f5 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 927 | let isCompare = 1, Defs = [CPSR] in { |
Jim Grosbach | 0d1511c | 2011-08-18 18:08:29 +0000 | [diff] [blame] | 928 | def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi, |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 929 | "cmp", "\t$Rn, $imm8", |
| 930 | [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, |
| 931 | T1General<{1,0,1,?,?}> { |
| 932 | // A8.6.35 |
| 933 | bits<3> Rn; |
| 934 | bits<8> imm8; |
| 935 | let Inst{10-8} = Rn; |
| 936 | let Inst{7-0} = imm8; |
| 937 | } |
| 938 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 939 | // CMP register |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 940 | def tCMPr : // A8.6.36 T1 |
| 941 | T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), |
| 942 | IIC_iCMPr, |
| 943 | "cmp", "\t$Rn, $Rm", |
| 944 | [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>; |
| 945 | |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 946 | def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, |
| 947 | "cmp", "\t$Rn, $Rm", []>, |
| 948 | T1Special<{0,1,?,?}> { |
| 949 | // A8.6.36 T2 |
| 950 | bits<4> Rm; |
| 951 | bits<4> Rn; |
| 952 | let Inst{7} = Rn{3}; |
| 953 | let Inst{6-3} = Rm; |
| 954 | let Inst{2-0} = Rn{2-0}; |
| 955 | } |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 956 | } // isCompare = 1, Defs = [CPSR] |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 957 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 958 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 959 | // XOR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 960 | let isCommutable = 1 in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 961 | def tEOR : // A8.6.45 |
| 962 | T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 963 | IIC_iBITr, |
| 964 | "eor", "\t$Rdn, $Rm", |
| 965 | [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 966 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 967 | // LSL immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 968 | def tLSLri : // A8.6.88 |
Jim Grosbach | 1b7b68f | 2011-08-19 19:29:25 +0000 | [diff] [blame] | 969 | T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5), |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 970 | IIC_iMOVsi, |
| 971 | "lsl", "\t$Rd, $Rm, $imm5", |
| 972 | [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> { |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 973 | bits<5> imm5; |
| 974 | let Inst{10-6} = imm5; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 975 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 976 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 977 | // LSL register |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 978 | def tLSLrr : // A8.6.89 |
| 979 | T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 980 | IIC_iMOVsr, |
| 981 | "lsl", "\t$Rdn, $Rm", |
| 982 | [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 983 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 984 | // LSR immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 985 | def tLSRri : // A8.6.90 |
Owen Anderson | 6d74631 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 986 | T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 987 | IIC_iMOVsi, |
| 988 | "lsr", "\t$Rd, $Rm, $imm5", |
Owen Anderson | 6d74631 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 989 | [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> { |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 990 | bits<5> imm5; |
| 991 | let Inst{10-6} = imm5; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 992 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 993 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 994 | // LSR register |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 995 | def tLSRrr : // A8.6.91 |
| 996 | T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 997 | IIC_iMOVsr, |
| 998 | "lsr", "\t$Rdn, $Rm", |
| 999 | [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1000 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1001 | // Move register |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1002 | let isMoveImm = 1 in |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 1003 | def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi, |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1004 | "mov", "\t$Rd, $imm8", |
| 1005 | [(set tGPR:$Rd, imm0_255:$imm8)]>, |
| 1006 | T1General<{1,0,0,?,?}> { |
| 1007 | // A8.6.96 |
| 1008 | bits<3> Rd; |
| 1009 | bits<8> imm8; |
| 1010 | let Inst{10-8} = Rd; |
| 1011 | let Inst{7-0} = imm8; |
| 1012 | } |
Jim Grosbach | 4ec6e88 | 2011-08-19 20:46:54 +0000 | [diff] [blame] | 1013 | // Because we have an explicit tMOVSr below, we need an alias to handle |
| 1014 | // the immediate "movs" form here. Blech. |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 1015 | def : tInstAlias <"movs $Rdn, $imm", |
| 1016 | (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1017 | |
Jim Grosbach | efeedce | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 1018 | // A7-73: MOV(2) - mov setting flag. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1019 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1020 | let neverHasSideEffects = 1 in { |
Jim Grosbach | 2a7b41b | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1021 | def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone, |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1022 | 2, IIC_iMOVr, |
Jim Grosbach | 63b46fa | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1023 | "mov", "\t$Rd, $Rm", "", []>, |
Jim Grosbach | 2a7b41b | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1024 | T1Special<{1,0,?,?}> { |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1025 | // A8.6.97 |
| 1026 | bits<4> Rd; |
| 1027 | bits<4> Rm; |
Jim Grosbach | 2a7b41b | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1028 | let Inst{7} = Rd{3}; |
| 1029 | let Inst{6-3} = Rm; |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1030 | let Inst{2-0} = Rd{2-0}; |
| 1031 | } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1032 | let Defs = [CPSR] in |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1033 | def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, |
| 1034 | "movs\t$Rd, $Rm", []>, Encoding16 { |
| 1035 | // A8.6.97 |
| 1036 | bits<3> Rd; |
| 1037 | bits<3> Rm; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1038 | let Inst{15-6} = 0b0000000000; |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1039 | let Inst{5-3} = Rm; |
| 1040 | let Inst{2-0} = Rd; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1041 | } |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1042 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1043 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1044 | // Multiply register |
Jim Grosbach | 86b5d2b | 2011-08-22 23:25:48 +0000 | [diff] [blame] | 1045 | let isCommutable = 1 in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1046 | def tMUL : // A8.6.105 T1 |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 1047 | Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2, |
| 1048 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd", |
| 1049 | [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>, |
| 1050 | T1DataProcessing<0b1101> { |
| 1051 | bits<3> Rd; |
| 1052 | bits<3> Rn; |
| 1053 | let Inst{5-3} = Rn; |
| 1054 | let Inst{2-0} = Rd; |
| 1055 | let AsmMatchConverter = "cvtThumbMultiply"; |
| 1056 | } |
| 1057 | |
Jim Grosbach | a33b31b | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 1058 | def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn, |
| 1059 | pred:$p)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1060 | |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1061 | // Move inverse register |
| 1062 | def tMVN : // A8.6.107 |
| 1063 | T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr, |
| 1064 | "mvn", "\t$Rd, $Rn", |
| 1065 | [(set tGPR:$Rd, (not tGPR:$Rn))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1066 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1067 | // Bitwise or register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1068 | let isCommutable = 1 in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1069 | def tORR : // A8.6.114 |
| 1070 | T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1071 | IIC_iBITr, |
| 1072 | "orr", "\t$Rdn, $Rm", |
| 1073 | [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1074 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1075 | // Swaps |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1076 | def tREV : // A8.6.134 |
| 1077 | T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1078 | IIC_iUNAr, |
| 1079 | "rev", "\t$Rd, $Rm", |
| 1080 | [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, |
| 1081 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1082 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1083 | def tREV16 : // A8.6.135 |
| 1084 | T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1085 | IIC_iUNAr, |
| 1086 | "rev16", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 1087 | [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>, |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1088 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1089 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1090 | def tREVSH : // A8.6.136 |
| 1091 | T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1092 | IIC_iUNAr, |
| 1093 | "revsh", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 1094 | [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>, |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1095 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1096 | |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1097 | // Rotate right register |
| 1098 | def tROR : // A8.6.139 |
| 1099 | T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1100 | IIC_iMOVsr, |
| 1101 | "ror", "\t$Rdn, $Rm", |
| 1102 | [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1103 | |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1104 | // Negate register |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1105 | def tRSB : // A8.6.141 |
| 1106 | T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn), |
| 1107 | IIC_iALUi, |
| 1108 | "rsb", "\t$Rd, $Rn, #0", |
| 1109 | [(set tGPR:$Rd, (ineg tGPR:$Rn))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1110 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1111 | // Subtract with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1112 | let Uses = [CPSR] in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1113 | def tSBC : // A8.6.151 |
| 1114 | T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1115 | IIC_iALUr, |
| 1116 | "sbc", "\t$Rdn, $Rm", |
| 1117 | [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1118 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1119 | // Subtract immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1120 | def tSUBi3 : // A8.6.210 T1 |
Jim Grosbach | f67e855 | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 1121 | T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1122 | IIC_iALUi, |
| 1123 | "sub", "\t$Rd, $Rm, $imm3", |
| 1124 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> { |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1125 | bits<3> imm3; |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1126 | let Inst{8-6} = imm3; |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1127 | } |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1128 | |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1129 | def tSUBi8 : // A8.6.210 T2 |
Jim Grosbach | f67e855 | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 1130 | T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), |
| 1131 | (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1132 | "sub", "\t$Rdn, $imm8", |
| 1133 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1134 | |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1135 | // Subtract register |
| 1136 | def tSUBrr : // A8.6.212 |
| 1137 | T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), |
| 1138 | IIC_iALUr, |
| 1139 | "sub", "\t$Rd, $Rn, $Rm", |
| 1140 | [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1141 | |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1142 | // Sign-extend byte |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1143 | def tSXTB : // A8.6.222 |
| 1144 | T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1145 | IIC_iUNAr, |
| 1146 | "sxtb", "\t$Rd, $Rm", |
| 1147 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, |
| 1148 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1149 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1150 | // Sign-extend short |
| 1151 | def tSXTH : // A8.6.224 |
| 1152 | T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1153 | IIC_iUNAr, |
| 1154 | "sxth", "\t$Rd, $Rm", |
| 1155 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, |
| 1156 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1157 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1158 | // Test |
Gabor Greif | 007248b | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 1159 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1160 | def tTST : // A8.6.230 |
| 1161 | T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, |
| 1162 | "tst", "\t$Rn, $Rm", |
| 1163 | [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1164 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1165 | // Zero-extend byte |
| 1166 | def tUXTB : // A8.6.262 |
| 1167 | T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1168 | IIC_iUNAr, |
| 1169 | "uxtb", "\t$Rd, $Rm", |
| 1170 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, |
| 1171 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1172 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1173 | // Zero-extend short |
| 1174 | def tUXTH : // A8.6.264 |
| 1175 | T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1176 | IIC_iUNAr, |
| 1177 | "uxth", "\t$Rd, $Rm", |
| 1178 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, |
| 1179 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1180 | |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1181 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1182 | // Expanded after instruction selection into a branch sequence. |
| 1183 | let usesCustomInserter = 1 in // Expanded after instruction selection. |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1184 | def tMOVCCr_pseudo : |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1185 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1186 | NoItinerary, |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1187 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1188 | |
| 1189 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 1190 | // assembler. |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1191 | |
| 1192 | def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p), |
Jim Grosbach | 5a1cd04 | 2011-08-17 20:37:40 +0000 | [diff] [blame] | 1193 | IIC_iALUi, "adr{$p}\t$Rd, $addr", []>, |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1194 | T1Encoding<{1,0,1,0,0,?}> { |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1195 | bits<3> Rd; |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1196 | bits<8> addr; |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1197 | let Inst{10-8} = Rd; |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1198 | let Inst{7-0} = addr; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1199 | let DecoderMethod = "DecodeThumbAddSpecialReg"; |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1200 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1201 | |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1202 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
| 1203 | def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1204 | 2, IIC_iALUi, []>; |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1205 | |
| 1206 | def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd), |
| 1207 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1208 | 2, IIC_iALUi, []>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1209 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1210 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1211 | // TLS Instructions |
| 1212 | // |
| 1213 | |
| 1214 | // __aeabi_read_tp preserves the registers r1-r3. |
Jim Grosbach | ff97eb0 | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 1215 | // This is a pseudo inst so that we can get the encoding right, |
| 1216 | // complete with fixup for the aeabi_read_tp function. |
| 1217 | let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1218 | def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br, |
Jim Grosbach | ff97eb0 | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 1219 | [(set R0, ARMthread_pointer)]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1220 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1221 | //===----------------------------------------------------------------------===// |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1222 | // SJLJ Exception handling intrinsics |
Owen Anderson | 18901d6 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 1223 | // |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1224 | |
| 1225 | // eh_sjlj_setjmp() is an instruction sequence to store the return address and |
| 1226 | // save #0 in R0 for the non-longjmp case. Since by its nature we may be coming |
| 1227 | // from some other function to get here, and we're using the stack frame for the |
| 1228 | // containing function to save/restore registers, we can't keep anything live in |
| 1229 | // regs across the eh_sjlj_setjmp(), else it will almost certainly have been |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1230 | // tromped upon when we get here from a longjmp(). We force everything out of |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1231 | // registers except for our own input by listing the relevant registers in |
| 1232 | // Defs. By doing so, we also cause the prologue/epilogue code to actively |
| 1233 | // preserve all of the callee-saved resgisters, which is exactly what we want. |
| 1234 | // $val is a scratch register for our use. |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 1235 | let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ], |
Bill Wendling | 13a7121 | 2011-10-17 22:26:23 +0000 | [diff] [blame] | 1236 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, |
| 1237 | usesCustomInserter = 1 in |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1238 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1239 | AddrModeNone, 0, NoItinerary, "","", |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1240 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1241 | |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 1242 | // FIXME: Non-IOS version(s) |
Chris Lattner | a4a3a5e | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 1243 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1244 | Defs = [ R7, LR, SP ] in |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1245 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1246 | AddrModeNone, 0, IndexModeNone, |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1247 | Pseudo, NoItinerary, "", "", |
| 1248 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 1249 | Requires<[IsThumb, IsIOS]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1250 | |
Bob Wilson | f4aea8f | 2011-12-22 23:39:48 +0000 | [diff] [blame] | 1251 | let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ], |
| 1252 | isBarrier = 1 in |
| 1253 | def tInt_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>; |
| 1254 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1255 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1256 | // Non-Instruction Patterns |
| 1257 | // |
| 1258 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 1259 | // Comparisons |
| 1260 | def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8), |
| 1261 | (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>; |
| 1262 | def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm), |
| 1263 | (tCMPr tGPR:$Rn, tGPR:$Rm)>; |
| 1264 | |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1265 | // Add with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1266 | def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), |
| 1267 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; |
| 1268 | def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), |
Evan Cheng | 89d177f | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 1269 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1270 | def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), |
| 1271 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1272 | |
| 1273 | // Subtract with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1274 | def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), |
| 1275 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; |
| 1276 | def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), |
| 1277 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; |
| 1278 | def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), |
| 1279 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1280 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1281 | // ConstantPool, GlobalAddress |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1282 | def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 1283 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1284 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1285 | // JumpTable |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1286 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 1287 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1288 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1289 | // Direct calls |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1290 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1291 | Requires<[IsThumb]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1292 | |
| 1293 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1294 | Requires<[IsThumb, HasV5T]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1295 | |
| 1296 | // Indirect calls to ARM routines |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1297 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, |
Jakob Stoklund Olesen | f16936e | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1298 | Requires<[IsThumb, HasV5T]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1299 | |
| 1300 | // zextload i1 -> zextload i8 |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1301 | def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr), |
| 1302 | (tLDRBr t_addrmode_rrs1:$addr)>; |
| 1303 | def : T1Pat<(zextloadi1 t_addrmode_is1:$addr), |
| 1304 | (tLDRBi t_addrmode_is1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1305 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1306 | // extload -> zextload |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1307 | def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>; |
| 1308 | def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; |
| 1309 | def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>; |
| 1310 | def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; |
| 1311 | def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>; |
| 1312 | def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>; |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1313 | |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1314 | // If it's impossible to use [r,r] address mode for sextload, select to |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1315 | // ldr{b|h} + sxt{b|h} instead. |
Bill Wendling | 415af34 | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1316 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), |
| 1317 | (tSXTB (tLDRBi t_addrmode_is1:$addr))>, |
| 1318 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1319 | def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr), |
| 1320 | (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1321 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Bill Wendling | 415af34 | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1322 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), |
| 1323 | (tSXTH (tLDRHi t_addrmode_is2:$addr))>, |
| 1324 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1325 | def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr), |
| 1326 | (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1327 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1328 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1329 | def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr), |
| 1330 | (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>; |
Bill Wendling | 415af34 | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1331 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), |
| 1332 | (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>; |
| 1333 | def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr), |
| 1334 | (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>; |
| 1335 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), |
| 1336 | (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1337 | |
Eli Friedman | 7cc1566 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1338 | def : T1Pat<(atomic_load_8 t_addrmode_is1:$src), |
| 1339 | (tLDRBi t_addrmode_is1:$src)>; |
| 1340 | def : T1Pat<(atomic_load_8 t_addrmode_rrs1:$src), |
| 1341 | (tLDRBr t_addrmode_rrs1:$src)>; |
| 1342 | def : T1Pat<(atomic_load_16 t_addrmode_is2:$src), |
| 1343 | (tLDRHi t_addrmode_is2:$src)>; |
| 1344 | def : T1Pat<(atomic_load_16 t_addrmode_rrs2:$src), |
| 1345 | (tLDRHr t_addrmode_rrs2:$src)>; |
| 1346 | def : T1Pat<(atomic_load_32 t_addrmode_is4:$src), |
| 1347 | (tLDRi t_addrmode_is4:$src)>; |
| 1348 | def : T1Pat<(atomic_load_32 t_addrmode_rrs4:$src), |
| 1349 | (tLDRr t_addrmode_rrs4:$src)>; |
| 1350 | def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val), |
| 1351 | (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>; |
| 1352 | def : T1Pat<(atomic_store_8 t_addrmode_rrs1:$ptr, tGPR:$val), |
| 1353 | (tSTRBr tGPR:$val, t_addrmode_rrs1:$ptr)>; |
| 1354 | def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val), |
| 1355 | (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>; |
| 1356 | def : T1Pat<(atomic_store_16 t_addrmode_rrs2:$ptr, tGPR:$val), |
| 1357 | (tSTRHr tGPR:$val, t_addrmode_rrs2:$ptr)>; |
| 1358 | def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val), |
| 1359 | (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>; |
| 1360 | def : T1Pat<(atomic_store_32 t_addrmode_rrs4:$ptr, tGPR:$val), |
| 1361 | (tSTRr tGPR:$val, t_addrmode_rrs4:$ptr)>; |
| 1362 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1363 | // Large immediate handling. |
| 1364 | |
| 1365 | // Two piece imms. |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1366 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 1367 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 1368 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1369 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1370 | def : T1Pat<(i32 imm0_255_comp:$src), |
| 1371 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1372 | |
| 1373 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 1374 | // be expanded into two instructions late to allow if-conversion and |
| 1375 | // scheduling. |
| 1376 | let isReMaterializable = 1 in |
| 1377 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1378 | NoItinerary, |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1379 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
| 1380 | imm:$cp))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1381 | Requires<[IsThumb, IsThumb1Only]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1382 | |
| 1383 | // Pseudo-instruction for merged POP and return. |
| 1384 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 1385 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 1386 | hasExtraDefRegAllocReq = 1 in |
| 1387 | def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1388 | 2, IIC_iPop_Br, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1389 | (tPOP pred:$p, reglist:$regs)>; |
| 1390 | |
Jim Grosbach | aa8d1b8 | 2011-07-08 22:25:23 +0000 | [diff] [blame] | 1391 | // Indirect branch using "mov pc, $Rm" |
| 1392 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Jim Grosbach | 7e61a31 | 2011-07-08 22:33:49 +0000 | [diff] [blame] | 1393 | def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1394 | 2, IIC_Br, [(brind GPR:$Rm)], |
Jim Grosbach | 7e61a31 | 2011-07-08 22:33:49 +0000 | [diff] [blame] | 1395 | (tMOVr PC, GPR:$Rm, pred:$p)>; |
Jim Grosbach | aa8d1b8 | 2011-07-08 22:25:23 +0000 | [diff] [blame] | 1396 | } |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 1397 | |
| 1398 | |
| 1399 | // In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00 |
| 1400 | // encoding is available on ARMv6K, but we don't differentiate that finely. |
| 1401 | def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>; |
Jim Grosbach | abb8aac | 2011-09-20 00:10:37 +0000 | [diff] [blame] | 1402 | |
| 1403 | |
| 1404 | // For round-trip assembly/disassembly, we have to handle a CPS instruction |
| 1405 | // without any iflags. That's not, strictly speaking, valid syntax, but it's |
| 1406 | // a useful extention and assembles to defined behaviour (the insn does |
| 1407 | // nothing). |
| 1408 | def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>; |
| 1409 | def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>; |
Jim Grosbach | e91e7bc | 2011-12-13 20:23:22 +0000 | [diff] [blame] | 1410 | |
| 1411 | // "neg" is and alias for "rsb rd, rn, #0" |
| 1412 | def : tInstAlias<"neg${s}${p} $Rd, $Rm", |
| 1413 | (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>; |
| 1414 | |
Jim Grosbach | a5378eb | 2012-04-11 00:15:16 +0000 | [diff] [blame] | 1415 | |
| 1416 | // Implied destination operand forms for shifts. |
| 1417 | def : tInstAlias<"lsl${s}${p} $Rdm, $imm", |
| 1418 | (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>; |
| 1419 | def : tInstAlias<"lsr${s}${p} $Rdm, $imm", |
| 1420 | (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>; |
| 1421 | def : tInstAlias<"asr${s}${p} $Rdm, $imm", |
| 1422 | (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>; |