blob: 94e18689b73590a98e5b9f68ab56922448696b2a [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000028#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/CallingConvLower.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/CodeGen/ValueTypes.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000049static const uint16_t O32IntRegs[4] = {
50 Mips::A0, Mips::A1, Mips::A2, Mips::A3
51};
52
53static const uint16_t Mips64IntRegs[8] = {
54 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
55 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
56};
57
58static const uint16_t Mips64DPRegs[8] = {
59 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
60 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
61};
62
Jia Liubb481f82012-02-28 07:46:26 +000063// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000064// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000065// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000066static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000067 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000068 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000069
Akira Hatanakad6bc5232011-12-05 21:26:34 +000070 Size = CountPopulation_64(I);
71 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000072 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000073}
74
Akira Hatanaka648f00c2012-02-24 22:34:47 +000075static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
76 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
77 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
78}
79
Chris Lattnerf0144122009-07-28 03:13:23 +000080const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
81 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000082 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000083 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000084 case MipsISD::Hi: return "MipsISD::Hi";
85 case MipsISD::Lo: return "MipsISD::Lo";
86 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000087 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000088 case MipsISD::Ret: return "MipsISD::Ret";
89 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
90 case MipsISD::FPCmp: return "MipsISD::FPCmp";
91 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
92 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
93 case MipsISD::FPRound: return "MipsISD::FPRound";
94 case MipsISD::MAdd: return "MipsISD::MAdd";
95 case MipsISD::MAddu: return "MipsISD::MAddu";
96 case MipsISD::MSub: return "MipsISD::MSub";
97 case MipsISD::MSubu: return "MipsISD::MSubu";
98 case MipsISD::DivRem: return "MipsISD::DivRem";
99 case MipsISD::DivRemU: return "MipsISD::DivRemU";
100 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
101 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000102 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000103 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +0000104 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000105 case MipsISD::Ext: return "MipsISD::Ext";
106 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000107 case MipsISD::LWL: return "MipsISD::LWL";
108 case MipsISD::LWR: return "MipsISD::LWR";
109 case MipsISD::SWL: return "MipsISD::SWL";
110 case MipsISD::SWR: return "MipsISD::SWR";
111 case MipsISD::LDL: return "MipsISD::LDL";
112 case MipsISD::LDR: return "MipsISD::LDR";
113 case MipsISD::SDL: return "MipsISD::SDL";
114 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000115 case MipsISD::EXTP: return "MipsISD::EXTP";
116 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
117 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
118 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
119 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
120 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
121 case MipsISD::SHILO: return "MipsISD::SHILO";
122 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
123 case MipsISD::MULT: return "MipsISD::MULT";
124 case MipsISD::MULTU: return "MipsISD::MULTU";
125 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
126 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
127 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
128 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000129 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000130 }
131}
132
133MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000134MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000135 : TargetLowering(TM, new MipsTargetObjectFile()),
136 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000137 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
138 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000139
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000141 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000142 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000143 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000144
145 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000146 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000147
Akira Hatanaka95934842011-09-24 01:34:44 +0000148 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000149 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000150
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000151 if (Subtarget->inMips16Mode()) {
152 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000153 }
154
Akira Hatanakab430cec2012-09-21 23:58:31 +0000155 if (Subtarget->hasDSP()) {
156 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
157
158 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
159 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
160
161 // Expand all builtin opcodes.
162 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
163 setOperationAction(Opc, VecTys[i], Expand);
164
165 setOperationAction(ISD::LOAD, VecTys[i], Legal);
166 setOperationAction(ISD::STORE, VecTys[i], Legal);
167 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
168 }
169 }
170
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000171 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000172 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000173
174 // When dealing with single precision only, use libcalls
175 if (!Subtarget->isSingleFloat()) {
176 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000177 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000178 else
Craig Topper420761a2012-04-20 07:30:17 +0000179 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000180 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000181 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
185 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
186 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187
Eli Friedman6055a6a2009-07-17 04:07:24 +0000188 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
190 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 // Used by legalize types to correctly generate the setcc result.
193 // Without this, every float setcc comes with a AND/OR with the result,
194 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000195 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000197
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000198 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000200 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
202 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
203 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
204 setOperationAction(ISD::SELECT, MVT::f32, Custom);
205 setOperationAction(ISD::SELECT, MVT::f64, Custom);
206 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000207 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
208 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000209 setOperationAction(ISD::SETCC, MVT::f32, Custom);
210 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000212 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000213 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
214 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
215 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
216 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Akira Hatanakaf934d152012-09-15 01:02:03 +0000217 if (!Subtarget->inMips16Mode()) {
218 setOperationAction(ISD::LOAD, MVT::i32, Custom);
219 setOperationAction(ISD::STORE, MVT::i32, Custom);
220 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000221
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000222 if (!TM.Options.NoNaNsFPMath) {
223 setOperationAction(ISD::FABS, MVT::f32, Custom);
224 setOperationAction(ISD::FABS, MVT::f64, Custom);
225 }
226
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000227 if (HasMips64) {
228 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
229 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
230 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
231 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
232 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
233 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000234 setOperationAction(ISD::LOAD, MVT::i64, Custom);
235 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000236 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000237
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000238 if (!HasMips64) {
239 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
240 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
241 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
242 }
243
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000244 setOperationAction(ISD::SDIV, MVT::i32, Expand);
245 setOperationAction(ISD::SREM, MVT::i32, Expand);
246 setOperationAction(ISD::UDIV, MVT::i32, Expand);
247 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000248 setOperationAction(ISD::SDIV, MVT::i64, Expand);
249 setOperationAction(ISD::SREM, MVT::i64, Expand);
250 setOperationAction(ISD::UDIV, MVT::i64, Expand);
251 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000252
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000253 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
255 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
256 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000258 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000260 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
262 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000263 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000265 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000266 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
267 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
268 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
269 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000271 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000272 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
273 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000274
Akira Hatanaka56633442011-09-20 23:53:09 +0000275 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000276 setOperationAction(ISD::ROTR, MVT::i32, Expand);
277
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000278 if (!Subtarget->hasMips64r2())
279 setOperationAction(ISD::ROTR, MVT::i64, Expand);
280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000282 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000284 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
286 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000287 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FLOG, MVT::f32, Expand);
289 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
290 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
291 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000292 setOperationAction(ISD::FMA, MVT::f32, Expand);
293 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000294 setOperationAction(ISD::FREM, MVT::f32, Expand);
295 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000296
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000297 if (!TM.Options.NoNaNsFPMath) {
298 setOperationAction(ISD::FNEG, MVT::f32, Expand);
299 setOperationAction(ISD::FNEG, MVT::f64, Expand);
300 }
301
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000302 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000303 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000304 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000305 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000306
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000307 setOperationAction(ISD::VAARG, MVT::Other, Expand);
308 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
309 setOperationAction(ISD::VAEND, MVT::Other, Expand);
310
Akira Hatanakab430cec2012-09-21 23:58:31 +0000311 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
312 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
313
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000314 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
316 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000317
Jia Liubb481f82012-02-28 07:46:26 +0000318 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
319 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
320 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
321 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000322
Eli Friedman26689ac2011-08-03 21:06:02 +0000323 setInsertFencesForAtomic(true);
324
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000325 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
327 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000328 }
329
Akira Hatanakac79507a2011-12-21 00:20:27 +0000330 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000332 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
333 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000334
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000335 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000337 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
338 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000339
Akira Hatanaka7664f052012-06-02 00:04:42 +0000340 if (HasMips64) {
341 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
342 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
343 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
344 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
345 }
346
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000347 setTargetDAGCombine(ISD::ADDE);
348 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000349 setTargetDAGCombine(ISD::SDIVREM);
350 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000351 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000352 setTargetDAGCombine(ISD::AND);
353 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000354 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000355
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000356 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000357
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000358 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000360
Akira Hatanaka590baca2012-02-02 03:13:40 +0000361 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
362 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000363
364 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000365}
366
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000367bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000368 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000369
Akira Hatanakaf934d152012-09-15 01:02:03 +0000370 if (Subtarget->inMips16Mode())
371 return false;
372
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000373 switch (SVT) {
374 case MVT::i64:
375 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000376 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000377 default:
378 return false;
379 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000380}
381
Duncan Sands28b77e92011-09-06 19:07:46 +0000382EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000384}
385
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000386// SelectMadd -
387// Transforms a subgraph in CurDAG if the following pattern is found:
388// (addc multLo, Lo0), (adde multHi, Hi0),
389// where,
390// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000391// Lo0: initial value of Lo register
392// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000393// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000394static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000395 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000396 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000397 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000398
399 if (ADDCNode->getOpcode() != ISD::ADDC)
400 return false;
401
402 SDValue MultHi = ADDENode->getOperand(0);
403 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000404 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000405 unsigned MultOpc = MultHi.getOpcode();
406
407 // MultHi and MultLo must be generated by the same node,
408 if (MultLo.getNode() != MultNode)
409 return false;
410
411 // and it must be a multiplication.
412 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
413 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000414
415 // MultLo amd MultHi must be the first and second output of MultNode
416 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000417 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
418 return false;
419
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000420 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000421 // of the values of MultNode, in which case MultNode will be removed in later
422 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000423 // If there exist users other than ADDENode or ADDCNode, this function returns
424 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000425 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000426 // produced.
427 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
428 return false;
429
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000430 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000431 DebugLoc dl = ADDENode->getDebugLoc();
432
433 // create MipsMAdd(u) node
434 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000435
Akira Hatanaka82099682011-12-19 19:52:25 +0000436 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000437 MultNode->getOperand(0),// Factor 0
438 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000439 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000440 ADDENode->getOperand(1));// Hi0
441
442 // create CopyFromReg nodes
443 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
444 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000446 Mips::HI, MVT::i32,
447 CopyFromLo.getValue(2));
448
449 // replace uses of adde and addc here
450 if (!SDValue(ADDCNode, 0).use_empty())
451 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
452
453 if (!SDValue(ADDENode, 0).use_empty())
454 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
455
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000456 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000457}
458
459// SelectMsub -
460// Transforms a subgraph in CurDAG if the following pattern is found:
461// (addc Lo0, multLo), (sube Hi0, multHi),
462// where,
463// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000464// Lo0: initial value of Lo register
465// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000466// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000467static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000468 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000469 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000470 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000471
472 if (SUBCNode->getOpcode() != ISD::SUBC)
473 return false;
474
475 SDValue MultHi = SUBENode->getOperand(1);
476 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000477 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000478 unsigned MultOpc = MultHi.getOpcode();
479
480 // MultHi and MultLo must be generated by the same node,
481 if (MultLo.getNode() != MultNode)
482 return false;
483
484 // and it must be a multiplication.
485 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
486 return false;
487
488 // MultLo amd MultHi must be the first and second output of MultNode
489 // respectively.
490 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
491 return false;
492
493 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
494 // of the values of MultNode, in which case MultNode will be removed in later
495 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000496 // If there exist users other than SUBENode or SUBCNode, this function returns
497 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000498 // instruction node rather than a pair of MULT and MSUB instructions being
499 // produced.
500 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
501 return false;
502
503 SDValue Chain = CurDAG->getEntryNode();
504 DebugLoc dl = SUBENode->getDebugLoc();
505
506 // create MipsSub(u) node
507 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
508
Akira Hatanaka82099682011-12-19 19:52:25 +0000509 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000510 MultNode->getOperand(0),// Factor 0
511 MultNode->getOperand(1),// Factor 1
512 SUBCNode->getOperand(0),// Lo0
513 SUBENode->getOperand(0));// Hi0
514
515 // create CopyFromReg nodes
516 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
517 MSub);
518 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
519 Mips::HI, MVT::i32,
520 CopyFromLo.getValue(2));
521
522 // replace uses of sube and subc here
523 if (!SDValue(SUBCNode, 0).use_empty())
524 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
525
526 if (!SDValue(SUBENode, 0).use_empty())
527 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
528
529 return true;
530}
531
Akira Hatanaka864f6602012-06-14 21:10:56 +0000532static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000533 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000534 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000535 if (DCI.isBeforeLegalize())
536 return SDValue();
537
Akira Hatanakae184fec2011-11-11 04:18:21 +0000538 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
539 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000540 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000541
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000542 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000543}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000544
Akira Hatanaka864f6602012-06-14 21:10:56 +0000545static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000546 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000547 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000548 if (DCI.isBeforeLegalize())
549 return SDValue();
550
Akira Hatanakae184fec2011-11-11 04:18:21 +0000551 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
552 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000553 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000554
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000555 return SDValue();
556}
557
Akira Hatanaka864f6602012-06-14 21:10:56 +0000558static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000559 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000560 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000561 if (DCI.isBeforeLegalizeOps())
562 return SDValue();
563
Akira Hatanakadda4a072011-10-03 21:06:13 +0000564 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000565 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
566 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000567 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
568 MipsISD::DivRemU;
569 DebugLoc dl = N->getDebugLoc();
570
571 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
572 N->getOperand(0), N->getOperand(1));
573 SDValue InChain = DAG.getEntryNode();
574 SDValue InGlue = DivRem;
575
576 // insert MFLO
577 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000578 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000579 InGlue);
580 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
581 InChain = CopyFromLo.getValue(1);
582 InGlue = CopyFromLo.getValue(2);
583 }
584
585 // insert MFHI
586 if (N->hasAnyUseOfValue(1)) {
587 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000588 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000589 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
590 }
591
592 return SDValue();
593}
594
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000595static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
596 switch (CC) {
597 default: llvm_unreachable("Unknown fp condition code!");
598 case ISD::SETEQ:
599 case ISD::SETOEQ: return Mips::FCOND_OEQ;
600 case ISD::SETUNE: return Mips::FCOND_UNE;
601 case ISD::SETLT:
602 case ISD::SETOLT: return Mips::FCOND_OLT;
603 case ISD::SETGT:
604 case ISD::SETOGT: return Mips::FCOND_OGT;
605 case ISD::SETLE:
606 case ISD::SETOLE: return Mips::FCOND_OLE;
607 case ISD::SETGE:
608 case ISD::SETOGE: return Mips::FCOND_OGE;
609 case ISD::SETULT: return Mips::FCOND_ULT;
610 case ISD::SETULE: return Mips::FCOND_ULE;
611 case ISD::SETUGT: return Mips::FCOND_UGT;
612 case ISD::SETUGE: return Mips::FCOND_UGE;
613 case ISD::SETUO: return Mips::FCOND_UN;
614 case ISD::SETO: return Mips::FCOND_OR;
615 case ISD::SETNE:
616 case ISD::SETONE: return Mips::FCOND_ONE;
617 case ISD::SETUEQ: return Mips::FCOND_UEQ;
618 }
619}
620
621
622// Returns true if condition code has to be inverted.
623static bool InvertFPCondCode(Mips::CondCode CC) {
624 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
625 return false;
626
Akira Hatanaka82099682011-12-19 19:52:25 +0000627 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
628 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000629
Akira Hatanaka82099682011-12-19 19:52:25 +0000630 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000631}
632
633// Creates and returns an FPCmp node from a setcc node.
634// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000635static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000636 // must be a SETCC node
637 if (Op.getOpcode() != ISD::SETCC)
638 return Op;
639
640 SDValue LHS = Op.getOperand(0);
641
642 if (!LHS.getValueType().isFloatingPoint())
643 return Op;
644
645 SDValue RHS = Op.getOperand(1);
646 DebugLoc dl = Op.getDebugLoc();
647
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000648 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
649 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000650 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
651
652 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
653 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
654}
655
656// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000657static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000658 SDValue False, DebugLoc DL) {
659 bool invert = InvertFPCondCode((Mips::CondCode)
660 cast<ConstantSDNode>(Cond.getOperand(2))
661 ->getSExtValue());
662
663 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
664 True.getValueType(), True, False, Cond);
665}
666
Akira Hatanaka864f6602012-06-14 21:10:56 +0000667static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000668 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000669 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000670 if (DCI.isBeforeLegalizeOps())
671 return SDValue();
672
673 SDValue SetCC = N->getOperand(0);
674
675 if ((SetCC.getOpcode() != ISD::SETCC) ||
676 !SetCC.getOperand(0).getValueType().isInteger())
677 return SDValue();
678
679 SDValue False = N->getOperand(2);
680 EVT FalseTy = False.getValueType();
681
682 if (!FalseTy.isInteger())
683 return SDValue();
684
685 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
686
687 if (!CN || CN->getZExtValue())
688 return SDValue();
689
690 const DebugLoc DL = N->getDebugLoc();
691 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
692 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000693
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000694 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
695 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000696
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000697 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
698}
699
Akira Hatanaka864f6602012-06-14 21:10:56 +0000700static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000701 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000702 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000703 // Pattern match EXT.
704 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
705 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000706 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000707 return SDValue();
708
709 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000710 unsigned ShiftRightOpc = ShiftRight.getOpcode();
711
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000712 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000713 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000714 return SDValue();
715
716 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000717 ConstantSDNode *CN;
718 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
719 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000720
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000721 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000722 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000723
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000724 // Op's second operand must be a shifted mask.
725 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000726 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000727 return SDValue();
728
729 // Return if the shifted mask does not start at bit 0 or the sum of its size
730 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000731 EVT ValTy = N->getValueType(0);
732 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000733 return SDValue();
734
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000735 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000736 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000737 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000738}
Jia Liubb481f82012-02-28 07:46:26 +0000739
Akira Hatanaka864f6602012-06-14 21:10:56 +0000740static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000741 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000742 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000743 // Pattern match INS.
744 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000745 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000746 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000747 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000748 return SDValue();
749
750 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
751 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
752 ConstantSDNode *CN;
753
754 // See if Op's first operand matches (and $src1 , mask0).
755 if (And0.getOpcode() != ISD::AND)
756 return SDValue();
757
758 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000759 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000760 return SDValue();
761
762 // See if Op's second operand matches (and (shl $src, pos), mask1).
763 if (And1.getOpcode() != ISD::AND)
764 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000765
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000766 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000767 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000768 return SDValue();
769
770 // The shift masks must have the same position and size.
771 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
772 return SDValue();
773
774 SDValue Shl = And1.getOperand(0);
775 if (Shl.getOpcode() != ISD::SHL)
776 return SDValue();
777
778 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
779 return SDValue();
780
781 unsigned Shamt = CN->getZExtValue();
782
783 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000784 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000785 EVT ValTy = N->getValueType(0);
786 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000787 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000788
Akira Hatanaka82099682011-12-19 19:52:25 +0000789 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000790 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000791 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000792}
Jia Liubb481f82012-02-28 07:46:26 +0000793
Akira Hatanaka864f6602012-06-14 21:10:56 +0000794static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000795 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000796 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000797 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
798
799 if (DCI.isBeforeLegalizeOps())
800 return SDValue();
801
802 SDValue Add = N->getOperand(1);
803
804 if (Add.getOpcode() != ISD::ADD)
805 return SDValue();
806
807 SDValue Lo = Add.getOperand(1);
808
809 if ((Lo.getOpcode() != MipsISD::Lo) ||
810 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
811 return SDValue();
812
813 EVT ValTy = N->getValueType(0);
814 DebugLoc DL = N->getDebugLoc();
815
816 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
817 Add.getOperand(0));
818 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
819}
820
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000821SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000822 const {
823 SelectionDAG &DAG = DCI.DAG;
824 unsigned opc = N->getOpcode();
825
826 switch (opc) {
827 default: break;
828 case ISD::ADDE:
829 return PerformADDECombine(N, DAG, DCI, Subtarget);
830 case ISD::SUBE:
831 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000832 case ISD::SDIVREM:
833 case ISD::UDIVREM:
834 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000835 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000836 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000837 case ISD::AND:
838 return PerformANDCombine(N, DAG, DCI, Subtarget);
839 case ISD::OR:
840 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000841 case ISD::ADD:
842 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000843 }
844
845 return SDValue();
846}
847
Akira Hatanakab430cec2012-09-21 23:58:31 +0000848void
849MipsTargetLowering::LowerOperationWrapper(SDNode *N,
850 SmallVectorImpl<SDValue> &Results,
851 SelectionDAG &DAG) const {
852 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
853
854 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
855 Results.push_back(Res.getValue(I));
856}
857
858void
859MipsTargetLowering::ReplaceNodeResults(SDNode *N,
860 SmallVectorImpl<SDValue> &Results,
861 SelectionDAG &DAG) const {
862 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
863
864 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
865 Results.push_back(Res.getValue(I));
866}
867
Dan Gohman475871a2008-07-27 21:46:04 +0000868SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000869LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000870{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000871 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000872 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000873 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000874 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000875 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000876 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000877 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
878 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000879 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000880 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000881 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000882 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000883 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000884 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000885 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000886 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000887 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000888 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000889 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
890 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
891 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000892 case ISD::LOAD: return LowerLOAD(Op, DAG);
893 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +0000894 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
895 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000896 }
Dan Gohman475871a2008-07-27 21:46:04 +0000897 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000898}
899
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000900//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000901// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000902//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000903
904// AddLiveIn - This helper function adds the specified physical register to the
905// MachineFunction as a live in value. It also creates a corresponding
906// virtual register for it.
907static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000908AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000909{
910 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000911 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
912 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000913 return VReg;
914}
915
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000916// Get fp branch code (not opcode) from condition code.
917static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
918 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
919 return Mips::BRANCH_T;
920
Akira Hatanaka82099682011-12-19 19:52:25 +0000921 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
922 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000923
Akira Hatanaka82099682011-12-19 19:52:25 +0000924 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000925}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000926
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000927/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000928static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
929 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000930 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000931 const TargetInstrInfo *TII,
932 bool isFPCmp, unsigned Opc) {
933 // There is no need to expand CMov instructions if target has
934 // conditional moves.
935 if (Subtarget->hasCondMov())
936 return BB;
937
938 // To "insert" a SELECT_CC instruction, we actually have to insert the
939 // diamond control-flow pattern. The incoming instruction knows the
940 // destination vreg to set, the condition code register to branch on, the
941 // true/false values to select between, and a branch opcode to use.
942 const BasicBlock *LLVM_BB = BB->getBasicBlock();
943 MachineFunction::iterator It = BB;
944 ++It;
945
946 // thisMBB:
947 // ...
948 // TrueVal = ...
949 // setcc r1, r2, r3
950 // bNE r1, r0, copy1MBB
951 // fallthrough --> copy0MBB
952 MachineBasicBlock *thisMBB = BB;
953 MachineFunction *F = BB->getParent();
954 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
955 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
956 F->insert(It, copy0MBB);
957 F->insert(It, sinkMBB);
958
959 // Transfer the remainder of BB and its successor edges to sinkMBB.
960 sinkMBB->splice(sinkMBB->begin(), BB,
961 llvm::next(MachineBasicBlock::iterator(MI)),
962 BB->end());
963 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
964
965 // Next, add the true and fallthrough blocks as its successors.
966 BB->addSuccessor(copy0MBB);
967 BB->addSuccessor(sinkMBB);
968
969 // Emit the right instruction according to the type of the operands compared
970 if (isFPCmp)
971 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
972 else
973 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
974 .addReg(Mips::ZERO).addMBB(sinkMBB);
975
976 // copy0MBB:
977 // %FalseValue = ...
978 // # fallthrough to sinkMBB
979 BB = copy0MBB;
980
981 // Update machine-CFG edges
982 BB->addSuccessor(sinkMBB);
983
984 // sinkMBB:
985 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
986 // ...
987 BB = sinkMBB;
988
989 if (isFPCmp)
990 BuildMI(*BB, BB->begin(), dl,
991 TII->get(Mips::PHI), MI->getOperand(0).getReg())
992 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
993 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
994 else
995 BuildMI(*BB, BB->begin(), dl,
996 TII->get(Mips::PHI), MI->getOperand(0).getReg())
997 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
998 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
999
1000 MI->eraseFromParent(); // The pseudo instruction is gone now.
1001 return BB;
1002}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001003*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001004
1005MachineBasicBlock *
1006MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1007 // $bb:
1008 // bposge32_pseudo $vr0
1009 // =>
1010 // $bb:
1011 // bposge32 $tbb
1012 // $fbb:
1013 // li $vr2, 0
1014 // b $sink
1015 // $tbb:
1016 // li $vr1, 1
1017 // $sink:
1018 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1019
1020 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1021 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1022 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1023 DebugLoc DL = MI->getDebugLoc();
1024 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1025 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1026 MachineFunction *F = BB->getParent();
1027 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1028 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1029 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1030 F->insert(It, FBB);
1031 F->insert(It, TBB);
1032 F->insert(It, Sink);
1033
1034 // Transfer the remainder of BB and its successor edges to Sink.
1035 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1036 BB->end());
1037 Sink->transferSuccessorsAndUpdatePHIs(BB);
1038
1039 // Add successors.
1040 BB->addSuccessor(FBB);
1041 BB->addSuccessor(TBB);
1042 FBB->addSuccessor(Sink);
1043 TBB->addSuccessor(Sink);
1044
1045 // Insert the real bposge32 instruction to $BB.
1046 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1047
1048 // Fill $FBB.
1049 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1050 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1051 .addReg(Mips::ZERO).addImm(0);
1052 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1053
1054 // Fill $TBB.
1055 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1056 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1057 .addReg(Mips::ZERO).addImm(1);
1058
1059 // Insert phi function to $Sink.
1060 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1061 MI->getOperand(0).getReg())
1062 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1063
1064 MI->eraseFromParent(); // The pseudo instruction is gone now.
1065 return Sink;
1066}
1067
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001068MachineBasicBlock *
1069MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001070 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001071 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00001072 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001073 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001074 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001075 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1076 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001077 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001078 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1079 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001080 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001081 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001082 case Mips::ATOMIC_LOAD_ADD_I64:
1083 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1084 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085
1086 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001087 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001088 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1089 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001090 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001091 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1092 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001093 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001094 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001095 case Mips::ATOMIC_LOAD_AND_I64:
1096 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001097 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001098
1099 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001100 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001101 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1102 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001103 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001104 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1105 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001106 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001108 case Mips::ATOMIC_LOAD_OR_I64:
1109 case Mips::ATOMIC_LOAD_OR_I64_P8:
1110 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111
1112 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001113 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1115 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001116 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001117 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1118 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001119 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001120 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001121 case Mips::ATOMIC_LOAD_XOR_I64:
1122 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1123 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001124
1125 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001126 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1128 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001129 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1131 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001132 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001134 case Mips::ATOMIC_LOAD_NAND_I64:
1135 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1136 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001137
1138 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001139 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1141 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001142 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1144 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001145 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001147 case Mips::ATOMIC_LOAD_SUB_I64:
1148 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1149 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150
1151 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001152 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1154 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001155 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001156 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1157 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001158 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001160 case Mips::ATOMIC_SWAP_I64:
1161 case Mips::ATOMIC_SWAP_I64_P8:
1162 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163
1164 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001165 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001166 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1167 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001168 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1170 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001171 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001173 case Mips::ATOMIC_CMP_SWAP_I64:
1174 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1175 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001176 case Mips::BPOSGE32_PSEUDO:
1177 return EmitBPOSGE32(MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001178 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001179}
1180
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001181// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1182// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1183MachineBasicBlock *
1184MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001185 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001186 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001187 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001188
1189 MachineFunction *MF = BB->getParent();
1190 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001191 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001192 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1193 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001194 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1195
1196 if (Size == 4) {
1197 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1198 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1199 AND = Mips::AND;
1200 NOR = Mips::NOR;
1201 ZERO = Mips::ZERO;
1202 BEQ = Mips::BEQ;
1203 }
1204 else {
1205 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1206 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1207 AND = Mips::AND64;
1208 NOR = Mips::NOR64;
1209 ZERO = Mips::ZERO_64;
1210 BEQ = Mips::BEQ64;
1211 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001212
Akira Hatanaka4061da12011-07-19 20:11:17 +00001213 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001214 unsigned Ptr = MI->getOperand(1).getReg();
1215 unsigned Incr = MI->getOperand(2).getReg();
1216
Akira Hatanaka4061da12011-07-19 20:11:17 +00001217 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1218 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1219 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001220
1221 // insert new blocks after the current block
1222 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1223 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1224 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1225 MachineFunction::iterator It = BB;
1226 ++It;
1227 MF->insert(It, loopMBB);
1228 MF->insert(It, exitMBB);
1229
1230 // Transfer the remainder of BB and its successor edges to exitMBB.
1231 exitMBB->splice(exitMBB->begin(), BB,
1232 llvm::next(MachineBasicBlock::iterator(MI)),
1233 BB->end());
1234 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1235
1236 // thisMBB:
1237 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001238 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001239 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001240 loopMBB->addSuccessor(loopMBB);
1241 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001242
1243 // loopMBB:
1244 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001245 // <binop> storeval, oldval, incr
1246 // sc success, storeval, 0(ptr)
1247 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001248 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001249 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001251 // and andres, oldval, incr
1252 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001253 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1254 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001256 // <binop> storeval, oldval, incr
1257 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001259 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001261 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1262 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263
1264 MI->eraseFromParent(); // The instruction is gone now.
1265
Akira Hatanaka939ece12011-07-19 03:42:13 +00001266 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001267}
1268
1269MachineBasicBlock *
1270MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001271 MachineBasicBlock *BB,
1272 unsigned Size, unsigned BinOpcode,
1273 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001274 assert((Size == 1 || Size == 2) &&
1275 "Unsupported size for EmitAtomicBinaryPartial.");
1276
1277 MachineFunction *MF = BB->getParent();
1278 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1279 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1280 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1281 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001282 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1283 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001284
1285 unsigned Dest = MI->getOperand(0).getReg();
1286 unsigned Ptr = MI->getOperand(1).getReg();
1287 unsigned Incr = MI->getOperand(2).getReg();
1288
Akira Hatanaka4061da12011-07-19 20:11:17 +00001289 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1290 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001291 unsigned Mask = RegInfo.createVirtualRegister(RC);
1292 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001293 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1294 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001295 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001296 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1297 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1298 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1299 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1300 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001301 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001302 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1303 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1304 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1305 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1306 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001307
1308 // insert new blocks after the current block
1309 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1310 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001311 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001312 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1313 MachineFunction::iterator It = BB;
1314 ++It;
1315 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001316 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001317 MF->insert(It, exitMBB);
1318
1319 // Transfer the remainder of BB and its successor edges to exitMBB.
1320 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001321 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001322 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1323
Akira Hatanaka81b44112011-07-19 17:09:53 +00001324 BB->addSuccessor(loopMBB);
1325 loopMBB->addSuccessor(loopMBB);
1326 loopMBB->addSuccessor(sinkMBB);
1327 sinkMBB->addSuccessor(exitMBB);
1328
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001329 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001330 // addiu masklsb2,$0,-4 # 0xfffffffc
1331 // and alignedaddr,ptr,masklsb2
1332 // andi ptrlsb2,ptr,3
1333 // sll shiftamt,ptrlsb2,3
1334 // ori maskupper,$0,255 # 0xff
1335 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001337 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338
1339 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001340 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1341 .addReg(Mips::ZERO).addImm(-4);
1342 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1343 .addReg(Ptr).addReg(MaskLSB2);
1344 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1345 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1346 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1347 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001348 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1349 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001351 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001352
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001353 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001354 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001355 // ll oldval,0(alignedaddr)
1356 // binop binopres,oldval,incr2
1357 // and newval,binopres,mask
1358 // and maskedoldval0,oldval,mask2
1359 // or storeval,maskedoldval0,newval
1360 // sc success,storeval,0(alignedaddr)
1361 // beq success,$0,loopMBB
1362
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001363 // atomic.swap
1364 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001365 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001366 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 // and maskedoldval0,oldval,mask2
1368 // or storeval,maskedoldval0,newval
1369 // sc success,storeval,0(alignedaddr)
1370 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001371
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001372 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001373 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001374 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001375 // and andres, oldval, incr2
1376 // nor binopres, $0, andres
1377 // and newval, binopres, mask
1378 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1379 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1380 .addReg(Mips::ZERO).addReg(AndRes);
1381 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001382 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001383 // <binop> binopres, oldval, incr2
1384 // and newval, binopres, mask
1385 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1386 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001387 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001388 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001389 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001390 }
Jia Liubb481f82012-02-28 07:46:26 +00001391
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001392 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001393 .addReg(OldVal).addReg(Mask2);
1394 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001395 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001396 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001397 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001398 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001399 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001400
Akira Hatanaka939ece12011-07-19 03:42:13 +00001401 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001402 // and maskedoldval1,oldval,mask
1403 // srl srlres,maskedoldval1,shiftamt
1404 // sll sllres,srlres,24
1405 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001406 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001407 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001408
Akira Hatanaka4061da12011-07-19 20:11:17 +00001409 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1410 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001411 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1412 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001413 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1414 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001415 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001416 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001417
1418 MI->eraseFromParent(); // The instruction is gone now.
1419
Akira Hatanaka939ece12011-07-19 03:42:13 +00001420 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001421}
1422
1423MachineBasicBlock *
1424MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001425 MachineBasicBlock *BB,
1426 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001427 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428
1429 MachineFunction *MF = BB->getParent();
1430 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001431 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001432 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1433 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001434 unsigned LL, SC, ZERO, BNE, BEQ;
1435
1436 if (Size == 4) {
1437 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1438 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1439 ZERO = Mips::ZERO;
1440 BNE = Mips::BNE;
1441 BEQ = Mips::BEQ;
1442 }
1443 else {
1444 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1445 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1446 ZERO = Mips::ZERO_64;
1447 BNE = Mips::BNE64;
1448 BEQ = Mips::BEQ64;
1449 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001450
1451 unsigned Dest = MI->getOperand(0).getReg();
1452 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001453 unsigned OldVal = MI->getOperand(2).getReg();
1454 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001455
Akira Hatanaka4061da12011-07-19 20:11:17 +00001456 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001457
1458 // insert new blocks after the current block
1459 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1460 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1461 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1462 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1463 MachineFunction::iterator It = BB;
1464 ++It;
1465 MF->insert(It, loop1MBB);
1466 MF->insert(It, loop2MBB);
1467 MF->insert(It, exitMBB);
1468
1469 // Transfer the remainder of BB and its successor edges to exitMBB.
1470 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001471 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001472 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1473
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001474 // thisMBB:
1475 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001476 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001477 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001478 loop1MBB->addSuccessor(exitMBB);
1479 loop1MBB->addSuccessor(loop2MBB);
1480 loop2MBB->addSuccessor(loop1MBB);
1481 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001482
1483 // loop1MBB:
1484 // ll dest, 0(ptr)
1485 // bne dest, oldval, exitMBB
1486 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001487 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1488 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001489 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001490
1491 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001492 // sc success, newval, 0(ptr)
1493 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001494 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001495 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001496 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001497 BuildMI(BB, dl, TII->get(BEQ))
1498 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001499
1500 MI->eraseFromParent(); // The instruction is gone now.
1501
Akira Hatanaka939ece12011-07-19 03:42:13 +00001502 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001503}
1504
1505MachineBasicBlock *
1506MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001507 MachineBasicBlock *BB,
1508 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001509 assert((Size == 1 || Size == 2) &&
1510 "Unsupported size for EmitAtomicCmpSwapPartial.");
1511
1512 MachineFunction *MF = BB->getParent();
1513 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1514 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1515 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1516 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001517 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1518 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001519
1520 unsigned Dest = MI->getOperand(0).getReg();
1521 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001522 unsigned CmpVal = MI->getOperand(2).getReg();
1523 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001524
Akira Hatanaka4061da12011-07-19 20:11:17 +00001525 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1526 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001527 unsigned Mask = RegInfo.createVirtualRegister(RC);
1528 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001529 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1530 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1531 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1532 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1533 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1534 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1535 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1536 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1537 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1538 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1539 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1540 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1541 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1542 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001543
1544 // insert new blocks after the current block
1545 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1546 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1547 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001548 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001549 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1550 MachineFunction::iterator It = BB;
1551 ++It;
1552 MF->insert(It, loop1MBB);
1553 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001554 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001555 MF->insert(It, exitMBB);
1556
1557 // Transfer the remainder of BB and its successor edges to exitMBB.
1558 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001559 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001560 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1561
Akira Hatanaka81b44112011-07-19 17:09:53 +00001562 BB->addSuccessor(loop1MBB);
1563 loop1MBB->addSuccessor(sinkMBB);
1564 loop1MBB->addSuccessor(loop2MBB);
1565 loop2MBB->addSuccessor(loop1MBB);
1566 loop2MBB->addSuccessor(sinkMBB);
1567 sinkMBB->addSuccessor(exitMBB);
1568
Akira Hatanaka70564a92011-07-19 18:14:26 +00001569 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001570 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001571 // addiu masklsb2,$0,-4 # 0xfffffffc
1572 // and alignedaddr,ptr,masklsb2
1573 // andi ptrlsb2,ptr,3
1574 // sll shiftamt,ptrlsb2,3
1575 // ori maskupper,$0,255 # 0xff
1576 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001577 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001578 // andi maskedcmpval,cmpval,255
1579 // sll shiftedcmpval,maskedcmpval,shiftamt
1580 // andi maskednewval,newval,255
1581 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001582 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001583 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1584 .addReg(Mips::ZERO).addImm(-4);
1585 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1586 .addReg(Ptr).addReg(MaskLSB2);
1587 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1588 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1589 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1590 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001591 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1592 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001593 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001594 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1595 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001596 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1597 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001598 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1599 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001600 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1601 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001602
1603 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001604 // ll oldval,0(alginedaddr)
1605 // and maskedoldval0,oldval,mask
1606 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001607 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001608 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001609 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1610 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001611 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001612 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001613
1614 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001615 // and maskedoldval1,oldval,mask2
1616 // or storeval,maskedoldval1,shiftednewval
1617 // sc success,storeval,0(alignedaddr)
1618 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001619 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001620 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1621 .addReg(OldVal).addReg(Mask2);
1622 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1623 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001624 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001625 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001626 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001627 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001628
Akira Hatanaka939ece12011-07-19 03:42:13 +00001629 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001630 // srl srlres,maskedoldval0,shiftamt
1631 // sll sllres,srlres,24
1632 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001633 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001634 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001635
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001636 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1637 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001638 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1639 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001640 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001641 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001642
1643 MI->eraseFromParent(); // The instruction is gone now.
1644
Akira Hatanaka939ece12011-07-19 03:42:13 +00001645 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001646}
1647
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001648//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001649// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001650//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001651SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001652LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001653{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001655 // the block to branch to if the condition is true.
1656 SDValue Chain = Op.getOperand(0);
1657 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001658 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001659
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001660 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1661
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001662 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001663 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001664 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001665
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001666 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001667 Mips::CondCode CC =
1668 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001669 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001670
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001671 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001672 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001673}
1674
1675SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001676LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001677{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001678 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001679
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001680 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001681 if (Cond.getOpcode() != MipsISD::FPCmp)
1682 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001683
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001684 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1685 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001686}
1687
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001688SDValue MipsTargetLowering::
1689LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1690{
1691 DebugLoc DL = Op.getDebugLoc();
1692 EVT Ty = Op.getOperand(0).getValueType();
1693 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1694 Op.getOperand(0), Op.getOperand(1),
1695 Op.getOperand(4));
1696
1697 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1698 Op.getOperand(3));
1699}
1700
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001701SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1702 SDValue Cond = CreateFPCmp(DAG, Op);
1703
1704 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1705 "Floating point operand expected.");
1706
1707 SDValue True = DAG.getConstant(1, MVT::i32);
1708 SDValue False = DAG.getConstant(0, MVT::i32);
1709
1710 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1711}
1712
Dan Gohmand858e902010-04-17 15:26:15 +00001713SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1714 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001715 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001716 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001717 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001718
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001719 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001720 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001721
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001722 const MipsTargetObjectFile &TLOF =
1723 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001724
Chris Lattnere3736f82009-08-13 05:41:27 +00001725 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001726 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1727 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001728 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001729 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001730 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1731 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001732 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001733 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001734 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1735 MipsII::MO_ABS_HI);
1736 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1737 MipsII::MO_ABS_LO);
1738 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1739 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001741 }
1742
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001743 EVT ValTy = Op.getValueType();
1744 bool HasGotOfst = (GV->hasInternalLinkage() ||
1745 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001746 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001747 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001748 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001749 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001750 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001751 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1752 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001753 // On functions and global targets not internal linked only
1754 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001755 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001756 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001757 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001758 HasMips64 ? MipsII::MO_GOT_OFST :
1759 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001760 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1761 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001762}
1763
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001764SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1765 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001766 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1767 // FIXME there isn't actually debug info here
1768 DebugLoc dl = Op.getDebugLoc();
1769
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001770 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001771 // %hi/%lo relocation
Reed Kotlerdfb8dbb2012-10-05 18:27:54 +00001772 SDValue BAHi =
1773 DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_HI);
1774 SDValue BALo =
1775 DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001776 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1777 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1778 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001779 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001780
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001781 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001782 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1783 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001784 SDValue BAGOTOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001785 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1786 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001787 SDValue BALOOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001788 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001789 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001790 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1791 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001792}
1793
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001794SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001795LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001796{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001797 // If the relocation model is PIC, use the General Dynamic TLS Model or
1798 // Local Dynamic TLS model, otherwise use the Initial Exec or
1799 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001800
1801 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1802 DebugLoc dl = GA->getDebugLoc();
1803 const GlobalValue *GV = GA->getGlobal();
1804 EVT PtrVT = getPointerTy();
1805
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001806 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1807
1808 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001809 // General Dynamic and Local Dynamic TLS Model.
1810 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1811 : MipsII::MO_TLSGD;
1812
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001813 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001814 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1815 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001816 unsigned PtrSize = PtrVT.getSizeInBits();
1817 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1818
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001819 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001820
1821 ArgListTy Args;
1822 ArgListEntry Entry;
1823 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001824 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001825 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001826
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001827 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001828 false, false, false, false, 0, CallingConv::C,
1829 /*isTailCall=*/false, /*doesNotRet=*/false,
1830 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001831 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001832 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001833
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001834 SDValue Ret = CallResult.first;
1835
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001836 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001837 return Ret;
1838
1839 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1840 MipsII::MO_DTPREL_HI);
1841 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1842 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1843 MipsII::MO_DTPREL_LO);
1844 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1845 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1846 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001847 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001848
1849 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001850 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001851 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001852 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001853 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001854 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1855 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001856 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001857 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001858 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001859 } else {
1860 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001861 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001862 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001863 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001864 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001865 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001866 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1867 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1868 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001869 }
1870
1871 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1872 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001873}
1874
1875SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001876LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001877{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001878 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001879 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001880 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001881 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001882 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001883 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001884
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001885 if (!IsPIC && !IsN64) {
1886 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1887 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1888 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001889 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001890 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1891 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001892 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001893 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1894 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001895 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1896 MachinePointerInfo(), false, false, false, 0);
1897 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001898 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001899
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001900 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1901 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001902}
1903
Dan Gohman475871a2008-07-27 21:46:04 +00001904SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001905LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001906{
Dan Gohman475871a2008-07-27 21:46:04 +00001907 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001908 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001909 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001910 // FIXME there isn't actually debug info here
1911 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001912
1913 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001914 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001915 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001916 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001917 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001918 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1920 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001921 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001922
Akira Hatanaka13daee32012-03-27 02:55:31 +00001923 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001924 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001925 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001926 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001927 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001928 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1929 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001931 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001932 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001933 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1934 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001935 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1936 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001937 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001938 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1939 MachinePointerInfo::getConstantPool(), false,
1940 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001941 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1942 N->getOffset(), OFSTFlag);
1943 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1944 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001945 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001946
1947 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001948}
1949
Dan Gohmand858e902010-04-17 15:26:15 +00001950SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 MachineFunction &MF = DAG.getMachineFunction();
1952 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1953
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001954 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001955 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1956 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001957
1958 // vastart just stores the address of the VarArgsFrameIndex slot into the
1959 // memory location argument.
1960 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001961 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001962 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001963}
Jia Liubb481f82012-02-28 07:46:26 +00001964
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001965static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1966 EVT TyX = Op.getOperand(0).getValueType();
1967 EVT TyY = Op.getOperand(1).getValueType();
1968 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1969 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1970 DebugLoc DL = Op.getDebugLoc();
1971 SDValue Res;
1972
1973 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1974 // to i32.
1975 SDValue X = (TyX == MVT::f32) ?
1976 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1977 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1978 Const1);
1979 SDValue Y = (TyY == MVT::f32) ?
1980 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1981 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1982 Const1);
1983
1984 if (HasR2) {
1985 // ext E, Y, 31, 1 ; extract bit31 of Y
1986 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1987 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1988 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1989 } else {
1990 // sll SllX, X, 1
1991 // srl SrlX, SllX, 1
1992 // srl SrlY, Y, 31
1993 // sll SllY, SrlX, 31
1994 // or Or, SrlX, SllY
1995 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1996 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1997 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1998 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1999 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2000 }
2001
2002 if (TyX == MVT::f32)
2003 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2004
2005 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2006 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2007 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002008}
2009
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002010static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2011 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2012 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2013 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2014 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2015 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002016
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002017 // Bitcast to integer nodes.
2018 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2019 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002020
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002021 if (HasR2) {
2022 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2023 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2024 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2025 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002026
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002027 if (WidthX > WidthY)
2028 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2029 else if (WidthY > WidthX)
2030 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002031
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002032 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2033 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2034 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2035 }
2036
2037 // (d)sll SllX, X, 1
2038 // (d)srl SrlX, SllX, 1
2039 // (d)srl SrlY, Y, width(Y)-1
2040 // (d)sll SllY, SrlX, width(Y)-1
2041 // or Or, SrlX, SllY
2042 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2043 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2044 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2045 DAG.getConstant(WidthY - 1, MVT::i32));
2046
2047 if (WidthX > WidthY)
2048 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2049 else if (WidthY > WidthX)
2050 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2051
2052 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2053 DAG.getConstant(WidthX - 1, MVT::i32));
2054 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2055 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002056}
2057
Akira Hatanaka82099682011-12-19 19:52:25 +00002058SDValue
2059MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002060 if (Subtarget->hasMips64())
2061 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002062
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002063 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002064}
2065
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002066static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2067 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2068 DebugLoc DL = Op.getDebugLoc();
2069
2070 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2071 // to i32.
2072 SDValue X = (Op.getValueType() == MVT::f32) ?
2073 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2074 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2075 Const1);
2076
2077 // Clear MSB.
2078 if (HasR2)
2079 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2080 DAG.getRegister(Mips::ZERO, MVT::i32),
2081 DAG.getConstant(31, MVT::i32), Const1, X);
2082 else {
2083 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2084 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2085 }
2086
2087 if (Op.getValueType() == MVT::f32)
2088 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2089
2090 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2091 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2092 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2093}
2094
2095static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2096 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2097 DebugLoc DL = Op.getDebugLoc();
2098
2099 // Bitcast to integer node.
2100 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2101
2102 // Clear MSB.
2103 if (HasR2)
2104 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2105 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2106 DAG.getConstant(63, MVT::i32), Const1, X);
2107 else {
2108 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2109 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2110 }
2111
2112 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2113}
2114
2115SDValue
2116MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2117 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2118 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2119
2120 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2121}
2122
Akira Hatanaka2e591472011-06-02 00:24:44 +00002123SDValue MipsTargetLowering::
2124LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002125 // check the depth
2126 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002127 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002128
2129 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2130 MFI->setFrameAddressIsTaken(true);
2131 EVT VT = Op.getValueType();
2132 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002133 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2134 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002135 return FrameAddr;
2136}
2137
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002138SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2139 SelectionDAG &DAG) const {
2140 // check the depth
2141 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2142 "Return address can be determined only for current frame.");
2143
2144 MachineFunction &MF = DAG.getMachineFunction();
2145 MachineFrameInfo *MFI = MF.getFrameInfo();
2146 EVT VT = Op.getValueType();
2147 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2148 MFI->setReturnAddressIsTaken(true);
2149
2150 // Return RA, which contains the return address. Mark it an implicit live-in.
2151 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2152 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2153}
2154
Akira Hatanakadb548262011-07-19 23:30:50 +00002155// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002156SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002157MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002158 unsigned SType = 0;
2159 DebugLoc dl = Op.getDebugLoc();
2160 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2161 DAG.getConstant(SType, MVT::i32));
2162}
2163
Eli Friedman14648462011-07-27 22:21:52 +00002164SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002165 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002166 // FIXME: Need pseudo-fence for 'singlethread' fences
2167 // FIXME: Set SType for weaker fences where supported/appropriate.
2168 unsigned SType = 0;
2169 DebugLoc dl = Op.getDebugLoc();
2170 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2171 DAG.getConstant(SType, MVT::i32));
2172}
2173
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002174SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002175 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002176 DebugLoc DL = Op.getDebugLoc();
2177 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2178 SDValue Shamt = Op.getOperand(2);
2179
2180 // if shamt < 32:
2181 // lo = (shl lo, shamt)
2182 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2183 // else:
2184 // lo = 0
2185 // hi = (shl lo, shamt[4:0])
2186 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2187 DAG.getConstant(-1, MVT::i32));
2188 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2189 DAG.getConstant(1, MVT::i32));
2190 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2191 Not);
2192 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2193 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2194 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2195 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2196 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002197 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2198 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002199 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2200
2201 SDValue Ops[2] = {Lo, Hi};
2202 return DAG.getMergeValues(Ops, 2, DL);
2203}
2204
Akira Hatanaka864f6602012-06-14 21:10:56 +00002205SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002206 bool IsSRA) const {
2207 DebugLoc DL = Op.getDebugLoc();
2208 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2209 SDValue Shamt = Op.getOperand(2);
2210
2211 // if shamt < 32:
2212 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2213 // if isSRA:
2214 // hi = (sra hi, shamt)
2215 // else:
2216 // hi = (srl hi, shamt)
2217 // else:
2218 // if isSRA:
2219 // lo = (sra hi, shamt[4:0])
2220 // hi = (sra hi, 31)
2221 // else:
2222 // lo = (srl hi, shamt[4:0])
2223 // hi = 0
2224 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2225 DAG.getConstant(-1, MVT::i32));
2226 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2227 DAG.getConstant(1, MVT::i32));
2228 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2229 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2230 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2231 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2232 Hi, Shamt);
2233 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2234 DAG.getConstant(0x20, MVT::i32));
2235 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2236 DAG.getConstant(31, MVT::i32));
2237 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2238 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2239 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2240 ShiftRightHi);
2241
2242 SDValue Ops[2] = {Lo, Hi};
2243 return DAG.getMergeValues(Ops, 2, DL);
2244}
2245
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002246static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2247 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002248 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002249 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002250 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002251 DebugLoc DL = LD->getDebugLoc();
2252 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2253
2254 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002255 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002256 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002257
2258 SDValue Ops[] = { Chain, Ptr, Src };
2259 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2260 LD->getMemOperand());
2261}
2262
2263// Expand an unaligned 32 or 64-bit integer load node.
2264SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2265 LoadSDNode *LD = cast<LoadSDNode>(Op);
2266 EVT MemVT = LD->getMemoryVT();
2267
2268 // Return if load is aligned or if MemVT is neither i32 nor i64.
2269 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2270 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2271 return SDValue();
2272
2273 bool IsLittle = Subtarget->isLittle();
2274 EVT VT = Op.getValueType();
2275 ISD::LoadExtType ExtType = LD->getExtensionType();
2276 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2277
2278 assert((VT == MVT::i32) || (VT == MVT::i64));
2279
2280 // Expand
2281 // (set dst, (i64 (load baseptr)))
2282 // to
2283 // (set tmp, (ldl (add baseptr, 7), undef))
2284 // (set dst, (ldr baseptr, tmp))
2285 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2286 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2287 IsLittle ? 7 : 0);
2288 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2289 IsLittle ? 0 : 7);
2290 }
2291
2292 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2293 IsLittle ? 3 : 0);
2294 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2295 IsLittle ? 0 : 3);
2296
2297 // Expand
2298 // (set dst, (i32 (load baseptr))) or
2299 // (set dst, (i64 (sextload baseptr))) or
2300 // (set dst, (i64 (extload baseptr)))
2301 // to
2302 // (set tmp, (lwl (add baseptr, 3), undef))
2303 // (set dst, (lwr baseptr, tmp))
2304 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2305 (ExtType == ISD::EXTLOAD))
2306 return LWR;
2307
2308 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2309
2310 // Expand
2311 // (set dst, (i64 (zextload baseptr)))
2312 // to
2313 // (set tmp0, (lwl (add baseptr, 3), undef))
2314 // (set tmp1, (lwr baseptr, tmp0))
2315 // (set tmp2, (shl tmp1, 32))
2316 // (set dst, (srl tmp2, 32))
2317 DebugLoc DL = LD->getDebugLoc();
2318 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2319 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002320 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2321 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002322 return DAG.getMergeValues(Ops, 2, DL);
2323}
2324
2325static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2326 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002327 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2328 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002329 DebugLoc DL = SD->getDebugLoc();
2330 SDVTList VTList = DAG.getVTList(MVT::Other);
2331
2332 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002333 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002334 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002335
2336 SDValue Ops[] = { Chain, Value, Ptr };
2337 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2338 SD->getMemOperand());
2339}
2340
2341// Expand an unaligned 32 or 64-bit integer store node.
2342SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2343 StoreSDNode *SD = cast<StoreSDNode>(Op);
2344 EVT MemVT = SD->getMemoryVT();
2345
2346 // Return if store is aligned or if MemVT is neither i32 nor i64.
2347 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2348 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2349 return SDValue();
2350
2351 bool IsLittle = Subtarget->isLittle();
2352 SDValue Value = SD->getValue(), Chain = SD->getChain();
2353 EVT VT = Value.getValueType();
2354
2355 // Expand
2356 // (store val, baseptr) or
2357 // (truncstore val, baseptr)
2358 // to
2359 // (swl val, (add baseptr, 3))
2360 // (swr val, baseptr)
2361 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2362 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2363 IsLittle ? 3 : 0);
2364 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2365 }
2366
2367 assert(VT == MVT::i64);
2368
2369 // Expand
2370 // (store val, baseptr)
2371 // to
2372 // (sdl val, (add baseptr, 7))
2373 // (sdr val, baseptr)
2374 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2375 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2376}
2377
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002378// This function expands mips intrinsic nodes which have 64-bit input operands
2379// or output values.
2380//
2381// out64 = intrinsic-node in64
2382// =>
2383// lo = copy (extract-element (in64, 0))
2384// hi = copy (extract-element (in64, 1))
2385// mips-specific-node
2386// v0 = copy lo
2387// v1 = copy hi
2388// out64 = merge-values (v0, v1)
2389//
2390static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2391 unsigned Opc, bool HasI64In, bool HasI64Out) {
2392 DebugLoc DL = Op.getDebugLoc();
2393 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2394 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2395 SmallVector<SDValue, 3> Ops;
2396
2397 if (HasI64In) {
2398 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2399 Op->getOperand(1 + HasChainIn),
2400 DAG.getConstant(0, MVT::i32));
2401 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2402 Op->getOperand(1 + HasChainIn),
2403 DAG.getConstant(1, MVT::i32));
2404
2405 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2406 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2407
2408 Ops.push_back(Chain);
2409 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2410 Ops.push_back(Chain.getValue(1));
2411 } else {
2412 Ops.push_back(Chain);
2413 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2414 }
2415
2416 if (!HasI64Out)
2417 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2418 Ops.begin(), Ops.size());
2419
2420 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2421 Ops.begin(), Ops.size());
2422 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2423 Intr.getValue(1));
2424 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2425 OutLo.getValue(2));
2426 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2427
2428 if (!HasChainIn)
2429 return Out;
2430
2431 SDValue Vals[] = { Out, OutHi.getValue(1) };
2432 return DAG.getMergeValues(Vals, 2, DL);
2433}
2434
2435SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2436 SelectionDAG &DAG) const {
2437 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2438 default:
2439 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002440 case Intrinsic::mips_shilo:
2441 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2442 case Intrinsic::mips_dpau_h_qbl:
2443 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2444 case Intrinsic::mips_dpau_h_qbr:
2445 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2446 case Intrinsic::mips_dpsu_h_qbl:
2447 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2448 case Intrinsic::mips_dpsu_h_qbr:
2449 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2450 case Intrinsic::mips_dpa_w_ph:
2451 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2452 case Intrinsic::mips_dps_w_ph:
2453 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2454 case Intrinsic::mips_dpax_w_ph:
2455 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2456 case Intrinsic::mips_dpsx_w_ph:
2457 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2458 case Intrinsic::mips_mulsa_w_ph:
2459 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2460 case Intrinsic::mips_mult:
2461 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2462 case Intrinsic::mips_multu:
2463 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2464 case Intrinsic::mips_madd:
2465 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2466 case Intrinsic::mips_maddu:
2467 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2468 case Intrinsic::mips_msub:
2469 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2470 case Intrinsic::mips_msubu:
2471 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002472 }
2473}
2474
2475SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2476 SelectionDAG &DAG) const {
2477 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2478 default:
2479 return SDValue();
2480 case Intrinsic::mips_extp:
2481 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2482 case Intrinsic::mips_extpdp:
2483 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2484 case Intrinsic::mips_extr_w:
2485 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2486 case Intrinsic::mips_extr_r_w:
2487 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2488 case Intrinsic::mips_extr_rs_w:
2489 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2490 case Intrinsic::mips_extr_s_h:
2491 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002492 case Intrinsic::mips_mthlip:
2493 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2494 case Intrinsic::mips_mulsaq_s_w_ph:
2495 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2496 case Intrinsic::mips_maq_s_w_phl:
2497 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2498 case Intrinsic::mips_maq_s_w_phr:
2499 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2500 case Intrinsic::mips_maq_sa_w_phl:
2501 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2502 case Intrinsic::mips_maq_sa_w_phr:
2503 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2504 case Intrinsic::mips_dpaq_s_w_ph:
2505 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2506 case Intrinsic::mips_dpsq_s_w_ph:
2507 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2508 case Intrinsic::mips_dpaq_sa_l_w:
2509 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2510 case Intrinsic::mips_dpsq_sa_l_w:
2511 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2512 case Intrinsic::mips_dpaqx_s_w_ph:
2513 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2514 case Intrinsic::mips_dpaqx_sa_w_ph:
2515 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2516 case Intrinsic::mips_dpsqx_s_w_ph:
2517 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2518 case Intrinsic::mips_dpsqx_sa_w_ph:
2519 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002520 }
2521}
2522
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002523//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002524// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002525//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002526
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002527//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002528// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002529// Mips O32 ABI rules:
2530// ---
2531// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002532// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002533// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002534// f64 - Only passed in two aliased f32 registers if no int reg has been used
2535// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002536// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2537// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002538//
2539// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002540//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002541
Duncan Sands1e96bab2010-11-04 10:49:57 +00002542static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002543 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002544 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2545
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002546 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002547
Craig Topperc5eaae42012-03-11 07:57:25 +00002548 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002549 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2550 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002551 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002552 Mips::F12, Mips::F14
2553 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002554 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002555 Mips::D6, Mips::D7
2556 };
2557
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002558 // Do not process byval args here.
2559 if (ArgFlags.isByVal())
2560 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002561
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002562 // Promote i8 and i16
2563 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2564 LocVT = MVT::i32;
2565 if (ArgFlags.isSExt())
2566 LocInfo = CCValAssign::SExt;
2567 else if (ArgFlags.isZExt())
2568 LocInfo = CCValAssign::ZExt;
2569 else
2570 LocInfo = CCValAssign::AExt;
2571 }
2572
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002573 unsigned Reg;
2574
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002575 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2576 // is true: function is vararg, argument is 3rd or higher, there is previous
2577 // argument which is not f32 or f64.
2578 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2579 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002580 unsigned OrigAlign = ArgFlags.getOrigAlign();
2581 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002582
2583 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002584 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002585 // If this is the first part of an i64 arg,
2586 // the allocated register must be either A0 or A2.
2587 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2588 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002589 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002590 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2591 // Allocate int register and shadow next int register. If first
2592 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002593 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2594 if (Reg == Mips::A1 || Reg == Mips::A3)
2595 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2596 State.AllocateReg(IntRegs, IntRegsSize);
2597 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002598 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2599 // we are guaranteed to find an available float register
2600 if (ValVT == MVT::f32) {
2601 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2602 // Shadow int register
2603 State.AllocateReg(IntRegs, IntRegsSize);
2604 } else {
2605 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2606 // Shadow int registers
2607 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2608 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2609 State.AllocateReg(IntRegs, IntRegsSize);
2610 State.AllocateReg(IntRegs, IntRegsSize);
2611 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002612 } else
2613 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002614
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002615 if (!Reg) {
2616 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2617 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002618 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002619 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002620 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002621
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002622 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002623}
2624
2625#include "MipsGenCallingConv.inc"
2626
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002627//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002628// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002629//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002630
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002631static const unsigned O32IntRegsSize = 4;
2632
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002633// Return next O32 integer argument register.
2634static unsigned getNextIntArgReg(unsigned Reg) {
2635 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2636 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2637}
2638
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002639/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2640/// for tail call optimization.
2641bool MipsTargetLowering::
Akira Hatanaka21a9a982012-10-27 00:56:56 +00002642IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo, bool IsVarArg,
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002643 unsigned NextStackOffset) const {
2644 if (!EnableMipsTailCalls)
2645 return false;
2646
Akira Hatanaka21a9a982012-10-27 00:56:56 +00002647 if (MipsCCInfo.hasByValArg() || IsVarArg)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002648 return false;
2649
Akira Hatanaka21a9a982012-10-27 00:56:56 +00002650 // Return true if no arguments are passed on stack.
2651 return MipsCCInfo.reservedArgArea() == NextStackOffset;
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002652}
2653
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002655/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002656SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002657MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002658 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002659 SelectionDAG &DAG = CLI.DAG;
2660 DebugLoc &dl = CLI.DL;
2661 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2662 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2663 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002664 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002665 SDValue Callee = CLI.Callee;
2666 bool &isTailCall = CLI.IsTailCall;
2667 CallingConv::ID CallConv = CLI.CallConv;
2668 bool isVarArg = CLI.IsVarArg;
2669
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002670 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002671 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002672 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002673 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002674
2675 // Analyze operands of the call, assigning locations to each operand.
2676 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002677 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002678 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002679 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002680
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002681 MipsCCInfo.analyzeCallOperands(Outs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002682
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002683 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002684 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002685 unsigned StackAlignment = TFL->getStackAlignment();
2686 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
2687
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002688 // Check if it's really possible to do a tail call.
2689 if (isTailCall)
Akira Hatanaka21a9a982012-10-27 00:56:56 +00002690 isTailCall = IsEligibleForTailCallOptimization(MipsCCInfo, isVarArg,
2691 NextStackOffset);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002692
2693 if (isTailCall)
2694 ++NumTailCalls;
2695
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002696 // Chain is the output chain of the last Load/Store or CopyToReg node.
2697 // ByValChain is the output chain of the last Memcpy node created for copying
2698 // byval arguments to the stack.
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002699 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002700
2701 if (!isTailCall)
2702 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002703
2704 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2705 IsN64 ? Mips::SP_64 : Mips::SP,
2706 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002707
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002708 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002709 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2710 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002711 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002712
2713 // Walk the register/memloc assignments, inserting copies/loads.
2714 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002715 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002716 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002717 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002718 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2719
2720 // ByVal Arg.
2721 if (Flags.isByVal()) {
2722 assert(Flags.getByValSize() &&
2723 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002724 assert(ByValArg != MipsCCInfo.byval_end());
2725 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
2726 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2727 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002728 continue;
2729 }
Jia Liubb481f82012-02-28 07:46:26 +00002730
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002731 // Promote the value if needed.
2732 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002733 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002734 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002735 if (VA.isRegLoc()) {
2736 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2737 (ValVT == MVT::f64 && LocVT == MVT::i64))
2738 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2739 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002740 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2741 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002742 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2743 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002744 if (!Subtarget->isLittle())
2745 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002746 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002747 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2748 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2749 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002750 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002751 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002752 }
2753 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002754 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002755 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002756 break;
2757 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002758 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002759 break;
2760 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002761 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002762 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002763 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002764
2765 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002766 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002767 if (VA.isRegLoc()) {
2768 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002769 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002770 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002771
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002772 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002773 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002774
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002775 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002776 // parameter value to a stack Location
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002777 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
2778 DAG.getIntPtrConstant(VA.getLocMemOffset()));
Chris Lattner8026a9d2010-09-21 17:50:43 +00002779 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002780 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002781 }
2782
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002783 // Transform all store nodes into one single node because all store
2784 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002785 if (!MemOpChains.empty())
2786 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002787 &MemOpChains[0], MemOpChains.size());
2788
Bill Wendling056292f2008-09-16 21:48:12 +00002789 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002790 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2791 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002792 unsigned char OpFlag;
2793 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002794 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002795 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002796
2797 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002798 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2799 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2800 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2801 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2802 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002803 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002804 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002805 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002806 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002807 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2808 getPointerTy(), 0, OpFlag);
2809 }
2810
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002811 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002812 }
2813 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002814 if (IsN64 || (!IsO32 && IsPIC))
2815 OpFlag = MipsII::MO_GOT_DISP;
2816 else if (!IsPIC) // !N64 && static
2817 OpFlag = MipsII::MO_NO_FLAG;
2818 else // O32 & PIC
2819 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002820 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2821 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002822 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002823 }
2824
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002825 SDValue InFlag;
2826
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002827 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002828 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002829 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002830 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002831 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2832 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002833 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2834 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002835 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002836
2837 // Use GOT+LO if callee has internal linkage.
2838 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002839 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2840 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002841 } else
2842 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002843 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002844 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002845
Akira Hatanakae11246c2012-07-26 02:24:43 +00002846 // T9 register operand.
2847 SDValue T9;
2848
Jia Liubb481f82012-02-28 07:46:26 +00002849 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002850 // -reloction-model=pic or it is an indirect call.
2851 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002852 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002853 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2854 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002855 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002856
2857 if (Subtarget->inMips16Mode())
2858 T9 = DAG.getRegister(T9Reg, getPointerTy());
2859 else
2860 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002861 }
Bill Wendling056292f2008-09-16 21:48:12 +00002862
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002863 // Insert node "GP copy globalreg" before call to function.
2864 // Lazy-binding stubs require GP to point to the GOT.
2865 if (IsPICCall) {
2866 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2867 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2868 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2869 }
2870
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002871 // Build a sequence of copy-to-reg nodes chained together with token
2872 // chain and flag operands which copy the outgoing args into registers.
2873 // The InFlag in necessary since all emitted instructions must be
2874 // stuck together.
2875 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2876 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2877 RegsToPass[i].second, InFlag);
2878 InFlag = Chain.getValue(1);
2879 }
2880
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002881 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002882 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002883 //
2884 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002885 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002886 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002887 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002888 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002889
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002890 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002891 // known live into the call.
2892 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2893 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2894 RegsToPass[i].second.getValueType()));
2895
Akira Hatanakae11246c2012-07-26 02:24:43 +00002896 // Add T9 register operand.
2897 if (T9.getNode())
2898 Ops.push_back(T9);
2899
Akira Hatanakab2930b92012-03-01 22:27:29 +00002900 // Add a register mask operand representing the call-preserved registers.
2901 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2902 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2903 assert(Mask && "Missing call preserved mask for calling convention");
2904 Ops.push_back(DAG.getRegisterMask(Mask));
2905
Gabor Greifba36cb52008-08-28 21:40:38 +00002906 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002907 Ops.push_back(InFlag);
2908
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002909 if (isTailCall)
2910 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
2911
Dale Johannesen33c960f2009-02-04 20:06:27 +00002912 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002913 InFlag = Chain.getValue(1);
2914
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002915 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002916 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002917 DAG.getIntPtrConstant(0, true), InFlag);
2918 InFlag = Chain.getValue(1);
2919
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002920 // Handle result values, copying them out of physregs into vregs that we
2921 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002922 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2923 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002924}
2925
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926/// LowerCallResult - Lower the result values of a call into the
2927/// appropriate copies out of appropriate physical registers.
2928SDValue
2929MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002930 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002931 const SmallVectorImpl<ISD::InputArg> &Ins,
2932 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002933 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002934 // Assign locations to each value returned by this call.
2935 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002936 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002937 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002938
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002940
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002941 // Copy all of the result registers out of their specified physreg.
2942 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002943 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002944 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002945 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002946 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002947 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002948
Dan Gohman98ca4f22009-08-05 01:29:28 +00002949 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002950}
2951
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002952//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002953// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002954//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002955/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002956/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002957SDValue
2958MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002959 CallingConv::ID CallConv,
2960 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002961 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002962 DebugLoc dl, SelectionDAG &DAG,
2963 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002964 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002965 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002966 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002967 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002968
Dan Gohman1e93df62010-04-17 14:41:14 +00002969 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002970
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002971 // Used with vargs to acumulate store chains.
2972 std::vector<SDValue> OutChains;
2973
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002974 // Assign locations to all of the incoming arguments.
2975 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002976 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002977 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002978 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002979
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002980 MipsCCInfo.analyzeFormalArguments(Ins);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002981
Akira Hatanakab4549e12012-03-27 03:13:56 +00002982 Function::const_arg_iterator FuncArg =
2983 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002984 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002985 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002986
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002987 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002988 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002989 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2990 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002991 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002992 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2993 bool IsRegLoc = VA.isRegLoc();
2994
2995 if (Flags.isByVal()) {
2996 assert(Flags.getByValSize() &&
2997 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002998 assert(ByValArg != MipsCCInfo.byval_end());
2999 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3000 MipsCCInfo, *ByValArg);
3001 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003002 continue;
3003 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003004
3005 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003006 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003007 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003008 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003009 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003010
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003012 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003013 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003014 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003015 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003016 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003017 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003018 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003019 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003020 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003021
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003023 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003024 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003025 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003026
3027 // If this is an 8 or 16-bit value, it has been passed promoted
3028 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003029 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003030 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003031 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003032 if (VA.getLocInfo() == CCValAssign::SExt)
3033 Opcode = ISD::AssertSext;
3034 else if (VA.getLocInfo() == CCValAssign::ZExt)
3035 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003036 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003037 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003038 DAG.getValueType(ValVT));
3039 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003040 }
3041
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003042 // Handle floating point arguments passed in integer registers.
3043 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3044 (RegVT == MVT::i64 && ValVT == MVT::f64))
3045 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3046 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3047 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3048 getNextIntArgReg(ArgReg), RC);
3049 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3050 if (!Subtarget->isLittle())
3051 std::swap(ArgValue, ArgValue2);
3052 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3053 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003054 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003055
Dan Gohman98ca4f22009-08-05 01:29:28 +00003056 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003057 } else { // VA.isRegLoc()
3058
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003059 // sanity check
3060 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003061
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003062 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003063 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003064 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003065
3066 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003067 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003068 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003069 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003070 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003071 }
3072 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003073
3074 // The mips ABIs for returning structs by value requires that we copy
3075 // the sret argument into $v0 for the return. Save the argument into
3076 // a virtual register so that we can access it from the return points.
3077 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3078 unsigned Reg = MipsFI->getSRetReturnReg();
3079 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003080 Reg = MF.getRegInfo().
3081 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003082 MipsFI->setSRetReturnReg(Reg);
3083 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003084 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003085 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003086 }
3087
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003088 if (isVarArg)
3089 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003090
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003091 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003092 // the size of Ins and InVals. This only happens when on varg functions
3093 if (!OutChains.empty()) {
3094 OutChains.push_back(Chain);
3095 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3096 &OutChains[0], OutChains.size());
3097 }
3098
Dan Gohman98ca4f22009-08-05 01:29:28 +00003099 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003100}
3101
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003102//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003103// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003104//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003105
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003106bool
3107MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3108 MachineFunction &MF, bool isVarArg,
3109 const SmallVectorImpl<ISD::OutputArg> &Outs,
3110 LLVMContext &Context) const {
3111 SmallVector<CCValAssign, 16> RVLocs;
3112 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3113 RVLocs, Context);
3114 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3115}
3116
Dan Gohman98ca4f22009-08-05 01:29:28 +00003117SDValue
3118MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003119 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003120 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003121 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003122 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003123
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003124 // CCValAssign - represent the assignment of
3125 // the return value to a location
3126 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003127
3128 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003129 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003130 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003131
Dan Gohman98ca4f22009-08-05 01:29:28 +00003132 // Analize return values.
3133 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003134
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003135 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003136 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003137 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003138 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003139 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003140 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003141 }
3142
Dan Gohman475871a2008-07-27 21:46:04 +00003143 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003144
3145 // Copy the result values into the output registers.
3146 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3147 CCValAssign &VA = RVLocs[i];
3148 assert(VA.isRegLoc() && "Can only return in registers!");
3149
Akira Hatanaka82099682011-12-19 19:52:25 +00003150 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003151
3152 // guarantee that all emitted copies are
3153 // stuck together, avoiding something bad
3154 Flag = Chain.getValue(1);
3155 }
3156
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003157 // The mips ABIs for returning structs by value requires that we copy
3158 // the sret argument into $v0 for the return. We saved the argument into
3159 // a virtual register in the entry block, so now we copy the value out
3160 // and into $v0.
3161 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3162 MachineFunction &MF = DAG.getMachineFunction();
3163 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3164 unsigned Reg = MipsFI->getSRetReturnReg();
3165
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003166 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003167 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003168 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003169 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003170
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003171 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003172 Flag = Chain.getValue(1);
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003173 MF.getRegInfo().addLiveOut(V0);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003174 }
3175
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003176 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003177 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003178 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3179
3180 // Return Void
3181 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003182}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003183
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003184//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003185// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003186//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003187
3188/// getConstraintType - Given a constraint letter, return the type of
3189/// constraint it is for this target.
3190MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003191getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003192{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003193 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003194 // GCC config/mips/constraints.md
3195 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003196 // 'd' : An address register. Equivalent to r
3197 // unless generating MIPS16 code.
3198 // 'y' : Equivalent to r; retained for
3199 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003200 // 'c' : A register suitable for use in an indirect
3201 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003202 // 'l' : The lo register. 1 word storage.
3203 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003204 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003205 switch (Constraint[0]) {
3206 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003207 case 'd':
3208 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003209 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003210 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003211 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003212 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003213 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003214 }
3215 }
3216 return TargetLowering::getConstraintType(Constraint);
3217}
3218
John Thompson44ab89e2010-10-29 17:29:13 +00003219/// Examine constraint type and operand type and determine a weight value.
3220/// This object must already have been set up with the operand type
3221/// and the current alternative constraint selected.
3222TargetLowering::ConstraintWeight
3223MipsTargetLowering::getSingleConstraintMatchWeight(
3224 AsmOperandInfo &info, const char *constraint) const {
3225 ConstraintWeight weight = CW_Invalid;
3226 Value *CallOperandVal = info.CallOperandVal;
3227 // If we don't have a value, we can't do a match,
3228 // but allow it at the lowest weight.
3229 if (CallOperandVal == NULL)
3230 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003231 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003232 // Look at the constraint type.
3233 switch (*constraint) {
3234 default:
3235 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3236 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003237 case 'd':
3238 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003239 if (type->isIntegerTy())
3240 weight = CW_Register;
3241 break;
3242 case 'f':
3243 if (type->isFloatTy())
3244 weight = CW_Register;
3245 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003246 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003247 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003248 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003249 if (type->isIntegerTy())
3250 weight = CW_SpecificReg;
3251 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003252 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003253 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003254 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003255 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003256 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003257 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003258 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003259 if (isa<ConstantInt>(CallOperandVal))
3260 weight = CW_Constant;
3261 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003262 }
3263 return weight;
3264}
3265
Eric Christopher38d64262011-06-29 19:33:04 +00003266/// Given a register class constraint, like 'r', if this corresponds directly
3267/// to an LLVM register class, return a register of 0 and the register class
3268/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003269std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003270getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003271{
3272 if (Constraint.size() == 1) {
3273 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003274 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3275 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003276 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003277 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3278 if (Subtarget->inMips16Mode())
3279 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003280 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003281 }
Jack Carter10de0252012-07-02 23:35:23 +00003282 if (VT == MVT::i64 && !HasMips64)
3283 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003284 if (VT == MVT::i64 && HasMips64)
3285 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3286 // This will generate an error message
3287 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003288 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003290 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003291 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3292 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003293 return std::make_pair(0U, &Mips::FGR64RegClass);
3294 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003295 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003296 break;
3297 case 'c': // register suitable for indirect jump
3298 if (VT == MVT::i32)
3299 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3300 assert(VT == MVT::i64 && "Unexpected type.");
3301 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003302 case 'l': // register suitable for indirect jump
3303 if (VT == MVT::i32)
3304 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3305 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003306 case 'x': // register suitable for indirect jump
3307 // Fixme: Not triggering the use of both hi and low
3308 // This will generate an error message
3309 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003310 }
3311 }
3312 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3313}
3314
Eric Christopher50ab0392012-05-07 03:13:32 +00003315/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3316/// vector. If it is invalid, don't add anything to Ops.
3317void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3318 std::string &Constraint,
3319 std::vector<SDValue>&Ops,
3320 SelectionDAG &DAG) const {
3321 SDValue Result(0, 0);
3322
3323 // Only support length 1 constraints for now.
3324 if (Constraint.length() > 1) return;
3325
3326 char ConstraintLetter = Constraint[0];
3327 switch (ConstraintLetter) {
3328 default: break; // This will fall through to the generic implementation
3329 case 'I': // Signed 16 bit constant
3330 // If this fails, the parent routine will give an error
3331 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3332 EVT Type = Op.getValueType();
3333 int64_t Val = C->getSExtValue();
3334 if (isInt<16>(Val)) {
3335 Result = DAG.getTargetConstant(Val, Type);
3336 break;
3337 }
3338 }
3339 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003340 case 'J': // integer zero
3341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3342 EVT Type = Op.getValueType();
3343 int64_t Val = C->getZExtValue();
3344 if (Val == 0) {
3345 Result = DAG.getTargetConstant(0, Type);
3346 break;
3347 }
3348 }
3349 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003350 case 'K': // unsigned 16 bit immediate
3351 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3352 EVT Type = Op.getValueType();
3353 uint64_t Val = (uint64_t)C->getZExtValue();
3354 if (isUInt<16>(Val)) {
3355 Result = DAG.getTargetConstant(Val, Type);
3356 break;
3357 }
3358 }
3359 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003360 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3362 EVT Type = Op.getValueType();
3363 int64_t Val = C->getSExtValue();
3364 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3365 Result = DAG.getTargetConstant(Val, Type);
3366 break;
3367 }
3368 }
3369 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003370 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3372 EVT Type = Op.getValueType();
3373 int64_t Val = C->getSExtValue();
3374 if ((Val >= -65535) && (Val <= -1)) {
3375 Result = DAG.getTargetConstant(Val, Type);
3376 break;
3377 }
3378 }
3379 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003380 case 'O': // signed 15 bit immediate
3381 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3382 EVT Type = Op.getValueType();
3383 int64_t Val = C->getSExtValue();
3384 if ((isInt<15>(Val))) {
3385 Result = DAG.getTargetConstant(Val, Type);
3386 break;
3387 }
3388 }
3389 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003390 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3391 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3392 EVT Type = Op.getValueType();
3393 int64_t Val = C->getSExtValue();
3394 if ((Val <= 65535) && (Val >= 1)) {
3395 Result = DAG.getTargetConstant(Val, Type);
3396 break;
3397 }
3398 }
3399 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003400 }
3401
3402 if (Result.getNode()) {
3403 Ops.push_back(Result);
3404 return;
3405 }
3406
3407 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3408}
3409
Dan Gohman6520e202008-10-18 02:06:02 +00003410bool
3411MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3412 // The Mips target isn't yet aware of offsets.
3413 return false;
3414}
Evan Chengeb2f9692009-10-27 19:56:55 +00003415
Akira Hatanakae193b322012-06-13 19:33:32 +00003416EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3417 unsigned SrcAlign, bool IsZeroVal,
3418 bool MemcpyStrSrc,
3419 MachineFunction &MF) const {
3420 if (Subtarget->hasMips64())
3421 return MVT::i64;
3422
3423 return MVT::i32;
3424}
3425
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003426bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3427 if (VT != MVT::f32 && VT != MVT::f64)
3428 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003429 if (Imm.isNegZero())
3430 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003431 return Imm.isZero();
3432}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003433
3434unsigned MipsTargetLowering::getJumpTableEncoding() const {
3435 if (IsN64)
3436 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003437
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003438 return TargetLowering::getJumpTableEncoding();
3439}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003440
3441MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CallConv, bool IsVarArg,
3442 bool IsO32, CCState &Info) : CCInfo(Info) {
3443 UseRegsForByval = true;
3444
3445 if (IsO32) {
3446 RegSize = 4;
3447 NumIntArgRegs = array_lengthof(O32IntRegs);
3448 ReservedArgArea = 16;
3449 IntArgRegs = ShadowRegs = O32IntRegs;
3450 FixedFn = VarFn = CC_MipsO32;
3451 } else {
3452 RegSize = 8;
3453 NumIntArgRegs = array_lengthof(Mips64IntRegs);
3454 ReservedArgArea = 0;
3455 IntArgRegs = Mips64IntRegs;
3456 ShadowRegs = Mips64DPRegs;
3457 FixedFn = CC_MipsN;
3458 VarFn = CC_MipsN_VarArg;
3459 }
3460
3461 if (CallConv == CallingConv::Fast) {
3462 assert(!IsVarArg);
3463 UseRegsForByval = false;
3464 ReservedArgArea = 0;
3465 FixedFn = VarFn = CC_Mips_FastCC;
3466 }
3467
3468 // Pre-allocate reserved argument area.
3469 CCInfo.AllocateStack(ReservedArgArea, 1);
3470}
3471
3472void MipsTargetLowering::MipsCC::
3473analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args) {
3474 unsigned NumOpnds = Args.size();
3475
3476 for (unsigned I = 0; I != NumOpnds; ++I) {
3477 MVT ArgVT = Args[I].VT;
3478 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3479 bool R;
3480
3481 if (ArgFlags.isByVal()) {
3482 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3483 continue;
3484 }
3485
3486 if (Args[I].IsFixed)
3487 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3488 else
3489 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3490
3491 if (R) {
3492#ifndef NDEBUG
3493 dbgs() << "Call operand #" << I << " has unhandled type "
3494 << EVT(ArgVT).getEVTString();
3495#endif
3496 llvm_unreachable(0);
3497 }
3498 }
3499}
3500
3501void MipsTargetLowering::MipsCC::
3502analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
3503 unsigned NumArgs = Args.size();
3504
3505 for (unsigned I = 0; I != NumArgs; ++I) {
3506 MVT ArgVT = Args[I].VT;
3507 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3508
3509 if (ArgFlags.isByVal()) {
3510 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3511 continue;
3512 }
3513
3514 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
3515 continue;
3516
3517#ifndef NDEBUG
3518 dbgs() << "Formal Arg #" << I << " has unhandled type "
3519 << EVT(ArgVT).getEVTString();
3520#endif
3521 llvm_unreachable(0);
3522 }
3523}
3524
3525void
3526MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3527 MVT LocVT,
3528 CCValAssign::LocInfo LocInfo,
3529 ISD::ArgFlagsTy ArgFlags) {
3530 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3531
3532 struct ByValArgInfo ByVal;
3533 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3534 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3535 RegSize * 2);
3536
3537 if (UseRegsForByval)
3538 allocateRegs(ByVal, ByValSize, Align);
3539
3540 // Allocate space on caller's stack.
3541 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3542 Align);
3543 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3544 LocInfo));
3545 ByValArgs.push_back(ByVal);
3546}
3547
3548void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3549 unsigned ByValSize,
3550 unsigned Align) {
3551 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3552 "Byval argument's size and alignment should be a multiple of"
3553 "RegSize.");
3554
3555 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3556
3557 // If Align > RegSize, the first arg register must be even.
3558 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3559 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3560 ++ByVal.FirstIdx;
3561 }
3562
3563 // Mark the registers allocated.
3564 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3565 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3566 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3567}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003568
3569void MipsTargetLowering::
3570copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3571 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3572 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3573 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3574 MachineFunction &MF = DAG.getMachineFunction();
3575 MachineFrameInfo *MFI = MF.getFrameInfo();
3576 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3577 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3578 int FrameObjOffset;
3579
3580 if (RegAreaSize)
3581 FrameObjOffset = (int)CC.reservedArgArea() -
3582 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3583 else
3584 FrameObjOffset = ByVal.Address;
3585
3586 // Create frame object.
3587 EVT PtrTy = getPointerTy();
3588 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3589 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3590 InVals.push_back(FIN);
3591
3592 if (!ByVal.NumRegs)
3593 return;
3594
3595 // Copy arg registers.
3596 EVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
3597 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3598
3599 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3600 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
3601 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
3602 unsigned Offset = I * CC.regSize();
3603 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3604 DAG.getConstant(Offset, PtrTy));
3605 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3606 StorePtr, MachinePointerInfo(FuncArg, Offset),
3607 false, false, 0);
3608 OutChains.push_back(Store);
3609 }
3610}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003611
3612// Copy byVal arg to registers and stack.
3613void MipsTargetLowering::
3614passByValArg(SDValue Chain, DebugLoc DL,
3615 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
3616 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3617 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3618 const MipsCC &CC, const ByValArgInfo &ByVal,
3619 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3620 unsigned ByValSize = Flags.getByValSize();
3621 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3622 unsigned RegSize = CC.regSize();
3623 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3624 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3625
3626 if (ByVal.NumRegs) {
3627 const uint16_t *ArgRegs = CC.intArgRegs();
3628 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3629 unsigned I = 0;
3630
3631 // Copy words to registers.
3632 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3633 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3634 DAG.getConstant(Offset, PtrTy));
3635 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3636 MachinePointerInfo(), false, false, false,
3637 Alignment);
3638 MemOpChains.push_back(LoadVal.getValue(1));
3639 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3640 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3641 }
3642
3643 // Return if the struct has been fully copied.
3644 if (ByValSize == Offset)
3645 return;
3646
3647 // Copy the remainder of the byval argument with sub-word loads and shifts.
3648 if (LeftoverBytes) {
3649 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3650 "Size of the remainder should be smaller than RegSize.");
3651 SDValue Val;
3652
3653 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3654 Offset < ByValSize; LoadSize /= 2) {
3655 unsigned RemSize = ByValSize - Offset;
3656
3657 if (RemSize < LoadSize)
3658 continue;
3659
3660 // Load subword.
3661 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3662 DAG.getConstant(Offset, PtrTy));
3663 SDValue LoadVal =
3664 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3665 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3666 false, false, Alignment);
3667 MemOpChains.push_back(LoadVal.getValue(1));
3668
3669 // Shift the loaded value.
3670 unsigned Shamt;
3671
3672 if (isLittle)
3673 Shamt = TotalSizeLoaded;
3674 else
3675 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3676
3677 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3678 DAG.getConstant(Shamt, MVT::i32));
3679
3680 if (Val.getNode())
3681 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3682 else
3683 Val = Shift;
3684
3685 Offset += LoadSize;
3686 TotalSizeLoaded += LoadSize;
3687 Alignment = std::min(Alignment, LoadSize);
3688 }
3689
3690 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3691 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3692 return;
3693 }
3694 }
3695
3696 // Copy remainder of byval arg to it with memcpy.
3697 unsigned MemCpySize = ByValSize - Offset;
3698 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3699 DAG.getConstant(Offset, PtrTy));
3700 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3701 DAG.getIntPtrConstant(ByVal.Address));
3702 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3703 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3704 /*isVolatile=*/false, /*AlwaysInline=*/false,
3705 MachinePointerInfo(0), MachinePointerInfo(0));
3706 MemOpChains.push_back(Chain);
3707}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003708
3709void
3710MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3711 const MipsCC &CC, SDValue Chain,
3712 DebugLoc DL, SelectionDAG &DAG) const {
3713 unsigned NumRegs = CC.numIntArgRegs();
3714 const uint16_t *ArgRegs = CC.intArgRegs();
3715 const CCState &CCInfo = CC.getCCInfo();
3716 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3717 unsigned RegSize = CC.regSize();
3718 EVT RegTy = MVT::getIntegerVT(RegSize * 8);
3719 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3720 MachineFunction &MF = DAG.getMachineFunction();
3721 MachineFrameInfo *MFI = MF.getFrameInfo();
3722 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3723
3724 // Offset of the first variable argument from stack pointer.
3725 int VaArgOffset;
3726
3727 if (NumRegs == Idx)
3728 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3729 else
3730 VaArgOffset =
3731 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3732
3733 // Record the frame index of the first variable argument
3734 // which is a value necessary to VASTART.
3735 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3736 MipsFI->setVarArgsFrameIndex(FI);
3737
3738 // Copy the integer registers that have not been used for argument passing
3739 // to the argument register save area. For O32, the save area is allocated
3740 // in the caller's stack frame, while for N32/64, it is allocated in the
3741 // callee's stack frame.
3742 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
3743 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
3744 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3745 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3746 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3747 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3748 MachinePointerInfo(), false, false, 0);
3749 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3750 OutChains.push_back(Store);
3751 }
3752}