blob: a70d7e5443aa275e49359f3354f01af9319b3a39 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103061static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103067static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010087 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010097module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030119static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100124static int align_buffer_size = -1;
125module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800151 "{Intel, LPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700152 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100153 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200154 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200155 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200156 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200157 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200158 "{ATI, RS780},"
159 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100160 "{ATI, RV630},"
161 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100162 "{ATI, RV670},"
163 "{ATI, RV635},"
164 "{ATI, RV620},"
165 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200166 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200167 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200168 "{SiS, SIS966},"
169 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170MODULE_DESCRIPTION("Intel HDA driver");
171
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200172#ifdef CONFIG_SND_VERBOSE_PRINTK
173#define SFX /* nop */
174#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200176#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200177
178/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 * registers
180 */
181#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200182#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
183#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
184#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
185#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
186#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define ICH6_REG_VMIN 0x02
188#define ICH6_REG_VMAJ 0x03
189#define ICH6_REG_OUTPAY 0x04
190#define ICH6_REG_INPAY 0x06
191#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200192#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200193#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
194#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define ICH6_REG_WAKEEN 0x0c
196#define ICH6_REG_STATESTS 0x0e
197#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200198#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define ICH6_REG_INTCTL 0x20
200#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200201#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200202#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
203#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define ICH6_REG_CORBLBASE 0x40
205#define ICH6_REG_CORBUBASE 0x44
206#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200207#define ICH6_REG_CORBRP 0x4a
208#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200210#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
211#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200213#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_CORBSIZE 0x4e
215
216#define ICH6_REG_RIRBLBASE 0x50
217#define ICH6_REG_RIRBUBASE 0x54
218#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#define ICH6_REG_RINTCNT 0x5a
221#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
223#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
224#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200226#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
227#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#define ICH6_REG_RIRBSIZE 0x5e
229
230#define ICH6_REG_IC 0x60
231#define ICH6_REG_IR 0x64
232#define ICH6_REG_IRS 0x68
233#define ICH6_IRS_VALID (1<<1)
234#define ICH6_IRS_BUSY (1<<0)
235
236#define ICH6_REG_DPLBASE 0x70
237#define ICH6_REG_DPUBASE 0x74
238#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
239
240/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
241enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
242
243/* stream register offsets from stream base */
244#define ICH6_REG_SD_CTL 0x00
245#define ICH6_REG_SD_STS 0x03
246#define ICH6_REG_SD_LPIB 0x04
247#define ICH6_REG_SD_CBL 0x08
248#define ICH6_REG_SD_LVI 0x0c
249#define ICH6_REG_SD_FIFOW 0x0e
250#define ICH6_REG_SD_FIFOSIZE 0x10
251#define ICH6_REG_SD_FORMAT 0x12
252#define ICH6_REG_SD_BDLPL 0x18
253#define ICH6_REG_SD_BDLPU 0x1c
254
255/* PCI space */
256#define ICH6_PCIREG_TCSEL 0x44
257
258/*
259 * other constants
260 */
261
262/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200265#define ICH6_NUM_PLAYBACK 4
266
267/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200269#define ULI_NUM_PLAYBACK 6
270
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200273#define ATIHDMI_NUM_PLAYBACK 1
274
Kailang Yangf2690022008-05-27 11:44:55 +0200275/* TERA has 4 playback and 3 capture */
276#define TERA_NUM_CAPTURE 3
277#define TERA_NUM_PLAYBACK 4
278
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200279/* this number is statically defined for simplicity */
280#define MAX_AZX_DEV 16
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100283#define BDL_SIZE 4096
284#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
285#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286/* max buffer size - no h/w limit, you can increase as you like */
287#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/* RIRB int mask: overrun[2], response[0] */
290#define RIRB_INT_RESPONSE 0x01
291#define RIRB_INT_OVERRUN 0x04
292#define RIRB_INT_MASK 0x05
293
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200294/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800295#define AZX_MAX_CODECS 8
296#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800297#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299/* SD_CTL bits */
300#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
301#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100302#define SD_CTL_STRIPE (3 << 16) /* stripe control */
303#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
304#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
306#define SD_CTL_STREAM_TAG_SHIFT 20
307
308/* SD_CTL and SD_STS */
309#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
310#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
311#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200312#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
313 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315/* SD_STS */
316#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
317
318/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200319#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
320#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
321#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323/* below are so far hardcoded - should read registers in future */
324#define ICH6_MAX_CORB_ENTRIES 256
325#define ICH6_MAX_RIRB_ENTRIES 256
326
Takashi Iwaic74db862005-05-12 14:26:27 +0200327/* position fix mode */
328enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200329 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200330 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200331 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200332 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100333 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200334};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Frederick Lif5d40b32005-05-12 14:55:20 +0200336/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200337#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
338#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
339
Vinod Gda3fca22005-09-13 18:49:12 +0200340/* Defines for Nvidia HDA support */
341#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
342#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700343#define NVIDIA_HDA_ISTRM_COH 0x4d
344#define NVIDIA_HDA_OSTRM_COH 0x4c
345#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200346
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100347/* Defines for Intel SCH HDA snoop control */
348#define INTEL_SCH_HDA_DEVC 0x78
349#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
350
Joseph Chan0e153472008-08-26 14:38:03 +0200351/* Define IN stream 0 FIFO size offset in VIA controller */
352#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
353/* Define VIA HD Audio Device ID*/
354#define VIA_HDAC_DEVICE_ID 0x3288
355
Yang, Libinc4da29c2008-11-13 11:07:07 +0100356/* HD Audio class code */
357#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 */
361
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100362struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100363 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200367 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200368 unsigned int frags; /* number for period in the play buffer */
369 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200370 unsigned long start_wallclk; /* start + minimum wallclk */
371 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Takashi Iwaid01ce992007-07-27 16:52:19 +0200375 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
377 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200378 struct snd_pcm_substream *substream; /* assigned substream,
379 * set in PCM open
380 */
381 unsigned int format_val; /* format value to be set in the
382 * controller and the codec
383 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 unsigned char stream_tag; /* assigned stream */
385 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200386 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Pavel Machek927fc862006-08-31 17:03:43 +0200388 unsigned int opened :1;
389 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200390 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200391 /*
392 * For VIA:
393 * A flag to ensure DMA position is 0
394 * when link position is not greater than FIFO size
395 */
396 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200397 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398};
399
400/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100401struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 u32 *buf; /* CORB/RIRB buffer
403 * Each CORB entry is 4byte, RIRB is 8byte
404 */
405 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
406 /* for RIRB */
407 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800408 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
409 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410};
411
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100412struct azx_pcm {
413 struct azx *chip;
414 struct snd_pcm *pcm;
415 struct hda_codec *codec;
416 struct hda_pcm_stream *hinfo[2];
417 struct list_head list;
418};
419
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100420struct azx {
421 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200423 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200425 /* chip type specific */
426 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200427 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200428 int playback_streams;
429 int playback_index_offset;
430 int capture_streams;
431 int capture_index_offset;
432 int num_streams;
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 /* pci resources */
435 unsigned long addr;
436 void __iomem *remap_addr;
437 int irq;
438
439 /* locks */
440 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100441 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200443 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100444 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100447 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449 /* HD codec */
450 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100451 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100453 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100456 struct azx_rb corb;
457 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100459 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 struct snd_dma_buffer rb;
461 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200462
463 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200464 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200465 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200466 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200467 unsigned int initialized :1;
468 unsigned int single_cmd :1;
469 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200470 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200471 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100472 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200473 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100474 unsigned int align_buffer_size:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200475
476 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800477 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200478
479 /* for pending irqs */
480 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100481
482 /* reboot notifier (for mysterious hangup problem at power-down) */
483 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484};
485
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200486/* driver types */
487enum {
488 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800489 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100490 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200491 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200492 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800493 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200494 AZX_DRIVER_VIA,
495 AZX_DRIVER_SIS,
496 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200497 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200498 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200499 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200500 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100501 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200502 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200503};
504
Takashi Iwai9477c582011-05-25 09:11:37 +0200505/* driver quirks (capabilities) */
506/* bits 0-7 are used for indicating driver type */
507#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
508#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
509#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
510#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
511#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
512#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
513#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
514#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
515#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
516#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
517#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
518#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200519#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500520#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100521#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200522#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Takashi Iwai9477c582011-05-25 09:11:37 +0200523
524/* quirks for ATI SB / AMD Hudson */
525#define AZX_DCAPS_PRESET_ATI_SB \
526 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
527 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
528
529/* quirks for ATI/AMD HDMI */
530#define AZX_DCAPS_PRESET_ATI_HDMI \
531 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
532
533/* quirks for Nvidia */
534#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100535 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
536 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200537
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200538#define AZX_DCAPS_PRESET_CTHDA \
539 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
540
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200541static char *driver_short_names[] __devinitdata = {
542 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800543 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100544 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200545 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200546 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800547 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200548 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
549 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200550 [AZX_DRIVER_ULI] = "HDA ULI M5461",
551 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200552 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200553 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200554 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100555 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200556};
557
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558/*
559 * macros for easy use
560 */
561#define azx_writel(chip,reg,value) \
562 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
563#define azx_readl(chip,reg) \
564 readl((chip)->remap_addr + ICH6_REG_##reg)
565#define azx_writew(chip,reg,value) \
566 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
567#define azx_readw(chip,reg) \
568 readw((chip)->remap_addr + ICH6_REG_##reg)
569#define azx_writeb(chip,reg,value) \
570 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
571#define azx_readb(chip,reg) \
572 readb((chip)->remap_addr + ICH6_REG_##reg)
573
574#define azx_sd_writel(dev,reg,value) \
575 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
576#define azx_sd_readl(dev,reg) \
577 readl((dev)->sd_addr + ICH6_REG_##reg)
578#define azx_sd_writew(dev,reg,value) \
579 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
580#define azx_sd_readw(dev,reg) \
581 readw((dev)->sd_addr + ICH6_REG_##reg)
582#define azx_sd_writeb(dev,reg,value) \
583 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
584#define azx_sd_readb(dev,reg) \
585 readb((dev)->sd_addr + ICH6_REG_##reg)
586
587/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100588#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200590#ifdef CONFIG_X86
591static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
592{
593 if (azx_snoop(chip))
594 return;
595 if (addr && size) {
596 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
597 if (on)
598 set_memory_wc((unsigned long)addr, pages);
599 else
600 set_memory_wb((unsigned long)addr, pages);
601 }
602}
603
604static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
605 bool on)
606{
607 __mark_pages_wc(chip, buf->area, buf->bytes, on);
608}
609static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
610 struct snd_pcm_runtime *runtime, bool on)
611{
612 if (azx_dev->wc_marked != on) {
613 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
614 azx_dev->wc_marked = on;
615 }
616}
617#else
618/* NOP for other archs */
619static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
620 bool on)
621{
622}
623static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
624 struct snd_pcm_runtime *runtime, bool on)
625{
626}
627#endif
628
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200629static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200630static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631/*
632 * Interface for HD codec
633 */
634
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635/*
636 * CORB / RIRB interface
637 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100638static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639{
640 int err;
641
642 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200643 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
644 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 PAGE_SIZE, &chip->rb);
646 if (err < 0) {
647 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
648 return err;
649 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200650 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 return 0;
652}
653
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100654static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800656 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 /* CORB set up */
658 chip->corb.addr = chip->rb.addr;
659 chip->corb.buf = (u32 *)chip->rb.area;
660 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200661 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200663 /* set the corb size to 256 entries (ULI requires explicitly) */
664 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 /* set the corb write pointer to 0 */
666 azx_writew(chip, CORBWP, 0);
667 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200668 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200670 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 /* RIRB set up */
673 chip->rirb.addr = chip->rb.addr + 2048;
674 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800675 chip->rirb.wp = chip->rirb.rp = 0;
676 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200678 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200680 /* set the rirb size to 256 entries (ULI requires explicitly) */
681 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200683 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200685 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200686 azx_writew(chip, RINTCNT, 0xc0);
687 else
688 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800691 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692}
693
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100694static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800696 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /* disable ringbuffer DMAs */
698 azx_writeb(chip, RIRBCTL, 0);
699 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800700 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
Wu Fengguangdeadff12009-08-01 18:45:16 +0800703static unsigned int azx_command_addr(u32 cmd)
704{
705 unsigned int addr = cmd >> 28;
706
707 if (addr >= AZX_MAX_CODECS) {
708 snd_BUG();
709 addr = 0;
710 }
711
712 return addr;
713}
714
715static unsigned int azx_response_addr(u32 res)
716{
717 unsigned int addr = res & 0xf;
718
719 if (addr >= AZX_MAX_CODECS) {
720 snd_BUG();
721 addr = 0;
722 }
723
724 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725}
726
727/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100728static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100730 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800731 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Wu Fengguangc32649f2009-08-01 18:48:12 +0800734 spin_lock_irq(&chip->reg_lock);
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 /* add command to corb */
737 wp = azx_readb(chip, CORBWP);
738 wp++;
739 wp %= ICH6_MAX_CORB_ENTRIES;
740
Wu Fengguangdeadff12009-08-01 18:45:16 +0800741 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 chip->corb.buf[wp] = cpu_to_le32(val);
743 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 spin_unlock_irq(&chip->reg_lock);
746
747 return 0;
748}
749
750#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
751
752/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100753static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754{
755 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800756 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 u32 res, res_ex;
758
759 wp = azx_readb(chip, RIRBWP);
760 if (wp == chip->rirb.wp)
761 return;
762 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800763
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 while (chip->rirb.rp != wp) {
765 chip->rirb.rp++;
766 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
767
768 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
769 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
770 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800771 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
773 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800774 else if (chip->rirb.cmds[addr]) {
775 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100776 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800777 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800778 } else
779 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
780 "last cmd=%#08x\n",
781 res, res_ex,
782 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 }
784}
785
786/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800787static unsigned int azx_rirb_get_response(struct hda_bus *bus,
788 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100790 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200791 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200792 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200794 again:
795 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100796 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200797 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200798 spin_lock_irq(&chip->reg_lock);
799 azx_update_rirb(chip);
800 spin_unlock_irq(&chip->reg_lock);
801 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800802 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100803 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100804 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200805
806 if (!do_poll)
807 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800808 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100809 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100810 if (time_after(jiffies, timeout))
811 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100812 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100813 msleep(2); /* temporary workaround */
814 else {
815 udelay(10);
816 cond_resched();
817 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100818 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200819
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200820 if (!chip->polling_mode && chip->poll_count < 2) {
821 snd_printdd(SFX "azx_get_response timeout, "
822 "polling the codec once: last cmd=0x%08x\n",
823 chip->last_cmd[addr]);
824 do_poll = 1;
825 chip->poll_count++;
826 goto again;
827 }
828
829
Takashi Iwai23c4a882009-10-30 13:21:49 +0100830 if (!chip->polling_mode) {
831 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
832 "switching to polling mode: last cmd=0x%08x\n",
833 chip->last_cmd[addr]);
834 chip->polling_mode = 1;
835 goto again;
836 }
837
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200838 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200839 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800840 "disabling MSI: last cmd=0x%08x\n",
841 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200842 free_irq(chip->irq, chip);
843 chip->irq = -1;
844 pci_disable_msi(chip->pci);
845 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100846 if (azx_acquire_irq(chip, 1) < 0) {
847 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200848 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100849 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200850 goto again;
851 }
852
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100853 if (chip->probing) {
854 /* If this critical timeout happens during the codec probing
855 * phase, this is likely an access to a non-existing codec
856 * slot. Better to return an error and reset the system.
857 */
858 return -1;
859 }
860
Takashi Iwai8dd78332009-06-02 01:16:07 +0200861 /* a fatal communication error; need either to reset or to fallback
862 * to the single_cmd mode
863 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100864 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200865 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200866 bus->response_reset = 1;
867 return -1; /* give a chance to retry */
868 }
869
870 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
871 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800872 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200873 chip->single_cmd = 1;
874 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100875 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200876 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100877 /* disable unsolicited responses */
878 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200879 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880}
881
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882/*
883 * Use the single immediate command instead of CORB/RIRB for simplicity
884 *
885 * Note: according to Intel, this is not preferred use. The command was
886 * intended for the BIOS only, and may get confused with unsolicited
887 * responses. So, we shouldn't use it for normal operation from the
888 * driver.
889 * I left the codes, however, for debugging/testing purposes.
890 */
891
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200892/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800893static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200894{
895 int timeout = 50;
896
897 while (timeout--) {
898 /* check IRV busy bit */
899 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
900 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800901 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200902 return 0;
903 }
904 udelay(1);
905 }
906 if (printk_ratelimit())
907 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
908 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800909 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200910 return -EIO;
911}
912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100914static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100916 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800917 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 int timeout = 50;
919
Takashi Iwai8dd78332009-06-02 01:16:07 +0200920 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 while (timeout--) {
922 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200923 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200925 azx_writew(chip, IRS, azx_readw(chip, IRS) |
926 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200928 azx_writew(chip, IRS, azx_readw(chip, IRS) |
929 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800930 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 }
932 udelay(1);
933 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100934 if (printk_ratelimit())
935 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
936 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 return -EIO;
938}
939
940/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800941static unsigned int azx_single_get_response(struct hda_bus *bus,
942 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100944 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800945 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946}
947
Takashi Iwai111d3af2006-02-16 18:17:58 +0100948/*
949 * The below are the main callbacks from hda_codec.
950 *
951 * They are just the skeleton to call sub-callbacks according to the
952 * current setting of chip->single_cmd.
953 */
954
955/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100956static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100957{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100958 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200959
Wu Fengguangfeb27342009-08-01 19:17:14 +0800960 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100961 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100962 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100963 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100964 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100965}
966
967/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800968static unsigned int azx_get_response(struct hda_bus *bus,
969 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100970{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100971 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100972 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800973 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100974 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800975 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100976}
977
Takashi Iwaicb53c622007-08-10 17:21:45 +0200978#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100979static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200980#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100983static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984{
985 int count;
986
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100987 if (!full_reset)
988 goto __skip;
989
Danny Tholene8a7f132007-09-11 21:41:56 +0200990 /* clear STATESTS */
991 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 /* reset controller */
994 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
995
996 count = 50;
997 while (azx_readb(chip, GCTL) && --count)
998 msleep(1);
999
1000 /* delay for >= 100us for codec PLL to settle per spec
1001 * Rev 0.9 section 5.5.1
1002 */
1003 msleep(1);
1004
1005 /* Bring controller out of reset */
1006 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1007
1008 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001009 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 msleep(1);
1011
Pavel Machek927fc862006-08-31 17:03:43 +02001012 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 msleep(1);
1014
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001015 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001017 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001018 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 return -EBUSY;
1020 }
1021
Matt41e2fce2005-07-04 17:49:55 +02001022 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001023 if (!chip->single_cmd)
1024 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1025 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001028 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001030 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 }
1032
1033 return 0;
1034}
1035
1036
1037/*
1038 * Lowlevel interface
1039 */
1040
1041/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001042static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
1044 /* enable controller CIE and GIE */
1045 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1046 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1047}
1048
1049/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001050static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051{
1052 int i;
1053
1054 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001055 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001056 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 azx_sd_writeb(azx_dev, SD_CTL,
1058 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1059 }
1060
1061 /* disable SIE for all streams */
1062 azx_writeb(chip, INTCTL, 0);
1063
1064 /* disable controller CIE and GIE */
1065 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1066 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1067}
1068
1069/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001070static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
1072 int i;
1073
1074 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001075 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001076 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1078 }
1079
1080 /* clear STATESTS */
1081 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1082
1083 /* clear rirb status */
1084 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1085
1086 /* clear int status */
1087 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1088}
1089
1090/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001091static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092{
Joseph Chan0e153472008-08-26 14:38:03 +02001093 /*
1094 * Before stream start, initialize parameter
1095 */
1096 azx_dev->insufficient = 1;
1097
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001099 azx_writel(chip, INTCTL,
1100 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 /* set DMA start and interrupt mask */
1102 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1103 SD_CTL_DMA_START | SD_INT_MASK);
1104}
1105
Takashi Iwai1dddab42009-03-18 15:15:37 +01001106/* stop DMA */
1107static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1110 ~(SD_CTL_DMA_START | SD_INT_MASK));
1111 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001112}
1113
1114/* stop a stream */
1115static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1116{
1117 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001119 azx_writel(chip, INTCTL,
1120 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121}
1122
1123
1124/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001125 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001127static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001129 if (chip->initialized)
1130 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001133 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 /* initialize interrupts */
1136 azx_int_clear(chip);
1137 azx_int_enable(chip);
1138
1139 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001140 if (!chip->single_cmd)
1141 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001143 /* program the position buffer */
1144 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001145 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001146
Takashi Iwaicb53c622007-08-10 17:21:45 +02001147 chip->initialized = 1;
1148}
1149
1150/*
1151 * initialize the PCI registers
1152 */
1153/* update bits in a PCI register byte */
1154static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1155 unsigned char mask, unsigned char val)
1156{
1157 unsigned char data;
1158
1159 pci_read_config_byte(pci, reg, &data);
1160 data &= ~mask;
1161 data |= (val & mask);
1162 pci_write_config_byte(pci, reg, data);
1163}
1164
1165static void azx_init_pci(struct azx *chip)
1166{
1167 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1168 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1169 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001170 * codecs.
1171 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001172 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001173 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001174 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001175 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001176 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001177
Takashi Iwai9477c582011-05-25 09:11:37 +02001178 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1179 * we need to enable snoop.
1180 */
1181 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001182 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001183 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001184 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1185 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001186 }
1187
1188 /* For NVIDIA HDA, enable snoop */
1189 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001190 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001191 update_pci_byte(chip->pci,
1192 NVIDIA_HDA_TRANSREG_ADDR,
1193 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001194 update_pci_byte(chip->pci,
1195 NVIDIA_HDA_ISTRM_COH,
1196 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1197 update_pci_byte(chip->pci,
1198 NVIDIA_HDA_OSTRM_COH,
1199 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001200 }
1201
1202 /* Enable SCH/PCH snoop if needed */
1203 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001204 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001205 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001206 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1207 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1208 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1209 if (!azx_snoop(chip))
1210 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1211 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001212 pci_read_config_word(chip->pci,
1213 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001214 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001215 snd_printdd(SFX "SCH snoop: %s\n",
1216 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1217 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219}
1220
1221
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001222static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1223
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224/*
1225 * interrupt handler
1226 */
David Howells7d12e782006-10-05 14:55:46 +01001227static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001229 struct azx *chip = dev_id;
1230 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001232 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001233 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
1235 spin_lock(&chip->reg_lock);
1236
1237 status = azx_readl(chip, INTSTS);
1238 if (status == 0) {
1239 spin_unlock(&chip->reg_lock);
1240 return IRQ_NONE;
1241 }
1242
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001243 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 azx_dev = &chip->azx_dev[i];
1245 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001246 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001248 if (!azx_dev->substream || !azx_dev->running ||
1249 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001250 continue;
1251 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001252 ok = azx_position_ok(chip, azx_dev);
1253 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001254 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 spin_unlock(&chip->reg_lock);
1256 snd_pcm_period_elapsed(azx_dev->substream);
1257 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001258 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001259 /* bogus IRQ, process it later */
1260 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001261 queue_work(chip->bus->workq,
1262 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 }
1264 }
1265 }
1266
1267 /* clear rirb int */
1268 status = azx_readb(chip, RIRBSTS);
1269 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001270 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001271 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001272 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1276 }
1277
1278#if 0
1279 /* clear state status int */
1280 if (azx_readb(chip, STATESTS) & 0x04)
1281 azx_writeb(chip, STATESTS, 0x04);
1282#endif
1283 spin_unlock(&chip->reg_lock);
1284
1285 return IRQ_HANDLED;
1286}
1287
1288
1289/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001290 * set up a BDL entry
1291 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001292static int setup_bdle(struct azx *chip,
1293 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001294 struct azx_dev *azx_dev, u32 **bdlp,
1295 int ofs, int size, int with_ioc)
1296{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001297 u32 *bdl = *bdlp;
1298
1299 while (size > 0) {
1300 dma_addr_t addr;
1301 int chunk;
1302
1303 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1304 return -EINVAL;
1305
Takashi Iwai77a23f22008-08-21 13:00:13 +02001306 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001307 /* program the address field of the BDL entry */
1308 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001309 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001310 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001311 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001312 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1313 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1314 u32 remain = 0x1000 - (ofs & 0xfff);
1315 if (chunk > remain)
1316 chunk = remain;
1317 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001318 bdl[2] = cpu_to_le32(chunk);
1319 /* program the IOC to enable interrupt
1320 * only when the whole fragment is processed
1321 */
1322 size -= chunk;
1323 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1324 bdl += 4;
1325 azx_dev->frags++;
1326 ofs += chunk;
1327 }
1328 *bdlp = bdl;
1329 return ofs;
1330}
1331
1332/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 * set up BDL entries
1334 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001335static int azx_setup_periods(struct azx *chip,
1336 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001337 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001339 u32 *bdl;
1340 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001341 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
1343 /* reset BDL address */
1344 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1345 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1346
Takashi Iwai97b71c92009-03-18 15:09:13 +01001347 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001348 periods = azx_dev->bufsize / period_bytes;
1349
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001351 bdl = (u32 *)azx_dev->bdl.area;
1352 ofs = 0;
1353 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001354 pos_adj = bdl_pos_adj[chip->dev_index];
1355 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001356 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001357 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001358 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001359 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001360 pos_adj = pos_align;
1361 else
1362 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1363 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001364 pos_adj = frames_to_bytes(runtime, pos_adj);
1365 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001366 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001367 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001368 pos_adj = 0;
1369 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001370 ofs = setup_bdle(chip, substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001371 &bdl, ofs, pos_adj,
1372 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001373 if (ofs < 0)
1374 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001375 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001376 } else
1377 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001378 for (i = 0; i < periods; i++) {
1379 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001380 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001381 period_bytes - pos_adj, 0);
1382 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001383 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001384 period_bytes,
1385 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001386 if (ofs < 0)
1387 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001389 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001390
1391 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001392 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001393 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001394 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395}
1396
Takashi Iwai1dddab42009-03-18 15:15:37 +01001397/* reset stream */
1398static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399{
1400 unsigned char val;
1401 int timeout;
1402
Takashi Iwai1dddab42009-03-18 15:15:37 +01001403 azx_stream_clear(chip, azx_dev);
1404
Takashi Iwaid01ce992007-07-27 16:52:19 +02001405 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1406 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 udelay(3);
1408 timeout = 300;
1409 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1410 --timeout)
1411 ;
1412 val &= ~SD_CTL_STREAM_RESET;
1413 azx_sd_writeb(azx_dev, SD_CTL, val);
1414 udelay(3);
1415
1416 timeout = 300;
1417 /* waiting for hardware to report that the stream is out of reset */
1418 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1419 --timeout)
1420 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001421
1422 /* reset first position - may not be synced with hw at this time */
1423 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001424}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Takashi Iwai1dddab42009-03-18 15:15:37 +01001426/*
1427 * set up the SD for streaming
1428 */
1429static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1430{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001431 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001432 /* make sure the run bit is zero for SD */
1433 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001435 val = azx_sd_readl(azx_dev, SD_CTL);
1436 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1437 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1438 if (!azx_snoop(chip))
1439 val |= SD_CTL_TRAFFIC_PRIO;
1440 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441
1442 /* program the length of samples in cyclic buffer */
1443 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1444
1445 /* program the stream format */
1446 /* this value needs to be the same as the one programmed */
1447 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1448
1449 /* program the stream LVI (last valid index) of the BDL */
1450 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1451
1452 /* program the BDL address */
1453 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001454 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001456 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001458 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001459 if (chip->position_fix[0] != POS_FIX_LPIB ||
1460 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001461 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1462 azx_writel(chip, DPLBASE,
1463 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1464 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001465
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001467 azx_sd_writel(azx_dev, SD_CTL,
1468 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
1470 return 0;
1471}
1472
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001473/*
1474 * Probe the given codec address
1475 */
1476static int probe_codec(struct azx *chip, int addr)
1477{
1478 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1479 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1480 unsigned int res;
1481
Wu Fengguanga678cde2009-08-01 18:46:46 +08001482 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001483 chip->probing = 1;
1484 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001485 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001486 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001487 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001488 if (res == -1)
1489 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001490 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001491 return 0;
1492}
1493
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001494static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1495 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001496static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497
Takashi Iwai8dd78332009-06-02 01:16:07 +02001498static void azx_bus_reset(struct hda_bus *bus)
1499{
1500 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001501
1502 bus->in_reset = 1;
1503 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001504 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001505#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001506 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001507 struct azx_pcm *p;
1508 list_for_each_entry(p, &chip->pcm_list, list)
1509 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001510 snd_hda_suspend(chip->bus);
1511 snd_hda_resume(chip->bus);
1512 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001513#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001514 bus->in_reset = 0;
1515}
1516
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517/*
1518 * Codec initialization
1519 */
1520
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001521/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1522static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001523 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001524 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001525};
1526
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001527static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528{
1529 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001530 int c, codecs, err;
1531 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
1533 memset(&bus_temp, 0, sizeof(bus_temp));
1534 bus_temp.private_data = chip;
1535 bus_temp.modelname = model;
1536 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001537 bus_temp.ops.command = azx_send_cmd;
1538 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001539 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001540 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001541#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001542 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001543 bus_temp.ops.pm_notify = azx_power_notify;
1544#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
Takashi Iwaid01ce992007-07-27 16:52:19 +02001546 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1547 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 return err;
1549
Takashi Iwai9477c582011-05-25 09:11:37 +02001550 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1551 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001552 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001553 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001554
Takashi Iwai34c25352008-10-28 11:38:58 +01001555 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001556 max_slots = azx_max_codecs[chip->driver_type];
1557 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001558 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001559
1560 /* First try to probe all given codec slots */
1561 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001562 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001563 if (probe_codec(chip, c) < 0) {
1564 /* Some BIOSen give you wrong codec addresses
1565 * that don't exist
1566 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001567 snd_printk(KERN_WARNING SFX
1568 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001569 "disabling it...\n", c);
1570 chip->codec_mask &= ~(1 << c);
1571 /* More badly, accessing to a non-existing
1572 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001573 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001574 * Thus if an error occurs during probing,
1575 * better to reset the controller chip to
1576 * get back to the sanity state.
1577 */
1578 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001579 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001580 }
1581 }
1582 }
1583
Takashi Iwaid507cd62011-04-26 15:25:02 +02001584 /* AMD chipsets often cause the communication stalls upon certain
1585 * sequence like the pin-detection. It seems that forcing the synced
1586 * access works around the stall. Grrr...
1587 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001588 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1589 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001590 chip->bus->sync_write = 1;
1591 chip->bus->allow_bus_reset = 1;
1592 }
1593
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001594 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001595 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001596 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001597 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001598 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 if (err < 0)
1600 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001601 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001603 }
1604 }
1605 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1607 return -ENXIO;
1608 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001609 return 0;
1610}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001612/* configure each codec instance */
1613static int __devinit azx_codec_configure(struct azx *chip)
1614{
1615 struct hda_codec *codec;
1616 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1617 snd_hda_codec_configure(codec);
1618 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 return 0;
1620}
1621
1622
1623/*
1624 * PCM support
1625 */
1626
1627/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001628static inline struct azx_dev *
1629azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001631 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001632 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001633 /* make a non-zero unique key for the substream */
1634 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1635 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001636
1637 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001638 dev = chip->playback_index_offset;
1639 nums = chip->playback_streams;
1640 } else {
1641 dev = chip->capture_index_offset;
1642 nums = chip->capture_streams;
1643 }
1644 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001645 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001646 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001647 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001648 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001650 if (res) {
1651 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001652 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001653 }
1654 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655}
1656
1657/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001658static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659{
1660 azx_dev->opened = 0;
1661}
1662
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001663static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001664 .info = (SNDRV_PCM_INFO_MMAP |
1665 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1667 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001668 /* No full-resume yet implemented */
1669 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001670 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001671 SNDRV_PCM_INFO_SYNC_START |
1672 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1674 .rates = SNDRV_PCM_RATE_48000,
1675 .rate_min = 48000,
1676 .rate_max = 48000,
1677 .channels_min = 2,
1678 .channels_max = 2,
1679 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1680 .period_bytes_min = 128,
1681 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1682 .periods_min = 2,
1683 .periods_max = AZX_MAX_FRAG,
1684 .fifo_size = 0,
1685};
1686
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001687static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688{
1689 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1690 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001691 struct azx *chip = apcm->chip;
1692 struct azx_dev *azx_dev;
1693 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 unsigned long flags;
1695 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001696 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Ingo Molnar62932df2006-01-16 16:34:20 +01001698 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001699 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001701 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 return -EBUSY;
1703 }
1704 runtime->hw = azx_pcm_hw;
1705 runtime->hw.channels_min = hinfo->channels_min;
1706 runtime->hw.channels_max = hinfo->channels_max;
1707 runtime->hw.formats = hinfo->formats;
1708 runtime->hw.rates = hinfo->rates;
1709 snd_pcm_limit_hw_rates(runtime);
1710 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001711 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001712 /* constrain buffer sizes to be multiple of 128
1713 bytes. This is more efficient in terms of memory
1714 access but isn't required by the HDA spec and
1715 prevents users from specifying exact period/buffer
1716 sizes. For example for 44.1kHz, a period size set
1717 to 20ms will be rounded to 19.59ms. */
1718 buff_step = 128;
1719 else
1720 /* Don't enforce steps on buffer sizes, still need to
1721 be multiple of 4 bytes (HDA spec). Tested on Intel
1722 HDA controllers, may not work on all devices where
1723 option needs to be disabled */
1724 buff_step = 4;
1725
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001726 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001727 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001728 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001729 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001730 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001731 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1732 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001734 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001735 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 return err;
1737 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001738 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001739 /* sanity check */
1740 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1741 snd_BUG_ON(!runtime->hw.channels_max) ||
1742 snd_BUG_ON(!runtime->hw.formats) ||
1743 snd_BUG_ON(!runtime->hw.rates)) {
1744 azx_release_device(azx_dev);
1745 hinfo->ops.close(hinfo, apcm->codec, substream);
1746 snd_hda_power_down(apcm->codec);
1747 mutex_unlock(&chip->open_mutex);
1748 return -EINVAL;
1749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 spin_lock_irqsave(&chip->reg_lock, flags);
1751 azx_dev->substream = substream;
1752 azx_dev->running = 0;
1753 spin_unlock_irqrestore(&chip->reg_lock, flags);
1754
1755 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001756 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001757 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 return 0;
1759}
1760
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001761static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762{
1763 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1764 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001765 struct azx *chip = apcm->chip;
1766 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 unsigned long flags;
1768
Ingo Molnar62932df2006-01-16 16:34:20 +01001769 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 spin_lock_irqsave(&chip->reg_lock, flags);
1771 azx_dev->substream = NULL;
1772 azx_dev->running = 0;
1773 spin_unlock_irqrestore(&chip->reg_lock, flags);
1774 azx_release_device(azx_dev);
1775 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001776 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001777 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 return 0;
1779}
1780
Takashi Iwaid01ce992007-07-27 16:52:19 +02001781static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1782 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001784 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1785 struct azx *chip = apcm->chip;
1786 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001787 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001788 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001789
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001790 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001791 azx_dev->bufsize = 0;
1792 azx_dev->period_bytes = 0;
1793 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001794 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001795 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001796 if (ret < 0)
1797 return ret;
1798 mark_runtime_wc(chip, azx_dev, runtime, true);
1799 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800}
1801
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001802static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803{
1804 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001805 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001806 struct azx *chip = apcm->chip;
1807 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1809
1810 /* reset BDL address */
1811 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1812 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1813 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001814 azx_dev->bufsize = 0;
1815 azx_dev->period_bytes = 0;
1816 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
Takashi Iwaieb541332010-08-06 13:48:11 +02001818 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001820 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 return snd_pcm_lib_free_pages(substream);
1822}
1823
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001824static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825{
1826 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001827 struct azx *chip = apcm->chip;
1828 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001830 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001831 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001832 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001833 struct hda_spdif_out *spdif =
1834 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1835 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001837 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001838 format_val = snd_hda_calc_stream_format(runtime->rate,
1839 runtime->channels,
1840 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001841 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001842 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001843 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001844 snd_printk(KERN_ERR SFX
1845 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 runtime->rate, runtime->channels, runtime->format);
1847 return -EINVAL;
1848 }
1849
Takashi Iwai97b71c92009-03-18 15:09:13 +01001850 bufsize = snd_pcm_lib_buffer_bytes(substream);
1851 period_bytes = snd_pcm_lib_period_bytes(substream);
1852
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001853 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001854 bufsize, format_val);
1855
1856 if (bufsize != azx_dev->bufsize ||
1857 period_bytes != azx_dev->period_bytes ||
1858 format_val != azx_dev->format_val) {
1859 azx_dev->bufsize = bufsize;
1860 azx_dev->period_bytes = period_bytes;
1861 azx_dev->format_val = format_val;
1862 err = azx_setup_periods(chip, substream, azx_dev);
1863 if (err < 0)
1864 return err;
1865 }
1866
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001867 /* wallclk has 24Mhz clock source */
1868 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1869 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 azx_setup_controller(chip, azx_dev);
1871 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1872 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1873 else
1874 azx_dev->fifo_size = 0;
1875
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001876 stream_tag = azx_dev->stream_tag;
1877 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001878 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001879 stream_tag > chip->capture_streams)
1880 stream_tag -= chip->capture_streams;
1881 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001882 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883}
1884
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001885static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886{
1887 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001888 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001889 struct azx_dev *azx_dev;
1890 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001891 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001892 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001895 case SNDRV_PCM_TRIGGER_START:
1896 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1898 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001899 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 break;
1901 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001902 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001904 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 break;
1906 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001907 return -EINVAL;
1908 }
1909
1910 snd_pcm_group_for_each_entry(s, substream) {
1911 if (s->pcm->card != substream->pcm->card)
1912 continue;
1913 azx_dev = get_azx_dev(s);
1914 sbits |= 1 << azx_dev->index;
1915 nsync++;
1916 snd_pcm_trigger_done(s, substream);
1917 }
1918
1919 spin_lock(&chip->reg_lock);
1920 if (nsync > 1) {
1921 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001922 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1923 azx_writel(chip, OLD_SSYNC,
1924 azx_readl(chip, OLD_SSYNC) | sbits);
1925 else
1926 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001927 }
1928 snd_pcm_group_for_each_entry(s, substream) {
1929 if (s->pcm->card != substream->pcm->card)
1930 continue;
1931 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001932 if (start) {
1933 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1934 if (!rstart)
1935 azx_dev->start_wallclk -=
1936 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001937 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001938 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001939 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001940 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001941 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 }
1943 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001944 if (start) {
1945 if (nsync == 1)
1946 return 0;
1947 /* wait until all FIFOs get ready */
1948 for (timeout = 5000; timeout; timeout--) {
1949 nwait = 0;
1950 snd_pcm_group_for_each_entry(s, substream) {
1951 if (s->pcm->card != substream->pcm->card)
1952 continue;
1953 azx_dev = get_azx_dev(s);
1954 if (!(azx_sd_readb(azx_dev, SD_STS) &
1955 SD_STS_FIFO_READY))
1956 nwait++;
1957 }
1958 if (!nwait)
1959 break;
1960 cpu_relax();
1961 }
1962 } else {
1963 /* wait until all RUN bits are cleared */
1964 for (timeout = 5000; timeout; timeout--) {
1965 nwait = 0;
1966 snd_pcm_group_for_each_entry(s, substream) {
1967 if (s->pcm->card != substream->pcm->card)
1968 continue;
1969 azx_dev = get_azx_dev(s);
1970 if (azx_sd_readb(azx_dev, SD_CTL) &
1971 SD_CTL_DMA_START)
1972 nwait++;
1973 }
1974 if (!nwait)
1975 break;
1976 cpu_relax();
1977 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001979 if (nsync > 1) {
1980 spin_lock(&chip->reg_lock);
1981 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001982 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1983 azx_writel(chip, OLD_SSYNC,
1984 azx_readl(chip, OLD_SSYNC) & ~sbits);
1985 else
1986 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001987 spin_unlock(&chip->reg_lock);
1988 }
1989 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990}
1991
Joseph Chan0e153472008-08-26 14:38:03 +02001992/* get the current DMA position with correction on VIA chips */
1993static unsigned int azx_via_get_position(struct azx *chip,
1994 struct azx_dev *azx_dev)
1995{
1996 unsigned int link_pos, mini_pos, bound_pos;
1997 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1998 unsigned int fifo_size;
1999
2000 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002001 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002002 /* Playback, no problem using link position */
2003 return link_pos;
2004 }
2005
2006 /* Capture */
2007 /* For new chipset,
2008 * use mod to get the DMA position just like old chipset
2009 */
2010 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2011 mod_dma_pos %= azx_dev->period_bytes;
2012
2013 /* azx_dev->fifo_size can't get FIFO size of in stream.
2014 * Get from base address + offset.
2015 */
2016 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2017
2018 if (azx_dev->insufficient) {
2019 /* Link position never gather than FIFO size */
2020 if (link_pos <= fifo_size)
2021 return 0;
2022
2023 azx_dev->insufficient = 0;
2024 }
2025
2026 if (link_pos <= fifo_size)
2027 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2028 else
2029 mini_pos = link_pos - fifo_size;
2030
2031 /* Find nearest previous boudary */
2032 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2033 mod_link_pos = link_pos % azx_dev->period_bytes;
2034 if (mod_link_pos >= fifo_size)
2035 bound_pos = link_pos - mod_link_pos;
2036 else if (mod_dma_pos >= mod_mini_pos)
2037 bound_pos = mini_pos - mod_mini_pos;
2038 else {
2039 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2040 if (bound_pos >= azx_dev->bufsize)
2041 bound_pos = 0;
2042 }
2043
2044 /* Calculate real DMA position we want */
2045 return bound_pos + mod_dma_pos;
2046}
2047
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002048static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002049 struct azx_dev *azx_dev,
2050 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002053 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054
David Henningsson4cb36312010-09-30 10:12:50 +02002055 switch (chip->position_fix[stream]) {
2056 case POS_FIX_LPIB:
2057 /* read LPIB */
2058 pos = azx_sd_readl(azx_dev, SD_LPIB);
2059 break;
2060 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002061 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002062 break;
2063 default:
2064 /* use the position buffer */
2065 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002066 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002067 if (!pos || pos == (u32)-1) {
2068 printk(KERN_WARNING
2069 "hda-intel: Invalid position buffer, "
2070 "using LPIB read method instead.\n");
2071 chip->position_fix[stream] = POS_FIX_LPIB;
2072 pos = azx_sd_readl(azx_dev, SD_LPIB);
2073 } else
2074 chip->position_fix[stream] = POS_FIX_POSBUF;
2075 }
2076 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002077 }
David Henningsson4cb36312010-09-30 10:12:50 +02002078
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 if (pos >= azx_dev->bufsize)
2080 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002081 return pos;
2082}
2083
2084static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2085{
2086 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2087 struct azx *chip = apcm->chip;
2088 struct azx_dev *azx_dev = get_azx_dev(substream);
2089 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002090 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002091}
2092
2093/*
2094 * Check whether the current DMA position is acceptable for updating
2095 * periods. Returns non-zero if it's OK.
2096 *
2097 * Many HD-audio controllers appear pretty inaccurate about
2098 * the update-IRQ timing. The IRQ is issued before actually the
2099 * data is processed. So, we need to process it afterwords in a
2100 * workqueue.
2101 */
2102static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2103{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002104 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002105 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002106 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002107
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002108 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2109 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002110 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002111
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002112 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002113 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002114
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002115 if (WARN_ONCE(!azx_dev->period_bytes,
2116 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002117 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002118 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002119 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2120 /* NG - it's below the first next period boundary */
2121 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002122 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002123 return 1; /* OK, it's fine */
2124}
2125
2126/*
2127 * The work for pending PCM period updates.
2128 */
2129static void azx_irq_pending_work(struct work_struct *work)
2130{
2131 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002132 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002133
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002134 if (!chip->irq_pending_warned) {
2135 printk(KERN_WARNING
2136 "hda-intel: IRQ timing workaround is activated "
2137 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2138 chip->card->number);
2139 chip->irq_pending_warned = 1;
2140 }
2141
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002142 for (;;) {
2143 pending = 0;
2144 spin_lock_irq(&chip->reg_lock);
2145 for (i = 0; i < chip->num_streams; i++) {
2146 struct azx_dev *azx_dev = &chip->azx_dev[i];
2147 if (!azx_dev->irq_pending ||
2148 !azx_dev->substream ||
2149 !azx_dev->running)
2150 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002151 ok = azx_position_ok(chip, azx_dev);
2152 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002153 azx_dev->irq_pending = 0;
2154 spin_unlock(&chip->reg_lock);
2155 snd_pcm_period_elapsed(azx_dev->substream);
2156 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002157 } else if (ok < 0) {
2158 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002159 } else
2160 pending++;
2161 }
2162 spin_unlock_irq(&chip->reg_lock);
2163 if (!pending)
2164 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002165 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002166 }
2167}
2168
2169/* clear irq_pending flags and assure no on-going workq */
2170static void azx_clear_irq_pending(struct azx *chip)
2171{
2172 int i;
2173
2174 spin_lock_irq(&chip->reg_lock);
2175 for (i = 0; i < chip->num_streams; i++)
2176 chip->azx_dev[i].irq_pending = 0;
2177 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178}
2179
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002180#ifdef CONFIG_X86
2181static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2182 struct vm_area_struct *area)
2183{
2184 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2185 struct azx *chip = apcm->chip;
2186 if (!azx_snoop(chip))
2187 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2188 return snd_pcm_lib_default_mmap(substream, area);
2189}
2190#else
2191#define azx_pcm_mmap NULL
2192#endif
2193
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002194static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 .open = azx_pcm_open,
2196 .close = azx_pcm_close,
2197 .ioctl = snd_pcm_lib_ioctl,
2198 .hw_params = azx_pcm_hw_params,
2199 .hw_free = azx_pcm_hw_free,
2200 .prepare = azx_pcm_prepare,
2201 .trigger = azx_pcm_trigger,
2202 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002203 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002204 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205};
2206
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002207static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208{
Takashi Iwai176d5332008-07-30 15:01:44 +02002209 struct azx_pcm *apcm = pcm->private_data;
2210 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002211 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002212 kfree(apcm);
2213 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214}
2215
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002216#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2217
Takashi Iwai176d5332008-07-30 15:01:44 +02002218static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002219azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2220 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002222 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002223 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002225 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002226 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002227 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002229 list_for_each_entry(apcm, &chip->pcm_list, list) {
2230 if (apcm->pcm->device == pcm_dev) {
2231 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2232 return -EBUSY;
2233 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002234 }
2235 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2236 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2237 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 &pcm);
2239 if (err < 0)
2240 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002241 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002242 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 if (apcm == NULL)
2244 return -ENOMEM;
2245 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002246 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 pcm->private_data = apcm;
2249 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002250 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2251 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002252 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002253 cpcm->pcm = pcm;
2254 for (s = 0; s < 2; s++) {
2255 apcm->hinfo[s] = &cpcm->stream[s];
2256 if (cpcm->stream[s].substreams)
2257 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2258 }
2259 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002260 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2261 if (size > MAX_PREALLOC_SIZE)
2262 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002263 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002265 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 return 0;
2267}
2268
2269/*
2270 * mixer creation - all stuff is implemented in hda module
2271 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002272static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273{
2274 return snd_hda_build_controls(chip->bus);
2275}
2276
2277
2278/*
2279 * initialize SD streams
2280 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002281static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282{
2283 int i;
2284
2285 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002286 * assign the starting bdl address to each stream (device)
2287 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002289 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002290 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002291 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2293 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2294 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2295 azx_dev->sd_int_sta_mask = 1 << i;
2296 /* stream tag: must be non-zero and unique */
2297 azx_dev->index = i;
2298 azx_dev->stream_tag = i + 1;
2299 }
2300
2301 return 0;
2302}
2303
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002304static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2305{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002306 if (request_irq(chip->pci->irq, azx_interrupt,
2307 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002308 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002309 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2310 "disabling device\n", chip->pci->irq);
2311 if (do_disconnect)
2312 snd_card_disconnect(chip->card);
2313 return -1;
2314 }
2315 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002316 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002317 return 0;
2318}
2319
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320
Takashi Iwaicb53c622007-08-10 17:21:45 +02002321static void azx_stop_chip(struct azx *chip)
2322{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002323 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002324 return;
2325
2326 /* disable interrupts */
2327 azx_int_disable(chip);
2328 azx_int_clear(chip);
2329
2330 /* disable CORB/RIRB */
2331 azx_free_cmd_io(chip);
2332
2333 /* disable position buffer */
2334 azx_writel(chip, DPLBASE, 0);
2335 azx_writel(chip, DPUBASE, 0);
2336
2337 chip->initialized = 0;
2338}
2339
2340#ifdef CONFIG_SND_HDA_POWER_SAVE
2341/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002342static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002343{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002344 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002345 struct hda_codec *c;
2346 int power_on = 0;
2347
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002348 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002349 if (c->power_on) {
2350 power_on = 1;
2351 break;
2352 }
2353 }
2354 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002355 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002356 else if (chip->running && power_save_controller &&
2357 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002358 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002359}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002360#endif /* CONFIG_SND_HDA_POWER_SAVE */
2361
2362#ifdef CONFIG_PM
2363/*
2364 * power management
2365 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002366
Takashi Iwai421a1252005-11-17 16:11:09 +01002367static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368{
Takashi Iwai421a1252005-11-17 16:11:09 +01002369 struct snd_card *card = pci_get_drvdata(pci);
2370 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002371 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
Takashi Iwai421a1252005-11-17 16:11:09 +01002373 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002374 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002375 list_for_each_entry(p, &chip->pcm_list, list)
2376 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002377 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002378 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002379 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002380 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002381 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002382 chip->irq = -1;
2383 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002384 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002385 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002386 pci_disable_device(pci);
2387 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002388 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 return 0;
2390}
2391
Takashi Iwai421a1252005-11-17 16:11:09 +01002392static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393{
Takashi Iwai421a1252005-11-17 16:11:09 +01002394 struct snd_card *card = pci_get_drvdata(pci);
2395 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002397 pci_set_power_state(pci, PCI_D0);
2398 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002399 if (pci_enable_device(pci) < 0) {
2400 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2401 "disabling device\n");
2402 snd_card_disconnect(card);
2403 return -EIO;
2404 }
2405 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002406 if (chip->msi)
2407 if (pci_enable_msi(pci) < 0)
2408 chip->msi = 0;
2409 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002410 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002411 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002412
Takashi Iwai7f308302012-05-08 16:52:23 +02002413 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002414
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002416 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417 return 0;
2418}
2419#endif /* CONFIG_PM */
2420
2421
2422/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002423 * reboot notifier for hang-up problem at power-down
2424 */
2425static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2426{
2427 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002428 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002429 azx_stop_chip(chip);
2430 return NOTIFY_OK;
2431}
2432
2433static void azx_notifier_register(struct azx *chip)
2434{
2435 chip->reboot_notifier.notifier_call = azx_halt;
2436 register_reboot_notifier(&chip->reboot_notifier);
2437}
2438
2439static void azx_notifier_unregister(struct azx *chip)
2440{
2441 if (chip->reboot_notifier.notifier_call)
2442 unregister_reboot_notifier(&chip->reboot_notifier);
2443}
2444
2445/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446 * destructor
2447 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002448static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002450 int i;
2451
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002452 azx_notifier_unregister(chip);
2453
Takashi Iwaice43fba2005-05-30 20:33:44 +02002454 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002455 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002456 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002458 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 }
2460
Jeff Garzikf000fd82008-04-22 13:50:34 +02002461 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002463 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002464 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002465 if (chip->remap_addr)
2466 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002468 if (chip->azx_dev) {
2469 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002470 if (chip->azx_dev[i].bdl.area) {
2471 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002472 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002473 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002474 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002475 if (chip->rb.area) {
2476 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002478 }
2479 if (chip->posbuf.area) {
2480 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002482 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 pci_release_regions(chip->pci);
2484 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002485 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 kfree(chip);
2487
2488 return 0;
2489}
2490
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002491static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492{
2493 return azx_free(device->device_data);
2494}
2495
2496/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002497 * white/black-listing for position_fix
2498 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002499static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002500 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2501 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002502 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002503 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002504 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002505 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002506 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002507 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002508 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002509 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002510 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002511 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002512 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002513 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002514 {}
2515};
2516
2517static int __devinit check_position_fix(struct azx *chip, int fix)
2518{
2519 const struct snd_pci_quirk *q;
2520
Takashi Iwaic673ba12009-03-17 07:49:14 +01002521 switch (fix) {
2522 case POS_FIX_LPIB:
2523 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002524 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002525 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002526 return fix;
2527 }
2528
Takashi Iwaic673ba12009-03-17 07:49:14 +01002529 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2530 if (q) {
2531 printk(KERN_INFO
2532 "hda_intel: position_fix set to %d "
2533 "for device %04x:%04x\n",
2534 q->value, q->subvendor, q->subdevice);
2535 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002536 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002537
2538 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002539 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2540 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002541 return POS_FIX_VIACOMBO;
2542 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002543 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2544 snd_printd(SFX "Using LPIB position fix\n");
2545 return POS_FIX_LPIB;
2546 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002547 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002548}
2549
2550/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002551 * black-lists for probe_mask
2552 */
2553static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2554 /* Thinkpad often breaks the controller communication when accessing
2555 * to the non-working (or non-existing) modem codec slot.
2556 */
2557 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2558 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2559 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002560 /* broken BIOS */
2561 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002562 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2563 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002564 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002565 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002566 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002567 {}
2568};
2569
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002570#define AZX_FORCE_CODEC_MASK 0x100
2571
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002572static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002573{
2574 const struct snd_pci_quirk *q;
2575
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002576 chip->codec_probe_mask = probe_mask[dev];
2577 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002578 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2579 if (q) {
2580 printk(KERN_INFO
2581 "hda_intel: probe_mask set to 0x%x "
2582 "for device %04x:%04x\n",
2583 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002584 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002585 }
2586 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002587
2588 /* check forced option */
2589 if (chip->codec_probe_mask != -1 &&
2590 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2591 chip->codec_mask = chip->codec_probe_mask & 0xff;
2592 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2593 chip->codec_mask);
2594 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002595}
2596
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002597/*
Takashi Iwai716238552009-09-28 13:14:04 +02002598 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002599 */
Takashi Iwai716238552009-09-28 13:14:04 +02002600static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002601 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002602 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002603 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002604 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002605 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002606 {}
2607};
2608
2609static void __devinit check_msi(struct azx *chip)
2610{
2611 const struct snd_pci_quirk *q;
2612
Takashi Iwai716238552009-09-28 13:14:04 +02002613 if (enable_msi >= 0) {
2614 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002615 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002616 }
2617 chip->msi = 1; /* enable MSI as default */
2618 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002619 if (q) {
2620 printk(KERN_INFO
2621 "hda_intel: msi for device %04x:%04x set to %d\n",
2622 q->subvendor, q->subdevice, q->value);
2623 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002624 return;
2625 }
2626
2627 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002628 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2629 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002630 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002631 }
2632}
2633
Takashi Iwaia1585d72011-12-14 09:27:04 +01002634/* check the snoop mode availability */
2635static void __devinit azx_check_snoop_available(struct azx *chip)
2636{
2637 bool snoop = chip->snoop;
2638
2639 switch (chip->driver_type) {
2640 case AZX_DRIVER_VIA:
2641 /* force to non-snoop mode for a new VIA controller
2642 * when BIOS is set
2643 */
2644 if (snoop) {
2645 u8 val;
2646 pci_read_config_byte(chip->pci, 0x42, &val);
2647 if (!(val & 0x80) && chip->pci->revision == 0x30)
2648 snoop = false;
2649 }
2650 break;
2651 case AZX_DRIVER_ATIHDMI_NS:
2652 /* new ATI HDMI requires non-snoop */
2653 snoop = false;
2654 break;
2655 }
2656
2657 if (snoop != chip->snoop) {
2658 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2659 snoop ? "snoop" : "non-snoop");
2660 chip->snoop = snoop;
2661 }
2662}
Takashi Iwai669ba272007-08-17 09:17:36 +02002663
2664/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665 * constructor
2666 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002667static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002668 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002669 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002671 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002672 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002673 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002674 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675 .dev_free = azx_dev_free,
2676 };
2677
2678 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002679
Pavel Machek927fc862006-08-31 17:03:43 +02002680 err = pci_enable_device(pci);
2681 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 return err;
2683
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002684 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002685 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2687 pci_disable_device(pci);
2688 return -ENOMEM;
2689 }
2690
2691 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002692 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 chip->card = card;
2694 chip->pci = pci;
2695 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002696 chip->driver_caps = driver_caps;
2697 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002698 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002699 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002700 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002701 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002703 chip->position_fix[0] = chip->position_fix[1] =
2704 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002705 /* combo mode uses LPIB for playback */
2706 if (chip->position_fix[0] == POS_FIX_COMBO) {
2707 chip->position_fix[0] = POS_FIX_LPIB;
2708 chip->position_fix[1] = POS_FIX_AUTO;
2709 }
2710
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002711 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002712
Takashi Iwai27346162006-01-12 18:28:44 +01002713 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002714 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002715 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002716
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002717 if (bdl_pos_adj[dev] < 0) {
2718 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002719 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002720 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002721 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002722 break;
2723 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002724 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002725 break;
2726 }
2727 }
2728
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002729#if BITS_PER_LONG != 64
2730 /* Fix up base address on ULI M5461 */
2731 if (chip->driver_type == AZX_DRIVER_ULI) {
2732 u16 tmp3;
2733 pci_read_config_word(pci, 0x40, &tmp3);
2734 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2735 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2736 }
2737#endif
2738
Pavel Machek927fc862006-08-31 17:03:43 +02002739 err = pci_request_regions(pci, "ICH HD audio");
2740 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741 kfree(chip);
2742 pci_disable_device(pci);
2743 return err;
2744 }
2745
Pavel Machek927fc862006-08-31 17:03:43 +02002746 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002747 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748 if (chip->remap_addr == NULL) {
2749 snd_printk(KERN_ERR SFX "ioremap error\n");
2750 err = -ENXIO;
2751 goto errout;
2752 }
2753
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002754 if (chip->msi)
2755 if (pci_enable_msi(pci) < 0)
2756 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002757
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002758 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759 err = -EBUSY;
2760 goto errout;
2761 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762
2763 pci_set_master(pci);
2764 synchronize_irq(chip->irq);
2765
Tobin Davisbcd72002008-01-15 11:23:55 +01002766 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002767 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002768
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002769 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002770 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002771 struct pci_dev *p_smbus;
2772 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2773 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2774 NULL);
2775 if (p_smbus) {
2776 if (p_smbus->revision < 0x30)
2777 gcap &= ~ICH6_GCAP_64OK;
2778 pci_dev_put(p_smbus);
2779 }
2780 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002781
Takashi Iwai9477c582011-05-25 09:11:37 +02002782 /* disable 64bit DMA address on some devices */
2783 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2784 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002785 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002786 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002787
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002788 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01002789 if (align_buffer_size >= 0)
2790 chip->align_buffer_size = !!align_buffer_size;
2791 else {
2792 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2793 chip->align_buffer_size = 0;
2794 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
2795 chip->align_buffer_size = 1;
2796 else
2797 chip->align_buffer_size = 1;
2798 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002799
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002800 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002801 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002802 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002803 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002804 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2805 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002806 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002807
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002808 /* read number of streams from GCAP register instead of using
2809 * hardcoded value
2810 */
2811 chip->capture_streams = (gcap >> 8) & 0x0f;
2812 chip->playback_streams = (gcap >> 12) & 0x0f;
2813 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002814 /* gcap didn't give any info, switching to old method */
2815
2816 switch (chip->driver_type) {
2817 case AZX_DRIVER_ULI:
2818 chip->playback_streams = ULI_NUM_PLAYBACK;
2819 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002820 break;
2821 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002822 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002823 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2824 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002825 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002826 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002827 default:
2828 chip->playback_streams = ICH6_NUM_PLAYBACK;
2829 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002830 break;
2831 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002832 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002833 chip->capture_index_offset = 0;
2834 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002835 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002836 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2837 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002838 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002839 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002840 goto errout;
2841 }
2842
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002843 for (i = 0; i < chip->num_streams; i++) {
2844 /* allocate memory for the BDL for each stream */
2845 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2846 snd_dma_pci_data(chip->pci),
2847 BDL_SIZE, &chip->azx_dev[i].bdl);
2848 if (err < 0) {
2849 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2850 goto errout;
2851 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002852 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002854 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002855 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2856 snd_dma_pci_data(chip->pci),
2857 chip->num_streams * 8, &chip->posbuf);
2858 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002859 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2860 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002862 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002864 err = azx_alloc_cmd_io(chip);
2865 if (err < 0)
2866 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867
2868 /* initialize streams */
2869 azx_init_stream(chip);
2870
2871 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002872 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002873 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874
2875 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002876 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 snd_printk(KERN_ERR SFX "no codecs found!\n");
2878 err = -ENODEV;
2879 goto errout;
2880 }
2881
Takashi Iwaid01ce992007-07-27 16:52:19 +02002882 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2883 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2885 goto errout;
2886 }
2887
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002888 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002889 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2890 sizeof(card->shortname));
2891 snprintf(card->longname, sizeof(card->longname),
2892 "%s at 0x%lx irq %i",
2893 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002894
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895 *rchip = chip;
2896 return 0;
2897
2898 errout:
2899 azx_free(chip);
2900 return err;
2901}
2902
Takashi Iwaicb53c622007-08-10 17:21:45 +02002903static void power_down_all_codecs(struct azx *chip)
2904{
2905#ifdef CONFIG_SND_HDA_POWER_SAVE
2906 /* The codecs were powered up in snd_hda_codec_new().
2907 * Now all initialization done, so turn them down if possible
2908 */
2909 struct hda_codec *codec;
2910 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2911 snd_hda_power_down(codec);
2912 }
2913#endif
2914}
2915
Takashi Iwaid01ce992007-07-27 16:52:19 +02002916static int __devinit azx_probe(struct pci_dev *pci,
2917 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002919 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002920 struct snd_card *card;
2921 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002922 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002924 if (dev >= SNDRV_CARDS)
2925 return -ENODEV;
2926 if (!enable[dev]) {
2927 dev++;
2928 return -ENOENT;
2929 }
2930
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002931 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2932 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002934 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 }
2936
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002937 /* set this here since it's referred in snd_hda_load_patch() */
2938 snd_card_set_dev(card, &pci->dev);
2939
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002940 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002941 if (err < 0)
2942 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002943 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002945#ifdef CONFIG_SND_HDA_INPUT_BEEP
2946 chip->beep_mode = beep_mode[dev];
2947#endif
2948
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002950 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002951 if (err < 0)
2952 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002953#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002954 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002955 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2956 patch[dev]);
2957 err = snd_hda_load_patch(chip->bus, patch[dev]);
2958 if (err < 0)
2959 goto out_free;
2960 }
2961#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002962 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002963 err = azx_codec_configure(chip);
2964 if (err < 0)
2965 goto out_free;
2966 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967
2968 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002969 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002970 if (err < 0)
2971 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972
2973 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002974 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002975 if (err < 0)
2976 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977
Takashi Iwaid01ce992007-07-27 16:52:19 +02002978 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002979 if (err < 0)
2980 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981
2982 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002983 chip->running = 1;
2984 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002985 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002987 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002989out_free:
2990 snd_card_free(card);
2991 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992}
2993
2994static void __devexit azx_remove(struct pci_dev *pci)
2995{
2996 snd_card_free(pci_get_drvdata(pci));
2997 pci_set_drvdata(pci, NULL);
2998}
2999
3000/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003001static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003002 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003003 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003004 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3005 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07003006 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003007 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003008 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3009 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003010 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003011 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003012 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3013 AZX_DCAPS_BUFSIZE},
Seth Heasley8bc039a2012-01-23 16:24:31 -08003014 /* Lynx Point */
3015 { PCI_DEVICE(0x8086, 0x8c20),
3016 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3017 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01003018 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003019 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003020 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003021 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003022 { PCI_DEVICE(0x8086, 0x080a),
3023 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003024 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003025 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003026 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003027 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3028 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003029 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003030 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3031 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003032 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003033 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3034 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003035 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003036 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3037 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003038 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003039 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3040 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003041 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003042 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3043 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003044 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003045 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3046 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003047 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003048 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3049 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003050 /* Generic Intel */
3051 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3052 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3053 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003054 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003055 /* ATI SB 450/600/700/800/900 */
3056 { PCI_DEVICE(0x1002, 0x437b),
3057 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3058 { PCI_DEVICE(0x1002, 0x4383),
3059 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3060 /* AMD Hudson */
3061 { PCI_DEVICE(0x1022, 0x780d),
3062 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003063 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003064 { PCI_DEVICE(0x1002, 0x793b),
3065 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3066 { PCI_DEVICE(0x1002, 0x7919),
3067 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3068 { PCI_DEVICE(0x1002, 0x960f),
3069 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3070 { PCI_DEVICE(0x1002, 0x970f),
3071 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3072 { PCI_DEVICE(0x1002, 0xaa00),
3073 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3074 { PCI_DEVICE(0x1002, 0xaa08),
3075 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3076 { PCI_DEVICE(0x1002, 0xaa10),
3077 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3078 { PCI_DEVICE(0x1002, 0xaa18),
3079 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3080 { PCI_DEVICE(0x1002, 0xaa20),
3081 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3082 { PCI_DEVICE(0x1002, 0xaa28),
3083 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3084 { PCI_DEVICE(0x1002, 0xaa30),
3085 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3086 { PCI_DEVICE(0x1002, 0xaa38),
3087 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3088 { PCI_DEVICE(0x1002, 0xaa40),
3089 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3090 { PCI_DEVICE(0x1002, 0xaa48),
3091 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003092 { PCI_DEVICE(0x1002, 0x9902),
3093 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3094 { PCI_DEVICE(0x1002, 0xaaa0),
3095 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3096 { PCI_DEVICE(0x1002, 0xaaa8),
3097 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3098 { PCI_DEVICE(0x1002, 0xaab0),
3099 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003100 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003101 { PCI_DEVICE(0x1106, 0x3288),
3102 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003103 /* SIS966 */
3104 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3105 /* ULI M5461 */
3106 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3107 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003108 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3109 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3110 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003111 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003112 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003113 { PCI_DEVICE(0x6549, 0x1200),
3114 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003115 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003116#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3117 /* the following entry conflicts with snd-ctxfi driver,
3118 * as ctxfi driver mutates from HD-audio to native mode with
3119 * a special command sequence.
3120 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003121 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3122 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3123 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003124 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003125 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003126#else
3127 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003128 { PCI_DEVICE(0x1102, 0x0009),
3129 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003130 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003131#endif
Takashi Iwai5ae763b2012-05-08 10:34:08 +02003132 /* CTHDA chips */
3133 { PCI_DEVICE(0x1102, 0x0010),
3134 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3135 { PCI_DEVICE(0x1102, 0x0012),
3136 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003137 /* Vortex86MX */
3138 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003139 /* VMware HDAudio */
3140 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003141 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003142 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3143 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3144 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003145 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003146 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3147 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3148 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003149 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150 { 0, }
3151};
3152MODULE_DEVICE_TABLE(pci, azx_ids);
3153
3154/* pci_driver definition */
3155static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003156 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003157 .id_table = azx_ids,
3158 .probe = azx_probe,
3159 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003160#ifdef CONFIG_PM
3161 .suspend = azx_suspend,
3162 .resume = azx_resume,
3163#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164};
3165
3166static int __init alsa_card_azx_init(void)
3167{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003168 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003169}
3170
3171static void __exit alsa_card_azx_exit(void)
3172{
3173 pci_unregister_driver(&driver);
3174}
3175
3176module_init(alsa_card_azx_init)
3177module_exit(alsa_card_azx_exit)