blob: d9151264d91428cbe2e50bc1d9e6b5107979a2d9 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Zhenyu Wang036a4a72009-06-08 14:40:19 +080040/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010041static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050042ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080043{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000044 if ((dev_priv->irq_mask & mask) != 0) {
45 dev_priv->irq_mask &= ~mask;
46 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000047 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080048 }
49}
50
51static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050052ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080053{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000054 if ((dev_priv->irq_mask & mask) != mask) {
55 dev_priv->irq_mask |= mask;
56 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000057 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080058 }
59}
60
Keith Packard7c463582008-11-04 02:03:27 -080061void
62i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
63{
64 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080066
67 dev_priv->pipestat[pipe] |= mask;
68 /* Enable the interrupt, clear any pending status */
69 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000070 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080071 }
72}
73
74void
75i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
76{
77 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080079
80 dev_priv->pipestat[pipe] &= ~mask;
81 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000082 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080083 }
84}
85
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100086/**
Zhao Yakui01c66882009-10-28 05:10:00 +000087 * intel_enable_asle - enable ASLE interrupt for OpRegion
88 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000089void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000090{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000091 drm_i915_private_t *dev_priv = dev->dev_private;
92 unsigned long irqflags;
93
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070094 /* FIXME: opregion/asle for VLV */
95 if (IS_VALLEYVIEW(dev))
96 return;
97
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000099
Eric Anholtc619eed2010-01-28 16:45:52 -0800100 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500101 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800102 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000103 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700104 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800106 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800108 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000109
110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000111}
112
113/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700114 * i915_pipe_enabled - check if a pipe is enabled
115 * @dev: DRM device
116 * @pipe: pipe to check
117 *
118 * Reading certain registers when the pipe is disabled can hang the chip.
119 * Use this routine to make sure the PLL is running and the pipe is active
120 * before reading such registers if unsure.
121 */
122static int
123i915_pipe_enabled(struct drm_device *dev, int pipe)
124{
125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100126 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700127}
128
Keith Packard42f52ef2008-10-18 19:39:29 -0700129/* Called from drm generic code, passed a 'crtc', which
130 * we use as a pipe index
131 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700132static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133{
134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
135 unsigned long high_frame;
136 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100137 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700138
139 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800140 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700142 return 0;
143 }
144
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145 high_frame = PIPEFRAME(pipe);
146 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100147
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100154 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
155 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
156 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700157 } while (high1 != high2);
158
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 high1 >>= PIPE_FRAME_HIGH_SHIFT;
160 low >>= PIPE_FRAME_LOW_SHIFT;
161 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162}
163
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700164static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800165{
166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800168
169 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800170 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800171 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800172 return 0;
173 }
174
175 return I915_READ(reg);
176}
177
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700178static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100179 int *vpos, int *hpos)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
182 u32 vbl = 0, position = 0;
183 int vbl_start, vbl_end, htotal, vtotal;
184 bool in_vbl = true;
185 int ret = 0;
186
187 if (!i915_pipe_enabled(dev, pipe)) {
188 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190 return 0;
191 }
192
193 /* Get vtotal. */
194 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
195
196 if (INTEL_INFO(dev)->gen >= 4) {
197 /* No obvious pixelcount register. Only query vertical
198 * scanout position from Display scan line register.
199 */
200 position = I915_READ(PIPEDSL(pipe));
201
202 /* Decode into vertical scanout position. Don't have
203 * horizontal scanout position.
204 */
205 *vpos = position & 0x1fff;
206 *hpos = 0;
207 } else {
208 /* Have access to pixelcount since start of frame.
209 * We can split this into vertical and horizontal
210 * scanout position.
211 */
212 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
213
214 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
215 *vpos = position / htotal;
216 *hpos = position - (*vpos * htotal);
217 }
218
219 /* Query vblank area. */
220 vbl = I915_READ(VBLANK(pipe));
221
222 /* Test position against vblank region. */
223 vbl_start = vbl & 0x1fff;
224 vbl_end = (vbl >> 16) & 0x1fff;
225
226 if ((*vpos < vbl_start) || (*vpos > vbl_end))
227 in_vbl = false;
228
229 /* Inside "upper part" of vblank area? Apply corrective offset: */
230 if (in_vbl && (*vpos >= vbl_start))
231 *vpos = *vpos - vtotal;
232
233 /* Readouts valid? */
234 if (vbl > 0)
235 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
236
237 /* In vblank? */
238 if (in_vbl)
239 ret |= DRM_SCANOUTPOS_INVBL;
240
241 return ret;
242}
243
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700244static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100245 int *max_error,
246 struct timeval *vblank_time,
247 unsigned flags)
248{
Chris Wilson4041b852011-01-22 10:07:56 +0000249 struct drm_i915_private *dev_priv = dev->dev_private;
250 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251
Chris Wilson4041b852011-01-22 10:07:56 +0000252 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
253 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100254 return -EINVAL;
255 }
256
257 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000258 crtc = intel_get_crtc_for_pipe(dev, pipe);
259 if (crtc == NULL) {
260 DRM_ERROR("Invalid crtc %d\n", pipe);
261 return -EINVAL;
262 }
263
264 if (!crtc->enabled) {
265 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
266 return -EBUSY;
267 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268
269 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000270 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
271 vblank_time, flags,
272 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100273}
274
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275/*
276 * Handle hotplug events outside the interrupt handler proper.
277 */
278static void i915_hotplug_work_func(struct work_struct *work)
279{
280 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
281 hotplug_work);
282 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700283 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700285
Keith Packarda65e34c2011-07-25 10:04:56 -0700286 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800287 DRM_DEBUG_KMS("running encoder hotplug functions\n");
288
Chris Wilson4ef69c72010-09-09 15:14:28 +0100289 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
290 if (encoder->hot_plug)
291 encoder->hot_plug(encoder);
292
Keith Packard40ee3382011-07-28 15:31:19 -0700293 mutex_unlock(&mode_config->mutex);
294
Jesse Barnes5ca58282009-03-31 14:11:15 -0700295 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000296 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297}
298
Daniel Vetter92703882012-08-09 16:46:01 +0200299/* defined intel_pm.c */
300extern spinlock_t mchdev_lock;
301
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200302static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800303{
304 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000305 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200306 u8 new_delay;
307 unsigned long flags;
308
309 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800310
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200311 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
312
Daniel Vetter20e4d402012-08-08 23:35:39 +0200313 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200314
Jesse Barnes7648fa92010-05-20 14:28:11 -0700315 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000316 busy_up = I915_READ(RCPREVBSYTUPAVG);
317 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800318 max_avg = I915_READ(RCBMAXAVG);
319 min_avg = I915_READ(RCBMINAVG);
320
321 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000322 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200323 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
324 new_delay = dev_priv->ips.cur_delay - 1;
325 if (new_delay < dev_priv->ips.max_delay)
326 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
329 new_delay = dev_priv->ips.cur_delay + 1;
330 if (new_delay > dev_priv->ips.min_delay)
331 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800332 }
333
Jesse Barnes7648fa92010-05-20 14:28:11 -0700334 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200335 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336
Daniel Vetter92703882012-08-09 16:46:01 +0200337 spin_unlock_irqrestore(&mchdev_lock, flags);
338
Jesse Barnesf97108d2010-01-29 11:27:07 -0800339 return;
340}
341
Chris Wilson549f7362010-10-19 11:19:32 +0100342static void notify_ring(struct drm_device *dev,
343 struct intel_ring_buffer *ring)
344{
345 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000346
Chris Wilson475553d2011-01-20 09:52:56 +0000347 if (ring->obj == NULL)
348 return;
349
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100350 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson549f7362010-10-19 11:19:32 +0100352 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700353 if (i915_enable_hangcheck) {
354 dev_priv->hangcheck_count = 0;
355 mod_timer(&dev_priv->hangcheck_timer,
356 jiffies +
357 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
358 }
Chris Wilson549f7362010-10-19 11:19:32 +0100359}
360
Ben Widawsky4912d042011-04-25 11:25:20 -0700361static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800362{
Ben Widawsky4912d042011-04-25 11:25:20 -0700363 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200364 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700365 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100366 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800367
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 spin_lock_irq(&dev_priv->rps.lock);
369 pm_iir = dev_priv->rps.pm_iir;
370 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700371 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200372 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200373 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700374
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100375 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376 return;
377
Ben Widawsky4912d042011-04-25 11:25:20 -0700378 mutex_lock(&dev_priv->dev->struct_mutex);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379
380 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200381 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100382 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200383 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800384
Ben Widawsky79249632012-09-07 19:43:42 -0700385 /* sysfs frequency interfaces may have snuck in while servicing the
386 * interrupt
387 */
388 if (!(new_delay > dev_priv->rps.max_delay ||
389 new_delay < dev_priv->rps.min_delay)) {
390 gen6_set_rps(dev_priv->dev, new_delay);
391 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800392
Ben Widawsky4912d042011-04-25 11:25:20 -0700393 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800394}
395
Ben Widawskye3689192012-05-25 16:56:22 -0700396
397/**
398 * ivybridge_parity_work - Workqueue called when a parity error interrupt
399 * occurred.
400 * @work: workqueue struct
401 *
402 * Doesn't actually do anything except notify userspace. As a consequence of
403 * this event, userspace should try to remap the bad rows since statistically
404 * it is likely the same row is more likely to go bad again.
405 */
406static void ivybridge_parity_work(struct work_struct *work)
407{
408 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
409 parity_error_work);
410 u32 error_status, row, bank, subbank;
411 char *parity_event[5];
412 uint32_t misccpctl;
413 unsigned long flags;
414
415 /* We must turn off DOP level clock gating to access the L3 registers.
416 * In order to prevent a get/put style interface, acquire struct mutex
417 * any time we access those registers.
418 */
419 mutex_lock(&dev_priv->dev->struct_mutex);
420
421 misccpctl = I915_READ(GEN7_MISCCPCTL);
422 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
423 POSTING_READ(GEN7_MISCCPCTL);
424
425 error_status = I915_READ(GEN7_L3CDERRST1);
426 row = GEN7_PARITY_ERROR_ROW(error_status);
427 bank = GEN7_PARITY_ERROR_BANK(error_status);
428 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
429
430 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
431 GEN7_L3CDERRST1_ENABLE);
432 POSTING_READ(GEN7_L3CDERRST1);
433
434 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
435
436 spin_lock_irqsave(&dev_priv->irq_lock, flags);
437 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
438 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
439 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
440
441 mutex_unlock(&dev_priv->dev->struct_mutex);
442
443 parity_event[0] = "L3_PARITY_ERROR=1";
444 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
445 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
446 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
447 parity_event[4] = NULL;
448
449 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
450 KOBJ_CHANGE, parity_event);
451
452 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
453 row, bank, subbank);
454
455 kfree(parity_event[3]);
456 kfree(parity_event[2]);
457 kfree(parity_event[1]);
458}
459
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200460static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700461{
462 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
463 unsigned long flags;
464
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700465 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700466 return;
467
468 spin_lock_irqsave(&dev_priv->irq_lock, flags);
469 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
470 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
471 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
472
473 queue_work(dev_priv->wq, &dev_priv->parity_error_work);
474}
475
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200476static void snb_gt_irq_handler(struct drm_device *dev,
477 struct drm_i915_private *dev_priv,
478 u32 gt_iir)
479{
480
481 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
482 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
483 notify_ring(dev, &dev_priv->ring[RCS]);
484 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
485 notify_ring(dev, &dev_priv->ring[VCS]);
486 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
487 notify_ring(dev, &dev_priv->ring[BCS]);
488
489 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
490 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
491 GT_RENDER_CS_ERROR_INTERRUPT)) {
492 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
493 i915_handle_error(dev, false);
494 }
Ben Widawskye3689192012-05-25 16:56:22 -0700495
496 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
497 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200498}
499
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100500static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
501 u32 pm_iir)
502{
503 unsigned long flags;
504
505 /*
506 * IIR bits should never already be set because IMR should
507 * prevent an interrupt from being shown in IIR. The warning
508 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200509 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100510 * type is not a problem, it displays a problem in the logic.
511 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200512 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100513 */
514
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200515 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 dev_priv->rps.pm_iir |= pm_iir;
517 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100518 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100520
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200521 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522}
523
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700524static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
525{
526 struct drm_device *dev = (struct drm_device *) arg;
527 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
528 u32 iir, gt_iir, pm_iir;
529 irqreturn_t ret = IRQ_NONE;
530 unsigned long irqflags;
531 int pipe;
532 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700533 bool blc_event;
534
535 atomic_inc(&dev_priv->irq_received);
536
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700537 while (true) {
538 iir = I915_READ(VLV_IIR);
539 gt_iir = I915_READ(GTIIR);
540 pm_iir = I915_READ(GEN6_PMIIR);
541
542 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
543 goto out;
544
545 ret = IRQ_HANDLED;
546
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200547 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700548
549 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
550 for_each_pipe(pipe) {
551 int reg = PIPESTAT(pipe);
552 pipe_stats[pipe] = I915_READ(reg);
553
554 /*
555 * Clear the PIPE*STAT regs before the IIR
556 */
557 if (pipe_stats[pipe] & 0x8000ffff) {
558 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
559 DRM_DEBUG_DRIVER("pipe %c underrun\n",
560 pipe_name(pipe));
561 I915_WRITE(reg, pipe_stats[pipe]);
562 }
563 }
564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
565
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700566 for_each_pipe(pipe) {
567 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
568 drm_handle_vblank(dev, pipe);
569
570 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
571 intel_prepare_page_flip(dev, pipe);
572 intel_finish_page_flip(dev, pipe);
573 }
574 }
575
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700576 /* Consume port. Then clear IIR or we'll miss events */
577 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
578 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
579
580 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
581 hotplug_status);
582 if (hotplug_status & dev_priv->hotplug_supported_mask)
583 queue_work(dev_priv->wq,
584 &dev_priv->hotplug_work);
585
586 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
587 I915_READ(PORT_HOTPLUG_STAT);
588 }
589
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700590 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
591 blc_event = true;
592
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100593 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
594 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700595
596 I915_WRITE(GTIIR, gt_iir);
597 I915_WRITE(GEN6_PMIIR, pm_iir);
598 I915_WRITE(VLV_IIR, iir);
599 }
600
601out:
602 return ret;
603}
604
Adam Jackson23e81d62012-06-06 15:45:44 -0400605static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800606{
607 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800608 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800609
Jesse Barnes776ad802011-01-04 15:09:39 -0800610 if (pch_iir & SDE_AUDIO_POWER_MASK)
611 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
612 (pch_iir & SDE_AUDIO_POWER_MASK) >>
613 SDE_AUDIO_POWER_SHIFT);
614
615 if (pch_iir & SDE_GMBUS)
616 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
617
618 if (pch_iir & SDE_AUDIO_HDCP_MASK)
619 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
620
621 if (pch_iir & SDE_AUDIO_TRANS_MASK)
622 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
623
624 if (pch_iir & SDE_POISON)
625 DRM_ERROR("PCH poison interrupt\n");
626
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800627 if (pch_iir & SDE_FDI_MASK)
628 for_each_pipe(pipe)
629 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
630 pipe_name(pipe),
631 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800632
633 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
634 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
635
636 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
637 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
638
639 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
640 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
641 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
642 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
643}
644
Adam Jackson23e81d62012-06-06 15:45:44 -0400645static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
646{
647 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
648 int pipe;
649
650 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
651 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
652 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
653 SDE_AUDIO_POWER_SHIFT_CPT);
654
655 if (pch_iir & SDE_AUX_MASK_CPT)
656 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
657
658 if (pch_iir & SDE_GMBUS_CPT)
659 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
660
661 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
662 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
663
664 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
665 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
666
667 if (pch_iir & SDE_FDI_MASK_CPT)
668 for_each_pipe(pipe)
669 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
670 pipe_name(pipe),
671 I915_READ(FDI_RX_IIR(pipe)));
672}
673
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700674static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700675{
676 struct drm_device *dev = (struct drm_device *) arg;
677 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100678 u32 de_iir, gt_iir, de_ier, pm_iir;
679 irqreturn_t ret = IRQ_NONE;
680 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700681
682 atomic_inc(&dev_priv->irq_received);
683
684 /* disable master interrupt before clearing iir */
685 de_ier = I915_READ(DEIER);
686 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100687
688 gt_iir = I915_READ(GTIIR);
689 if (gt_iir) {
690 snb_gt_irq_handler(dev, dev_priv, gt_iir);
691 I915_WRITE(GTIIR, gt_iir);
692 ret = IRQ_HANDLED;
693 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700694
695 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100696 if (de_iir) {
697 if (de_iir & DE_GSE_IVB)
698 intel_opregion_gse_intr(dev);
699
700 for (i = 0; i < 3; i++) {
701 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
702 intel_prepare_page_flip(dev, i);
703 intel_finish_page_flip_plane(dev, i);
704 }
705 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
706 drm_handle_vblank(dev, i);
707 }
708
709 /* check event from PCH */
710 if (de_iir & DE_PCH_EVENT_IVB) {
711 u32 pch_iir = I915_READ(SDEIIR);
712
713 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
714 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400715 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100716
717 /* clear PCH hotplug event before clear CPU irq */
718 I915_WRITE(SDEIIR, pch_iir);
719 }
720
721 I915_WRITE(DEIIR, de_iir);
722 ret = IRQ_HANDLED;
723 }
724
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700725 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (pm_iir) {
727 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
728 gen6_queue_rps_work(dev_priv, pm_iir);
729 I915_WRITE(GEN6_PMIIR, pm_iir);
730 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700731 }
732
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700733 I915_WRITE(DEIER, de_ier);
734 POSTING_READ(DEIER);
735
736 return ret;
737}
738
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200739static void ilk_gt_irq_handler(struct drm_device *dev,
740 struct drm_i915_private *dev_priv,
741 u32 gt_iir)
742{
743 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
744 notify_ring(dev, &dev_priv->ring[RCS]);
745 if (gt_iir & GT_BSD_USER_INTERRUPT)
746 notify_ring(dev, &dev_priv->ring[VCS]);
747}
748
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700749static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800750{
Jesse Barnes46979952011-04-07 13:53:55 -0700751 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800752 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
753 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800754 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100755 u32 hotplug_mask;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100756
Jesse Barnes46979952011-04-07 13:53:55 -0700757 atomic_inc(&dev_priv->irq_received);
758
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000759 /* disable master interrupt before clearing iir */
760 de_ier = I915_READ(DEIER);
761 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000762 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000763
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800764 de_iir = I915_READ(DEIIR);
765 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000766 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800767 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800768
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800769 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
770 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800771 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800772
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100773 if (HAS_PCH_CPT(dev))
774 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
775 else
776 hotplug_mask = SDE_HOTPLUG_MASK;
777
Zou Nan haic7c85102010-01-15 10:29:06 +0800778 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800779
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200780 if (IS_GEN5(dev))
781 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
782 else
783 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800784
785 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100786 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800787
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800788 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800789 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100790 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800791 }
792
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800793 if (de_iir & DE_PLANEB_FLIP_DONE) {
794 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100795 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800796 }
Li Pengc062df62010-01-23 00:12:58 +0800797
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800798 if (de_iir & DE_PIPEA_VBLANK)
799 drm_handle_vblank(dev, 0);
800
801 if (de_iir & DE_PIPEB_VBLANK)
802 drm_handle_vblank(dev, 1);
803
Zou Nan haic7c85102010-01-15 10:29:06 +0800804 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800805 if (de_iir & DE_PCH_EVENT) {
806 if (pch_iir & hotplug_mask)
807 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400808 if (HAS_PCH_CPT(dev))
809 cpt_irq_handler(dev, pch_iir);
810 else
811 ibx_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800812 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800813
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200814 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
815 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800816
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100817 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
818 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800819
Zou Nan haic7c85102010-01-15 10:29:06 +0800820 /* should clear PCH hotplug event before clear CPU irq */
821 I915_WRITE(SDEIIR, pch_iir);
822 I915_WRITE(GTIIR, gt_iir);
823 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700824 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800825
826done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000827 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000828 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000829
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800830 return ret;
831}
832
Jesse Barnes8a905232009-07-11 16:48:03 -0400833/**
834 * i915_error_work_func - do process context error handling work
835 * @work: work struct
836 *
837 * Fire an error uevent so userspace can see that a hang or error
838 * was detected.
839 */
840static void i915_error_work_func(struct work_struct *work)
841{
842 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
843 error_work);
844 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400845 char *error_event[] = { "ERROR=1", NULL };
846 char *reset_event[] = { "RESET=1", NULL };
847 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400848
Ben Gamarif316a422009-09-14 17:48:46 -0400849 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400850
Ben Gamariba1234d2009-09-14 17:48:47 -0400851 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100852 DRM_DEBUG_DRIVER("resetting chip\n");
853 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200854 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100855 atomic_set(&dev_priv->mm.wedged, 0);
856 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400857 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100858 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400859 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400860}
861
Daniel Vetter85f9e502012-08-31 21:42:26 +0200862/* NB: please notice the memset */
863static void i915_get_extra_instdone(struct drm_device *dev,
864 uint32_t *instdone)
865{
866 struct drm_i915_private *dev_priv = dev->dev_private;
867 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
868
869 switch(INTEL_INFO(dev)->gen) {
870 case 2:
871 case 3:
872 instdone[0] = I915_READ(INSTDONE);
873 break;
874 case 4:
875 case 5:
876 case 6:
877 instdone[0] = I915_READ(INSTDONE_I965);
878 instdone[1] = I915_READ(INSTDONE1);
879 break;
880 default:
881 WARN_ONCE(1, "Unsupported platform\n");
882 case 7:
883 instdone[0] = I915_READ(GEN7_INSTDONE_1);
884 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
885 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
886 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
887 break;
888 }
889}
890
Chris Wilson3bd3c932010-08-19 08:19:30 +0100891#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000892static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000893i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000894 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000895{
896 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100897 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100898 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000899
Chris Wilson05394f32010-11-08 19:18:58 +0000900 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000901 return NULL;
902
Chris Wilson9da3da62012-06-01 15:20:22 +0100903 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000904
Chris Wilson9da3da62012-06-01 15:20:22 +0100905 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000906 if (dst == NULL)
907 return NULL;
908
Chris Wilson05394f32010-11-08 19:18:58 +0000909 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100910 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700911 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100912 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700913
Chris Wilsone56660d2010-08-07 11:01:26 +0100914 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000915 if (d == NULL)
916 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100917
Andrew Morton788885a2010-05-11 14:07:05 -0700918 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100919 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
920 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100921 void __iomem *s;
922
923 /* Simply ignore tiling or any overlapping fence.
924 * It's part of the error state, and this hopefully
925 * captures what the GPU read.
926 */
927
928 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
929 reloc_offset);
930 memcpy_fromio(d, s, PAGE_SIZE);
931 io_mapping_unmap_atomic(s);
932 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100933 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100934 void *s;
935
Chris Wilson9da3da62012-06-01 15:20:22 +0100936 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100937
Chris Wilson9da3da62012-06-01 15:20:22 +0100938 drm_clflush_pages(&page, 1);
939
940 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100941 memcpy(d, s, PAGE_SIZE);
942 kunmap_atomic(s);
943
Chris Wilson9da3da62012-06-01 15:20:22 +0100944 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100945 }
Andrew Morton788885a2010-05-11 14:07:05 -0700946 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100947
Chris Wilson9da3da62012-06-01 15:20:22 +0100948 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100949
950 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000951 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100952 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000953 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000954
955 return dst;
956
957unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100958 while (i--)
959 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000960 kfree(dst);
961 return NULL;
962}
963
964static void
965i915_error_object_free(struct drm_i915_error_object *obj)
966{
967 int page;
968
969 if (obj == NULL)
970 return;
971
972 for (page = 0; page < obj->page_count; page++)
973 kfree(obj->pages[page]);
974
975 kfree(obj);
976}
977
Daniel Vetter742cbee2012-04-27 15:17:39 +0200978void
979i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000980{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200981 struct drm_i915_error_state *error = container_of(error_ref,
982 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000983 int i;
984
Chris Wilson52d39a22012-02-15 11:25:37 +0000985 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
986 i915_error_object_free(error->ring[i].batchbuffer);
987 i915_error_object_free(error->ring[i].ringbuffer);
988 kfree(error->ring[i].requests);
989 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000990
Chris Wilson9df30792010-02-18 10:24:56 +0000991 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100992 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000993 kfree(error);
994}
Chris Wilson1b502472012-04-24 15:47:30 +0100995static void capture_bo(struct drm_i915_error_buffer *err,
996 struct drm_i915_gem_object *obj)
997{
998 err->size = obj->base.size;
999 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001000 err->rseqno = obj->last_read_seqno;
1001 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001002 err->gtt_offset = obj->gtt_offset;
1003 err->read_domains = obj->base.read_domains;
1004 err->write_domain = obj->base.write_domain;
1005 err->fence_reg = obj->fence_reg;
1006 err->pinned = 0;
1007 if (obj->pin_count > 0)
1008 err->pinned = 1;
1009 if (obj->user_pin_count > 0)
1010 err->pinned = -1;
1011 err->tiling = obj->tiling_mode;
1012 err->dirty = obj->dirty;
1013 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1014 err->ring = obj->ring ? obj->ring->id : -1;
1015 err->cache_level = obj->cache_level;
1016}
Chris Wilson9df30792010-02-18 10:24:56 +00001017
Chris Wilson1b502472012-04-24 15:47:30 +01001018static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1019 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001020{
1021 struct drm_i915_gem_object *obj;
1022 int i = 0;
1023
1024 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001025 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001026 if (++i == count)
1027 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001028 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001029
Chris Wilson1b502472012-04-24 15:47:30 +01001030 return i;
1031}
1032
1033static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1034 int count, struct list_head *head)
1035{
1036 struct drm_i915_gem_object *obj;
1037 int i = 0;
1038
1039 list_for_each_entry(obj, head, gtt_list) {
1040 if (obj->pin_count == 0)
1041 continue;
1042
1043 capture_bo(err++, obj);
1044 if (++i == count)
1045 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001046 }
1047
1048 return i;
1049}
1050
Chris Wilson748ebc62010-10-24 10:28:47 +01001051static void i915_gem_record_fences(struct drm_device *dev,
1052 struct drm_i915_error_state *error)
1053{
1054 struct drm_i915_private *dev_priv = dev->dev_private;
1055 int i;
1056
1057 /* Fences */
1058 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001059 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001060 case 6:
1061 for (i = 0; i < 16; i++)
1062 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1063 break;
1064 case 5:
1065 case 4:
1066 for (i = 0; i < 16; i++)
1067 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1068 break;
1069 case 3:
1070 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1071 for (i = 0; i < 8; i++)
1072 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1073 case 2:
1074 for (i = 0; i < 8; i++)
1075 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1076 break;
1077
1078 }
1079}
1080
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001081static struct drm_i915_error_object *
1082i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1083 struct intel_ring_buffer *ring)
1084{
1085 struct drm_i915_gem_object *obj;
1086 u32 seqno;
1087
1088 if (!ring->get_seqno)
1089 return NULL;
1090
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001091 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001092 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1093 if (obj->ring != ring)
1094 continue;
1095
Chris Wilson0201f1e2012-07-20 12:41:01 +01001096 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001097 continue;
1098
1099 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1100 continue;
1101
1102 /* We need to copy these to an anonymous buffer as the simplest
1103 * method to avoid being overwritten by userspace.
1104 */
1105 return i915_error_object_create(dev_priv, obj);
1106 }
1107
1108 return NULL;
1109}
1110
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001111static void i915_record_ring_state(struct drm_device *dev,
1112 struct drm_i915_error_state *error,
1113 struct intel_ring_buffer *ring)
1114{
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116
Daniel Vetter33f3f512011-12-14 13:57:39 +01001117 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001118 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001119 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001120 error->semaphore_mboxes[ring->id][0]
1121 = I915_READ(RING_SYNC_0(ring->mmio_base));
1122 error->semaphore_mboxes[ring->id][1]
1123 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001124 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001125
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001126 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001127 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001128 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1129 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1130 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001131 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001132 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001133 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001134 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001135 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001136 error->ipeir[ring->id] = I915_READ(IPEIR);
1137 error->ipehr[ring->id] = I915_READ(IPEHR);
1138 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001139 }
1140
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001141 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001142 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001143 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001144 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001145 error->head[ring->id] = I915_READ_HEAD(ring);
1146 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001147
1148 error->cpu_ring_head[ring->id] = ring->head;
1149 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001150}
1151
Chris Wilson52d39a22012-02-15 11:25:37 +00001152static void i915_gem_record_rings(struct drm_device *dev,
1153 struct drm_i915_error_state *error)
1154{
1155 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001156 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001157 struct drm_i915_gem_request *request;
1158 int i, count;
1159
Chris Wilsonb4519512012-05-11 14:29:30 +01001160 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001161 i915_record_ring_state(dev, error, ring);
1162
1163 error->ring[i].batchbuffer =
1164 i915_error_first_batchbuffer(dev_priv, ring);
1165
1166 error->ring[i].ringbuffer =
1167 i915_error_object_create(dev_priv, ring->obj);
1168
1169 count = 0;
1170 list_for_each_entry(request, &ring->request_list, list)
1171 count++;
1172
1173 error->ring[i].num_requests = count;
1174 error->ring[i].requests =
1175 kmalloc(count*sizeof(struct drm_i915_error_request),
1176 GFP_ATOMIC);
1177 if (error->ring[i].requests == NULL) {
1178 error->ring[i].num_requests = 0;
1179 continue;
1180 }
1181
1182 count = 0;
1183 list_for_each_entry(request, &ring->request_list, list) {
1184 struct drm_i915_error_request *erq;
1185
1186 erq = &error->ring[i].requests[count++];
1187 erq->seqno = request->seqno;
1188 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001189 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001190 }
1191 }
1192}
1193
Jesse Barnes8a905232009-07-11 16:48:03 -04001194/**
1195 * i915_capture_error_state - capture an error record for later analysis
1196 * @dev: drm device
1197 *
1198 * Should be called when an error is detected (either a hang or an error
1199 * interrupt) to capture error state from the time of the error. Fills
1200 * out a structure which becomes available in debugfs for user level tools
1201 * to pick up.
1202 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001203static void i915_capture_error_state(struct drm_device *dev)
1204{
1205 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001206 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001207 struct drm_i915_error_state *error;
1208 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001209 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001210
1211 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001212 error = dev_priv->first_error;
1213 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1214 if (error)
1215 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001216
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001217 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001218 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001219 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001220 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1221 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001222 }
1223
Chris Wilsonb6f78332011-02-01 14:15:55 +00001224 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1225 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001226
Daniel Vetter742cbee2012-04-27 15:17:39 +02001227 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001228 error->eir = I915_READ(EIR);
1229 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001230 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001231
1232 if (HAS_PCH_SPLIT(dev))
1233 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1234 else if (IS_VALLEYVIEW(dev))
1235 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1236 else if (IS_GEN2(dev))
1237 error->ier = I915_READ16(IER);
1238 else
1239 error->ier = I915_READ(IER);
1240
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 for_each_pipe(pipe)
1242 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001243
Daniel Vetter33f3f512011-12-14 13:57:39 +01001244 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001245 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001246 error->done_reg = I915_READ(DONE_REG);
1247 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001248
Ben Widawsky71e172e2012-08-20 16:15:13 -07001249 if (INTEL_INFO(dev)->gen == 7)
1250 error->err_int = I915_READ(GEN7_ERR_INT);
1251
Ben Widawsky050ee912012-08-22 11:32:15 -07001252 i915_get_extra_instdone(dev, error->extra_instdone);
1253
Chris Wilson748ebc62010-10-24 10:28:47 +01001254 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001255 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001256
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001257 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001258 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001259 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001260
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001261 i = 0;
1262 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1263 i++;
1264 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001265 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001266 if (obj->pin_count)
1267 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001268 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001269
Chris Wilson8e934db2011-01-24 12:34:00 +00001270 error->active_bo = NULL;
1271 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001272 if (i) {
1273 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001274 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001275 if (error->active_bo)
1276 error->pinned_bo =
1277 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001278 }
1279
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001280 if (error->active_bo)
1281 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001282 capture_active_bo(error->active_bo,
1283 error->active_bo_count,
1284 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001285
1286 if (error->pinned_bo)
1287 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001288 capture_pinned_bo(error->pinned_bo,
1289 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001290 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001291
Jesse Barnes8a905232009-07-11 16:48:03 -04001292 do_gettimeofday(&error->time);
1293
Chris Wilson6ef3d422010-08-04 20:26:07 +01001294 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001295 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001296
Chris Wilson9df30792010-02-18 10:24:56 +00001297 spin_lock_irqsave(&dev_priv->error_lock, flags);
1298 if (dev_priv->first_error == NULL) {
1299 dev_priv->first_error = error;
1300 error = NULL;
1301 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001302 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001303
1304 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001305 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001306}
1307
1308void i915_destroy_error_state(struct drm_device *dev)
1309{
1310 struct drm_i915_private *dev_priv = dev->dev_private;
1311 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001312 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001313
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001314 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001315 error = dev_priv->first_error;
1316 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001317 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001318
1319 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001320 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001321}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001322#else
1323#define i915_capture_error_state(x)
1324#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001325
Chris Wilson35aed2e2010-05-27 13:18:12 +01001326static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001327{
1328 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001329 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001330 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001331 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001332
Chris Wilson35aed2e2010-05-27 13:18:12 +01001333 if (!eir)
1334 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001335
Joe Perchesa70491c2012-03-18 13:00:11 -07001336 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001337
Ben Widawskybd9854f2012-08-23 15:18:09 -07001338 i915_get_extra_instdone(dev, instdone);
1339
Jesse Barnes8a905232009-07-11 16:48:03 -04001340 if (IS_G4X(dev)) {
1341 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1342 u32 ipeir = I915_READ(IPEIR_I965);
1343
Joe Perchesa70491c2012-03-18 13:00:11 -07001344 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1345 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001346 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1347 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001348 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001349 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001350 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001351 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001352 }
1353 if (eir & GM45_ERROR_PAGE_TABLE) {
1354 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001355 pr_err("page table error\n");
1356 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001357 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001358 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001359 }
1360 }
1361
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001362 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001363 if (eir & I915_ERROR_PAGE_TABLE) {
1364 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001365 pr_err("page table error\n");
1366 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001367 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001368 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001369 }
1370 }
1371
1372 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001373 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001375 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001376 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001377 /* pipestat has already been acked */
1378 }
1379 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001380 pr_err("instruction error\n");
1381 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001382 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1383 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001384 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001385 u32 ipeir = I915_READ(IPEIR);
1386
Joe Perchesa70491c2012-03-18 13:00:11 -07001387 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1388 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001389 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001390 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001391 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001392 } else {
1393 u32 ipeir = I915_READ(IPEIR_I965);
1394
Joe Perchesa70491c2012-03-18 13:00:11 -07001395 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1396 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001397 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001398 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001399 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001400 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001401 }
1402 }
1403
1404 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001405 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001406 eir = I915_READ(EIR);
1407 if (eir) {
1408 /*
1409 * some errors might have become stuck,
1410 * mask them.
1411 */
1412 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1413 I915_WRITE(EMR, I915_READ(EMR) | eir);
1414 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1415 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001416}
1417
1418/**
1419 * i915_handle_error - handle an error interrupt
1420 * @dev: drm device
1421 *
1422 * Do some basic checking of regsiter state at error interrupt time and
1423 * dump it to the syslog. Also call i915_capture_error_state() to make
1424 * sure we get a record and make it available in debugfs. Fire a uevent
1425 * so userspace knows something bad happened (should trigger collection
1426 * of a ring dump etc.).
1427 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001428void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001429{
1430 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001431 struct intel_ring_buffer *ring;
1432 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001433
1434 i915_capture_error_state(dev);
1435 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001436
Ben Gamariba1234d2009-09-14 17:48:47 -04001437 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001438 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001439 atomic_set(&dev_priv->mm.wedged, 1);
1440
Ben Gamari11ed50e2009-09-14 17:48:45 -04001441 /*
1442 * Wakeup waiting processes so they don't hang
1443 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001444 for_each_ring(ring, dev_priv, i)
1445 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001446 }
1447
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001448 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001449}
1450
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001451static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1452{
1453 drm_i915_private_t *dev_priv = dev->dev_private;
1454 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001456 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001457 struct intel_unpin_work *work;
1458 unsigned long flags;
1459 bool stall_detected;
1460
1461 /* Ignore early vblank irqs */
1462 if (intel_crtc == NULL)
1463 return;
1464
1465 spin_lock_irqsave(&dev->event_lock, flags);
1466 work = intel_crtc->unpin_work;
1467
1468 if (work == NULL || work->pending || !work->enable_stall_check) {
1469 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1470 spin_unlock_irqrestore(&dev->event_lock, flags);
1471 return;
1472 }
1473
1474 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001475 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001476 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001478 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1479 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001480 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001482 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001483 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001484 crtc->x * crtc->fb->bits_per_pixel/8);
1485 }
1486
1487 spin_unlock_irqrestore(&dev->event_lock, flags);
1488
1489 if (stall_detected) {
1490 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1491 intel_prepare_page_flip(dev, intel_crtc->plane);
1492 }
1493}
1494
Keith Packard42f52ef2008-10-18 19:39:29 -07001495/* Called from drm generic code, passed 'crtc' which
1496 * we use as a pipe index
1497 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001498static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001499{
1500 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001501 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001502
Chris Wilson5eddb702010-09-11 13:48:45 +01001503 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001504 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001505
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001506 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001507 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001508 i915_enable_pipestat(dev_priv, pipe,
1509 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001510 else
Keith Packard7c463582008-11-04 02:03:27 -08001511 i915_enable_pipestat(dev_priv, pipe,
1512 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001513
1514 /* maintain vblank delivery even in deep C-states */
1515 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001516 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001517 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001518
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001519 return 0;
1520}
1521
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001522static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001523{
1524 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1525 unsigned long irqflags;
1526
1527 if (!i915_pipe_enabled(dev, pipe))
1528 return -EINVAL;
1529
1530 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1531 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001532 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001533 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1534
1535 return 0;
1536}
1537
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001538static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001539{
1540 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1541 unsigned long irqflags;
1542
1543 if (!i915_pipe_enabled(dev, pipe))
1544 return -EINVAL;
1545
1546 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001547 ironlake_enable_display_irq(dev_priv,
1548 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001549 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1550
1551 return 0;
1552}
1553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001554static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1555{
1556 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1557 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001558 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001559
1560 if (!i915_pipe_enabled(dev, pipe))
1561 return -EINVAL;
1562
1563 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001564 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001565 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001566 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001567 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001568 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001569 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001570 i915_enable_pipestat(dev_priv, pipe,
1571 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001572 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1573
1574 return 0;
1575}
1576
Keith Packard42f52ef2008-10-18 19:39:29 -07001577/* Called from drm generic code, passed 'crtc' which
1578 * we use as a pipe index
1579 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001580static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001581{
1582 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001583 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001584
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001585 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001586 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001587 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001588
Jesse Barnesf796cf82011-04-07 13:58:17 -07001589 i915_disable_pipestat(dev_priv, pipe,
1590 PIPE_VBLANK_INTERRUPT_ENABLE |
1591 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1592 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1593}
1594
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001595static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001596{
1597 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1598 unsigned long irqflags;
1599
1600 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1601 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001602 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001603 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001604}
1605
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001606static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001607{
1608 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1609 unsigned long irqflags;
1610
1611 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001612 ironlake_disable_display_irq(dev_priv,
1613 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001614 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1615}
1616
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001617static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1618{
1619 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1620 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001621 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001622
1623 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001624 i915_disable_pipestat(dev_priv, pipe,
1625 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001626 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001627 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001628 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001629 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001630 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001631 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001632 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1633}
1634
Chris Wilson893eead2010-10-27 14:44:35 +01001635static u32
1636ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001637{
Chris Wilson893eead2010-10-27 14:44:35 +01001638 return list_entry(ring->request_list.prev,
1639 struct drm_i915_gem_request, list)->seqno;
1640}
1641
1642static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1643{
1644 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001645 i915_seqno_passed(ring->get_seqno(ring, false),
1646 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001647 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001648 if (waitqueue_active(&ring->irq_queue)) {
1649 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1650 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001651 wake_up_all(&ring->irq_queue);
1652 *err = true;
1653 }
1654 return true;
1655 }
1656 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001657}
1658
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001659static bool kick_ring(struct intel_ring_buffer *ring)
1660{
1661 struct drm_device *dev = ring->dev;
1662 struct drm_i915_private *dev_priv = dev->dev_private;
1663 u32 tmp = I915_READ_CTL(ring);
1664 if (tmp & RING_WAIT) {
1665 DRM_ERROR("Kicking stuck wait on %s\n",
1666 ring->name);
1667 I915_WRITE_CTL(ring, tmp);
1668 return true;
1669 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001670 return false;
1671}
1672
Chris Wilsond1e61e72012-04-10 17:00:41 +01001673static bool i915_hangcheck_hung(struct drm_device *dev)
1674{
1675 drm_i915_private_t *dev_priv = dev->dev_private;
1676
1677 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001678 bool hung = true;
1679
Chris Wilsond1e61e72012-04-10 17:00:41 +01001680 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1681 i915_handle_error(dev, true);
1682
1683 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001684 struct intel_ring_buffer *ring;
1685 int i;
1686
Chris Wilsond1e61e72012-04-10 17:00:41 +01001687 /* Is the chip hanging on a WAIT_FOR_EVENT?
1688 * If so we can simply poke the RB_WAIT bit
1689 * and break the hang. This should work on
1690 * all but the second generation chipsets.
1691 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001692 for_each_ring(ring, dev_priv, i)
1693 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001694 }
1695
Chris Wilsonb4519512012-05-11 14:29:30 +01001696 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001697 }
1698
1699 return false;
1700}
1701
Ben Gamarif65d9422009-09-14 17:48:44 -04001702/**
1703 * This is called when the chip hasn't reported back with completed
1704 * batchbuffers in a long time. The first time this is called we simply record
1705 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1706 * again, we assume the chip is wedged and try to fix it.
1707 */
1708void i915_hangcheck_elapsed(unsigned long data)
1709{
1710 struct drm_device *dev = (struct drm_device *)data;
1711 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001712 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001713 struct intel_ring_buffer *ring;
1714 bool err = false, idle;
1715 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001716
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001717 if (!i915_enable_hangcheck)
1718 return;
1719
Chris Wilsonb4519512012-05-11 14:29:30 +01001720 memset(acthd, 0, sizeof(acthd));
1721 idle = true;
1722 for_each_ring(ring, dev_priv, i) {
1723 idle &= i915_hangcheck_ring_idle(ring, &err);
1724 acthd[i] = intel_ring_get_active_head(ring);
1725 }
1726
Chris Wilson893eead2010-10-27 14:44:35 +01001727 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001728 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001729 if (err) {
1730 if (i915_hangcheck_hung(dev))
1731 return;
1732
Chris Wilson893eead2010-10-27 14:44:35 +01001733 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001734 }
1735
1736 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001737 return;
1738 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001739
Ben Widawskybd9854f2012-08-23 15:18:09 -07001740 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001741 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001742 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001743 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001744 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001745 } else {
1746 dev_priv->hangcheck_count = 0;
1747
Chris Wilsonb4519512012-05-11 14:29:30 +01001748 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001749 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001750 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001751
Chris Wilson893eead2010-10-27 14:44:35 +01001752repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001753 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001754 mod_timer(&dev_priv->hangcheck_timer,
1755 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001756}
1757
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758/* drm_dma.h hooks
1759*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001760static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001761{
1762 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1763
Jesse Barnes46979952011-04-07 13:53:55 -07001764 atomic_set(&dev_priv->irq_received, 0);
1765
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001766 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001767
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001768 /* XXX hotplug from PCH */
1769
1770 I915_WRITE(DEIMR, 0xffffffff);
1771 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001772 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001773
1774 /* and GT */
1775 I915_WRITE(GTIMR, 0xffffffff);
1776 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001777 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001778
1779 /* south display irq */
1780 I915_WRITE(SDEIMR, 0xffffffff);
1781 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001782 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001783}
1784
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001785static void valleyview_irq_preinstall(struct drm_device *dev)
1786{
1787 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1788 int pipe;
1789
1790 atomic_set(&dev_priv->irq_received, 0);
1791
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001792 /* VLV magic */
1793 I915_WRITE(VLV_IMR, 0);
1794 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1795 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1796 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1797
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001798 /* and GT */
1799 I915_WRITE(GTIIR, I915_READ(GTIIR));
1800 I915_WRITE(GTIIR, I915_READ(GTIIR));
1801 I915_WRITE(GTIMR, 0xffffffff);
1802 I915_WRITE(GTIER, 0x0);
1803 POSTING_READ(GTIER);
1804
1805 I915_WRITE(DPINVGTT, 0xff);
1806
1807 I915_WRITE(PORT_HOTPLUG_EN, 0);
1808 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1809 for_each_pipe(pipe)
1810 I915_WRITE(PIPESTAT(pipe), 0xffff);
1811 I915_WRITE(VLV_IIR, 0xffffffff);
1812 I915_WRITE(VLV_IMR, 0xffffffff);
1813 I915_WRITE(VLV_IER, 0x0);
1814 POSTING_READ(VLV_IER);
1815}
1816
Keith Packard7fe0b972011-09-19 13:31:02 -07001817/*
1818 * Enable digital hotplug on the PCH, and configure the DP short pulse
1819 * duration to 2ms (which is the minimum in the Display Port spec)
1820 *
1821 * This register is the same on all known PCH chips.
1822 */
1823
1824static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1825{
1826 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1827 u32 hotplug;
1828
1829 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1830 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1831 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1832 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1833 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1834 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1835}
1836
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001837static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001838{
1839 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1840 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001841 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1842 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001843 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001844 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001845
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001846 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001847
1848 /* should always can generate irq */
1849 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001850 I915_WRITE(DEIMR, dev_priv->irq_mask);
1851 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001852 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001853
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001854 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001855
1856 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001857 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001858
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001859 if (IS_GEN6(dev))
1860 render_irqs =
1861 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001862 GEN6_BSD_USER_INTERRUPT |
1863 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001864 else
1865 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001866 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001867 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001868 GT_BSD_USER_INTERRUPT;
1869 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001870 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001871
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001872 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001873 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1874 SDE_PORTB_HOTPLUG_CPT |
1875 SDE_PORTC_HOTPLUG_CPT |
1876 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001877 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001878 hotplug_mask = (SDE_CRT_HOTPLUG |
1879 SDE_PORTB_HOTPLUG |
1880 SDE_PORTC_HOTPLUG |
1881 SDE_PORTD_HOTPLUG |
1882 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001883 }
1884
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001885 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001886
1887 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001888 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1889 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001890 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001891
Keith Packard7fe0b972011-09-19 13:31:02 -07001892 ironlake_enable_pch_hotplug(dev);
1893
Jesse Barnesf97108d2010-01-29 11:27:07 -08001894 if (IS_IRONLAKE_M(dev)) {
1895 /* Clear & enable PCU event interrupts */
1896 I915_WRITE(DEIIR, DE_PCU_EVENT);
1897 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1898 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1899 }
1900
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001901 return 0;
1902}
1903
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001904static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001905{
1906 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1907 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001908 u32 display_mask =
1909 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1910 DE_PLANEC_FLIP_DONE_IVB |
1911 DE_PLANEB_FLIP_DONE_IVB |
1912 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001913 u32 render_irqs;
1914 u32 hotplug_mask;
1915
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001916 dev_priv->irq_mask = ~display_mask;
1917
1918 /* should always can generate irq */
1919 I915_WRITE(DEIIR, I915_READ(DEIIR));
1920 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001921 I915_WRITE(DEIER,
1922 display_mask |
1923 DE_PIPEC_VBLANK_IVB |
1924 DE_PIPEB_VBLANK_IVB |
1925 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001926 POSTING_READ(DEIER);
1927
Ben Widawsky15b9f802012-05-25 16:56:23 -07001928 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001929
1930 I915_WRITE(GTIIR, I915_READ(GTIIR));
1931 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1932
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001933 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001934 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001935 I915_WRITE(GTIER, render_irqs);
1936 POSTING_READ(GTIER);
1937
1938 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1939 SDE_PORTB_HOTPLUG_CPT |
1940 SDE_PORTC_HOTPLUG_CPT |
1941 SDE_PORTD_HOTPLUG_CPT);
1942 dev_priv->pch_irq_mask = ~hotplug_mask;
1943
1944 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1945 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1946 I915_WRITE(SDEIER, hotplug_mask);
1947 POSTING_READ(SDEIER);
1948
Keith Packard7fe0b972011-09-19 13:31:02 -07001949 ironlake_enable_pch_hotplug(dev);
1950
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001951 return 0;
1952}
1953
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001954static int valleyview_irq_postinstall(struct drm_device *dev)
1955{
1956 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001957 u32 enable_mask;
1958 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001959 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001960 u16 msid;
1961
1962 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001963 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1964 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1965 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001966 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1967
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001968 /*
1969 *Leave vblank interrupts masked initially. enable/disable will
1970 * toggle them based on usage.
1971 */
1972 dev_priv->irq_mask = (~enable_mask) |
1973 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1974 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001975
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001976 dev_priv->pipestat[0] = 0;
1977 dev_priv->pipestat[1] = 0;
1978
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001979 /* Hack for broken MSIs on VLV */
1980 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1981 pci_read_config_word(dev->pdev, 0x98, &msid);
1982 msid &= 0xff; /* mask out delivery bits */
1983 msid |= (1<<14);
1984 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1985
1986 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1987 I915_WRITE(VLV_IER, enable_mask);
1988 I915_WRITE(VLV_IIR, 0xffffffff);
1989 I915_WRITE(PIPESTAT(0), 0xffff);
1990 I915_WRITE(PIPESTAT(1), 0xffff);
1991 POSTING_READ(VLV_IER);
1992
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001993 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
1994 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
1995
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001996 I915_WRITE(VLV_IIR, 0xffffffff);
1997 I915_WRITE(VLV_IIR, 0xffffffff);
1998
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001999 dev_priv->gt_irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002000
2001 I915_WRITE(GTIIR, I915_READ(GTIIR));
2002 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002003 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2004 I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
2005 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
2006 GT_GEN6_BLT_USER_INTERRUPT |
2007 GT_GEN6_BSD_USER_INTERRUPT |
2008 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
2009 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
2010 GT_PIPE_NOTIFY |
2011 GT_RENDER_CS_ERROR_INTERRUPT |
2012 GT_SYNC_STATUS |
2013 GT_USER_INTERRUPT);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002014 POSTING_READ(GTIER);
2015
2016 /* ack & enable invalid PTE error interrupts */
2017#if 0 /* FIXME: add support to irq handler for checking these bits */
2018 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2019 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2020#endif
2021
2022 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2023#if 0 /* FIXME: check register definitions; some have moved */
2024 /* Note HDMI and DP share bits */
2025 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2026 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2027 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2028 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2029 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2030 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2031 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2032 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2033 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2034 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2035 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2036 hotplug_en |= CRT_HOTPLUG_INT_EN;
2037 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2038 }
2039#endif
2040
2041 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2042
2043 return 0;
2044}
2045
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002046static void valleyview_irq_uninstall(struct drm_device *dev)
2047{
2048 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2049 int pipe;
2050
2051 if (!dev_priv)
2052 return;
2053
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002054 for_each_pipe(pipe)
2055 I915_WRITE(PIPESTAT(pipe), 0xffff);
2056
2057 I915_WRITE(HWSTAM, 0xffffffff);
2058 I915_WRITE(PORT_HOTPLUG_EN, 0);
2059 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2060 for_each_pipe(pipe)
2061 I915_WRITE(PIPESTAT(pipe), 0xffff);
2062 I915_WRITE(VLV_IIR, 0xffffffff);
2063 I915_WRITE(VLV_IMR, 0xffffffff);
2064 I915_WRITE(VLV_IER, 0x0);
2065 POSTING_READ(VLV_IER);
2066}
2067
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002068static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002069{
2070 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002071
2072 if (!dev_priv)
2073 return;
2074
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002075 I915_WRITE(HWSTAM, 0xffffffff);
2076
2077 I915_WRITE(DEIMR, 0xffffffff);
2078 I915_WRITE(DEIER, 0x0);
2079 I915_WRITE(DEIIR, I915_READ(DEIIR));
2080
2081 I915_WRITE(GTIMR, 0xffffffff);
2082 I915_WRITE(GTIER, 0x0);
2083 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002084
2085 I915_WRITE(SDEIMR, 0xffffffff);
2086 I915_WRITE(SDEIER, 0x0);
2087 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002088}
2089
Chris Wilsonc2798b12012-04-22 21:13:57 +01002090static void i8xx_irq_preinstall(struct drm_device * dev)
2091{
2092 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2093 int pipe;
2094
2095 atomic_set(&dev_priv->irq_received, 0);
2096
2097 for_each_pipe(pipe)
2098 I915_WRITE(PIPESTAT(pipe), 0);
2099 I915_WRITE16(IMR, 0xffff);
2100 I915_WRITE16(IER, 0x0);
2101 POSTING_READ16(IER);
2102}
2103
2104static int i8xx_irq_postinstall(struct drm_device *dev)
2105{
2106 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2107
Chris Wilsonc2798b12012-04-22 21:13:57 +01002108 dev_priv->pipestat[0] = 0;
2109 dev_priv->pipestat[1] = 0;
2110
2111 I915_WRITE16(EMR,
2112 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2113
2114 /* Unmask the interrupts that we always want on. */
2115 dev_priv->irq_mask =
2116 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2117 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2118 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2119 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2120 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2121 I915_WRITE16(IMR, dev_priv->irq_mask);
2122
2123 I915_WRITE16(IER,
2124 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2125 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2126 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2127 I915_USER_INTERRUPT);
2128 POSTING_READ16(IER);
2129
2130 return 0;
2131}
2132
2133static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2134{
2135 struct drm_device *dev = (struct drm_device *) arg;
2136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002137 u16 iir, new_iir;
2138 u32 pipe_stats[2];
2139 unsigned long irqflags;
2140 int irq_received;
2141 int pipe;
2142 u16 flip_mask =
2143 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2144 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2145
2146 atomic_inc(&dev_priv->irq_received);
2147
2148 iir = I915_READ16(IIR);
2149 if (iir == 0)
2150 return IRQ_NONE;
2151
2152 while (iir & ~flip_mask) {
2153 /* Can't rely on pipestat interrupt bit in iir as it might
2154 * have been cleared after the pipestat interrupt was received.
2155 * It doesn't set the bit in iir again, but it still produces
2156 * interrupts (for non-MSI).
2157 */
2158 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2159 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2160 i915_handle_error(dev, false);
2161
2162 for_each_pipe(pipe) {
2163 int reg = PIPESTAT(pipe);
2164 pipe_stats[pipe] = I915_READ(reg);
2165
2166 /*
2167 * Clear the PIPE*STAT regs before the IIR
2168 */
2169 if (pipe_stats[pipe] & 0x8000ffff) {
2170 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2171 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2172 pipe_name(pipe));
2173 I915_WRITE(reg, pipe_stats[pipe]);
2174 irq_received = 1;
2175 }
2176 }
2177 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2178
2179 I915_WRITE16(IIR, iir & ~flip_mask);
2180 new_iir = I915_READ16(IIR); /* Flush posted writes */
2181
Daniel Vetterd05c6172012-04-26 23:28:09 +02002182 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002183
2184 if (iir & I915_USER_INTERRUPT)
2185 notify_ring(dev, &dev_priv->ring[RCS]);
2186
2187 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2188 drm_handle_vblank(dev, 0)) {
2189 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2190 intel_prepare_page_flip(dev, 0);
2191 intel_finish_page_flip(dev, 0);
2192 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2193 }
2194 }
2195
2196 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2197 drm_handle_vblank(dev, 1)) {
2198 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2199 intel_prepare_page_flip(dev, 1);
2200 intel_finish_page_flip(dev, 1);
2201 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2202 }
2203 }
2204
2205 iir = new_iir;
2206 }
2207
2208 return IRQ_HANDLED;
2209}
2210
2211static void i8xx_irq_uninstall(struct drm_device * dev)
2212{
2213 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2214 int pipe;
2215
Chris Wilsonc2798b12012-04-22 21:13:57 +01002216 for_each_pipe(pipe) {
2217 /* Clear enable bits; then clear status bits */
2218 I915_WRITE(PIPESTAT(pipe), 0);
2219 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2220 }
2221 I915_WRITE16(IMR, 0xffff);
2222 I915_WRITE16(IER, 0x0);
2223 I915_WRITE16(IIR, I915_READ16(IIR));
2224}
2225
Chris Wilsona266c7d2012-04-24 22:59:44 +01002226static void i915_irq_preinstall(struct drm_device * dev)
2227{
2228 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2229 int pipe;
2230
2231 atomic_set(&dev_priv->irq_received, 0);
2232
2233 if (I915_HAS_HOTPLUG(dev)) {
2234 I915_WRITE(PORT_HOTPLUG_EN, 0);
2235 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2236 }
2237
Chris Wilson00d98eb2012-04-24 22:59:48 +01002238 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002239 for_each_pipe(pipe)
2240 I915_WRITE(PIPESTAT(pipe), 0);
2241 I915_WRITE(IMR, 0xffffffff);
2242 I915_WRITE(IER, 0x0);
2243 POSTING_READ(IER);
2244}
2245
2246static int i915_irq_postinstall(struct drm_device *dev)
2247{
2248 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002249 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002250
Chris Wilsona266c7d2012-04-24 22:59:44 +01002251 dev_priv->pipestat[0] = 0;
2252 dev_priv->pipestat[1] = 0;
2253
Chris Wilson38bde182012-04-24 22:59:50 +01002254 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2255
2256 /* Unmask the interrupts that we always want on. */
2257 dev_priv->irq_mask =
2258 ~(I915_ASLE_INTERRUPT |
2259 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2260 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2261 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2262 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2263 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2264
2265 enable_mask =
2266 I915_ASLE_INTERRUPT |
2267 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2268 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2269 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2270 I915_USER_INTERRUPT;
2271
Chris Wilsona266c7d2012-04-24 22:59:44 +01002272 if (I915_HAS_HOTPLUG(dev)) {
2273 /* Enable in IER... */
2274 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2275 /* and unmask in IMR */
2276 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2277 }
2278
Chris Wilsona266c7d2012-04-24 22:59:44 +01002279 I915_WRITE(IMR, dev_priv->irq_mask);
2280 I915_WRITE(IER, enable_mask);
2281 POSTING_READ(IER);
2282
2283 if (I915_HAS_HOTPLUG(dev)) {
2284 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2285
Chris Wilsona266c7d2012-04-24 22:59:44 +01002286 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2287 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2288 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2289 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2290 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2291 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002292 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002293 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002294 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002295 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2296 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2297 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002298 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2299 }
2300
2301 /* Ignore TV since it's buggy */
2302
2303 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2304 }
2305
2306 intel_opregion_enable_asle(dev);
2307
2308 return 0;
2309}
2310
2311static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2312{
2313 struct drm_device *dev = (struct drm_device *) arg;
2314 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002315 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002316 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002317 u32 flip_mask =
2318 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2319 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2320 u32 flip[2] = {
2321 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2322 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2323 };
2324 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002325
2326 atomic_inc(&dev_priv->irq_received);
2327
2328 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002329 do {
2330 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002331 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002332
2333 /* Can't rely on pipestat interrupt bit in iir as it might
2334 * have been cleared after the pipestat interrupt was received.
2335 * It doesn't set the bit in iir again, but it still produces
2336 * interrupts (for non-MSI).
2337 */
2338 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2339 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2340 i915_handle_error(dev, false);
2341
2342 for_each_pipe(pipe) {
2343 int reg = PIPESTAT(pipe);
2344 pipe_stats[pipe] = I915_READ(reg);
2345
Chris Wilson38bde182012-04-24 22:59:50 +01002346 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002347 if (pipe_stats[pipe] & 0x8000ffff) {
2348 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2349 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2350 pipe_name(pipe));
2351 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002352 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002353 }
2354 }
2355 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2356
2357 if (!irq_received)
2358 break;
2359
Chris Wilsona266c7d2012-04-24 22:59:44 +01002360 /* Consume port. Then clear IIR or we'll miss events */
2361 if ((I915_HAS_HOTPLUG(dev)) &&
2362 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2363 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2364
2365 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2366 hotplug_status);
2367 if (hotplug_status & dev_priv->hotplug_supported_mask)
2368 queue_work(dev_priv->wq,
2369 &dev_priv->hotplug_work);
2370
2371 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002372 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002373 }
2374
Chris Wilson38bde182012-04-24 22:59:50 +01002375 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002376 new_iir = I915_READ(IIR); /* Flush posted writes */
2377
Chris Wilsona266c7d2012-04-24 22:59:44 +01002378 if (iir & I915_USER_INTERRUPT)
2379 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002380
Chris Wilsona266c7d2012-04-24 22:59:44 +01002381 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002382 int plane = pipe;
2383 if (IS_MOBILE(dev))
2384 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002385 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002386 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002387 if (iir & flip[plane]) {
2388 intel_prepare_page_flip(dev, plane);
2389 intel_finish_page_flip(dev, pipe);
2390 flip_mask &= ~flip[plane];
2391 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002392 }
2393
2394 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2395 blc_event = true;
2396 }
2397
Chris Wilsona266c7d2012-04-24 22:59:44 +01002398 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2399 intel_opregion_asle_intr(dev);
2400
2401 /* With MSI, interrupts are only generated when iir
2402 * transitions from zero to nonzero. If another bit got
2403 * set while we were handling the existing iir bits, then
2404 * we would never get another interrupt.
2405 *
2406 * This is fine on non-MSI as well, as if we hit this path
2407 * we avoid exiting the interrupt handler only to generate
2408 * another one.
2409 *
2410 * Note that for MSI this could cause a stray interrupt report
2411 * if an interrupt landed in the time between writing IIR and
2412 * the posting read. This should be rare enough to never
2413 * trigger the 99% of 100,000 interrupts test for disabling
2414 * stray interrupts.
2415 */
Chris Wilson38bde182012-04-24 22:59:50 +01002416 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002417 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002418 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002419
Daniel Vetterd05c6172012-04-26 23:28:09 +02002420 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002421
Chris Wilsona266c7d2012-04-24 22:59:44 +01002422 return ret;
2423}
2424
2425static void i915_irq_uninstall(struct drm_device * dev)
2426{
2427 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2428 int pipe;
2429
Chris Wilsona266c7d2012-04-24 22:59:44 +01002430 if (I915_HAS_HOTPLUG(dev)) {
2431 I915_WRITE(PORT_HOTPLUG_EN, 0);
2432 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2433 }
2434
Chris Wilson00d98eb2012-04-24 22:59:48 +01002435 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002436 for_each_pipe(pipe) {
2437 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002438 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002439 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2440 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002441 I915_WRITE(IMR, 0xffffffff);
2442 I915_WRITE(IER, 0x0);
2443
Chris Wilsona266c7d2012-04-24 22:59:44 +01002444 I915_WRITE(IIR, I915_READ(IIR));
2445}
2446
2447static void i965_irq_preinstall(struct drm_device * dev)
2448{
2449 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2450 int pipe;
2451
2452 atomic_set(&dev_priv->irq_received, 0);
2453
Chris Wilsonadca4732012-05-11 18:01:31 +01002454 I915_WRITE(PORT_HOTPLUG_EN, 0);
2455 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002456
2457 I915_WRITE(HWSTAM, 0xeffe);
2458 for_each_pipe(pipe)
2459 I915_WRITE(PIPESTAT(pipe), 0);
2460 I915_WRITE(IMR, 0xffffffff);
2461 I915_WRITE(IER, 0x0);
2462 POSTING_READ(IER);
2463}
2464
2465static int i965_irq_postinstall(struct drm_device *dev)
2466{
2467 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002468 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002469 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002470 u32 error_mask;
2471
Chris Wilsona266c7d2012-04-24 22:59:44 +01002472 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002473 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002474 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002475 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2476 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2477 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2478 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2479 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2480
2481 enable_mask = ~dev_priv->irq_mask;
2482 enable_mask |= I915_USER_INTERRUPT;
2483
2484 if (IS_G4X(dev))
2485 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002486
2487 dev_priv->pipestat[0] = 0;
2488 dev_priv->pipestat[1] = 0;
2489
Chris Wilsona266c7d2012-04-24 22:59:44 +01002490 /*
2491 * Enable some error detection, note the instruction error mask
2492 * bit is reserved, so we leave it masked.
2493 */
2494 if (IS_G4X(dev)) {
2495 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2496 GM45_ERROR_MEM_PRIV |
2497 GM45_ERROR_CP_PRIV |
2498 I915_ERROR_MEMORY_REFRESH);
2499 } else {
2500 error_mask = ~(I915_ERROR_PAGE_TABLE |
2501 I915_ERROR_MEMORY_REFRESH);
2502 }
2503 I915_WRITE(EMR, error_mask);
2504
2505 I915_WRITE(IMR, dev_priv->irq_mask);
2506 I915_WRITE(IER, enable_mask);
2507 POSTING_READ(IER);
2508
Chris Wilsonadca4732012-05-11 18:01:31 +01002509 /* Note HDMI and DP share hotplug bits */
2510 hotplug_en = 0;
2511 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2512 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2513 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2514 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2515 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2516 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002517 if (IS_G4X(dev)) {
2518 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2519 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2520 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2521 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2522 } else {
2523 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2524 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2525 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2526 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2527 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002528 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2529 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002530
Chris Wilsonadca4732012-05-11 18:01:31 +01002531 /* Programming the CRT detection parameters tends
2532 to generate a spurious hotplug event about three
2533 seconds later. So just do it once.
2534 */
2535 if (IS_G4X(dev))
2536 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2537 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002538 }
2539
Chris Wilsonadca4732012-05-11 18:01:31 +01002540 /* Ignore TV since it's buggy */
2541
2542 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2543
Chris Wilsona266c7d2012-04-24 22:59:44 +01002544 intel_opregion_enable_asle(dev);
2545
2546 return 0;
2547}
2548
2549static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2550{
2551 struct drm_device *dev = (struct drm_device *) arg;
2552 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002553 u32 iir, new_iir;
2554 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002555 unsigned long irqflags;
2556 int irq_received;
2557 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002558
2559 atomic_inc(&dev_priv->irq_received);
2560
2561 iir = I915_READ(IIR);
2562
Chris Wilsona266c7d2012-04-24 22:59:44 +01002563 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002564 bool blc_event = false;
2565
Chris Wilsona266c7d2012-04-24 22:59:44 +01002566 irq_received = iir != 0;
2567
2568 /* Can't rely on pipestat interrupt bit in iir as it might
2569 * have been cleared after the pipestat interrupt was received.
2570 * It doesn't set the bit in iir again, but it still produces
2571 * interrupts (for non-MSI).
2572 */
2573 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2574 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2575 i915_handle_error(dev, false);
2576
2577 for_each_pipe(pipe) {
2578 int reg = PIPESTAT(pipe);
2579 pipe_stats[pipe] = I915_READ(reg);
2580
2581 /*
2582 * Clear the PIPE*STAT regs before the IIR
2583 */
2584 if (pipe_stats[pipe] & 0x8000ffff) {
2585 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2586 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2587 pipe_name(pipe));
2588 I915_WRITE(reg, pipe_stats[pipe]);
2589 irq_received = 1;
2590 }
2591 }
2592 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2593
2594 if (!irq_received)
2595 break;
2596
2597 ret = IRQ_HANDLED;
2598
2599 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002600 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002601 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2602
2603 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2604 hotplug_status);
2605 if (hotplug_status & dev_priv->hotplug_supported_mask)
2606 queue_work(dev_priv->wq,
2607 &dev_priv->hotplug_work);
2608
2609 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2610 I915_READ(PORT_HOTPLUG_STAT);
2611 }
2612
2613 I915_WRITE(IIR, iir);
2614 new_iir = I915_READ(IIR); /* Flush posted writes */
2615
Chris Wilsona266c7d2012-04-24 22:59:44 +01002616 if (iir & I915_USER_INTERRUPT)
2617 notify_ring(dev, &dev_priv->ring[RCS]);
2618 if (iir & I915_BSD_USER_INTERRUPT)
2619 notify_ring(dev, &dev_priv->ring[VCS]);
2620
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002621 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002622 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002623
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002624 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002625 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002626
2627 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002628 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002629 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002630 i915_pageflip_stall_check(dev, pipe);
2631 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002632 }
2633
2634 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2635 blc_event = true;
2636 }
2637
2638
2639 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2640 intel_opregion_asle_intr(dev);
2641
2642 /* With MSI, interrupts are only generated when iir
2643 * transitions from zero to nonzero. If another bit got
2644 * set while we were handling the existing iir bits, then
2645 * we would never get another interrupt.
2646 *
2647 * This is fine on non-MSI as well, as if we hit this path
2648 * we avoid exiting the interrupt handler only to generate
2649 * another one.
2650 *
2651 * Note that for MSI this could cause a stray interrupt report
2652 * if an interrupt landed in the time between writing IIR and
2653 * the posting read. This should be rare enough to never
2654 * trigger the 99% of 100,000 interrupts test for disabling
2655 * stray interrupts.
2656 */
2657 iir = new_iir;
2658 }
2659
Daniel Vetterd05c6172012-04-26 23:28:09 +02002660 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002661
Chris Wilsona266c7d2012-04-24 22:59:44 +01002662 return ret;
2663}
2664
2665static void i965_irq_uninstall(struct drm_device * dev)
2666{
2667 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2668 int pipe;
2669
2670 if (!dev_priv)
2671 return;
2672
Chris Wilsonadca4732012-05-11 18:01:31 +01002673 I915_WRITE(PORT_HOTPLUG_EN, 0);
2674 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002675
2676 I915_WRITE(HWSTAM, 0xffffffff);
2677 for_each_pipe(pipe)
2678 I915_WRITE(PIPESTAT(pipe), 0);
2679 I915_WRITE(IMR, 0xffffffff);
2680 I915_WRITE(IER, 0x0);
2681
2682 for_each_pipe(pipe)
2683 I915_WRITE(PIPESTAT(pipe),
2684 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2685 I915_WRITE(IIR, I915_READ(IIR));
2686}
2687
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002688void intel_irq_init(struct drm_device *dev)
2689{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002690 struct drm_i915_private *dev_priv = dev->dev_private;
2691
2692 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2693 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002694 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vetter98fd81c2012-05-31 14:57:42 +02002695 INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002696
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002697 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2698 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002699 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002700 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2701 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2702 }
2703
Keith Packardc3613de2011-08-12 17:05:54 -07002704 if (drm_core_check_feature(dev, DRIVER_MODESET))
2705 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2706 else
2707 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002708 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2709
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002710 if (IS_VALLEYVIEW(dev)) {
2711 dev->driver->irq_handler = valleyview_irq_handler;
2712 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2713 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2714 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2715 dev->driver->enable_vblank = valleyview_enable_vblank;
2716 dev->driver->disable_vblank = valleyview_disable_vblank;
2717 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002718 /* Share pre & uninstall handlers with ILK/SNB */
2719 dev->driver->irq_handler = ivybridge_irq_handler;
2720 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2721 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2722 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2723 dev->driver->enable_vblank = ivybridge_enable_vblank;
2724 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002725 } else if (IS_HASWELL(dev)) {
2726 /* Share interrupts handling with IVB */
2727 dev->driver->irq_handler = ivybridge_irq_handler;
2728 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2729 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2730 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2731 dev->driver->enable_vblank = ivybridge_enable_vblank;
2732 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002733 } else if (HAS_PCH_SPLIT(dev)) {
2734 dev->driver->irq_handler = ironlake_irq_handler;
2735 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2736 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2737 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2738 dev->driver->enable_vblank = ironlake_enable_vblank;
2739 dev->driver->disable_vblank = ironlake_disable_vblank;
2740 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002741 if (INTEL_INFO(dev)->gen == 2) {
2742 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2743 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2744 dev->driver->irq_handler = i8xx_irq_handler;
2745 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002746 } else if (INTEL_INFO(dev)->gen == 3) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002747 /* IIR "flip pending" means done if this bit is set */
2748 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
2749
Chris Wilsona266c7d2012-04-24 22:59:44 +01002750 dev->driver->irq_preinstall = i915_irq_preinstall;
2751 dev->driver->irq_postinstall = i915_irq_postinstall;
2752 dev->driver->irq_uninstall = i915_irq_uninstall;
2753 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002754 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002755 dev->driver->irq_preinstall = i965_irq_preinstall;
2756 dev->driver->irq_postinstall = i965_irq_postinstall;
2757 dev->driver->irq_uninstall = i965_irq_uninstall;
2758 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002759 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002760 dev->driver->enable_vblank = i915_enable_vblank;
2761 dev->driver->disable_vblank = i915_disable_vblank;
2762 }
2763}