blob: 1d5bfdb4fe9787bd1c3507696e37b649d90dc7dd [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
40
41 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200566 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000568 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800569
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400571 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700572 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400573 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000574 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100575 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
576 ring->name,
577 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
578 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
579 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200580 ret = -EIO;
581 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582 }
583
Chris Wilson78501ea2010-10-27 12:18:21 +0100584 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
585 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800586 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100587 ringbuf->head = I915_READ_HEAD(ring);
588 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo82e104c2014-07-24 17:04:26 +0100589 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100590 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000592
Chris Wilson50f018d2013-06-10 11:20:19 +0100593 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
594
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200595out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530596 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200597
598 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700599}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800600
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100601void
602intel_fini_pipe_control(struct intel_engine_cs *ring)
603{
604 struct drm_device *dev = ring->dev;
605
606 if (ring->scratch.obj == NULL)
607 return;
608
609 if (INTEL_INFO(dev)->gen >= 5) {
610 kunmap(sg_page(ring->scratch.obj->pages->sgl));
611 i915_gem_object_ggtt_unpin(ring->scratch.obj);
612 }
613
614 drm_gem_object_unreference(&ring->scratch.obj->base);
615 ring->scratch.obj = NULL;
616}
617
618int
619intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000620{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000621 int ret;
622
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100623 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000624 return 0;
625
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100626 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
627 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628 DRM_ERROR("Failed to allocate seqno page\n");
629 ret = -ENOMEM;
630 goto err;
631 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100632
Daniel Vettera9cc7262014-02-14 14:01:13 +0100633 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
634 if (ret)
635 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100637 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638 if (ret)
639 goto err_unref;
640
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100641 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
642 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
643 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800644 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800646 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000647
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200648 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100649 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650 return 0;
651
652err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800653 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000654err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100655 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000656err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000657 return ret;
658}
659
Arun Siluvery86d7f232014-08-26 14:44:50 +0100660static inline void intel_ring_emit_wa(struct intel_engine_cs *ring,
661 u32 addr, u32 value)
662{
663 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
664 intel_ring_emit(ring, addr);
665 intel_ring_emit(ring, value);
666}
667
668static int gen8_init_workarounds(struct intel_engine_cs *ring)
669{
670 int ret;
671
672 /*
673 * workarounds applied in this fn are part of register state context,
674 * they need to be re-initialized followed by gpu reset, suspend/resume,
675 * module reload.
676 */
677
678 /*
679 * update the number of dwords required based on the
680 * actual number of workarounds applied
681 */
682 ret = intel_ring_begin(ring, 24);
683 if (ret)
684 return ret;
685
686 /* WaDisablePartialInstShootdown:bdw */
687 /* WaDisableThreadStallDopClockGating:bdw */
688 /* FIXME: Unclear whether we really need this on production bdw. */
689 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
690 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE
691 | STALL_DOP_GATING_DISABLE));
692
693 /* WaDisableDopClockGating:bdw May not be needed for production */
694 intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
695 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
696
697 /*
698 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
699 * pre-production hardware
700 */
701 intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
702 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS
703 | GEN8_SAMPLER_POWER_BYPASS_DIS));
704
705 intel_ring_emit_wa(ring, GEN7_HALF_SLICE_CHICKEN1,
706 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
707
708 intel_ring_emit_wa(ring, COMMON_SLICE_CHICKEN2,
709 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
710
711 /* Use Force Non-Coherent whenever executing a 3D context. This is a
712 * workaround for for a possible hang in the unlikely event a TLB
713 * invalidation occurs during a PSD flush.
714 */
715 intel_ring_emit_wa(ring, HDC_CHICKEN0,
716 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
717
718 /* Wa4x4STCOptimizationDisable:bdw */
719 intel_ring_emit_wa(ring, CACHE_MODE_1,
720 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
721
722 /*
723 * BSpec recommends 8x4 when MSAA is used,
724 * however in practice 16x4 seems fastest.
725 *
726 * Note that PS/WM thread counts depend on the WIZ hashing
727 * disable bit, which we don't touch here, but it's good
728 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
729 */
730 intel_ring_emit_wa(ring, GEN7_GT_MODE,
731 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
732
733 intel_ring_advance(ring);
734
735 return 0;
736}
737
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100738static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800739{
Chris Wilson78501ea2010-10-27 12:18:21 +0100740 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000741 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100742 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200743 if (ret)
744 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800745
Akash Goel61a563a2014-03-25 18:01:50 +0530746 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
747 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200748 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000749
750 /* We need to disable the AsyncFlip performance optimisations in order
751 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
752 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100753 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300754 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000755 */
756 if (INTEL_INFO(dev)->gen >= 6)
757 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
758
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000759 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530760 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000761 if (INTEL_INFO(dev)->gen == 6)
762 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000763 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000764
Akash Goel01fa0302014-03-24 23:00:04 +0530765 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000766 if (IS_GEN7(dev))
767 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530768 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000769 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100770
Jesse Barnes8d315282011-10-16 10:23:31 +0200771 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100772 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000773 if (ret)
774 return ret;
775 }
776
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200777 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700778 /* From the Sandybridge PRM, volume 1 part 3, page 24:
779 * "If this bit is set, STCunit will have LRA as replacement
780 * policy. [...] This bit must be reset. LRA replacement
781 * policy is not supported."
782 */
783 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200784 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800785 }
786
Daniel Vetter6b26c862012-04-24 14:04:12 +0200787 if (INTEL_INFO(dev)->gen >= 6)
788 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000789
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700790 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700791 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700792
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800793 return ret;
794}
795
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100796static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000797{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100798 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700799 struct drm_i915_private *dev_priv = dev->dev_private;
800
801 if (dev_priv->semaphore_obj) {
802 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
803 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
804 dev_priv->semaphore_obj = NULL;
805 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100806
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100807 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000808}
809
Ben Widawsky3e789982014-06-30 09:53:37 -0700810static int gen8_rcs_signal(struct intel_engine_cs *signaller,
811 unsigned int num_dwords)
812{
813#define MBOX_UPDATE_DWORDS 8
814 struct drm_device *dev = signaller->dev;
815 struct drm_i915_private *dev_priv = dev->dev_private;
816 struct intel_engine_cs *waiter;
817 int i, ret, num_rings;
818
819 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
820 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
821#undef MBOX_UPDATE_DWORDS
822
823 ret = intel_ring_begin(signaller, num_dwords);
824 if (ret)
825 return ret;
826
827 for_each_ring(waiter, dev_priv, i) {
828 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
829 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
830 continue;
831
832 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
833 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
834 PIPE_CONTROL_QW_WRITE |
835 PIPE_CONTROL_FLUSH_ENABLE);
836 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
837 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
838 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
839 intel_ring_emit(signaller, 0);
840 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
841 MI_SEMAPHORE_TARGET(waiter->id));
842 intel_ring_emit(signaller, 0);
843 }
844
845 return 0;
846}
847
848static int gen8_xcs_signal(struct intel_engine_cs *signaller,
849 unsigned int num_dwords)
850{
851#define MBOX_UPDATE_DWORDS 6
852 struct drm_device *dev = signaller->dev;
853 struct drm_i915_private *dev_priv = dev->dev_private;
854 struct intel_engine_cs *waiter;
855 int i, ret, num_rings;
856
857 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
858 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
859#undef MBOX_UPDATE_DWORDS
860
861 ret = intel_ring_begin(signaller, num_dwords);
862 if (ret)
863 return ret;
864
865 for_each_ring(waiter, dev_priv, i) {
866 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
867 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
868 continue;
869
870 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
871 MI_FLUSH_DW_OP_STOREDW);
872 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
873 MI_FLUSH_DW_USE_GTT);
874 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
875 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
876 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
877 MI_SEMAPHORE_TARGET(waiter->id));
878 intel_ring_emit(signaller, 0);
879 }
880
881 return 0;
882}
883
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100884static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700885 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000886{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700887 struct drm_device *dev = signaller->dev;
888 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100889 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700890 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700891
Ben Widawskya1444b72014-06-30 09:53:35 -0700892#define MBOX_UPDATE_DWORDS 3
893 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
894 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
895#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700896
897 ret = intel_ring_begin(signaller, num_dwords);
898 if (ret)
899 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700900
Ben Widawsky78325f22014-04-29 14:52:29 -0700901 for_each_ring(useless, dev_priv, i) {
902 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
903 if (mbox_reg != GEN6_NOSYNC) {
904 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
905 intel_ring_emit(signaller, mbox_reg);
906 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700907 }
908 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700909
Ben Widawskya1444b72014-06-30 09:53:35 -0700910 /* If num_dwords was rounded, make sure the tail pointer is correct */
911 if (num_rings % 2 == 0)
912 intel_ring_emit(signaller, MI_NOOP);
913
Ben Widawsky024a43e2014-04-29 14:52:30 -0700914 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000915}
916
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700917/**
918 * gen6_add_request - Update the semaphore mailbox registers
919 *
920 * @ring - ring that is adding a request
921 * @seqno - return seqno stuck into the ring
922 *
923 * Update the mailbox registers in the *other* rings with the current seqno.
924 * This acts like a signal in the canonical semaphore.
925 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000926static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100927gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000928{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700929 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000930
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700931 if (ring->semaphore.signal)
932 ret = ring->semaphore.signal(ring, 4);
933 else
934 ret = intel_ring_begin(ring, 4);
935
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000936 if (ret)
937 return ret;
938
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000939 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
940 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100941 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000942 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100943 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000944
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000945 return 0;
946}
947
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200948static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
949 u32 seqno)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 return dev_priv->last_seqno < seqno;
953}
954
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700955/**
956 * intel_ring_sync - sync the waiter to the signaller on seqno
957 *
958 * @waiter - ring that is waiting
959 * @signaller - ring which has, or will signal
960 * @seqno - seqno which the waiter will block on
961 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700962
963static int
964gen8_ring_sync(struct intel_engine_cs *waiter,
965 struct intel_engine_cs *signaller,
966 u32 seqno)
967{
968 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
969 int ret;
970
971 ret = intel_ring_begin(waiter, 4);
972 if (ret)
973 return ret;
974
975 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
976 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -0700977 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700978 MI_SEMAPHORE_SAD_GTE_SDD);
979 intel_ring_emit(waiter, seqno);
980 intel_ring_emit(waiter,
981 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
982 intel_ring_emit(waiter,
983 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
984 intel_ring_advance(waiter);
985 return 0;
986}
987
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700988static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100989gen6_ring_sync(struct intel_engine_cs *waiter,
990 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200991 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000992{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700993 u32 dw1 = MI_SEMAPHORE_MBOX |
994 MI_SEMAPHORE_COMPARE |
995 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700996 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
997 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000998
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700999 /* Throughout all of the GEM code, seqno passed implies our current
1000 * seqno is >= the last seqno executed. However for hardware the
1001 * comparison is strictly greater than.
1002 */
1003 seqno -= 1;
1004
Ben Widawskyebc348b2014-04-29 14:52:28 -07001005 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001006
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001007 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001008 if (ret)
1009 return ret;
1010
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001011 /* If seqno wrap happened, omit the wait with no-ops */
1012 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001013 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001014 intel_ring_emit(waiter, seqno);
1015 intel_ring_emit(waiter, 0);
1016 intel_ring_emit(waiter, MI_NOOP);
1017 } else {
1018 intel_ring_emit(waiter, MI_NOOP);
1019 intel_ring_emit(waiter, MI_NOOP);
1020 intel_ring_emit(waiter, MI_NOOP);
1021 intel_ring_emit(waiter, MI_NOOP);
1022 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001023 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001024
1025 return 0;
1026}
1027
Chris Wilsonc6df5412010-12-15 09:56:50 +00001028#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1029do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001030 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1031 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001032 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1033 intel_ring_emit(ring__, 0); \
1034 intel_ring_emit(ring__, 0); \
1035} while (0)
1036
1037static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001038pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001039{
Chris Wilson18393f62014-04-09 09:19:40 +01001040 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001041 int ret;
1042
1043 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1044 * incoherent with writes to memory, i.e. completely fubar,
1045 * so we need to use PIPE_NOTIFY instead.
1046 *
1047 * However, we also need to workaround the qword write
1048 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1049 * memory before requesting an interrupt.
1050 */
1051 ret = intel_ring_begin(ring, 32);
1052 if (ret)
1053 return ret;
1054
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001055 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001056 PIPE_CONTROL_WRITE_FLUSH |
1057 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001058 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001059 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001060 intel_ring_emit(ring, 0);
1061 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001062 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001063 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001064 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001065 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001066 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001067 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001068 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001069 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001070 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001071 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001072
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001073 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001074 PIPE_CONTROL_WRITE_FLUSH |
1075 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001076 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001077 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001078 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001079 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001080 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001081
Chris Wilsonc6df5412010-12-15 09:56:50 +00001082 return 0;
1083}
1084
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001085static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001086gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001087{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001088 /* Workaround to force correct ordering between irq and seqno writes on
1089 * ivb (and maybe also on snb) by reading from a CS register (like
1090 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001091 if (!lazy_coherency) {
1092 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1093 POSTING_READ(RING_ACTHD(ring->mmio_base));
1094 }
1095
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001096 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1097}
1098
1099static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001100ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001101{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001102 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1103}
1104
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001105static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001106ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001107{
1108 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1109}
1110
Chris Wilsonc6df5412010-12-15 09:56:50 +00001111static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001112pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001113{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001114 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001115}
1116
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001117static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001118pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001119{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001120 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001121}
1122
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001123static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001124gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001125{
1126 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001127 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001128 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001129
1130 if (!dev->irq_enabled)
1131 return false;
1132
Chris Wilson7338aef2012-04-24 21:48:47 +01001133 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001134 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001135 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001136 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001137
1138 return true;
1139}
1140
1141static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001142gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001143{
1144 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001145 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001146 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001147
Chris Wilson7338aef2012-04-24 21:48:47 +01001148 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001149 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001150 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001151 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001152}
1153
1154static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001155i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001156{
Chris Wilson78501ea2010-10-27 12:18:21 +01001157 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001158 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001159 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001160
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001161 if (!dev->irq_enabled)
1162 return false;
1163
Chris Wilson7338aef2012-04-24 21:48:47 +01001164 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001165 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001166 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1167 I915_WRITE(IMR, dev_priv->irq_mask);
1168 POSTING_READ(IMR);
1169 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001170 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001171
1172 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001173}
1174
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001175static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001176i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001177{
Chris Wilson78501ea2010-10-27 12:18:21 +01001178 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001179 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001180 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001181
Chris Wilson7338aef2012-04-24 21:48:47 +01001182 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001183 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001184 dev_priv->irq_mask |= ring->irq_enable_mask;
1185 I915_WRITE(IMR, dev_priv->irq_mask);
1186 POSTING_READ(IMR);
1187 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001188 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001189}
1190
Chris Wilsonc2798b12012-04-22 21:13:57 +01001191static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001192i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001193{
1194 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001195 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001196 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001197
1198 if (!dev->irq_enabled)
1199 return false;
1200
Chris Wilson7338aef2012-04-24 21:48:47 +01001201 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001202 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001203 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1204 I915_WRITE16(IMR, dev_priv->irq_mask);
1205 POSTING_READ16(IMR);
1206 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001207 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001208
1209 return true;
1210}
1211
1212static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001213i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001214{
1215 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001216 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001217 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001218
Chris Wilson7338aef2012-04-24 21:48:47 +01001219 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001220 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001221 dev_priv->irq_mask |= ring->irq_enable_mask;
1222 I915_WRITE16(IMR, dev_priv->irq_mask);
1223 POSTING_READ16(IMR);
1224 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001225 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001226}
1227
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001228void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001229{
Eric Anholt45930102011-05-06 17:12:35 -07001230 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001231 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001232 u32 mmio = 0;
1233
1234 /* The ring status page addresses are no longer next to the rest of
1235 * the ring registers as of gen7.
1236 */
1237 if (IS_GEN7(dev)) {
1238 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001239 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001240 mmio = RENDER_HWS_PGA_GEN7;
1241 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001242 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001243 mmio = BLT_HWS_PGA_GEN7;
1244 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001245 /*
1246 * VCS2 actually doesn't exist on Gen7. Only shut up
1247 * gcc switch check warning
1248 */
1249 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001250 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001251 mmio = BSD_HWS_PGA_GEN7;
1252 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001253 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001254 mmio = VEBOX_HWS_PGA_GEN7;
1255 break;
Eric Anholt45930102011-05-06 17:12:35 -07001256 }
1257 } else if (IS_GEN6(ring->dev)) {
1258 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1259 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001260 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001261 mmio = RING_HWS_PGA(ring->mmio_base);
1262 }
1263
Chris Wilson78501ea2010-10-27 12:18:21 +01001264 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1265 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001266
Damien Lespiaudc616b82014-03-13 01:40:28 +00001267 /*
1268 * Flush the TLB for this page
1269 *
1270 * FIXME: These two bits have disappeared on gen8, so a question
1271 * arises: do we still need this and if so how should we go about
1272 * invalidating the TLB?
1273 */
1274 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001275 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301276
1277 /* ring should be idle before issuing a sync flush*/
1278 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1279
Chris Wilson884020b2013-08-06 19:01:14 +01001280 I915_WRITE(reg,
1281 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1282 INSTPM_SYNC_FLUSH));
1283 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1284 1000))
1285 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1286 ring->name);
1287 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001288}
1289
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001291bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001292 u32 invalidate_domains,
1293 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001294{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001295 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001297 ret = intel_ring_begin(ring, 2);
1298 if (ret)
1299 return ret;
1300
1301 intel_ring_emit(ring, MI_FLUSH);
1302 intel_ring_emit(ring, MI_NOOP);
1303 intel_ring_advance(ring);
1304 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001305}
1306
Chris Wilson3cce4692010-10-27 16:11:02 +01001307static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001308i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001309{
Chris Wilson3cce4692010-10-27 16:11:02 +01001310 int ret;
1311
1312 ret = intel_ring_begin(ring, 4);
1313 if (ret)
1314 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001315
Chris Wilson3cce4692010-10-27 16:11:02 +01001316 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1317 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001318 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001319 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001320 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001321
Chris Wilson3cce4692010-10-27 16:11:02 +01001322 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001323}
1324
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001325static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001326gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001327{
1328 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001329 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001330 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001331
1332 if (!dev->irq_enabled)
1333 return false;
1334
Chris Wilson7338aef2012-04-24 21:48:47 +01001335 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001336 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001337 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001338 I915_WRITE_IMR(ring,
1339 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001340 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001341 else
1342 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001343 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001344 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001345 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001346
1347 return true;
1348}
1349
1350static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001351gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001352{
1353 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001354 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001355 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001356
Chris Wilson7338aef2012-04-24 21:48:47 +01001357 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001358 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001359 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001360 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001361 else
1362 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001363 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001364 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001365 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001366}
1367
Ben Widawskya19d2932013-05-28 19:22:30 -07001368static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001369hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001370{
1371 struct drm_device *dev = ring->dev;
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373 unsigned long flags;
1374
1375 if (!dev->irq_enabled)
1376 return false;
1377
Daniel Vetter59cdb632013-07-04 23:35:28 +02001378 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001379 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001380 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001381 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001382 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001383 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001384
1385 return true;
1386}
1387
1388static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001389hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001390{
1391 struct drm_device *dev = ring->dev;
1392 struct drm_i915_private *dev_priv = dev->dev_private;
1393 unsigned long flags;
1394
1395 if (!dev->irq_enabled)
1396 return;
1397
Daniel Vetter59cdb632013-07-04 23:35:28 +02001398 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001399 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001400 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001401 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001402 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001403 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001404}
1405
Ben Widawskyabd58f02013-11-02 21:07:09 -07001406static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001407gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001408{
1409 struct drm_device *dev = ring->dev;
1410 struct drm_i915_private *dev_priv = dev->dev_private;
1411 unsigned long flags;
1412
1413 if (!dev->irq_enabled)
1414 return false;
1415
1416 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1417 if (ring->irq_refcount++ == 0) {
1418 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1419 I915_WRITE_IMR(ring,
1420 ~(ring->irq_enable_mask |
1421 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1422 } else {
1423 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1424 }
1425 POSTING_READ(RING_IMR(ring->mmio_base));
1426 }
1427 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1428
1429 return true;
1430}
1431
1432static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001433gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001434{
1435 struct drm_device *dev = ring->dev;
1436 struct drm_i915_private *dev_priv = dev->dev_private;
1437 unsigned long flags;
1438
1439 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1440 if (--ring->irq_refcount == 0) {
1441 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1442 I915_WRITE_IMR(ring,
1443 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1444 } else {
1445 I915_WRITE_IMR(ring, ~0);
1446 }
1447 POSTING_READ(RING_IMR(ring->mmio_base));
1448 }
1449 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1450}
1451
Zou Nan haid1b851f2010-05-21 09:08:57 +08001452static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001453i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001454 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001455 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001456{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001457 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001458
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001459 ret = intel_ring_begin(ring, 2);
1460 if (ret)
1461 return ret;
1462
Chris Wilson78501ea2010-10-27 12:18:21 +01001463 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001464 MI_BATCH_BUFFER_START |
1465 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001466 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001467 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001468 intel_ring_advance(ring);
1469
Zou Nan haid1b851f2010-05-21 09:08:57 +08001470 return 0;
1471}
1472
Daniel Vetterb45305f2012-12-17 16:21:27 +01001473/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1474#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001475static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001476i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001477 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001478 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001479{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001480 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001481
Daniel Vetterb45305f2012-12-17 16:21:27 +01001482 if (flags & I915_DISPATCH_PINNED) {
1483 ret = intel_ring_begin(ring, 4);
1484 if (ret)
1485 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001486
Daniel Vetterb45305f2012-12-17 16:21:27 +01001487 intel_ring_emit(ring, MI_BATCH_BUFFER);
1488 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1489 intel_ring_emit(ring, offset + len - 8);
1490 intel_ring_emit(ring, MI_NOOP);
1491 intel_ring_advance(ring);
1492 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001493 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001494
1495 if (len > I830_BATCH_LIMIT)
1496 return -ENOSPC;
1497
1498 ret = intel_ring_begin(ring, 9+3);
1499 if (ret)
1500 return ret;
1501 /* Blit the batch (which has now all relocs applied) to the stable batch
1502 * scratch bo area (so that the CS never stumbles over its tlb
1503 * invalidation bug) ... */
1504 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1505 XY_SRC_COPY_BLT_WRITE_ALPHA |
1506 XY_SRC_COPY_BLT_WRITE_RGB);
1507 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1508 intel_ring_emit(ring, 0);
1509 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1510 intel_ring_emit(ring, cs_offset);
1511 intel_ring_emit(ring, 0);
1512 intel_ring_emit(ring, 4096);
1513 intel_ring_emit(ring, offset);
1514 intel_ring_emit(ring, MI_FLUSH);
1515
1516 /* ... and execute it. */
1517 intel_ring_emit(ring, MI_BATCH_BUFFER);
1518 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1519 intel_ring_emit(ring, cs_offset + len - 8);
1520 intel_ring_advance(ring);
1521 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001522
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001523 return 0;
1524}
1525
1526static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001527i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001528 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001529 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001530{
1531 int ret;
1532
1533 ret = intel_ring_begin(ring, 2);
1534 if (ret)
1535 return ret;
1536
Chris Wilson65f56872012-04-17 16:38:12 +01001537 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001538 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001539 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001540
Eric Anholt62fdfea2010-05-21 13:26:39 -07001541 return 0;
1542}
1543
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001544static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001545{
Chris Wilson05394f32010-11-08 19:18:58 +00001546 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001547
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001548 obj = ring->status_page.obj;
1549 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001550 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001551
Chris Wilson9da3da62012-06-01 15:20:22 +01001552 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001553 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001554 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001555 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001556}
1557
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001558static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001559{
Chris Wilson05394f32010-11-08 19:18:58 +00001560 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001561
Chris Wilsone3efda42014-04-09 09:19:41 +01001562 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001563 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001564 int ret;
1565
1566 obj = i915_gem_alloc_object(ring->dev, 4096);
1567 if (obj == NULL) {
1568 DRM_ERROR("Failed to allocate status page\n");
1569 return -ENOMEM;
1570 }
1571
1572 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1573 if (ret)
1574 goto err_unref;
1575
Chris Wilson1f767e02014-07-03 17:33:03 -04001576 flags = 0;
1577 if (!HAS_LLC(ring->dev))
1578 /* On g33, we cannot place HWS above 256MiB, so
1579 * restrict its pinning to the low mappable arena.
1580 * Though this restriction is not documented for
1581 * gen4, gen5, or byt, they also behave similarly
1582 * and hang if the HWS is placed at the top of the
1583 * GTT. To generalise, it appears that all !llc
1584 * platforms have issues with us placing the HWS
1585 * above the mappable region (even though we never
1586 * actualy map it).
1587 */
1588 flags |= PIN_MAPPABLE;
1589 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001590 if (ret) {
1591err_unref:
1592 drm_gem_object_unreference(&obj->base);
1593 return ret;
1594 }
1595
1596 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001597 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001598
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001599 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001600 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001601 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001602
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001603 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1604 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001605
1606 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001607}
1608
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001609static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001610{
1611 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001612
1613 if (!dev_priv->status_page_dmah) {
1614 dev_priv->status_page_dmah =
1615 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1616 if (!dev_priv->status_page_dmah)
1617 return -ENOMEM;
1618 }
1619
Chris Wilson6b8294a2012-11-16 11:43:20 +00001620 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1621 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1622
1623 return 0;
1624}
1625
Oscar Mateo84c23772014-07-24 17:04:15 +01001626void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001627{
Oscar Mateo2919d292014-07-03 16:28:02 +01001628 if (!ringbuf->obj)
1629 return;
1630
1631 iounmap(ringbuf->virtual_start);
1632 i915_gem_object_ggtt_unpin(ringbuf->obj);
1633 drm_gem_object_unreference(&ringbuf->obj->base);
1634 ringbuf->obj = NULL;
1635}
1636
Oscar Mateo84c23772014-07-24 17:04:15 +01001637int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1638 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001639{
Chris Wilsone3efda42014-04-09 09:19:41 +01001640 struct drm_i915_private *dev_priv = to_i915(dev);
1641 struct drm_i915_gem_object *obj;
1642 int ret;
1643
Oscar Mateo2919d292014-07-03 16:28:02 +01001644 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001645 return 0;
1646
1647 obj = NULL;
1648 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001649 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001650 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001651 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001652 if (obj == NULL)
1653 return -ENOMEM;
1654
Akash Goel24f3a8c2014-06-17 10:59:42 +05301655 /* mark ring buffers as read-only from GPU side by default */
1656 obj->gt_ro = 1;
1657
Chris Wilsone3efda42014-04-09 09:19:41 +01001658 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1659 if (ret)
1660 goto err_unref;
1661
1662 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1663 if (ret)
1664 goto err_unpin;
1665
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001666 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001667 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001668 ringbuf->size);
1669 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001670 ret = -EINVAL;
1671 goto err_unpin;
1672 }
1673
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001674 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001675 return 0;
1676
1677err_unpin:
1678 i915_gem_object_ggtt_unpin(obj);
1679err_unref:
1680 drm_gem_object_unreference(&obj->base);
1681 return ret;
1682}
1683
Ben Widawskyc43b5632012-04-16 14:07:40 -07001684static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001685 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001686{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001687 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001688 int ret;
1689
Oscar Mateo8ee14972014-05-22 14:13:34 +01001690 if (ringbuf == NULL) {
1691 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1692 if (!ringbuf)
1693 return -ENOMEM;
1694 ring->buffer = ringbuf;
1695 }
1696
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001697 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001698 INIT_LIST_HEAD(&ring->active_list);
1699 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001700 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001701 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001702 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001703 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001704
Chris Wilsonb259f672011-03-29 13:19:09 +01001705 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001706
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001707 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001708 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001709 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001710 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001711 } else {
1712 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001713 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001714 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001715 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001716 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001717
Oscar Mateo2919d292014-07-03 16:28:02 +01001718 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001719 if (ret) {
1720 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001721 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001722 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001723
Chris Wilson55249ba2010-12-22 14:04:47 +00001724 /* Workaround an erratum on the i830 which causes a hang if
1725 * the TAIL pointer points to within the last 2 cachelines
1726 * of the buffer.
1727 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001728 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001729 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001730 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001731
Brad Volkin44e895a2014-05-10 14:10:43 -07001732 ret = i915_cmd_parser_init_ring(ring);
1733 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001734 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001735
Oscar Mateo8ee14972014-05-22 14:13:34 +01001736 ret = ring->init(ring);
1737 if (ret)
1738 goto error;
1739
1740 return 0;
1741
1742error:
1743 kfree(ringbuf);
1744 ring->buffer = NULL;
1745 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001746}
1747
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001748void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001749{
Chris Wilsone3efda42014-04-09 09:19:41 +01001750 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001751 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001752
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001753 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001754 return;
1755
Chris Wilsone3efda42014-04-09 09:19:41 +01001756 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001757 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001758
Oscar Mateo2919d292014-07-03 16:28:02 +01001759 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001760 ring->preallocated_lazy_request = NULL;
1761 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001762
Zou Nan hai8d192152010-11-02 16:31:01 +08001763 if (ring->cleanup)
1764 ring->cleanup(ring);
1765
Chris Wilson78501ea2010-10-27 12:18:21 +01001766 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001767
1768 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001769
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001770 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001771 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001772}
1773
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001774static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001775{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001776 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001777 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001778 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001779 int ret;
1780
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001781 if (ringbuf->last_retired_head != -1) {
1782 ringbuf->head = ringbuf->last_retired_head;
1783 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001784
Oscar Mateo82e104c2014-07-24 17:04:26 +01001785 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001786 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001787 return 0;
1788 }
1789
1790 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001791 if (__intel_ring_space(request->tail, ringbuf->tail,
1792 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001793 seqno = request->seqno;
1794 break;
1795 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001796 }
1797
1798 if (seqno == 0)
1799 return -ENOSPC;
1800
Chris Wilson1f709992014-01-27 22:43:07 +00001801 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001802 if (ret)
1803 return ret;
1804
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001805 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001806 ringbuf->head = ringbuf->last_retired_head;
1807 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001808
Oscar Mateo82e104c2014-07-24 17:04:26 +01001809 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001810 return 0;
1811}
1812
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001813static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001814{
Chris Wilson78501ea2010-10-27 12:18:21 +01001815 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001816 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001817 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001818 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001819 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001820
Chris Wilsona71d8d92012-02-15 11:25:36 +00001821 ret = intel_ring_wait_request(ring, n);
1822 if (ret != -ENOSPC)
1823 return ret;
1824
Chris Wilson09246732013-08-10 22:16:32 +01001825 /* force the tail write in case we have been skipping them */
1826 __intel_ring_advance(ring);
1827
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001828 /* With GEM the hangcheck timer should kick us out of the loop,
1829 * leaving it early runs the risk of corrupting GEM state (due
1830 * to running on almost untested codepaths). But on resume
1831 * timers don't work yet, so prevent a complete hang in that
1832 * case by choosing an insanely large timeout. */
1833 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001834
Chris Wilsondcfe0502014-05-05 09:07:32 +01001835 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001836 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001837 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001838 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001839 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001840 ret = 0;
1841 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001842 }
1843
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001844 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1845 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001846 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1847 if (master_priv->sarea_priv)
1848 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1849 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001850
Chris Wilsone60a0b12010-10-13 10:09:14 +01001851 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001852
Chris Wilsondcfe0502014-05-05 09:07:32 +01001853 if (dev_priv->mm.interruptible && signal_pending(current)) {
1854 ret = -ERESTARTSYS;
1855 break;
1856 }
1857
Daniel Vetter33196de2012-11-14 17:14:05 +01001858 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1859 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001860 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001861 break;
1862
1863 if (time_after(jiffies, end)) {
1864 ret = -EBUSY;
1865 break;
1866 }
1867 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001868 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001869 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001870}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001871
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001872static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001873{
1874 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001875 struct intel_ringbuffer *ringbuf = ring->buffer;
1876 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001877
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001878 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001879 int ret = ring_wait_for_space(ring, rem);
1880 if (ret)
1881 return ret;
1882 }
1883
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001884 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001885 rem /= 4;
1886 while (rem--)
1887 iowrite32(MI_NOOP, virt++);
1888
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001889 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01001890 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001891
1892 return 0;
1893}
1894
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001895int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001896{
1897 u32 seqno;
1898 int ret;
1899
1900 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001901 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001902 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001903 if (ret)
1904 return ret;
1905 }
1906
1907 /* Wait upon the last request to be completed */
1908 if (list_empty(&ring->request_list))
1909 return 0;
1910
1911 seqno = list_entry(ring->request_list.prev,
1912 struct drm_i915_gem_request,
1913 list)->seqno;
1914
1915 return i915_wait_seqno(ring, seqno);
1916}
1917
Chris Wilson9d7730912012-11-27 16:22:52 +00001918static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001919intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001920{
Chris Wilson18235212013-09-04 10:45:51 +01001921 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001922 return 0;
1923
Chris Wilson3c0e2342013-09-04 10:45:52 +01001924 if (ring->preallocated_lazy_request == NULL) {
1925 struct drm_i915_gem_request *request;
1926
1927 request = kmalloc(sizeof(*request), GFP_KERNEL);
1928 if (request == NULL)
1929 return -ENOMEM;
1930
1931 ring->preallocated_lazy_request = request;
1932 }
1933
Chris Wilson18235212013-09-04 10:45:51 +01001934 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001935}
1936
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001937static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001938 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001939{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001940 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001941 int ret;
1942
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001943 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001944 ret = intel_wrap_ring_buffer(ring);
1945 if (unlikely(ret))
1946 return ret;
1947 }
1948
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001949 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001950 ret = ring_wait_for_space(ring, bytes);
1951 if (unlikely(ret))
1952 return ret;
1953 }
1954
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001955 return 0;
1956}
1957
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001958int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001959 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001960{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001961 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001962 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001963
Daniel Vetter33196de2012-11-14 17:14:05 +01001964 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1965 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001966 if (ret)
1967 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001968
Chris Wilson304d6952014-01-02 14:32:35 +00001969 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1970 if (ret)
1971 return ret;
1972
Chris Wilson9d7730912012-11-27 16:22:52 +00001973 /* Preallocate the olr before touching the ring */
1974 ret = intel_ring_alloc_seqno(ring);
1975 if (ret)
1976 return ret;
1977
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001978 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001979 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001980}
1981
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001982/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001983int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001984{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001985 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001986 int ret;
1987
1988 if (num_dwords == 0)
1989 return 0;
1990
Chris Wilson18393f62014-04-09 09:19:40 +01001991 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001992 ret = intel_ring_begin(ring, num_dwords);
1993 if (ret)
1994 return ret;
1995
1996 while (num_dwords--)
1997 intel_ring_emit(ring, MI_NOOP);
1998
1999 intel_ring_advance(ring);
2000
2001 return 0;
2002}
2003
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002004void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002005{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002006 struct drm_device *dev = ring->dev;
2007 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002008
Chris Wilson18235212013-09-04 10:45:51 +01002009 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002010
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002011 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002012 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2013 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002014 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002015 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002016 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002017
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002018 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002019 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002020}
2021
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002022static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002023 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002024{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002025 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002026
2027 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002028
Chris Wilson12f55812012-07-05 17:14:01 +01002029 /* Disable notification that the ring is IDLE. The GT
2030 * will then assume that it is busy and bring it out of rc6.
2031 */
2032 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2033 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2034
2035 /* Clear the context id. Here be magic! */
2036 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2037
2038 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002039 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002040 GEN6_BSD_SLEEP_INDICATOR) == 0,
2041 50))
2042 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002043
Chris Wilson12f55812012-07-05 17:14:01 +01002044 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002045 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002046 POSTING_READ(RING_TAIL(ring->mmio_base));
2047
2048 /* Let the ring send IDLE messages to the GT again,
2049 * and so let it sleep to conserve power when idle.
2050 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002051 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002052 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002053}
2054
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002055static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002056 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002057{
Chris Wilson71a77e02011-02-02 12:13:49 +00002058 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002059 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002060
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002061 ret = intel_ring_begin(ring, 4);
2062 if (ret)
2063 return ret;
2064
Chris Wilson71a77e02011-02-02 12:13:49 +00002065 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002066 if (INTEL_INFO(ring->dev)->gen >= 8)
2067 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002068 /*
2069 * Bspec vol 1c.5 - video engine command streamer:
2070 * "If ENABLED, all TLBs will be invalidated once the flush
2071 * operation is complete. This bit is only valid when the
2072 * Post-Sync Operation field is a value of 1h or 3h."
2073 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002074 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002075 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2076 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002077 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002078 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002079 if (INTEL_INFO(ring->dev)->gen >= 8) {
2080 intel_ring_emit(ring, 0); /* upper addr */
2081 intel_ring_emit(ring, 0); /* value */
2082 } else {
2083 intel_ring_emit(ring, 0);
2084 intel_ring_emit(ring, MI_NOOP);
2085 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002086 intel_ring_advance(ring);
2087 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002088}
2089
2090static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002091gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002092 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002093 unsigned flags)
2094{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002095 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002096 int ret;
2097
2098 ret = intel_ring_begin(ring, 4);
2099 if (ret)
2100 return ret;
2101
2102 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002103 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002104 intel_ring_emit(ring, lower_32_bits(offset));
2105 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002106 intel_ring_emit(ring, MI_NOOP);
2107 intel_ring_advance(ring);
2108
2109 return 0;
2110}
2111
2112static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002113hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002114 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002115 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002116{
Akshay Joshi0206e352011-08-16 15:34:10 -04002117 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002118
Akshay Joshi0206e352011-08-16 15:34:10 -04002119 ret = intel_ring_begin(ring, 2);
2120 if (ret)
2121 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002122
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002123 intel_ring_emit(ring,
2124 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
2125 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
2126 /* bit0-7 is the length on GEN6+ */
2127 intel_ring_emit(ring, offset);
2128 intel_ring_advance(ring);
2129
2130 return 0;
2131}
2132
2133static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002134gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002135 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002136 unsigned flags)
2137{
2138 int ret;
2139
2140 ret = intel_ring_begin(ring, 2);
2141 if (ret)
2142 return ret;
2143
2144 intel_ring_emit(ring,
2145 MI_BATCH_BUFFER_START |
2146 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002147 /* bit0-7 is the length on GEN6+ */
2148 intel_ring_emit(ring, offset);
2149 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002150
Akshay Joshi0206e352011-08-16 15:34:10 -04002151 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002152}
2153
Chris Wilson549f7362010-10-19 11:19:32 +01002154/* Blitter support (SandyBridge+) */
2155
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002156static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002157 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002158{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002159 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002160 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002161 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002162
Daniel Vetter6a233c72011-12-14 13:57:07 +01002163 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002164 if (ret)
2165 return ret;
2166
Chris Wilson71a77e02011-02-02 12:13:49 +00002167 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002168 if (INTEL_INFO(ring->dev)->gen >= 8)
2169 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002170 /*
2171 * Bspec vol 1c.3 - blitter engine command streamer:
2172 * "If ENABLED, all TLBs will be invalidated once the flush
2173 * operation is complete. This bit is only valid when the
2174 * Post-Sync Operation field is a value of 1h or 3h."
2175 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002176 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002177 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002178 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002179 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002180 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002181 if (INTEL_INFO(ring->dev)->gen >= 8) {
2182 intel_ring_emit(ring, 0); /* upper addr */
2183 intel_ring_emit(ring, 0); /* value */
2184 } else {
2185 intel_ring_emit(ring, 0);
2186 intel_ring_emit(ring, MI_NOOP);
2187 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002188 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002189
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002190 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002191 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2192
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002193 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002194}
2195
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002196int intel_init_render_ring_buffer(struct drm_device *dev)
2197{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002198 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002200 struct drm_i915_gem_object *obj;
2201 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002202
Daniel Vetter59465b52012-04-11 22:12:48 +02002203 ring->name = "render ring";
2204 ring->id = RCS;
2205 ring->mmio_base = RENDER_RING_BASE;
2206
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002207 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002208 if (i915_semaphore_is_enabled(dev)) {
2209 obj = i915_gem_alloc_object(dev, 4096);
2210 if (obj == NULL) {
2211 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2212 i915.semaphores = 0;
2213 } else {
2214 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2215 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2216 if (ret != 0) {
2217 drm_gem_object_unreference(&obj->base);
2218 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2219 i915.semaphores = 0;
2220 } else
2221 dev_priv->semaphore_obj = obj;
2222 }
2223 }
Arun Siluvery86d7f232014-08-26 14:44:50 +01002224 ring->init_context = gen8_init_workarounds;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002225 ring->add_request = gen6_add_request;
2226 ring->flush = gen8_render_ring_flush;
2227 ring->irq_get = gen8_ring_get_irq;
2228 ring->irq_put = gen8_ring_put_irq;
2229 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2230 ring->get_seqno = gen6_ring_get_seqno;
2231 ring->set_seqno = ring_set_seqno;
2232 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002233 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002234 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002235 ring->semaphore.signal = gen8_rcs_signal;
2236 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002237 }
2238 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002239 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002240 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002241 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002242 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002243 ring->irq_get = gen6_ring_get_irq;
2244 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002245 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002246 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002247 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002248 if (i915_semaphore_is_enabled(dev)) {
2249 ring->semaphore.sync_to = gen6_ring_sync;
2250 ring->semaphore.signal = gen6_signal;
2251 /*
2252 * The current semaphore is only applied on pre-gen8
2253 * platform. And there is no VCS2 ring on the pre-gen8
2254 * platform. So the semaphore between RCS and VCS2 is
2255 * initialized as INVALID. Gen8 will initialize the
2256 * sema between VCS2 and RCS later.
2257 */
2258 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2259 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2260 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2261 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2262 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2263 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2264 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2265 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2266 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2267 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2268 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002269 } else if (IS_GEN5(dev)) {
2270 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002271 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002272 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002273 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002274 ring->irq_get = gen5_ring_get_irq;
2275 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002276 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2277 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002278 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002279 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002280 if (INTEL_INFO(dev)->gen < 4)
2281 ring->flush = gen2_render_ring_flush;
2282 else
2283 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002284 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002285 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002286 if (IS_GEN2(dev)) {
2287 ring->irq_get = i8xx_ring_get_irq;
2288 ring->irq_put = i8xx_ring_put_irq;
2289 } else {
2290 ring->irq_get = i9xx_ring_get_irq;
2291 ring->irq_put = i9xx_ring_put_irq;
2292 }
Daniel Vettere3670312012-04-11 22:12:53 +02002293 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002294 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002295 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002296
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002297 if (IS_HASWELL(dev))
2298 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002299 else if (IS_GEN8(dev))
2300 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002301 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002302 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2303 else if (INTEL_INFO(dev)->gen >= 4)
2304 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2305 else if (IS_I830(dev) || IS_845G(dev))
2306 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2307 else
2308 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002309 ring->init = init_render_ring;
2310 ring->cleanup = render_ring_cleanup;
2311
Daniel Vetterb45305f2012-12-17 16:21:27 +01002312 /* Workaround batchbuffer to combat CS tlb bug. */
2313 if (HAS_BROKEN_CS_TLB(dev)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002314 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2315 if (obj == NULL) {
2316 DRM_ERROR("Failed to allocate batch bo\n");
2317 return -ENOMEM;
2318 }
2319
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002320 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002321 if (ret != 0) {
2322 drm_gem_object_unreference(&obj->base);
2323 DRM_ERROR("Failed to ping batch bo\n");
2324 return ret;
2325 }
2326
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002327 ring->scratch.obj = obj;
2328 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002329 }
2330
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002331 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002332}
2333
Chris Wilsone8616b62011-01-20 09:57:11 +00002334int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2335{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002336 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002337 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002338 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002339 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002340
Oscar Mateo8ee14972014-05-22 14:13:34 +01002341 if (ringbuf == NULL) {
2342 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2343 if (!ringbuf)
2344 return -ENOMEM;
2345 ring->buffer = ringbuf;
2346 }
2347
Daniel Vetter59465b52012-04-11 22:12:48 +02002348 ring->name = "render ring";
2349 ring->id = RCS;
2350 ring->mmio_base = RENDER_RING_BASE;
2351
Chris Wilsone8616b62011-01-20 09:57:11 +00002352 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002353 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002354 ret = -ENODEV;
2355 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002356 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002357
2358 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2359 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2360 * the special gen5 functions. */
2361 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002362 if (INTEL_INFO(dev)->gen < 4)
2363 ring->flush = gen2_render_ring_flush;
2364 else
2365 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002366 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002367 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002368 if (IS_GEN2(dev)) {
2369 ring->irq_get = i8xx_ring_get_irq;
2370 ring->irq_put = i8xx_ring_put_irq;
2371 } else {
2372 ring->irq_get = i9xx_ring_get_irq;
2373 ring->irq_put = i9xx_ring_put_irq;
2374 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002375 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002376 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002377 if (INTEL_INFO(dev)->gen >= 4)
2378 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2379 else if (IS_I830(dev) || IS_845G(dev))
2380 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2381 else
2382 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002383 ring->init = init_render_ring;
2384 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002385
2386 ring->dev = dev;
2387 INIT_LIST_HEAD(&ring->active_list);
2388 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002389
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002390 ringbuf->size = size;
2391 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002392 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002393 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002394
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002395 ringbuf->virtual_start = ioremap_wc(start, size);
2396 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002397 DRM_ERROR("can not ioremap virtual address for"
2398 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002399 ret = -ENOMEM;
2400 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002401 }
2402
Chris Wilson6b8294a2012-11-16 11:43:20 +00002403 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002404 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002405 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002406 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002407 }
2408
Chris Wilsone8616b62011-01-20 09:57:11 +00002409 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002410
2411err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002412 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002413err_ringbuf:
2414 kfree(ringbuf);
2415 ring->buffer = NULL;
2416 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002417}
2418
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002419int intel_init_bsd_ring_buffer(struct drm_device *dev)
2420{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002421 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002422 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002423
Daniel Vetter58fa3832012-04-11 22:12:49 +02002424 ring->name = "bsd ring";
2425 ring->id = VCS;
2426
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002427 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002428 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002429 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002430 /* gen6 bsd needs a special wa for tail updates */
2431 if (IS_GEN6(dev))
2432 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002433 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002434 ring->add_request = gen6_add_request;
2435 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002436 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002437 if (INTEL_INFO(dev)->gen >= 8) {
2438 ring->irq_enable_mask =
2439 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2440 ring->irq_get = gen8_ring_get_irq;
2441 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002442 ring->dispatch_execbuffer =
2443 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002444 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002445 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002446 ring->semaphore.signal = gen8_xcs_signal;
2447 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002448 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002449 } else {
2450 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2451 ring->irq_get = gen6_ring_get_irq;
2452 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002453 ring->dispatch_execbuffer =
2454 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002455 if (i915_semaphore_is_enabled(dev)) {
2456 ring->semaphore.sync_to = gen6_ring_sync;
2457 ring->semaphore.signal = gen6_signal;
2458 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2459 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2460 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2461 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2462 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2463 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2464 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2465 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2466 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2467 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2468 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002469 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002470 } else {
2471 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002472 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002473 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002474 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002475 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002476 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002477 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002478 ring->irq_get = gen5_ring_get_irq;
2479 ring->irq_put = gen5_ring_put_irq;
2480 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002481 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002482 ring->irq_get = i9xx_ring_get_irq;
2483 ring->irq_put = i9xx_ring_put_irq;
2484 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002485 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002486 }
2487 ring->init = init_ring_common;
2488
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002489 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002490}
Chris Wilson549f7362010-10-19 11:19:32 +01002491
Zhao Yakui845f74a2014-04-17 10:37:37 +08002492/**
2493 * Initialize the second BSD ring for Broadwell GT3.
2494 * It is noted that this only exists on Broadwell GT3.
2495 */
2496int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2497{
2498 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002499 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002500
2501 if ((INTEL_INFO(dev)->gen != 8)) {
2502 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2503 return -EINVAL;
2504 }
2505
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002506 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002507 ring->id = VCS2;
2508
2509 ring->write_tail = ring_write_tail;
2510 ring->mmio_base = GEN8_BSD2_RING_BASE;
2511 ring->flush = gen6_bsd_ring_flush;
2512 ring->add_request = gen6_add_request;
2513 ring->get_seqno = gen6_ring_get_seqno;
2514 ring->set_seqno = ring_set_seqno;
2515 ring->irq_enable_mask =
2516 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2517 ring->irq_get = gen8_ring_get_irq;
2518 ring->irq_put = gen8_ring_put_irq;
2519 ring->dispatch_execbuffer =
2520 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002521 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002522 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002523 ring->semaphore.signal = gen8_xcs_signal;
2524 GEN8_RING_SEMAPHORE_INIT;
2525 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002526 ring->init = init_ring_common;
2527
2528 return intel_init_ring_buffer(dev, ring);
2529}
2530
Chris Wilson549f7362010-10-19 11:19:32 +01002531int intel_init_blt_ring_buffer(struct drm_device *dev)
2532{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002533 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002534 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002535
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002536 ring->name = "blitter ring";
2537 ring->id = BCS;
2538
2539 ring->mmio_base = BLT_RING_BASE;
2540 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002541 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002542 ring->add_request = gen6_add_request;
2543 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002544 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002545 if (INTEL_INFO(dev)->gen >= 8) {
2546 ring->irq_enable_mask =
2547 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2548 ring->irq_get = gen8_ring_get_irq;
2549 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002550 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002551 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002552 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002553 ring->semaphore.signal = gen8_xcs_signal;
2554 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002555 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002556 } else {
2557 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2558 ring->irq_get = gen6_ring_get_irq;
2559 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002560 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002561 if (i915_semaphore_is_enabled(dev)) {
2562 ring->semaphore.signal = gen6_signal;
2563 ring->semaphore.sync_to = gen6_ring_sync;
2564 /*
2565 * The current semaphore is only applied on pre-gen8
2566 * platform. And there is no VCS2 ring on the pre-gen8
2567 * platform. So the semaphore between BCS and VCS2 is
2568 * initialized as INVALID. Gen8 will initialize the
2569 * sema between BCS and VCS2 later.
2570 */
2571 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2572 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2573 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2574 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2575 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2576 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2577 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2578 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2579 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2580 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2581 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002582 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002583 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002584
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002585 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002586}
Chris Wilsona7b97612012-07-20 12:41:08 +01002587
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002588int intel_init_vebox_ring_buffer(struct drm_device *dev)
2589{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002590 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002591 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002592
2593 ring->name = "video enhancement ring";
2594 ring->id = VECS;
2595
2596 ring->mmio_base = VEBOX_RING_BASE;
2597 ring->write_tail = ring_write_tail;
2598 ring->flush = gen6_ring_flush;
2599 ring->add_request = gen6_add_request;
2600 ring->get_seqno = gen6_ring_get_seqno;
2601 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002602
2603 if (INTEL_INFO(dev)->gen >= 8) {
2604 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002605 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002606 ring->irq_get = gen8_ring_get_irq;
2607 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002608 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002609 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002610 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002611 ring->semaphore.signal = gen8_xcs_signal;
2612 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002613 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002614 } else {
2615 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2616 ring->irq_get = hsw_vebox_get_irq;
2617 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002618 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002619 if (i915_semaphore_is_enabled(dev)) {
2620 ring->semaphore.sync_to = gen6_ring_sync;
2621 ring->semaphore.signal = gen6_signal;
2622 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2623 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2624 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2625 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2626 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2627 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2628 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2629 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2630 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2631 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2632 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002633 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002634 ring->init = init_ring_common;
2635
2636 return intel_init_ring_buffer(dev, ring);
2637}
2638
Chris Wilsona7b97612012-07-20 12:41:08 +01002639int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002640intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002641{
2642 int ret;
2643
2644 if (!ring->gpu_caches_dirty)
2645 return 0;
2646
2647 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2648 if (ret)
2649 return ret;
2650
2651 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2652
2653 ring->gpu_caches_dirty = false;
2654 return 0;
2655}
2656
2657int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002658intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002659{
2660 uint32_t flush_domains;
2661 int ret;
2662
2663 flush_domains = 0;
2664 if (ring->gpu_caches_dirty)
2665 flush_domains = I915_GEM_GPU_DOMAINS;
2666
2667 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2668 if (ret)
2669 return ret;
2670
2671 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2672
2673 ring->gpu_caches_dirty = false;
2674 return 0;
2675}
Chris Wilsone3efda42014-04-09 09:19:41 +01002676
2677void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002678intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002679{
2680 int ret;
2681
2682 if (!intel_ring_initialized(ring))
2683 return;
2684
2685 ret = intel_ring_idle(ring);
2686 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2687 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2688 ring->name, ret);
2689
2690 stop_ring(ring);
2691}