blob: dee8d5c7a235a63e010d931b9b338f14b99a50f0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Eugeni Dodonov2b139522012-03-29 12:32:22 -030079enum port {
80 PORT_A = 0,
81 PORT_B,
82 PORT_C,
83 PORT_D,
84 PORT_E,
85 I915_MAX_PORTS
86};
87#define port_name(p) ((p) + 'A')
88
Chris Wilson2a2d5482012-12-03 11:49:06 +000089#define I915_GEM_GPU_DOMAINS \
90 (I915_GEM_DOMAIN_RENDER | \
91 I915_GEM_DOMAIN_SAMPLER | \
92 I915_GEM_DOMAIN_COMMAND | \
93 I915_GEM_DOMAIN_INSTRUCTION | \
94 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -070095
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080096#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
97
Daniel Vetter6c2b7c122012-07-05 09:50:24 +020098#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
99 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
100 if ((intel_encoder)->base.crtc == (__crtc))
101
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100102struct intel_pch_pll {
103 int refcount; /* count of number of CRTCs sharing this PLL */
104 int active; /* count of number of active CRTCs (i.e. DPMS on) */
105 bool on; /* is the PLL actually active? Disabled during modeset */
106 int pll_reg;
107 int fp0_reg;
108 int fp1_reg;
109};
110#define I915_NUM_PLLS 2
111
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100112/* Used by dp and fdi links */
113struct intel_link_m_n {
114 uint32_t tu;
115 uint32_t gmch_m;
116 uint32_t gmch_n;
117 uint32_t link_m;
118 uint32_t link_n;
119};
120
121void intel_link_compute_m_n(int bpp, int nlanes,
122 int pixel_clock, int link_clock,
123 struct intel_link_m_n *m_n);
124
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300125struct intel_ddi_plls {
126 int spll_refcount;
127 int wrpll1_refcount;
128 int wrpll2_refcount;
129};
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131/* Interface history:
132 *
133 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100134 * 1.2: Add Power Management
135 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100136 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000137 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000138 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
139 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 */
141#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000142#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#define DRIVER_PATCHLEVEL 0
144
Eric Anholt673a3942008-07-30 12:06:12 -0700145#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100146#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100147#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700148
Dave Airlie71acb5e2008-12-30 20:31:46 +1000149#define I915_GEM_PHYS_CURSOR_0 1
150#define I915_GEM_PHYS_CURSOR_1 2
151#define I915_GEM_PHYS_OVERLAY_REGS 3
152#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
153
154struct drm_i915_gem_phys_object {
155 int id;
156 struct page **page_list;
157 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000158 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000159};
160
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161struct opregion_header;
162struct opregion_acpi;
163struct opregion_swsci;
164struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800165struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700166
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100167struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700168 struct opregion_header __iomem *header;
169 struct opregion_acpi __iomem *acpi;
170 struct opregion_swsci __iomem *swsci;
171 struct opregion_asle __iomem *asle;
172 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000173 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100174};
Chris Wilson44834a62010-08-19 16:09:23 +0100175#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100176
Chris Wilson6ef3d422010-08-04 20:26:07 +0100177struct intel_overlay;
178struct intel_overlay_error_state;
179
Dave Airlie7c1c2872008-11-28 14:22:24 +1000180struct drm_i915_master_private {
181 drm_local_map_t *sarea;
182 struct _drm_i915_sarea *sarea_priv;
183};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800184#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200185#define I915_MAX_NUM_FENCES 16
186/* 16 fences + sign bit for FENCE_REG_NONE */
187#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800188
189struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200190 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000191 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100192 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800193};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000194
yakui_zhao9b9d1722009-05-31 17:17:17 +0800195struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100196 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800197 u8 dvo_port;
198 u8 slave_addr;
199 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100200 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400201 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800202};
203
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000204struct intel_display_error_state;
205
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700206struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200207 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700208 u32 eir;
209 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700210 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700211 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700212 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800213 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100214 u32 tail[I915_NUM_RINGS];
215 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100216 u32 ipeir[I915_NUM_RINGS];
217 u32 ipehr[I915_NUM_RINGS];
218 u32 instdone[I915_NUM_RINGS];
219 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100220 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000221 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100222 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100223 /* our own tracking of ring head and tail */
224 u32 cpu_ring_head[I915_NUM_RINGS];
225 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100226 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700227 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100228 u32 instpm[I915_NUM_RINGS];
229 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700230 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100231 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000232 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100233 u32 fault_reg[I915_NUM_RINGS];
234 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100235 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200236 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700237 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000238 struct drm_i915_error_ring {
239 struct drm_i915_error_object {
240 int page_count;
241 u32 gtt_offset;
242 u32 *pages[0];
243 } *ringbuffer, *batchbuffer;
244 struct drm_i915_error_request {
245 long jiffies;
246 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000247 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000248 } *requests;
249 int num_requests;
250 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000251 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000252 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000253 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100254 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000255 u32 gtt_offset;
256 u32 read_domains;
257 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200258 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000259 s32 pinned:2;
260 u32 tiling:2;
261 u32 dirty:1;
262 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100263 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700264 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000265 } *active_bo, *pinned_bo;
266 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100267 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000268 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700269};
270
Jesse Barnese70236a2009-09-21 10:42:27 -0700271struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400272 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700273 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
274 void (*disable_fbc)(struct drm_device *dev);
275 int (*get_display_clock_speed)(struct drm_device *dev);
276 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000277 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800278 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
279 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300280 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
281 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200282 void (*modeset_global_resources)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700283 int (*crtc_mode_set)(struct drm_crtc *crtc,
284 struct drm_display_mode *mode,
285 struct drm_display_mode *adjusted_mode,
286 int x, int y,
287 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200288 void (*crtc_enable)(struct drm_crtc *crtc);
289 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100290 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800291 void (*write_eld)(struct drm_connector *connector,
292 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700293 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700294 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700295 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
296 struct drm_framebuffer *fb,
297 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700298 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
299 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100300 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700301 /* clock updates for mode set */
302 /* cursor updates */
303 /* render clock increase/decrease */
304 /* display clock increase/decrease */
305 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700306};
307
Chris Wilson990bbda2012-07-02 11:51:02 -0300308struct drm_i915_gt_funcs {
309 void (*force_wake_get)(struct drm_i915_private *dev_priv);
310 void (*force_wake_put)(struct drm_i915_private *dev_priv);
311};
312
Daniel Vetterc96ea642012-08-08 22:01:51 +0200313#define DEV_INFO_FLAGS \
314 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
315 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
316 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
317 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
318 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
319 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
320 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
321 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
322 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
323 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
324 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
325 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
326 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
327 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
328 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
329 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
330 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
331 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
332 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
333 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
334 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
335 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
336 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
337 DEV_INFO_FLAG(has_llc)
338
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500339struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200340 u32 display_mmio_offset;
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100341 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 u8 is_mobile:1;
343 u8 is_i85x:1;
344 u8 is_i915g:1;
345 u8 is_i945gm:1;
346 u8 is_g33:1;
347 u8 need_gfx_hws:1;
348 u8 is_g4x:1;
349 u8 is_pineview:1;
350 u8 is_broadwater:1;
351 u8 is_crestline:1;
352 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700353 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200354 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300355 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400356 u8 has_fbc:1;
357 u8 has_pipe_cxsr:1;
358 u8 has_hotplug:1;
359 u8 cursor_needs_physical:1;
360 u8 has_overlay:1;
361 u8 overlay_needs_physical:1;
362 u8 supports_tv:1;
363 u8 has_bsd_ring:1;
364 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200365 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500366};
367
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800368enum i915_cache_level {
369 I915_CACHE_NONE = 0,
370 I915_CACHE_LLC,
371 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
372};
373
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800374/* The Graphics Translation Table is the way in which GEN hardware translates a
375 * Graphics Virtual Address into a Physical Address. In addition to the normal
376 * collateral associated with any va->pa translations GEN hardware also has a
377 * portion of the GTT which can be mapped by the CPU and remain both coherent
378 * and correct (in cases like swizzling). That region is referred to as GMADR in
379 * the spec.
380 */
381struct i915_gtt {
382 unsigned long start; /* Start offset of used GTT */
383 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800384 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800385
386 unsigned long mappable_end; /* End offset that we can CPU map */
387 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
388 phys_addr_t mappable_base; /* PA of our GMADR */
389
390 /** "Graphics Stolen Memory" holds the global PTEs */
391 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800392
393 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800394 dma_addr_t scratch_page_dma;
395 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800396
397 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800398 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
399 size_t *stolen);
400 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800401 void (*gtt_clear_range)(struct drm_device *dev,
402 unsigned int first_entry,
403 unsigned int num_entries);
404 void (*gtt_insert_entries)(struct drm_device *dev,
405 struct sg_table *st,
406 unsigned int pg_start,
407 enum i915_cache_level cache_level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800408};
409
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100410#define I915_PPGTT_PD_ENTRIES 512
411#define I915_PPGTT_PT_ENTRIES 1024
412struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700413 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100414 unsigned num_pd_entries;
415 struct page **pt_pages;
416 uint32_t pd_offset;
417 dma_addr_t *pt_dma_addr;
418 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800419
420 /* pte functions, mirroring the interface of the global gtt. */
421 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
422 unsigned int first_entry,
423 unsigned int num_entries);
424 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
425 struct sg_table *st,
426 unsigned int pg_start,
427 enum i915_cache_level cache_level);
Daniel Vetter3440d262013-01-24 13:49:56 -0800428 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100429};
430
Ben Widawsky40521052012-06-04 14:42:43 -0700431
432/* This must match up with the value previously used for execbuf2.rsvd1. */
433#define DEFAULT_CONTEXT_ID 0
434struct i915_hw_context {
435 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700436 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700437 struct drm_i915_file_private *file_priv;
438 struct intel_ring_buffer *ring;
439 struct drm_i915_gem_object *obj;
440};
441
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800442enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100443 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800444 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
445 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
446 FBC_MODE_TOO_LARGE, /* mode too large for compression */
447 FBC_BAD_PLANE, /* fbc not supported on plane */
448 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700449 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700450 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800451};
452
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800453enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300454 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800455 PCH_IBX, /* Ibexpeak PCH */
456 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300457 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800458};
459
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200460enum intel_sbi_destination {
461 SBI_ICLK,
462 SBI_MPHY,
463};
464
Jesse Barnesb690e962010-07-19 13:53:12 -0700465#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700466#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100467#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700468
Dave Airlie8be48d92010-03-30 05:34:14 +0000469struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100470struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000471
Daniel Vetterc2b91522012-02-14 22:37:19 +0100472struct intel_gmbus {
473 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000474 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100475 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100476 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100477 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100478 struct drm_i915_private *dev_priv;
479};
480
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100481struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000482 u8 saveLBB;
483 u32 saveDSPACNTR;
484 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000485 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000486 u32 savePIPEACONF;
487 u32 savePIPEBCONF;
488 u32 savePIPEASRC;
489 u32 savePIPEBSRC;
490 u32 saveFPA0;
491 u32 saveFPA1;
492 u32 saveDPLL_A;
493 u32 saveDPLL_A_MD;
494 u32 saveHTOTAL_A;
495 u32 saveHBLANK_A;
496 u32 saveHSYNC_A;
497 u32 saveVTOTAL_A;
498 u32 saveVBLANK_A;
499 u32 saveVSYNC_A;
500 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000501 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800502 u32 saveTRANS_HTOTAL_A;
503 u32 saveTRANS_HBLANK_A;
504 u32 saveTRANS_HSYNC_A;
505 u32 saveTRANS_VTOTAL_A;
506 u32 saveTRANS_VBLANK_A;
507 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000508 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000509 u32 saveDSPASTRIDE;
510 u32 saveDSPASIZE;
511 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700512 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000513 u32 saveDSPASURF;
514 u32 saveDSPATILEOFF;
515 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700516 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000517 u32 saveBLC_PWM_CTL;
518 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800519 u32 saveBLC_CPU_PWM_CTL;
520 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000521 u32 saveFPB0;
522 u32 saveFPB1;
523 u32 saveDPLL_B;
524 u32 saveDPLL_B_MD;
525 u32 saveHTOTAL_B;
526 u32 saveHBLANK_B;
527 u32 saveHSYNC_B;
528 u32 saveVTOTAL_B;
529 u32 saveVBLANK_B;
530 u32 saveVSYNC_B;
531 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000532 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800533 u32 saveTRANS_HTOTAL_B;
534 u32 saveTRANS_HBLANK_B;
535 u32 saveTRANS_HSYNC_B;
536 u32 saveTRANS_VTOTAL_B;
537 u32 saveTRANS_VBLANK_B;
538 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000539 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000540 u32 saveDSPBSTRIDE;
541 u32 saveDSPBSIZE;
542 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700543 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000544 u32 saveDSPBSURF;
545 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700546 u32 saveVGA0;
547 u32 saveVGA1;
548 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000549 u32 saveVGACNTRL;
550 u32 saveADPA;
551 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700552 u32 savePP_ON_DELAYS;
553 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000554 u32 saveDVOA;
555 u32 saveDVOB;
556 u32 saveDVOC;
557 u32 savePP_ON;
558 u32 savePP_OFF;
559 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700560 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000561 u32 savePFIT_CONTROL;
562 u32 save_palette_a[256];
563 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700564 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000565 u32 saveFBC_CFB_BASE;
566 u32 saveFBC_LL_BASE;
567 u32 saveFBC_CONTROL;
568 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000569 u32 saveIER;
570 u32 saveIIR;
571 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800572 u32 saveDEIER;
573 u32 saveDEIMR;
574 u32 saveGTIER;
575 u32 saveGTIMR;
576 u32 saveFDI_RXA_IMR;
577 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800578 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800579 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000580 u32 saveSWF0[16];
581 u32 saveSWF1[16];
582 u32 saveSWF2[3];
583 u8 saveMSR;
584 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800585 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000586 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000587 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000588 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000589 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200590 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000591 u32 saveCURACNTR;
592 u32 saveCURAPOS;
593 u32 saveCURABASE;
594 u32 saveCURBCNTR;
595 u32 saveCURBPOS;
596 u32 saveCURBBASE;
597 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700598 u32 saveDP_B;
599 u32 saveDP_C;
600 u32 saveDP_D;
601 u32 savePIPEA_GMCH_DATA_M;
602 u32 savePIPEB_GMCH_DATA_M;
603 u32 savePIPEA_GMCH_DATA_N;
604 u32 savePIPEB_GMCH_DATA_N;
605 u32 savePIPEA_DP_LINK_M;
606 u32 savePIPEB_DP_LINK_M;
607 u32 savePIPEA_DP_LINK_N;
608 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800609 u32 saveFDI_RXA_CTL;
610 u32 saveFDI_TXA_CTL;
611 u32 saveFDI_RXB_CTL;
612 u32 saveFDI_TXB_CTL;
613 u32 savePFA_CTL_1;
614 u32 savePFB_CTL_1;
615 u32 savePFA_WIN_SZ;
616 u32 savePFB_WIN_SZ;
617 u32 savePFA_WIN_POS;
618 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000619 u32 savePCH_DREF_CONTROL;
620 u32 saveDISP_ARB_CTL;
621 u32 savePIPEA_DATA_M1;
622 u32 savePIPEA_DATA_N1;
623 u32 savePIPEA_LINK_M1;
624 u32 savePIPEA_LINK_N1;
625 u32 savePIPEB_DATA_M1;
626 u32 savePIPEB_DATA_N1;
627 u32 savePIPEB_LINK_M1;
628 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000629 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400630 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100631};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100632
633struct intel_gen6_power_mgmt {
634 struct work_struct work;
635 u32 pm_iir;
636 /* lock - irqsave spinlock that protectects the work_struct and
637 * pm_iir. */
638 spinlock_t lock;
639
640 /* The below variables an all the rps hw state are protected by
641 * dev->struct mutext. */
642 u8 cur_delay;
643 u8 min_delay;
644 u8 max_delay;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700645
646 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700647
648 /*
649 * Protects RPS/RC6 register access and PCU communication.
650 * Must be taken after struct_mutex if nested.
651 */
652 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100653};
654
Daniel Vetter1a240d42012-11-29 22:18:51 +0100655/* defined intel_pm.c */
656extern spinlock_t mchdev_lock;
657
Daniel Vetterc85aa882012-11-02 19:55:03 +0100658struct intel_ilk_power_mgmt {
659 u8 cur_delay;
660 u8 min_delay;
661 u8 max_delay;
662 u8 fmax;
663 u8 fstart;
664
665 u64 last_count1;
666 unsigned long last_time1;
667 unsigned long chipset_power;
668 u64 last_count2;
669 struct timespec last_time2;
670 unsigned long gfx_power;
671 u8 corr;
672
673 int c_m;
674 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100675
676 struct drm_i915_gem_object *pwrctx;
677 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100678};
679
Daniel Vetter231f42a2012-11-02 19:55:05 +0100680struct i915_dri1_state {
681 unsigned allow_batchbuffer : 1;
682 u32 __iomem *gfx_hws_cpu_addr;
683
684 unsigned int cpp;
685 int back_offset;
686 int front_offset;
687 int current_page;
688 int page_flipping;
689
690 uint32_t counter;
691};
692
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100693struct intel_l3_parity {
694 u32 *remap_info;
695 struct work_struct error_work;
696};
697
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100698struct i915_gem_mm {
699 /** Bridge to intel-gtt-ko */
700 struct intel_gtt *gtt;
701 /** Memory allocator for GTT stolen memory */
702 struct drm_mm stolen;
703 /** Memory allocator for GTT */
704 struct drm_mm gtt_space;
705 /** List of all objects in gtt_space. Used to restore gtt
706 * mappings on resume */
707 struct list_head bound_list;
708 /**
709 * List of objects which are not bound to the GTT (thus
710 * are idle and not used by the GPU) but still have
711 * (presumably uncached) pages still attached.
712 */
713 struct list_head unbound_list;
714
715 /** Usable portion of the GTT for GEM */
716 unsigned long stolen_base; /* limited to low memory (32-bit) */
717
718 int gtt_mtrr;
719
720 /** PPGTT used for aliasing the PPGTT with the GTT */
721 struct i915_hw_ppgtt *aliasing_ppgtt;
722
723 struct shrinker inactive_shrinker;
724 bool shrinker_no_lock_stealing;
725
726 /**
727 * List of objects currently involved in rendering.
728 *
729 * Includes buffers having the contents of their GPU caches
730 * flushed, not necessarily primitives. last_rendering_seqno
731 * represents when the rendering involved will be completed.
732 *
733 * A reference is held on the buffer while on this list.
734 */
735 struct list_head active_list;
736
737 /**
738 * LRU list of objects which are not in the ringbuffer and
739 * are ready to unbind, but are still in the GTT.
740 *
741 * last_rendering_seqno is 0 while an object is in this list.
742 *
743 * A reference is not held on the buffer while on this list,
744 * as merely being GTT-bound shouldn't prevent its being
745 * freed, and we'll pull it off the list in the free path.
746 */
747 struct list_head inactive_list;
748
749 /** LRU list of objects with fence regs on them. */
750 struct list_head fence_list;
751
752 /**
753 * We leave the user IRQ off as much as possible,
754 * but this means that requests will finish and never
755 * be retired once the system goes idle. Set a timer to
756 * fire periodically while the ring is running. When it
757 * fires, go retire requests.
758 */
759 struct delayed_work retire_work;
760
761 /**
762 * Are we in a non-interruptible section of code like
763 * modesetting?
764 */
765 bool interruptible;
766
767 /**
768 * Flag if the X Server, and thus DRM, is not currently in
769 * control of the device.
770 *
771 * This is set between LeaveVT and EnterVT. It needs to be
772 * replaced with a semaphore. It also needs to be
773 * transitioned away from for kernel modesetting.
774 */
775 int suspended;
776
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100777 /** Bit 6 swizzling required for X tiling */
778 uint32_t bit_6_swizzle_x;
779 /** Bit 6 swizzling required for Y tiling */
780 uint32_t bit_6_swizzle_y;
781
782 /* storage for physical objects */
783 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
784
785 /* accounting, useful for userland debugging */
786 size_t object_memory;
787 u32 object_count;
788};
789
Daniel Vetter99584db2012-11-14 17:14:04 +0100790struct i915_gpu_error {
791 /* For hangcheck timer */
792#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
793#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
794 struct timer_list hangcheck_timer;
795 int hangcheck_count;
796 uint32_t last_acthd[I915_NUM_RINGS];
797 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
798
799 /* For reset and error_state handling. */
800 spinlock_t lock;
801 /* Protected by the above dev->gpu_error.lock. */
802 struct drm_i915_error_state *first_error;
803 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100804
805 unsigned long last_reset;
806
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100807 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100808 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100809 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100810 * Upper bits are for the reset counter. This counter is used by the
811 * wait_seqno code to race-free noticed that a reset event happened and
812 * that it needs to restart the entire ioctl (since most likely the
813 * seqno it waited for won't ever signal anytime soon).
814 *
815 * This is important for lock-free wait paths, where no contended lock
816 * naturally enforces the correct ordering between the bail-out of the
817 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100818 *
819 * Lowest bit controls the reset state machine: Set means a reset is in
820 * progress. This state will (presuming we don't have any bugs) decay
821 * into either unset (successful reset) or the special WEDGED value (hw
822 * terminally sour). All waiters on the reset_queue will be woken when
823 * that happens.
824 */
825 atomic_t reset_counter;
826
827 /**
828 * Special values/flags for reset_counter
829 *
830 * Note that the code relies on
831 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
832 * being true.
833 */
834#define I915_RESET_IN_PROGRESS_FLAG 1
835#define I915_WEDGED 0xffffffff
836
837 /**
838 * Waitqueue to signal when the reset has completed. Used by clients
839 * that wait for dev_priv->mm.wedged to settle.
840 */
841 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100842
Daniel Vetter99584db2012-11-14 17:14:04 +0100843 /* For gpu hang simulation. */
844 unsigned int stop_rings;
845};
846
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100847typedef struct drm_i915_private {
848 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000849 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100850
851 const struct intel_device_info *info;
852
853 int relative_constants_mode;
854
855 void __iomem *regs;
856
857 struct drm_i915_gt_funcs gt;
858 /** gt_fifo_count and the subsequent register write are synchronized
859 * with dev->struct_mutex. */
860 unsigned gt_fifo_count;
861 /** forcewake_count is protected by gt_lock */
862 unsigned forcewake_count;
863 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800864 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100865
866 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
867
Daniel Vetter28c70f12012-12-01 13:53:45 +0100868
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100869 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
870 * controller on different i2c buses. */
871 struct mutex gmbus_mutex;
872
873 /**
874 * Base address of the gmbus and gpio block.
875 */
876 uint32_t gpio_mmio_base;
877
Daniel Vetter28c70f12012-12-01 13:53:45 +0100878 wait_queue_head_t gmbus_wait_queue;
879
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100880 struct pci_dev *bridge_dev;
881 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200882 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100883
884 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100885 struct resource mch_res;
886
887 atomic_t irq_received;
888
889 /* protects the irq masks */
890 spinlock_t irq_lock;
891
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
893 struct pm_qos_request pm_qos;
894
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100895 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +0100896 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100897
898 /** Cached value of IMR to avoid reads in updating the bitfield */
899 u32 pipestat[2];
900 u32 irq_mask;
901 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100902
903 u32 hotplug_supported_mask;
904 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100905 bool enable_hotplug_processing;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100906
907 int num_pipe;
908 int num_pch_pll;
909
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100910 unsigned long cfb_size;
911 unsigned int cfb_fb;
912 enum plane cfb_plane;
913 int cfb_y;
914 struct intel_fbc_work *fbc_work;
915
916 struct intel_opregion opregion;
917
918 /* overlay */
919 struct intel_overlay *overlay;
920 bool sprite_scaling_enabled;
921
922 /* LVDS info */
923 int backlight_level; /* restore backlight to this value */
924 bool backlight_enabled;
925 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
926 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
927
928 /* Feature bits from the VBIOS */
929 unsigned int int_tv_support:1;
930 unsigned int lvds_dither:1;
931 unsigned int lvds_vbt:1;
932 unsigned int int_crt_support:1;
933 unsigned int lvds_use_ssc:1;
934 unsigned int display_clock_mode:1;
935 int lvds_ssc_freq;
936 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100937 struct {
938 int rate;
939 int lanes;
940 int preemphasis;
941 int vswing;
942
943 bool initialized;
944 bool support;
945 int bpp;
946 struct edp_power_seq pps;
947 } edp;
948 bool no_aux_handshake;
949
950 int crt_ddc_pin;
951 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
952 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
953 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
954
955 unsigned int fsb_freq, mem_freq, is_ddr3;
956
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100957 struct workqueue_struct *wq;
958
959 /* Display functions */
960 struct drm_i915_display_funcs display;
961
962 /* PCH chipset type */
963 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200964 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100965
966 unsigned long quirks;
967
968 /* Register state */
969 bool modeset_on_lid;
Eric Anholt673a3942008-07-30 12:06:12 -0700970
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800971 struct i915_gtt gtt;
972
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100973 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200974
Daniel Vetter87813422012-05-02 11:49:32 +0200975 /* Kernel Modesetting */
976
yakui_zhao9b9d1722009-05-31 17:17:17 +0800977 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800978 /* indicate whether the LVDS_BORDER should be enabled or not */
979 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100980 /* Panel fitter placement and size for Ironlake+ */
981 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700982
Jesse Barnes27f82272011-09-02 12:54:37 -0700983 struct drm_crtc *plane_to_crtc_mapping[3];
984 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500985 wait_queue_head_t pending_flip_queue;
986
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100987 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300988 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100989
Jesse Barnes652c3932009-08-17 13:31:43 -0700990 /* Reclocking support */
991 bool render_reclock_avail;
992 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000993 /* indicates the reduced downclock for LVDS*/
994 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700995 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800996 int child_dev_num;
997 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800998
Zhenyu Wangc48044112009-12-17 14:48:43 +0800999 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001000
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001001 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001002
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001003 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001004 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001005
Daniel Vetter20e4d402012-08-08 23:35:39 +02001006 /* ilk-only ips/rps state. Everything in here is protected by the global
1007 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001008 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001009
1010 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001011
Jesse Barnes20bf3772010-04-21 11:39:22 -07001012 struct drm_mm_node *compressed_fb;
1013 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001014
Daniel Vetter99584db2012-11-14 17:14:04 +01001015 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001016
Dave Airlie8be48d92010-03-30 05:34:14 +00001017 /* list of fbdev register on this device */
1018 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001019
Jesse Barnes073f34d2012-11-02 11:13:59 -07001020 /*
1021 * The console may be contended at resume, but we don't
1022 * want it to block on it.
1023 */
1024 struct work_struct console_resume_work;
1025
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02001026 struct backlight_device *backlight;
1027
Chris Wilsone953fd72011-02-21 22:23:52 +00001028 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001029 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001030
Ben Widawsky254f9652012-06-04 14:42:42 -07001031 bool hw_contexts_disabled;
1032 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001033
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001034 bool fdi_rx_polarity_reversed;
1035
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001036 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001037
1038 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1039 * here! */
1040 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041} drm_i915_private_t;
1042
Chris Wilsonb4519512012-05-11 14:29:30 +01001043/* Iterate over initialised rings */
1044#define for_each_ring(ring__, dev_priv__, i__) \
1045 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1046 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1047
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001048enum hdmi_force_audio {
1049 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1050 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1051 HDMI_AUDIO_AUTO, /* trust EDID */
1052 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1053};
1054
Chris Wilsoned2f3452012-11-15 11:32:19 +00001055#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1056
Chris Wilson37e680a2012-06-07 15:38:42 +01001057struct drm_i915_gem_object_ops {
1058 /* Interface between the GEM object and its backing storage.
1059 * get_pages() is called once prior to the use of the associated set
1060 * of pages before to binding them into the GTT, and put_pages() is
1061 * called after we no longer need them. As we expect there to be
1062 * associated cost with migrating pages between the backing storage
1063 * and making them available for the GPU (e.g. clflush), we may hold
1064 * onto the pages after they are no longer referenced by the GPU
1065 * in case they may be used again shortly (for example migrating the
1066 * pages to a different memory domain within the GTT). put_pages()
1067 * will therefore most likely be called when the object itself is
1068 * being released or under memory pressure (where we attempt to
1069 * reap pages for the shrinker).
1070 */
1071 int (*get_pages)(struct drm_i915_gem_object *);
1072 void (*put_pages)(struct drm_i915_gem_object *);
1073};
1074
Eric Anholt673a3942008-07-30 12:06:12 -07001075struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001076 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001077
Chris Wilson37e680a2012-06-07 15:38:42 +01001078 const struct drm_i915_gem_object_ops *ops;
1079
Eric Anholt673a3942008-07-30 12:06:12 -07001080 /** Current space allocated to this object in the GTT, if any. */
1081 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001082 /** Stolen memory for this object, instead of being backed by shmem. */
1083 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +01001084 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001085
Chris Wilson65ce3022012-07-20 12:41:02 +01001086 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001087 struct list_head ring_list;
1088 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001089 /** This object's place in the batchbuffer or on the eviction list */
1090 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001091
1092 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001093 * This is set if the object is on the active lists (has pending
1094 * rendering and so a non-zero seqno), and is not set if it i s on
1095 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001096 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001097 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001098
1099 /**
1100 * This is set if the object has been written to since last bound
1101 * to the GTT
1102 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001103 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001104
1105 /**
1106 * Fence register bits (if any) for this object. Will be set
1107 * as needed when mapped into the GTT.
1108 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001109 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001110 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001111
1112 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001113 * Advice: are the backing pages purgeable?
1114 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001115 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001116
1117 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001118 * Current tiling mode for the object.
1119 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001120 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001121 /**
1122 * Whether the tiling parameters for the currently associated fence
1123 * register have changed. Note that for the purposes of tracking
1124 * tiling changes we also treat the unfenced register, the register
1125 * slot that the object occupies whilst it executes a fenced
1126 * command (such as BLT on gen2/3), as a "fence".
1127 */
1128 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001129
1130 /** How many users have pinned this object in GTT space. The following
1131 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1132 * (via user_pin_count), execbuffer (objects are not allowed multiple
1133 * times for the same batchbuffer), and the framebuffer code. When
1134 * switching/pageflipping, the framebuffer code has at most two buffers
1135 * pinned per crtc.
1136 *
1137 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1138 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001139 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001140#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001141
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001142 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001143 * Is the object at the current location in the gtt mappable and
1144 * fenceable? Used to avoid costly recalculations.
1145 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001146 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001147
1148 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001149 * Whether the current gtt mapping needs to be mappable (and isn't just
1150 * mappable by accident). Track pin and fault separate for a more
1151 * accurate mappable working set.
1152 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001153 unsigned int fault_mappable:1;
1154 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001155
Chris Wilsoncaea7472010-11-12 13:53:37 +00001156 /*
1157 * Is the GPU currently using a fence to access this buffer,
1158 */
1159 unsigned int pending_fenced_gpu_access:1;
1160 unsigned int fenced_gpu_access:1;
1161
Chris Wilson93dfb402011-03-29 16:59:50 -07001162 unsigned int cache_level:2;
1163
Daniel Vetter7bddb012012-02-09 17:15:47 +01001164 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001165 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001166 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001167
Chris Wilson9da3da62012-06-01 15:20:22 +01001168 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001169 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001170
Daniel Vetter1286ff72012-05-10 15:25:09 +02001171 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001172 void *dma_buf_vmapping;
1173 int vmapping_count;
1174
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001175 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001176 * Used for performing relocations during execbuffer insertion.
1177 */
1178 struct hlist_node exec_node;
1179 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001180 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001181
1182 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001183 * Current offset of the object in GTT space.
1184 *
1185 * This is the same as gtt_space->start
1186 */
1187 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001188
Chris Wilsoncaea7472010-11-12 13:53:37 +00001189 struct intel_ring_buffer *ring;
1190
Chris Wilson1c293ea2012-04-17 15:31:27 +01001191 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001192 uint32_t last_read_seqno;
1193 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001194 /** Breadcrumb of last fenced GPU access to the buffer. */
1195 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001196
Daniel Vetter778c3542010-05-13 11:49:44 +02001197 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001198 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001199
Eric Anholt280b7132009-03-12 16:56:27 -07001200 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001201 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001202
Jesse Barnes79e53942008-11-07 14:24:08 -08001203 /** User space pin count and filp owning the pin */
1204 uint32_t user_pin_count;
1205 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001206
1207 /** for phy allocated objects */
1208 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001209
1210 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001211 * Number of crtcs where this object is currently the fb, but
1212 * will be page flipped away on the next vblank. When it
1213 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1214 */
1215 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001216};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001217#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001218
Daniel Vetter62b8b212010-04-09 19:05:08 +00001219#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001220
Eric Anholt673a3942008-07-30 12:06:12 -07001221/**
1222 * Request queue structure.
1223 *
1224 * The request queue allows us to note sequence numbers that have been emitted
1225 * and may be associated with active buffers to be retired.
1226 *
1227 * By keeping this list, we can avoid having to do questionable
1228 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1229 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1230 */
1231struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001232 /** On Which ring this request was generated */
1233 struct intel_ring_buffer *ring;
1234
Eric Anholt673a3942008-07-30 12:06:12 -07001235 /** GEM sequence number associated with this request. */
1236 uint32_t seqno;
1237
Chris Wilsona71d8d92012-02-15 11:25:36 +00001238 /** Postion in the ringbuffer of the end of the request */
1239 u32 tail;
1240
Eric Anholt673a3942008-07-30 12:06:12 -07001241 /** Time at which this request was emitted, in jiffies. */
1242 unsigned long emitted_jiffies;
1243
Eric Anholtb9624422009-06-03 07:27:35 +00001244 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001245 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001246
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001247 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001248 /** file_priv list entry for this request */
1249 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001250};
1251
1252struct drm_i915_file_private {
1253 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001254 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001255 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001256 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001257 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001258};
1259
Zou Nan haicae58522010-11-09 17:17:32 +08001260#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1261
1262#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1263#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1264#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1265#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1266#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1267#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1268#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1269#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1270#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1271#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1272#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1273#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1274#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1275#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1276#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1277#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1278#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1279#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001280#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001281#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1282 (dev)->pci_device == 0x0152 || \
1283 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001284#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1285 (dev)->pci_device == 0x0106 || \
1286 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001287#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001288#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001289#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001290#define IS_ULT(dev) (IS_HASWELL(dev) && \
1291 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001292
Jesse Barnes85436692011-04-06 12:11:14 -07001293/*
1294 * The genX designation typically refers to the render engine, so render
1295 * capability related checks should use IS_GEN, while display and other checks
1296 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1297 * chips, etc.).
1298 */
Zou Nan haicae58522010-11-09 17:17:32 +08001299#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1300#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1301#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1302#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1303#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001304#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001305
1306#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1307#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001308#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001309#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1310
Ben Widawsky254f9652012-06-04 14:42:42 -07001311#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001312#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001313
Chris Wilson05394f32010-11-08 19:18:58 +00001314#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001315#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1316
Daniel Vetterb45305f2012-12-17 16:21:27 +01001317/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1318#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1319
Zou Nan haicae58522010-11-09 17:17:32 +08001320/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1321 * rows, which changed the alignment requirements and fence programming.
1322 */
1323#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1324 IS_I915GM(dev)))
1325#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1326#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1327#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1328#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1329#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1330#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1331/* dsparb controlled by hw only */
1332#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1333
1334#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1335#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1336#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001337
Jesse Barneseceae482011-04-06 12:15:08 -07001338#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001339
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001340#define HAS_DDI(dev) (IS_HASWELL(dev))
1341
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001342#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1343#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1344#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1345#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1346#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1347#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1348
Zou Nan haicae58522010-11-09 17:17:32 +08001349#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001350#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001351#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1352#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001353#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001354
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001355#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1356
Ben Widawskyf27b9262012-07-24 20:47:32 -07001357#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001358
Ben Widawskyc8735b02012-09-07 19:43:39 -07001359#define GT_FREQUENCY_MULTIPLIER 50
1360
Chris Wilson05394f32010-11-08 19:18:58 +00001361#include "i915_trace.h"
1362
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001363/**
1364 * RC6 is a special power stage which allows the GPU to enter an very
1365 * low-voltage mode when idle, using down to 0V while at this stage. This
1366 * stage is entered automatically when the GPU is idle when RC6 support is
1367 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1368 *
1369 * There are different RC6 modes available in Intel GPU, which differentiate
1370 * among each other with the latency required to enter and leave RC6 and
1371 * voltage consumed by the GPU in different states.
1372 *
1373 * The combination of the following flags define which states GPU is allowed
1374 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1375 * RC6pp is deepest RC6. Their support by hardware varies according to the
1376 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1377 * which brings the most power savings; deeper states save more power, but
1378 * require higher latency to switch to and wake up.
1379 */
1380#define INTEL_RC6_ENABLE (1<<0)
1381#define INTEL_RC6p_ENABLE (1<<1)
1382#define INTEL_RC6pp_ENABLE (1<<2)
1383
Eric Anholtc153f452007-09-03 12:06:45 +10001384extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001385extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001386extern unsigned int i915_fbpercrtc __always_unused;
1387extern int i915_panel_ignore_lid __read_mostly;
1388extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001389extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001390extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001391extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001392extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001393extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001394extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001395extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001396extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001397extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001398extern unsigned int i915_preliminary_hw_support __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001399
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001400extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1401extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001402extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1403extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1404
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001406void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001407extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001408extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001409extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001410extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001411extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001412extern void i915_driver_preclose(struct drm_device *dev,
1413 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001414extern void i915_driver_postclose(struct drm_device *dev,
1415 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001416extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001417#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001418extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1419 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001420#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001421extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001422 struct drm_clip_rect *box,
1423 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001424extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001425extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001426extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1427extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1428extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1429extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1430
Jesse Barnes073f34d2012-11-02 11:13:59 -07001431extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001434void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001435void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001437extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001438extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001439extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001440extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001441
Daniel Vetter742cbee2012-04-27 15:17:39 +02001442void i915_error_state_free(struct kref *error_ref);
1443
Keith Packard7c463582008-11-04 02:03:27 -08001444void
1445i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1446
1447void
1448i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1449
Akshay Joshi0206e352011-08-16 15:34:10 -04001450void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001451
Chris Wilson3bd3c932010-08-19 08:19:30 +01001452#ifdef CONFIG_DEBUG_FS
1453extern void i915_destroy_error_state(struct drm_device *dev);
1454#else
1455#define i915_destroy_error_state(x)
1456#endif
1457
Keith Packard7c463582008-11-04 02:03:27 -08001458
Eric Anholt673a3942008-07-30 12:06:12 -07001459/* i915_gem.c */
1460int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1461 struct drm_file *file_priv);
1462int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1463 struct drm_file *file_priv);
1464int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1465 struct drm_file *file_priv);
1466int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1467 struct drm_file *file_priv);
1468int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1469 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1471 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001472int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1473 struct drm_file *file_priv);
1474int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1475 struct drm_file *file_priv);
1476int i915_gem_execbuffer(struct drm_device *dev, void *data,
1477 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001478int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1479 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001480int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1481 struct drm_file *file_priv);
1482int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1483 struct drm_file *file_priv);
1484int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1485 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001486int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1487 struct drm_file *file);
1488int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1489 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001490int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1491 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001492int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1493 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001494int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1495 struct drm_file *file_priv);
1496int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1497 struct drm_file *file_priv);
1498int i915_gem_set_tiling(struct drm_device *dev, void *data,
1499 struct drm_file *file_priv);
1500int i915_gem_get_tiling(struct drm_device *dev, void *data,
1501 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001502int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1503 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001504int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1505 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001506void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001507void *i915_gem_object_alloc(struct drm_device *dev);
1508void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001509int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001510void i915_gem_object_init(struct drm_i915_gem_object *obj,
1511 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001512struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1513 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001514void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001515
Chris Wilson20217462010-11-23 15:26:33 +00001516int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1517 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001518 bool map_and_fenceable,
1519 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001520void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001521int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001522int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001523void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001524void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001525
Chris Wilson37e680a2012-06-07 15:38:42 +01001526int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001527static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1528{
1529 struct scatterlist *sg = obj->pages->sgl;
Chris Wilson1cf83782012-10-10 12:11:52 +01001530 int nents = obj->pages->nents;
1531 while (nents > SG_MAX_SINGLE_ALLOC) {
1532 if (n < SG_MAX_SINGLE_ALLOC - 1)
1533 break;
1534
Chris Wilson9da3da62012-06-01 15:20:22 +01001535 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1536 n -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson1cf83782012-10-10 12:11:52 +01001537 nents -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001538 }
1539 return sg_page(sg+n);
1540}
Chris Wilsona5570172012-09-04 21:02:54 +01001541static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1542{
1543 BUG_ON(obj->pages == NULL);
1544 obj->pages_pin_count++;
1545}
1546static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1547{
1548 BUG_ON(obj->pages_pin_count == 0);
1549 obj->pages_pin_count--;
1550}
1551
Chris Wilson54cf91d2010-11-25 18:00:26 +00001552int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001553int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1554 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001555void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001556 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001557
Dave Airlieff72145b2011-02-07 12:16:14 +10001558int i915_gem_dumb_create(struct drm_file *file_priv,
1559 struct drm_device *dev,
1560 struct drm_mode_create_dumb *args);
1561int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1562 uint32_t handle, uint64_t *offset);
1563int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001564 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001565/**
1566 * Returns true if seq1 is later than seq2.
1567 */
1568static inline bool
1569i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1570{
1571 return (int32_t)(seq1 - seq2) >= 0;
1572}
1573
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001574int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1575int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001576int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001577int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001578
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001579static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001580i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1581{
1582 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1583 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1584 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001585 return true;
1586 } else
1587 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001588}
1589
1590static inline void
1591i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1592{
1593 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1594 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1595 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1596 }
1597}
1598
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001599void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001600void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001601int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001602 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001603static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1604{
1605 return unlikely(atomic_read(&error->reset_counter)
1606 & I915_RESET_IN_PROGRESS_FLAG);
1607}
1608
1609static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1610{
1611 return atomic_read(&error->reset_counter) == I915_WEDGED;
1612}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001613
Chris Wilson069efc12010-09-30 16:53:18 +01001614void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001615void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001616int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1617 uint32_t read_domains,
1618 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001619int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001620int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001621int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001622void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001623void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001624void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001625void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001626int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001627int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001628int i915_add_request(struct intel_ring_buffer *ring,
1629 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001630 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001631int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1632 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001633int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001634int __must_check
1635i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1636 bool write);
1637int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001638i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1639int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001640i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1641 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001642 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001643int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001644 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001645 int id,
1646 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001647void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001648 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001649void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001650void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001651
Chris Wilson467cffb2011-03-07 10:42:03 +00001652uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001653i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1654uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001655i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1656 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001657
Chris Wilsone4ffd172011-04-04 09:44:39 +01001658int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1659 enum i915_cache_level cache_level);
1660
Daniel Vetter1286ff72012-05-10 15:25:09 +02001661struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1662 struct dma_buf *dma_buf);
1663
1664struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1665 struct drm_gem_object *gem_obj, int flags);
1666
Ben Widawsky254f9652012-06-04 14:42:42 -07001667/* i915_gem_context.c */
1668void i915_gem_context_init(struct drm_device *dev);
1669void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001670void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001671int i915_switch_context(struct intel_ring_buffer *ring,
1672 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001673int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1674 struct drm_file *file);
1675int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1676 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001677
Daniel Vetter76aaf222010-11-05 22:23:30 +01001678/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001679void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001680void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1681 struct drm_i915_gem_object *obj,
1682 enum i915_cache_level cache_level);
1683void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1684 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001685
Daniel Vetter76aaf222010-11-05 22:23:30 +01001686void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001687int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1688void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001689 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001690void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001691void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001692void i915_gem_init_global_gtt(struct drm_device *dev);
1693void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1694 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001695int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001696static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001697{
1698 if (INTEL_INFO(dev)->gen < 6)
1699 intel_gtt_chipset_flush();
1700}
1701
Daniel Vetter76aaf222010-11-05 22:23:30 +01001702
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001703/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001704int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001705 unsigned alignment,
1706 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001707 bool mappable,
1708 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001709int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001710
Chris Wilson9797fbf2012-04-24 15:47:39 +01001711/* i915_gem_stolen.c */
1712int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001713int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1714void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001715void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001716struct drm_i915_gem_object *
1717i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1718void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001719
Eric Anholt673a3942008-07-30 12:06:12 -07001720/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001721inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1722{
1723 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1724
1725 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1726 obj->tiling_mode != I915_TILING_NONE;
1727}
1728
Eric Anholt673a3942008-07-30 12:06:12 -07001729void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001730void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1731void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001732
1733/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001734void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001735 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001736#if WATCH_LISTS
1737int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001738#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001739#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001740#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001741void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1742 int handle);
1743void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001744 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745
Ben Gamari20172632009-02-17 20:08:50 -05001746/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001747int i915_debugfs_init(struct drm_minor *minor);
1748void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001749
Jesse Barnes317c35d2008-08-25 15:11:06 -07001750/* i915_suspend.c */
1751extern int i915_save_state(struct drm_device *dev);
1752extern int i915_restore_state(struct drm_device *dev);
1753
Daniel Vetterd8157a32013-01-25 17:53:20 +01001754/* i915_ums.c */
1755void i915_save_display_reg(struct drm_device *dev);
1756void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001757
Ben Widawsky0136db582012-04-10 21:17:01 -07001758/* i915_sysfs.c */
1759void i915_setup_sysfs(struct drm_device *dev_priv);
1760void i915_teardown_sysfs(struct drm_device *dev_priv);
1761
Chris Wilsonf899fc62010-07-20 15:44:45 -07001762/* intel_i2c.c */
1763extern int intel_setup_gmbus(struct drm_device *dev);
1764extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001765extern inline bool intel_gmbus_is_port_valid(unsigned port)
1766{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001767 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001768}
1769
1770extern struct i2c_adapter *intel_gmbus_get_adapter(
1771 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001772extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1773extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001774extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1775{
1776 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1777}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001778extern void intel_i2c_reset(struct drm_device *dev);
1779
Chris Wilson3b617962010-08-24 09:02:58 +01001780/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001781extern int intel_opregion_setup(struct drm_device *dev);
1782#ifdef CONFIG_ACPI
1783extern void intel_opregion_init(struct drm_device *dev);
1784extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001785extern void intel_opregion_asle_intr(struct drm_device *dev);
1786extern void intel_opregion_gse_intr(struct drm_device *dev);
1787extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001788#else
Chris Wilson44834a62010-08-19 16:09:23 +01001789static inline void intel_opregion_init(struct drm_device *dev) { return; }
1790static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001791static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1792static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1793static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001794#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001795
Jesse Barnes723bfd72010-10-07 16:01:13 -07001796/* intel_acpi.c */
1797#ifdef CONFIG_ACPI
1798extern void intel_register_dsm_handler(void);
1799extern void intel_unregister_dsm_handler(void);
1800#else
1801static inline void intel_register_dsm_handler(void) { return; }
1802static inline void intel_unregister_dsm_handler(void) { return; }
1803#endif /* CONFIG_ACPI */
1804
Jesse Barnes79e53942008-11-07 14:24:08 -08001805/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001806extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001807extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001808extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001809extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001810extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001811extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1812 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001813extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001814extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001815extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001816extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001817extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001818extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001819extern void intel_detect_pch(struct drm_device *dev);
1820extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001821extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001822
Ben Widawsky2911a352012-04-05 14:47:36 -07001823extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001824int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001826
Chris Wilson6ef3d422010-08-04 20:26:07 +01001827/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001828#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001829extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1830extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001831
1832extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1833extern void intel_display_print_error_state(struct seq_file *m,
1834 struct drm_device *dev,
1835 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001836#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001837
Ben Widawskyb7287d82011-04-25 11:22:22 -07001838/* On SNB platform, before reading ring registers forcewake bit
1839 * must be set to prevent GT core from power down and stale values being
1840 * returned.
1841 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001842void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1843void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001844int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001845
Ben Widawsky42c05262012-09-26 10:34:00 -07001846int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1847int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1848
Keith Packard5f753772010-11-22 09:24:22 +00001849#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001850 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001851
Keith Packard5f753772010-11-22 09:24:22 +00001852__i915_read(8, b)
1853__i915_read(16, w)
1854__i915_read(32, l)
1855__i915_read(64, q)
1856#undef __i915_read
1857
1858#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001859 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1860
Keith Packard5f753772010-11-22 09:24:22 +00001861__i915_write(8, b)
1862__i915_write(16, w)
1863__i915_write(32, l)
1864__i915_write(64, q)
1865#undef __i915_write
1866
1867#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1868#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1869
1870#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1871#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1872#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1873#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1874
1875#define I915_READ(reg) i915_read32(dev_priv, (reg))
1876#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001877#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1878#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001879
1880#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1881#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001882
1883#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1884#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1885
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001886/* "Broadcast RGB" property */
1887#define INTEL_BROADCAST_RGB_AUTO 0
1888#define INTEL_BROADCAST_RGB_FULL 1
1889#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001890
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891#endif