blob: 2d068edd1adc41bc8d71cd919a55361de093b19d [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateo64c58f22014-07-03 16:28:03 +010051static inline int ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000054}
55
Oscar Mateoa4872ba2014-05-22 14:13:33 +010056static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010057{
58 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020059 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
60}
Chris Wilson09246732013-08-10 22:16:32 +010061
Oscar Mateoa4872ba2014-05-22 14:13:33 +010062void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010064 struct intel_ringbuffer *ringbuf = ring->buffer;
65 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010068 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010072gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
76 u32 cmd;
77 int ret;
78
79 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020080 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010081 cmd |= MI_NO_WRITE_FLUSH;
82
83 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
84 cmd |= MI_READ_FLUSH;
85
86 ret = intel_ring_begin(ring, 2);
87 if (ret)
88 return ret;
89
90 intel_ring_emit(ring, cmd);
91 intel_ring_emit(ring, MI_NOOP);
92 intel_ring_advance(ring);
93
94 return 0;
95}
96
97static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010098gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 invalidate_domains,
100 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700101{
Chris Wilson78501ea2010-10-27 12:18:21 +0100102 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100103 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000104 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100105
Chris Wilson36d527d2011-03-19 22:26:49 +0000106 /*
107 * read/write caches:
108 *
109 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
110 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
111 * also flushed at 2d versus 3d pipeline switches.
112 *
113 * read-only caches:
114 *
115 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
116 * MI_READ_FLUSH is set, and is always flushed on 965.
117 *
118 * I915_GEM_DOMAIN_COMMAND may not exist?
119 *
120 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
121 * invalidated when MI_EXE_FLUSH is set.
122 *
123 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
124 * invalidated with every MI_FLUSH.
125 *
126 * TLBs:
127 *
128 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
129 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
130 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
131 * are flushed at any MI_FLUSH.
132 */
133
134 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100135 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000136 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
138 cmd |= MI_EXE_FLUSH;
139
140 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
141 (IS_G4X(dev) || IS_GEN5(dev)))
142 cmd |= MI_INVALIDATE_ISP;
143
144 ret = intel_ring_begin(ring, 2);
145 if (ret)
146 return ret;
147
148 intel_ring_emit(ring, cmd);
149 intel_ring_emit(ring, MI_NOOP);
150 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000151
152 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800153}
154
Jesse Barnes8d315282011-10-16 10:23:31 +0200155/**
156 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
157 * implementing two workarounds on gen6. From section 1.4.7.1
158 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
159 *
160 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
161 * produced by non-pipelined state commands), software needs to first
162 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
163 * 0.
164 *
165 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
166 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
167 *
168 * And the workaround for these two requires this workaround first:
169 *
170 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
171 * BEFORE the pipe-control with a post-sync op and no write-cache
172 * flushes.
173 *
174 * And this last workaround is tricky because of the requirements on
175 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
176 * volume 2 part 1:
177 *
178 * "1 of the following must also be set:
179 * - Render Target Cache Flush Enable ([12] of DW1)
180 * - Depth Cache Flush Enable ([0] of DW1)
181 * - Stall at Pixel Scoreboard ([1] of DW1)
182 * - Depth Stall ([13] of DW1)
183 * - Post-Sync Operation ([13] of DW1)
184 * - Notify Enable ([8] of DW1)"
185 *
186 * The cache flushes require the workaround flush that triggered this
187 * one, so we can't use it. Depth stall would trigger the same.
188 * Post-sync nonzero is what triggered this second workaround, so we
189 * can't use that one either. Notify enable is IRQs, which aren't
190 * really our business. That leaves only stall at scoreboard.
191 */
192static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100193intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200194{
Chris Wilson18393f62014-04-09 09:19:40 +0100195 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200196 int ret;
197
198
199 ret = intel_ring_begin(ring, 6);
200 if (ret)
201 return ret;
202
203 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
204 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
205 PIPE_CONTROL_STALL_AT_SCOREBOARD);
206 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
207 intel_ring_emit(ring, 0); /* low dword */
208 intel_ring_emit(ring, 0); /* high dword */
209 intel_ring_emit(ring, MI_NOOP);
210 intel_ring_advance(ring);
211
212 ret = intel_ring_begin(ring, 6);
213 if (ret)
214 return ret;
215
216 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
217 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
218 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
219 intel_ring_emit(ring, 0);
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, MI_NOOP);
222 intel_ring_advance(ring);
223
224 return 0;
225}
226
227static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100228gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200229 u32 invalidate_domains, u32 flush_domains)
230{
231 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100232 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200233 int ret;
234
Paulo Zanonib3111502012-08-17 18:35:42 -0300235 /* Force SNB workarounds for PIPE_CONTROL flushes */
236 ret = intel_emit_post_sync_nonzero_flush(ring);
237 if (ret)
238 return ret;
239
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 /* Just flush everything. Experiments have shown that reducing the
241 * number of bits based on the write domains has little performance
242 * impact.
243 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100244 if (flush_domains) {
245 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
246 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
247 /*
248 * Ensure that any following seqno writes only happen
249 * when the render cache is indeed flushed.
250 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200251 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100252 }
253 if (invalidate_domains) {
254 flags |= PIPE_CONTROL_TLB_INVALIDATE;
255 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
256 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
260 /*
261 * TLB invalidate requires a post-sync write.
262 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700263 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100264 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200265
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100266 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200267 if (ret)
268 return ret;
269
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100270 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200271 intel_ring_emit(ring, flags);
272 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100273 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200274 intel_ring_advance(ring);
275
276 return 0;
277}
278
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100279static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100280gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300281{
282 int ret;
283
284 ret = intel_ring_begin(ring, 4);
285 if (ret)
286 return ret;
287
288 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
289 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
290 PIPE_CONTROL_STALL_AT_SCOREBOARD);
291 intel_ring_emit(ring, 0);
292 intel_ring_emit(ring, 0);
293 intel_ring_advance(ring);
294
295 return 0;
296}
297
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100298static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300299{
300 int ret;
301
302 if (!ring->fbc_dirty)
303 return 0;
304
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200305 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300306 if (ret)
307 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300308 /* WaFbcNukeOn3DBlt:ivb/hsw */
309 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
310 intel_ring_emit(ring, MSG_FBC_REND_STATE);
311 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200312 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
313 intel_ring_emit(ring, MSG_FBC_REND_STATE);
314 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300315 intel_ring_advance(ring);
316
317 ring->fbc_dirty = false;
318 return 0;
319}
320
Paulo Zanonif3987632012-08-17 18:35:43 -0300321static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100322gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300323 u32 invalidate_domains, u32 flush_domains)
324{
325 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100326 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 int ret;
328
Paulo Zanonif3987632012-08-17 18:35:43 -0300329 /*
330 * Ensure that any following seqno writes only happen when the render
331 * cache is indeed flushed.
332 *
333 * Workaround: 4th PIPE_CONTROL command (except the ones with only
334 * read-cache invalidate bits set) must have the CS_STALL bit set. We
335 * don't try to be clever and just set it unconditionally.
336 */
337 flags |= PIPE_CONTROL_CS_STALL;
338
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /* Just flush everything. Experiments have shown that reducing the
340 * number of bits based on the write domains has little performance
341 * impact.
342 */
343 if (flush_domains) {
344 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
345 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300346 }
347 if (invalidate_domains) {
348 flags |= PIPE_CONTROL_TLB_INVALIDATE;
349 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
360 /* Workaround: we must issue a pipe_control with CS-stall bit
361 * set before a pipe_control command that has the state cache
362 * invalidate bit set. */
363 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300364 }
365
366 ret = intel_ring_begin(ring, 4);
367 if (ret)
368 return ret;
369
370 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
371 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200372 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300373 intel_ring_emit(ring, 0);
374 intel_ring_advance(ring);
375
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200376 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300377 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
378
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300379 return 0;
380}
381
Ben Widawskya5f3d682013-11-02 21:07:27 -0700382static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300383gen8_emit_pipe_control(struct intel_engine_cs *ring,
384 u32 flags, u32 scratch_addr)
385{
386 int ret;
387
388 ret = intel_ring_begin(ring, 6);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
393 intel_ring_emit(ring, flags);
394 intel_ring_emit(ring, scratch_addr);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_emit(ring, 0);
398 intel_ring_advance(ring);
399
400 return 0;
401}
402
403static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100404gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700405 u32 invalidate_domains, u32 flush_domains)
406{
407 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100408 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800409 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410
411 flags |= PIPE_CONTROL_CS_STALL;
412
413 if (flush_domains) {
414 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
415 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
416 }
417 if (invalidate_domains) {
418 flags |= PIPE_CONTROL_TLB_INVALIDATE;
419 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
424 flags |= PIPE_CONTROL_QW_WRITE;
425 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800426
427 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
428 ret = gen8_emit_pipe_control(ring,
429 PIPE_CONTROL_CS_STALL |
430 PIPE_CONTROL_STALL_AT_SCOREBOARD,
431 0);
432 if (ret)
433 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700434 }
435
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300436 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700437}
438
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100439static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100440 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800441{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300442 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100443 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800444}
445
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100446u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300448 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000449 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800450
Chris Wilson50877442014-03-21 12:41:53 +0000451 if (INTEL_INFO(ring->dev)->gen >= 8)
452 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
453 RING_ACTHD_UDW(ring->mmio_base));
454 else if (INTEL_INFO(ring->dev)->gen >= 4)
455 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
456 else
457 acthd = I915_READ(ACTHD);
458
459 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800460}
461
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100462static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200463{
464 struct drm_i915_private *dev_priv = ring->dev->dev_private;
465 u32 addr;
466
467 addr = dev_priv->status_page_dmah->busaddr;
468 if (INTEL_INFO(ring->dev)->gen >= 4)
469 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
470 I915_WRITE(HWS_PGA, addr);
471}
472
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100473static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100474{
475 struct drm_i915_private *dev_priv = to_i915(ring->dev);
476
477 if (!IS_GEN2(ring->dev)) {
478 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
479 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
480 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
481 return false;
482 }
483 }
484
485 I915_WRITE_CTL(ring, 0);
486 I915_WRITE_HEAD(ring, 0);
487 ring->write_tail(ring, 0);
488
489 if (!IS_GEN2(ring->dev)) {
490 (void)I915_READ_CTL(ring);
491 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
492 }
493
494 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
495}
496
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100497static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800498{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200499 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300500 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100501 struct intel_ringbuffer *ringbuf = ring->buffer;
502 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200503 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800504
Deepak Sc8d9a592013-11-23 14:55:42 +0530505 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200506
Chris Wilson9991ae72014-04-02 16:36:07 +0100507 if (!stop_ring(ring)) {
508 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000509 DRM_DEBUG_KMS("%s head not reset to zero "
510 "ctl %08x head %08x tail %08x start %08x\n",
511 ring->name,
512 I915_READ_CTL(ring),
513 I915_READ_HEAD(ring),
514 I915_READ_TAIL(ring),
515 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800516
Chris Wilson9991ae72014-04-02 16:36:07 +0100517 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000518 DRM_ERROR("failed to set %s head to zero "
519 "ctl %08x head %08x tail %08x start %08x\n",
520 ring->name,
521 I915_READ_CTL(ring),
522 I915_READ_HEAD(ring),
523 I915_READ_TAIL(ring),
524 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100525 ret = -EIO;
526 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000527 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700528 }
529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (I915_NEED_GFX_HWS(dev))
531 intel_ring_setup_status_page(ring);
532 else
533 ring_setup_phys_status_page(ring);
534
Jiri Kosinaece4a172014-08-07 16:29:53 +0200535 /* Enforce ordering by reading HEAD register back */
536 I915_READ_HEAD(ring);
537
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200538 /* Initialize the ring. This must happen _after_ we've cleared the ring
539 * registers with the above sequence (the readback of the HEAD registers
540 * also enforces ordering), otherwise the hw might lose the new ring
541 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700542 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200543 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100544 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000545 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800546
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800547 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400548 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700549 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400550 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000551 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100552 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
553 ring->name,
554 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
555 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
556 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200557 ret = -EIO;
558 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800559 }
560
Chris Wilson78501ea2010-10-27 12:18:21 +0100561 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
562 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800563 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100564 ringbuf->head = I915_READ_HEAD(ring);
565 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo64c58f22014-07-03 16:28:03 +0100566 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800568 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000569
Chris Wilson50f018d2013-06-10 11:20:19 +0100570 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
571
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530573 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200574
575 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700576}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100579init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000581 int ret;
582
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100583 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000584 return 0;
585
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100586 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
587 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000588 DRM_ERROR("Failed to allocate seqno page\n");
589 ret = -ENOMEM;
590 goto err;
591 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100592
Daniel Vettera9cc7262014-02-14 14:01:13 +0100593 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
594 if (ret)
595 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000596
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100597 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598 if (ret)
599 goto err_unref;
600
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100601 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
602 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
603 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800604 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000605 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800606 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000607
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200608 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100609 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000610 return 0;
611
612err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800613 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000614err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100615 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000616err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000617 return ret;
618}
619
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100620static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621{
Chris Wilson78501ea2010-10-27 12:18:21 +0100622 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000623 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100624 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200625 if (ret)
626 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800627
Akash Goel61a563a2014-03-25 18:01:50 +0530628 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
629 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200630 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000631
632 /* We need to disable the AsyncFlip performance optimisations in order
633 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
634 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100635 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300636 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000637 */
638 if (INTEL_INFO(dev)->gen >= 6)
639 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
640
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000641 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530642 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000643 if (INTEL_INFO(dev)->gen == 6)
644 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000645 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000646
Akash Goel01fa0302014-03-24 23:00:04 +0530647 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000648 if (IS_GEN7(dev))
649 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530650 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000651 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100652
Jesse Barnes8d315282011-10-16 10:23:31 +0200653 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000654 ret = init_pipe_control(ring);
655 if (ret)
656 return ret;
657 }
658
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200659 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700660 /* From the Sandybridge PRM, volume 1 part 3, page 24:
661 * "If this bit is set, STCunit will have LRA as replacement
662 * policy. [...] This bit must be reset. LRA replacement
663 * policy is not supported."
664 */
665 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200666 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800667 }
668
Daniel Vetter6b26c862012-04-24 14:04:12 +0200669 if (INTEL_INFO(dev)->gen >= 6)
670 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700672 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700673 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700674
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800675 return ret;
676}
677
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100678static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100680 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700681 struct drm_i915_private *dev_priv = dev->dev_private;
682
683 if (dev_priv->semaphore_obj) {
684 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
685 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
686 dev_priv->semaphore_obj = NULL;
687 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100688
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100689 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 return;
691
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100692 if (INTEL_INFO(dev)->gen >= 5) {
693 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800694 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100696
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100697 drm_gem_object_unreference(&ring->scratch.obj->base);
698 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699}
700
Ben Widawsky3e789982014-06-30 09:53:37 -0700701static int gen8_rcs_signal(struct intel_engine_cs *signaller,
702 unsigned int num_dwords)
703{
704#define MBOX_UPDATE_DWORDS 8
705 struct drm_device *dev = signaller->dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707 struct intel_engine_cs *waiter;
708 int i, ret, num_rings;
709
710 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
711 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
712#undef MBOX_UPDATE_DWORDS
713
714 ret = intel_ring_begin(signaller, num_dwords);
715 if (ret)
716 return ret;
717
718 for_each_ring(waiter, dev_priv, i) {
719 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
720 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
721 continue;
722
723 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
724 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
725 PIPE_CONTROL_QW_WRITE |
726 PIPE_CONTROL_FLUSH_ENABLE);
727 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
728 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
729 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
730 intel_ring_emit(signaller, 0);
731 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
732 MI_SEMAPHORE_TARGET(waiter->id));
733 intel_ring_emit(signaller, 0);
734 }
735
736 return 0;
737}
738
739static int gen8_xcs_signal(struct intel_engine_cs *signaller,
740 unsigned int num_dwords)
741{
742#define MBOX_UPDATE_DWORDS 6
743 struct drm_device *dev = signaller->dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
745 struct intel_engine_cs *waiter;
746 int i, ret, num_rings;
747
748 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
749 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
750#undef MBOX_UPDATE_DWORDS
751
752 ret = intel_ring_begin(signaller, num_dwords);
753 if (ret)
754 return ret;
755
756 for_each_ring(waiter, dev_priv, i) {
757 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
758 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
759 continue;
760
761 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
762 MI_FLUSH_DW_OP_STOREDW);
763 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
764 MI_FLUSH_DW_USE_GTT);
765 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
766 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
767 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
768 MI_SEMAPHORE_TARGET(waiter->id));
769 intel_ring_emit(signaller, 0);
770 }
771
772 return 0;
773}
774
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100775static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700776 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000777{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700778 struct drm_device *dev = signaller->dev;
779 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100780 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700781 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700782
Ben Widawskya1444b72014-06-30 09:53:35 -0700783#define MBOX_UPDATE_DWORDS 3
784 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
785 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
786#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700787
788 ret = intel_ring_begin(signaller, num_dwords);
789 if (ret)
790 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700791
Ben Widawsky78325f22014-04-29 14:52:29 -0700792 for_each_ring(useless, dev_priv, i) {
793 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
794 if (mbox_reg != GEN6_NOSYNC) {
795 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
796 intel_ring_emit(signaller, mbox_reg);
797 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700798 }
799 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700800
Ben Widawskya1444b72014-06-30 09:53:35 -0700801 /* If num_dwords was rounded, make sure the tail pointer is correct */
802 if (num_rings % 2 == 0)
803 intel_ring_emit(signaller, MI_NOOP);
804
Ben Widawsky024a43e2014-04-29 14:52:30 -0700805 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000806}
807
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700808/**
809 * gen6_add_request - Update the semaphore mailbox registers
810 *
811 * @ring - ring that is adding a request
812 * @seqno - return seqno stuck into the ring
813 *
814 * Update the mailbox registers in the *other* rings with the current seqno.
815 * This acts like a signal in the canonical semaphore.
816 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000817static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100818gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000819{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700820 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000821
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700822 if (ring->semaphore.signal)
823 ret = ring->semaphore.signal(ring, 4);
824 else
825 ret = intel_ring_begin(ring, 4);
826
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000827 if (ret)
828 return ret;
829
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000830 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
831 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100832 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000833 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100834 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000835
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000836 return 0;
837}
838
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200839static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
840 u32 seqno)
841{
842 struct drm_i915_private *dev_priv = dev->dev_private;
843 return dev_priv->last_seqno < seqno;
844}
845
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700846/**
847 * intel_ring_sync - sync the waiter to the signaller on seqno
848 *
849 * @waiter - ring that is waiting
850 * @signaller - ring which has, or will signal
851 * @seqno - seqno which the waiter will block on
852 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700853
854static int
855gen8_ring_sync(struct intel_engine_cs *waiter,
856 struct intel_engine_cs *signaller,
857 u32 seqno)
858{
859 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
860 int ret;
861
862 ret = intel_ring_begin(waiter, 4);
863 if (ret)
864 return ret;
865
866 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
867 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -0700868 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700869 MI_SEMAPHORE_SAD_GTE_SDD);
870 intel_ring_emit(waiter, seqno);
871 intel_ring_emit(waiter,
872 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
873 intel_ring_emit(waiter,
874 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
875 intel_ring_advance(waiter);
876 return 0;
877}
878
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700879static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100880gen6_ring_sync(struct intel_engine_cs *waiter,
881 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200882 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000883{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700884 u32 dw1 = MI_SEMAPHORE_MBOX |
885 MI_SEMAPHORE_COMPARE |
886 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700887 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
888 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000889
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700890 /* Throughout all of the GEM code, seqno passed implies our current
891 * seqno is >= the last seqno executed. However for hardware the
892 * comparison is strictly greater than.
893 */
894 seqno -= 1;
895
Ben Widawskyebc348b2014-04-29 14:52:28 -0700896 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200897
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700898 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000899 if (ret)
900 return ret;
901
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200902 /* If seqno wrap happened, omit the wait with no-ops */
903 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700904 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200905 intel_ring_emit(waiter, seqno);
906 intel_ring_emit(waiter, 0);
907 intel_ring_emit(waiter, MI_NOOP);
908 } else {
909 intel_ring_emit(waiter, MI_NOOP);
910 intel_ring_emit(waiter, MI_NOOP);
911 intel_ring_emit(waiter, MI_NOOP);
912 intel_ring_emit(waiter, MI_NOOP);
913 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700914 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000915
916 return 0;
917}
918
Chris Wilsonc6df5412010-12-15 09:56:50 +0000919#define PIPE_CONTROL_FLUSH(ring__, addr__) \
920do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200921 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
922 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000923 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
924 intel_ring_emit(ring__, 0); \
925 intel_ring_emit(ring__, 0); \
926} while (0)
927
928static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100929pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000930{
Chris Wilson18393f62014-04-09 09:19:40 +0100931 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000932 int ret;
933
934 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
935 * incoherent with writes to memory, i.e. completely fubar,
936 * so we need to use PIPE_NOTIFY instead.
937 *
938 * However, we also need to workaround the qword write
939 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
940 * memory before requesting an interrupt.
941 */
942 ret = intel_ring_begin(ring, 32);
943 if (ret)
944 return ret;
945
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200946 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200947 PIPE_CONTROL_WRITE_FLUSH |
948 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100949 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100950 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000951 intel_ring_emit(ring, 0);
952 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100953 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000954 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100955 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000956 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100957 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000958 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100959 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000960 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100961 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000962 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000963
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200964 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200965 PIPE_CONTROL_WRITE_FLUSH |
966 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000967 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100968 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100969 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000970 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100971 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000972
Chris Wilsonc6df5412010-12-15 09:56:50 +0000973 return 0;
974}
975
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800976static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100977gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100978{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100979 /* Workaround to force correct ordering between irq and seqno writes on
980 * ivb (and maybe also on snb) by reading from a CS register (like
981 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000982 if (!lazy_coherency) {
983 struct drm_i915_private *dev_priv = ring->dev->dev_private;
984 POSTING_READ(RING_ACTHD(ring->mmio_base));
985 }
986
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100987 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
988}
989
990static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100991ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800992{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000993 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
994}
995
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200996static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100997ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200998{
999 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1000}
1001
Chris Wilsonc6df5412010-12-15 09:56:50 +00001002static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001003pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001004{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001005 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001006}
1007
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001008static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001009pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001010{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001011 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001012}
1013
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001014static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001015gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001016{
1017 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001018 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001019 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001020
1021 if (!dev->irq_enabled)
1022 return false;
1023
Chris Wilson7338aef2012-04-24 21:48:47 +01001024 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001025 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001026 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001027 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001028
1029 return true;
1030}
1031
1032static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001033gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001034{
1035 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001036 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001037 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001038
Chris Wilson7338aef2012-04-24 21:48:47 +01001039 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001040 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001041 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001042 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001043}
1044
1045static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001046i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001047{
Chris Wilson78501ea2010-10-27 12:18:21 +01001048 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001049 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001050 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001051
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001052 if (!dev->irq_enabled)
1053 return false;
1054
Chris Wilson7338aef2012-04-24 21:48:47 +01001055 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001056 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001057 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1058 I915_WRITE(IMR, dev_priv->irq_mask);
1059 POSTING_READ(IMR);
1060 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001061 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001062
1063 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001064}
1065
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001066static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001067i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001068{
Chris Wilson78501ea2010-10-27 12:18:21 +01001069 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001070 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001071 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001072
Chris Wilson7338aef2012-04-24 21:48:47 +01001073 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001074 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001075 dev_priv->irq_mask |= ring->irq_enable_mask;
1076 I915_WRITE(IMR, dev_priv->irq_mask);
1077 POSTING_READ(IMR);
1078 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001079 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001080}
1081
Chris Wilsonc2798b12012-04-22 21:13:57 +01001082static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001083i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001084{
1085 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001086 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001087 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001088
1089 if (!dev->irq_enabled)
1090 return false;
1091
Chris Wilson7338aef2012-04-24 21:48:47 +01001092 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001093 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001094 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1095 I915_WRITE16(IMR, dev_priv->irq_mask);
1096 POSTING_READ16(IMR);
1097 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001098 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001099
1100 return true;
1101}
1102
1103static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001104i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001105{
1106 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001107 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001108 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001109
Chris Wilson7338aef2012-04-24 21:48:47 +01001110 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001111 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001112 dev_priv->irq_mask |= ring->irq_enable_mask;
1113 I915_WRITE16(IMR, dev_priv->irq_mask);
1114 POSTING_READ16(IMR);
1115 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001116 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001117}
1118
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001119void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001120{
Eric Anholt45930102011-05-06 17:12:35 -07001121 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001122 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001123 u32 mmio = 0;
1124
1125 /* The ring status page addresses are no longer next to the rest of
1126 * the ring registers as of gen7.
1127 */
1128 if (IS_GEN7(dev)) {
1129 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001130 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001131 mmio = RENDER_HWS_PGA_GEN7;
1132 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001133 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001134 mmio = BLT_HWS_PGA_GEN7;
1135 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001136 /*
1137 * VCS2 actually doesn't exist on Gen7. Only shut up
1138 * gcc switch check warning
1139 */
1140 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001141 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001142 mmio = BSD_HWS_PGA_GEN7;
1143 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001144 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001145 mmio = VEBOX_HWS_PGA_GEN7;
1146 break;
Eric Anholt45930102011-05-06 17:12:35 -07001147 }
1148 } else if (IS_GEN6(ring->dev)) {
1149 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1150 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001151 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001152 mmio = RING_HWS_PGA(ring->mmio_base);
1153 }
1154
Chris Wilson78501ea2010-10-27 12:18:21 +01001155 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1156 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001157
Damien Lespiaudc616b82014-03-13 01:40:28 +00001158 /*
1159 * Flush the TLB for this page
1160 *
1161 * FIXME: These two bits have disappeared on gen8, so a question
1162 * arises: do we still need this and if so how should we go about
1163 * invalidating the TLB?
1164 */
1165 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001166 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301167
1168 /* ring should be idle before issuing a sync flush*/
1169 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1170
Chris Wilson884020b2013-08-06 19:01:14 +01001171 I915_WRITE(reg,
1172 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1173 INSTPM_SYNC_FLUSH));
1174 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1175 1000))
1176 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1177 ring->name);
1178 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001179}
1180
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001181static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001182bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001183 u32 invalidate_domains,
1184 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001185{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001186 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001187
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001188 ret = intel_ring_begin(ring, 2);
1189 if (ret)
1190 return ret;
1191
1192 intel_ring_emit(ring, MI_FLUSH);
1193 intel_ring_emit(ring, MI_NOOP);
1194 intel_ring_advance(ring);
1195 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001196}
1197
Chris Wilson3cce4692010-10-27 16:11:02 +01001198static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001199i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001200{
Chris Wilson3cce4692010-10-27 16:11:02 +01001201 int ret;
1202
1203 ret = intel_ring_begin(ring, 4);
1204 if (ret)
1205 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001206
Chris Wilson3cce4692010-10-27 16:11:02 +01001207 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1208 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001209 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001210 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001211 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001212
Chris Wilson3cce4692010-10-27 16:11:02 +01001213 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001214}
1215
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001216static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001217gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001218{
1219 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001220 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001221 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001222
1223 if (!dev->irq_enabled)
1224 return false;
1225
Chris Wilson7338aef2012-04-24 21:48:47 +01001226 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001227 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001228 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001229 I915_WRITE_IMR(ring,
1230 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001231 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001232 else
1233 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001234 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001235 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001236 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001237
1238 return true;
1239}
1240
1241static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001242gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001243{
1244 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001245 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001246 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001247
Chris Wilson7338aef2012-04-24 21:48:47 +01001248 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001249 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001250 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001252 else
1253 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001254 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001255 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001256 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001257}
1258
Ben Widawskya19d2932013-05-28 19:22:30 -07001259static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001260hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001261{
1262 struct drm_device *dev = ring->dev;
1263 struct drm_i915_private *dev_priv = dev->dev_private;
1264 unsigned long flags;
1265
1266 if (!dev->irq_enabled)
1267 return false;
1268
Daniel Vetter59cdb632013-07-04 23:35:28 +02001269 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001270 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001271 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001272 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001273 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001274 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001275
1276 return true;
1277}
1278
1279static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001280hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001281{
1282 struct drm_device *dev = ring->dev;
1283 struct drm_i915_private *dev_priv = dev->dev_private;
1284 unsigned long flags;
1285
1286 if (!dev->irq_enabled)
1287 return;
1288
Daniel Vetter59cdb632013-07-04 23:35:28 +02001289 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001290 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001291 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001292 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001293 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001294 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001295}
1296
Ben Widawskyabd58f02013-11-02 21:07:09 -07001297static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001298gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001299{
1300 struct drm_device *dev = ring->dev;
1301 struct drm_i915_private *dev_priv = dev->dev_private;
1302 unsigned long flags;
1303
1304 if (!dev->irq_enabled)
1305 return false;
1306
1307 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1308 if (ring->irq_refcount++ == 0) {
1309 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1310 I915_WRITE_IMR(ring,
1311 ~(ring->irq_enable_mask |
1312 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1313 } else {
1314 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1315 }
1316 POSTING_READ(RING_IMR(ring->mmio_base));
1317 }
1318 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1319
1320 return true;
1321}
1322
1323static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001324gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001325{
1326 struct drm_device *dev = ring->dev;
1327 struct drm_i915_private *dev_priv = dev->dev_private;
1328 unsigned long flags;
1329
1330 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1331 if (--ring->irq_refcount == 0) {
1332 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1333 I915_WRITE_IMR(ring,
1334 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1335 } else {
1336 I915_WRITE_IMR(ring, ~0);
1337 }
1338 POSTING_READ(RING_IMR(ring->mmio_base));
1339 }
1340 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1341}
1342
Zou Nan haid1b851f2010-05-21 09:08:57 +08001343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001344i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001345 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001346 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001347{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001348 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001349
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001350 ret = intel_ring_begin(ring, 2);
1351 if (ret)
1352 return ret;
1353
Chris Wilson78501ea2010-10-27 12:18:21 +01001354 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001355 MI_BATCH_BUFFER_START |
1356 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001357 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001358 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001359 intel_ring_advance(ring);
1360
Zou Nan haid1b851f2010-05-21 09:08:57 +08001361 return 0;
1362}
1363
Daniel Vetterb45305f2012-12-17 16:21:27 +01001364/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1365#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001366#define I830_TLB_ENTRIES (2)
1367#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001368static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001369i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001370 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001371 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001372{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001373 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001374 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001375
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001376 ret = intel_ring_begin(ring, 6);
1377 if (ret)
1378 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001379
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001380 /* Evict the invalid PTE TLBs */
1381 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1382 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1383 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1384 intel_ring_emit(ring, cs_offset);
1385 intel_ring_emit(ring, 0xdeadbeef);
1386 intel_ring_emit(ring, MI_NOOP);
1387 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001388
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001389 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001390 if (len > I830_BATCH_LIMIT)
1391 return -ENOSPC;
1392
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001393 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001394 if (ret)
1395 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001396
1397 /* Blit the batch (which has now all relocs applied) to the
1398 * stable batch scratch bo area (so that the CS never
1399 * stumbles over its tlb invalidation bug) ...
1400 */
1401 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1402 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1403 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 1024);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001404 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001405 intel_ring_emit(ring, 4096);
1406 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001407
Daniel Vetterb45305f2012-12-17 16:21:27 +01001408 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001409 intel_ring_emit(ring, MI_NOOP);
1410 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001411
1412 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001413 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001414 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001415
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001416 ret = intel_ring_begin(ring, 4);
1417 if (ret)
1418 return ret;
1419
1420 intel_ring_emit(ring, MI_BATCH_BUFFER);
1421 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1422 intel_ring_emit(ring, offset + len - 8);
1423 intel_ring_emit(ring, MI_NOOP);
1424 intel_ring_advance(ring);
1425
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001426 return 0;
1427}
1428
1429static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001430i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001431 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001432 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001433{
1434 int ret;
1435
1436 ret = intel_ring_begin(ring, 2);
1437 if (ret)
1438 return ret;
1439
Chris Wilson65f56872012-04-17 16:38:12 +01001440 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001441 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001442 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001443
Eric Anholt62fdfea2010-05-21 13:26:39 -07001444 return 0;
1445}
1446
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001447static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001448{
Chris Wilson05394f32010-11-08 19:18:58 +00001449 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001450
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001451 obj = ring->status_page.obj;
1452 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001453 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001454
Chris Wilson9da3da62012-06-01 15:20:22 +01001455 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001456 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001457 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001458 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001459}
1460
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001461static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001462{
Chris Wilson05394f32010-11-08 19:18:58 +00001463 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001464
Chris Wilsone3efda42014-04-09 09:19:41 +01001465 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001466 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001467 int ret;
1468
1469 obj = i915_gem_alloc_object(ring->dev, 4096);
1470 if (obj == NULL) {
1471 DRM_ERROR("Failed to allocate status page\n");
1472 return -ENOMEM;
1473 }
1474
1475 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1476 if (ret)
1477 goto err_unref;
1478
Chris Wilson1f767e02014-07-03 17:33:03 -04001479 flags = 0;
1480 if (!HAS_LLC(ring->dev))
1481 /* On g33, we cannot place HWS above 256MiB, so
1482 * restrict its pinning to the low mappable arena.
1483 * Though this restriction is not documented for
1484 * gen4, gen5, or byt, they also behave similarly
1485 * and hang if the HWS is placed at the top of the
1486 * GTT. To generalise, it appears that all !llc
1487 * platforms have issues with us placing the HWS
1488 * above the mappable region (even though we never
1489 * actualy map it).
1490 */
1491 flags |= PIN_MAPPABLE;
1492 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001493 if (ret) {
1494err_unref:
1495 drm_gem_object_unreference(&obj->base);
1496 return ret;
1497 }
1498
1499 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001500 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001501
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001502 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001503 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001504 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001505
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001506 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1507 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001508
1509 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001510}
1511
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001512static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001513{
1514 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001515
1516 if (!dev_priv->status_page_dmah) {
1517 dev_priv->status_page_dmah =
1518 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1519 if (!dev_priv->status_page_dmah)
1520 return -ENOMEM;
1521 }
1522
Chris Wilson6b8294a2012-11-16 11:43:20 +00001523 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1524 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1525
1526 return 0;
1527}
1528
Oscar Mateo2919d292014-07-03 16:28:02 +01001529static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001530{
Oscar Mateo2919d292014-07-03 16:28:02 +01001531 if (!ringbuf->obj)
1532 return;
1533
1534 iounmap(ringbuf->virtual_start);
1535 i915_gem_object_ggtt_unpin(ringbuf->obj);
1536 drm_gem_object_unreference(&ringbuf->obj->base);
1537 ringbuf->obj = NULL;
1538}
1539
1540static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1541 struct intel_ringbuffer *ringbuf)
1542{
Chris Wilsone3efda42014-04-09 09:19:41 +01001543 struct drm_i915_private *dev_priv = to_i915(dev);
1544 struct drm_i915_gem_object *obj;
1545 int ret;
1546
Oscar Mateo2919d292014-07-03 16:28:02 +01001547 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001548 return 0;
1549
1550 obj = NULL;
1551 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001552 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001553 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001554 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001555 if (obj == NULL)
1556 return -ENOMEM;
1557
Akash Goel24f3a8c2014-06-17 10:59:42 +05301558 /* mark ring buffers as read-only from GPU side by default */
1559 obj->gt_ro = 1;
1560
Chris Wilsone3efda42014-04-09 09:19:41 +01001561 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1562 if (ret)
1563 goto err_unref;
1564
1565 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1566 if (ret)
1567 goto err_unpin;
1568
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001569 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001570 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001571 ringbuf->size);
1572 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001573 ret = -EINVAL;
1574 goto err_unpin;
1575 }
1576
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001577 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001578 return 0;
1579
1580err_unpin:
1581 i915_gem_object_ggtt_unpin(obj);
1582err_unref:
1583 drm_gem_object_unreference(&obj->base);
1584 return ret;
1585}
1586
Ben Widawskyc43b5632012-04-16 14:07:40 -07001587static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001588 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001589{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001590 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001591 int ret;
1592
Oscar Mateo8ee14972014-05-22 14:13:34 +01001593 if (ringbuf == NULL) {
1594 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1595 if (!ringbuf)
1596 return -ENOMEM;
1597 ring->buffer = ringbuf;
1598 }
1599
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001600 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001601 INIT_LIST_HEAD(&ring->active_list);
1602 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001603 ringbuf->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001604 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001605
Chris Wilsonb259f672011-03-29 13:19:09 +01001606 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001607
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001608 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001609 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001610 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001611 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001612 } else {
1613 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001614 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001615 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001616 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001617 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001618
Oscar Mateo2919d292014-07-03 16:28:02 +01001619 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001620 if (ret) {
1621 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001622 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001623 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001624
Chris Wilson55249ba2010-12-22 14:04:47 +00001625 /* Workaround an erratum on the i830 which causes a hang if
1626 * the TAIL pointer points to within the last 2 cachelines
1627 * of the buffer.
1628 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001629 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001630 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001631 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001632
Brad Volkin44e895a2014-05-10 14:10:43 -07001633 ret = i915_cmd_parser_init_ring(ring);
1634 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001635 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001636
Oscar Mateo8ee14972014-05-22 14:13:34 +01001637 ret = ring->init(ring);
1638 if (ret)
1639 goto error;
1640
1641 return 0;
1642
1643error:
1644 kfree(ringbuf);
1645 ring->buffer = NULL;
1646 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001647}
1648
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001649void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001650{
Chris Wilsone3efda42014-04-09 09:19:41 +01001651 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001652 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001653
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001654 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001655 return;
1656
Chris Wilsone3efda42014-04-09 09:19:41 +01001657 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001658 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001659
Oscar Mateo2919d292014-07-03 16:28:02 +01001660 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001661 ring->preallocated_lazy_request = NULL;
1662 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001663
Zou Nan hai8d192152010-11-02 16:31:01 +08001664 if (ring->cleanup)
1665 ring->cleanup(ring);
1666
Chris Wilson78501ea2010-10-27 12:18:21 +01001667 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001668
1669 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001670
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001671 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001672 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001673}
1674
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001675static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001676{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001677 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001678 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001679 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001680 int ret;
1681
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001682 if (ringbuf->last_retired_head != -1) {
1683 ringbuf->head = ringbuf->last_retired_head;
1684 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001685
Oscar Mateo64c58f22014-07-03 16:28:03 +01001686 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001687 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001688 return 0;
1689 }
1690
1691 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001692 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001693 seqno = request->seqno;
1694 break;
1695 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001696 }
1697
1698 if (seqno == 0)
1699 return -ENOSPC;
1700
Chris Wilson1f709992014-01-27 22:43:07 +00001701 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001702 if (ret)
1703 return ret;
1704
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001705 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001706 ringbuf->head = ringbuf->last_retired_head;
1707 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001708
Oscar Mateo64c58f22014-07-03 16:28:03 +01001709 ringbuf->space = ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001710 return 0;
1711}
1712
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001713static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001714{
Chris Wilson78501ea2010-10-27 12:18:21 +01001715 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001716 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001717 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001718 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001719 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001720
Chris Wilsona71d8d92012-02-15 11:25:36 +00001721 ret = intel_ring_wait_request(ring, n);
1722 if (ret != -ENOSPC)
1723 return ret;
1724
Chris Wilson09246732013-08-10 22:16:32 +01001725 /* force the tail write in case we have been skipping them */
1726 __intel_ring_advance(ring);
1727
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001728 /* With GEM the hangcheck timer should kick us out of the loop,
1729 * leaving it early runs the risk of corrupting GEM state (due
1730 * to running on almost untested codepaths). But on resume
1731 * timers don't work yet, so prevent a complete hang in that
1732 * case by choosing an insanely large timeout. */
1733 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001734
Chris Wilsondcfe0502014-05-05 09:07:32 +01001735 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001736 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001737 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo64c58f22014-07-03 16:28:03 +01001738 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001739 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001740 ret = 0;
1741 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001742 }
1743
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001744 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1745 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001746 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1747 if (master_priv->sarea_priv)
1748 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1749 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001750
Chris Wilsone60a0b12010-10-13 10:09:14 +01001751 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001752
Chris Wilsondcfe0502014-05-05 09:07:32 +01001753 if (dev_priv->mm.interruptible && signal_pending(current)) {
1754 ret = -ERESTARTSYS;
1755 break;
1756 }
1757
Daniel Vetter33196de2012-11-14 17:14:05 +01001758 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1759 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001760 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001761 break;
1762
1763 if (time_after(jiffies, end)) {
1764 ret = -EBUSY;
1765 break;
1766 }
1767 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001768 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001769 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001770}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001771
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001772static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001773{
1774 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001775 struct intel_ringbuffer *ringbuf = ring->buffer;
1776 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001777
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001778 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001779 int ret = ring_wait_for_space(ring, rem);
1780 if (ret)
1781 return ret;
1782 }
1783
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001784 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001785 rem /= 4;
1786 while (rem--)
1787 iowrite32(MI_NOOP, virt++);
1788
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001789 ringbuf->tail = 0;
Oscar Mateo64c58f22014-07-03 16:28:03 +01001790 ringbuf->space = ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001791
1792 return 0;
1793}
1794
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001795int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001796{
1797 u32 seqno;
1798 int ret;
1799
1800 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001801 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001802 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001803 if (ret)
1804 return ret;
1805 }
1806
1807 /* Wait upon the last request to be completed */
1808 if (list_empty(&ring->request_list))
1809 return 0;
1810
1811 seqno = list_entry(ring->request_list.prev,
1812 struct drm_i915_gem_request,
1813 list)->seqno;
1814
1815 return i915_wait_seqno(ring, seqno);
1816}
1817
Chris Wilson9d7730912012-11-27 16:22:52 +00001818static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001819intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001820{
Chris Wilson18235212013-09-04 10:45:51 +01001821 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001822 return 0;
1823
Chris Wilson3c0e2342013-09-04 10:45:52 +01001824 if (ring->preallocated_lazy_request == NULL) {
1825 struct drm_i915_gem_request *request;
1826
1827 request = kmalloc(sizeof(*request), GFP_KERNEL);
1828 if (request == NULL)
1829 return -ENOMEM;
1830
1831 ring->preallocated_lazy_request = request;
1832 }
1833
Chris Wilson18235212013-09-04 10:45:51 +01001834 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001835}
1836
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001837static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001838 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001839{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001840 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001841 int ret;
1842
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001843 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001844 ret = intel_wrap_ring_buffer(ring);
1845 if (unlikely(ret))
1846 return ret;
1847 }
1848
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001849 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001850 ret = ring_wait_for_space(ring, bytes);
1851 if (unlikely(ret))
1852 return ret;
1853 }
1854
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001855 return 0;
1856}
1857
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001858int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001859 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001860{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001861 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001862 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001863
Daniel Vetter33196de2012-11-14 17:14:05 +01001864 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1865 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001866 if (ret)
1867 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001868
Chris Wilson304d6952014-01-02 14:32:35 +00001869 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1870 if (ret)
1871 return ret;
1872
Chris Wilson9d7730912012-11-27 16:22:52 +00001873 /* Preallocate the olr before touching the ring */
1874 ret = intel_ring_alloc_seqno(ring);
1875 if (ret)
1876 return ret;
1877
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001878 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001879 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001880}
1881
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001882/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001883int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001884{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001885 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001886 int ret;
1887
1888 if (num_dwords == 0)
1889 return 0;
1890
Chris Wilson18393f62014-04-09 09:19:40 +01001891 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001892 ret = intel_ring_begin(ring, num_dwords);
1893 if (ret)
1894 return ret;
1895
1896 while (num_dwords--)
1897 intel_ring_emit(ring, MI_NOOP);
1898
1899 intel_ring_advance(ring);
1900
1901 return 0;
1902}
1903
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001904void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001905{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001906 struct drm_device *dev = ring->dev;
1907 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001908
Chris Wilson18235212013-09-04 10:45:51 +01001909 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001910
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001911 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001912 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1913 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001914 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001915 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001916 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001917
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001918 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001919 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001920}
1921
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001922static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001923 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001924{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001925 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001926
1927 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001928
Chris Wilson12f55812012-07-05 17:14:01 +01001929 /* Disable notification that the ring is IDLE. The GT
1930 * will then assume that it is busy and bring it out of rc6.
1931 */
1932 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1933 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1934
1935 /* Clear the context id. Here be magic! */
1936 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1937
1938 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001939 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001940 GEN6_BSD_SLEEP_INDICATOR) == 0,
1941 50))
1942 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001943
Chris Wilson12f55812012-07-05 17:14:01 +01001944 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001945 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001946 POSTING_READ(RING_TAIL(ring->mmio_base));
1947
1948 /* Let the ring send IDLE messages to the GT again,
1949 * and so let it sleep to conserve power when idle.
1950 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001951 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001952 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001953}
1954
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001955static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001956 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001957{
Chris Wilson71a77e02011-02-02 12:13:49 +00001958 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001959 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001960
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001961 ret = intel_ring_begin(ring, 4);
1962 if (ret)
1963 return ret;
1964
Chris Wilson71a77e02011-02-02 12:13:49 +00001965 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001966 if (INTEL_INFO(ring->dev)->gen >= 8)
1967 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001968 /*
1969 * Bspec vol 1c.5 - video engine command streamer:
1970 * "If ENABLED, all TLBs will be invalidated once the flush
1971 * operation is complete. This bit is only valid when the
1972 * Post-Sync Operation field is a value of 1h or 3h."
1973 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001974 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001975 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1976 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001977 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001978 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001979 if (INTEL_INFO(ring->dev)->gen >= 8) {
1980 intel_ring_emit(ring, 0); /* upper addr */
1981 intel_ring_emit(ring, 0); /* value */
1982 } else {
1983 intel_ring_emit(ring, 0);
1984 intel_ring_emit(ring, MI_NOOP);
1985 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001986 intel_ring_advance(ring);
1987 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001988}
1989
1990static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001991gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001992 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001993 unsigned flags)
1994{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001995 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1996 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1997 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001998 int ret;
1999
2000 ret = intel_ring_begin(ring, 4);
2001 if (ret)
2002 return ret;
2003
2004 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002005 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002006 intel_ring_emit(ring, lower_32_bits(offset));
2007 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002008 intel_ring_emit(ring, MI_NOOP);
2009 intel_ring_advance(ring);
2010
2011 return 0;
2012}
2013
2014static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002015hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002016 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002017 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002018{
Akshay Joshi0206e352011-08-16 15:34:10 -04002019 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002020
Akshay Joshi0206e352011-08-16 15:34:10 -04002021 ret = intel_ring_begin(ring, 2);
2022 if (ret)
2023 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002024
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002025 intel_ring_emit(ring,
2026 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
2027 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
2028 /* bit0-7 is the length on GEN6+ */
2029 intel_ring_emit(ring, offset);
2030 intel_ring_advance(ring);
2031
2032 return 0;
2033}
2034
2035static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002036gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002037 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002038 unsigned flags)
2039{
2040 int ret;
2041
2042 ret = intel_ring_begin(ring, 2);
2043 if (ret)
2044 return ret;
2045
2046 intel_ring_emit(ring,
2047 MI_BATCH_BUFFER_START |
2048 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002049 /* bit0-7 is the length on GEN6+ */
2050 intel_ring_emit(ring, offset);
2051 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002052
Akshay Joshi0206e352011-08-16 15:34:10 -04002053 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002054}
2055
Chris Wilson549f7362010-10-19 11:19:32 +01002056/* Blitter support (SandyBridge+) */
2057
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002058static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002059 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002060{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002061 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002062 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002063 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002064
Daniel Vetter6a233c72011-12-14 13:57:07 +01002065 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002066 if (ret)
2067 return ret;
2068
Chris Wilson71a77e02011-02-02 12:13:49 +00002069 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002070 if (INTEL_INFO(ring->dev)->gen >= 8)
2071 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002072 /*
2073 * Bspec vol 1c.3 - blitter engine command streamer:
2074 * "If ENABLED, all TLBs will be invalidated once the flush
2075 * operation is complete. This bit is only valid when the
2076 * Post-Sync Operation field is a value of 1h or 3h."
2077 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002078 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002079 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002080 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002081 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002082 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002083 if (INTEL_INFO(ring->dev)->gen >= 8) {
2084 intel_ring_emit(ring, 0); /* upper addr */
2085 intel_ring_emit(ring, 0); /* value */
2086 } else {
2087 intel_ring_emit(ring, 0);
2088 intel_ring_emit(ring, MI_NOOP);
2089 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002090 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002091
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002092 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002093 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2094
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002095 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002096}
2097
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002098int intel_init_render_ring_buffer(struct drm_device *dev)
2099{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002100 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002101 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002102 struct drm_i915_gem_object *obj;
2103 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002104
Daniel Vetter59465b52012-04-11 22:12:48 +02002105 ring->name = "render ring";
2106 ring->id = RCS;
2107 ring->mmio_base = RENDER_RING_BASE;
2108
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002109 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002110 if (i915_semaphore_is_enabled(dev)) {
2111 obj = i915_gem_alloc_object(dev, 4096);
2112 if (obj == NULL) {
2113 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2114 i915.semaphores = 0;
2115 } else {
2116 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2117 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2118 if (ret != 0) {
2119 drm_gem_object_unreference(&obj->base);
2120 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2121 i915.semaphores = 0;
2122 } else
2123 dev_priv->semaphore_obj = obj;
2124 }
2125 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002126 ring->add_request = gen6_add_request;
2127 ring->flush = gen8_render_ring_flush;
2128 ring->irq_get = gen8_ring_get_irq;
2129 ring->irq_put = gen8_ring_put_irq;
2130 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2131 ring->get_seqno = gen6_ring_get_seqno;
2132 ring->set_seqno = ring_set_seqno;
2133 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002134 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002135 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002136 ring->semaphore.signal = gen8_rcs_signal;
2137 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002138 }
2139 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002140 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002141 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002142 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002143 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002144 ring->irq_get = gen6_ring_get_irq;
2145 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002146 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002147 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002148 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002149 if (i915_semaphore_is_enabled(dev)) {
2150 ring->semaphore.sync_to = gen6_ring_sync;
2151 ring->semaphore.signal = gen6_signal;
2152 /*
2153 * The current semaphore is only applied on pre-gen8
2154 * platform. And there is no VCS2 ring on the pre-gen8
2155 * platform. So the semaphore between RCS and VCS2 is
2156 * initialized as INVALID. Gen8 will initialize the
2157 * sema between VCS2 and RCS later.
2158 */
2159 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2160 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2161 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2162 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2163 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2164 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2165 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2166 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2167 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2168 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2169 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002170 } else if (IS_GEN5(dev)) {
2171 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002172 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002173 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002174 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002175 ring->irq_get = gen5_ring_get_irq;
2176 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002177 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2178 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002179 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002180 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002181 if (INTEL_INFO(dev)->gen < 4)
2182 ring->flush = gen2_render_ring_flush;
2183 else
2184 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002185 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002186 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002187 if (IS_GEN2(dev)) {
2188 ring->irq_get = i8xx_ring_get_irq;
2189 ring->irq_put = i8xx_ring_put_irq;
2190 } else {
2191 ring->irq_get = i9xx_ring_get_irq;
2192 ring->irq_put = i9xx_ring_put_irq;
2193 }
Daniel Vettere3670312012-04-11 22:12:53 +02002194 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002195 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002196 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002197
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002198 if (IS_HASWELL(dev))
2199 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002200 else if (IS_GEN8(dev))
2201 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002202 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002203 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2204 else if (INTEL_INFO(dev)->gen >= 4)
2205 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2206 else if (IS_I830(dev) || IS_845G(dev))
2207 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2208 else
2209 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002210 ring->init = init_render_ring;
2211 ring->cleanup = render_ring_cleanup;
2212
Daniel Vetterb45305f2012-12-17 16:21:27 +01002213 /* Workaround batchbuffer to combat CS tlb bug. */
2214 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002215 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002216 if (obj == NULL) {
2217 DRM_ERROR("Failed to allocate batch bo\n");
2218 return -ENOMEM;
2219 }
2220
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002221 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002222 if (ret != 0) {
2223 drm_gem_object_unreference(&obj->base);
2224 DRM_ERROR("Failed to ping batch bo\n");
2225 return ret;
2226 }
2227
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002228 ring->scratch.obj = obj;
2229 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002230 }
2231
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002232 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002233}
2234
Chris Wilsone8616b62011-01-20 09:57:11 +00002235int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2236{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002237 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002238 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002239 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002240 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002241
Oscar Mateo8ee14972014-05-22 14:13:34 +01002242 if (ringbuf == NULL) {
2243 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2244 if (!ringbuf)
2245 return -ENOMEM;
2246 ring->buffer = ringbuf;
2247 }
2248
Daniel Vetter59465b52012-04-11 22:12:48 +02002249 ring->name = "render ring";
2250 ring->id = RCS;
2251 ring->mmio_base = RENDER_RING_BASE;
2252
Chris Wilsone8616b62011-01-20 09:57:11 +00002253 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002254 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002255 ret = -ENODEV;
2256 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002257 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002258
2259 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2260 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2261 * the special gen5 functions. */
2262 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002263 if (INTEL_INFO(dev)->gen < 4)
2264 ring->flush = gen2_render_ring_flush;
2265 else
2266 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002267 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002268 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002269 if (IS_GEN2(dev)) {
2270 ring->irq_get = i8xx_ring_get_irq;
2271 ring->irq_put = i8xx_ring_put_irq;
2272 } else {
2273 ring->irq_get = i9xx_ring_get_irq;
2274 ring->irq_put = i9xx_ring_put_irq;
2275 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002276 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002277 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002278 if (INTEL_INFO(dev)->gen >= 4)
2279 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2280 else if (IS_I830(dev) || IS_845G(dev))
2281 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2282 else
2283 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002284 ring->init = init_render_ring;
2285 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002286
2287 ring->dev = dev;
2288 INIT_LIST_HEAD(&ring->active_list);
2289 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002290
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002291 ringbuf->size = size;
2292 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002293 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002294 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002295
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002296 ringbuf->virtual_start = ioremap_wc(start, size);
2297 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002298 DRM_ERROR("can not ioremap virtual address for"
2299 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002300 ret = -ENOMEM;
2301 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002302 }
2303
Chris Wilson6b8294a2012-11-16 11:43:20 +00002304 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002305 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002306 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002307 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002308 }
2309
Chris Wilsone8616b62011-01-20 09:57:11 +00002310 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002311
2312err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002313 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002314err_ringbuf:
2315 kfree(ringbuf);
2316 ring->buffer = NULL;
2317 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002318}
2319
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002320int intel_init_bsd_ring_buffer(struct drm_device *dev)
2321{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002322 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002323 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002324
Daniel Vetter58fa3832012-04-11 22:12:49 +02002325 ring->name = "bsd ring";
2326 ring->id = VCS;
2327
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002328 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002329 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002330 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002331 /* gen6 bsd needs a special wa for tail updates */
2332 if (IS_GEN6(dev))
2333 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002334 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002335 ring->add_request = gen6_add_request;
2336 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002337 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002338 if (INTEL_INFO(dev)->gen >= 8) {
2339 ring->irq_enable_mask =
2340 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2341 ring->irq_get = gen8_ring_get_irq;
2342 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002343 ring->dispatch_execbuffer =
2344 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002345 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002346 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002347 ring->semaphore.signal = gen8_xcs_signal;
2348 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002349 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002350 } else {
2351 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2352 ring->irq_get = gen6_ring_get_irq;
2353 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002354 ring->dispatch_execbuffer =
2355 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002356 if (i915_semaphore_is_enabled(dev)) {
2357 ring->semaphore.sync_to = gen6_ring_sync;
2358 ring->semaphore.signal = gen6_signal;
2359 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2360 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2361 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2362 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2363 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2364 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2365 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2366 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2367 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2368 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2369 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002370 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002371 } else {
2372 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002373 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002374 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002375 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002376 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002377 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002378 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002379 ring->irq_get = gen5_ring_get_irq;
2380 ring->irq_put = gen5_ring_put_irq;
2381 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002382 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002383 ring->irq_get = i9xx_ring_get_irq;
2384 ring->irq_put = i9xx_ring_put_irq;
2385 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002386 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002387 }
2388 ring->init = init_ring_common;
2389
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002390 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002391}
Chris Wilson549f7362010-10-19 11:19:32 +01002392
Zhao Yakui845f74a2014-04-17 10:37:37 +08002393/**
2394 * Initialize the second BSD ring for Broadwell GT3.
2395 * It is noted that this only exists on Broadwell GT3.
2396 */
2397int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2398{
2399 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002400 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002401
2402 if ((INTEL_INFO(dev)->gen != 8)) {
2403 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2404 return -EINVAL;
2405 }
2406
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002407 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002408 ring->id = VCS2;
2409
2410 ring->write_tail = ring_write_tail;
2411 ring->mmio_base = GEN8_BSD2_RING_BASE;
2412 ring->flush = gen6_bsd_ring_flush;
2413 ring->add_request = gen6_add_request;
2414 ring->get_seqno = gen6_ring_get_seqno;
2415 ring->set_seqno = ring_set_seqno;
2416 ring->irq_enable_mask =
2417 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2418 ring->irq_get = gen8_ring_get_irq;
2419 ring->irq_put = gen8_ring_put_irq;
2420 ring->dispatch_execbuffer =
2421 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002422 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002423 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002424 ring->semaphore.signal = gen8_xcs_signal;
2425 GEN8_RING_SEMAPHORE_INIT;
2426 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002427 ring->init = init_ring_common;
2428
2429 return intel_init_ring_buffer(dev, ring);
2430}
2431
Chris Wilson549f7362010-10-19 11:19:32 +01002432int intel_init_blt_ring_buffer(struct drm_device *dev)
2433{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002434 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002435 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002436
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002437 ring->name = "blitter ring";
2438 ring->id = BCS;
2439
2440 ring->mmio_base = BLT_RING_BASE;
2441 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002442 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002443 ring->add_request = gen6_add_request;
2444 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002445 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002446 if (INTEL_INFO(dev)->gen >= 8) {
2447 ring->irq_enable_mask =
2448 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2449 ring->irq_get = gen8_ring_get_irq;
2450 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002451 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002452 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002453 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002454 ring->semaphore.signal = gen8_xcs_signal;
2455 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002456 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002457 } else {
2458 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2459 ring->irq_get = gen6_ring_get_irq;
2460 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002461 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002462 if (i915_semaphore_is_enabled(dev)) {
2463 ring->semaphore.signal = gen6_signal;
2464 ring->semaphore.sync_to = gen6_ring_sync;
2465 /*
2466 * The current semaphore is only applied on pre-gen8
2467 * platform. And there is no VCS2 ring on the pre-gen8
2468 * platform. So the semaphore between BCS and VCS2 is
2469 * initialized as INVALID. Gen8 will initialize the
2470 * sema between BCS and VCS2 later.
2471 */
2472 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2473 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2474 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2475 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2476 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2477 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2478 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2479 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2480 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2481 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2482 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002483 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002484 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002485
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002486 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002487}
Chris Wilsona7b97612012-07-20 12:41:08 +01002488
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002489int intel_init_vebox_ring_buffer(struct drm_device *dev)
2490{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002491 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002492 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002493
2494 ring->name = "video enhancement ring";
2495 ring->id = VECS;
2496
2497 ring->mmio_base = VEBOX_RING_BASE;
2498 ring->write_tail = ring_write_tail;
2499 ring->flush = gen6_ring_flush;
2500 ring->add_request = gen6_add_request;
2501 ring->get_seqno = gen6_ring_get_seqno;
2502 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002503
2504 if (INTEL_INFO(dev)->gen >= 8) {
2505 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002506 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002507 ring->irq_get = gen8_ring_get_irq;
2508 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002509 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002510 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002511 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002512 ring->semaphore.signal = gen8_xcs_signal;
2513 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002514 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002515 } else {
2516 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2517 ring->irq_get = hsw_vebox_get_irq;
2518 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002519 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002520 if (i915_semaphore_is_enabled(dev)) {
2521 ring->semaphore.sync_to = gen6_ring_sync;
2522 ring->semaphore.signal = gen6_signal;
2523 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2524 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2525 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2526 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2527 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2528 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2529 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2530 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2531 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2532 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2533 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002534 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002535 ring->init = init_ring_common;
2536
2537 return intel_init_ring_buffer(dev, ring);
2538}
2539
Chris Wilsona7b97612012-07-20 12:41:08 +01002540int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002541intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002542{
2543 int ret;
2544
2545 if (!ring->gpu_caches_dirty)
2546 return 0;
2547
2548 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2549 if (ret)
2550 return ret;
2551
2552 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2553
2554 ring->gpu_caches_dirty = false;
2555 return 0;
2556}
2557
2558int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002559intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002560{
2561 uint32_t flush_domains;
2562 int ret;
2563
2564 flush_domains = 0;
2565 if (ring->gpu_caches_dirty)
2566 flush_domains = I915_GEM_GPU_DOMAINS;
2567
2568 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2569 if (ret)
2570 return ret;
2571
2572 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2573
2574 ring->gpu_caches_dirty = false;
2575 return 0;
2576}
Chris Wilsone3efda42014-04-09 09:19:41 +01002577
2578void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002579intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002580{
2581 int ret;
2582
2583 if (!intel_ring_initialized(ring))
2584 return;
2585
2586 ret = intel_ring_idle(ring);
2587 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2588 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2589 ring->name, ret);
2590
2591 stop_ring(ring);
2592}