blob: f9cd67d905b61f6e3fb984c8ddfbdd862fc36d32 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerbcc52892008-01-10 16:14:15 -080054#define DRV_VERSION "1.21"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemminger14d02632006-09-26 11:57:43 -070093static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080094module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139 { 0 }
140};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142MODULE_DEVICE_TABLE(pci, sky2_id_table);
143
144/* Avoid conditionals by using array */
145static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
146static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700147static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100149static void sky2_set_multicast(struct net_device *dev);
150
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800151/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800152static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153{
154 int i;
155
156 gma_write16(hw, port, GM_SMI_DATA, val);
157 gma_write16(hw, port, GM_SMI_CTRL,
158 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
159
160 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800161 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
162 if (ctrl == 0xffff)
163 goto io_error;
164
165 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800166 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800167
168 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800171 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800173
174io_error:
175 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
176 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700177}
178
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180{
181 int i;
182
Stephen Hemminger793b8832005-09-14 16:06:14 -0700183 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700184 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
185
186 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800187 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
188 if (ctrl == 0xffff)
189 goto io_error;
190
191 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800192 *val = gma_read16(hw, port, GM_SMI_DATA);
193 return 0;
194 }
195
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800196 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700197 }
198
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800200 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201io_error:
202 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
203 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800204}
205
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207{
208 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700211}
212
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800213
214static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700215{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216 /* switch power to VCC (WA for VAUX problem) */
217 sky2_write8(hw, B0_POWER_CTRL,
218 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700219
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800220 /* disable Core Clock Division, */
221 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
224 /* enable bits are inverted */
225 sky2_write8(hw, B2_Y2_CLK_GATE,
226 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
227 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
228 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
229 else
230 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700232 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700233 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800235 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700236
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800237 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700238 /* set all bits to 0 except bits 15..12 and 8 */
239 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 /* set all bits to 0 except bits 28 & 27 */
244 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700248
249 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
250 reg = sky2_read32(hw, B2_GP_IO);
251 reg |= GLB_GPIO_STAT_RACE_DIS;
252 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700253
254 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700255 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800256}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700257
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800258static void sky2_power_aux(struct sky2_hw *hw)
259{
260 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
261 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
262 else
263 /* enable bits are inverted */
264 sky2_write8(hw, B2_Y2_CLK_GATE,
265 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
266 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
267 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
268
269 /* switch power to VAUX */
270 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
271 sky2_write8(hw, B0_POWER_CTRL,
272 (PC_VAUX_ENA | PC_VCC_ENA |
273 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700274}
275
Stephen Hemmingera068c0a2008-05-14 17:04:17 -0700276static void sky2_power_state(struct sky2_hw *hw, pci_power_t state)
277{
278 u16 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
279 int pex = pci_find_capability(hw->pdev, PCI_CAP_ID_EXP);
280 u32 reg;
281
282 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
283
284 switch (state) {
285 case PCI_D0:
286 break;
287
288 case PCI_D1:
289 power_control |= 1;
290 break;
291
292 case PCI_D2:
293 power_control |= 2;
294 break;
295
296 case PCI_D3hot:
297 case PCI_D3cold:
298 power_control |= 3;
299 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
300 /* additional power saving measurements */
301 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
302
303 /* set gating core clock for LTSSM in L1 state */
304 reg |= P_PEX_LTSSM_STAT(P_PEX_LTSSM_L1_STAT) |
305 /* auto clock gated scheme controlled by CLKREQ */
306 P_ASPM_A1_MODE_SELECT |
307 /* enable Gate Root Core Clock */
308 P_CLK_GATE_ROOT_COR_ENA;
309
310 if (pex && (hw->flags & SKY2_HW_CLK_POWER)) {
311 /* enable Clock Power Management (CLKREQ) */
312 u16 ctrl = sky2_pci_read16(hw, pex + PCI_EXP_DEVCTL);
313
314 ctrl |= PCI_EXP_DEVCTL_AUX_PME;
315 sky2_pci_write16(hw, pex + PCI_EXP_DEVCTL, ctrl);
316 } else
317 /* force CLKREQ Enable in Our4 (A1b only) */
318 reg |= P_ASPM_FORCE_CLKREQ_ENA;
319
320 /* set Mask Register for Release/Gate Clock */
321 sky2_pci_write32(hw, PCI_DEV_REG5,
322 P_REL_PCIE_EXIT_L1_ST | P_GAT_PCIE_ENTER_L1_ST |
323 P_REL_PCIE_RX_EX_IDLE | P_GAT_PCIE_RX_EL_IDLE |
324 P_REL_GPHY_LINK_UP | P_GAT_GPHY_LINK_DOWN);
325 } else
326 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_CLK_HALT);
327
328 /* put CPU into reset state */
329 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_RESET);
330 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev == CHIP_REV_YU_SU_A0)
331 /* put CPU into halt state */
332 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_HALTED);
333
334 if (pex && !(hw->flags & SKY2_HW_RAM_BUFFER)) {
335 reg = sky2_pci_read32(hw, PCI_DEV_REG1);
336 /* force to PCIe L1 */
337 reg |= PCI_FORCE_PEX_L1;
338 sky2_pci_write32(hw, PCI_DEV_REG1, reg);
339 }
340 break;
341
342 default:
343 dev_warn(&hw->pdev->dev, PFX "Invalid power state (%d) ",
344 state);
345 return;
346 }
347
348 power_control |= PCI_PM_CTRL_PME_ENABLE;
349 /* Finally, set the new power state. */
350 sky2_pci_write32(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
351
352 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
353 sky2_pci_read32(hw, B0_CTST);
354}
355
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700356static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700357{
358 u16 reg;
359
360 /* disable all GMAC IRQ's */
361 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700362
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700363 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
364 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
365 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
366 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
367
368 reg = gma_read16(hw, port, GM_RX_CTRL);
369 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
370 gma_write16(hw, port, GM_RX_CTRL, reg);
371}
372
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700373/* flow control to advertise bits */
374static const u16 copper_fc_adv[] = {
375 [FC_NONE] = 0,
376 [FC_TX] = PHY_M_AN_ASP,
377 [FC_RX] = PHY_M_AN_PC,
378 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
379};
380
381/* flow control to advertise bits when using 1000BaseX */
382static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700383 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700384 [FC_TX] = PHY_M_P_ASYM_MD_X,
385 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700386 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700387};
388
389/* flow control to GMA disable bits */
390static const u16 gm_fc_disable[] = {
391 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
392 [FC_TX] = GM_GPCR_FC_RX_DIS,
393 [FC_RX] = GM_GPCR_FC_TX_DIS,
394 [FC_BOTH] = 0,
395};
396
397
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700398static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
399{
400 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700401 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700403 if (sky2->autoneg == AUTONEG_ENABLE &&
404 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
406
407 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700408 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
410
Stephen Hemminger53419c62007-05-14 12:38:11 -0700411 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700413 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
415 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700416 /* set master & slave downshift counter to 1x */
417 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418
419 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
420 }
421
422 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700423 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700424 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700425 /* enable automatic crossover */
426 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700427
428 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
429 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
430 u16 spec;
431
432 /* Enable Class A driver for FE+ A0 */
433 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
434 spec |= PHY_M_FESC_SEL_CL_A;
435 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
436 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700437 } else {
438 /* disable energy detect */
439 ctrl &= ~PHY_M_PC_EN_DET_MSK;
440
441 /* enable automatic crossover */
442 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
443
Stephen Hemminger53419c62007-05-14 12:38:11 -0700444 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800445 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700446 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700447 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700448 ctrl &= ~PHY_M_PC_DSC_MSK;
449 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
450 }
451 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452 } else {
453 /* workaround for deviation #4.88 (CRC errors) */
454 /* disable Automatic Crossover */
455
456 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700457 }
458
459 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
460
461 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700462 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700463 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
464
465 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
466 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
467 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
468 ctrl &= ~PHY_M_MAC_MD_MSK;
469 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700470 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
471
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700472 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700473 /* select page 1 to access Fiber registers */
474 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700475
476 /* for SFP-module set SIGDET polarity to low */
477 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
478 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700479 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700480 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700481
482 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 }
484
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700485 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700486 ct1000 = 0;
487 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700488 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700489
490 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700491 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 if (sky2->advertising & ADVERTISED_1000baseT_Full)
493 ct1000 |= PHY_M_1000C_AFD;
494 if (sky2->advertising & ADVERTISED_1000baseT_Half)
495 ct1000 |= PHY_M_1000C_AHD;
496 if (sky2->advertising & ADVERTISED_100baseT_Full)
497 adv |= PHY_M_AN_100_FD;
498 if (sky2->advertising & ADVERTISED_100baseT_Half)
499 adv |= PHY_M_AN_100_HD;
500 if (sky2->advertising & ADVERTISED_10baseT_Full)
501 adv |= PHY_M_AN_10_FD;
502 if (sky2->advertising & ADVERTISED_10baseT_Half)
503 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700504
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700505 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700506 } else { /* special defines for FIBER (88E1040S only) */
507 if (sky2->advertising & ADVERTISED_1000baseT_Full)
508 adv |= PHY_M_AN_1000X_AFD;
509 if (sky2->advertising & ADVERTISED_1000baseT_Half)
510 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700511
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700512 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700513 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700514
515 /* Restart Auto-negotiation */
516 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
517 } else {
518 /* forced speed/duplex settings */
519 ct1000 = PHY_M_1000C_MSE;
520
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700521 /* Disable auto update for duplex flow control and speed */
522 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523
524 switch (sky2->speed) {
525 case SPEED_1000:
526 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700527 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528 break;
529 case SPEED_100:
530 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700531 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 break;
533 }
534
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700535 if (sky2->duplex == DUPLEX_FULL) {
536 reg |= GM_GPCR_DUP_FULL;
537 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700538 } else if (sky2->speed < SPEED_1000)
539 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700540
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700541
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700542 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700543
544 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700545 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700546 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
547 else
548 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549 }
550
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700551 gma_write16(hw, port, GM_GP_CTRL, reg);
552
Stephen Hemminger05745c42007-09-19 15:36:45 -0700553 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
555
556 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
557 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
558
559 /* Setup Phy LED's */
560 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
561 ledover = 0;
562
563 switch (hw->chip_id) {
564 case CHIP_ID_YUKON_FE:
565 /* on 88E3082 these bits are at 11..9 (shifted left) */
566 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
567
568 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
569
570 /* delete ACT LED control bits */
571 ctrl &= ~PHY_M_FELP_LED1_MSK;
572 /* change ACT LED control to blink mode */
573 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
574 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
575 break;
576
Stephen Hemminger05745c42007-09-19 15:36:45 -0700577 case CHIP_ID_YUKON_FE_P:
578 /* Enable Link Partner Next Page */
579 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
580 ctrl |= PHY_M_PC_ENA_LIP_NP;
581
582 /* disable Energy Detect and enable scrambler */
583 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
584 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
585
586 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
587 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
588 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
589 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
590
591 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
592 break;
593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700594 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700595 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596
597 /* select page 3 to access LED control register */
598 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
599
600 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700601 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
602 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
603 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
604 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
605 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700606
607 /* set Polarity Control register */
608 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700609 (PHY_M_POLC_LS1_P_MIX(4) |
610 PHY_M_POLC_IS0_P_MIX(4) |
611 PHY_M_POLC_LOS_CTRL(2) |
612 PHY_M_POLC_INIT_CTRL(2) |
613 PHY_M_POLC_STA1_CTRL(2) |
614 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700615
616 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700617 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700618 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800619
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700620 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800621 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800622 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700623 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
624
625 /* select page 3 to access LED control register */
626 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
627
628 /* set LED Function Control register */
629 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
630 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
631 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
632 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
633 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
634
635 /* set Blink Rate in LED Timer Control Register */
636 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
637 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
638 /* restore page register */
639 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
640 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700641
642 default:
643 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
644 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800645
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700646 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800647 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700648 }
649
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700650 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800651 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700652 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
653
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800654 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700655 gm_phy_write(hw, port, 0x18, 0xaa99);
656 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700657
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800658 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700659 gm_phy_write(hw, port, 0x18, 0xa204);
660 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800661
662 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700663 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700664 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
665 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
666 /* apply workaround for integrated resistors calibration */
667 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
668 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700669 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
670 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700671 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800672 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
673
674 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
675 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800676 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800677 }
678
679 if (ledover)
680 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
681
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700682 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700683
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700684 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700685 if (sky2->autoneg == AUTONEG_ENABLE)
686 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
687 else
688 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
689}
690
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700691static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
692static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
693
694static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700695{
696 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700697
Stephen Hemminger82637e82008-01-23 19:16:04 -0800698 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800699 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700700 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700701
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700702 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700703 reg1 |= coma_mode[port];
704
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800705 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800706 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
707 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700708}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700709
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700710static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
711{
712 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700713 u16 ctrl;
714
715 /* release GPHY Control reset */
716 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
717
718 /* release GMAC reset */
719 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
720
721 if (hw->flags & SKY2_HW_NEWER_PHY) {
722 /* select page 2 to access MAC control register */
723 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
724
725 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
726 /* allow GMII Power Down */
727 ctrl &= ~PHY_M_MAC_GMIF_PUP;
728 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
729
730 /* set page register back to 0 */
731 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
732 }
733
734 /* setup General Purpose Control Register */
735 gma_write16(hw, port, GM_GP_CTRL,
736 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
737
738 if (hw->chip_id != CHIP_ID_YUKON_EC) {
739 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
740 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
741
742 /* enable Power Down */
743 ctrl |= PHY_M_PC_POW_D_ENA;
744 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
745 }
746
747 /* set IEEE compatible Power Down Mode (dev. #4.99) */
748 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
749 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700750
751 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
752 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700753 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700754 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
755 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700756}
757
Stephen Hemminger1b537562005-12-20 15:08:07 -0800758/* Force a renegotiation */
759static void sky2_phy_reinit(struct sky2_port *sky2)
760{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800761 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800762 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800763 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800764}
765
Stephen Hemmingere3173832007-02-06 10:45:39 -0800766/* Put device in state to listen for Wake On Lan */
767static void sky2_wol_init(struct sky2_port *sky2)
768{
769 struct sky2_hw *hw = sky2->hw;
770 unsigned port = sky2->port;
771 enum flow_control save_mode;
772 u16 ctrl;
773 u32 reg1;
774
775 /* Bring hardware out of reset */
776 sky2_write16(hw, B0_CTST, CS_RST_CLR);
777 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
778
779 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
780 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
781
782 /* Force to 10/100
783 * sky2_reset will re-enable on resume
784 */
785 save_mode = sky2->flow_mode;
786 ctrl = sky2->advertising;
787
788 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
789 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700790
791 spin_lock_bh(&sky2->phy_lock);
792 sky2_phy_power_up(hw, port);
793 sky2_phy_init(hw, port);
794 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800795
796 sky2->flow_mode = save_mode;
797 sky2->advertising = ctrl;
798
799 /* Set GMAC to no flow control and auto update for speed/duplex */
800 gma_write16(hw, port, GM_GP_CTRL,
801 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
802 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
803
804 /* Set WOL address */
805 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
806 sky2->netdev->dev_addr, ETH_ALEN);
807
808 /* Turn on appropriate WOL control bits */
809 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
810 ctrl = 0;
811 if (sky2->wol & WAKE_PHY)
812 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
813 else
814 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
815
816 if (sky2->wol & WAKE_MAGIC)
817 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
818 else
819 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
820
821 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
822 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
823
824 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800825 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800826 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800827 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800828
829 /* block receiver */
830 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
831
832}
833
Stephen Hemminger69161612007-06-04 17:23:26 -0700834static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
835{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700836 struct net_device *dev = hw->dev[port];
837
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800838 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
839 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
840 hw->chip_id == CHIP_ID_YUKON_FE_P ||
841 hw->chip_id == CHIP_ID_YUKON_SUPR) {
842 /* Yukon-Extreme B0 and further Extreme devices */
843 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700844
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800845 if (dev->mtu <= ETH_DATA_LEN)
846 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
847 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700848
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800849 else
850 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
851 TX_JUMBO_ENA| TX_STFW_ENA);
852 } else {
853 if (dev->mtu <= ETH_DATA_LEN)
854 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
855 else {
856 /* set Tx GMAC FIFO Almost Empty Threshold */
857 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
858 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700859
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800860 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
861
862 /* Can't do offload because of lack of store/forward */
863 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
864 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700865 }
866}
867
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700868static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
869{
870 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
871 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100872 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873 int i;
874 const u8 *addr = hw->dev[port]->dev_addr;
875
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700876 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
877 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700878
879 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
880
Stephen Hemminger793b8832005-09-14 16:06:14 -0700881 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700882 /* WA DEV_472 -- looks like crossed wires on port 2 */
883 /* clear GMAC 1 Control reset */
884 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
885 do {
886 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
887 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
888 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
889 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
890 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
891 }
892
Stephen Hemminger793b8832005-09-14 16:06:14 -0700893 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700895 /* Enable Transmit FIFO Underrun */
896 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
897
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800898 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700899 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700900 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800901 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902
903 /* MIB clear */
904 reg = gma_read16(hw, port, GM_PHY_ADDR);
905 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
906
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700907 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
908 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909 gma_write16(hw, port, GM_PHY_ADDR, reg);
910
911 /* transmit control */
912 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
913
914 /* receive control reg: unicast + multicast + no FCS */
915 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700916 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700917
918 /* transmit flow control */
919 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
920
921 /* transmit parameter */
922 gma_write16(hw, port, GM_TX_PARAM,
923 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
924 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
925 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
926 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
927
928 /* serial mode register */
929 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700930 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700932 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700933 reg |= GM_SMOD_JUMBO_ENA;
934
935 gma_write16(hw, port, GM_SERIAL_MODE, reg);
936
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937 /* virtual address for data */
938 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
939
Stephen Hemminger793b8832005-09-14 16:06:14 -0700940 /* physical address: used for pause frames */
941 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
942
943 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
945 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
946 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
947
948 /* Configure Rx MAC FIFO */
949 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100950 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700951 if (hw->chip_id == CHIP_ID_YUKON_EX ||
952 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100953 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700954
Al Viro25cccec2007-07-20 16:07:33 +0100955 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800957 if (hw->chip_id == CHIP_ID_YUKON_XL) {
958 /* Hardware errata - clear flush mask */
959 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
960 } else {
961 /* Flush Rx MAC FIFO on any flow control or error */
962 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
963 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700964
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800965 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700966 reg = RX_GMF_FL_THR_DEF + 1;
967 /* Another magic mystery workaround from sk98lin */
968 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
969 hw->chip_rev == CHIP_REV_YU_FE2_A0)
970 reg = 0x178;
971 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972
973 /* Configure Tx MAC FIFO */
974 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
975 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800976
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700977 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800978 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800979 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800980 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700981
Stephen Hemminger69161612007-06-04 17:23:26 -0700982 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800983 }
984
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800985 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
986 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
987 /* disable dynamic watermark */
988 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
989 reg &= ~TX_DYN_WM_ENA;
990 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
991 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700992}
993
Stephen Hemminger67712902006-12-04 15:53:45 -0800994/* Assign Ram Buffer allocation to queue */
995static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996{
Stephen Hemminger67712902006-12-04 15:53:45 -0800997 u32 end;
998
999 /* convert from K bytes to qwords used for hw register */
1000 start *= 1024/8;
1001 space *= 1024/8;
1002 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001003
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1005 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1006 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1007 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1008 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1009
1010 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001011 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001013 /* On receive queue's set the thresholds
1014 * give receiver priority when > 3/4 full
1015 * send pause when down to 2K
1016 */
1017 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1018 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001019
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001020 tp = space - 2048/8;
1021 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1022 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001023 } else {
1024 /* Enable store & forward on Tx queue's because
1025 * Tx FIFO is only 1K on Yukon
1026 */
1027 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1028 }
1029
1030 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001031 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032}
1033
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001035static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036{
1037 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1038 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1039 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001040 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041}
1042
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043/* Setup prefetch unit registers. This is the interface between
1044 * hardware and driver list elements
1045 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001046static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 u64 addr, u32 last)
1048{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1050 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1051 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
1052 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
1053 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1054 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001055
1056 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057}
1058
Stephen Hemminger793b8832005-09-14 16:06:14 -07001059static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
1060{
1061 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
1062
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001063 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001064 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001065 return le;
1066}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001067
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001068static void tx_init(struct sky2_port *sky2)
1069{
1070 struct sky2_tx_le *le;
1071
1072 sky2->tx_prod = sky2->tx_cons = 0;
1073 sky2->tx_tcpsum = 0;
1074 sky2->tx_last_mss = 0;
1075
1076 le = get_tx_le(sky2);
1077 le->addr = 0;
1078 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001079}
1080
Stephen Hemminger291ea612006-09-26 11:57:41 -07001081static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1082 struct sky2_tx_le *le)
1083{
1084 return sky2->tx_ring + (le - sky2->tx_le);
1085}
1086
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001087/* Update chip's next pointer */
1088static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001089{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001090 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001091 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001092 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1093
1094 /* Synchronize I/O on since next processor may write to tail */
1095 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001096}
1097
Stephen Hemminger793b8832005-09-14 16:06:14 -07001098
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001099static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1100{
1101 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001102 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001103 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104 return le;
1105}
1106
Stephen Hemminger14d02632006-09-26 11:57:43 -07001107/* Build description to hardware for one receive segment */
1108static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1109 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110{
1111 struct sky2_rx_le *le;
1112
Stephen Hemminger86c68872008-01-10 16:14:12 -08001113 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001114 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001115 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116 le->opcode = OP_ADDR64 | HW_OWNER;
1117 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001118
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001120 le->addr = cpu_to_le32((u32) map);
1121 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001122 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001123}
1124
Stephen Hemminger14d02632006-09-26 11:57:43 -07001125/* Build description to hardware for one possibly fragmented skb */
1126static void sky2_rx_submit(struct sky2_port *sky2,
1127 const struct rx_ring_info *re)
1128{
1129 int i;
1130
1131 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1132
1133 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1134 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1135}
1136
1137
1138static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1139 unsigned size)
1140{
1141 struct sk_buff *skb = re->skb;
1142 int i;
1143
1144 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1145 pci_unmap_len_set(re, data_size, size);
1146
1147 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1148 re->frag_addr[i] = pci_map_page(pdev,
1149 skb_shinfo(skb)->frags[i].page,
1150 skb_shinfo(skb)->frags[i].page_offset,
1151 skb_shinfo(skb)->frags[i].size,
1152 PCI_DMA_FROMDEVICE);
1153}
1154
1155static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1156{
1157 struct sk_buff *skb = re->skb;
1158 int i;
1159
1160 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1161 PCI_DMA_FROMDEVICE);
1162
1163 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1164 pci_unmap_page(pdev, re->frag_addr[i],
1165 skb_shinfo(skb)->frags[i].size,
1166 PCI_DMA_FROMDEVICE);
1167}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001168
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001169/* Tell chip where to start receive checksum.
1170 * Actually has two checksums, but set both same to avoid possible byte
1171 * order problems.
1172 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001173static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001174{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001175 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001177 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1178 le->ctrl = 0;
1179 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001180
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001181 sky2_write32(sky2->hw,
1182 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1183 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001184}
1185
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001186/*
1187 * The RX Stop command will not work for Yukon-2 if the BMU does not
1188 * reach the end of packet and since we can't make sure that we have
1189 * incoming data, we must reset the BMU while it is not doing a DMA
1190 * transfer. Since it is possible that the RX path is still active,
1191 * the RX RAM buffer will be stopped first, so any possible incoming
1192 * data will not trigger a DMA. After the RAM buffer is stopped, the
1193 * BMU is polled until any DMA in progress is ended and only then it
1194 * will be reset.
1195 */
1196static void sky2_rx_stop(struct sky2_port *sky2)
1197{
1198 struct sky2_hw *hw = sky2->hw;
1199 unsigned rxq = rxqaddr[sky2->port];
1200 int i;
1201
1202 /* disable the RAM Buffer receive queue */
1203 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1204
1205 for (i = 0; i < 0xffff; i++)
1206 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1207 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1208 goto stopped;
1209
1210 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1211 sky2->netdev->name);
1212stopped:
1213 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1214
1215 /* reset the Rx prefetch unit */
1216 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001217 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001218}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001219
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001220/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001221static void sky2_rx_clean(struct sky2_port *sky2)
1222{
1223 unsigned i;
1224
1225 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001226 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001227 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001228
1229 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001230 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001231 kfree_skb(re->skb);
1232 re->skb = NULL;
1233 }
1234 }
1235}
1236
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001237/* Basic MII support */
1238static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1239{
1240 struct mii_ioctl_data *data = if_mii(ifr);
1241 struct sky2_port *sky2 = netdev_priv(dev);
1242 struct sky2_hw *hw = sky2->hw;
1243 int err = -EOPNOTSUPP;
1244
1245 if (!netif_running(dev))
1246 return -ENODEV; /* Phy still in reset */
1247
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001248 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001249 case SIOCGMIIPHY:
1250 data->phy_id = PHY_ADDR_MARV;
1251
1252 /* fallthru */
1253 case SIOCGMIIREG: {
1254 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001255
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001256 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001257 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001258 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001259
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001260 data->val_out = val;
1261 break;
1262 }
1263
1264 case SIOCSMIIREG:
1265 if (!capable(CAP_NET_ADMIN))
1266 return -EPERM;
1267
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001268 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001269 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1270 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001271 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001272 break;
1273 }
1274 return err;
1275}
1276
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001277#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001278static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001279{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001280 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001281 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1282 RX_VLAN_STRIP_ON);
1283 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1284 TX_VLAN_TAG_ON);
1285 } else {
1286 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1287 RX_VLAN_STRIP_OFF);
1288 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1289 TX_VLAN_TAG_OFF);
1290 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001291}
1292
1293static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1294{
1295 struct sky2_port *sky2 = netdev_priv(dev);
1296 struct sky2_hw *hw = sky2->hw;
1297 u16 port = sky2->port;
1298
1299 netif_tx_lock_bh(dev);
1300 napi_disable(&hw->napi);
1301
1302 sky2->vlgrp = grp;
1303 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001304
David S. Millerd1d08d12008-01-07 20:53:33 -08001305 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001306 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001307 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001308}
1309#endif
1310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001312 * Allocate an skb for receiving. If the MTU is large enough
1313 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001314 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001315static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001316{
1317 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001318 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001319
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001320 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001321 unsigned char *start;
1322 /*
1323 * Workaround for a bug in FIFO that cause hang
1324 * if the FIFO if the receive buffer is not 64 byte aligned.
1325 * The buffer returned from netdev_alloc_skb is
1326 * aligned except if slab debugging is enabled.
1327 */
1328 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
1329 if (!skb)
1330 goto nomem;
1331 start = PTR_ALIGN(skb->data, 8);
1332 skb_reserve(skb, start - skb->data);
1333 } else {
1334 skb = netdev_alloc_skb(sky2->netdev,
1335 sky2->rx_data_size + NET_IP_ALIGN);
1336 if (!skb)
1337 goto nomem;
1338 skb_reserve(skb, NET_IP_ALIGN);
1339 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07001340
1341 for (i = 0; i < sky2->rx_nfrags; i++) {
1342 struct page *page = alloc_page(GFP_ATOMIC);
1343
1344 if (!page)
1345 goto free_partial;
1346 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001347 }
1348
1349 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001350free_partial:
1351 kfree_skb(skb);
1352nomem:
1353 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001354}
1355
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001356static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1357{
1358 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1359}
1360
Stephen Hemminger82788c72006-01-17 13:43:10 -08001361/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001362 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001363 * Normal case this ends up creating one list element for skb
1364 * in the receive ring. Worst case if using large MTU and each
1365 * allocation falls on a different 64 bit region, that results
1366 * in 6 list elements per ring entry.
1367 * One element is used for checksum enable/disable, and one
1368 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001369 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001370static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001371{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001372 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001373 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001374 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001375 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001376
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001377 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001378 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001379
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001380 /* On PCI express lowering the watermark gives better performance */
1381 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1382 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1383
1384 /* These chips have no ram buffer?
1385 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001386 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001387 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1388 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001389 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001390
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001391 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1392
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001393 if (!(hw->flags & SKY2_HW_NEW_LE))
1394 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001395
Stephen Hemminger14d02632006-09-26 11:57:43 -07001396 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001397 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001398
1399 /* Stopping point for hardware truncation */
1400 thresh = (size - 8) / sizeof(u32);
1401
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001402 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001403 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1404
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001405 /* Compute residue after pages */
1406 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001407
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001408 /* Optimize to handle small packets and headers */
1409 if (size < copybreak)
1410 size = copybreak;
1411 if (size < ETH_HLEN)
1412 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001413
Stephen Hemminger14d02632006-09-26 11:57:43 -07001414 sky2->rx_data_size = size;
1415
1416 /* Fill Rx ring */
1417 for (i = 0; i < sky2->rx_pending; i++) {
1418 re = sky2->rx_ring + i;
1419
1420 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001421 if (!re->skb)
1422 goto nomem;
1423
Stephen Hemminger14d02632006-09-26 11:57:43 -07001424 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1425 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001426 }
1427
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001428 /*
1429 * The receiver hangs if it receives frames larger than the
1430 * packet buffer. As a workaround, truncate oversize frames, but
1431 * the register is limited to 9 bits, so if you do frames > 2052
1432 * you better get the MTU right!
1433 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001434 if (thresh > 0x1ff)
1435 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1436 else {
1437 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1438 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1439 }
1440
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001441 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001442 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443 return 0;
1444nomem:
1445 sky2_rx_clean(sky2);
1446 return -ENOMEM;
1447}
1448
1449/* Bring up network interface. */
1450static int sky2_up(struct net_device *dev)
1451{
1452 struct sky2_port *sky2 = netdev_priv(dev);
1453 struct sky2_hw *hw = sky2->hw;
1454 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001455 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001456 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001457 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001458
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001459 /*
1460 * On dual port PCI-X card, there is an problem where status
1461 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001462 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001463 if (otherdev && netif_running(otherdev) &&
1464 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001465 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001466
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001467 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001468 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001469 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1470
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001471 }
1472
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001473 if (netif_msg_ifup(sky2))
1474 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1475
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001476 netif_carrier_off(dev);
1477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001478 /* must be power of 2 */
1479 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480 TX_RING_SIZE *
1481 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001482 &sky2->tx_le_map);
1483 if (!sky2->tx_le)
1484 goto err_out;
1485
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001486 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001487 GFP_KERNEL);
1488 if (!sky2->tx_ring)
1489 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001490
1491 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492
1493 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1494 &sky2->rx_le_map);
1495 if (!sky2->rx_le)
1496 goto err_out;
1497 memset(sky2->rx_le, 0, RX_LE_BYTES);
1498
Stephen Hemminger291ea612006-09-26 11:57:41 -07001499 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500 GFP_KERNEL);
1501 if (!sky2->rx_ring)
1502 goto err_out;
1503
1504 sky2_mac_init(hw, port);
1505
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001506 /* Register is number of 4K blocks on internal RAM buffer. */
1507 ramsize = sky2_read8(hw, B2_E_0) * 4;
1508 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001509 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001510
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001511 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001512 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001513 if (ramsize < 16)
1514 rxspace = ramsize / 2;
1515 else
1516 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517
Stephen Hemminger67712902006-12-04 15:53:45 -08001518 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1519 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1520
1521 /* Make sure SyncQ is disabled */
1522 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1523 RB_RST_SET);
1524 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001525
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001526 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001527
Stephen Hemminger69161612007-06-04 17:23:26 -07001528 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1529 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1530 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1531
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001532 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001533 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1534 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001535 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001536
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1538 TX_RING_SIZE - 1);
1539
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001540#ifdef SKY2_VLAN_TAG_USED
1541 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1542#endif
1543
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001544 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001545 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001546 goto err_out;
1547
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001549 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001550 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001551 sky2_write32(hw, B0_IMSK, imask);
1552
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001553 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 return 0;
1555
1556err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001557 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1559 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001560 sky2->rx_le = NULL;
1561 }
1562 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563 pci_free_consistent(hw->pdev,
1564 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1565 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001566 sky2->tx_le = NULL;
1567 }
1568 kfree(sky2->tx_ring);
1569 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570
Stephen Hemminger1b537562005-12-20 15:08:07 -08001571 sky2->tx_ring = NULL;
1572 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001573 return err;
1574}
1575
Stephen Hemminger793b8832005-09-14 16:06:14 -07001576/* Modular subtraction in ring */
1577static inline int tx_dist(unsigned tail, unsigned head)
1578{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001579 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001580}
1581
1582/* Number of list elements available for next tx */
1583static inline int tx_avail(const struct sky2_port *sky2)
1584{
1585 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1586}
1587
1588/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001589static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001590{
1591 unsigned count;
1592
1593 count = sizeof(dma_addr_t) / sizeof(u32);
1594 count += skb_shinfo(skb)->nr_frags * count;
1595
Herbert Xu89114af2006-07-08 13:34:32 -07001596 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001597 ++count;
1598
Patrick McHardy84fa7932006-08-29 16:44:56 -07001599 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001600 ++count;
1601
1602 return count;
1603}
1604
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001605/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001606 * Put one packet in ring for transmit.
1607 * A single packet can generate multiple list elements, and
1608 * the number of ring elements will probably be less than the number
1609 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001610 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001611static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1612{
1613 struct sky2_port *sky2 = netdev_priv(dev);
1614 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001615 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001616 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617 unsigned i, len;
1618 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619 u16 mss;
1620 u8 ctrl;
1621
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001622 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1623 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624
Stephen Hemminger793b8832005-09-14 16:06:14 -07001625 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1627 dev->name, sky2->tx_prod, skb->len);
1628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001629 len = skb_headlen(skb);
1630 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001631
Stephen Hemminger86c68872008-01-10 16:14:12 -08001632 /* Send high bits if needed */
1633 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001634 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001635 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001637 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001638
1639 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001640 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001642
1643 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001644 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001645
Stephen Hemminger69161612007-06-04 17:23:26 -07001646 if (mss != sky2->tx_last_mss) {
1647 le = get_tx_le(sky2);
1648 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001649
1650 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001651 le->opcode = OP_MSS | HW_OWNER;
1652 else
1653 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001654 sky2->tx_last_mss = mss;
1655 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001656 }
1657
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001659#ifdef SKY2_VLAN_TAG_USED
1660 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1661 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1662 if (!le) {
1663 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001664 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001665 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001666 } else
1667 le->opcode |= OP_VLAN;
1668 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1669 ctrl |= INS_VLAN;
1670 }
1671#endif
1672
1673 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001674 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001675 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001676 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001677 ctrl |= CALSUM; /* auto checksum */
1678 else {
1679 const unsigned offset = skb_transport_offset(skb);
1680 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001681
Stephen Hemminger69161612007-06-04 17:23:26 -07001682 tcpsum = offset << 16; /* sum start */
1683 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684
Stephen Hemminger69161612007-06-04 17:23:26 -07001685 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1686 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1687 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001688
Stephen Hemminger69161612007-06-04 17:23:26 -07001689 if (tcpsum != sky2->tx_tcpsum) {
1690 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001691
Stephen Hemminger69161612007-06-04 17:23:26 -07001692 le = get_tx_le(sky2);
1693 le->addr = cpu_to_le32(tcpsum);
1694 le->length = 0; /* initial checksum value */
1695 le->ctrl = 1; /* one packet */
1696 le->opcode = OP_TCPLISW | HW_OWNER;
1697 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001698 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001699 }
1700
1701 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001702 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703 le->length = cpu_to_le16(len);
1704 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001705 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001706
Stephen Hemminger291ea612006-09-26 11:57:41 -07001707 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001708 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001709 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001710 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711
1712 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001713 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714
1715 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1716 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001717
1718 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001719 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001720 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001721 le->ctrl = 0;
1722 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001723 }
1724
1725 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001726 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727 le->length = cpu_to_le16(frag->size);
1728 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001729 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730
Stephen Hemminger291ea612006-09-26 11:57:41 -07001731 re = tx_le_re(sky2, le);
1732 re->skb = skb;
1733 pci_unmap_addr_set(re, mapaddr, mapping);
1734 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001736
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737 le->ctrl |= EOP;
1738
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001739 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1740 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001741
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001742 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744 dev->trans_start = jiffies;
1745 return NETDEV_TX_OK;
1746}
1747
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001748/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001749 * Free ring elements from starting at tx_cons until "done"
1750 *
1751 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001752 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001754static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001755{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001756 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001757 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001758 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001759
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001760 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001761
Stephen Hemminger291ea612006-09-26 11:57:41 -07001762 for (idx = sky2->tx_cons; idx != done;
1763 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1764 struct sky2_tx_le *le = sky2->tx_le + idx;
1765 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766
Stephen Hemminger291ea612006-09-26 11:57:41 -07001767 switch(le->opcode & ~HW_OWNER) {
1768 case OP_LARGESEND:
1769 case OP_PACKET:
1770 pci_unmap_single(pdev,
1771 pci_unmap_addr(re, mapaddr),
1772 pci_unmap_len(re, maplen),
1773 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001774 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001775 case OP_BUFFER:
1776 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1777 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001778 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001779 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001780 }
1781
Stephen Hemminger291ea612006-09-26 11:57:41 -07001782 if (le->ctrl & EOP) {
1783 if (unlikely(netif_msg_tx_done(sky2)))
1784 printk(KERN_DEBUG "%s: tx done %u\n",
1785 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001786
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001787 dev->stats.tx_packets++;
1788 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001789
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001790 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001791 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001792 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001793 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001794
Stephen Hemminger291ea612006-09-26 11:57:41 -07001795 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001796 smp_mb();
1797
Stephen Hemminger22e11702006-07-12 15:23:48 -07001798 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001799 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001800}
1801
1802/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001803static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001805 struct sky2_port *sky2 = netdev_priv(dev);
1806
1807 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001808 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001809 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810}
1811
1812/* Network shutdown */
1813static int sky2_down(struct net_device *dev)
1814{
1815 struct sky2_port *sky2 = netdev_priv(dev);
1816 struct sky2_hw *hw = sky2->hw;
1817 unsigned port = sky2->port;
1818 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001819 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820
Stephen Hemminger1b537562005-12-20 15:08:07 -08001821 /* Never really got started! */
1822 if (!sky2->tx_le)
1823 return 0;
1824
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001825 if (netif_msg_ifdown(sky2))
1826 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1827
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001828 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 netif_stop_queue(dev);
1830
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001831 /* Disable port IRQ */
1832 imask = sky2_read32(hw, B0_IMSK);
1833 imask &= ~portirq_msk[port];
1834 sky2_write32(hw, B0_IMSK, imask);
1835
Stephen Hemminger6de16232007-10-17 13:26:42 -07001836 synchronize_irq(hw->pdev->irq);
1837
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001838 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001839
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840 /* Stop transmitter */
1841 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1842 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1843
1844 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001845 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846
1847 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001848 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1850
Stephen Hemminger6de16232007-10-17 13:26:42 -07001851 /* Make sure no packets are pending */
1852 napi_synchronize(&hw->napi);
1853
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1855
1856 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001857 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1858 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001859 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1860
1861 /* Disable Force Sync bit and Enable Alloc bit */
1862 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1863 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1864
1865 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1866 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1867 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1868
1869 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1871 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872
1873 /* Reset the Tx prefetch units */
1874 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1875 PREF_UNIT_RST_SET);
1876
1877 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1878
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001879 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880
1881 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1882 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1883
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001884 sky2_phy_power_down(hw, port);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001885
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001886 netif_carrier_off(dev);
1887
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001888 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001889 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1890
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001891 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001892 sky2_rx_clean(sky2);
1893
1894 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1895 sky2->rx_le, sky2->rx_le_map);
1896 kfree(sky2->rx_ring);
1897
1898 pci_free_consistent(hw->pdev,
1899 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1900 sky2->tx_le, sky2->tx_le_map);
1901 kfree(sky2->tx_ring);
1902
Stephen Hemminger1b537562005-12-20 15:08:07 -08001903 sky2->tx_le = NULL;
1904 sky2->rx_le = NULL;
1905
1906 sky2->rx_ring = NULL;
1907 sky2->tx_ring = NULL;
1908
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001909 return 0;
1910}
1911
1912static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1913{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001914 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001915 return SPEED_1000;
1916
Stephen Hemminger05745c42007-09-19 15:36:45 -07001917 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1918 if (aux & PHY_M_PS_SPEED_100)
1919 return SPEED_100;
1920 else
1921 return SPEED_10;
1922 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001923
1924 switch (aux & PHY_M_PS_SPEED_MSK) {
1925 case PHY_M_PS_SPEED_1000:
1926 return SPEED_1000;
1927 case PHY_M_PS_SPEED_100:
1928 return SPEED_100;
1929 default:
1930 return SPEED_10;
1931 }
1932}
1933
1934static void sky2_link_up(struct sky2_port *sky2)
1935{
1936 struct sky2_hw *hw = sky2->hw;
1937 unsigned port = sky2->port;
1938 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001939 static const char *fc_name[] = {
1940 [FC_NONE] = "none",
1941 [FC_TX] = "tx",
1942 [FC_RX] = "rx",
1943 [FC_BOTH] = "both",
1944 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001947 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1949 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950
1951 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1952
1953 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954
Stephen Hemminger75e80682007-09-19 15:36:46 -07001955 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001956
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001958 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1960
1961 if (netif_msg_link(sky2))
1962 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001963 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 sky2->netdev->name, sky2->speed,
1965 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001966 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967}
1968
1969static void sky2_link_down(struct sky2_port *sky2)
1970{
1971 struct sky2_hw *hw = sky2->hw;
1972 unsigned port = sky2->port;
1973 u16 reg;
1974
1975 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1976
1977 reg = gma_read16(hw, port, GM_GP_CTRL);
1978 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1979 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982
1983 /* Turn on link LED */
1984 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1985
1986 if (netif_msg_link(sky2))
1987 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001988
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989 sky2_phy_init(hw, port);
1990}
1991
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001992static enum flow_control sky2_flow(int rx, int tx)
1993{
1994 if (rx)
1995 return tx ? FC_BOTH : FC_RX;
1996 else
1997 return tx ? FC_TX : FC_NONE;
1998}
1999
Stephen Hemminger793b8832005-09-14 16:06:14 -07002000static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2001{
2002 struct sky2_hw *hw = sky2->hw;
2003 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002004 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002005
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002006 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002007 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002008 if (lpa & PHY_M_AN_RF) {
2009 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2010 return -1;
2011 }
2012
Stephen Hemminger793b8832005-09-14 16:06:14 -07002013 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2014 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2015 sky2->netdev->name);
2016 return -1;
2017 }
2018
Stephen Hemminger793b8832005-09-14 16:06:14 -07002019 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002020 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002021
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002022 /* Since the pause result bits seem to in different positions on
2023 * different chips. look at registers.
2024 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002025 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002026 /* Shift for bits in fiber PHY */
2027 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2028 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002029
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002030 if (advert & ADVERTISE_1000XPAUSE)
2031 advert |= ADVERTISE_PAUSE_CAP;
2032 if (advert & ADVERTISE_1000XPSE_ASYM)
2033 advert |= ADVERTISE_PAUSE_ASYM;
2034 if (lpa & LPA_1000XPAUSE)
2035 lpa |= LPA_PAUSE_CAP;
2036 if (lpa & LPA_1000XPAUSE_ASYM)
2037 lpa |= LPA_PAUSE_ASYM;
2038 }
2039
2040 sky2->flow_status = FC_NONE;
2041 if (advert & ADVERTISE_PAUSE_CAP) {
2042 if (lpa & LPA_PAUSE_CAP)
2043 sky2->flow_status = FC_BOTH;
2044 else if (advert & ADVERTISE_PAUSE_ASYM)
2045 sky2->flow_status = FC_RX;
2046 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2047 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2048 sky2->flow_status = FC_TX;
2049 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002050
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002051 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002052 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002053 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002054
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002055 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002056 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2057 else
2058 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2059
2060 return 0;
2061}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002063/* Interrupt from PHY */
2064static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002066 struct net_device *dev = hw->dev[port];
2067 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068 u16 istatus, phystat;
2069
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002070 if (!netif_running(dev))
2071 return;
2072
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002073 spin_lock(&sky2->phy_lock);
2074 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2075 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2076
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002077 if (netif_msg_intr(sky2))
2078 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2079 sky2->netdev->name, istatus, phystat);
2080
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002081 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002082 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002084 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002085 }
2086
Stephen Hemminger793b8832005-09-14 16:06:14 -07002087 if (istatus & PHY_M_IS_LSP_CHANGE)
2088 sky2->speed = sky2_phy_speed(hw, phystat);
2089
2090 if (istatus & PHY_M_IS_DUP_CHANGE)
2091 sky2->duplex =
2092 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2093
2094 if (istatus & PHY_M_IS_LST_CHANGE) {
2095 if (phystat & PHY_M_PS_LINK_UP)
2096 sky2_link_up(sky2);
2097 else
2098 sky2_link_down(sky2);
2099 }
2100out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002101 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102}
2103
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002104/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002105 * and tx queue is full (stopped).
2106 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002107static void sky2_tx_timeout(struct net_device *dev)
2108{
2109 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002110 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002111
2112 if (netif_msg_timer(sky2))
2113 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2114
Stephen Hemminger8f246642006-03-20 15:48:21 -08002115 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002116 dev->name, sky2->tx_cons, sky2->tx_prod,
2117 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2118 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002119
Stephen Hemminger81906792007-02-15 16:40:33 -08002120 /* can't restart safely under softirq */
2121 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122}
2123
2124static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2125{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002126 struct sky2_port *sky2 = netdev_priv(dev);
2127 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002128 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002129 int err;
2130 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002131 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002132
2133 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2134 return -EINVAL;
2135
Stephen Hemminger05745c42007-09-19 15:36:45 -07002136 if (new_mtu > ETH_DATA_LEN &&
2137 (hw->chip_id == CHIP_ID_YUKON_FE ||
2138 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002139 return -EINVAL;
2140
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002141 if (!netif_running(dev)) {
2142 dev->mtu = new_mtu;
2143 return 0;
2144 }
2145
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002146 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002147 sky2_write32(hw, B0_IMSK, 0);
2148
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002149 dev->trans_start = jiffies; /* prevent tx timeout */
2150 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002151 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002152
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002153 synchronize_irq(hw->pdev->irq);
2154
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002155 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002156 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002157
2158 ctl = gma_read16(hw, port, GM_GP_CTRL);
2159 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002160 sky2_rx_stop(sky2);
2161 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162
2163 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002164
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002165 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2166 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002167
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002168 if (dev->mtu > ETH_DATA_LEN)
2169 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002171 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002172
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002173 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002174
2175 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002176 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002177
David S. Millerd1d08d12008-01-07 20:53:33 -08002178 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002179 napi_enable(&hw->napi);
2180
Stephen Hemminger1b537562005-12-20 15:08:07 -08002181 if (err)
2182 dev_close(dev);
2183 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002184 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002185
Stephen Hemminger1b537562005-12-20 15:08:07 -08002186 netif_wake_queue(dev);
2187 }
2188
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002189 return err;
2190}
2191
Stephen Hemminger14d02632006-09-26 11:57:43 -07002192/* For small just reuse existing skb for next receive */
2193static struct sk_buff *receive_copy(struct sky2_port *sky2,
2194 const struct rx_ring_info *re,
2195 unsigned length)
2196{
2197 struct sk_buff *skb;
2198
2199 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2200 if (likely(skb)) {
2201 skb_reserve(skb, 2);
2202 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2203 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002204 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002205 skb->ip_summed = re->skb->ip_summed;
2206 skb->csum = re->skb->csum;
2207 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2208 length, PCI_DMA_FROMDEVICE);
2209 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002210 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002211 }
2212 return skb;
2213}
2214
2215/* Adjust length of skb with fragments to match received data */
2216static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2217 unsigned int length)
2218{
2219 int i, num_frags;
2220 unsigned int size;
2221
2222 /* put header into skb */
2223 size = min(length, hdr_space);
2224 skb->tail += size;
2225 skb->len += size;
2226 length -= size;
2227
2228 num_frags = skb_shinfo(skb)->nr_frags;
2229 for (i = 0; i < num_frags; i++) {
2230 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2231
2232 if (length == 0) {
2233 /* don't need this page */
2234 __free_page(frag->page);
2235 --skb_shinfo(skb)->nr_frags;
2236 } else {
2237 size = min(length, (unsigned) PAGE_SIZE);
2238
2239 frag->size = size;
2240 skb->data_len += size;
2241 skb->truesize += size;
2242 skb->len += size;
2243 length -= size;
2244 }
2245 }
2246}
2247
2248/* Normal packet - take skb from ring element and put in a new one */
2249static struct sk_buff *receive_new(struct sky2_port *sky2,
2250 struct rx_ring_info *re,
2251 unsigned int length)
2252{
2253 struct sk_buff *skb, *nskb;
2254 unsigned hdr_space = sky2->rx_data_size;
2255
Stephen Hemminger14d02632006-09-26 11:57:43 -07002256 /* Don't be tricky about reusing pages (yet) */
2257 nskb = sky2_rx_alloc(sky2);
2258 if (unlikely(!nskb))
2259 return NULL;
2260
2261 skb = re->skb;
2262 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2263
2264 prefetch(skb->data);
2265 re->skb = nskb;
2266 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2267
2268 if (skb_shinfo(skb)->nr_frags)
2269 skb_put_frags(skb, hdr_space, length);
2270 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002271 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002272 return skb;
2273}
2274
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002275/*
2276 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002277 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002278 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002279static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002280 u16 length, u32 status)
2281{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002282 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002283 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002284 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002285 u16 count = (status & GMR_FS_LEN) >> 16;
2286
2287#ifdef SKY2_VLAN_TAG_USED
2288 /* Account for vlan tag */
2289 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2290 count -= VLAN_HLEN;
2291#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002292
2293 if (unlikely(netif_msg_rx_status(sky2)))
2294 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002295 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002296
Stephen Hemminger793b8832005-09-14 16:06:14 -07002297 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002298 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002300 /* This chip has hardware problems that generates bogus status.
2301 * So do only marginal checking and expect higher level protocols
2302 * to handle crap frames.
2303 */
2304 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2305 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2306 length != count)
2307 goto okay;
2308
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002309 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310 goto error;
2311
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002312 if (!(status & GMR_FS_RX_OK))
2313 goto resubmit;
2314
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002315 /* if length reported by DMA does not match PHY, packet was truncated */
2316 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002317 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002318
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002319okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002320 if (length < copybreak)
2321 skb = receive_copy(sky2, re, length);
2322 else
2323 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002324resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002325 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002327 return skb;
2328
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002329len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002330 /* Truncation of overlength packets
2331 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002332 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002333 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002334 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2335 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002336 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002337
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002338error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002339 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002340 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002341 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002342 goto resubmit;
2343 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002344
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002345 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002347 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002348
2349 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002350 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002352 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002354 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002355
Stephen Hemminger793b8832005-09-14 16:06:14 -07002356 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002357}
2358
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002359/* Transmit complete */
2360static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002361{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002362 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002363
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002364 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002365 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002366 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002367 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002368 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002369}
2370
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002371/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002372static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002374 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002375 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002377 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002378 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002379 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002380 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002381 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002382 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002383 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002384 u32 status;
2385 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002386 u8 opcode = le->opcode;
2387
2388 if (!(opcode & HW_OWNER))
2389 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002390
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002391 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002392
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002393 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002394 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002395 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002396 length = le16_to_cpu(le->length);
2397 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002398
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002399 le->opcode = 0;
2400 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002401 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002402 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002403 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002404 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002405 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002406 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002407 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002408
Stephen Hemminger69161612007-06-04 17:23:26 -07002409 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002410 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002411 if (sky2->rx_csum &&
2412 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2413 (le->css & CSS_TCPUDPCSOK))
2414 skb->ip_summed = CHECKSUM_UNNECESSARY;
2415 else
2416 skb->ip_summed = CHECKSUM_NONE;
2417 }
2418
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002419 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002420 dev->stats.rx_packets++;
2421 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002422 dev->last_rx = jiffies;
2423
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002424#ifdef SKY2_VLAN_TAG_USED
2425 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2426 vlan_hwaccel_receive_skb(skb,
2427 sky2->vlgrp,
2428 be16_to_cpu(sky2->rx_tag));
2429 } else
2430#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002431 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002432
Stephen Hemminger22e11702006-07-12 15:23:48 -07002433 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002434 if (++work_done >= to_do)
2435 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436 break;
2437
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002438#ifdef SKY2_VLAN_TAG_USED
2439 case OP_RXVLAN:
2440 sky2->rx_tag = length;
2441 break;
2442
2443 case OP_RXCHKSVLAN:
2444 sky2->rx_tag = length;
2445 /* fall through */
2446#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002448 if (!sky2->rx_csum)
2449 break;
2450
Stephen Hemminger05745c42007-09-19 15:36:45 -07002451 /* If this happens then driver assuming wrong format */
2452 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2453 if (net_ratelimit())
2454 printk(KERN_NOTICE "%s: unexpected"
2455 " checksum status\n",
2456 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002457 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002458 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002459
Stephen Hemminger87418302007-03-08 12:42:30 -08002460 /* Both checksum counters are programmed to start at
2461 * the same offset, so unless there is a problem they
2462 * should match. This failure is an early indication that
2463 * hardware receive checksumming won't work.
2464 */
2465 if (likely(status >> 16 == (status & 0xffff))) {
2466 skb = sky2->rx_ring[sky2->rx_next].skb;
2467 skb->ip_summed = CHECKSUM_COMPLETE;
2468 skb->csum = status & 0xffff;
2469 } else {
2470 printk(KERN_NOTICE PFX "%s: hardware receive "
2471 "checksum problem (status = %#x)\n",
2472 dev->name, status);
2473 sky2->rx_csum = 0;
2474 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002475 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002476 BMU_DIS_RX_CHKSUM);
2477 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002478 break;
2479
2480 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002481 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002482 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2483 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002484 if (hw->dev[1])
2485 sky2_tx_done(hw->dev[1],
2486 ((status >> 24) & 0xff)
2487 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488 break;
2489
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002490 default:
2491 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002492 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002493 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002494 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002495 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002496
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002497 /* Fully processed status ring so clear irq */
2498 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2499
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002500exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002501 if (rx[0])
2502 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002503
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002504 if (rx[1])
2505 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002506
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002507 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002508}
2509
2510static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2511{
2512 struct net_device *dev = hw->dev[port];
2513
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002514 if (net_ratelimit())
2515 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2516 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002517
2518 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002519 if (net_ratelimit())
2520 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2521 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002522 /* Clear IRQ */
2523 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2524 }
2525
2526 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002527 if (net_ratelimit())
2528 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2529 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002530
2531 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2532 }
2533
2534 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002535 if (net_ratelimit())
2536 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002537 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2538 }
2539
2540 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002541 if (net_ratelimit())
2542 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002543 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2544 }
2545
2546 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002547 if (net_ratelimit())
2548 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2549 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2551 }
2552}
2553
2554static void sky2_hw_intr(struct sky2_hw *hw)
2555{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002556 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002558 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2559
2560 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002561
Stephen Hemminger793b8832005-09-14 16:06:14 -07002562 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002564
2565 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002566 u16 pci_err;
2567
Stephen Hemminger82637e82008-01-23 19:16:04 -08002568 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002569 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002570 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002571 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002572 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002574 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002575 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002576 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577 }
2578
2579 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002580 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002581 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582
Stephen Hemminger82637e82008-01-23 19:16:04 -08002583 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002584 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2585 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2586 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002587 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002588 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002589
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002590 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002591 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002592 }
2593
2594 if (status & Y2_HWE_L1_MASK)
2595 sky2_hw_error(hw, 0, status);
2596 status >>= 8;
2597 if (status & Y2_HWE_L1_MASK)
2598 sky2_hw_error(hw, 1, status);
2599}
2600
2601static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2602{
2603 struct net_device *dev = hw->dev[port];
2604 struct sky2_port *sky2 = netdev_priv(dev);
2605 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2606
2607 if (netif_msg_intr(sky2))
2608 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2609 dev->name, status);
2610
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002611 if (status & GM_IS_RX_CO_OV)
2612 gma_read16(hw, port, GM_RX_IRQ_SRC);
2613
2614 if (status & GM_IS_TX_CO_OV)
2615 gma_read16(hw, port, GM_TX_IRQ_SRC);
2616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002618 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002619 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2620 }
2621
2622 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002623 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002624 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2625 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002626}
2627
Stephen Hemminger40b01722007-04-11 14:47:59 -07002628/* This should never happen it is a bug. */
2629static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2630 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002631{
2632 struct net_device *dev = hw->dev[port];
2633 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002634 unsigned idx;
2635 const u64 *le = (q == Q_R1 || q == Q_R2)
2636 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002637
Stephen Hemminger40b01722007-04-11 14:47:59 -07002638 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2639 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2640 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2641 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002642
Stephen Hemminger40b01722007-04-11 14:47:59 -07002643 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002644}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002645
Stephen Hemminger75e80682007-09-19 15:36:46 -07002646static int sky2_rx_hung(struct net_device *dev)
2647{
2648 struct sky2_port *sky2 = netdev_priv(dev);
2649 struct sky2_hw *hw = sky2->hw;
2650 unsigned port = sky2->port;
2651 unsigned rxq = rxqaddr[port];
2652 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2653 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2654 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2655 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2656
2657 /* If idle and MAC or PCI is stuck */
2658 if (sky2->check.last == dev->last_rx &&
2659 ((mac_rp == sky2->check.mac_rp &&
2660 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2661 /* Check if the PCI RX hang */
2662 (fifo_rp == sky2->check.fifo_rp &&
2663 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2664 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2665 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2666 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2667 return 1;
2668 } else {
2669 sky2->check.last = dev->last_rx;
2670 sky2->check.mac_rp = mac_rp;
2671 sky2->check.mac_lev = mac_lev;
2672 sky2->check.fifo_rp = fifo_rp;
2673 sky2->check.fifo_lev = fifo_lev;
2674 return 0;
2675 }
2676}
2677
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002678static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002679{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002680 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002681
Stephen Hemminger75e80682007-09-19 15:36:46 -07002682 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002683 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002684 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002685 } else {
2686 int i, active = 0;
2687
2688 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002689 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002690 if (!netif_running(dev))
2691 continue;
2692 ++active;
2693
2694 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002695 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002696 sky2_rx_hung(dev)) {
2697 pr_info(PFX "%s: receiver hang detected\n",
2698 dev->name);
2699 schedule_work(&hw->restart_work);
2700 return;
2701 }
2702 }
2703
2704 if (active == 0)
2705 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002706 }
2707
Stephen Hemminger75e80682007-09-19 15:36:46 -07002708 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002709}
2710
Stephen Hemminger40b01722007-04-11 14:47:59 -07002711/* Hardware/software error handling */
2712static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002713{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002714 if (net_ratelimit())
2715 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002717 if (status & Y2_IS_HW_ERR)
2718 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002719
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002720 if (status & Y2_IS_IRQ_MAC1)
2721 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002722
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002723 if (status & Y2_IS_IRQ_MAC2)
2724 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002725
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002726 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002727 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002728
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002729 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002730 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002731
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002732 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002733 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002734
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002735 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002736 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2737}
2738
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002739static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002740{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002741 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002742 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002743 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002744 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002745
2746 if (unlikely(status & Y2_IS_ERROR))
2747 sky2_err_intr(hw, status);
2748
2749 if (status & Y2_IS_IRQ_PHY1)
2750 sky2_phy_intr(hw, 0);
2751
2752 if (status & Y2_IS_IRQ_PHY2)
2753 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754
Stephen Hemminger26691832007-10-11 18:31:13 -07002755 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2756 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002757
David S. Miller6f535762007-10-11 18:08:29 -07002758 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002759 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002760 }
David S. Miller6f535762007-10-11 18:08:29 -07002761
Stephen Hemminger26691832007-10-11 18:31:13 -07002762 /* Bug/Errata workaround?
2763 * Need to kick the TX irq moderation timer.
2764 */
2765 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2766 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2767 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2768 }
2769 napi_complete(napi);
2770 sky2_read32(hw, B0_Y2_SP_LISR);
2771done:
2772
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002773 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002774}
2775
David Howells7d12e782006-10-05 14:55:46 +01002776static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002777{
2778 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002779 u32 status;
2780
2781 /* Reading this mask interrupts as side effect */
2782 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2783 if (status == 0 || status == ~0)
2784 return IRQ_NONE;
2785
2786 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002787
2788 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002790 return IRQ_HANDLED;
2791}
2792
2793#ifdef CONFIG_NET_POLL_CONTROLLER
2794static void sky2_netpoll(struct net_device *dev)
2795{
2796 struct sky2_port *sky2 = netdev_priv(dev);
2797
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002798 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002799}
2800#endif
2801
2802/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002803static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002804{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002805 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002807 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002808 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002809 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002810 return 125;
2811
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002813 return 100;
2814
2815 case CHIP_ID_YUKON_FE_P:
2816 return 50;
2817
2818 case CHIP_ID_YUKON_XL:
2819 return 156;
2820
2821 default:
2822 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002823 }
2824}
2825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2827{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002828 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829}
2830
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002831static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2832{
2833 return clk / sky2_mhz(hw);
2834}
2835
2836
Stephen Hemmingere3173832007-02-06 10:45:39 -08002837static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002839 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002841 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002842 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002843
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002844 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002845
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002846 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002847 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2848
2849 switch(hw->chip_id) {
2850 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002851 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002852 break;
2853
2854 case CHIP_ID_YUKON_EC_U:
2855 hw->flags = SKY2_HW_GIGABIT
2856 | SKY2_HW_NEWER_PHY
2857 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemmingera068c0a2008-05-14 17:04:17 -07002858
2859 /* check for Rev. A1 dev 4200 */
2860 if (sky2_read16(hw, Q_ADDR(Q_XA1, Q_WM)) == 0)
2861 hw->flags |= SKY2_HW_CLK_POWER;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002862 break;
2863
2864 case CHIP_ID_YUKON_EX:
2865 hw->flags = SKY2_HW_GIGABIT
2866 | SKY2_HW_NEWER_PHY
2867 | SKY2_HW_NEW_LE
2868 | SKY2_HW_ADV_POWER_CTL;
2869
2870 /* New transmit checksum */
2871 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2872 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2873 break;
2874
2875 case CHIP_ID_YUKON_EC:
2876 /* This rev is really old, and requires untested workarounds */
2877 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2878 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2879 return -EOPNOTSUPP;
2880 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002881 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002882 break;
2883
2884 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002885 break;
2886
Stephen Hemminger05745c42007-09-19 15:36:45 -07002887 case CHIP_ID_YUKON_FE_P:
2888 hw->flags = SKY2_HW_NEWER_PHY
2889 | SKY2_HW_NEW_LE
2890 | SKY2_HW_AUTO_TX_SUM
2891 | SKY2_HW_ADV_POWER_CTL;
2892 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002893
2894 case CHIP_ID_YUKON_SUPR:
2895 hw->flags = SKY2_HW_GIGABIT
2896 | SKY2_HW_NEWER_PHY
2897 | SKY2_HW_NEW_LE
2898 | SKY2_HW_AUTO_TX_SUM
2899 | SKY2_HW_ADV_POWER_CTL;
2900 break;
2901
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002902 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002903 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2904 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905 return -EOPNOTSUPP;
2906 }
2907
Stephen Hemmingere3173832007-02-06 10:45:39 -08002908 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002909 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2910 hw->flags |= SKY2_HW_FIBRE_PHY;
2911
Stephen Hemmingera068c0a2008-05-14 17:04:17 -07002912 hw->pm_cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PM);
2913 if (hw->pm_cap == 0) {
2914 dev_err(&hw->pdev->dev, "cannot find PowerManagement capability\n");
2915 return -EIO;
2916 }
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002917
Stephen Hemmingere3173832007-02-06 10:45:39 -08002918 hw->ports = 1;
2919 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2920 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2921 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2922 ++hw->ports;
2923 }
2924
2925 return 0;
2926}
2927
2928static void sky2_reset(struct sky2_hw *hw)
2929{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002930 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002931 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002932 int i, cap;
2933 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002934
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002935 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002936 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2937 status = sky2_read16(hw, HCU_CCSR);
2938 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2939 HCU_CCSR_UC_STATE_MSK);
2940 sky2_write16(hw, HCU_CCSR, status);
2941 } else
2942 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2943 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002944
2945 /* do a SW reset */
2946 sky2_write8(hw, B0_CTST, CS_RST_SET);
2947 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2948
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002949 /* allow writes to PCI config */
2950 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2951
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002953 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002954 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002955 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956
2957 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2958
Stephen Hemminger555382c2007-08-29 12:58:14 -07002959 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2960 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002961 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2962 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002963
Stephen Hemminger555382c2007-08-29 12:58:14 -07002964 /* If error bit is stuck on ignore it */
2965 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2966 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002967 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002968 hwe_mask |= Y2_IS_PCI_EXP;
2969 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002970
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002971 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002972 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973
2974 for (i = 0; i < hw->ports; i++) {
2975 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2976 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002977
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002978 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2979 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002980 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2981 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2982 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002983 }
2984
Stephen Hemminger793b8832005-09-14 16:06:14 -07002985 /* Clear I2C IRQ noise */
2986 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002987
2988 /* turn off hardware timer (unused) */
2989 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2990 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002991
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002992 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2993
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002994 /* Turn off descriptor polling */
2995 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002996
2997 /* Turn off receive timestamp */
2998 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002999 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
3001 /* enable the Tx Arbiters */
3002 for (i = 0; i < hw->ports; i++)
3003 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3004
3005 /* Initialize ram interface */
3006 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003007 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003008
3009 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3010 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3011 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3012 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3013 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3014 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3015 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3016 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3017 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3018 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3019 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3020 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3021 }
3022
Stephen Hemminger555382c2007-08-29 12:58:14 -07003023 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003025 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003026 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028 memset(hw->st_le, 0, STATUS_LE_BYTES);
3029 hw->st_idx = 0;
3030
3031 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3032 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3033
3034 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003035 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003036
3037 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003038 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003039
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003040 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3041 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003043 /* set Status-FIFO ISR watermark */
3044 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3045 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3046 else
3047 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003048
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003049 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003050 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3051 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052
Stephen Hemminger793b8832005-09-14 16:06:14 -07003053 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003054 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3055
3056 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3057 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3058 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003059}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003060
Stephen Hemminger81906792007-02-15 16:40:33 -08003061static void sky2_restart(struct work_struct *work)
3062{
3063 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3064 struct net_device *dev;
3065 int i, err;
3066
Stephen Hemminger81906792007-02-15 16:40:33 -08003067 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08003068 for (i = 0; i < hw->ports; i++) {
3069 dev = hw->dev[i];
3070 if (netif_running(dev))
3071 sky2_down(dev);
3072 }
3073
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003074 napi_disable(&hw->napi);
3075 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003076 sky2_reset(hw);
3077 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003078 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003079
3080 for (i = 0; i < hw->ports; i++) {
3081 dev = hw->dev[i];
3082 if (netif_running(dev)) {
3083 err = sky2_up(dev);
3084 if (err) {
3085 printk(KERN_INFO PFX "%s: could not restart %d\n",
3086 dev->name, err);
3087 dev_close(dev);
3088 }
3089 }
3090 }
3091
Stephen Hemminger81906792007-02-15 16:40:33 -08003092 rtnl_unlock();
3093}
3094
Stephen Hemmingere3173832007-02-06 10:45:39 -08003095static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3096{
3097 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3098}
3099
3100static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3101{
3102 const struct sky2_port *sky2 = netdev_priv(dev);
3103
3104 wol->supported = sky2_wol_supported(sky2->hw);
3105 wol->wolopts = sky2->wol;
3106}
3107
3108static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3109{
3110 struct sky2_port *sky2 = netdev_priv(dev);
3111 struct sky2_hw *hw = sky2->hw;
3112
3113 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
3114 return -EOPNOTSUPP;
3115
3116 sky2->wol = wol->wolopts;
3117
Stephen Hemminger05745c42007-09-19 15:36:45 -07003118 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3119 hw->chip_id == CHIP_ID_YUKON_EX ||
3120 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003121 sky2_write32(hw, B0_CTST, sky2->wol
3122 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3123
3124 if (!netif_running(dev))
3125 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126 return 0;
3127}
3128
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003129static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003130{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003131 if (sky2_is_copper(hw)) {
3132 u32 modes = SUPPORTED_10baseT_Half
3133 | SUPPORTED_10baseT_Full
3134 | SUPPORTED_100baseT_Half
3135 | SUPPORTED_100baseT_Full
3136 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003137
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003138 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003139 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003140 | SUPPORTED_1000baseT_Full;
3141 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003142 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003143 return SUPPORTED_1000baseT_Half
3144 | SUPPORTED_1000baseT_Full
3145 | SUPPORTED_Autoneg
3146 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147}
3148
Stephen Hemminger793b8832005-09-14 16:06:14 -07003149static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150{
3151 struct sky2_port *sky2 = netdev_priv(dev);
3152 struct sky2_hw *hw = sky2->hw;
3153
3154 ecmd->transceiver = XCVR_INTERNAL;
3155 ecmd->supported = sky2_supported_modes(hw);
3156 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003157 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003158 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003159 ecmd->speed = sky2->speed;
3160 } else {
3161 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003163 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164
3165 ecmd->advertising = sky2->advertising;
3166 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167 ecmd->duplex = sky2->duplex;
3168 return 0;
3169}
3170
3171static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3172{
3173 struct sky2_port *sky2 = netdev_priv(dev);
3174 const struct sky2_hw *hw = sky2->hw;
3175 u32 supported = sky2_supported_modes(hw);
3176
3177 if (ecmd->autoneg == AUTONEG_ENABLE) {
3178 ecmd->advertising = supported;
3179 sky2->duplex = -1;
3180 sky2->speed = -1;
3181 } else {
3182 u32 setting;
3183
Stephen Hemminger793b8832005-09-14 16:06:14 -07003184 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 case SPEED_1000:
3186 if (ecmd->duplex == DUPLEX_FULL)
3187 setting = SUPPORTED_1000baseT_Full;
3188 else if (ecmd->duplex == DUPLEX_HALF)
3189 setting = SUPPORTED_1000baseT_Half;
3190 else
3191 return -EINVAL;
3192 break;
3193 case SPEED_100:
3194 if (ecmd->duplex == DUPLEX_FULL)
3195 setting = SUPPORTED_100baseT_Full;
3196 else if (ecmd->duplex == DUPLEX_HALF)
3197 setting = SUPPORTED_100baseT_Half;
3198 else
3199 return -EINVAL;
3200 break;
3201
3202 case SPEED_10:
3203 if (ecmd->duplex == DUPLEX_FULL)
3204 setting = SUPPORTED_10baseT_Full;
3205 else if (ecmd->duplex == DUPLEX_HALF)
3206 setting = SUPPORTED_10baseT_Half;
3207 else
3208 return -EINVAL;
3209 break;
3210 default:
3211 return -EINVAL;
3212 }
3213
3214 if ((setting & supported) == 0)
3215 return -EINVAL;
3216
3217 sky2->speed = ecmd->speed;
3218 sky2->duplex = ecmd->duplex;
3219 }
3220
3221 sky2->autoneg = ecmd->autoneg;
3222 sky2->advertising = ecmd->advertising;
3223
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003224 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003225 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003226 sky2_set_multicast(dev);
3227 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003228
3229 return 0;
3230}
3231
3232static void sky2_get_drvinfo(struct net_device *dev,
3233 struct ethtool_drvinfo *info)
3234{
3235 struct sky2_port *sky2 = netdev_priv(dev);
3236
3237 strcpy(info->driver, DRV_NAME);
3238 strcpy(info->version, DRV_VERSION);
3239 strcpy(info->fw_version, "N/A");
3240 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3241}
3242
3243static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003244 char name[ETH_GSTRING_LEN];
3245 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246} sky2_stats[] = {
3247 { "tx_bytes", GM_TXO_OK_HI },
3248 { "rx_bytes", GM_RXO_OK_HI },
3249 { "tx_broadcast", GM_TXF_BC_OK },
3250 { "rx_broadcast", GM_RXF_BC_OK },
3251 { "tx_multicast", GM_TXF_MC_OK },
3252 { "rx_multicast", GM_RXF_MC_OK },
3253 { "tx_unicast", GM_TXF_UC_OK },
3254 { "rx_unicast", GM_RXF_UC_OK },
3255 { "tx_mac_pause", GM_TXF_MPAUSE },
3256 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003257 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258 { "late_collision",GM_TXF_LAT_COL },
3259 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003260 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003261 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003262
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003263 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003264 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003265 { "rx_64_byte_packets", GM_RXF_64B },
3266 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3267 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3268 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3269 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3270 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3271 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003272 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003273 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3274 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003276
3277 { "tx_64_byte_packets", GM_TXF_64B },
3278 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3279 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3280 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3281 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3282 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3283 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3284 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285};
3286
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003287static u32 sky2_get_rx_csum(struct net_device *dev)
3288{
3289 struct sky2_port *sky2 = netdev_priv(dev);
3290
3291 return sky2->rx_csum;
3292}
3293
3294static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3295{
3296 struct sky2_port *sky2 = netdev_priv(dev);
3297
3298 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003299
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003300 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3301 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3302
3303 return 0;
3304}
3305
3306static u32 sky2_get_msglevel(struct net_device *netdev)
3307{
3308 struct sky2_port *sky2 = netdev_priv(netdev);
3309 return sky2->msg_enable;
3310}
3311
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003312static int sky2_nway_reset(struct net_device *dev)
3313{
3314 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003315
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003316 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003317 return -EINVAL;
3318
Stephen Hemminger1b537562005-12-20 15:08:07 -08003319 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003320 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003321
3322 return 0;
3323}
3324
Stephen Hemminger793b8832005-09-14 16:06:14 -07003325static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003326{
3327 struct sky2_hw *hw = sky2->hw;
3328 unsigned port = sky2->port;
3329 int i;
3330
3331 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003332 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003334 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003335
Stephen Hemminger793b8832005-09-14 16:06:14 -07003336 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003337 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3338}
3339
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003340static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3341{
3342 struct sky2_port *sky2 = netdev_priv(netdev);
3343 sky2->msg_enable = value;
3344}
3345
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003346static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003348 switch (sset) {
3349 case ETH_SS_STATS:
3350 return ARRAY_SIZE(sky2_stats);
3351 default:
3352 return -EOPNOTSUPP;
3353 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003354}
3355
3356static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003357 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003358{
3359 struct sky2_port *sky2 = netdev_priv(dev);
3360
Stephen Hemminger793b8832005-09-14 16:06:14 -07003361 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362}
3363
Stephen Hemminger793b8832005-09-14 16:06:14 -07003364static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003365{
3366 int i;
3367
3368 switch (stringset) {
3369 case ETH_SS_STATS:
3370 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3371 memcpy(data + i * ETH_GSTRING_LEN,
3372 sky2_stats[i].name, ETH_GSTRING_LEN);
3373 break;
3374 }
3375}
3376
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377static int sky2_set_mac_address(struct net_device *dev, void *p)
3378{
3379 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003380 struct sky2_hw *hw = sky2->hw;
3381 unsigned port = sky2->port;
3382 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383
3384 if (!is_valid_ether_addr(addr->sa_data))
3385 return -EADDRNOTAVAIL;
3386
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003388 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003390 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003392
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003393 /* virtual address for data */
3394 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3395
3396 /* physical address: used for pause frames */
3397 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003398
3399 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003400}
3401
Stephen Hemmingera052b522006-10-17 10:24:23 -07003402static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3403{
3404 u32 bit;
3405
3406 bit = ether_crc(ETH_ALEN, addr) & 63;
3407 filter[bit >> 3] |= 1 << (bit & 7);
3408}
3409
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410static void sky2_set_multicast(struct net_device *dev)
3411{
3412 struct sky2_port *sky2 = netdev_priv(dev);
3413 struct sky2_hw *hw = sky2->hw;
3414 unsigned port = sky2->port;
3415 struct dev_mc_list *list = dev->mc_list;
3416 u16 reg;
3417 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003418 int rx_pause;
3419 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420
Stephen Hemmingera052b522006-10-17 10:24:23 -07003421 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422 memset(filter, 0, sizeof(filter));
3423
3424 reg = gma_read16(hw, port, GM_RX_CTRL);
3425 reg |= GM_RXCR_UCF_ENA;
3426
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003427 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003429 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003431 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003432 reg &= ~GM_RXCR_MCF_ENA;
3433 else {
3434 int i;
3435 reg |= GM_RXCR_MCF_ENA;
3436
Stephen Hemmingera052b522006-10-17 10:24:23 -07003437 if (rx_pause)
3438 sky2_add_filter(filter, pause_mc_addr);
3439
3440 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3441 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442 }
3443
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003445 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003446 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003447 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003448 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003449 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003451 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003452
3453 gma_write16(hw, port, GM_RX_CTRL, reg);
3454}
3455
3456/* Can have one global because blinking is controlled by
3457 * ethtool and that is always under RTNL mutex
3458 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003459static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003460{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003461 struct sky2_hw *hw = sky2->hw;
3462 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003463
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003464 spin_lock_bh(&sky2->phy_lock);
3465 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3466 hw->chip_id == CHIP_ID_YUKON_EX ||
3467 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3468 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003469 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3470 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003471
3472 switch (mode) {
3473 case MO_LED_OFF:
3474 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3475 PHY_M_LEDC_LOS_CTRL(8) |
3476 PHY_M_LEDC_INIT_CTRL(8) |
3477 PHY_M_LEDC_STA1_CTRL(8) |
3478 PHY_M_LEDC_STA0_CTRL(8));
3479 break;
3480 case MO_LED_ON:
3481 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3482 PHY_M_LEDC_LOS_CTRL(9) |
3483 PHY_M_LEDC_INIT_CTRL(9) |
3484 PHY_M_LEDC_STA1_CTRL(9) |
3485 PHY_M_LEDC_STA0_CTRL(9));
3486 break;
3487 case MO_LED_BLINK:
3488 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3489 PHY_M_LEDC_LOS_CTRL(0xa) |
3490 PHY_M_LEDC_INIT_CTRL(0xa) |
3491 PHY_M_LEDC_STA1_CTRL(0xa) |
3492 PHY_M_LEDC_STA0_CTRL(0xa));
3493 break;
3494 case MO_LED_NORM:
3495 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3496 PHY_M_LEDC_LOS_CTRL(1) |
3497 PHY_M_LEDC_INIT_CTRL(8) |
3498 PHY_M_LEDC_STA1_CTRL(7) |
3499 PHY_M_LEDC_STA0_CTRL(7));
3500 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003501
3502 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003503 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003504 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003505 PHY_M_LED_MO_DUP(mode) |
3506 PHY_M_LED_MO_10(mode) |
3507 PHY_M_LED_MO_100(mode) |
3508 PHY_M_LED_MO_1000(mode) |
3509 PHY_M_LED_MO_RX(mode) |
3510 PHY_M_LED_MO_TX(mode));
3511
3512 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003513}
3514
3515/* blink LED's for finding board */
3516static int sky2_phys_id(struct net_device *dev, u32 data)
3517{
3518 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003519 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003520
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003521 if (data == 0)
3522 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003523
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003524 for (i = 0; i < data; i++) {
3525 sky2_led(sky2, MO_LED_ON);
3526 if (msleep_interruptible(500))
3527 break;
3528 sky2_led(sky2, MO_LED_OFF);
3529 if (msleep_interruptible(500))
3530 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003531 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003532 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003533
3534 return 0;
3535}
3536
3537static void sky2_get_pauseparam(struct net_device *dev,
3538 struct ethtool_pauseparam *ecmd)
3539{
3540 struct sky2_port *sky2 = netdev_priv(dev);
3541
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003542 switch (sky2->flow_mode) {
3543 case FC_NONE:
3544 ecmd->tx_pause = ecmd->rx_pause = 0;
3545 break;
3546 case FC_TX:
3547 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3548 break;
3549 case FC_RX:
3550 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3551 break;
3552 case FC_BOTH:
3553 ecmd->tx_pause = ecmd->rx_pause = 1;
3554 }
3555
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003556 ecmd->autoneg = sky2->autoneg;
3557}
3558
3559static int sky2_set_pauseparam(struct net_device *dev,
3560 struct ethtool_pauseparam *ecmd)
3561{
3562 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003563
3564 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003565 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003566
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003567 if (netif_running(dev))
3568 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003569
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003570 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003571}
3572
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003573static int sky2_get_coalesce(struct net_device *dev,
3574 struct ethtool_coalesce *ecmd)
3575{
3576 struct sky2_port *sky2 = netdev_priv(dev);
3577 struct sky2_hw *hw = sky2->hw;
3578
3579 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3580 ecmd->tx_coalesce_usecs = 0;
3581 else {
3582 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3583 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3584 }
3585 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3586
3587 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3588 ecmd->rx_coalesce_usecs = 0;
3589 else {
3590 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3591 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3592 }
3593 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3594
3595 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3596 ecmd->rx_coalesce_usecs_irq = 0;
3597 else {
3598 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3599 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3600 }
3601
3602 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3603
3604 return 0;
3605}
3606
3607/* Note: this affect both ports */
3608static int sky2_set_coalesce(struct net_device *dev,
3609 struct ethtool_coalesce *ecmd)
3610{
3611 struct sky2_port *sky2 = netdev_priv(dev);
3612 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003613 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003614
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003615 if (ecmd->tx_coalesce_usecs > tmax ||
3616 ecmd->rx_coalesce_usecs > tmax ||
3617 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003618 return -EINVAL;
3619
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003620 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003621 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003622 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003623 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003624 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003625 return -EINVAL;
3626
3627 if (ecmd->tx_coalesce_usecs == 0)
3628 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3629 else {
3630 sky2_write32(hw, STAT_TX_TIMER_INI,
3631 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3632 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3633 }
3634 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3635
3636 if (ecmd->rx_coalesce_usecs == 0)
3637 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3638 else {
3639 sky2_write32(hw, STAT_LEV_TIMER_INI,
3640 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3641 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3642 }
3643 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3644
3645 if (ecmd->rx_coalesce_usecs_irq == 0)
3646 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3647 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003648 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003649 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3650 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3651 }
3652 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3653 return 0;
3654}
3655
Stephen Hemminger793b8832005-09-14 16:06:14 -07003656static void sky2_get_ringparam(struct net_device *dev,
3657 struct ethtool_ringparam *ering)
3658{
3659 struct sky2_port *sky2 = netdev_priv(dev);
3660
3661 ering->rx_max_pending = RX_MAX_PENDING;
3662 ering->rx_mini_max_pending = 0;
3663 ering->rx_jumbo_max_pending = 0;
3664 ering->tx_max_pending = TX_RING_SIZE - 1;
3665
3666 ering->rx_pending = sky2->rx_pending;
3667 ering->rx_mini_pending = 0;
3668 ering->rx_jumbo_pending = 0;
3669 ering->tx_pending = sky2->tx_pending;
3670}
3671
3672static int sky2_set_ringparam(struct net_device *dev,
3673 struct ethtool_ringparam *ering)
3674{
3675 struct sky2_port *sky2 = netdev_priv(dev);
3676 int err = 0;
3677
3678 if (ering->rx_pending > RX_MAX_PENDING ||
3679 ering->rx_pending < 8 ||
3680 ering->tx_pending < MAX_SKB_TX_LE ||
3681 ering->tx_pending > TX_RING_SIZE - 1)
3682 return -EINVAL;
3683
3684 if (netif_running(dev))
3685 sky2_down(dev);
3686
3687 sky2->rx_pending = ering->rx_pending;
3688 sky2->tx_pending = ering->tx_pending;
3689
Stephen Hemminger1b537562005-12-20 15:08:07 -08003690 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003691 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003692 if (err)
3693 dev_close(dev);
3694 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003695
3696 return err;
3697}
3698
Stephen Hemminger793b8832005-09-14 16:06:14 -07003699static int sky2_get_regs_len(struct net_device *dev)
3700{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003701 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003702}
3703
3704/*
3705 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003706 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003707 */
3708static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3709 void *p)
3710{
3711 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003712 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003713 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003714
3715 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003716
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003717 for (b = 0; b < 128; b++) {
3718 /* This complicated switch statement is to make sure and
3719 * only access regions that are unreserved.
3720 * Some blocks are only valid on dual port cards.
3721 * and block 3 has some special diagnostic registers that
3722 * are poison.
3723 */
3724 switch (b) {
3725 case 3:
3726 /* skip diagnostic ram region */
3727 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3728 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003729
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003730 /* dual port cards only */
3731 case 5: /* Tx Arbiter 2 */
3732 case 9: /* RX2 */
3733 case 14 ... 15: /* TX2 */
3734 case 17: case 19: /* Ram Buffer 2 */
3735 case 22 ... 23: /* Tx Ram Buffer 2 */
3736 case 25: /* Rx MAC Fifo 1 */
3737 case 27: /* Tx MAC Fifo 2 */
3738 case 31: /* GPHY 2 */
3739 case 40 ... 47: /* Pattern Ram 2 */
3740 case 52: case 54: /* TCP Segmentation 2 */
3741 case 112 ... 116: /* GMAC 2 */
3742 if (sky2->hw->ports == 1)
3743 goto reserved;
3744 /* fall through */
3745 case 0: /* Control */
3746 case 2: /* Mac address */
3747 case 4: /* Tx Arbiter 1 */
3748 case 7: /* PCI express reg */
3749 case 8: /* RX1 */
3750 case 12 ... 13: /* TX1 */
3751 case 16: case 18:/* Rx Ram Buffer 1 */
3752 case 20 ... 21: /* Tx Ram Buffer 1 */
3753 case 24: /* Rx MAC Fifo 1 */
3754 case 26: /* Tx MAC Fifo 1 */
3755 case 28 ... 29: /* Descriptor and status unit */
3756 case 30: /* GPHY 1*/
3757 case 32 ... 39: /* Pattern Ram 1 */
3758 case 48: case 50: /* TCP Segmentation 1 */
3759 case 56 ... 60: /* PCI space */
3760 case 80 ... 84: /* GMAC 1 */
3761 memcpy_fromio(p, io, 128);
3762 break;
3763 default:
3764reserved:
3765 memset(p, 0, 128);
3766 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003767
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003768 p += 128;
3769 io += 128;
3770 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003771}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003772
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003773/* In order to do Jumbo packets on these chips, need to turn off the
3774 * transmit store/forward. Therefore checksum offload won't work.
3775 */
3776static int no_tx_offload(struct net_device *dev)
3777{
3778 const struct sky2_port *sky2 = netdev_priv(dev);
3779 const struct sky2_hw *hw = sky2->hw;
3780
Stephen Hemminger69161612007-06-04 17:23:26 -07003781 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003782}
3783
3784static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3785{
3786 if (data && no_tx_offload(dev))
3787 return -EINVAL;
3788
3789 return ethtool_op_set_tx_csum(dev, data);
3790}
3791
3792
3793static int sky2_set_tso(struct net_device *dev, u32 data)
3794{
3795 if (data && no_tx_offload(dev))
3796 return -EINVAL;
3797
3798 return ethtool_op_set_tso(dev, data);
3799}
3800
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003801static int sky2_get_eeprom_len(struct net_device *dev)
3802{
3803 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003804 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003805 u16 reg2;
3806
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003807 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003808 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3809}
3810
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003811static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003812{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003813 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003814
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003815 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003816
3817 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003818 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003819 } while (!(offset & PCI_VPD_ADDR_F));
3820
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003821 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003822 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003823}
3824
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003825static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003826{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003827 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3828 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003829 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003830 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003831 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003832}
3833
3834static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3835 u8 *data)
3836{
3837 struct sky2_port *sky2 = netdev_priv(dev);
3838 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3839 int length = eeprom->len;
3840 u16 offset = eeprom->offset;
3841
3842 if (!cap)
3843 return -EINVAL;
3844
3845 eeprom->magic = SKY2_EEPROM_MAGIC;
3846
3847 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003848 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003849 int n = min_t(int, length, sizeof(val));
3850
3851 memcpy(data, &val, n);
3852 length -= n;
3853 data += n;
3854 offset += n;
3855 }
3856 return 0;
3857}
3858
3859static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3860 u8 *data)
3861{
3862 struct sky2_port *sky2 = netdev_priv(dev);
3863 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3864 int length = eeprom->len;
3865 u16 offset = eeprom->offset;
3866
3867 if (!cap)
3868 return -EINVAL;
3869
3870 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3871 return -EINVAL;
3872
3873 while (length > 0) {
3874 u32 val;
3875 int n = min_t(int, length, sizeof(val));
3876
3877 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003878 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003879 memcpy(&val, data, n);
3880
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003881 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003882
3883 length -= n;
3884 data += n;
3885 offset += n;
3886 }
3887 return 0;
3888}
3889
3890
Jeff Garzik7282d492006-09-13 14:30:00 -04003891static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003892 .get_settings = sky2_get_settings,
3893 .set_settings = sky2_set_settings,
3894 .get_drvinfo = sky2_get_drvinfo,
3895 .get_wol = sky2_get_wol,
3896 .set_wol = sky2_set_wol,
3897 .get_msglevel = sky2_get_msglevel,
3898 .set_msglevel = sky2_set_msglevel,
3899 .nway_reset = sky2_nway_reset,
3900 .get_regs_len = sky2_get_regs_len,
3901 .get_regs = sky2_get_regs,
3902 .get_link = ethtool_op_get_link,
3903 .get_eeprom_len = sky2_get_eeprom_len,
3904 .get_eeprom = sky2_get_eeprom,
3905 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003906 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003907 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003908 .set_tso = sky2_set_tso,
3909 .get_rx_csum = sky2_get_rx_csum,
3910 .set_rx_csum = sky2_set_rx_csum,
3911 .get_strings = sky2_get_strings,
3912 .get_coalesce = sky2_get_coalesce,
3913 .set_coalesce = sky2_set_coalesce,
3914 .get_ringparam = sky2_get_ringparam,
3915 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003916 .get_pauseparam = sky2_get_pauseparam,
3917 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003918 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003919 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003920 .get_ethtool_stats = sky2_get_ethtool_stats,
3921};
3922
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003923#ifdef CONFIG_SKY2_DEBUG
3924
3925static struct dentry *sky2_debug;
3926
3927static int sky2_debug_show(struct seq_file *seq, void *v)
3928{
3929 struct net_device *dev = seq->private;
3930 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003931 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003932 unsigned port = sky2->port;
3933 unsigned idx, last;
3934 int sop;
3935
3936 if (!netif_running(dev))
3937 return -ENETDOWN;
3938
3939 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3940 sky2_read32(hw, B0_ISRC),
3941 sky2_read32(hw, B0_IMSK),
3942 sky2_read32(hw, B0_Y2_SP_ICR));
3943
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003944 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003945 last = sky2_read16(hw, STAT_PUT_IDX);
3946
3947 if (hw->st_idx == last)
3948 seq_puts(seq, "Status ring (empty)\n");
3949 else {
3950 seq_puts(seq, "Status ring\n");
3951 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3952 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3953 const struct sky2_status_le *le = hw->st_le + idx;
3954 seq_printf(seq, "[%d] %#x %d %#x\n",
3955 idx, le->opcode, le->length, le->status);
3956 }
3957 seq_puts(seq, "\n");
3958 }
3959
3960 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3961 sky2->tx_cons, sky2->tx_prod,
3962 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3963 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3964
3965 /* Dump contents of tx ring */
3966 sop = 1;
3967 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3968 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3969 const struct sky2_tx_le *le = sky2->tx_le + idx;
3970 u32 a = le32_to_cpu(le->addr);
3971
3972 if (sop)
3973 seq_printf(seq, "%u:", idx);
3974 sop = 0;
3975
3976 switch(le->opcode & ~HW_OWNER) {
3977 case OP_ADDR64:
3978 seq_printf(seq, " %#x:", a);
3979 break;
3980 case OP_LRGLEN:
3981 seq_printf(seq, " mtu=%d", a);
3982 break;
3983 case OP_VLAN:
3984 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3985 break;
3986 case OP_TCPLISW:
3987 seq_printf(seq, " csum=%#x", a);
3988 break;
3989 case OP_LARGESEND:
3990 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3991 break;
3992 case OP_PACKET:
3993 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3994 break;
3995 case OP_BUFFER:
3996 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3997 break;
3998 default:
3999 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4000 a, le16_to_cpu(le->length));
4001 }
4002
4003 if (le->ctrl & EOP) {
4004 seq_putc(seq, '\n');
4005 sop = 1;
4006 }
4007 }
4008
4009 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4010 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4011 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
4012 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4013
David S. Millerd1d08d12008-01-07 20:53:33 -08004014 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004015 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004016 return 0;
4017}
4018
4019static int sky2_debug_open(struct inode *inode, struct file *file)
4020{
4021 return single_open(file, sky2_debug_show, inode->i_private);
4022}
4023
4024static const struct file_operations sky2_debug_fops = {
4025 .owner = THIS_MODULE,
4026 .open = sky2_debug_open,
4027 .read = seq_read,
4028 .llseek = seq_lseek,
4029 .release = single_release,
4030};
4031
4032/*
4033 * Use network device events to create/remove/rename
4034 * debugfs file entries
4035 */
4036static int sky2_device_event(struct notifier_block *unused,
4037 unsigned long event, void *ptr)
4038{
4039 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004040 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004041
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004042 if (dev->open != sky2_up || !sky2_debug)
4043 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004044
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004045 switch(event) {
4046 case NETDEV_CHANGENAME:
4047 if (sky2->debugfs) {
4048 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4049 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004050 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004051 break;
4052
4053 case NETDEV_GOING_DOWN:
4054 if (sky2->debugfs) {
4055 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4056 dev->name);
4057 debugfs_remove(sky2->debugfs);
4058 sky2->debugfs = NULL;
4059 }
4060 break;
4061
4062 case NETDEV_UP:
4063 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4064 sky2_debug, dev,
4065 &sky2_debug_fops);
4066 if (IS_ERR(sky2->debugfs))
4067 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004068 }
4069
4070 return NOTIFY_DONE;
4071}
4072
4073static struct notifier_block sky2_notifier = {
4074 .notifier_call = sky2_device_event,
4075};
4076
4077
4078static __init void sky2_debug_init(void)
4079{
4080 struct dentry *ent;
4081
4082 ent = debugfs_create_dir("sky2", NULL);
4083 if (!ent || IS_ERR(ent))
4084 return;
4085
4086 sky2_debug = ent;
4087 register_netdevice_notifier(&sky2_notifier);
4088}
4089
4090static __exit void sky2_debug_cleanup(void)
4091{
4092 if (sky2_debug) {
4093 unregister_netdevice_notifier(&sky2_notifier);
4094 debugfs_remove(sky2_debug);
4095 sky2_debug = NULL;
4096 }
4097}
4098
4099#else
4100#define sky2_debug_init()
4101#define sky2_debug_cleanup()
4102#endif
4103
4104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004105/* Initialize network device */
4106static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004107 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004108 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004109{
4110 struct sky2_port *sky2;
4111 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4112
4113 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004114 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004115 return NULL;
4116 }
4117
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004118 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004119 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004120 dev->open = sky2_up;
4121 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004122 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004123 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004124 dev->set_multicast_list = sky2_set_multicast;
4125 dev->set_mac_address = sky2_set_mac_address;
4126 dev->change_mtu = sky2_change_mtu;
4127 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
4128 dev->tx_timeout = sky2_tx_timeout;
4129 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004130#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08004131 if (port == 0)
4132 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004133#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004134
4135 sky2 = netdev_priv(dev);
4136 sky2->netdev = dev;
4137 sky2->hw = hw;
4138 sky2->msg_enable = netif_msg_init(debug, default_msg);
4139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004140 /* Auto speed and flow control */
4141 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004142 sky2->flow_mode = FC_BOTH;
4143
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004144 sky2->duplex = -1;
4145 sky2->speed = -1;
4146 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08004147 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004148 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004149
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004150 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004151 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004152 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004153
4154 hw->dev[port] = dev;
4155
4156 sky2->port = port;
4157
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004158 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004159 if (highmem)
4160 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004161
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004162#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004163 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4164 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4165 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4166 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4167 dev->vlan_rx_register = sky2_vlan_rx_register;
4168 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004169#endif
4170
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004171 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004172 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004173 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004174
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004175 return dev;
4176}
4177
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004178static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004179{
4180 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004181 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004182
4183 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004184 printk(KERN_INFO PFX "%s: addr %s\n",
4185 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004186}
4187
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004188/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004189static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004190{
4191 struct sky2_hw *hw = dev_id;
4192 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4193
4194 if (status == 0)
4195 return IRQ_NONE;
4196
4197 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004198 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004199 wake_up(&hw->msi_wait);
4200 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4201 }
4202 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4203
4204 return IRQ_HANDLED;
4205}
4206
4207/* Test interrupt path by forcing a a software IRQ */
4208static int __devinit sky2_test_msi(struct sky2_hw *hw)
4209{
4210 struct pci_dev *pdev = hw->pdev;
4211 int err;
4212
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004213 init_waitqueue_head (&hw->msi_wait);
4214
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004215 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4216
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004217 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004218 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004219 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004220 return err;
4221 }
4222
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004223 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004224 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004225
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004226 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004227
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004228 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004229 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004230 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4231 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004232
4233 err = -EOPNOTSUPP;
4234 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4235 }
4236
4237 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004238 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004239
4240 free_irq(pdev->irq, hw);
4241
4242 return err;
4243}
4244
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004245static int __devinit pci_wake_enabled(struct pci_dev *dev)
4246{
4247 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4248 u16 value;
4249
4250 if (!pm)
4251 return 0;
4252 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4253 return 0;
4254 return value & PCI_PM_CTRL_PME_ENABLE;
4255}
4256
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004257/* This driver supports yukon2 chipset only */
4258static const char *sky2_name(u8 chipid, char *buf, int sz)
4259{
4260 const char *name[] = {
4261 "XL", /* 0xb3 */
4262 "EC Ultra", /* 0xb4 */
4263 "Extreme", /* 0xb5 */
4264 "EC", /* 0xb6 */
4265 "FE", /* 0xb7 */
4266 "FE+", /* 0xb8 */
4267 "Supreme", /* 0xb9 */
4268 };
4269
4270 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_SUPR)
4271 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4272 else
4273 snprintf(buf, sz, "(chip %#x)", chipid);
4274 return buf;
4275}
4276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004277static int __devinit sky2_probe(struct pci_dev *pdev,
4278 const struct pci_device_id *ent)
4279{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004280 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004281 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004282 int err, using_dac = 0, wol_default;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004283 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004284
Stephen Hemminger793b8832005-09-14 16:06:14 -07004285 err = pci_enable_device(pdev);
4286 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004287 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288 goto err_out;
4289 }
4290
Stephen Hemminger793b8832005-09-14 16:06:14 -07004291 err = pci_request_regions(pdev, DRV_NAME);
4292 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004293 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004294 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004295 }
4296
4297 pci_set_master(pdev);
4298
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004299 if (sizeof(dma_addr_t) > sizeof(u32) &&
4300 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4301 using_dac = 1;
4302 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4303 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004304 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4305 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004306 goto err_out_free_regions;
4307 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004308 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004309 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4310 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004311 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004312 goto err_out_free_regions;
4313 }
4314 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004315
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004316 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4317
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004318 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004319 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004320 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004321 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004322 goto err_out_free_regions;
4323 }
4324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004325 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004326
4327 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4328 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004329 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004330 goto err_out_free_hw;
4331 }
4332
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004333#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004334 /* The sk98lin vendor driver uses hardware byte swapping but
4335 * this driver uses software swapping.
4336 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004337 {
4338 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004339 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004340 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004341 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004342 }
4343#endif
4344
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004345 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004346 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004347 if (!hw->st_le)
4348 goto err_out_iounmap;
4349
Stephen Hemmingere3173832007-02-06 10:45:39 -08004350 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004351 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004352 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004353
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004354 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-2 %s rev %d\n",
4355 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4356 pdev->irq, sky2_name(hw->chip_id, buf1, sizeof(buf1)),
4357 hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004358
Stephen Hemmingere3173832007-02-06 10:45:39 -08004359 sky2_reset(hw);
4360
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004361 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004362 if (!dev) {
4363 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004364 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004366
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004367 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4368 err = sky2_test_msi(hw);
4369 if (err == -EOPNOTSUPP)
4370 pci_disable_msi(pdev);
4371 else if (err)
4372 goto err_out_free_netdev;
4373 }
4374
Stephen Hemminger793b8832005-09-14 16:06:14 -07004375 err = register_netdev(dev);
4376 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004377 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004378 goto err_out_free_netdev;
4379 }
4380
Stephen Hemminger6de16232007-10-17 13:26:42 -07004381 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4382
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004383 err = request_irq(pdev->irq, sky2_intr,
4384 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004385 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004386 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004387 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004388 goto err_out_unregister;
4389 }
4390 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004391 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004392
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004393 sky2_show_addr(dev);
4394
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004395 if (hw->ports > 1) {
4396 struct net_device *dev1;
4397
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004398 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004399 if (!dev1)
4400 dev_warn(&pdev->dev, "allocation for second device failed\n");
4401 else if ((err = register_netdev(dev1))) {
4402 dev_warn(&pdev->dev,
4403 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004404 hw->dev[1] = NULL;
4405 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004406 } else
4407 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004408 }
4409
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004410 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004411 INIT_WORK(&hw->restart_work, sky2_restart);
4412
Stephen Hemminger793b8832005-09-14 16:06:14 -07004413 pci_set_drvdata(pdev, hw);
4414
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004415 return 0;
4416
Stephen Hemminger793b8832005-09-14 16:06:14 -07004417err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004418 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004419 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004420 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004421err_out_free_netdev:
4422 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004423err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004424 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004425 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004426err_out_iounmap:
4427 iounmap(hw->regs);
4428err_out_free_hw:
4429 kfree(hw);
4430err_out_free_regions:
4431 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004432err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004433 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004434err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004435 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004436 return err;
4437}
4438
4439static void __devexit sky2_remove(struct pci_dev *pdev)
4440{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004441 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004442 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004443
Stephen Hemminger793b8832005-09-14 16:06:14 -07004444 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004445 return;
4446
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004447 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004448 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004449
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004450 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004451 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004452
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004453 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004454
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004455 sky2_power_aux(hw);
4456
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004457 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004458 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004459 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004460
4461 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004462 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004463 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004464 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004465 pci_release_regions(pdev);
4466 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004467
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004468 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004469 free_netdev(hw->dev[i]);
4470
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004471 iounmap(hw->regs);
4472 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004473
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004474 pci_set_drvdata(pdev, NULL);
4475}
4476
4477#ifdef CONFIG_PM
4478static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4479{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004480 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004481 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004482
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004483 if (!hw)
4484 return 0;
4485
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004486 del_timer_sync(&hw->watchdog_timer);
4487 cancel_work_sync(&hw->restart_work);
4488
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004489 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004490 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004491 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004492
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004493 netif_device_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004494 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004495 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004496
4497 if (sky2->wol)
4498 sky2_wol_init(sky2);
4499
4500 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004501 }
4502
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004503 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004504 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004505 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004506
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004507 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004508 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingera068c0a2008-05-14 17:04:17 -07004509 sky2_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004510
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004511 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004512}
4513
4514static int sky2_resume(struct pci_dev *pdev)
4515{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004516 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004517 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004518
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004519 if (!hw)
4520 return 0;
4521
Stephen Hemmingera068c0a2008-05-14 17:04:17 -07004522 sky2_power_state(hw, PCI_D0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004523
4524 err = pci_restore_state(pdev);
4525 if (err)
4526 goto out;
4527
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004528 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004529
4530 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004531 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4532 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4533 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004534 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004535
Stephen Hemmingere3173832007-02-06 10:45:39 -08004536 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004537 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004538 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004539
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004540 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004541 struct net_device *dev = hw->dev[i];
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004542
4543 netif_device_attach(dev);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004544 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004545 err = sky2_up(dev);
4546 if (err) {
4547 printk(KERN_ERR PFX "%s: could not up: %d\n",
4548 dev->name, err);
Ben Hutchings68c28892008-05-31 16:52:52 +01004549 rtnl_lock();
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004550 dev_close(dev);
Ben Hutchings68c28892008-05-31 16:52:52 +01004551 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004552 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004553 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004554 }
4555 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004556
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004557 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004558out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004559 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004560 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004561 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004562}
4563#endif
4564
Stephen Hemmingere3173832007-02-06 10:45:39 -08004565static void sky2_shutdown(struct pci_dev *pdev)
4566{
4567 struct sky2_hw *hw = pci_get_drvdata(pdev);
4568 int i, wol = 0;
4569
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004570 if (!hw)
4571 return;
4572
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004573 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004574
4575 for (i = 0; i < hw->ports; i++) {
4576 struct net_device *dev = hw->dev[i];
4577 struct sky2_port *sky2 = netdev_priv(dev);
4578
4579 if (sky2->wol) {
4580 wol = 1;
4581 sky2_wol_init(sky2);
4582 }
4583 }
4584
4585 if (wol)
4586 sky2_power_aux(hw);
4587
4588 pci_enable_wake(pdev, PCI_D3hot, wol);
4589 pci_enable_wake(pdev, PCI_D3cold, wol);
4590
4591 pci_disable_device(pdev);
Stephen Hemmingera068c0a2008-05-14 17:04:17 -07004592 sky2_power_state(hw, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004593}
4594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004595static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004596 .name = DRV_NAME,
4597 .id_table = sky2_id_table,
4598 .probe = sky2_probe,
4599 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004600#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004601 .suspend = sky2_suspend,
4602 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004603#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004604 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004605};
4606
4607static int __init sky2_init_module(void)
4608{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004609 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004610 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004611}
4612
4613static void __exit sky2_cleanup_module(void)
4614{
4615 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004616 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617}
4618
4619module_init(sky2_init_module);
4620module_exit(sky2_cleanup_module);
4621
4622MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004623MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004624MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004625MODULE_VERSION(DRV_VERSION);