blob: c55e0056252755472e6af52a3bcfd0d994de747d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110086static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
87static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090091static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
92static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Tejun Heofad16e72010-09-21 09:25:48 +020095static struct scsi_host_template ahci_sht = {
96 AHCI_SHT("ahci"),
97};
98
Tejun Heo029cfd62008-03-25 12:22:49 +090099static struct ata_port_operations ahci_vt8251_ops = {
100 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900101 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900102};
103
Tejun Heo029cfd62008-03-25 12:22:49 +0900104static struct ata_port_operations ahci_p5wdh_ops = {
105 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900106 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900107};
108
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100109static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900110 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530111 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900112 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100113 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400114 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 .port_ops = &ahci_ops,
116 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530117 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530124 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900125 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
126 .flags = AHCI_FLAG_COMMON,
127 .pio_mask = ATA_PIO4,
128 .udma_mask = ATA_UDMA6,
129 .port_ops = &ahci_ops,
130 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530131 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200132 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
133 .flags = AHCI_FLAG_COMMON,
134 .pio_mask = ATA_PIO4,
135 .udma_mask = ATA_UDMA6,
136 .port_ops = &ahci_ops,
137 },
Tejun Heo441577e2010-03-29 10:32:39 +0900138 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530139 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900140 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
141 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100142 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 .pio_mask = ATA_PIO4,
144 .udma_mask = ATA_UDMA6,
145 .port_ops = &ahci_ops,
146 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530147 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900148 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
149 .flags = AHCI_FLAG_COMMON,
150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900156 .flags = AHCI_FLAG_COMMON,
157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900162 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
163 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300164 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900165 .pio_mask = ATA_PIO4,
166 .udma_mask = ATA_UDMA6,
167 .port_ops = &ahci_ops,
168 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530169 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900170 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900171 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
172 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900173 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100174 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400175 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800176 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800177 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530178 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800179 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900186 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900187 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100188 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900189 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900190 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800191 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192};
193
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500194static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400195 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400196 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
197 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
198 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
199 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
200 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900201 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400202 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
203 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
204 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
205 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900206 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800207 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900208 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
209 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
210 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
211 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
212 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
214 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
215 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
216 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
217 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
218 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
219 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
220 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
221 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400223 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
224 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800225 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500226 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800227 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500228 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
229 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700230 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700231 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500232 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700233 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700234 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500235 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800236 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
237 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
238 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
239 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
240 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
241 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700242 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
243 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
244 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800245 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800246 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700247 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
248 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
249 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
250 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
251 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
252 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700253 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800254 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
256 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
257 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
258 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
259 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
260 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
261 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700262 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
263 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
264 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
265 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
266 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
267 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
268 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
269 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800270 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
271 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
272 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
273 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
274 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
275 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
276 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
277 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
278 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
279 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
280 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
285 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800286 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
287 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800288 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
289 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
290 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
291 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
292 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
293 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
294 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
295 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700296 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800297 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
298 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
299 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
300 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400301
Tejun Heoe34bb372007-02-26 20:24:03 +0900302 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
303 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
304 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100305 /* JMicron 362B and 362C have an AHCI function with IDE class code */
306 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
307 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400308
309 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800310 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800311 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
312 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
313 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
314 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
315 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
316 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400317
Shane Huange2dd90b2009-07-29 11:34:49 +0800318 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800319 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800320 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800321 /* AMD is using RAID class only for ahci controllers */
322 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
323 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
324
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400325 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400326 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900327 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400328
329 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900330 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
331 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
332 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
333 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
334 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
335 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
336 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
337 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900338 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
339 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
340 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
341 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
342 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
343 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
344 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
345 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
349 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
350 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
351 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
352 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
353 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
354 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
355 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
356 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
367 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
368 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
369 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
370 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
371 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
372 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
373 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
377 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
378 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
379 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
380 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
381 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
382 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
383 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
384 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
389 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
390 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
391 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
392 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
393 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
394 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
395 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
396 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
397 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
401 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
402 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
403 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
404 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
405 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
406 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
407 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
408 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
409 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
412 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
413 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400414
Jeff Garzik95916ed2006-07-29 04:10:14 -0400415 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900416 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
417 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
418 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400419
Alessandro Rubini318893e2012-01-06 13:33:39 +0100420 /* ST Microelectronics */
421 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
422
Jeff Garzikcd70c262007-07-08 02:29:42 -0400423 /* Marvell */
424 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100425 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600426 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500427 .class = PCI_CLASS_STORAGE_SATA_AHCI,
428 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200429 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600430 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100431 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600432 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500433 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900434 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
435 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600436 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100437 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Myron Stowe69fd3152013-04-08 11:32:49 -0600438 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100439 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400440
Mark Nelsonc77a0362008-10-23 14:08:16 +1100441 /* Promise */
442 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
443
Keng-Yu Linc9703762011-11-09 01:47:36 -0500444 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100445 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
446 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
447 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
448 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500449
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800450 /* Enmotus */
451 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
452
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500453 /* Generic, PCI class code for AHCI */
454 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500455 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 { } /* terminate list */
458};
459
460
461static struct pci_driver ahci_pci_driver = {
462 .name = DRV_NAME,
463 .id_table = ahci_pci_tbl,
464 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900465 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900466#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900467 .suspend = ahci_pci_device_suspend,
468 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900469#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470};
471
Alan Cox5b66c822008-09-03 14:48:34 +0100472#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
473static int marvell_enable;
474#else
475static int marvell_enable = 1;
476#endif
477module_param(marvell_enable, int, 0644);
478MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
479
480
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300481static void ahci_pci_save_initial_config(struct pci_dev *pdev,
482 struct ahci_host_priv *hpriv)
483{
484 unsigned int force_port_map = 0;
485 unsigned int mask_port_map = 0;
486
487 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
488 dev_info(&pdev->dev, "JMB361 has only one port\n");
489 force_port_map = 1;
490 }
491
492 /*
493 * Temporary Marvell 6145 hack: PATA port presence
494 * is asserted through the standard AHCI port
495 * presence register, as bit 4 (counting from 0)
496 */
497 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
498 if (pdev->device == 0x6121)
499 mask_port_map = 0x3;
500 else
501 mask_port_map = 0xf;
502 dev_info(&pdev->dev,
503 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
504 }
505
Anton Vorontsov1d513352010-03-03 20:17:37 +0300506 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
507 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300508}
509
Anton Vorontsov33030402010-03-03 20:17:39 +0300510static int ahci_pci_reset_controller(struct ata_host *host)
511{
512 struct pci_dev *pdev = to_pci_dev(host->dev);
513
514 ahci_reset_controller(host);
515
Tejun Heod91542c2006-07-26 15:59:26 +0900516 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300517 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900518 u16 tmp16;
519
520 /* configure PCS */
521 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900522 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
523 tmp16 |= hpriv->port_map;
524 pci_write_config_word(pdev, 0x92, tmp16);
525 }
Tejun Heod91542c2006-07-26 15:59:26 +0900526 }
527
528 return 0;
529}
530
Anton Vorontsov781d6552010-03-03 20:17:42 +0300531static void ahci_pci_init_controller(struct ata_host *host)
532{
533 struct ahci_host_priv *hpriv = host->private_data;
534 struct pci_dev *pdev = to_pci_dev(host->dev);
535 void __iomem *port_mmio;
536 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100537 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900538
Tejun Heo417a1a62007-09-23 13:19:55 +0900539 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100540 if (pdev->device == 0x6121)
541 mv = 2;
542 else
543 mv = 4;
544 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400545
546 writel(0, port_mmio + PORT_IRQ_MASK);
547
548 /* clear port IRQ */
549 tmp = readl(port_mmio + PORT_IRQ_STAT);
550 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
551 if (tmp)
552 writel(tmp, port_mmio + PORT_IRQ_STAT);
553 }
554
Anton Vorontsov781d6552010-03-03 20:17:42 +0300555 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900556}
557
Tejun Heocc0680a2007-08-06 18:36:23 +0900558static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900559 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900560{
Tejun Heocc0680a2007-08-06 18:36:23 +0900561 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900562 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900563 int rc;
564
565 DPRINTK("ENTER\n");
566
Tejun Heo4447d352007-04-17 23:44:08 +0900567 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900568
Tejun Heocc0680a2007-08-06 18:36:23 +0900569 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900570 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900571
Tejun Heo4447d352007-04-17 23:44:08 +0900572 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900573
574 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
575
576 /* vt8251 doesn't clear BSY on signature FIS reception,
577 * request follow-up softreset.
578 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900579 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900580}
581
Tejun Heoedc93052007-10-25 14:59:16 +0900582static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
583 unsigned long deadline)
584{
585 struct ata_port *ap = link->ap;
586 struct ahci_port_priv *pp = ap->private_data;
587 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
588 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900589 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900590 int rc;
591
592 ahci_stop_engine(ap);
593
594 /* clear D2H reception area to properly wait for D2H FIS */
595 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400596 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900597 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
598
599 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900600 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900601
602 ahci_start_engine(ap);
603
Tejun Heoedc93052007-10-25 14:59:16 +0900604 /* The pseudo configuration device on SIMG4726 attached to
605 * ASUS P5W-DH Deluxe doesn't send signature FIS after
606 * hardreset if no device is attached to the first downstream
607 * port && the pseudo device locks up on SRST w/ PMP==0. To
608 * work around this, wait for !BSY only briefly. If BSY isn't
609 * cleared, perform CLO and proceed to IDENTIFY (achieved by
610 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
611 *
612 * Wait for two seconds. Devices attached to downstream port
613 * which can't process the following IDENTIFY after this will
614 * have to be reset again. For most cases, this should
615 * suffice while making probing snappish enough.
616 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900617 if (online) {
618 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
619 ahci_check_ready);
620 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800621 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900622 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900623 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900624}
625
Tejun Heo438ac6d2007-03-02 17:31:26 +0900626#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900627static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
628{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900629 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900630 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300631 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900632 u32 ctl;
633
Tejun Heo9b10ae82009-05-30 20:50:12 +0900634 if (mesg.event & PM_EVENT_SUSPEND &&
635 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700636 dev_err(&pdev->dev,
637 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900638 return -EIO;
639 }
640
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100641 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900642 /* AHCI spec rev1.1 section 8.3.3:
643 * Software must disable interrupts prior to requesting a
644 * transition of the HBA to D3 state.
645 */
646 ctl = readl(mmio + HOST_CTL);
647 ctl &= ~HOST_IRQ_EN;
648 writel(ctl, mmio + HOST_CTL);
649 readl(mmio + HOST_CTL); /* flush */
650 }
651
652 return ata_pci_device_suspend(pdev, mesg);
653}
654
655static int ahci_pci_device_resume(struct pci_dev *pdev)
656{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900657 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900658 int rc;
659
Tejun Heo553c4aa2006-12-26 19:39:50 +0900660 rc = ata_pci_device_do_resume(pdev);
661 if (rc)
662 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900663
James Lairdcb856962013-11-19 11:06:38 +1100664 /* Apple BIOS helpfully mangles the registers on resume */
665 if (is_mcp89_apple(pdev))
666 ahci_mcp89_apple_enable(pdev);
667
Tejun Heoc1332872006-07-26 15:59:26 +0900668 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300669 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900670 if (rc)
671 return rc;
672
Anton Vorontsov781d6552010-03-03 20:17:42 +0300673 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900674 }
675
Jeff Garzikcca39742006-08-24 03:19:22 -0400676 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900677
678 return 0;
679}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900680#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900681
Tejun Heo4447d352007-04-17 23:44:08 +0900682static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Alessandro Rubini318893e2012-01-06 13:33:39 +0100686 /*
687 * If the device fixup already set the dma_mask to some non-standard
688 * value, don't extend it here. This happens on STA2X11, for example.
689 */
690 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
691 return 0;
692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700694 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
695 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700697 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700699 dev_err(&pdev->dev,
700 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return rc;
702 }
703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700705 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700707 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 return rc;
709 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700710 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700712 dev_err(&pdev->dev,
713 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 return rc;
715 }
716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 return 0;
718}
719
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300720static void ahci_pci_print_info(struct ata_host *host)
721{
722 struct pci_dev *pdev = to_pci_dev(host->dev);
723 u16 cc;
724 const char *scc_s;
725
726 pci_read_config_word(pdev, 0x0a, &cc);
727 if (cc == PCI_CLASS_STORAGE_IDE)
728 scc_s = "IDE";
729 else if (cc == PCI_CLASS_STORAGE_SATA)
730 scc_s = "SATA";
731 else if (cc == PCI_CLASS_STORAGE_RAID)
732 scc_s = "RAID";
733 else
734 scc_s = "unknown";
735
736 ahci_print_info(host, scc_s);
737}
738
Tejun Heoedc93052007-10-25 14:59:16 +0900739/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
740 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
741 * support PMP and the 4726 either directly exports the device
742 * attached to the first downstream port or acts as a hardware storage
743 * controller and emulate a single ATA device (can be RAID 0/1 or some
744 * other configuration).
745 *
746 * When there's no device attached to the first downstream port of the
747 * 4726, "Config Disk" appears, which is a pseudo ATA device to
748 * configure the 4726. However, ATA emulation of the device is very
749 * lame. It doesn't send signature D2H Reg FIS after the initial
750 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
751 *
752 * The following function works around the problem by always using
753 * hardreset on the port and not depending on receiving signature FIS
754 * afterward. If signature FIS isn't received soon, ATA class is
755 * assumed without follow-up softreset.
756 */
757static void ahci_p5wdh_workaround(struct ata_host *host)
758{
759 static struct dmi_system_id sysids[] = {
760 {
761 .ident = "P5W DH Deluxe",
762 .matches = {
763 DMI_MATCH(DMI_SYS_VENDOR,
764 "ASUSTEK COMPUTER INC"),
765 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
766 },
767 },
768 { }
769 };
770 struct pci_dev *pdev = to_pci_dev(host->dev);
771
772 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
773 dmi_check_system(sysids)) {
774 struct ata_port *ap = host->ports[1];
775
Joe Perchesa44fec12011-04-15 15:51:58 -0700776 dev_info(&pdev->dev,
777 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900778
779 ap->ops = &ahci_p5wdh_ops;
780 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
781 }
782}
783
James Lairdcb856962013-11-19 11:06:38 +1100784/*
785 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
786 * booting in BIOS compatibility mode. We restore the registers but not ID.
787 */
788static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
789{
790 u32 val;
791
792 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
793
794 pci_read_config_dword(pdev, 0xf8, &val);
795 val |= 1 << 0x1b;
796 /* the following changes the device ID, but appears not to affect function */
797 /* val = (val & ~0xf0000000) | 0x80000000; */
798 pci_write_config_dword(pdev, 0xf8, val);
799
800 pci_read_config_dword(pdev, 0x54c, &val);
801 val |= 1 << 0xc;
802 pci_write_config_dword(pdev, 0x54c, val);
803
804 pci_read_config_dword(pdev, 0x4a4, &val);
805 val &= 0xff;
806 val |= 0x01060100;
807 pci_write_config_dword(pdev, 0x4a4, val);
808
809 pci_read_config_dword(pdev, 0x54c, &val);
810 val &= ~(1 << 0xc);
811 pci_write_config_dword(pdev, 0x54c, val);
812
813 pci_read_config_dword(pdev, 0xf8, &val);
814 val &= ~(1 << 0x1b);
815 pci_write_config_dword(pdev, 0xf8, val);
816}
817
818static bool is_mcp89_apple(struct pci_dev *pdev)
819{
820 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
821 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
822 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
823 pdev->subsystem_device == 0xcb89;
824}
825
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900826/* only some SB600 ahci controllers can do 64bit DMA */
827static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800828{
829 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900830 /*
831 * The oldest version known to be broken is 0901 and
832 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900833 * Enable 64bit DMA on 1501 and anything newer.
834 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900835 * Please read bko#9412 for more info.
836 */
Shane Huang58a09b32009-05-27 15:04:43 +0800837 {
838 .ident = "ASUS M2A-VM",
839 .matches = {
840 DMI_MATCH(DMI_BOARD_VENDOR,
841 "ASUSTeK Computer INC."),
842 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
843 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900844 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800845 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100846 /*
847 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
848 * support 64bit DMA.
849 *
850 * BIOS versions earlier than 1.5 had the Manufacturer DMI
851 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
852 * This spelling mistake was fixed in BIOS version 1.5, so
853 * 1.5 and later have the Manufacturer as
854 * "MICRO-STAR INTERNATIONAL CO.,LTD".
855 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
856 *
857 * BIOS versions earlier than 1.9 had a Board Product Name
858 * DMI field of "MS-7376". This was changed to be
859 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
860 * match on DMI_BOARD_NAME of "MS-7376".
861 */
862 {
863 .ident = "MSI K9A2 Platinum",
864 .matches = {
865 DMI_MATCH(DMI_BOARD_VENDOR,
866 "MICRO-STAR INTER"),
867 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
868 },
869 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000870 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000871 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
872 * 64bit DMA.
873 *
874 * This board also had the typo mentioned above in the
875 * Manufacturer DMI field (fixed in BIOS version 1.5), so
876 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
877 */
878 {
879 .ident = "MSI K9AGM2",
880 .matches = {
881 DMI_MATCH(DMI_BOARD_VENDOR,
882 "MICRO-STAR INTER"),
883 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
884 },
885 },
886 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000887 * All BIOS versions for the Asus M3A support 64bit DMA.
888 * (all release versions from 0301 to 1206 were tested)
889 */
890 {
891 .ident = "ASUS M3A",
892 .matches = {
893 DMI_MATCH(DMI_BOARD_VENDOR,
894 "ASUSTeK Computer INC."),
895 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
896 },
897 },
Shane Huang58a09b32009-05-27 15:04:43 +0800898 { }
899 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900900 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900901 int year, month, date;
902 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800903
Tejun Heo03d783b2009-08-16 21:04:02 +0900904 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800905 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900906 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800907 return false;
908
Mark Nelsone65cc192009-11-03 20:06:48 +1100909 if (!match->driver_data)
910 goto enable_64bit;
911
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900912 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
913 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800914
Mark Nelsone65cc192009-11-03 20:06:48 +1100915 if (strcmp(buf, match->driver_data) >= 0)
916 goto enable_64bit;
917 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700918 dev_warn(&pdev->dev,
919 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
920 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900921 return false;
922 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100923
924enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700925 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100926 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800927}
928
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100929static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
930{
931 static const struct dmi_system_id broken_systems[] = {
932 {
933 .ident = "HP Compaq nx6310",
934 .matches = {
935 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
936 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
937 },
938 /* PCI slot number of the controller */
939 .driver_data = (void *)0x1FUL,
940 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100941 {
942 .ident = "HP Compaq 6720s",
943 .matches = {
944 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
945 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
946 },
947 /* PCI slot number of the controller */
948 .driver_data = (void *)0x1FUL,
949 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100950
951 { } /* terminate list */
952 };
953 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
954
955 if (dmi) {
956 unsigned long slot = (unsigned long)dmi->driver_data;
957 /* apply the quirk only to on-board controllers */
958 return slot == PCI_SLOT(pdev->devfn);
959 }
960
961 return false;
962}
963
Tejun Heo9b10ae82009-05-30 20:50:12 +0900964static bool ahci_broken_suspend(struct pci_dev *pdev)
965{
966 static const struct dmi_system_id sysids[] = {
967 /*
968 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
969 * to the harddisk doesn't become online after
970 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900971 *
972 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
973 *
974 * Use dates instead of versions to match as HP is
975 * apparently recycling both product and version
976 * strings.
977 *
978 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900979 */
980 {
981 .ident = "dv4",
982 .matches = {
983 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
984 DMI_MATCH(DMI_PRODUCT_NAME,
985 "HP Pavilion dv4 Notebook PC"),
986 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900987 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900988 },
989 {
990 .ident = "dv5",
991 .matches = {
992 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
993 DMI_MATCH(DMI_PRODUCT_NAME,
994 "HP Pavilion dv5 Notebook PC"),
995 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900996 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900997 },
998 {
999 .ident = "dv6",
1000 .matches = {
1001 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1002 DMI_MATCH(DMI_PRODUCT_NAME,
1003 "HP Pavilion dv6 Notebook PC"),
1004 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001005 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001006 },
1007 {
1008 .ident = "HDX18",
1009 .matches = {
1010 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1011 DMI_MATCH(DMI_PRODUCT_NAME,
1012 "HP HDX18 Notebook PC"),
1013 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001014 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001015 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001016 /*
1017 * Acer eMachines G725 has the same problem. BIOS
1018 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001019 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001020 * that we don't have much idea about. For now,
1021 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001022 *
1023 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001024 */
1025 {
1026 .ident = "G725",
1027 .matches = {
1028 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1029 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1030 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001031 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001032 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001033 { } /* terminate list */
1034 };
1035 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001036 int year, month, date;
1037 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001038
1039 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1040 return false;
1041
Tejun Heo9deb3432010-03-16 09:50:26 +09001042 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1043 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001044
Tejun Heo9deb3432010-03-16 09:50:26 +09001045 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001046}
1047
Tejun Heo55946392009-08-04 14:30:08 +09001048static bool ahci_broken_online(struct pci_dev *pdev)
1049{
1050#define ENCODE_BUSDEVFN(bus, slot, func) \
1051 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1052 static const struct dmi_system_id sysids[] = {
1053 /*
1054 * There are several gigabyte boards which use
1055 * SIMG5723s configured as hardware RAID. Certain
1056 * 5723 firmware revisions shipped there keep the link
1057 * online but fail to answer properly to SRST or
1058 * IDENTIFY when no device is attached downstream
1059 * causing libata to retry quite a few times leading
1060 * to excessive detection delay.
1061 *
1062 * As these firmwares respond to the second reset try
1063 * with invalid device signature, considering unknown
1064 * sig as offline works around the problem acceptably.
1065 */
1066 {
1067 .ident = "EP45-DQ6",
1068 .matches = {
1069 DMI_MATCH(DMI_BOARD_VENDOR,
1070 "Gigabyte Technology Co., Ltd."),
1071 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1072 },
1073 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1074 },
1075 {
1076 .ident = "EP45-DS5",
1077 .matches = {
1078 DMI_MATCH(DMI_BOARD_VENDOR,
1079 "Gigabyte Technology Co., Ltd."),
1080 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1081 },
1082 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1083 },
1084 { } /* terminate list */
1085 };
1086#undef ENCODE_BUSDEVFN
1087 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1088 unsigned int val;
1089
1090 if (!dmi)
1091 return false;
1092
1093 val = (unsigned long)dmi->driver_data;
1094
1095 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1096}
1097
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001098#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001099static void ahci_gtf_filter_workaround(struct ata_host *host)
1100{
1101 static const struct dmi_system_id sysids[] = {
1102 /*
1103 * Aspire 3810T issues a bunch of SATA enable commands
1104 * via _GTF including an invalid one and one which is
1105 * rejected by the device. Among the successful ones
1106 * is FPDMA non-zero offset enable which when enabled
1107 * only on the drive side leads to NCQ command
1108 * failures. Filter it out.
1109 */
1110 {
1111 .ident = "Aspire 3810T",
1112 .matches = {
1113 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1114 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1115 },
1116 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1117 },
1118 { }
1119 };
1120 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1121 unsigned int filter;
1122 int i;
1123
1124 if (!dmi)
1125 return;
1126
1127 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001128 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1129 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001130
1131 for (i = 0; i < host->n_ports; i++) {
1132 struct ata_port *ap = host->ports[i];
1133 struct ata_link *link;
1134 struct ata_device *dev;
1135
1136 ata_for_each_link(link, ap, EDGE)
1137 ata_for_each_dev(dev, link, ALL)
1138 dev->gtf_filter |= filter;
1139 }
1140}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001141#else
1142static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1143{}
1144#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001145
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001146int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1147{
1148 int rc;
1149 unsigned int maxvec;
1150
1151 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1152 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1153 if (rc > 0) {
1154 if ((rc == maxvec) || (rc == 1))
1155 return rc;
1156 /*
1157 * Assume that advantage of multipe MSIs is negated,
1158 * so fallback to single MSI mode to save resources
1159 */
1160 pci_disable_msi(pdev);
1161 if (!pci_enable_msi(pdev))
1162 return 1;
1163 }
1164 }
1165
1166 pci_intx(pdev, 1);
1167 return 0;
1168}
1169
1170/**
1171 * ahci_host_activate - start AHCI host, request IRQs and register it
1172 * @host: target ATA host
1173 * @irq: base IRQ number to request
1174 * @n_msis: number of MSIs allocated for this host
1175 * @irq_handler: irq_handler used when requesting IRQs
1176 * @irq_flags: irq_flags used when requesting IRQs
1177 *
1178 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1179 * when multiple MSIs were allocated. That is one MSI per port, starting
1180 * from @irq.
1181 *
1182 * LOCKING:
1183 * Inherited from calling layer (may sleep).
1184 *
1185 * RETURNS:
1186 * 0 on success, -errno otherwise.
1187 */
1188int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1189{
1190 int i, rc;
1191
1192 /* Sharing Last Message among several ports is not supported */
1193 if (n_msis < host->n_ports)
1194 return -EINVAL;
1195
1196 rc = ata_host_start(host);
1197 if (rc)
1198 return rc;
1199
1200 for (i = 0; i < host->n_ports; i++) {
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001201 const char* desc;
Alexander Gordeevb29900e2013-05-22 08:53:48 +09001202 struct ahci_port_priv *pp = host->ports[i]->private_data;
1203
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001204 /* pp is NULL for dummy ports */
1205 if (pp)
1206 desc = pp->irq_desc;
1207 else
1208 desc = dev_driver_string(host->dev);
1209
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001210 rc = devm_request_threaded_irq(host->dev,
1211 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
Xiaotian Fengc91bc6c2013-07-23 11:54:10 +08001212 desc, host->ports[i]);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001213 if (rc)
1214 goto out_free_irqs;
1215 }
1216
1217 for (i = 0; i < host->n_ports; i++)
1218 ata_port_desc(host->ports[i], "irq %d", irq + i);
1219
1220 rc = ata_host_register(host, &ahci_sht);
1221 if (rc)
1222 goto out_free_all_irqs;
1223
1224 return 0;
1225
1226out_free_all_irqs:
1227 i = host->n_ports;
1228out_free_irqs:
1229 for (i--; i >= 0; i--)
1230 devm_free_irq(host->dev, irq + i, host->ports[i]);
1231
1232 return rc;
1233}
1234
Tejun Heo24dc5f32007-01-20 16:00:28 +09001235static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236{
Tejun Heoe297d992008-06-10 00:13:04 +09001237 unsigned int board_id = ent->driver_data;
1238 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001239 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001240 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001242 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001243 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001244 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
1246 VPRINTK("ENTER\n");
1247
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001248 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001249
Joe Perches06296a12011-04-15 15:52:00 -07001250 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
Alan Cox5b66c822008-09-03 14:48:34 +01001252 /* The AHCI driver can only drive the SATA ports, the PATA driver
1253 can drive them all so if both drivers are selected make sure
1254 AHCI stays out of the way */
1255 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1256 return -ENODEV;
1257
James Lairdcb856962013-11-19 11:06:38 +11001258 /* Apple BIOS on MCP89 prevents us using AHCI */
1259 if (is_mcp89_apple(pdev))
1260 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001261
Mark Nelson7a022672009-11-22 12:07:41 +11001262 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1263 * At the moment, we can only use the AHCI mode. Let the users know
1264 * that for SAS drives they're out of luck.
1265 */
1266 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001267 dev_info(&pdev->dev,
1268 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001269
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001270 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001271 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1272 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001273 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1274 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001275
Tejun Heo4447d352007-04-17 23:44:08 +09001276 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001277 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 if (rc)
1279 return rc;
1280
Tejun Heodea55132008-03-11 19:52:31 +09001281 /* AHCI controllers often implement SFF compatible interface.
1282 * Grab all PCI BARs just in case.
1283 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001284 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001285 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001286 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001287 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001288 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
Tejun Heoc4f77922007-12-06 15:09:43 +09001290 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1291 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1292 u8 map;
1293
1294 /* ICH6s share the same PCI ID for both piix and ahci
1295 * modes. Enabling ahci mode while MAP indicates
1296 * combined mode is a bad idea. Yield to ata_piix.
1297 */
1298 pci_read_config_byte(pdev, ICH_MAP, &map);
1299 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001300 dev_info(&pdev->dev,
1301 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001302 return -ENODEV;
1303 }
1304 }
1305
Tejun Heo24dc5f32007-01-20 16:00:28 +09001306 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1307 if (!hpriv)
1308 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001309 hpriv->flags |= (unsigned long)pi.private_data;
1310
Tejun Heoe297d992008-06-10 00:13:04 +09001311 /* MCP65 revision A1 and A2 can't do MSI */
1312 if (board_id == board_ahci_mcp65 &&
1313 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1314 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1315
Shane Huange427fe02008-12-30 10:53:41 +08001316 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1317 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1318 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1319
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001320 /* only some SB600s can do 64bit DMA */
1321 if (ahci_sb600_enable_64bit(pdev))
1322 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001323
Alessandro Rubini318893e2012-01-06 13:33:39 +01001324 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001325
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001326 n_msis = ahci_init_interrupts(pdev, hpriv);
1327 if (n_msis > 1)
1328 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1329
Tejun Heo4447d352007-04-17 23:44:08 +09001330 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001331 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Tejun Heo4447d352007-04-17 23:44:08 +09001333 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001334 if (hpriv->cap & HOST_CAP_NCQ) {
1335 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001336 /*
1337 * Auto-activate optimization is supposed to be
1338 * supported on all AHCI controllers indicating NCQ
1339 * capability, but it seems to be broken on some
1340 * chipsets including NVIDIAs.
1341 */
1342 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001343 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001344
1345 /*
1346 * All AHCI controllers should be forward-compatible
1347 * with the new auxiliary field. This code should be
1348 * conditionalized if any buggy AHCI controllers are
1349 * encountered.
1350 */
1351 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001352 }
Tejun Heo4447d352007-04-17 23:44:08 +09001353
Tejun Heo7d50b602007-09-23 13:19:54 +09001354 if (hpriv->cap & HOST_CAP_PMP)
1355 pi.flags |= ATA_FLAG_PMP;
1356
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001357 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001358
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001359 if (ahci_broken_system_poweroff(pdev)) {
1360 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1361 dev_info(&pdev->dev,
1362 "quirky BIOS, skipping spindown on poweroff\n");
1363 }
1364
Tejun Heo9b10ae82009-05-30 20:50:12 +09001365 if (ahci_broken_suspend(pdev)) {
1366 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001367 dev_warn(&pdev->dev,
1368 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001369 }
1370
Tejun Heo55946392009-08-04 14:30:08 +09001371 if (ahci_broken_online(pdev)) {
1372 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1373 dev_info(&pdev->dev,
1374 "online status unreliable, applying workaround\n");
1375 }
1376
Tejun Heo837f5f82008-02-06 15:13:51 +09001377 /* CAP.NP sometimes indicate the index of the last enabled
1378 * port, at other times, that of the last possible port, so
1379 * determining the maximum port number requires looking at
1380 * both CAP.NP and port_map.
1381 */
1382 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1383
1384 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001385 if (!host)
1386 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001387 host->private_data = hpriv;
1388
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001389 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001390 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001391 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001392 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001393
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001394 if (pi.flags & ATA_FLAG_EM)
1395 ahci_reset_em(host);
1396
Tejun Heo4447d352007-04-17 23:44:08 +09001397 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001398 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001399
Alessandro Rubini318893e2012-01-06 13:33:39 +01001400 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1401 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001402 0x100 + ap->port_no * 0x80, "port");
1403
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001404 /* set enclosure management message type */
1405 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001406 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001407
1408
Jeff Garzikdab632e2007-05-28 08:33:01 -04001409 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001410 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001411 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413
Tejun Heoedc93052007-10-25 14:59:16 +09001414 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1415 ahci_p5wdh_workaround(host);
1416
Tejun Heof80ae7e2009-09-16 04:18:03 +09001417 /* apply gtf filter quirk */
1418 ahci_gtf_filter_workaround(host);
1419
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001421 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001423 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
Anton Vorontsov33030402010-03-03 20:17:39 +03001425 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001426 if (rc)
1427 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001428
Anton Vorontsov781d6552010-03-03 20:17:42 +03001429 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001430 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
Tejun Heo4447d352007-04-17 23:44:08 +09001432 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001433
1434 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1435 return ahci_host_activate(host, pdev->irq, n_msis);
1436
Tejun Heo4447d352007-04-17 23:44:08 +09001437 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1438 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001439}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Axel Lin2fc75da2012-04-19 13:43:05 +08001441module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
1443MODULE_AUTHOR("Jeff Garzik");
1444MODULE_DESCRIPTION("AHCI SATA low-level driver");
1445MODULE_LICENSE("GPL");
1446MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001447MODULE_VERSION(DRV_VERSION);