blob: 7b6a8232f350158713c794c16ce29b177621f373 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103061static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103067static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010087 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010097module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030119static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100124static int align_buffer_size = -1;
125module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800151 "{Intel, LPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700152 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100153 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200154 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200155 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200156 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200157 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200158 "{ATI, RS780},"
159 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100160 "{ATI, RV630},"
161 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100162 "{ATI, RV670},"
163 "{ATI, RV635},"
164 "{ATI, RV620},"
165 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200166 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200167 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200168 "{SiS, SIS966},"
169 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170MODULE_DESCRIPTION("Intel HDA driver");
171
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200172#ifdef CONFIG_SND_VERBOSE_PRINTK
173#define SFX /* nop */
174#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200176#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200177
178/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 * registers
180 */
181#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200182#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
183#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
184#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
185#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
186#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define ICH6_REG_VMIN 0x02
188#define ICH6_REG_VMAJ 0x03
189#define ICH6_REG_OUTPAY 0x04
190#define ICH6_REG_INPAY 0x06
191#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200192#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200193#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
194#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define ICH6_REG_WAKEEN 0x0c
196#define ICH6_REG_STATESTS 0x0e
197#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200198#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define ICH6_REG_INTCTL 0x20
200#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200201#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200202#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
203#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define ICH6_REG_CORBLBASE 0x40
205#define ICH6_REG_CORBUBASE 0x44
206#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200207#define ICH6_REG_CORBRP 0x4a
208#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200210#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
211#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200213#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_CORBSIZE 0x4e
215
216#define ICH6_REG_RIRBLBASE 0x50
217#define ICH6_REG_RIRBUBASE 0x54
218#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#define ICH6_REG_RINTCNT 0x5a
221#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
223#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
224#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200226#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
227#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#define ICH6_REG_RIRBSIZE 0x5e
229
230#define ICH6_REG_IC 0x60
231#define ICH6_REG_IR 0x64
232#define ICH6_REG_IRS 0x68
233#define ICH6_IRS_VALID (1<<1)
234#define ICH6_IRS_BUSY (1<<0)
235
236#define ICH6_REG_DPLBASE 0x70
237#define ICH6_REG_DPUBASE 0x74
238#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
239
240/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
241enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
242
243/* stream register offsets from stream base */
244#define ICH6_REG_SD_CTL 0x00
245#define ICH6_REG_SD_STS 0x03
246#define ICH6_REG_SD_LPIB 0x04
247#define ICH6_REG_SD_CBL 0x08
248#define ICH6_REG_SD_LVI 0x0c
249#define ICH6_REG_SD_FIFOW 0x0e
250#define ICH6_REG_SD_FIFOSIZE 0x10
251#define ICH6_REG_SD_FORMAT 0x12
252#define ICH6_REG_SD_BDLPL 0x18
253#define ICH6_REG_SD_BDLPU 0x1c
254
255/* PCI space */
256#define ICH6_PCIREG_TCSEL 0x44
257
258/*
259 * other constants
260 */
261
262/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200265#define ICH6_NUM_PLAYBACK 4
266
267/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200269#define ULI_NUM_PLAYBACK 6
270
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200273#define ATIHDMI_NUM_PLAYBACK 1
274
Kailang Yangf2690022008-05-27 11:44:55 +0200275/* TERA has 4 playback and 3 capture */
276#define TERA_NUM_CAPTURE 3
277#define TERA_NUM_PLAYBACK 4
278
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200279/* this number is statically defined for simplicity */
280#define MAX_AZX_DEV 16
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100283#define BDL_SIZE 4096
284#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
285#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286/* max buffer size - no h/w limit, you can increase as you like */
287#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/* RIRB int mask: overrun[2], response[0] */
290#define RIRB_INT_RESPONSE 0x01
291#define RIRB_INT_OVERRUN 0x04
292#define RIRB_INT_MASK 0x05
293
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200294/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800295#define AZX_MAX_CODECS 8
296#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800297#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299/* SD_CTL bits */
300#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
301#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100302#define SD_CTL_STRIPE (3 << 16) /* stripe control */
303#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
304#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
306#define SD_CTL_STREAM_TAG_SHIFT 20
307
308/* SD_CTL and SD_STS */
309#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
310#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
311#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200312#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
313 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315/* SD_STS */
316#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
317
318/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200319#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
320#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
321#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323/* below are so far hardcoded - should read registers in future */
324#define ICH6_MAX_CORB_ENTRIES 256
325#define ICH6_MAX_RIRB_ENTRIES 256
326
Takashi Iwaic74db862005-05-12 14:26:27 +0200327/* position fix mode */
328enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200329 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200330 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200331 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200332 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100333 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200334};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Frederick Lif5d40b32005-05-12 14:55:20 +0200336/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200337#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
338#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
339
Vinod Gda3fca22005-09-13 18:49:12 +0200340/* Defines for Nvidia HDA support */
341#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
342#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700343#define NVIDIA_HDA_ISTRM_COH 0x4d
344#define NVIDIA_HDA_OSTRM_COH 0x4c
345#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200346
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100347/* Defines for Intel SCH HDA snoop control */
348#define INTEL_SCH_HDA_DEVC 0x78
349#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
350
Joseph Chan0e153472008-08-26 14:38:03 +0200351/* Define IN stream 0 FIFO size offset in VIA controller */
352#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
353/* Define VIA HD Audio Device ID*/
354#define VIA_HDAC_DEVICE_ID 0x3288
355
Yang, Libinc4da29c2008-11-13 11:07:07 +0100356/* HD Audio class code */
357#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 */
361
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100362struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100363 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200367 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200368 unsigned int frags; /* number for period in the play buffer */
369 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200370 unsigned long start_wallclk; /* start + minimum wallclk */
371 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Takashi Iwaid01ce992007-07-27 16:52:19 +0200375 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
377 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200378 struct snd_pcm_substream *substream; /* assigned substream,
379 * set in PCM open
380 */
381 unsigned int format_val; /* format value to be set in the
382 * controller and the codec
383 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 unsigned char stream_tag; /* assigned stream */
385 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200386 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Pavel Machek927fc862006-08-31 17:03:43 +0200388 unsigned int opened :1;
389 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200390 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200391 /*
392 * For VIA:
393 * A flag to ensure DMA position is 0
394 * when link position is not greater than FIFO size
395 */
396 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200397 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398};
399
400/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100401struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 u32 *buf; /* CORB/RIRB buffer
403 * Each CORB entry is 4byte, RIRB is 8byte
404 */
405 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
406 /* for RIRB */
407 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800408 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
409 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410};
411
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100412struct azx_pcm {
413 struct azx *chip;
414 struct snd_pcm *pcm;
415 struct hda_codec *codec;
416 struct hda_pcm_stream *hinfo[2];
417 struct list_head list;
418};
419
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100420struct azx {
421 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200423 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200425 /* chip type specific */
426 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200427 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200428 int playback_streams;
429 int playback_index_offset;
430 int capture_streams;
431 int capture_index_offset;
432 int num_streams;
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 /* pci resources */
435 unsigned long addr;
436 void __iomem *remap_addr;
437 int irq;
438
439 /* locks */
440 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100441 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200443 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100444 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100447 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449 /* HD codec */
450 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100451 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100453 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100456 struct azx_rb corb;
457 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100459 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 struct snd_dma_buffer rb;
461 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200462
463 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200464 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200465 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200466 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200467 unsigned int initialized :1;
468 unsigned int single_cmd :1;
469 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200470 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200471 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100472 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200473 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100474 unsigned int align_buffer_size:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200475
476 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800477 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200478
479 /* for pending irqs */
480 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100481
482 /* reboot notifier (for mysterious hangup problem at power-down) */
483 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484};
485
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200486/* driver types */
487enum {
488 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800489 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100490 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200491 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200492 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800493 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200494 AZX_DRIVER_VIA,
495 AZX_DRIVER_SIS,
496 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200497 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200498 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200499 AZX_DRIVER_CTX,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100500 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200501 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200502};
503
Takashi Iwai9477c582011-05-25 09:11:37 +0200504/* driver quirks (capabilities) */
505/* bits 0-7 are used for indicating driver type */
506#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
507#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
508#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
509#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
510#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
511#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
512#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
513#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
514#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
515#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
516#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
517#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200518#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500519#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100520#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai9477c582011-05-25 09:11:37 +0200521
522/* quirks for ATI SB / AMD Hudson */
523#define AZX_DCAPS_PRESET_ATI_SB \
524 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
525 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
526
527/* quirks for ATI/AMD HDMI */
528#define AZX_DCAPS_PRESET_ATI_HDMI \
529 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
530
531/* quirks for Nvidia */
532#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100533 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
534 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200535
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200536static char *driver_short_names[] __devinitdata = {
537 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800538 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800542 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
544 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200545 [AZX_DRIVER_ULI] = "HDA ULI M5461",
546 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200547 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 [AZX_DRIVER_CTX] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100549 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200550};
551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552/*
553 * macros for easy use
554 */
555#define azx_writel(chip,reg,value) \
556 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
557#define azx_readl(chip,reg) \
558 readl((chip)->remap_addr + ICH6_REG_##reg)
559#define azx_writew(chip,reg,value) \
560 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
561#define azx_readw(chip,reg) \
562 readw((chip)->remap_addr + ICH6_REG_##reg)
563#define azx_writeb(chip,reg,value) \
564 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
565#define azx_readb(chip,reg) \
566 readb((chip)->remap_addr + ICH6_REG_##reg)
567
568#define azx_sd_writel(dev,reg,value) \
569 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
570#define azx_sd_readl(dev,reg) \
571 readl((dev)->sd_addr + ICH6_REG_##reg)
572#define azx_sd_writew(dev,reg,value) \
573 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
574#define azx_sd_readw(dev,reg) \
575 readw((dev)->sd_addr + ICH6_REG_##reg)
576#define azx_sd_writeb(dev,reg,value) \
577 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
578#define azx_sd_readb(dev,reg) \
579 readb((dev)->sd_addr + ICH6_REG_##reg)
580
581/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100582#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200584#ifdef CONFIG_X86
585static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
586{
587 if (azx_snoop(chip))
588 return;
589 if (addr && size) {
590 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
591 if (on)
592 set_memory_wc((unsigned long)addr, pages);
593 else
594 set_memory_wb((unsigned long)addr, pages);
595 }
596}
597
598static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
599 bool on)
600{
601 __mark_pages_wc(chip, buf->area, buf->bytes, on);
602}
603static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
604 struct snd_pcm_runtime *runtime, bool on)
605{
606 if (azx_dev->wc_marked != on) {
607 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
608 azx_dev->wc_marked = on;
609 }
610}
611#else
612/* NOP for other archs */
613static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
614 bool on)
615{
616}
617static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
618 struct snd_pcm_runtime *runtime, bool on)
619{
620}
621#endif
622
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200623static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200624static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625/*
626 * Interface for HD codec
627 */
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629/*
630 * CORB / RIRB interface
631 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100632static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
634 int err;
635
636 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200637 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
638 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 PAGE_SIZE, &chip->rb);
640 if (err < 0) {
641 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
642 return err;
643 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200644 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 return 0;
646}
647
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100648static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800650 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 /* CORB set up */
652 chip->corb.addr = chip->rb.addr;
653 chip->corb.buf = (u32 *)chip->rb.area;
654 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200655 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200657 /* set the corb size to 256 entries (ULI requires explicitly) */
658 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 /* set the corb write pointer to 0 */
660 azx_writew(chip, CORBWP, 0);
661 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200662 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200664 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 /* RIRB set up */
667 chip->rirb.addr = chip->rb.addr + 2048;
668 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800669 chip->rirb.wp = chip->rirb.rp = 0;
670 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200672 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200674 /* set the rirb size to 256 entries (ULI requires explicitly) */
675 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200677 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200679 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200680 azx_writew(chip, RINTCNT, 0xc0);
681 else
682 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800685 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686}
687
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100688static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800690 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 /* disable ringbuffer DMAs */
692 azx_writeb(chip, RIRBCTL, 0);
693 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800694 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695}
696
Wu Fengguangdeadff12009-08-01 18:45:16 +0800697static unsigned int azx_command_addr(u32 cmd)
698{
699 unsigned int addr = cmd >> 28;
700
701 if (addr >= AZX_MAX_CODECS) {
702 snd_BUG();
703 addr = 0;
704 }
705
706 return addr;
707}
708
709static unsigned int azx_response_addr(u32 res)
710{
711 unsigned int addr = res & 0xf;
712
713 if (addr >= AZX_MAX_CODECS) {
714 snd_BUG();
715 addr = 0;
716 }
717
718 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719}
720
721/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100722static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100724 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800725 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Wu Fengguangc32649f2009-08-01 18:48:12 +0800728 spin_lock_irq(&chip->reg_lock);
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /* add command to corb */
731 wp = azx_readb(chip, CORBWP);
732 wp++;
733 wp %= ICH6_MAX_CORB_ENTRIES;
734
Wu Fengguangdeadff12009-08-01 18:45:16 +0800735 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 chip->corb.buf[wp] = cpu_to_le32(val);
737 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800738
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 spin_unlock_irq(&chip->reg_lock);
740
741 return 0;
742}
743
744#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
745
746/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100747static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
749 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800750 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 u32 res, res_ex;
752
753 wp = azx_readb(chip, RIRBWP);
754 if (wp == chip->rirb.wp)
755 return;
756 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 while (chip->rirb.rp != wp) {
759 chip->rirb.rp++;
760 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
761
762 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
763 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
764 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800765 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
767 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800768 else if (chip->rirb.cmds[addr]) {
769 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100770 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800771 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800772 } else
773 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
774 "last cmd=%#08x\n",
775 res, res_ex,
776 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 }
778}
779
780/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800781static unsigned int azx_rirb_get_response(struct hda_bus *bus,
782 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100784 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200785 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200786 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200788 again:
789 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100790 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200791 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200792 spin_lock_irq(&chip->reg_lock);
793 azx_update_rirb(chip);
794 spin_unlock_irq(&chip->reg_lock);
795 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800796 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100797 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100798 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200799
800 if (!do_poll)
801 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800802 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100803 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100804 if (time_after(jiffies, timeout))
805 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100806 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100807 msleep(2); /* temporary workaround */
808 else {
809 udelay(10);
810 cond_resched();
811 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100812 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200813
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200814 if (!chip->polling_mode && chip->poll_count < 2) {
815 snd_printdd(SFX "azx_get_response timeout, "
816 "polling the codec once: last cmd=0x%08x\n",
817 chip->last_cmd[addr]);
818 do_poll = 1;
819 chip->poll_count++;
820 goto again;
821 }
822
823
Takashi Iwai23c4a882009-10-30 13:21:49 +0100824 if (!chip->polling_mode) {
825 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
826 "switching to polling mode: last cmd=0x%08x\n",
827 chip->last_cmd[addr]);
828 chip->polling_mode = 1;
829 goto again;
830 }
831
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200832 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200833 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800834 "disabling MSI: last cmd=0x%08x\n",
835 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200836 free_irq(chip->irq, chip);
837 chip->irq = -1;
838 pci_disable_msi(chip->pci);
839 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100840 if (azx_acquire_irq(chip, 1) < 0) {
841 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200842 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100843 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200844 goto again;
845 }
846
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100847 if (chip->probing) {
848 /* If this critical timeout happens during the codec probing
849 * phase, this is likely an access to a non-existing codec
850 * slot. Better to return an error and reset the system.
851 */
852 return -1;
853 }
854
Takashi Iwai8dd78332009-06-02 01:16:07 +0200855 /* a fatal communication error; need either to reset or to fallback
856 * to the single_cmd mode
857 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100858 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200859 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200860 bus->response_reset = 1;
861 return -1; /* give a chance to retry */
862 }
863
864 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
865 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800866 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200867 chip->single_cmd = 1;
868 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100869 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200870 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100871 /* disable unsolicited responses */
872 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200873 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874}
875
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876/*
877 * Use the single immediate command instead of CORB/RIRB for simplicity
878 *
879 * Note: according to Intel, this is not preferred use. The command was
880 * intended for the BIOS only, and may get confused with unsolicited
881 * responses. So, we shouldn't use it for normal operation from the
882 * driver.
883 * I left the codes, however, for debugging/testing purposes.
884 */
885
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200886/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800887static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200888{
889 int timeout = 50;
890
891 while (timeout--) {
892 /* check IRV busy bit */
893 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
894 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800895 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200896 return 0;
897 }
898 udelay(1);
899 }
900 if (printk_ratelimit())
901 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
902 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800903 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200904 return -EIO;
905}
906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100908static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100910 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800911 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 int timeout = 50;
913
Takashi Iwai8dd78332009-06-02 01:16:07 +0200914 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 while (timeout--) {
916 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200917 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200919 azx_writew(chip, IRS, azx_readw(chip, IRS) |
920 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200922 azx_writew(chip, IRS, azx_readw(chip, IRS) |
923 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800924 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
926 udelay(1);
927 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100928 if (printk_ratelimit())
929 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
930 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 return -EIO;
932}
933
934/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800935static unsigned int azx_single_get_response(struct hda_bus *bus,
936 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100938 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800939 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940}
941
Takashi Iwai111d3af2006-02-16 18:17:58 +0100942/*
943 * The below are the main callbacks from hda_codec.
944 *
945 * They are just the skeleton to call sub-callbacks according to the
946 * current setting of chip->single_cmd.
947 */
948
949/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100950static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100951{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100952 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200953
Wu Fengguangfeb27342009-08-01 19:17:14 +0800954 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100955 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100956 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100957 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100958 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100959}
960
961/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800962static unsigned int azx_get_response(struct hda_bus *bus,
963 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100964{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100965 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100966 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800967 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100968 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800969 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100970}
971
Takashi Iwaicb53c622007-08-10 17:21:45 +0200972#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100973static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200974#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100975
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100977static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978{
979 int count;
980
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100981 if (!full_reset)
982 goto __skip;
983
Danny Tholene8a7f132007-09-11 21:41:56 +0200984 /* clear STATESTS */
985 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 /* reset controller */
988 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
989
990 count = 50;
991 while (azx_readb(chip, GCTL) && --count)
992 msleep(1);
993
994 /* delay for >= 100us for codec PLL to settle per spec
995 * Rev 0.9 section 5.5.1
996 */
997 msleep(1);
998
999 /* Bring controller out of reset */
1000 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1001
1002 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001003 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 msleep(1);
1005
Pavel Machek927fc862006-08-31 17:03:43 +02001006 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 msleep(1);
1008
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001009 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001011 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001012 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 return -EBUSY;
1014 }
1015
Matt41e2fce2005-07-04 17:49:55 +02001016 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001017 if (!chip->single_cmd)
1018 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1019 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001020
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001022 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001024 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 }
1026
1027 return 0;
1028}
1029
1030
1031/*
1032 * Lowlevel interface
1033 */
1034
1035/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001036static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037{
1038 /* enable controller CIE and GIE */
1039 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1040 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1041}
1042
1043/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001044static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045{
1046 int i;
1047
1048 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001049 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001050 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 azx_sd_writeb(azx_dev, SD_CTL,
1052 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1053 }
1054
1055 /* disable SIE for all streams */
1056 azx_writeb(chip, INTCTL, 0);
1057
1058 /* disable controller CIE and GIE */
1059 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1060 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1061}
1062
1063/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001064static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065{
1066 int i;
1067
1068 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001069 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001070 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1072 }
1073
1074 /* clear STATESTS */
1075 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1076
1077 /* clear rirb status */
1078 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1079
1080 /* clear int status */
1081 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1082}
1083
1084/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001085static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
Joseph Chan0e153472008-08-26 14:38:03 +02001087 /*
1088 * Before stream start, initialize parameter
1089 */
1090 azx_dev->insufficient = 1;
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001093 azx_writel(chip, INTCTL,
1094 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 /* set DMA start and interrupt mask */
1096 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1097 SD_CTL_DMA_START | SD_INT_MASK);
1098}
1099
Takashi Iwai1dddab42009-03-18 15:15:37 +01001100/* stop DMA */
1101static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1104 ~(SD_CTL_DMA_START | SD_INT_MASK));
1105 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001106}
1107
1108/* stop a stream */
1109static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1110{
1111 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001113 azx_writel(chip, INTCTL,
1114 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115}
1116
1117
1118/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001119 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001121static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001123 if (chip->initialized)
1124 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
1126 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001127 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
1129 /* initialize interrupts */
1130 azx_int_clear(chip);
1131 azx_int_enable(chip);
1132
1133 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001134 if (!chip->single_cmd)
1135 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001137 /* program the position buffer */
1138 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001139 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001140
Takashi Iwaicb53c622007-08-10 17:21:45 +02001141 chip->initialized = 1;
1142}
1143
1144/*
1145 * initialize the PCI registers
1146 */
1147/* update bits in a PCI register byte */
1148static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1149 unsigned char mask, unsigned char val)
1150{
1151 unsigned char data;
1152
1153 pci_read_config_byte(pci, reg, &data);
1154 data &= ~mask;
1155 data |= (val & mask);
1156 pci_write_config_byte(pci, reg, data);
1157}
1158
1159static void azx_init_pci(struct azx *chip)
1160{
1161 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1162 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1163 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001164 * codecs.
1165 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001166 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001167 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001168 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001169 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001170 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001171
Takashi Iwai9477c582011-05-25 09:11:37 +02001172 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1173 * we need to enable snoop.
1174 */
1175 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001176 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001177 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001178 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1179 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001180 }
1181
1182 /* For NVIDIA HDA, enable snoop */
1183 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001184 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001185 update_pci_byte(chip->pci,
1186 NVIDIA_HDA_TRANSREG_ADDR,
1187 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001188 update_pci_byte(chip->pci,
1189 NVIDIA_HDA_ISTRM_COH,
1190 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1191 update_pci_byte(chip->pci,
1192 NVIDIA_HDA_OSTRM_COH,
1193 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001194 }
1195
1196 /* Enable SCH/PCH snoop if needed */
1197 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001198 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001199 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001200 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1201 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1202 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1203 if (!azx_snoop(chip))
1204 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1205 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001206 pci_read_config_word(chip->pci,
1207 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001208 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001209 snd_printdd(SFX "SCH snoop: %s\n",
1210 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1211 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001212 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213}
1214
1215
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001216static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1217
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218/*
1219 * interrupt handler
1220 */
David Howells7d12e782006-10-05 14:55:46 +01001221static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001223 struct azx *chip = dev_id;
1224 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001226 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001227 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229 spin_lock(&chip->reg_lock);
1230
1231 status = azx_readl(chip, INTSTS);
1232 if (status == 0) {
1233 spin_unlock(&chip->reg_lock);
1234 return IRQ_NONE;
1235 }
1236
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001237 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 azx_dev = &chip->azx_dev[i];
1239 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001240 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001242 if (!azx_dev->substream || !azx_dev->running ||
1243 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001244 continue;
1245 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001246 ok = azx_position_ok(chip, azx_dev);
1247 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001248 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 spin_unlock(&chip->reg_lock);
1250 snd_pcm_period_elapsed(azx_dev->substream);
1251 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001252 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001253 /* bogus IRQ, process it later */
1254 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001255 queue_work(chip->bus->workq,
1256 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 }
1258 }
1259 }
1260
1261 /* clear rirb int */
1262 status = azx_readb(chip, RIRBSTS);
1263 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001264 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001265 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001266 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001268 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1270 }
1271
1272#if 0
1273 /* clear state status int */
1274 if (azx_readb(chip, STATESTS) & 0x04)
1275 azx_writeb(chip, STATESTS, 0x04);
1276#endif
1277 spin_unlock(&chip->reg_lock);
1278
1279 return IRQ_HANDLED;
1280}
1281
1282
1283/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001284 * set up a BDL entry
1285 */
1286static int setup_bdle(struct snd_pcm_substream *substream,
1287 struct azx_dev *azx_dev, u32 **bdlp,
1288 int ofs, int size, int with_ioc)
1289{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001290 u32 *bdl = *bdlp;
1291
1292 while (size > 0) {
1293 dma_addr_t addr;
1294 int chunk;
1295
1296 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1297 return -EINVAL;
1298
Takashi Iwai77a23f22008-08-21 13:00:13 +02001299 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001300 /* program the address field of the BDL entry */
1301 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001302 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001303 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001304 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001305 bdl[2] = cpu_to_le32(chunk);
1306 /* program the IOC to enable interrupt
1307 * only when the whole fragment is processed
1308 */
1309 size -= chunk;
1310 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1311 bdl += 4;
1312 azx_dev->frags++;
1313 ofs += chunk;
1314 }
1315 *bdlp = bdl;
1316 return ofs;
1317}
1318
1319/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 * set up BDL entries
1321 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001322static int azx_setup_periods(struct azx *chip,
1323 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001324 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001326 u32 *bdl;
1327 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001328 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
1330 /* reset BDL address */
1331 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1332 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1333
Takashi Iwai97b71c92009-03-18 15:09:13 +01001334 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001335 periods = azx_dev->bufsize / period_bytes;
1336
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001338 bdl = (u32 *)azx_dev->bdl.area;
1339 ofs = 0;
1340 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001341 pos_adj = bdl_pos_adj[chip->dev_index];
1342 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001343 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001344 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001345 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001346 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001347 pos_adj = pos_align;
1348 else
1349 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1350 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001351 pos_adj = frames_to_bytes(runtime, pos_adj);
1352 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001353 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001354 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001355 pos_adj = 0;
1356 } else {
1357 ofs = setup_bdle(substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001358 &bdl, ofs, pos_adj,
1359 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001360 if (ofs < 0)
1361 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001362 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001363 } else
1364 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001365 for (i = 0; i < periods; i++) {
1366 if (i == periods - 1 && pos_adj)
1367 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1368 period_bytes - pos_adj, 0);
1369 else
1370 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001371 period_bytes,
1372 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001373 if (ofs < 0)
1374 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001376 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001377
1378 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001379 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001380 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001381 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382}
1383
Takashi Iwai1dddab42009-03-18 15:15:37 +01001384/* reset stream */
1385static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386{
1387 unsigned char val;
1388 int timeout;
1389
Takashi Iwai1dddab42009-03-18 15:15:37 +01001390 azx_stream_clear(chip, azx_dev);
1391
Takashi Iwaid01ce992007-07-27 16:52:19 +02001392 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1393 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 udelay(3);
1395 timeout = 300;
1396 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1397 --timeout)
1398 ;
1399 val &= ~SD_CTL_STREAM_RESET;
1400 azx_sd_writeb(azx_dev, SD_CTL, val);
1401 udelay(3);
1402
1403 timeout = 300;
1404 /* waiting for hardware to report that the stream is out of reset */
1405 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1406 --timeout)
1407 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001408
1409 /* reset first position - may not be synced with hw at this time */
1410 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001411}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412
Takashi Iwai1dddab42009-03-18 15:15:37 +01001413/*
1414 * set up the SD for streaming
1415 */
1416static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1417{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001418 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001419 /* make sure the run bit is zero for SD */
1420 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001422 val = azx_sd_readl(azx_dev, SD_CTL);
1423 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1424 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1425 if (!azx_snoop(chip))
1426 val |= SD_CTL_TRAFFIC_PRIO;
1427 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
1429 /* program the length of samples in cyclic buffer */
1430 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1431
1432 /* program the stream format */
1433 /* this value needs to be the same as the one programmed */
1434 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1435
1436 /* program the stream LVI (last valid index) of the BDL */
1437 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1438
1439 /* program the BDL address */
1440 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001441 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001443 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001445 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001446 if (chip->position_fix[0] != POS_FIX_LPIB ||
1447 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001448 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1449 azx_writel(chip, DPLBASE,
1450 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1451 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001452
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001454 azx_sd_writel(azx_dev, SD_CTL,
1455 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
1457 return 0;
1458}
1459
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001460/*
1461 * Probe the given codec address
1462 */
1463static int probe_codec(struct azx *chip, int addr)
1464{
1465 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1466 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1467 unsigned int res;
1468
Wu Fengguanga678cde2009-08-01 18:46:46 +08001469 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001470 chip->probing = 1;
1471 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001472 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001473 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001474 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001475 if (res == -1)
1476 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001477 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001478 return 0;
1479}
1480
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001481static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1482 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001483static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
Takashi Iwai8dd78332009-06-02 01:16:07 +02001485static void azx_bus_reset(struct hda_bus *bus)
1486{
1487 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001488
1489 bus->in_reset = 1;
1490 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001491 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001492#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001493 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001494 struct azx_pcm *p;
1495 list_for_each_entry(p, &chip->pcm_list, list)
1496 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001497 snd_hda_suspend(chip->bus);
1498 snd_hda_resume(chip->bus);
1499 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001500#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001501 bus->in_reset = 0;
1502}
1503
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504/*
1505 * Codec initialization
1506 */
1507
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001508/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1509static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001510 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001511 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001512};
1513
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001514static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
1516 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001517 int c, codecs, err;
1518 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519
1520 memset(&bus_temp, 0, sizeof(bus_temp));
1521 bus_temp.private_data = chip;
1522 bus_temp.modelname = model;
1523 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001524 bus_temp.ops.command = azx_send_cmd;
1525 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001526 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001527 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001528#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001529 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001530 bus_temp.ops.pm_notify = azx_power_notify;
1531#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Takashi Iwaid01ce992007-07-27 16:52:19 +02001533 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1534 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 return err;
1536
Takashi Iwai9477c582011-05-25 09:11:37 +02001537 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1538 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001539 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001540 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001541
Takashi Iwai34c25352008-10-28 11:38:58 +01001542 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001543 max_slots = azx_max_codecs[chip->driver_type];
1544 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001545 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001546
1547 /* First try to probe all given codec slots */
1548 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001549 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001550 if (probe_codec(chip, c) < 0) {
1551 /* Some BIOSen give you wrong codec addresses
1552 * that don't exist
1553 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001554 snd_printk(KERN_WARNING SFX
1555 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001556 "disabling it...\n", c);
1557 chip->codec_mask &= ~(1 << c);
1558 /* More badly, accessing to a non-existing
1559 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001560 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001561 * Thus if an error occurs during probing,
1562 * better to reset the controller chip to
1563 * get back to the sanity state.
1564 */
1565 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001566 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001567 }
1568 }
1569 }
1570
Takashi Iwaid507cd62011-04-26 15:25:02 +02001571 /* AMD chipsets often cause the communication stalls upon certain
1572 * sequence like the pin-detection. It seems that forcing the synced
1573 * access works around the stall. Grrr...
1574 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001575 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1576 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001577 chip->bus->sync_write = 1;
1578 chip->bus->allow_bus_reset = 1;
1579 }
1580
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001581 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001582 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001583 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001584 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001585 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 if (err < 0)
1587 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001588 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001590 }
1591 }
1592 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1594 return -ENXIO;
1595 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001596 return 0;
1597}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001599/* configure each codec instance */
1600static int __devinit azx_codec_configure(struct azx *chip)
1601{
1602 struct hda_codec *codec;
1603 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1604 snd_hda_codec_configure(codec);
1605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 return 0;
1607}
1608
1609
1610/*
1611 * PCM support
1612 */
1613
1614/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001615static inline struct azx_dev *
1616azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001618 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001619 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001620 /* make a non-zero unique key for the substream */
1621 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1622 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001623
1624 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001625 dev = chip->playback_index_offset;
1626 nums = chip->playback_streams;
1627 } else {
1628 dev = chip->capture_index_offset;
1629 nums = chip->capture_streams;
1630 }
1631 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001632 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001633 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001634 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001635 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001637 if (res) {
1638 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001639 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001640 }
1641 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642}
1643
1644/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001645static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646{
1647 azx_dev->opened = 0;
1648}
1649
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001650static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001651 .info = (SNDRV_PCM_INFO_MMAP |
1652 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1654 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001655 /* No full-resume yet implemented */
1656 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001657 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001658 SNDRV_PCM_INFO_SYNC_START |
1659 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1661 .rates = SNDRV_PCM_RATE_48000,
1662 .rate_min = 48000,
1663 .rate_max = 48000,
1664 .channels_min = 2,
1665 .channels_max = 2,
1666 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1667 .period_bytes_min = 128,
1668 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1669 .periods_min = 2,
1670 .periods_max = AZX_MAX_FRAG,
1671 .fifo_size = 0,
1672};
1673
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001674static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675{
1676 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1677 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001678 struct azx *chip = apcm->chip;
1679 struct azx_dev *azx_dev;
1680 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 unsigned long flags;
1682 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001683 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684
Ingo Molnar62932df2006-01-16 16:34:20 +01001685 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001686 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001688 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 return -EBUSY;
1690 }
1691 runtime->hw = azx_pcm_hw;
1692 runtime->hw.channels_min = hinfo->channels_min;
1693 runtime->hw.channels_max = hinfo->channels_max;
1694 runtime->hw.formats = hinfo->formats;
1695 runtime->hw.rates = hinfo->rates;
1696 snd_pcm_limit_hw_rates(runtime);
1697 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001698 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001699 /* constrain buffer sizes to be multiple of 128
1700 bytes. This is more efficient in terms of memory
1701 access but isn't required by the HDA spec and
1702 prevents users from specifying exact period/buffer
1703 sizes. For example for 44.1kHz, a period size set
1704 to 20ms will be rounded to 19.59ms. */
1705 buff_step = 128;
1706 else
1707 /* Don't enforce steps on buffer sizes, still need to
1708 be multiple of 4 bytes (HDA spec). Tested on Intel
1709 HDA controllers, may not work on all devices where
1710 option needs to be disabled */
1711 buff_step = 4;
1712
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001713 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001714 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001715 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001716 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001717 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001718 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1719 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001721 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001722 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 return err;
1724 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001725 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001726 /* sanity check */
1727 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1728 snd_BUG_ON(!runtime->hw.channels_max) ||
1729 snd_BUG_ON(!runtime->hw.formats) ||
1730 snd_BUG_ON(!runtime->hw.rates)) {
1731 azx_release_device(azx_dev);
1732 hinfo->ops.close(hinfo, apcm->codec, substream);
1733 snd_hda_power_down(apcm->codec);
1734 mutex_unlock(&chip->open_mutex);
1735 return -EINVAL;
1736 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 spin_lock_irqsave(&chip->reg_lock, flags);
1738 azx_dev->substream = substream;
1739 azx_dev->running = 0;
1740 spin_unlock_irqrestore(&chip->reg_lock, flags);
1741
1742 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001743 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001744 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 return 0;
1746}
1747
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001748static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749{
1750 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1751 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001752 struct azx *chip = apcm->chip;
1753 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 unsigned long flags;
1755
Ingo Molnar62932df2006-01-16 16:34:20 +01001756 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 spin_lock_irqsave(&chip->reg_lock, flags);
1758 azx_dev->substream = NULL;
1759 azx_dev->running = 0;
1760 spin_unlock_irqrestore(&chip->reg_lock, flags);
1761 azx_release_device(azx_dev);
1762 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001763 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001764 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 return 0;
1766}
1767
Takashi Iwaid01ce992007-07-27 16:52:19 +02001768static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1769 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001771 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1772 struct azx *chip = apcm->chip;
1773 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001774 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001775 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001776
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001777 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001778 azx_dev->bufsize = 0;
1779 azx_dev->period_bytes = 0;
1780 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001781 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001782 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001783 if (ret < 0)
1784 return ret;
1785 mark_runtime_wc(chip, azx_dev, runtime, true);
1786 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787}
1788
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001789static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790{
1791 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001792 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001793 struct azx *chip = apcm->chip;
1794 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1796
1797 /* reset BDL address */
1798 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1799 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1800 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001801 azx_dev->bufsize = 0;
1802 azx_dev->period_bytes = 0;
1803 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804
Takashi Iwaieb541332010-08-06 13:48:11 +02001805 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001807 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808 return snd_pcm_lib_free_pages(substream);
1809}
1810
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001811static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812{
1813 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001814 struct azx *chip = apcm->chip;
1815 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001817 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001818 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001819 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001820 struct hda_spdif_out *spdif =
1821 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1822 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001824 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001825 format_val = snd_hda_calc_stream_format(runtime->rate,
1826 runtime->channels,
1827 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001828 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001829 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001830 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001831 snd_printk(KERN_ERR SFX
1832 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 runtime->rate, runtime->channels, runtime->format);
1834 return -EINVAL;
1835 }
1836
Takashi Iwai97b71c92009-03-18 15:09:13 +01001837 bufsize = snd_pcm_lib_buffer_bytes(substream);
1838 period_bytes = snd_pcm_lib_period_bytes(substream);
1839
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001840 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001841 bufsize, format_val);
1842
1843 if (bufsize != azx_dev->bufsize ||
1844 period_bytes != azx_dev->period_bytes ||
1845 format_val != azx_dev->format_val) {
1846 azx_dev->bufsize = bufsize;
1847 azx_dev->period_bytes = period_bytes;
1848 azx_dev->format_val = format_val;
1849 err = azx_setup_periods(chip, substream, azx_dev);
1850 if (err < 0)
1851 return err;
1852 }
1853
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001854 /* wallclk has 24Mhz clock source */
1855 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1856 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 azx_setup_controller(chip, azx_dev);
1858 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1859 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1860 else
1861 azx_dev->fifo_size = 0;
1862
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001863 stream_tag = azx_dev->stream_tag;
1864 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001865 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001866 stream_tag > chip->capture_streams)
1867 stream_tag -= chip->capture_streams;
1868 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001869 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870}
1871
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001872static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873{
1874 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001875 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001876 struct azx_dev *azx_dev;
1877 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001878 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001879 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001882 case SNDRV_PCM_TRIGGER_START:
1883 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1885 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001886 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 break;
1888 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001889 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001891 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 break;
1893 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001894 return -EINVAL;
1895 }
1896
1897 snd_pcm_group_for_each_entry(s, substream) {
1898 if (s->pcm->card != substream->pcm->card)
1899 continue;
1900 azx_dev = get_azx_dev(s);
1901 sbits |= 1 << azx_dev->index;
1902 nsync++;
1903 snd_pcm_trigger_done(s, substream);
1904 }
1905
1906 spin_lock(&chip->reg_lock);
1907 if (nsync > 1) {
1908 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001909 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1910 azx_writel(chip, OLD_SSYNC,
1911 azx_readl(chip, OLD_SSYNC) | sbits);
1912 else
1913 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001914 }
1915 snd_pcm_group_for_each_entry(s, substream) {
1916 if (s->pcm->card != substream->pcm->card)
1917 continue;
1918 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001919 if (start) {
1920 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1921 if (!rstart)
1922 azx_dev->start_wallclk -=
1923 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001924 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001925 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001926 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001927 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001928 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 }
1930 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001931 if (start) {
1932 if (nsync == 1)
1933 return 0;
1934 /* wait until all FIFOs get ready */
1935 for (timeout = 5000; timeout; timeout--) {
1936 nwait = 0;
1937 snd_pcm_group_for_each_entry(s, substream) {
1938 if (s->pcm->card != substream->pcm->card)
1939 continue;
1940 azx_dev = get_azx_dev(s);
1941 if (!(azx_sd_readb(azx_dev, SD_STS) &
1942 SD_STS_FIFO_READY))
1943 nwait++;
1944 }
1945 if (!nwait)
1946 break;
1947 cpu_relax();
1948 }
1949 } else {
1950 /* wait until all RUN bits are cleared */
1951 for (timeout = 5000; timeout; timeout--) {
1952 nwait = 0;
1953 snd_pcm_group_for_each_entry(s, substream) {
1954 if (s->pcm->card != substream->pcm->card)
1955 continue;
1956 azx_dev = get_azx_dev(s);
1957 if (azx_sd_readb(azx_dev, SD_CTL) &
1958 SD_CTL_DMA_START)
1959 nwait++;
1960 }
1961 if (!nwait)
1962 break;
1963 cpu_relax();
1964 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001966 if (nsync > 1) {
1967 spin_lock(&chip->reg_lock);
1968 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001969 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1970 azx_writel(chip, OLD_SSYNC,
1971 azx_readl(chip, OLD_SSYNC) & ~sbits);
1972 else
1973 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001974 spin_unlock(&chip->reg_lock);
1975 }
1976 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977}
1978
Joseph Chan0e153472008-08-26 14:38:03 +02001979/* get the current DMA position with correction on VIA chips */
1980static unsigned int azx_via_get_position(struct azx *chip,
1981 struct azx_dev *azx_dev)
1982{
1983 unsigned int link_pos, mini_pos, bound_pos;
1984 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1985 unsigned int fifo_size;
1986
1987 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02001988 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02001989 /* Playback, no problem using link position */
1990 return link_pos;
1991 }
1992
1993 /* Capture */
1994 /* For new chipset,
1995 * use mod to get the DMA position just like old chipset
1996 */
1997 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1998 mod_dma_pos %= azx_dev->period_bytes;
1999
2000 /* azx_dev->fifo_size can't get FIFO size of in stream.
2001 * Get from base address + offset.
2002 */
2003 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2004
2005 if (azx_dev->insufficient) {
2006 /* Link position never gather than FIFO size */
2007 if (link_pos <= fifo_size)
2008 return 0;
2009
2010 azx_dev->insufficient = 0;
2011 }
2012
2013 if (link_pos <= fifo_size)
2014 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2015 else
2016 mini_pos = link_pos - fifo_size;
2017
2018 /* Find nearest previous boudary */
2019 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2020 mod_link_pos = link_pos % azx_dev->period_bytes;
2021 if (mod_link_pos >= fifo_size)
2022 bound_pos = link_pos - mod_link_pos;
2023 else if (mod_dma_pos >= mod_mini_pos)
2024 bound_pos = mini_pos - mod_mini_pos;
2025 else {
2026 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2027 if (bound_pos >= azx_dev->bufsize)
2028 bound_pos = 0;
2029 }
2030
2031 /* Calculate real DMA position we want */
2032 return bound_pos + mod_dma_pos;
2033}
2034
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002035static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002036 struct azx_dev *azx_dev,
2037 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002040 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041
David Henningsson4cb36312010-09-30 10:12:50 +02002042 switch (chip->position_fix[stream]) {
2043 case POS_FIX_LPIB:
2044 /* read LPIB */
2045 pos = azx_sd_readl(azx_dev, SD_LPIB);
2046 break;
2047 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002048 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002049 break;
2050 default:
2051 /* use the position buffer */
2052 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002053 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002054 if (!pos || pos == (u32)-1) {
2055 printk(KERN_WARNING
2056 "hda-intel: Invalid position buffer, "
2057 "using LPIB read method instead.\n");
2058 chip->position_fix[stream] = POS_FIX_LPIB;
2059 pos = azx_sd_readl(azx_dev, SD_LPIB);
2060 } else
2061 chip->position_fix[stream] = POS_FIX_POSBUF;
2062 }
2063 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002064 }
David Henningsson4cb36312010-09-30 10:12:50 +02002065
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 if (pos >= azx_dev->bufsize)
2067 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002068 return pos;
2069}
2070
2071static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2072{
2073 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2074 struct azx *chip = apcm->chip;
2075 struct azx_dev *azx_dev = get_azx_dev(substream);
2076 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002077 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002078}
2079
2080/*
2081 * Check whether the current DMA position is acceptable for updating
2082 * periods. Returns non-zero if it's OK.
2083 *
2084 * Many HD-audio controllers appear pretty inaccurate about
2085 * the update-IRQ timing. The IRQ is issued before actually the
2086 * data is processed. So, we need to process it afterwords in a
2087 * workqueue.
2088 */
2089static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2090{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002091 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002092 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002093 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002094
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002095 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2096 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002097 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002098
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002099 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002100 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002101
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002102 if (WARN_ONCE(!azx_dev->period_bytes,
2103 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002104 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002105 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002106 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2107 /* NG - it's below the first next period boundary */
2108 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002109 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002110 return 1; /* OK, it's fine */
2111}
2112
2113/*
2114 * The work for pending PCM period updates.
2115 */
2116static void azx_irq_pending_work(struct work_struct *work)
2117{
2118 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002119 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002120
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002121 if (!chip->irq_pending_warned) {
2122 printk(KERN_WARNING
2123 "hda-intel: IRQ timing workaround is activated "
2124 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2125 chip->card->number);
2126 chip->irq_pending_warned = 1;
2127 }
2128
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002129 for (;;) {
2130 pending = 0;
2131 spin_lock_irq(&chip->reg_lock);
2132 for (i = 0; i < chip->num_streams; i++) {
2133 struct azx_dev *azx_dev = &chip->azx_dev[i];
2134 if (!azx_dev->irq_pending ||
2135 !azx_dev->substream ||
2136 !azx_dev->running)
2137 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002138 ok = azx_position_ok(chip, azx_dev);
2139 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002140 azx_dev->irq_pending = 0;
2141 spin_unlock(&chip->reg_lock);
2142 snd_pcm_period_elapsed(azx_dev->substream);
2143 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002144 } else if (ok < 0) {
2145 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002146 } else
2147 pending++;
2148 }
2149 spin_unlock_irq(&chip->reg_lock);
2150 if (!pending)
2151 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002152 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002153 }
2154}
2155
2156/* clear irq_pending flags and assure no on-going workq */
2157static void azx_clear_irq_pending(struct azx *chip)
2158{
2159 int i;
2160
2161 spin_lock_irq(&chip->reg_lock);
2162 for (i = 0; i < chip->num_streams; i++)
2163 chip->azx_dev[i].irq_pending = 0;
2164 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165}
2166
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002167#ifdef CONFIG_X86
2168static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2169 struct vm_area_struct *area)
2170{
2171 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2172 struct azx *chip = apcm->chip;
2173 if (!azx_snoop(chip))
2174 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2175 return snd_pcm_lib_default_mmap(substream, area);
2176}
2177#else
2178#define azx_pcm_mmap NULL
2179#endif
2180
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002181static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 .open = azx_pcm_open,
2183 .close = azx_pcm_close,
2184 .ioctl = snd_pcm_lib_ioctl,
2185 .hw_params = azx_pcm_hw_params,
2186 .hw_free = azx_pcm_hw_free,
2187 .prepare = azx_pcm_prepare,
2188 .trigger = azx_pcm_trigger,
2189 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002190 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002191 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192};
2193
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002194static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195{
Takashi Iwai176d5332008-07-30 15:01:44 +02002196 struct azx_pcm *apcm = pcm->private_data;
2197 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002198 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002199 kfree(apcm);
2200 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201}
2202
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002203#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2204
Takashi Iwai176d5332008-07-30 15:01:44 +02002205static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002206azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2207 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002209 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002210 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002212 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002213 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002214 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002216 list_for_each_entry(apcm, &chip->pcm_list, list) {
2217 if (apcm->pcm->device == pcm_dev) {
2218 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2219 return -EBUSY;
2220 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002221 }
2222 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2223 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2224 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 &pcm);
2226 if (err < 0)
2227 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002228 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002229 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 if (apcm == NULL)
2231 return -ENOMEM;
2232 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002233 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 pcm->private_data = apcm;
2236 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002237 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2238 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002239 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002240 cpcm->pcm = pcm;
2241 for (s = 0; s < 2; s++) {
2242 apcm->hinfo[s] = &cpcm->stream[s];
2243 if (cpcm->stream[s].substreams)
2244 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2245 }
2246 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002247 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2248 if (size > MAX_PREALLOC_SIZE)
2249 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002250 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002252 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 return 0;
2254}
2255
2256/*
2257 * mixer creation - all stuff is implemented in hda module
2258 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002259static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260{
2261 return snd_hda_build_controls(chip->bus);
2262}
2263
2264
2265/*
2266 * initialize SD streams
2267 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002268static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269{
2270 int i;
2271
2272 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002273 * assign the starting bdl address to each stream (device)
2274 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002276 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002277 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002278 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2280 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2281 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2282 azx_dev->sd_int_sta_mask = 1 << i;
2283 /* stream tag: must be non-zero and unique */
2284 azx_dev->index = i;
2285 azx_dev->stream_tag = i + 1;
2286 }
2287
2288 return 0;
2289}
2290
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002291static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2292{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002293 if (request_irq(chip->pci->irq, azx_interrupt,
2294 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002295 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002296 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2297 "disabling device\n", chip->pci->irq);
2298 if (do_disconnect)
2299 snd_card_disconnect(chip->card);
2300 return -1;
2301 }
2302 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002303 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002304 return 0;
2305}
2306
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307
Takashi Iwaicb53c622007-08-10 17:21:45 +02002308static void azx_stop_chip(struct azx *chip)
2309{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002310 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002311 return;
2312
2313 /* disable interrupts */
2314 azx_int_disable(chip);
2315 azx_int_clear(chip);
2316
2317 /* disable CORB/RIRB */
2318 azx_free_cmd_io(chip);
2319
2320 /* disable position buffer */
2321 azx_writel(chip, DPLBASE, 0);
2322 azx_writel(chip, DPUBASE, 0);
2323
2324 chip->initialized = 0;
2325}
2326
2327#ifdef CONFIG_SND_HDA_POWER_SAVE
2328/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002329static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002330{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002331 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002332 struct hda_codec *c;
2333 int power_on = 0;
2334
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002335 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002336 if (c->power_on) {
2337 power_on = 1;
2338 break;
2339 }
2340 }
2341 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002342 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002343 else if (chip->running && power_save_controller &&
2344 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002345 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002346}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002347#endif /* CONFIG_SND_HDA_POWER_SAVE */
2348
2349#ifdef CONFIG_PM
2350/*
2351 * power management
2352 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002353
Takashi Iwai421a1252005-11-17 16:11:09 +01002354static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355{
Takashi Iwai421a1252005-11-17 16:11:09 +01002356 struct snd_card *card = pci_get_drvdata(pci);
2357 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002358 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359
Takashi Iwai421a1252005-11-17 16:11:09 +01002360 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002361 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002362 list_for_each_entry(p, &chip->pcm_list, list)
2363 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002364 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002365 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002366 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002367 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002368 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002369 chip->irq = -1;
2370 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002371 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002372 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002373 pci_disable_device(pci);
2374 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002375 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 return 0;
2377}
2378
Takashi Iwai421a1252005-11-17 16:11:09 +01002379static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380{
Takashi Iwai421a1252005-11-17 16:11:09 +01002381 struct snd_card *card = pci_get_drvdata(pci);
2382 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002384 pci_set_power_state(pci, PCI_D0);
2385 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002386 if (pci_enable_device(pci) < 0) {
2387 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2388 "disabling device\n");
2389 snd_card_disconnect(card);
2390 return -EIO;
2391 }
2392 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002393 if (chip->msi)
2394 if (pci_enable_msi(pci) < 0)
2395 chip->msi = 0;
2396 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002397 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002398 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002399
Takashi Iwai785f8572012-03-07 10:58:39 +01002400 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002401
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002403 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 return 0;
2405}
2406#endif /* CONFIG_PM */
2407
2408
2409/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002410 * reboot notifier for hang-up problem at power-down
2411 */
2412static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2413{
2414 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002415 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002416 azx_stop_chip(chip);
2417 return NOTIFY_OK;
2418}
2419
2420static void azx_notifier_register(struct azx *chip)
2421{
2422 chip->reboot_notifier.notifier_call = azx_halt;
2423 register_reboot_notifier(&chip->reboot_notifier);
2424}
2425
2426static void azx_notifier_unregister(struct azx *chip)
2427{
2428 if (chip->reboot_notifier.notifier_call)
2429 unregister_reboot_notifier(&chip->reboot_notifier);
2430}
2431
2432/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 * destructor
2434 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002435static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002437 int i;
2438
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002439 azx_notifier_unregister(chip);
2440
Takashi Iwaice43fba2005-05-30 20:33:44 +02002441 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002442 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002443 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002445 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446 }
2447
Jeff Garzikf000fd82008-04-22 13:50:34 +02002448 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002450 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002451 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002452 if (chip->remap_addr)
2453 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002455 if (chip->azx_dev) {
2456 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002457 if (chip->azx_dev[i].bdl.area) {
2458 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002459 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002460 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002461 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002462 if (chip->rb.area) {
2463 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002465 }
2466 if (chip->posbuf.area) {
2467 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002469 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 pci_release_regions(chip->pci);
2471 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002472 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 kfree(chip);
2474
2475 return 0;
2476}
2477
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002478static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479{
2480 return azx_free(device->device_data);
2481}
2482
2483/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002484 * white/black-listing for position_fix
2485 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002486static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002487 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2488 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002489 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002490 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002491 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002492 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002493 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002494 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002495 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002496 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002497 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002498 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002499 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002500 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002501 {}
2502};
2503
2504static int __devinit check_position_fix(struct azx *chip, int fix)
2505{
2506 const struct snd_pci_quirk *q;
2507
Takashi Iwaic673ba12009-03-17 07:49:14 +01002508 switch (fix) {
2509 case POS_FIX_LPIB:
2510 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002511 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002512 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002513 return fix;
2514 }
2515
Takashi Iwaic673ba12009-03-17 07:49:14 +01002516 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2517 if (q) {
2518 printk(KERN_INFO
2519 "hda_intel: position_fix set to %d "
2520 "for device %04x:%04x\n",
2521 q->value, q->subvendor, q->subdevice);
2522 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002523 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002524
2525 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002526 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2527 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002528 return POS_FIX_VIACOMBO;
2529 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002530 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2531 snd_printd(SFX "Using LPIB position fix\n");
2532 return POS_FIX_LPIB;
2533 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002534 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002535}
2536
2537/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002538 * black-lists for probe_mask
2539 */
2540static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2541 /* Thinkpad often breaks the controller communication when accessing
2542 * to the non-working (or non-existing) modem codec slot.
2543 */
2544 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2545 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2546 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002547 /* broken BIOS */
2548 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002549 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2550 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002551 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002552 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002553 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002554 {}
2555};
2556
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002557#define AZX_FORCE_CODEC_MASK 0x100
2558
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002559static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002560{
2561 const struct snd_pci_quirk *q;
2562
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002563 chip->codec_probe_mask = probe_mask[dev];
2564 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002565 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2566 if (q) {
2567 printk(KERN_INFO
2568 "hda_intel: probe_mask set to 0x%x "
2569 "for device %04x:%04x\n",
2570 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002571 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002572 }
2573 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002574
2575 /* check forced option */
2576 if (chip->codec_probe_mask != -1 &&
2577 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2578 chip->codec_mask = chip->codec_probe_mask & 0xff;
2579 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2580 chip->codec_mask);
2581 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002582}
2583
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002584/*
Takashi Iwai716238552009-09-28 13:14:04 +02002585 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002586 */
Takashi Iwai716238552009-09-28 13:14:04 +02002587static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002588 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002589 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002590 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002591 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002592 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002593 {}
2594};
2595
2596static void __devinit check_msi(struct azx *chip)
2597{
2598 const struct snd_pci_quirk *q;
2599
Takashi Iwai716238552009-09-28 13:14:04 +02002600 if (enable_msi >= 0) {
2601 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002602 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002603 }
2604 chip->msi = 1; /* enable MSI as default */
2605 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002606 if (q) {
2607 printk(KERN_INFO
2608 "hda_intel: msi for device %04x:%04x set to %d\n",
2609 q->subvendor, q->subdevice, q->value);
2610 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002611 return;
2612 }
2613
2614 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002615 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2616 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002617 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002618 }
2619}
2620
Takashi Iwaia1585d72011-12-14 09:27:04 +01002621/* check the snoop mode availability */
2622static void __devinit azx_check_snoop_available(struct azx *chip)
2623{
2624 bool snoop = chip->snoop;
2625
2626 switch (chip->driver_type) {
2627 case AZX_DRIVER_VIA:
2628 /* force to non-snoop mode for a new VIA controller
2629 * when BIOS is set
2630 */
2631 if (snoop) {
2632 u8 val;
2633 pci_read_config_byte(chip->pci, 0x42, &val);
2634 if (!(val & 0x80) && chip->pci->revision == 0x30)
2635 snoop = false;
2636 }
2637 break;
2638 case AZX_DRIVER_ATIHDMI_NS:
2639 /* new ATI HDMI requires non-snoop */
2640 snoop = false;
2641 break;
2642 }
2643
2644 if (snoop != chip->snoop) {
2645 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2646 snoop ? "snoop" : "non-snoop");
2647 chip->snoop = snoop;
2648 }
2649}
Takashi Iwai669ba272007-08-17 09:17:36 +02002650
2651/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652 * constructor
2653 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002654static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002655 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002656 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002658 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002659 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002660 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002661 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662 .dev_free = azx_dev_free,
2663 };
2664
2665 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002666
Pavel Machek927fc862006-08-31 17:03:43 +02002667 err = pci_enable_device(pci);
2668 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669 return err;
2670
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002671 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002672 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2674 pci_disable_device(pci);
2675 return -ENOMEM;
2676 }
2677
2678 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002679 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 chip->card = card;
2681 chip->pci = pci;
2682 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002683 chip->driver_caps = driver_caps;
2684 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002685 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002686 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002687 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002688 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002690 chip->position_fix[0] = chip->position_fix[1] =
2691 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002692 /* combo mode uses LPIB for playback */
2693 if (chip->position_fix[0] == POS_FIX_COMBO) {
2694 chip->position_fix[0] = POS_FIX_LPIB;
2695 chip->position_fix[1] = POS_FIX_AUTO;
2696 }
2697
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002698 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002699
Takashi Iwai27346162006-01-12 18:28:44 +01002700 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002701 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002702 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002703
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002704 if (bdl_pos_adj[dev] < 0) {
2705 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002706 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002707 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002708 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002709 break;
2710 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002711 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002712 break;
2713 }
2714 }
2715
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002716#if BITS_PER_LONG != 64
2717 /* Fix up base address on ULI M5461 */
2718 if (chip->driver_type == AZX_DRIVER_ULI) {
2719 u16 tmp3;
2720 pci_read_config_word(pci, 0x40, &tmp3);
2721 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2722 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2723 }
2724#endif
2725
Pavel Machek927fc862006-08-31 17:03:43 +02002726 err = pci_request_regions(pci, "ICH HD audio");
2727 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728 kfree(chip);
2729 pci_disable_device(pci);
2730 return err;
2731 }
2732
Pavel Machek927fc862006-08-31 17:03:43 +02002733 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002734 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 if (chip->remap_addr == NULL) {
2736 snd_printk(KERN_ERR SFX "ioremap error\n");
2737 err = -ENXIO;
2738 goto errout;
2739 }
2740
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002741 if (chip->msi)
2742 if (pci_enable_msi(pci) < 0)
2743 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002744
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002745 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002746 err = -EBUSY;
2747 goto errout;
2748 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749
2750 pci_set_master(pci);
2751 synchronize_irq(chip->irq);
2752
Tobin Davisbcd72002008-01-15 11:23:55 +01002753 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002754 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002755
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002756 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002757 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002758 struct pci_dev *p_smbus;
2759 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2760 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2761 NULL);
2762 if (p_smbus) {
2763 if (p_smbus->revision < 0x30)
2764 gcap &= ~ICH6_GCAP_64OK;
2765 pci_dev_put(p_smbus);
2766 }
2767 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002768
Takashi Iwai9477c582011-05-25 09:11:37 +02002769 /* disable 64bit DMA address on some devices */
2770 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2771 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002772 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002773 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002774
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002775 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01002776 if (align_buffer_size >= 0)
2777 chip->align_buffer_size = !!align_buffer_size;
2778 else {
2779 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2780 chip->align_buffer_size = 0;
2781 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
2782 chip->align_buffer_size = 1;
2783 else
2784 chip->align_buffer_size = 1;
2785 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002786
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002787 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002788 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002789 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002790 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002791 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2792 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002793 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002794
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002795 /* read number of streams from GCAP register instead of using
2796 * hardcoded value
2797 */
2798 chip->capture_streams = (gcap >> 8) & 0x0f;
2799 chip->playback_streams = (gcap >> 12) & 0x0f;
2800 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002801 /* gcap didn't give any info, switching to old method */
2802
2803 switch (chip->driver_type) {
2804 case AZX_DRIVER_ULI:
2805 chip->playback_streams = ULI_NUM_PLAYBACK;
2806 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002807 break;
2808 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002809 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002810 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2811 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002812 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002813 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002814 default:
2815 chip->playback_streams = ICH6_NUM_PLAYBACK;
2816 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002817 break;
2818 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002819 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002820 chip->capture_index_offset = 0;
2821 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002822 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002823 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2824 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002825 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002826 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002827 goto errout;
2828 }
2829
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002830 for (i = 0; i < chip->num_streams; i++) {
2831 /* allocate memory for the BDL for each stream */
2832 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2833 snd_dma_pci_data(chip->pci),
2834 BDL_SIZE, &chip->azx_dev[i].bdl);
2835 if (err < 0) {
2836 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2837 goto errout;
2838 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002839 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002841 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002842 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2843 snd_dma_pci_data(chip->pci),
2844 chip->num_streams * 8, &chip->posbuf);
2845 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002846 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2847 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002849 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002851 err = azx_alloc_cmd_io(chip);
2852 if (err < 0)
2853 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854
2855 /* initialize streams */
2856 azx_init_stream(chip);
2857
2858 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002859 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002860 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861
2862 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002863 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 snd_printk(KERN_ERR SFX "no codecs found!\n");
2865 err = -ENODEV;
2866 goto errout;
2867 }
2868
Takashi Iwaid01ce992007-07-27 16:52:19 +02002869 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2870 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2872 goto errout;
2873 }
2874
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002875 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002876 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2877 sizeof(card->shortname));
2878 snprintf(card->longname, sizeof(card->longname),
2879 "%s at 0x%lx irq %i",
2880 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002881
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 *rchip = chip;
2883 return 0;
2884
2885 errout:
2886 azx_free(chip);
2887 return err;
2888}
2889
Takashi Iwaicb53c622007-08-10 17:21:45 +02002890static void power_down_all_codecs(struct azx *chip)
2891{
2892#ifdef CONFIG_SND_HDA_POWER_SAVE
2893 /* The codecs were powered up in snd_hda_codec_new().
2894 * Now all initialization done, so turn them down if possible
2895 */
2896 struct hda_codec *codec;
2897 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2898 snd_hda_power_down(codec);
2899 }
2900#endif
2901}
2902
Takashi Iwaid01ce992007-07-27 16:52:19 +02002903static int __devinit azx_probe(struct pci_dev *pci,
2904 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002906 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002907 struct snd_card *card;
2908 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002909 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002911 if (dev >= SNDRV_CARDS)
2912 return -ENODEV;
2913 if (!enable[dev]) {
2914 dev++;
2915 return -ENOENT;
2916 }
2917
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002918 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2919 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002920 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002921 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922 }
2923
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002924 /* set this here since it's referred in snd_hda_load_patch() */
2925 snd_card_set_dev(card, &pci->dev);
2926
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002927 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002928 if (err < 0)
2929 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002930 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002932#ifdef CONFIG_SND_HDA_INPUT_BEEP
2933 chip->beep_mode = beep_mode[dev];
2934#endif
2935
Linus Torvalds1da177e2005-04-16 15:20:36 -07002936 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002937 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002938 if (err < 0)
2939 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002940#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002941 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002942 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2943 patch[dev]);
2944 err = snd_hda_load_patch(chip->bus, patch[dev]);
2945 if (err < 0)
2946 goto out_free;
2947 }
2948#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002949 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002950 err = azx_codec_configure(chip);
2951 if (err < 0)
2952 goto out_free;
2953 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002954
2955 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002956 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002957 if (err < 0)
2958 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959
2960 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002961 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002962 if (err < 0)
2963 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964
Takashi Iwaid01ce992007-07-27 16:52:19 +02002965 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002966 if (err < 0)
2967 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968
2969 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002970 chip->running = 1;
2971 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002972 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002974 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002976out_free:
2977 snd_card_free(card);
2978 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979}
2980
2981static void __devexit azx_remove(struct pci_dev *pci)
2982{
2983 snd_card_free(pci_get_drvdata(pci));
2984 pci_set_drvdata(pci, NULL);
2985}
2986
2987/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02002988static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002989 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002990 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002991 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2992 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07002993 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002994 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002995 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2996 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002997 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002998 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002999 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3000 AZX_DCAPS_BUFSIZE},
Seth Heasley8bc039a2012-01-23 16:24:31 -08003001 /* Lynx Point */
3002 { PCI_DEVICE(0x8086, 0x8c20),
3003 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3004 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01003005 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003006 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003007 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003008 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003009 { PCI_DEVICE(0x8086, 0x080a),
3010 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003011 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003012 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003013 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003014 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3015 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003016 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003017 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3018 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003019 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003020 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3021 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003022 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003023 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3024 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003025 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003026 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3027 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003028 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003029 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3030 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003031 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003032 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3033 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003034 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003035 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3036 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003037 /* Generic Intel */
3038 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3039 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3040 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003041 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003042 /* ATI SB 450/600/700/800/900 */
3043 { PCI_DEVICE(0x1002, 0x437b),
3044 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3045 { PCI_DEVICE(0x1002, 0x4383),
3046 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3047 /* AMD Hudson */
3048 { PCI_DEVICE(0x1022, 0x780d),
3049 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003050 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003051 { PCI_DEVICE(0x1002, 0x793b),
3052 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3053 { PCI_DEVICE(0x1002, 0x7919),
3054 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3055 { PCI_DEVICE(0x1002, 0x960f),
3056 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3057 { PCI_DEVICE(0x1002, 0x970f),
3058 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3059 { PCI_DEVICE(0x1002, 0xaa00),
3060 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3061 { PCI_DEVICE(0x1002, 0xaa08),
3062 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3063 { PCI_DEVICE(0x1002, 0xaa10),
3064 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3065 { PCI_DEVICE(0x1002, 0xaa18),
3066 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3067 { PCI_DEVICE(0x1002, 0xaa20),
3068 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3069 { PCI_DEVICE(0x1002, 0xaa28),
3070 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3071 { PCI_DEVICE(0x1002, 0xaa30),
3072 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3073 { PCI_DEVICE(0x1002, 0xaa38),
3074 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3075 { PCI_DEVICE(0x1002, 0xaa40),
3076 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3077 { PCI_DEVICE(0x1002, 0xaa48),
3078 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003079 { PCI_DEVICE(0x1002, 0x9902),
3080 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3081 { PCI_DEVICE(0x1002, 0xaaa0),
3082 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3083 { PCI_DEVICE(0x1002, 0xaaa8),
3084 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3085 { PCI_DEVICE(0x1002, 0xaab0),
3086 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003087 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003088 { PCI_DEVICE(0x1106, 0x3288),
3089 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003090 /* SIS966 */
3091 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3092 /* ULI M5461 */
3093 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3094 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003095 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3096 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3097 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003098 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003099 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003100 { PCI_DEVICE(0x6549, 0x1200),
3101 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003102 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003103#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3104 /* the following entry conflicts with snd-ctxfi driver,
3105 * as ctxfi driver mutates from HD-audio to native mode with
3106 * a special command sequence.
3107 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003108 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3109 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3110 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003111 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003112 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003113#else
3114 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003115 { PCI_DEVICE(0x1102, 0x0009),
3116 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003117 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003118#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003119 /* Vortex86MX */
3120 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003121 /* VMware HDAudio */
3122 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003123 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003124 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3125 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3126 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003127 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003128 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3129 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3130 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003131 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 { 0, }
3133};
3134MODULE_DEVICE_TABLE(pci, azx_ids);
3135
3136/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003137static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003138 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 .id_table = azx_ids,
3140 .probe = azx_probe,
3141 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003142#ifdef CONFIG_PM
3143 .suspend = azx_suspend,
3144 .resume = azx_resume,
3145#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146};
3147
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003148module_pci_driver(azx_driver);