blob: 353a1830514aece27fbf7d02bd4d9f648460436a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500124
Jerome Glisse721604a2012-01-05 22:11:05 -0500125/* hardcode those limit for now */
Jerome Glissebb635562012-05-09 15:34:46 +0200126#define RADEON_VA_RESERVED_SIZE (8 << 20)
127#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500128
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129/*
130 * Errata workarounds.
131 */
132enum radeon_pll_errata {
133 CHIP_ERRATA_R300_CG = 0x00000001,
134 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
135 CHIP_ERRATA_PLL_DELAY = 0x00000004
136};
137
138
139struct radeon_device;
140
141
142/*
143 * BIOS.
144 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000145#define ATRM_BIOS_PAGE 4096
146
Dave Airlie8edb3812010-03-01 21:50:01 +1100147#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000148bool radeon_atrm_supported(struct pci_dev *pdev);
149int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100150#else
151static inline bool radeon_atrm_supported(struct pci_dev *pdev)
152{
153 return false;
154}
155
156static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
157 return -EINVAL;
158}
159#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160bool radeon_get_bios(struct radeon_device *rdev);
161
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000162
163/*
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500164 * Mutex which allows recursive locking from the same process.
165 */
166struct radeon_mutex {
167 struct mutex mutex;
168 struct task_struct *owner;
169 int level;
170};
171
172static inline void radeon_mutex_init(struct radeon_mutex *mutex)
173{
174 mutex_init(&mutex->mutex);
175 mutex->owner = NULL;
176 mutex->level = 0;
177}
178
179static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
180{
181 if (mutex_trylock(&mutex->mutex)) {
182 /* The mutex was unlocked before, so it's ours now */
183 mutex->owner = current;
184 } else if (mutex->owner != current) {
185 /* Another process locked the mutex, take it */
186 mutex_lock(&mutex->mutex);
187 mutex->owner = current;
188 }
189 /* Otherwise the mutex was already locked by this process */
190
191 mutex->level++;
192}
193
194static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
195{
196 if (--mutex->level > 0)
197 return;
198
199 mutex->owner = NULL;
200 mutex_unlock(&mutex->mutex);
201}
202
203
204/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000205 * Dummy page
206 */
207struct radeon_dummy_page {
208 struct page *page;
209 dma_addr_t addr;
210};
211int radeon_dummy_page_init(struct radeon_device *rdev);
212void radeon_dummy_page_fini(struct radeon_device *rdev);
213
214
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215/*
216 * Clocks
217 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218struct radeon_clock {
219 struct radeon_pll p1pll;
220 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500221 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222 struct radeon_pll spll;
223 struct radeon_pll mpll;
224 /* 10 Khz units */
225 uint32_t default_mclk;
226 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500227 uint32_t default_dispclk;
228 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400229 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230};
231
Rafał Miłecki74338742009-11-03 00:53:02 +0100232/*
233 * Power management
234 */
235int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500236void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100237void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400238void radeon_pm_suspend(struct radeon_device *rdev);
239void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500240void radeon_combios_get_power_modes(struct radeon_device *rdev);
241void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400242void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400243void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500244extern int rv6xx_get_temp(struct radeon_device *rdev);
245extern int rv770_get_temp(struct radeon_device *rdev);
246extern int evergreen_get_temp(struct radeon_device *rdev);
247extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400248extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500249extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
250 unsigned *bankh, unsigned *mtaspect,
251 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000252
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253/*
254 * Fences.
255 */
256struct radeon_fence_driver {
257 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000258 uint64_t gpu_addr;
259 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200260 /* sync_seq is protected by ring emission lock */
261 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200262 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200263 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100264 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265};
266
267struct radeon_fence {
268 struct radeon_device *rdev;
269 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200271 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400272 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200273 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274};
275
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000276int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
277int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200279int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400280void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281bool radeon_fence_signaled(struct radeon_fence *fence);
282int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200283int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
284int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200285int radeon_fence_wait_any(struct radeon_device *rdev,
286 struct radeon_fence **fences,
287 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
289void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200290unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200291bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
292void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
293static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
294 struct radeon_fence *b)
295{
296 if (!a) {
297 return b;
298 }
299
300 if (!b) {
301 return a;
302 }
303
304 BUG_ON(a->ring != b->ring);
305
306 if (a->seq > b->seq) {
307 return a;
308 } else {
309 return b;
310 }
311}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312
Dave Airliee024e112009-06-24 09:48:08 +1000313/*
314 * Tiling registers
315 */
316struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100317 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000318};
319
320#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321
322/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100323 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100325struct radeon_mman {
326 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000327 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100328 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100329 bool mem_global_referenced;
330 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100331};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332
Jerome Glisse721604a2012-01-05 22:11:05 -0500333/* bo virtual address in a specific vm */
334struct radeon_bo_va {
335 /* bo list is protected by bo being reserved */
336 struct list_head bo_list;
337 /* vm list is protected by vm mutex */
338 struct list_head vm_list;
339 /* constant after initialization */
340 struct radeon_vm *vm;
341 struct radeon_bo *bo;
342 uint64_t soffset;
343 uint64_t eoffset;
344 uint32_t flags;
345 bool valid;
346};
347
Jerome Glisse4c788672009-11-20 14:29:23 +0100348struct radeon_bo {
349 /* Protected by gem.mutex */
350 struct list_head list;
351 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100352 u32 placements[3];
353 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 struct ttm_buffer_object tbo;
355 struct ttm_bo_kmap_obj kmap;
356 unsigned pin_count;
357 void *kptr;
358 u32 tiling_flags;
359 u32 pitch;
360 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500361 /* list of all virtual address to which this bo
362 * is associated to
363 */
364 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100365 /* Constant after initialization */
366 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100367 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100368
369 struct ttm_bo_kmap_obj dma_buf_vmap;
370 int vmapping_count;
Jerome Glisse4c788672009-11-20 14:29:23 +0100371};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100372#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100373
374struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000375 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100376 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377 uint64_t gpu_offset;
378 unsigned rdomain;
379 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100380 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381};
382
Jerome Glisseb15ba512011-11-15 11:48:34 -0500383/* sub-allocation manager, it has to be protected by another lock.
384 * By conception this is an helper for other part of the driver
385 * like the indirect buffer or semaphore, which both have their
386 * locking.
387 *
388 * Principe is simple, we keep a list of sub allocation in offset
389 * order (first entry has offset == 0, last entry has the highest
390 * offset).
391 *
392 * When allocating new object we first check if there is room at
393 * the end total_size - (last_object_offset + last_object_size) >=
394 * alloc_size. If so we allocate new object there.
395 *
396 * When there is not enough room at the end, we start waiting for
397 * each sub object until we reach object_offset+object_size >=
398 * alloc_size, this object then become the sub object we return.
399 *
400 * Alignment can't be bigger than page size.
401 *
402 * Hole are not considered for allocation to keep things simple.
403 * Assumption is that there won't be hole (all object on same
404 * alignment).
405 */
406struct radeon_sa_manager {
Christian Königa651c552012-05-09 15:34:50 +0200407 spinlock_t lock;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500408 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200409 struct list_head *hole;
410 struct list_head flist[RADEON_NUM_RINGS];
411 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500412 unsigned size;
413 uint64_t gpu_addr;
414 void *cpu_ptr;
415 uint32_t domain;
416};
417
418struct radeon_sa_bo;
419
420/* sub-allocation buffer */
421struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200422 struct list_head olist;
423 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500424 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200425 unsigned soffset;
426 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200427 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500428};
429
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200430/*
431 * GEM objects.
432 */
433struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100434 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435 struct list_head objects;
436};
437
438int radeon_gem_init(struct radeon_device *rdev);
439void radeon_gem_fini(struct radeon_device *rdev);
440int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 int alignment, int initial_domain,
442 bool discardable, bool kernel,
443 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200444
Dave Airlieff72145b2011-02-07 12:16:14 +1000445int radeon_mode_dumb_create(struct drm_file *file_priv,
446 struct drm_device *dev,
447 struct drm_mode_create_dumb *args);
448int radeon_mode_dumb_mmap(struct drm_file *filp,
449 struct drm_device *dev,
450 uint32_t handle, uint64_t *offset_p);
451int radeon_mode_dumb_destroy(struct drm_file *file_priv,
452 struct drm_device *dev,
453 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200454
455/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500456 * Semaphores.
457 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500458/* everything here is constant */
459struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200460 struct radeon_sa_bo *sa_bo;
461 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500462 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500463};
464
Jerome Glissec1341e52011-12-21 12:13:47 -0500465int radeon_semaphore_create(struct radeon_device *rdev,
466 struct radeon_semaphore **semaphore);
467void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
468 struct radeon_semaphore *semaphore);
469void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
470 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200471int radeon_semaphore_sync_rings(struct radeon_device *rdev,
472 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200473 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500474void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200475 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200476 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500477
478/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479 * GART structures, functions & helpers
480 */
481struct radeon_mc;
482
Matt Turnera77f1712009-10-14 00:34:41 -0400483#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000484#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400485#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500486#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400487
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488struct radeon_gart {
489 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400490 struct radeon_bo *robj;
491 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492 unsigned num_gpu_pages;
493 unsigned num_cpu_pages;
494 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495 struct page **pages;
496 dma_addr_t *pages_addr;
497 bool ready;
498};
499
500int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
501void radeon_gart_table_ram_free(struct radeon_device *rdev);
502int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
503void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400504int radeon_gart_table_vram_pin(struct radeon_device *rdev);
505void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506int radeon_gart_init(struct radeon_device *rdev);
507void radeon_gart_fini(struct radeon_device *rdev);
508void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
509 int pages);
510int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500511 int pages, struct page **pagelist,
512 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400513void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514
515
516/*
517 * GPU MC structures, functions & helpers
518 */
519struct radeon_mc {
520 resource_size_t aper_size;
521 resource_size_t aper_base;
522 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000523 /* for some chips with <= 32MB we need to lie
524 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000525 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000526 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000527 u64 gtt_size;
528 u64 gtt_start;
529 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000530 u64 vram_start;
531 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200532 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000533 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534 int vram_mtrr;
535 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000536 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400537 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538};
539
Alex Deucher06b64762010-01-05 11:27:29 -0500540bool radeon_combios_sideport_present(struct radeon_device *rdev);
541bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542
543/*
544 * GPU scratch registers structures, functions & helpers
545 */
546struct radeon_scratch {
547 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400548 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200549 bool free[32];
550 uint32_t reg[32];
551};
552
553int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
554void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
555
556
557/*
558 * IRQS.
559 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500560
561struct radeon_unpin_work {
562 struct work_struct work;
563 struct radeon_device *rdev;
564 int crtc_id;
565 struct radeon_fence *fence;
566 struct drm_pending_vblank_event *event;
567 struct radeon_bo *old_rbo;
568 u64 new_crtc_base;
569};
570
571struct r500_irq_stat_regs {
572 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400573 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500574};
575
576struct r600_irq_stat_regs {
577 u32 disp_int;
578 u32 disp_int_cont;
579 u32 disp_int_cont2;
580 u32 d1grph_int;
581 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400582 u32 hdmi0_status;
583 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500584};
585
586struct evergreen_irq_stat_regs {
587 u32 disp_int;
588 u32 disp_int_cont;
589 u32 disp_int_cont2;
590 u32 disp_int_cont3;
591 u32 disp_int_cont4;
592 u32 disp_int_cont5;
593 u32 d1grph_int;
594 u32 d2grph_int;
595 u32 d3grph_int;
596 u32 d4grph_int;
597 u32 d5grph_int;
598 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400599 u32 afmt_status1;
600 u32 afmt_status2;
601 u32 afmt_status3;
602 u32 afmt_status4;
603 u32 afmt_status5;
604 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500605};
606
607union radeon_irq_stat_regs {
608 struct r500_irq_stat_regs r500;
609 struct r600_irq_stat_regs r600;
610 struct evergreen_irq_stat_regs evergreen;
611};
612
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400613#define RADEON_MAX_HPD_PINS 6
614#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400615#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400616
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200618 bool installed;
619 spinlock_t lock;
620 bool sw_int[RADEON_NUM_RINGS];
621 int sw_refcount[RADEON_NUM_RINGS];
622 bool crtc_vblank_int[RADEON_MAX_CRTCS];
623 bool pflip[RADEON_MAX_CRTCS];
624 int pflip_refcount[RADEON_MAX_CRTCS];
625 wait_queue_head_t vblank_queue;
626 bool hpd[RADEON_MAX_HPD_PINS];
627 bool gui_idle;
628 bool gui_idle_acked;
629 wait_queue_head_t idle_queue;
630 bool afmt[RADEON_MAX_AFMT_BLOCKS];
631 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632};
633
634int radeon_irq_kms_init(struct radeon_device *rdev);
635void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500636void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
637void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500638void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
639void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200640void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
641void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
642void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
643void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
644int radeon_irq_kms_wait_gui_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645
646/*
Christian Könige32eb502011-10-23 12:56:27 +0200647 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648 */
Alex Deucher74652802011-08-25 13:39:48 -0400649
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200651 struct radeon_sa_bo *sa_bo;
652 uint32_t length_dw;
653 uint64_t gpu_addr;
654 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200655 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200656 struct radeon_fence *fence;
657 unsigned vm_id;
658 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200659 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200660 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661};
662
Christian Könige32eb502011-10-23 12:56:27 +0200663struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100664 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 volatile uint32_t *ring;
666 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200667 unsigned rptr_offs;
668 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669 unsigned wptr;
670 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200671 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672 unsigned ring_size;
673 unsigned ring_free_dw;
674 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200675 unsigned long last_activity;
676 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200677 uint64_t gpu_addr;
678 uint32_t align_mask;
679 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200680 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500681 u32 ptr_reg_shift;
682 u32 ptr_reg_mask;
683 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200684};
685
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500686/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500687 * VM
688 */
689struct radeon_vm {
690 struct list_head list;
691 struct list_head va;
692 int id;
693 unsigned last_pfn;
694 u64 pt_gpu_addr;
695 u64 *pt;
Christian König2e0d9912012-05-09 15:34:53 +0200696 struct radeon_sa_bo *sa_bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500697 struct mutex mutex;
698 /* last fence for cs using this vm */
699 struct radeon_fence *fence;
700};
701
702struct radeon_vm_funcs {
703 int (*init)(struct radeon_device *rdev);
704 void (*fini)(struct radeon_device *rdev);
705 /* cs mutex must be lock for schedule_ib */
706 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
707 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
708 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
709 uint32_t (*page_flags)(struct radeon_device *rdev,
710 struct radeon_vm *vm,
711 uint32_t flags);
712 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
713 unsigned pfn, uint64_t addr, uint32_t flags);
714};
715
716struct radeon_vm_manager {
717 struct list_head lru_vm;
718 uint32_t use_bitmap;
719 struct radeon_sa_manager sa_manager;
720 uint32_t max_pfn;
721 /* fields constant after init */
722 const struct radeon_vm_funcs *funcs;
723 /* number of VMIDs */
724 unsigned nvm;
725 /* vram base address for page table entry */
726 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500727 /* is vm enabled? */
728 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500729};
730
731/*
732 * file private structure
733 */
734struct radeon_fpriv {
735 struct radeon_vm vm;
736};
737
738/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500739 * R6xx+ IH ring
740 */
741struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100742 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500743 volatile uint32_t *ring;
744 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500745 unsigned ring_size;
746 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500747 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200748 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500749 bool enabled;
750};
751
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400752struct r600_blit_cp_primitives {
753 void (*set_render_target)(struct radeon_device *rdev, int format,
754 int w, int h, u64 gpu_addr);
755 void (*cp_set_surface_sync)(struct radeon_device *rdev,
756 u32 sync_type, u32 size,
757 u64 mc_addr);
758 void (*set_shaders)(struct radeon_device *rdev);
759 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
760 void (*set_tex_resource)(struct radeon_device *rdev,
761 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400762 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400763 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
764 int x2, int y2);
765 void (*draw_auto)(struct radeon_device *rdev);
766 void (*set_default_state)(struct radeon_device *rdev);
767};
768
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000769struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100770 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400771 struct r600_blit_cp_primitives primitives;
772 int max_dim;
773 int ring_size_common;
774 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000775 u64 shader_gpu_addr;
776 u32 vs_offset, ps_offset;
777 u32 state_offset;
778 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000779};
780
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400781void r600_blit_suspend(struct radeon_device *rdev);
782
Alex Deucher347e7592012-03-20 17:18:21 -0400783/*
784 * SI RLC stuff
785 */
786struct si_rlc {
787 /* for power gating */
788 struct radeon_bo *save_restore_obj;
789 uint64_t save_restore_gpu_addr;
790 /* for clear state */
791 struct radeon_bo *clear_state_obj;
792 uint64_t clear_state_gpu_addr;
793};
794
Jerome Glisse69e130a2011-12-21 12:13:46 -0500795int radeon_ib_get(struct radeon_device *rdev, int ring,
Jerome Glissef2e39222012-05-09 15:35:02 +0200796 struct radeon_ib *ib, unsigned size);
797void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
799int radeon_ib_pool_init(struct radeon_device *rdev);
800void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500801int radeon_ib_pool_start(struct radeon_device *rdev);
802int radeon_ib_pool_suspend(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200803int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200804/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200805int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
806void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
807int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
808int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
809void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
810void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200811void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200812void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
813int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200814void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200815void radeon_ring_lockup_update(struct radeon_ring *ring);
816bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200817int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500818 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
819 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200820void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821
822
823/*
824 * CS.
825 */
826struct radeon_cs_reloc {
827 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100828 struct radeon_bo *robj;
829 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830 uint32_t handle;
831 uint32_t flags;
832};
833
834struct radeon_cs_chunk {
835 uint32_t chunk_id;
836 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500837 int kpage_idx[2];
838 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500840 void __user *user_ptr;
841 int last_copied_page;
842 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843};
844
845struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100846 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847 struct radeon_device *rdev;
848 struct drm_file *filp;
849 /* chunks */
850 unsigned nchunks;
851 struct radeon_cs_chunk *chunks;
852 uint64_t *chunks_array;
853 /* IB */
854 unsigned idx;
855 /* relocations */
856 unsigned nrelocs;
857 struct radeon_cs_reloc *relocs;
858 struct radeon_cs_reloc **relocs_ptr;
859 struct list_head validated;
860 /* indices of various chunks */
861 int chunk_ib_idx;
862 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500863 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400864 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200865 struct radeon_ib ib;
866 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200867 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000868 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200869 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500870 u32 cs_flags;
871 u32 ring;
872 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873};
874
Dave Airlie513bcb42009-09-23 16:56:27 +1000875extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700876extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000877
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878struct radeon_cs_packet {
879 unsigned idx;
880 unsigned type;
881 unsigned reg;
882 unsigned opcode;
883 int count;
884 unsigned one_reg_wr;
885};
886
887typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
888 struct radeon_cs_packet *pkt,
889 unsigned idx, unsigned reg);
890typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
891 struct radeon_cs_packet *pkt);
892
893
894/*
895 * AGP
896 */
897int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000898void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200899void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200900void radeon_agp_fini(struct radeon_device *rdev);
901
902
903/*
904 * Writeback
905 */
906struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100907 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908 volatile uint32_t *wb;
909 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400910 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400911 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912};
913
Alex Deucher724c80e2010-08-27 18:25:25 -0400914#define RADEON_WB_SCRATCH_OFFSET 0
915#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500916#define RADEON_WB_CP1_RPTR_OFFSET 1280
917#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400918#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400919#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400920
Jerome Glissec93bb852009-07-13 21:04:08 +0200921/**
922 * struct radeon_pm - power management datas
923 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
924 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
925 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
926 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
927 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
928 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
929 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
930 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
931 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300932 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200933 * @needed_bandwidth: current bandwidth needs
934 *
935 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300936 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200937 * Equation between gpu/memory clock and available bandwidth is hw dependent
938 * (type of memory, bus size, efficiency, ...)
939 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400940
941enum radeon_pm_method {
942 PM_METHOD_PROFILE,
943 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100944};
Alex Deucherce8f5372010-05-07 15:10:16 -0400945
946enum radeon_dynpm_state {
947 DYNPM_STATE_DISABLED,
948 DYNPM_STATE_MINIMUM,
949 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000950 DYNPM_STATE_ACTIVE,
951 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400952};
953enum radeon_dynpm_action {
954 DYNPM_ACTION_NONE,
955 DYNPM_ACTION_MINIMUM,
956 DYNPM_ACTION_DOWNCLOCK,
957 DYNPM_ACTION_UPCLOCK,
958 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100959};
Alex Deucher56278a82009-12-28 13:58:44 -0500960
961enum radeon_voltage_type {
962 VOLTAGE_NONE = 0,
963 VOLTAGE_GPIO,
964 VOLTAGE_VDDC,
965 VOLTAGE_SW
966};
967
Alex Deucher0ec0e742009-12-23 13:21:58 -0500968enum radeon_pm_state_type {
969 POWER_STATE_TYPE_DEFAULT,
970 POWER_STATE_TYPE_POWERSAVE,
971 POWER_STATE_TYPE_BATTERY,
972 POWER_STATE_TYPE_BALANCED,
973 POWER_STATE_TYPE_PERFORMANCE,
974};
975
Alex Deucherce8f5372010-05-07 15:10:16 -0400976enum radeon_pm_profile_type {
977 PM_PROFILE_DEFAULT,
978 PM_PROFILE_AUTO,
979 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400980 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400981 PM_PROFILE_HIGH,
982};
983
984#define PM_PROFILE_DEFAULT_IDX 0
985#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400986#define PM_PROFILE_MID_SH_IDX 2
987#define PM_PROFILE_HIGH_SH_IDX 3
988#define PM_PROFILE_LOW_MH_IDX 4
989#define PM_PROFILE_MID_MH_IDX 5
990#define PM_PROFILE_HIGH_MH_IDX 6
991#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400992
993struct radeon_pm_profile {
994 int dpms_off_ps_idx;
995 int dpms_on_ps_idx;
996 int dpms_off_cm_idx;
997 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500998};
999
Alex Deucher21a81222010-07-02 12:58:16 -04001000enum radeon_int_thermal_type {
1001 THERMAL_TYPE_NONE,
1002 THERMAL_TYPE_RV6XX,
1003 THERMAL_TYPE_RV770,
1004 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001005 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001006 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001007 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001008};
1009
Alex Deucher56278a82009-12-28 13:58:44 -05001010struct radeon_voltage {
1011 enum radeon_voltage_type type;
1012 /* gpio voltage */
1013 struct radeon_gpio_rec gpio;
1014 u32 delay; /* delay in usec from voltage drop to sclk change */
1015 bool active_high; /* voltage drop is active when bit is high */
1016 /* VDDC voltage */
1017 u8 vddc_id; /* index into vddc voltage table */
1018 u8 vddci_id; /* index into vddci voltage table */
1019 bool vddci_enabled;
1020 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001021 u16 voltage;
1022 /* evergreen+ vddci */
1023 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001024};
1025
Alex Deucherd7311172010-05-03 01:13:14 -04001026/* clock mode flags */
1027#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1028
Alex Deucher56278a82009-12-28 13:58:44 -05001029struct radeon_pm_clock_info {
1030 /* memory clock */
1031 u32 mclk;
1032 /* engine clock */
1033 u32 sclk;
1034 /* voltage info */
1035 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001036 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001037 u32 flags;
1038};
1039
Alex Deuchera48b9b42010-04-22 14:03:55 -04001040/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001041#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001042
Alex Deucher56278a82009-12-28 13:58:44 -05001043struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001044 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001045 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001046 /* number of valid clock modes in this power state */
1047 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001048 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001049 /* standardized state flags */
1050 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001051 u32 misc; /* vbios specific flags */
1052 u32 misc2; /* vbios specific flags */
1053 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001054};
1055
Rafał Miłecki27459322010-02-11 22:16:36 +00001056/*
1057 * Some modes are overclocked by very low value, accept them
1058 */
1059#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1060
Jerome Glissec93bb852009-07-13 21:04:08 +02001061struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001062 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001063 /* write locked while reprogramming mclk */
1064 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001065 u32 active_crtcs;
1066 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001067 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001068 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001069 fixed20_12 max_bandwidth;
1070 fixed20_12 igp_sideport_mclk;
1071 fixed20_12 igp_system_mclk;
1072 fixed20_12 igp_ht_link_clk;
1073 fixed20_12 igp_ht_link_width;
1074 fixed20_12 k8_bandwidth;
1075 fixed20_12 sideport_bandwidth;
1076 fixed20_12 ht_bandwidth;
1077 fixed20_12 core_bandwidth;
1078 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001079 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001080 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001081 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001082 /* number of valid power states */
1083 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001084 int current_power_state_index;
1085 int current_clock_mode_index;
1086 int requested_power_state_index;
1087 int requested_clock_mode_index;
1088 int default_power_state_index;
1089 u32 current_sclk;
1090 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001091 u16 current_vddc;
1092 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001093 u32 default_sclk;
1094 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001095 u16 default_vddc;
1096 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001097 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001098 /* selected pm method */
1099 enum radeon_pm_method pm_method;
1100 /* dynpm power management */
1101 struct delayed_work dynpm_idle_work;
1102 enum radeon_dynpm_state dynpm_state;
1103 enum radeon_dynpm_action dynpm_planned_action;
1104 unsigned long dynpm_action_timeout;
1105 bool dynpm_can_upclock;
1106 bool dynpm_can_downclock;
1107 /* profile-based power management */
1108 enum radeon_pm_profile_type profile;
1109 int profile_index;
1110 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001111 /* internal thermal controller on rv6xx+ */
1112 enum radeon_int_thermal_type int_thermal_type;
1113 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001114};
1115
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001116int radeon_pm_get_type_index(struct radeon_device *rdev,
1117 enum radeon_pm_state_type ps_type,
1118 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001119
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001120struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001121 int channels;
1122 int rate;
1123 int bits_per_sample;
1124 u8 status_bits;
1125 u8 category_code;
1126};
1127
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128/*
1129 * Benchmarking
1130 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001131void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001132
1133
1134/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001135 * Testing
1136 */
1137void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001138void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001139 struct radeon_ring *cpA,
1140 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001141void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001142
1143
1144/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145 * Debugfs
1146 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001147struct radeon_debugfs {
1148 struct drm_info_list *files;
1149 unsigned num_files;
1150};
1151
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001152int radeon_debugfs_add_files(struct radeon_device *rdev,
1153 struct drm_info_list *files,
1154 unsigned nfiles);
1155int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001156
1157
1158/*
1159 * ASIC specific functions.
1160 */
1161struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001162 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001163 void (*fini)(struct radeon_device *rdev);
1164 int (*resume)(struct radeon_device *rdev);
1165 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001166 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001167 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001168 /* ioctl hw specific callback. Some hw might want to perform special
1169 * operation on specific ioctl. For instance on wait idle some hw
1170 * might want to perform and HDP flush through MMIO as it seems that
1171 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1172 * through ring.
1173 */
1174 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1175 /* check if 3D engine is idle */
1176 bool (*gui_idle)(struct radeon_device *rdev);
1177 /* wait for mc_idle */
1178 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1179 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001180 struct {
1181 void (*tlb_flush)(struct radeon_device *rdev);
1182 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1183 } gart;
Alex Deucher54e88e02012-02-23 18:10:29 -05001184 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001185 struct {
1186 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001187 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001188 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001189 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001190 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001191 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001192 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1193 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1194 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001195 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König4c87bc22011-10-19 19:02:21 +02001196 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001197 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001198 struct {
1199 int (*set)(struct radeon_device *rdev);
1200 int (*process)(struct radeon_device *rdev);
1201 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001202 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001203 struct {
1204 /* display watermarks */
1205 void (*bandwidth_update)(struct radeon_device *rdev);
1206 /* get frame count */
1207 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1208 /* wait for vblank */
1209 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1210 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001211 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001212 struct {
1213 int (*blit)(struct radeon_device *rdev,
1214 uint64_t src_offset,
1215 uint64_t dst_offset,
1216 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001217 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001218 u32 blit_ring_index;
1219 int (*dma)(struct radeon_device *rdev,
1220 uint64_t src_offset,
1221 uint64_t dst_offset,
1222 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001223 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001224 u32 dma_ring_index;
1225 /* method used for bo copy */
1226 int (*copy)(struct radeon_device *rdev,
1227 uint64_t src_offset,
1228 uint64_t dst_offset,
1229 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001230 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001231 /* ring used for bo copies */
1232 u32 copy_ring_index;
1233 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001234 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001235 struct {
1236 int (*set_reg)(struct radeon_device *rdev, int reg,
1237 uint32_t tiling_flags, uint32_t pitch,
1238 uint32_t offset, uint32_t obj_size);
1239 void (*clear_reg)(struct radeon_device *rdev, int reg);
1240 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001241 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001242 struct {
1243 void (*init)(struct radeon_device *rdev);
1244 void (*fini)(struct radeon_device *rdev);
1245 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1246 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1247 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001248 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001249 struct {
1250 void (*misc)(struct radeon_device *rdev);
1251 void (*prepare)(struct radeon_device *rdev);
1252 void (*finish)(struct radeon_device *rdev);
1253 void (*init_profile)(struct radeon_device *rdev);
1254 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001255 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1256 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1257 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1258 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1259 int (*get_pcie_lanes)(struct radeon_device *rdev);
1260 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1261 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001262 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001263 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001264 struct {
1265 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1266 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1267 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1268 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001269};
1270
Jerome Glisse21f9a432009-09-11 15:55:33 +02001271/*
1272 * Asic structures
1273 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001274struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001275 const unsigned *reg_safe_bm;
1276 unsigned reg_safe_bm_size;
1277 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001278};
1279
Jerome Glisse21f9a432009-09-11 15:55:33 +02001280struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001281 const unsigned *reg_safe_bm;
1282 unsigned reg_safe_bm_size;
1283 u32 resync_scratch;
1284 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001285};
1286
1287struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001288 unsigned max_pipes;
1289 unsigned max_tile_pipes;
1290 unsigned max_simds;
1291 unsigned max_backends;
1292 unsigned max_gprs;
1293 unsigned max_threads;
1294 unsigned max_stack_entries;
1295 unsigned max_hw_contexts;
1296 unsigned max_gs_threads;
1297 unsigned sx_max_export_size;
1298 unsigned sx_max_export_pos_size;
1299 unsigned sx_max_export_smx_size;
1300 unsigned sq_num_cf_insts;
1301 unsigned tiling_nbanks;
1302 unsigned tiling_npipes;
1303 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001304 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001305 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001306};
1307
1308struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001309 unsigned max_pipes;
1310 unsigned max_tile_pipes;
1311 unsigned max_simds;
1312 unsigned max_backends;
1313 unsigned max_gprs;
1314 unsigned max_threads;
1315 unsigned max_stack_entries;
1316 unsigned max_hw_contexts;
1317 unsigned max_gs_threads;
1318 unsigned sx_max_export_size;
1319 unsigned sx_max_export_pos_size;
1320 unsigned sx_max_export_smx_size;
1321 unsigned sq_num_cf_insts;
1322 unsigned sx_num_of_sets;
1323 unsigned sc_prim_fifo_size;
1324 unsigned sc_hiz_tile_fifo_size;
1325 unsigned sc_earlyz_tile_fifo_fize;
1326 unsigned tiling_nbanks;
1327 unsigned tiling_npipes;
1328 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001329 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001330 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001331};
1332
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001333struct evergreen_asic {
1334 unsigned num_ses;
1335 unsigned max_pipes;
1336 unsigned max_tile_pipes;
1337 unsigned max_simds;
1338 unsigned max_backends;
1339 unsigned max_gprs;
1340 unsigned max_threads;
1341 unsigned max_stack_entries;
1342 unsigned max_hw_contexts;
1343 unsigned max_gs_threads;
1344 unsigned sx_max_export_size;
1345 unsigned sx_max_export_pos_size;
1346 unsigned sx_max_export_smx_size;
1347 unsigned sq_num_cf_insts;
1348 unsigned sx_num_of_sets;
1349 unsigned sc_prim_fifo_size;
1350 unsigned sc_hiz_tile_fifo_size;
1351 unsigned sc_earlyz_tile_fifo_size;
1352 unsigned tiling_nbanks;
1353 unsigned tiling_npipes;
1354 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001355 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001356 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001357};
1358
Alex Deucherfecf1d02011-03-02 20:07:29 -05001359struct cayman_asic {
1360 unsigned max_shader_engines;
1361 unsigned max_pipes_per_simd;
1362 unsigned max_tile_pipes;
1363 unsigned max_simds_per_se;
1364 unsigned max_backends_per_se;
1365 unsigned max_texture_channel_caches;
1366 unsigned max_gprs;
1367 unsigned max_threads;
1368 unsigned max_gs_threads;
1369 unsigned max_stack_entries;
1370 unsigned sx_num_of_sets;
1371 unsigned sx_max_export_size;
1372 unsigned sx_max_export_pos_size;
1373 unsigned sx_max_export_smx_size;
1374 unsigned max_hw_contexts;
1375 unsigned sq_num_cf_insts;
1376 unsigned sc_prim_fifo_size;
1377 unsigned sc_hiz_tile_fifo_size;
1378 unsigned sc_earlyz_tile_fifo_size;
1379
1380 unsigned num_shader_engines;
1381 unsigned num_shader_pipes_per_simd;
1382 unsigned num_tile_pipes;
1383 unsigned num_simds_per_se;
1384 unsigned num_backends_per_se;
1385 unsigned backend_disable_mask_per_asic;
1386 unsigned backend_map;
1387 unsigned num_texture_channel_caches;
1388 unsigned mem_max_burst_length_bytes;
1389 unsigned mem_row_size_in_kb;
1390 unsigned shader_engine_tile_size;
1391 unsigned num_gpus;
1392 unsigned multi_gpu_tile_size;
1393
1394 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001395};
1396
Alex Deucher0a96d722012-03-20 17:18:11 -04001397struct si_asic {
1398 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001399 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001400 unsigned max_cu_per_sh;
1401 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001402 unsigned max_backends_per_se;
1403 unsigned max_texture_channel_caches;
1404 unsigned max_gprs;
1405 unsigned max_gs_threads;
1406 unsigned max_hw_contexts;
1407 unsigned sc_prim_fifo_size_frontend;
1408 unsigned sc_prim_fifo_size_backend;
1409 unsigned sc_hiz_tile_fifo_size;
1410 unsigned sc_earlyz_tile_fifo_size;
1411
Alex Deucher0a96d722012-03-20 17:18:11 -04001412 unsigned num_tile_pipes;
1413 unsigned num_backends_per_se;
1414 unsigned backend_disable_mask_per_asic;
1415 unsigned backend_map;
1416 unsigned num_texture_channel_caches;
1417 unsigned mem_max_burst_length_bytes;
1418 unsigned mem_row_size_in_kb;
1419 unsigned shader_engine_tile_size;
1420 unsigned num_gpus;
1421 unsigned multi_gpu_tile_size;
1422
1423 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001424};
1425
Jerome Glisse068a1172009-06-17 13:28:30 +02001426union radeon_asic_config {
1427 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001428 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001429 struct r600_asic r600;
1430 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001431 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001432 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001433 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001434};
1435
Daniel Vetter0a10c852010-03-11 21:19:14 +00001436/*
1437 * asic initizalization from radeon_asic.c
1438 */
1439void radeon_agp_disable(struct radeon_device *rdev);
1440int radeon_asic_init(struct radeon_device *rdev);
1441
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001442
1443/*
1444 * IOCTL.
1445 */
1446int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1447 struct drm_file *filp);
1448int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1449 struct drm_file *filp);
1450int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1451 struct drm_file *file_priv);
1452int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1453 struct drm_file *file_priv);
1454int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1455 struct drm_file *file_priv);
1456int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1457 struct drm_file *file_priv);
1458int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1459 struct drm_file *filp);
1460int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1461 struct drm_file *filp);
1462int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1463 struct drm_file *filp);
1464int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1465 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001466int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1467 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001468int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001469int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1470 struct drm_file *filp);
1471int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001473
Alex Deucher16cdf042011-10-28 10:30:02 -04001474/* VRAM scratch page for HDP bug, default vram page */
1475struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001476 struct radeon_bo *robj;
1477 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001478 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001479};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001480
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001481
1482/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001483 * Core structure, functions and helpers.
1484 */
1485typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1486typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1487
1488struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001489 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001490 struct drm_device *ddev;
1491 struct pci_dev *pdev;
1492 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001493 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001494 enum radeon_family family;
1495 unsigned long flags;
1496 int usec_timeout;
1497 enum radeon_pll_errata pll_errata;
1498 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001499 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001500 int disp_priority;
1501 /* BIOS */
1502 uint8_t *bios;
1503 bool is_atom_bios;
1504 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001505 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001506 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001507 resource_size_t rmmio_base;
1508 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001509 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001510 radeon_rreg_t mc_rreg;
1511 radeon_wreg_t mc_wreg;
1512 radeon_rreg_t pll_rreg;
1513 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001514 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001515 radeon_rreg_t pciep_rreg;
1516 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001517 /* io port */
1518 void __iomem *rio_mem;
1519 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001520 struct radeon_clock clock;
1521 struct radeon_mc mc;
1522 struct radeon_gart gart;
1523 struct radeon_mode_info mode_info;
1524 struct radeon_scratch scratch;
1525 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001526 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001527 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001528 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001529 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001530 bool ib_pool_ready;
1531 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001532 struct radeon_irq irq;
1533 struct radeon_asic *asic;
1534 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001535 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001536 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001537 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001538 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001539 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001540 bool shutdown;
1541 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001542 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001543 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001544 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001545 const struct firmware *me_fw; /* all family ME firmware */
1546 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001547 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001548 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001549 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001550 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001551 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001552 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001553 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001554 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001555 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001556 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001557 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001558 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001559 bool audio_enabled;
1560 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001561 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001562 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001563 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001564 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001565 /* i2c buses */
1566 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001567 /* debugfs */
1568 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1569 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001570 /* virtual memory */
1571 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001572};
1573
1574int radeon_device_init(struct radeon_device *rdev,
1575 struct drm_device *ddev,
1576 struct pci_dev *pdev,
1577 uint32_t flags);
1578void radeon_device_fini(struct radeon_device *rdev);
1579int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1580
Andi Kleen6fcbef72011-10-13 16:08:42 -07001581uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1582void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1583u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1584void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001585
Jerome Glisse4c788672009-11-20 14:29:23 +01001586/*
1587 * Cast helper
1588 */
1589#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001590
1591/*
1592 * Registers read & write functions.
1593 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001594#define RREG8(reg) readb((rdev->rmmio) + (reg))
1595#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1596#define RREG16(reg) readw((rdev->rmmio) + (reg))
1597#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001598#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001599#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001600#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001601#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1602#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1603#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1604#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1605#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1606#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001607#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1608#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001609#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1610#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611#define WREG32_P(reg, val, mask) \
1612 do { \
1613 uint32_t tmp_ = RREG32(reg); \
1614 tmp_ &= (mask); \
1615 tmp_ |= ((val) & ~(mask)); \
1616 WREG32(reg, tmp_); \
1617 } while (0)
1618#define WREG32_PLL_P(reg, val, mask) \
1619 do { \
1620 uint32_t tmp_ = RREG32_PLL(reg); \
1621 tmp_ &= (mask); \
1622 tmp_ |= ((val) & ~(mask)); \
1623 WREG32_PLL(reg, tmp_); \
1624 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001625#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001626#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1627#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001628
Dave Airliede1b2892009-08-12 18:43:14 +10001629/*
1630 * Indirect registers accessor
1631 */
1632static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1633{
1634 uint32_t r;
1635
1636 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1637 r = RREG32(RADEON_PCIE_DATA);
1638 return r;
1639}
1640
1641static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1642{
1643 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1644 WREG32(RADEON_PCIE_DATA, (v));
1645}
1646
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647void r100_pll_errata_after_index(struct radeon_device *rdev);
1648
1649
1650/*
1651 * ASICs helpers.
1652 */
Dave Airlieb995e432009-07-14 02:02:32 +10001653#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1654 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1656 (rdev->family == CHIP_RV200) || \
1657 (rdev->family == CHIP_RS100) || \
1658 (rdev->family == CHIP_RS200) || \
1659 (rdev->family == CHIP_RV250) || \
1660 (rdev->family == CHIP_RV280) || \
1661 (rdev->family == CHIP_RS300))
1662#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1663 (rdev->family == CHIP_RV350) || \
1664 (rdev->family == CHIP_R350) || \
1665 (rdev->family == CHIP_RV380) || \
1666 (rdev->family == CHIP_R420) || \
1667 (rdev->family == CHIP_R423) || \
1668 (rdev->family == CHIP_RV410) || \
1669 (rdev->family == CHIP_RS400) || \
1670 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001671#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1672 (rdev->ddev->pdev->device == 0x9443) || \
1673 (rdev->ddev->pdev->device == 0x944B) || \
1674 (rdev->ddev->pdev->device == 0x9506) || \
1675 (rdev->ddev->pdev->device == 0x9509) || \
1676 (rdev->ddev->pdev->device == 0x950F) || \
1677 (rdev->ddev->pdev->device == 0x689C) || \
1678 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001679#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001680#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1681 (rdev->family == CHIP_RS690) || \
1682 (rdev->family == CHIP_RS740) || \
1683 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001684#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1685#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001686#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001687#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1688 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001689#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001690#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1691#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1692 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001693
1694/*
1695 * BIOS helpers.
1696 */
1697#define RBIOS8(i) (rdev->bios[i])
1698#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1699#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1700
1701int radeon_combios_init(struct radeon_device *rdev);
1702void radeon_combios_fini(struct radeon_device *rdev);
1703int radeon_atombios_init(struct radeon_device *rdev);
1704void radeon_atombios_fini(struct radeon_device *rdev);
1705
1706
1707/*
1708 * RING helpers.
1709 */
Andi Kleence580fa2011-10-13 16:08:47 -07001710#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001711static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001712{
Christian Könige32eb502011-10-23 12:56:27 +02001713 ring->ring[ring->wptr++] = v;
1714 ring->wptr &= ring->ptr_mask;
1715 ring->count_dw--;
1716 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001717}
Andi Kleence580fa2011-10-13 16:08:47 -07001718#else
1719/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001720void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001721#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001722
1723/*
1724 * ASICs macro.
1725 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001726#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001727#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1728#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1729#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001730#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001731#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001732#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001733#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1734#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Alex Deucherf7128122012-02-23 17:53:45 -05001735#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1736#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1737#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001738#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001739#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001740#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001741#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1742#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001743#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001744#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1745#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001746#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1747#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1748#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1749#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1750#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1751#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001752#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1753#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1754#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1755#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1756#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1757#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1758#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001759#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1760#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001761#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001762#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1763#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1764#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1765#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001766#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001767#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1768#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1769#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1770#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1771#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher0f9e0062012-02-23 17:53:40 -05001772#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1773#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1774#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001775#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
Alex Deucher89e51812012-02-23 17:53:38 -05001776#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001777
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001778/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001779/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001780extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001781extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001782extern int radeon_modeset_init(struct radeon_device *rdev);
1783extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001784extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001785extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001786extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001787extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001788extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001789extern void radeon_wb_fini(struct radeon_device *rdev);
1790extern int radeon_wb_init(struct radeon_device *rdev);
1791extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001792extern void radeon_surface_init(struct radeon_device *rdev);
1793extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001794extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001795extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001796extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001797extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001798extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1799extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001800extern int radeon_resume_kms(struct drm_device *dev);
1801extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001802extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001803
Daniel Vetter3574dda2011-02-18 17:59:19 +01001804/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001805 * vm
1806 */
1807int radeon_vm_manager_init(struct radeon_device *rdev);
1808void radeon_vm_manager_fini(struct radeon_device *rdev);
1809int radeon_vm_manager_start(struct radeon_device *rdev);
1810int radeon_vm_manager_suspend(struct radeon_device *rdev);
1811int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1812void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1813int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1814void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1815int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1816 struct radeon_vm *vm,
1817 struct radeon_bo *bo,
1818 struct ttm_mem_reg *mem);
1819void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1820 struct radeon_bo *bo);
1821int radeon_vm_bo_add(struct radeon_device *rdev,
1822 struct radeon_vm *vm,
1823 struct radeon_bo *bo,
1824 uint64_t offset,
1825 uint32_t flags);
1826int radeon_vm_bo_rmv(struct radeon_device *rdev,
1827 struct radeon_vm *vm,
1828 struct radeon_bo *bo);
1829
Alex Deucherf122c612012-03-30 08:59:57 -04001830/* audio */
1831void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001832
1833/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001834 * R600 vram scratch functions
1835 */
1836int r600_vram_scratch_init(struct radeon_device *rdev);
1837void r600_vram_scratch_fini(struct radeon_device *rdev);
1838
1839/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001840 * r600 cs checking helper
1841 */
1842unsigned r600_mip_minify(unsigned size, unsigned level);
1843bool r600_fmt_is_valid_color(u32 format);
1844bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1845int r600_fmt_get_blocksize(u32 format);
1846int r600_fmt_get_nblocksx(u32 format, u32 w);
1847int r600_fmt_get_nblocksy(u32 format, u32 h);
1848
1849/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001850 * r600 functions used by radeon_encoder.c
1851 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001852struct radeon_hdmi_acr {
1853 u32 clock;
1854
1855 int n_32khz;
1856 int cts_32khz;
1857
1858 int n_44_1khz;
1859 int cts_44_1khz;
1860
1861 int n_48khz;
1862 int cts_48khz;
1863
1864};
1865
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001866extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1867
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001868extern void r600_hdmi_enable(struct drm_encoder *encoder);
1869extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001870extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001871extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1872 u32 tiling_pipe_num,
1873 u32 max_rb_num,
1874 u32 total_max_rb_num,
1875 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04001876
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001877/*
1878 * evergreen functions used by radeon_encoder.c
1879 */
1880
1881extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1882
Alex Deucher0af62b02011-01-06 21:19:31 -05001883extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001884extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001885
Alberto Miloned7a29522010-07-06 11:40:24 -04001886/* radeon_acpi.c */
1887#if defined(CONFIG_ACPI)
1888extern int radeon_acpi_init(struct radeon_device *rdev);
1889#else
1890static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1891#endif
1892
Jerome Glisse4c788672009-11-20 14:29:23 +01001893#include "radeon_object.h"
1894
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001895#endif