blob: c97b4963e5c13b814cd4b26c1f1f7b0ae3add742 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030089static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020090 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080091static int intel_framebuffer_init(struct drm_device *dev,
92 struct intel_framebuffer *ifb,
93 struct drm_mode_fb_cmd2 *mode_cmd,
94 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020095static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070098 struct intel_link_m_n *m_n,
99 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200100static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200101static void haswell_set_pipeconf(struct drm_crtc *crtc);
102static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800107static void intel_begin_crtc_commit(struct drm_crtc *crtc);
108static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700109static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
110 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200111static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
112 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300113static void intel_crtc_enable_planes(struct drm_crtc *crtc);
114static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100115
Dave Airlie0e32b392014-05-02 14:02:48 +1000116static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
117{
118 if (!connector->mst_port)
119 return connector->encoder;
120 else
121 return &connector->mst_port->mst_encoders[pipe]->base;
122}
123
Jesse Barnes79e53942008-11-07 14:24:08 -0800124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800126} intel_range_t;
127
128typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400129 int dot_limit;
130 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800131} intel_p2_t;
132
Ma Lingd4906092009-03-18 20:13:27 +0800133typedef struct intel_limit intel_limit_t;
134struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400135 intel_range_t dot, vco, n, m, m1, m2, p, p1;
136 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Daniel Vetterd2acd212012-10-20 20:57:43 +0200139int
140intel_pch_rawclk(struct drm_device *dev)
141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 WARN_ON(!HAS_PCH_SPLIT(dev));
145
146 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
147}
148
Chris Wilson021357a2010-09-07 20:54:59 +0100149static inline u32 /* units of 100MHz */
150intel_fdi_link_freq(struct drm_device *dev)
151{
Chris Wilson8b99e682010-10-13 09:59:17 +0100152 if (IS_GEN5(dev)) {
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
155 } else
156 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100157}
158
Daniel Vetter5d536e22013-07-06 12:52:06 +0200159static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200161 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200162 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Daniel Vetter5d536e22013-07-06 12:52:06 +0200172static const intel_limit_t intel_limits_i8xx_dvo = {
173 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200174 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200175 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 2, .max = 33 },
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 4, .p2_fast = 4 },
183};
184
Keith Packarde4b36692009-06-05 19:22:17 -0700185static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200187 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200188 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .m = { .min = 96, .max = 140 },
190 .m1 = { .min = 18, .max = 26 },
191 .m2 = { .min = 6, .max = 16 },
192 .p = { .min = 4, .max = 128 },
193 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
Eric Anholt273e27c2011-03-30 13:01:10 -0700197
Keith Packarde4b36692009-06-05 19:22:17 -0700198static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1400000, .max = 2800000 },
214 .n = { .min = 1, .max = 6 },
215 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100216 .m1 = { .min = 8, .max = 18 },
217 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .p = { .min = 7, .max = 98 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224
Keith Packarde4b36692009-06-05 19:22:17 -0700225static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700226 .dot = { .min = 25000, .max = 270000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 4 },
229 .m = { .min = 104, .max = 138 },
230 .m1 = { .min = 17, .max = 23 },
231 .m2 = { .min = 5, .max = 11 },
232 .p = { .min = 10, .max = 30 },
233 .p1 = { .min = 1, .max = 3},
234 .p2 = { .dot_limit = 270000,
235 .p2_slow = 10,
236 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .dot = { .min = 22000, .max = 400000 },
242 .vco = { .min = 1750000, .max = 3500000},
243 .n = { .min = 1, .max = 4 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 16, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8},
249 .p2 = { .dot_limit = 165000,
250 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 20000, .max = 115000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 28, .max = 112 },
261 .p1 = { .min = 2, .max = 8 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
267static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .dot = { .min = 80000, .max = 224000 },
269 .vco = { .min = 1750000, .max = 3500000 },
270 .n = { .min = 1, .max = 3 },
271 .m = { .min = 104, .max = 138 },
272 .m1 = { .min = 17, .max = 23 },
273 .m2 = { .min = 5, .max = 11 },
274 .p = { .min = 14, .max = 42 },
275 .p1 = { .min = 2, .max = 6 },
276 .p2 = { .dot_limit = 0,
277 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800278 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
280
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500281static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000},
283 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 5, .max = 80 },
291 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 200000,
293 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500296static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1700000, .max = 3500000 },
299 .n = { .min = 3, .max = 6 },
300 .m = { .min = 2, .max = 256 },
301 .m1 = { .min = 0, .max = 0 },
302 .m2 = { .min = 0, .max = 254 },
303 .p = { .min = 7, .max = 112 },
304 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .p2 = { .dot_limit = 112000,
306 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Eric Anholt273e27c2011-03-30 13:01:10 -0700309/* Ironlake / Sandybridge
310 *
311 * We calculate clock using (register_value + 2) for N/M1/M2, so here
312 * the range value for them is (actual_value - 2).
313 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 5 },
318 .m = { .min = 79, .max = 127 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 5, .max = 80 },
322 .p1 = { .min = 1, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 118 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 28, .max = 112 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338};
339
340static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 3 },
344 .m = { .min = 79, .max = 127 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 14, .max = 56 },
348 .p1 = { .min = 2, .max = 8 },
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 2 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365};
366
367static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .dot = { .min = 25000, .max = 350000 },
369 .vco = { .min = 1760000, .max = 3510000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 79, .max = 126 },
372 .m1 = { .min = 12, .max = 22 },
373 .m2 = { .min = 5, .max = 9 },
374 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 .p2 = { .dot_limit = 225000,
377 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800378};
379
Ville Syrjälädc730512013-09-24 21:26:30 +0300380static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200388 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700390 .m1 = { .min = 2, .max = 3 },
391 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300392 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300393 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700394};
395
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300396static const intel_limit_t intel_limits_chv = {
397 /*
398 * These are the data rate limits (measured in fast clocks)
399 * since those are the strictest limits we have. The fast
400 * clock and actual rate limits are more relaxed, so checking
401 * them would make no difference.
402 */
403 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200404 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 .m2 = { .min = 24 << 22, .max = 175 << 22 },
408 .p1 = { .min = 2, .max = 4 },
409 .p2 = { .p2_slow = 1, .p2_fast = 14 },
410};
411
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200412static const intel_limit_t intel_limits_bxt = {
413 /* FIXME: find real dot limits */
414 .dot = { .min = 0, .max = INT_MAX },
415 .vco = { .min = 4800000, .max = 6480000 },
416 .n = { .min = 1, .max = 1 },
417 .m1 = { .min = 2, .max = 2 },
418 /* FIXME: find real m2 limits */
419 .m2 = { .min = 2 << 22, .max = 255 << 22 },
420 .p1 = { .min = 2, .max = 4 },
421 .p2 = { .p2_slow = 1, .p2_fast = 20 },
422};
423
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300424static void vlv_clock(int refclk, intel_clock_t *clock)
425{
426 clock->m = clock->m1 * clock->m2;
427 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200428 if (WARN_ON(clock->n == 0 || clock->p == 0))
429 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300430 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
431 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300432}
433
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300434/**
435 * Returns whether any output on the specified pipe is of the specified type
436 */
Damien Lespiau40935612014-10-29 11:16:59 +0000437bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300438{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300439 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300440 struct intel_encoder *encoder;
441
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300442 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443 if (encoder->type == type)
444 return true;
445
446 return false;
447}
448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449/**
450 * Returns whether any output on the specified pipe will have the specified
451 * type after a staged modeset is complete, i.e., the same as
452 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
453 * encoder->crtc.
454 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
456 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300459 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200462 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200463
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 if (connector_state->crtc != crtc_state->base.crtc)
466 continue;
467
468 num_connectors++;
469
470 encoder = to_intel_encoder(connector_state->best_encoder);
471 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473 }
474
475 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200476
477 return false;
478}
479
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200480static const intel_limit_t *
481intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800482{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200486 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100487 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000488 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800489 limit = &intel_limits_ironlake_dual_lvds_100m;
490 else
491 limit = &intel_limits_ironlake_dual_lvds;
492 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_single_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_single_lvds;
497 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200498 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800500
501 return limit;
502}
503
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200504static const intel_limit_t *
505intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800506{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200507 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800508 const intel_limit_t *limit;
509
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200510 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100511 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 else
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
516 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800520 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700521 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800522
523 return limit;
524}
525
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200526static const intel_limit_t *
527intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800528{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 const intel_limit_t *limit;
531
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200532 if (IS_BROXTON(dev))
533 limit = &intel_limits_bxt;
534 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500540 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800541 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300543 } else if (IS_CHERRYVIEW(dev)) {
544 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700545 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300546 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100547 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100549 limit = &intel_limits_i9xx_lvds;
550 else
551 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700556 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200557 else
558 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 }
560 return limit;
561}
562
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563/* m1 is reserved as 0 in Pineview, n is a ring counter */
564static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565{
Shaohua Li21778322009-02-23 15:19:16 +0800566 clock->m = clock->m2 + 2;
567 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200568 if (WARN_ON(clock->n == 0 || clock->p == 0))
569 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300570 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
571 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800572}
573
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200574static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
575{
576 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
577}
578
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800580{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200581 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200583 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
584 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300585 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
586 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587}
588
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300589static void chv_clock(int refclk, intel_clock_t *clock)
590{
591 clock->m = clock->m1 * clock->m2;
592 clock->p = clock->p1 * clock->p2;
593 if (WARN_ON(clock->n == 0 || clock->p == 0))
594 return;
595 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
596 clock->n << 22);
597 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
598}
599
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800600#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601/**
602 * Returns whether the given set of divisors are valid for a given refclk with
603 * the given connectors.
604 */
605
Chris Wilson1b894b52010-12-14 20:04:54 +0000606static bool intel_PLL_is_valid(struct drm_device *dev,
607 const intel_limit_t *limit,
608 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300610 if (clock->n < limit->n.min || limit->n.max < clock->n)
611 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400617 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200619 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300620 if (clock->m1 <= clock->m2)
621 INTELPllInvalid("m1 <= m2\n");
622
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200623 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400631 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
638 return true;
639}
640
Ma Lingd4906092009-03-18 20:13:27 +0800641static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200642i9xx_find_best_dpll(const intel_limit_t *limit,
643 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300648 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 int err = target;
651
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100658 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
Zhao Yakui42158662009-11-20 11:24:18 +0800671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200675 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800676 break;
677 for (clock.n = limit->n.min;
678 clock.n <= limit->n.max; clock.n++) {
679 for (clock.p1 = limit->p1.min;
680 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 int this_err;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000684 if (!intel_PLL_is_valid(dev, limit,
685 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800687 if (match_clock &&
688 clock.p != match_clock->p)
689 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
691 this_err = abs(clock.dot - target);
692 if (this_err < err) {
693 *best_clock = clock;
694 err = this_err;
695 }
696 }
697 }
698 }
699 }
700
701 return (err != target);
702}
703
Ma Lingd4906092009-03-18 20:13:27 +0800704static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200705pnv_find_best_dpll(const intel_limit_t *limit,
706 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200707 int target, int refclk, intel_clock_t *match_clock,
708 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200709{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300711 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 intel_clock_t clock;
713 int err = target;
714
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 /*
717 * For LVDS just rely on its current settings for dual-channel.
718 * We haven't figured out how to reliably set up different
719 * single/dual channel state, if we even can.
720 */
721 if (intel_is_dual_link_lvds(dev))
722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
732 memset(best_clock, 0, sizeof(*best_clock));
733
734 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
735 clock.m1++) {
736 for (clock.m2 = limit->m2.min;
737 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.n = limit->n.min;
739 clock.n <= limit->n.max; clock.n++) {
740 for (clock.p1 = limit->p1.min;
741 clock.p1 <= limit->p1.max; clock.p1++) {
742 int this_err;
743
744 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 if (!intel_PLL_is_valid(dev, limit,
746 &clock))
747 continue;
748 if (match_clock &&
749 clock.p != match_clock->p)
750 continue;
751
752 this_err = abs(clock.dot - target);
753 if (this_err < err) {
754 *best_clock = clock;
755 err = this_err;
756 }
757 }
758 }
759 }
760 }
761
762 return (err != target);
763}
764
Ma Lingd4906092009-03-18 20:13:27 +0800765static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200766g4x_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800770{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300772 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800773 intel_clock_t clock;
774 int max_n;
775 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400776 /* approximately equals target * 0.00585 */
777 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800778 found = false;
779
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200780 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100781 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800782 clock.p2 = limit->p2.p2_fast;
783 else
784 clock.p2 = limit->p2.p2_slow;
785 } else {
786 if (target < limit->p2.dot_limit)
787 clock.p2 = limit->p2.p2_slow;
788 else
789 clock.p2 = limit->p2.p2_fast;
790 }
791
792 memset(best_clock, 0, sizeof(*best_clock));
793 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200794 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200796 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800797 for (clock.m1 = limit->m1.max;
798 clock.m1 >= limit->m1.min; clock.m1--) {
799 for (clock.m2 = limit->m2.max;
800 clock.m2 >= limit->m2.min; clock.m2--) {
801 for (clock.p1 = limit->p1.max;
802 clock.p1 >= limit->p1.min; clock.p1--) {
803 int this_err;
804
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200805 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800808 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000809
810 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800811 if (this_err < err_most) {
812 *best_clock = clock;
813 err_most = this_err;
814 max_n = clock.n;
815 found = true;
816 }
817 }
818 }
819 }
820 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800821 return found;
822}
Ma Lingd4906092009-03-18 20:13:27 +0800823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824/*
825 * Check if the calculated PLL configuration is more optimal compared to the
826 * best configuration and error found so far. Return the calculated error.
827 */
828static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
829 const intel_clock_t *calculated_clock,
830 const intel_clock_t *best_clock,
831 unsigned int best_error_ppm,
832 unsigned int *error_ppm)
833{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200834 /*
835 * For CHV ignore the error and consider only the P value.
836 * Prefer a bigger P value based on HW requirements.
837 */
838 if (IS_CHERRYVIEW(dev)) {
839 *error_ppm = 0;
840
841 return calculated_clock->p > best_clock->p;
842 }
843
Imre Deak24be4e42015-03-17 11:40:04 +0200844 if (WARN_ON_ONCE(!target_freq))
845 return false;
846
Imre Deakd5dd62b2015-03-17 11:40:03 +0200847 *error_ppm = div_u64(1000000ULL *
848 abs(target_freq - calculated_clock->dot),
849 target_freq);
850 /*
851 * Prefer a better P value over a better (smaller) error if the error
852 * is small. Ensure this preference for future configurations too by
853 * setting the error to 0.
854 */
855 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
856 *error_ppm = 0;
857
858 return true;
859 }
860
861 return *error_ppm + 10 < best_error_ppm;
862}
863
Zhenyu Wang2c072452009-06-05 15:38:42 +0800864static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200865vlv_find_best_dpll(const intel_limit_t *limit,
866 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200867 int target, int refclk, intel_clock_t *match_clock,
868 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300871 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300872 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300874 /* min update 19.2 MHz */
875 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300876 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700877
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878 target *= 5; /* fast clock */
879
880 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881
882 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300883 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300884 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300885 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300886 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300887 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300891
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
893 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300894
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300895 vlv_clock(refclk, &clock);
896
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300897 if (!intel_PLL_is_valid(dev, limit,
898 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899 continue;
900
Imre Deakd5dd62b2015-03-17 11:40:03 +0200901 if (!vlv_PLL_is_optimal(dev, target,
902 &clock,
903 best_clock,
904 bestppm, &ppm))
905 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906
Imre Deakd5dd62b2015-03-17 11:40:03 +0200907 *best_clock = clock;
908 bestppm = ppm;
909 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910 }
911 }
912 }
913 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700914
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300915 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700916}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200919chv_find_best_dpll(const intel_limit_t *limit,
920 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 int target, int refclk, intel_clock_t *match_clock,
922 intel_clock_t *best_clock)
923{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300925 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200926 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300927 intel_clock_t clock;
928 uint64_t m2;
929 int found = false;
930
931 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200932 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300933
934 /*
935 * Based on hardware doc, the n always set to 1, and m1 always
936 * set to 2. If requires to support 200Mhz refclk, we need to
937 * revisit this because n may not 1 anymore.
938 */
939 clock.n = 1, clock.m1 = 2;
940 target *= 5; /* fast clock */
941
942 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
943 for (clock.p2 = limit->p2.p2_fast;
944 clock.p2 >= limit->p2.p2_slow;
945 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
948 clock.p = clock.p1 * clock.p2;
949
950 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
951 clock.n) << 22, refclk * clock.m1);
952
953 if (m2 > INT_MAX/clock.m1)
954 continue;
955
956 clock.m2 = m2;
957
958 chv_clock(refclk, &clock);
959
960 if (!intel_PLL_is_valid(dev, limit, &clock))
961 continue;
962
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
964 best_error_ppm, &error_ppm))
965 continue;
966
967 *best_clock = clock;
968 best_error_ppm = error_ppm;
969 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300970 }
971 }
972
973 return found;
974}
975
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200976bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
977 intel_clock_t *best_clock)
978{
979 int refclk = i9xx_get_refclk(crtc_state, 0);
980
981 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
982 target_clock, refclk, NULL, best_clock);
983}
984
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985bool intel_crtc_active(struct drm_crtc *crtc)
986{
987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
988
989 /* Be paranoid as we can arrive here with only partial
990 * state retrieved from the hardware during setup.
991 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100992 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993 * as Haswell has gained clock readout/fastboot support.
994 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000995 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300996 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700997 *
998 * FIXME: The intel_crtc->active here should be switched to
999 * crtc->state->active once we have proper CRTC states wired up
1000 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001003 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001004}
1005
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1007 enum pipe pipe)
1008{
1009 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001012 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001013}
1014
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1016{
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u32 reg = PIPEDSL(pipe);
1019 u32 line1, line2;
1020 u32 line_mask;
1021
1022 if (IS_GEN2(dev))
1023 line_mask = DSL_LINEMASK_GEN2;
1024 else
1025 line_mask = DSL_LINEMASK_GEN3;
1026
1027 line1 = I915_READ(reg) & line_mask;
1028 mdelay(5);
1029 line2 = I915_READ(reg) & line_mask;
1030
1031 return line1 == line2;
1032}
1033
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034/*
1035 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001036 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037 *
1038 * After disabling a pipe, we can't wait for vblank in the usual way,
1039 * spinning on the vblank interrupt status bit, since we won't actually
1040 * see an interrupt when the pipe is disabled.
1041 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 * On Gen4 and above:
1043 * wait for the pipe register state bit to turn off
1044 *
1045 * Otherwise:
1046 * wait for the display line value to settle (it usually
1047 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001048 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001050static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001051{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001052 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001053 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001054 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001058 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001061 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1062 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001063 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001066 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001067 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001069}
1070
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001071/*
1072 * ibx_digital_port_connected - is the specified port connected?
1073 * @dev_priv: i915 private structure
1074 * @port: the port to test
1075 *
1076 * Returns true if @port is connected, false otherwise.
1077 */
1078bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1079 struct intel_digital_port *port)
1080{
1081 u32 bit;
1082
Damien Lespiauc36346e2012-12-13 16:09:03 +00001083 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001084 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001085 case PORT_B:
1086 bit = SDE_PORTB_HOTPLUG;
1087 break;
1088 case PORT_C:
1089 bit = SDE_PORTC_HOTPLUG;
1090 break;
1091 case PORT_D:
1092 bit = SDE_PORTD_HOTPLUG;
1093 break;
1094 default:
1095 return true;
1096 }
1097 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001098 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001099 case PORT_B:
1100 bit = SDE_PORTB_HOTPLUG_CPT;
1101 break;
1102 case PORT_C:
1103 bit = SDE_PORTC_HOTPLUG_CPT;
1104 break;
1105 case PORT_D:
1106 bit = SDE_PORTD_HOTPLUG_CPT;
1107 break;
1108 default:
1109 return true;
1110 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001111 }
1112
1113 return I915_READ(SDEISR) & bit;
1114}
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static const char *state_string(bool enabled)
1117{
1118 return enabled ? "on" : "off";
1119}
1120
1121/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001122void assert_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124{
1125 int reg;
1126 u32 val;
1127 bool cur_state;
1128
1129 reg = DPLL(pipe);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001132 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133 "PLL state assertion failure (expected %s, current %s)\n",
1134 state_string(state), state_string(cur_state));
1135}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
Jani Nikula23538ef2013-08-27 15:12:22 +03001137/* XXX: the dsi pll is shared between MIPI DSI ports */
1138static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1139{
1140 u32 val;
1141 bool cur_state;
1142
1143 mutex_lock(&dev_priv->dpio_lock);
1144 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1145 mutex_unlock(&dev_priv->dpio_lock);
1146
1147 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 "DSI PLL state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1153#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1154
Daniel Vetter55607e82013-06-16 21:42:39 +02001155struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001156intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001157{
Daniel Vettere2b78262013-06-07 23:10:03 +02001158 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001160 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001161 return NULL;
1162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001163 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001164}
1165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001167void assert_shared_dpll(struct drm_i915_private *dev_priv,
1168 struct intel_shared_dpll *pll,
1169 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001170{
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001172 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001173
Chris Wilson92b27b02012-05-20 18:10:50 +01001174 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001175 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001176 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177
Daniel Vetter53589012013-06-05 13:34:16 +02001178 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001180 "%s assertion failure (expected %s, current %s)\n",
1181 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
1187 int reg;
1188 u32 val;
1189 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1191 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001192
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001193 if (HAS_DDI(dev_priv->dev)) {
1194 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001196 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001197 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001198 } else {
1199 reg = FDI_TX_CTL(pipe);
1200 val = I915_READ(reg);
1201 cur_state = !!(val & FDI_TX_ENABLE);
1202 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001203 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 "FDI TX state assertion failure (expected %s, current %s)\n",
1205 state_string(state), state_string(cur_state));
1206}
1207#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1208#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1209
1210static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
1212{
1213 int reg;
1214 u32 val;
1215 bool cur_state;
1216
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001217 reg = FDI_RX_CTL(pipe);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 "FDI RX state assertion failure (expected %s, current %s)\n",
1222 state_string(state), state_string(cur_state));
1223}
1224#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1225#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1226
1227static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
1229{
1230 int reg;
1231 u32 val;
1232
1233 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001234 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 return;
1236
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001237 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001238 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001239 return;
1240
Jesse Barnes040484a2011-01-03 12:14:26 -08001241 reg = FDI_TX_CTL(pipe);
1242 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001244}
1245
Daniel Vetter55607e82013-06-16 21:42:39 +02001246void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001248{
1249 int reg;
1250 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001252
1253 reg = FDI_RX_CTL(pipe);
1254 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001255 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001257 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1258 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001259}
1260
Daniel Vetterb680c372014-09-19 18:27:27 +02001261void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001263{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001264 struct drm_device *dev = dev_priv->dev;
1265 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 u32 val;
1267 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001268 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 if (WARN_ON(HAS_DDI(dev)))
1271 return;
1272
1273 if (HAS_PCH_SPLIT(dev)) {
1274 u32 port_sel;
1275
Jesse Barnesea0760c2011-01-04 15:09:32 -08001276 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001277 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1278
1279 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1280 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1281 panel_pipe = PIPE_B;
1282 /* XXX: else fix for eDP */
1283 } else if (IS_VALLEYVIEW(dev)) {
1284 /* presumably write lock depends on pipe, not port select */
1285 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1286 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 } else {
1288 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1290 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 }
1292
1293 val = I915_READ(pp_reg);
1294 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001295 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 locked = false;
1297
Rob Clarke2c719b2014-12-15 13:56:32 -05001298 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001300 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301}
1302
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303static void assert_cursor(struct drm_i915_private *dev_priv,
1304 enum pipe pipe, bool state)
1305{
1306 struct drm_device *dev = dev_priv->dev;
1307 bool cur_state;
1308
Paulo Zanonid9d82082014-02-27 16:30:56 -03001309 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001310 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001311 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001312 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001313
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1316 pipe_name(pipe), state_string(state), state_string(cur_state));
1317}
1318#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1319#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1320
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001321void assert_pipe(struct drm_i915_private *dev_priv,
1322 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001323{
1324 int reg;
1325 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001327 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1328 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001330 /* if we need the pipe quirk it must be always on */
1331 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1332 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001333 state = true;
1334
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001335 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001336 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001337 cur_state = false;
1338 } else {
1339 reg = PIPECONF(cpu_transcoder);
1340 val = I915_READ(reg);
1341 cur_state = !!(val & PIPECONF_ENABLE);
1342 }
1343
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001346 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347}
1348
Chris Wilson931872f2012-01-16 23:01:13 +00001349static void assert_plane(struct drm_i915_private *dev_priv,
1350 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351{
1352 int reg;
1353 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001354 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355
1356 reg = DSPCNTR(plane);
1357 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001358 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001359 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001360 "plane %c assertion failure (expected %s, current %s)\n",
1361 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362}
1363
Chris Wilson931872f2012-01-16 23:01:13 +00001364#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1365#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1366
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe)
1369{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001370 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 int reg, i;
1372 u32 val;
1373 int cur_pipe;
1374
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 /* Primary planes are fixed to pipes on gen4+ */
1376 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001377 reg = DSPCNTR(pipe);
1378 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001380 "plane %c assertion failure, should be disabled but not\n",
1381 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001382 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001383 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001386 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 reg = DSPCNTR(i);
1388 val = I915_READ(reg);
1389 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1390 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001394 }
1395}
1396
Jesse Barnes19332d72013-03-28 09:55:38 -07001397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001401 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001402 u32 val;
1403
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001406 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001408 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1409 sprite, pipe_name(pipe));
1410 }
1411 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001412 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001417 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001418 }
1419 } else if (INTEL_INFO(dev)->gen >= 7) {
1420 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001421 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001423 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 plane_name(pipe), pipe_name(pipe));
1425 } else if (INTEL_INFO(dev)->gen >= 5) {
1426 reg = DVSCNTR(pipe);
1427 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001428 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1430 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001431 }
1432}
1433
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001434static void assert_vblank_disabled(struct drm_crtc *crtc)
1435{
Rob Clarke2c719b2014-12-15 13:56:32 -05001436 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001437 drm_crtc_vblank_put(crtc);
1438}
1439
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001440static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001441{
1442 u32 val;
1443 bool enabled;
1444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001446
Jesse Barnes92f25842011-01-04 15:09:34 -08001447 val = I915_READ(PCH_DREF_CONTROL);
1448 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1449 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001451}
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001455{
1456 int reg;
1457 u32 val;
1458 bool enabled;
1459
Daniel Vetterab9412b2013-05-03 11:49:46 +02001460 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001461 val = I915_READ(reg);
1462 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001463 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001464 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1465 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466}
1467
Keith Packard4e634382011-08-06 10:39:45 -07001468static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001470{
1471 if ((val & DP_PORT_EN) == 0)
1472 return false;
1473
1474 if (HAS_PCH_CPT(dev_priv->dev)) {
1475 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1476 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1477 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1478 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001479 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1480 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1481 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001482 } else {
1483 if ((val & DP_PIPE_MASK) != (pipe << 30))
1484 return false;
1485 }
1486 return true;
1487}
1488
Keith Packard1519b992011-08-06 10:35:34 -07001489static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe, u32 val)
1491{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
1494
1495 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001496 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001497 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001498 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1499 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1500 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001501 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
1504 }
1505 return true;
1506}
1507
1508static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe, u32 val)
1510{
1511 if ((val & LVDS_PORT_EN) == 0)
1512 return false;
1513
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
1524static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1525 enum pipe pipe, u32 val)
1526{
1527 if ((val & ADPA_DAC_ENABLE) == 0)
1528 return false;
1529 if (HAS_PCH_CPT(dev_priv->dev)) {
1530 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1531 return false;
1532 } else {
1533 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1534 return false;
1535 }
1536 return true;
1537}
1538
Jesse Barnes291906f2011-02-02 12:28:03 -08001539static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001540 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001541{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001542 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001544 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001545 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001546
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001548 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001549 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001550}
1551
1552static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1553 enum pipe pipe, int reg)
1554{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001555 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001557 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001561 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001562 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001563}
1564
1565static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1566 enum pipe pipe)
1567{
1568 int reg;
1569 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
Keith Packardf0575e92011-07-25 22:12:43 -07001571 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001574
1575 reg = PCH_ADPA;
1576 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001577 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001579 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
1581 reg = PCH_LVDS;
1582 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Paulo Zanonie2debe92013-02-18 19:00:27 -03001587 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001590}
1591
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001592static void intel_init_dpio(struct drm_device *dev)
1593{
1594 struct drm_i915_private *dev_priv = dev->dev_private;
1595
1596 if (!IS_VALLEYVIEW(dev))
1597 return;
1598
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001599 /*
1600 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1601 * CHV x1 PHY (DP/HDMI D)
1602 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1603 */
1604 if (IS_CHERRYVIEW(dev)) {
1605 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1607 } else {
1608 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1609 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001610}
1611
Ville Syrjäläd288f652014-10-28 13:20:22 +02001612static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001613 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614{
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 struct drm_device *dev = crtc->base.dev;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001618 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001621
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001623 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1624
1625 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001626 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628
Daniel Vetter426115c2013-07-11 22:13:42 +02001629 I915_WRITE(reg, dpll);
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1634 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001637 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001638
1639 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001640 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001641 POSTING_READ(reg);
1642 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001643 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001646 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
1649}
1650
Ville Syrjäläd288f652014-10-28 13:20:22 +02001651static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001652 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001653{
1654 struct drm_device *dev = crtc->base.dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 int pipe = crtc->pipe;
1657 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 u32 tmp;
1659
1660 assert_pipe_disabled(dev_priv, crtc->pipe);
1661
1662 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1663
1664 mutex_lock(&dev_priv->dpio_lock);
1665
1666 /* Enable back the 10bit clock to display controller */
1667 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1668 tmp |= DPIO_DCLKP_EN;
1669 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1670
1671 /*
1672 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1673 */
1674 udelay(1);
1675
1676 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001677 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001678
1679 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001680 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681 DRM_ERROR("PLL %d failed to lock\n", pipe);
1682
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001684 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001685 POSTING_READ(DPLL_MD(pipe));
1686
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001687 mutex_unlock(&dev_priv->dpio_lock);
1688}
1689
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690static int intel_num_dvo_pipes(struct drm_device *dev)
1691{
1692 struct intel_crtc *crtc;
1693 int count = 0;
1694
1695 for_each_intel_crtc(dev, crtc)
1696 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001697 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001698
1699 return count;
1700}
1701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001703{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 struct drm_device *dev = crtc->base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001707 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001708
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001710
1711 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001712 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
1714 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715 if (IS_MOBILE(dev) && !IS_I830(dev))
1716 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718 /* Enable DVO 2x clock on both PLLs if necessary */
1719 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1720 /*
1721 * It appears to be important that we don't enable this
1722 * for the current pipe before otherwise configuring the
1723 * PLL. No idea how this should be handled if multiple
1724 * DVO outputs are enabled simultaneosly.
1725 */
1726 dpll |= DPLL_DVO_2X_MODE;
1727 I915_WRITE(DPLL(!crtc->pipe),
1728 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1729 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001730
1731 /* Wait for the clocks to stabilize. */
1732 POSTING_READ(reg);
1733 udelay(150);
1734
1735 if (INTEL_INFO(dev)->gen >= 4) {
1736 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001737 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001738 } else {
1739 /* The pixel multiplier can only be updated once the
1740 * DPLL is enabled and the clocks are stable.
1741 *
1742 * So write it again.
1743 */
1744 I915_WRITE(reg, dpll);
1745 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746
1747 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001751 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 POSTING_READ(reg);
1753 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001754 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 POSTING_READ(reg);
1756 udelay(150); /* wait for warmup */
1757}
1758
1759/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001760 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001761 * @dev_priv: i915 private structure
1762 * @pipe: pipe PLL to disable
1763 *
1764 * Disable the PLL for @pipe, making sure the pipe is off first.
1765 *
1766 * Note! This is for pre-ILK only.
1767 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001768static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001769{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001770 struct drm_device *dev = crtc->base.dev;
1771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 enum pipe pipe = crtc->pipe;
1773
1774 /* Disable DVO 2x clock on both PLLs if necessary */
1775 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001776 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001777 intel_num_dvo_pipes(dev) == 1) {
1778 I915_WRITE(DPLL(PIPE_B),
1779 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1780 I915_WRITE(DPLL(PIPE_A),
1781 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1782 }
1783
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001784 /* Don't disable pipe or pipe PLLs if needed */
1785 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1786 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787 return;
1788
1789 /* Make sure the pipe isn't still relying on us */
1790 assert_pipe_disabled(dev_priv, pipe);
1791
Daniel Vetter50b44a42013-06-05 13:34:33 +02001792 I915_WRITE(DPLL(pipe), 0);
1793 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794}
1795
Jesse Barnesf6071162013-10-01 10:41:38 -07001796static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1797{
1798 u32 val = 0;
1799
1800 /* Make sure the pipe isn't still relying on us */
1801 assert_pipe_disabled(dev_priv, pipe);
1802
Imre Deake5cbfbf2014-01-09 17:08:16 +02001803 /*
1804 * Leave integrated clock source and reference clock enabled for pipe B.
1805 * The latter is needed for VGA hotplug / manual detection.
1806 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001807 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001809 I915_WRITE(DPLL(pipe), val);
1810 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811
1812}
1813
1814static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1815{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001816 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001817 u32 val;
1818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Make sure the pipe isn't still relying on us */
1820 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001821
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001823 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 mutex_lock(&dev_priv->dpio_lock);
1830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
Ville Syrjälä61407f62014-05-27 16:32:55 +03001836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
Ville Syrjäläd7520482014-04-09 13:28:59 +03001847 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001848}
1849
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853{
1854 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 switch (dport->port) {
1858 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001861 break;
1862 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001864 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001865 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001870 break;
1871 default:
1872 BUG();
1873 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001874
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878}
1879
Daniel Vetterb14b1052014-04-24 23:55:13 +02001880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001886 if (WARN_ON(pll == NULL))
1887 return;
1888
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001889 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001899/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001900 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001908{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001912
Daniel Vetter87a875b2013-06-05 13:34:19 +02001913 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001914 return;
1915
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001916 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001918
Damien Lespiau74dd6922014-07-29 18:06:17 +01001919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001920 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001921 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001922
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (pll->active++) {
1924 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001926 return;
1927 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001928 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001933 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001935}
1936
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001938{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001942
Jesse Barnes92f25842011-01-04 15:09:34 -08001943 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001945 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001946 return;
1947
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001948 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001949 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Daniel Vetter46edb022013-06-05 13:34:12 +02001951 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1952 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001953 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954
Chris Wilson48da64a2012-05-13 20:16:12 +01001955 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001957 return;
1958 }
1959
Daniel Vettere9d69442013-06-05 13:34:15 +02001960 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001961 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001962 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964
Daniel Vetter46edb022013-06-05 13:34:12 +02001965 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001966 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001968
1969 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001972static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1973 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001974{
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001976 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001981 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001984 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001985 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001986
1987 /* FDI must be feeding us bits for PCH ports */
1988 assert_fdi_tx_enabled(dev_priv, pipe);
1989 assert_fdi_rx_enabled(dev_priv, pipe);
1990
Daniel Vetter23670b322012-11-01 09:15:30 +01001991 if (HAS_PCH_CPT(dev)) {
1992 /* Workaround: Set the timing override bit before enabling the
1993 * pch transcoder. */
1994 reg = TRANS_CHICKEN2(pipe);
1995 val = I915_READ(reg);
1996 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1997 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001998 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001999
Daniel Vetterab9412b2013-05-03 11:49:46 +02002000 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002001 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003
2004 if (HAS_PCH_IBX(dev_priv->dev)) {
2005 /*
2006 * make the BPC in transcoder be consistent with
2007 * that in pipeconf reg.
2008 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002009 val &= ~PIPECONF_BPC_MASK;
2010 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002011 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002012
2013 val &= ~TRANS_INTERLACE_MASK;
2014 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002015 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002016 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002017 val |= TRANS_LEGACY_INTERLACED_ILK;
2018 else
2019 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002020 else
2021 val |= TRANS_PROGRESSIVE;
2022
Jesse Barnes040484a2011-01-03 12:14:26 -08002023 I915_WRITE(reg, val | TRANS_ENABLE);
2024 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002025 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002026}
2027
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032
2033 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002034 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002037 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002040 /* Workaround: set timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
2044
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002045 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002046 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002047
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002048 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2049 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002050 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051 else
2052 val |= TRANS_PROGRESSIVE;
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 I915_WRITE(LPT_TRANSCONF, val);
2055 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002056 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002057}
2058
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002059static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002061{
Daniel Vetter23670b322012-11-01 09:15:30 +01002062 struct drm_device *dev = dev_priv->dev;
2063 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002064
2065 /* FDI relies on the transcoder */
2066 assert_fdi_tx_disabled(dev_priv, pipe);
2067 assert_fdi_rx_disabled(dev_priv, pipe);
2068
Jesse Barnes291906f2011-02-02 12:28:03 -08002069 /* Ports must be off as well */
2070 assert_pch_ports_disabled(dev_priv, pipe);
2071
Daniel Vetterab9412b2013-05-03 11:49:46 +02002072 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002073 val = I915_READ(reg);
2074 val &= ~TRANS_ENABLE;
2075 I915_WRITE(reg, val);
2076 /* wait for PCH transcoder off, transcoder state */
2077 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002078 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002079
2080 if (!HAS_PCH_IBX(dev)) {
2081 /* Workaround: Clear the timing override chicken bit again. */
2082 reg = TRANS_CHICKEN2(pipe);
2083 val = I915_READ(reg);
2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2085 I915_WRITE(reg, val);
2086 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002087}
2088
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002089static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002090{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 u32 val;
2092
Daniel Vetterab9412b2013-05-03 11:49:46 +02002093 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002094 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002095 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002097 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002098 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002099
2100 /* Workaround: clear timing override bit. */
2101 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002102 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002103 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002104}
2105
2106/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002107 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002108 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002113static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114{
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 struct drm_device *dev = crtc->base.dev;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2119 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002120 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 int reg;
2122 u32 val;
2123
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002124 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002125 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002126 assert_sprites_disabled(dev_priv, pipe);
2127
Paulo Zanoni681e5812012-12-06 11:12:38 -02002128 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002129 pch_transcoder = TRANSCODER_A;
2130 else
2131 pch_transcoder = pipe;
2132
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133 /*
2134 * A pipe without a PLL won't actually be able to drive bits from
2135 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2136 * need the check.
2137 */
Imre Deak50360402015-01-16 00:55:16 -08002138 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002139 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002140 assert_dsi_pll_enabled(dev_priv);
2141 else
2142 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002143 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002144 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002146 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002147 assert_fdi_tx_pll_enabled(dev_priv,
2148 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002149 }
2150 /* FIXME: assert CPU port conditions for SNB+ */
2151 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002153 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002156 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2157 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002158 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002159 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002160
2161 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002162 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163}
2164
2165/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002166 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002167 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169 * Disable the pipe of @crtc, making sure that various hardware
2170 * specific requirements are met, if applicable, e.g. plane
2171 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172 *
2173 * Will wait until the pipe has shut down before returning.
2174 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002178 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002179 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 int reg;
2181 u32 val;
2182
2183 /*
2184 * Make sure planes won't keep trying to pump pixels to us,
2185 * or we might hang the display.
2186 */
2187 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002188 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002189 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002191 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002192 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002193 if ((val & PIPECONF_ENABLE) == 0)
2194 return;
2195
Ville Syrjälä67adc642014-08-15 01:21:57 +03002196 /*
2197 * Double wide has implications for planes
2198 * so best keep it disabled when not needed.
2199 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002200 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 val &= ~PIPECONF_DOUBLE_WIDE;
2202
2203 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002204 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2205 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_ENABLE;
2207
2208 I915_WRITE(reg, val);
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002211}
2212
Keith Packardd74362c2011-07-28 14:47:14 -07002213/*
2214 * Plane regs are double buffered, going from enabled->disabled needs a
2215 * trigger in order to latch. The display address reg provides this.
2216 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002217void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2218 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002219{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002220 struct drm_device *dev = dev_priv->dev;
2221 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002222
2223 I915_WRITE(reg, I915_READ(reg));
2224 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002225}
2226
Jesse Barnesb24e7172011-01-04 15:09:30 -08002227/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002228 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002229 * @plane: plane to be enabled
2230 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002231 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002232 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002233 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002234static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2235 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002236{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002237 struct drm_device *dev = plane->dev;
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002240
2241 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002242 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002243 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002244
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002245 dev_priv->display.update_primary_plane(crtc, plane->fb,
2246 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002247}
2248
Chris Wilson693db182013-03-05 14:52:39 +00002249static bool need_vtd_wa(struct drm_device *dev)
2250{
2251#ifdef CONFIG_INTEL_IOMMU
2252 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2253 return true;
2254#endif
2255 return false;
2256}
2257
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002258unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2260 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 unsigned int tile_height;
2263 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 switch (fb_format_modifier) {
2266 case DRM_FORMAT_MOD_NONE:
2267 tile_height = 1;
2268 break;
2269 case I915_FORMAT_MOD_X_TILED:
2270 tile_height = IS_GEN2(dev) ? 16 : 8;
2271 break;
2272 case I915_FORMAT_MOD_Y_TILED:
2273 tile_height = 32;
2274 break;
2275 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002276 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2277 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002278 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002279 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002280 tile_height = 64;
2281 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002282 case 2:
2283 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002284 tile_height = 32;
2285 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002286 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002287 tile_height = 16;
2288 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002289 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002290 WARN_ONCE(1,
2291 "128-bit pixels are not supported for display!");
2292 tile_height = 16;
2293 break;
2294 }
2295 break;
2296 default:
2297 MISSING_CASE(fb_format_modifier);
2298 tile_height = 1;
2299 break;
2300 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002301
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002302 return tile_height;
2303}
2304
2305unsigned int
2306intel_fb_align_height(struct drm_device *dev, unsigned int height,
2307 uint32_t pixel_format, uint64_t fb_format_modifier)
2308{
2309 return ALIGN(height, intel_tile_height(dev, pixel_format,
2310 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002311}
2312
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313static int
2314intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2315 const struct drm_plane_state *plane_state)
2316{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002317 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002318
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002319 *view = i915_ggtt_view_normal;
2320
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002321 if (!plane_state)
2322 return 0;
2323
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002324 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002325 return 0;
2326
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002327 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002328
2329 info->height = fb->height;
2330 info->pixel_format = fb->pixel_format;
2331 info->pitch = fb->pitches[0];
2332 info->fb_modifier = fb->modifier[0];
2333
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002334 return 0;
2335}
2336
Chris Wilson127bd2a2010-07-23 23:32:05 +01002337int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002338intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2339 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002340 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002341 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002343 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002344 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002345 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002346 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 u32 alignment;
2348 int ret;
2349
Matt Roperebcdd392014-07-09 16:22:11 -07002350 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2351
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002352 switch (fb->modifier[0]) {
2353 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002354 if (INTEL_INFO(dev)->gen >= 9)
2355 alignment = 256 * 1024;
2356 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002357 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002358 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002359 alignment = 4 * 1024;
2360 else
2361 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002362 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002363 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002364 if (INTEL_INFO(dev)->gen >= 9)
2365 alignment = 256 * 1024;
2366 else {
2367 /* pin() will align the object as required by fence */
2368 alignment = 0;
2369 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002370 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002371 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002372 case I915_FORMAT_MOD_Yf_TILED:
2373 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2374 "Y tiling bo slipped through, driver bug!\n"))
2375 return -EINVAL;
2376 alignment = 1 * 1024 * 1024;
2377 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002378 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002379 MISSING_CASE(fb->modifier[0]);
2380 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381 }
2382
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002383 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2384 if (ret)
2385 return ret;
2386
Chris Wilson693db182013-03-05 14:52:39 +00002387 /* Note that the w/a also requires 64 PTE of padding following the
2388 * bo. We currently fill all unused PTE with the shadow page and so
2389 * we should always have valid PTE following the scanout preventing
2390 * the VT-d warning.
2391 */
2392 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2393 alignment = 256 * 1024;
2394
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002395 /*
2396 * Global gtt pte registers are special registers which actually forward
2397 * writes to a chunk of system memory. Which means that there is no risk
2398 * that the register values disappear as soon as we call
2399 * intel_runtime_pm_put(), so it is correct to wrap only the
2400 * pin/unpin/fence and not more.
2401 */
2402 intel_runtime_pm_get(dev_priv);
2403
Chris Wilsonce453d82011-02-21 14:43:56 +00002404 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002405 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002406 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002407 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002408 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409
2410 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2411 * fence, whereas 965+ only requires a fence if using
2412 * framebuffer compression. For simplicity, we always install
2413 * a fence as the cost is not that onerous.
2414 */
Chris Wilson06d98132012-04-17 15:31:24 +01002415 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002416 if (ret)
2417 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002419 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002420
Chris Wilsonce453d82011-02-21 14:43:56 +00002421 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002423 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002424
2425err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002426 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002427err_interruptible:
2428 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
2438 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439
Matt Roperebcdd392014-07-09 16:22:11 -07002440 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2441
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2443 WARN_ONCE(ret, "Couldn't get view from plane state!");
2444
Chris Wilson1690e1e2011-12-14 13:57:08 +01002445 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002451unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2452 unsigned int tiling_mode,
2453 unsigned int cpp,
2454 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455{
Chris Wilsonbc752862013-02-21 20:04:31 +00002456 if (tiling_mode != I915_TILING_NONE) {
2457 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 tile_rows = *y / 8;
2460 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 tiles = *x / (512/cpp);
2463 *x %= 512/cpp;
2464
2465 return tile_rows * pitch * 8 + tiles * 4096;
2466 } else {
2467 unsigned int offset;
2468
2469 offset = *y * pitch + *x * cpp;
2470 *y = 0;
2471 *x = (offset & 4095) / cpp;
2472 return offset & -4096;
2473 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002474}
2475
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002476static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002477{
2478 switch (format) {
2479 case DISPPLANE_8BPP:
2480 return DRM_FORMAT_C8;
2481 case DISPPLANE_BGRX555:
2482 return DRM_FORMAT_XRGB1555;
2483 case DISPPLANE_BGRX565:
2484 return DRM_FORMAT_RGB565;
2485 default:
2486 case DISPPLANE_BGRX888:
2487 return DRM_FORMAT_XRGB8888;
2488 case DISPPLANE_RGBX888:
2489 return DRM_FORMAT_XBGR8888;
2490 case DISPPLANE_BGRX101010:
2491 return DRM_FORMAT_XRGB2101010;
2492 case DISPPLANE_RGBX101010:
2493 return DRM_FORMAT_XBGR2101010;
2494 }
2495}
2496
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002497static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2498{
2499 switch (format) {
2500 case PLANE_CTL_FORMAT_RGB_565:
2501 return DRM_FORMAT_RGB565;
2502 default:
2503 case PLANE_CTL_FORMAT_XRGB_8888:
2504 if (rgb_order) {
2505 if (alpha)
2506 return DRM_FORMAT_ABGR8888;
2507 else
2508 return DRM_FORMAT_XBGR8888;
2509 } else {
2510 if (alpha)
2511 return DRM_FORMAT_ARGB8888;
2512 else
2513 return DRM_FORMAT_XRGB8888;
2514 }
2515 case PLANE_CTL_FORMAT_XRGB_2101010:
2516 if (rgb_order)
2517 return DRM_FORMAT_XBGR2101010;
2518 else
2519 return DRM_FORMAT_XRGB2101010;
2520 }
2521}
2522
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002523static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002524intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2525 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002526{
2527 struct drm_device *dev = crtc->base.dev;
2528 struct drm_i915_gem_object *obj = NULL;
2529 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002530 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2532 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2533 PAGE_SIZE);
2534
2535 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Chris Wilsonff2652e2014-03-10 08:07:02 +00002537 if (plane_config->size == 0)
2538 return false;
2539
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2541 base_aligned,
2542 base_aligned,
2543 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau49af4492015-01-20 12:51:44 +00002547 obj->tiling_mode = plane_config->tiling;
2548 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 mode_cmd.pixel_format = fb->pixel_format;
2552 mode_cmd.width = fb->width;
2553 mode_cmd.height = fb->height;
2554 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002555 mode_cmd.modifier[0] = fb->modifier[0];
2556 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557
2558 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002559 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 DRM_DEBUG_KMS("intel fb init failed\n");
2562 goto out_unref_obj;
2563 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565
Daniel Vetterf6936e22015-03-26 12:17:05 +01002566 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568
2569out_unref_obj:
2570 drm_gem_object_unreference(&obj->base);
2571 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572 return false;
2573}
2574
Matt Roperafd65eb2015-02-03 13:10:04 -08002575/* Update plane->state->fb to match plane->fb after driver-internal updates */
2576static void
2577update_state_fb(struct drm_plane *plane)
2578{
2579 if (plane->fb == plane->state->fb)
2580 return;
2581
2582 if (plane->state->fb)
2583 drm_framebuffer_unreference(plane->state->fb);
2584 plane->state->fb = plane->fb;
2585 if (plane->state->fb)
2586 drm_framebuffer_reference(plane->state->fb);
2587}
2588
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002589static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2591 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592{
2593 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 struct drm_crtc *c;
2596 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002597 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 struct drm_plane *primary = intel_crtc->base.primary;
2599 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
Damien Lespiau2d140302015-02-05 17:22:18 +00002601 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602 return;
2603
Daniel Vetterf6936e22015-03-26 12:17:05 +01002604 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002605 fb = &plane_config->fb->base;
2606 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002607 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608
Damien Lespiau2d140302015-02-05 17:22:18 +00002609 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610
2611 /*
2612 * Failed to alloc the obj, check to see if we should share
2613 * an fb with another CRTC instead
2614 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002615 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 i = to_intel_crtc(c);
2617
2618 if (c == &intel_crtc->base)
2619 continue;
2620
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002622 continue;
2623
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 fb = c->primary->fb;
2625 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002626 continue;
2627
Daniel Vetter88595ac2015-03-26 12:42:24 +01002628 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630 drm_framebuffer_reference(fb);
2631 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002632 }
2633 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002634
2635 return;
2636
2637valid_fb:
2638 obj = intel_fb_obj(fb);
2639 if (obj->tiling_mode != I915_TILING_NONE)
2640 dev_priv->preserve_bios_swizzle = true;
2641
2642 primary->fb = fb;
2643 primary->state->crtc = &intel_crtc->base;
2644 primary->crtc = &intel_crtc->base;
2645 update_state_fb(primary);
2646 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002647}
2648
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002649static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2650 struct drm_framebuffer *fb,
2651 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002652{
2653 struct drm_device *dev = crtc->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002656 struct drm_plane *primary = crtc->primary;
2657 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002658 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002659 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002660 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002661 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002662 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302663 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002664
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002665 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002666 I915_WRITE(reg, 0);
2667 if (INTEL_INFO(dev)->gen >= 4)
2668 I915_WRITE(DSPSURF(plane), 0);
2669 else
2670 I915_WRITE(DSPADDR(plane), 0);
2671 POSTING_READ(reg);
2672 return;
2673 }
2674
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675 obj = intel_fb_obj(fb);
2676 if (WARN_ON(obj == NULL))
2677 return;
2678
2679 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2680
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 dspcntr = DISPPLANE_GAMMA_ENABLE;
2682
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002683 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684
2685 if (INTEL_INFO(dev)->gen < 4) {
2686 if (intel_crtc->pipe == PIPE_B)
2687 dspcntr |= DISPPLANE_SEL_PIPE_B;
2688
2689 /* pipesrc and dspsize control the size that is scaled from,
2690 * which should always be the user's requested size.
2691 */
2692 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002696 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2697 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002698 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2699 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002700 I915_WRITE(PRIMPOS(plane), 0);
2701 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 }
2703
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 switch (fb->pixel_format) {
2705 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002706 dspcntr |= DISPPLANE_8BPP;
2707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_RGB565:
2712 dspcntr |= DISPPLANE_BGRX565;
2713 break;
2714 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_BGRX888;
2716 break;
2717 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_RGBX888;
2719 break;
2720 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_BGRX101010;
2722 break;
2723 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002725 break;
2726 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002727 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002728 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 if (INTEL_INFO(dev)->gen >= 4 &&
2731 obj->tiling_mode != I915_TILING_NONE)
2732 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002734 if (IS_G4X(dev))
2735 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2736
Ville Syrjäläb98971272014-08-27 16:51:22 +03002737 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002738
Daniel Vetterc2c75132012-07-05 12:17:30 +02002739 if (INTEL_INFO(dev)->gen >= 4) {
2740 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002741 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002742 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002743 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002744 linear_offset -= intel_crtc->dspaddr_offset;
2745 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002746 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002747 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002748
Matt Roper8e7d6882015-01-21 16:35:41 -08002749 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302750 dspcntr |= DISPPLANE_ROTATE_180;
2751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002752 x += (intel_crtc->config->pipe_src_w - 1);
2753 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302754
2755 /* Finding the last pixel of the last line of the display
2756 data and adding to linear_offset*/
2757 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002758 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2759 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302760 }
2761
2762 I915_WRITE(reg, dspcntr);
2763
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002764 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002765 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002766 I915_WRITE(DSPSURF(plane),
2767 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002769 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002771 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773}
2774
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002775static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2776 struct drm_framebuffer *fb,
2777 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778{
2779 struct drm_device *dev = crtc->dev;
2780 struct drm_i915_private *dev_priv = dev->dev_private;
2781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002782 struct drm_plane *primary = crtc->primary;
2783 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002784 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002787 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002788 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302789 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002791 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002792 I915_WRITE(reg, 0);
2793 I915_WRITE(DSPSURF(plane), 0);
2794 POSTING_READ(reg);
2795 return;
2796 }
2797
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002798 obj = intel_fb_obj(fb);
2799 if (WARN_ON(obj == NULL))
2800 return;
2801
2802 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2803
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002804 dspcntr = DISPPLANE_GAMMA_ENABLE;
2805
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002806 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002807
2808 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2809 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2810
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 switch (fb->pixel_format) {
2812 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813 dspcntr |= DISPPLANE_8BPP;
2814 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 case DRM_FORMAT_RGB565:
2816 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_BGRX888;
2820 break;
2821 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 dspcntr |= DISPPLANE_RGBX888;
2823 break;
2824 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 dspcntr |= DISPPLANE_BGRX101010;
2826 break;
2827 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829 break;
2830 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002831 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 }
2833
2834 if (obj->tiling_mode != I915_TILING_NONE)
2835 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002837 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002838 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839
Ville Syrjäläb98971272014-08-27 16:51:22 +03002840 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002841 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002842 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002843 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002844 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002846 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302847 dspcntr |= DISPPLANE_ROTATE_180;
2848
2849 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002850 x += (intel_crtc->config->pipe_src_w - 1);
2851 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302852
2853 /* Finding the last pixel of the last line of the display
2854 data and adding to linear_offset*/
2855 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002856 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2857 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302858 }
2859 }
2860
2861 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002862
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002863 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002864 I915_WRITE(DSPSURF(plane),
2865 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002866 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002867 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2868 } else {
2869 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2870 I915_WRITE(DSPLINOFF(plane), linear_offset);
2871 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002872 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873}
2874
Damien Lespiaub3218032015-02-27 11:15:18 +00002875u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2876 uint32_t pixel_format)
2877{
2878 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2879
2880 /*
2881 * The stride is either expressed as a multiple of 64 bytes
2882 * chunks for linear buffers or in number of tiles for tiled
2883 * buffers.
2884 */
2885 switch (fb_modifier) {
2886 case DRM_FORMAT_MOD_NONE:
2887 return 64;
2888 case I915_FORMAT_MOD_X_TILED:
2889 if (INTEL_INFO(dev)->gen == 2)
2890 return 128;
2891 return 512;
2892 case I915_FORMAT_MOD_Y_TILED:
2893 /* No need to check for old gens and Y tiling since this is
2894 * about the display engine and those will be blocked before
2895 * we get here.
2896 */
2897 return 128;
2898 case I915_FORMAT_MOD_Yf_TILED:
2899 if (bits_per_pixel == 8)
2900 return 64;
2901 else
2902 return 128;
2903 default:
2904 MISSING_CASE(fb_modifier);
2905 return 64;
2906 }
2907}
2908
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002909unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2910 struct drm_i915_gem_object *obj)
2911{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002912 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002913
2914 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002915 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002916
2917 return i915_gem_obj_ggtt_offset_view(obj, view);
2918}
2919
Chandra Kondurua1b22782015-04-07 15:28:45 -07002920/*
2921 * This function detaches (aka. unbinds) unused scalers in hardware
2922 */
2923void skl_detach_scalers(struct intel_crtc *intel_crtc)
2924{
2925 struct drm_device *dev;
2926 struct drm_i915_private *dev_priv;
2927 struct intel_crtc_scaler_state *scaler_state;
2928 int i;
2929
2930 if (!intel_crtc || !intel_crtc->config)
2931 return;
2932
2933 dev = intel_crtc->base.dev;
2934 dev_priv = dev->dev_private;
2935 scaler_state = &intel_crtc->config->scaler_state;
2936
2937 /* loop through and disable scalers that aren't in use */
2938 for (i = 0; i < intel_crtc->num_scalers; i++) {
2939 if (!scaler_state->scalers[i].in_use) {
2940 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2941 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2942 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2943 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2944 intel_crtc->base.base.id, intel_crtc->pipe, i);
2945 }
2946 }
2947}
2948
Chandra Konduru6156a452015-04-27 13:48:39 -07002949u32 skl_plane_ctl_format(uint32_t pixel_format)
2950{
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002952 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002959 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 /*
2961 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2962 * to be already pre-multiplied. We need to add a knob (or a different
2963 * DRM_FORMAT) for user-space to configure that.
2964 */
2965 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002984 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002986
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988}
2989
2990u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2991{
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 switch (fb_modifier) {
2993 case DRM_FORMAT_MOD_NONE:
2994 break;
2995 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 default:
3002 MISSING_CASE(fb_modifier);
3003 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003004
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006}
3007
3008u32 skl_plane_ctl_rotation(unsigned int rotation)
3009{
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 switch (rotation) {
3011 case BIT(DRM_ROTATE_0):
3012 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303013 /*
3014 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3015 * while i915 HW rotation is clockwise, thats why this swapping.
3016 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303018 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303022 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 default:
3024 MISSING_CASE(rotation);
3025 }
3026
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003027 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028}
3029
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030static void skylake_update_primary_plane(struct drm_crtc *crtc,
3031 struct drm_framebuffer *fb,
3032 int x, int y)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003037 struct drm_plane *plane = crtc->primary;
3038 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003039 struct drm_i915_gem_object *obj;
3040 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041 u32 plane_ctl, stride_div, stride;
3042 u32 tile_height, plane_offset, plane_size;
3043 unsigned int rotation;
3044 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003045 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 struct intel_crtc_state *crtc_state = intel_crtc->config;
3047 struct intel_plane_state *plane_state;
3048 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3049 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3050 int scaler_id = -1;
3051
Chandra Konduru6156a452015-04-27 13:48:39 -07003052 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003053
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003054 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003055 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3056 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3057 POSTING_READ(PLANE_CTL(pipe, 0));
3058 return;
3059 }
3060
3061 plane_ctl = PLANE_CTL_ENABLE |
3062 PLANE_CTL_PIPE_GAMMA_ENABLE |
3063 PLANE_CTL_PIPE_CSC_ENABLE;
3064
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3066 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003067 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303068
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303069 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003071
Damien Lespiaub3218032015-02-27 11:15:18 +00003072 obj = intel_fb_obj(fb);
3073 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3074 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3076
Chandra Konduru6156a452015-04-27 13:48:39 -07003077 /*
3078 * FIXME: intel_plane_state->src, dst aren't set when transitional
3079 * update_plane helpers are called from legacy paths.
3080 * Once full atomic crtc is available, below check can be avoided.
3081 */
3082 if (drm_rect_width(&plane_state->src)) {
3083 scaler_id = plane_state->scaler_id;
3084 src_x = plane_state->src.x1 >> 16;
3085 src_y = plane_state->src.y1 >> 16;
3086 src_w = drm_rect_width(&plane_state->src) >> 16;
3087 src_h = drm_rect_height(&plane_state->src) >> 16;
3088 dst_x = plane_state->dst.x1;
3089 dst_y = plane_state->dst.y1;
3090 dst_w = drm_rect_width(&plane_state->dst);
3091 dst_h = drm_rect_height(&plane_state->dst);
3092
3093 WARN_ON(x != src_x || y != src_y);
3094 } else {
3095 src_w = intel_crtc->config->pipe_src_w;
3096 src_h = intel_crtc->config->pipe_src_h;
3097 }
3098
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099 if (intel_rotation_90_or_270(rotation)) {
3100 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003101 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 fb->modifier[0]);
3103 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003104 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 } else {
3108 stride = fb->pitches[0] / stride_div;
3109 x_offset = x;
3110 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003111 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 }
3113 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003114
Damien Lespiau70d21f02013-07-03 21:06:04 +01003115 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3117 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3118 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003119
3120 if (scaler_id >= 0) {
3121 uint32_t ps_ctrl = 0;
3122
3123 WARN_ON(!dst_w || !dst_h);
3124 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3125 crtc_state->scaler_state.scalers[scaler_id].mode;
3126 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3127 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3128 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3129 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3130 I915_WRITE(PLANE_POS(pipe, 0), 0);
3131 } else {
3132 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3133 }
3134
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003135 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003136
3137 POSTING_READ(PLANE_SURF(pipe, 0));
3138}
3139
Jesse Barnes17638cd2011-06-24 12:19:23 -07003140/* Assume fb object is pinned & idle & fenced and just update base pointers */
3141static int
3142intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3143 int x, int y, enum mode_set_atomic state)
3144{
3145 struct drm_device *dev = crtc->dev;
3146 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003147
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003148 if (dev_priv->display.disable_fbc)
3149 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003150
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003151 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3152
3153 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003154}
3155
Ville Syrjälä75147472014-11-24 18:28:11 +02003156static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003157{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003158 struct drm_crtc *crtc;
3159
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003160 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3162 enum plane plane = intel_crtc->plane;
3163
3164 intel_prepare_page_flip(dev, plane);
3165 intel_finish_page_flip_plane(dev, plane);
3166 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003167}
3168
3169static void intel_update_primary_planes(struct drm_device *dev)
3170{
3171 struct drm_i915_private *dev_priv = dev->dev_private;
3172 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003173
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003174 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3176
Rob Clark51fd3712013-11-19 12:10:12 -05003177 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003178 /*
3179 * FIXME: Once we have proper support for primary planes (and
3180 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003181 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003182 */
Matt Roperf4510a22014-04-01 15:22:40 -07003183 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003184 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003185 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003186 crtc->x,
3187 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003188 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189 }
3190}
3191
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003192void intel_crtc_reset(struct intel_crtc *crtc)
3193{
3194 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3195
3196 if (!crtc->active)
3197 return;
3198
3199 intel_crtc_disable_planes(&crtc->base);
3200 dev_priv->display.crtc_disable(&crtc->base);
3201 dev_priv->display.crtc_enable(&crtc->base);
3202 intel_crtc_enable_planes(&crtc->base);
3203}
3204
Ville Syrjälä75147472014-11-24 18:28:11 +02003205void intel_prepare_reset(struct drm_device *dev)
3206{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003207 struct drm_i915_private *dev_priv = to_i915(dev);
3208 struct intel_crtc *crtc;
3209
Ville Syrjälä75147472014-11-24 18:28:11 +02003210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3216 return;
3217
3218 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003219
3220 /*
3221 * Disabling the crtcs gracefully seems nicer. Also the
3222 * g33 docs say we should at least disable all the planes.
3223 */
3224 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003225 if (!crtc->active)
3226 continue;
3227
3228 intel_crtc_disable_planes(&crtc->base);
3229 dev_priv->display.crtc_disable(&crtc->base);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003230 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
3255 */
3256 intel_update_primary_planes(dev);
3257 return;
3258 }
3259
3260 /*
3261 * The display has been reset as well,
3262 * so need a full re-initialization.
3263 */
3264 intel_runtime_pm_disable_interrupts(dev_priv);
3265 intel_runtime_pm_enable_interrupts(dev_priv);
3266
3267 intel_modeset_init_hw(dev);
3268
3269 spin_lock_irq(&dev_priv->irq_lock);
3270 if (dev_priv->display.hpd_irq_setup)
3271 dev_priv->display.hpd_irq_setup(dev);
3272 spin_unlock_irq(&dev_priv->irq_lock);
3273
3274 intel_modeset_setup_hw_state(dev, true);
3275
3276 intel_hpd_init(dev_priv);
3277
3278 drm_modeset_unlock_all(dev);
3279}
3280
Chris Wilson2e2f3512015-04-27 13:41:14 +01003281static void
Chris Wilson14667a42012-04-03 17:58:35 +01003282intel_finish_fb(struct drm_framebuffer *old_fb)
3283{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003284 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003285 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003286 bool was_interruptible = dev_priv->mm.interruptible;
3287 int ret;
3288
Chris Wilson14667a42012-04-03 17:58:35 +01003289 /* Big Hammer, we also need to ensure that any pending
3290 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3291 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003292 * framebuffer. Note that we rely on userspace rendering
3293 * into the buffer attached to the pipe they are waiting
3294 * on. If not, userspace generates a GPU hang with IPEHR
3295 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003296 *
3297 * This should only fail upon a hung GPU, in which case we
3298 * can safely continue.
3299 */
3300 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003301 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003302 dev_priv->mm.interruptible = was_interruptible;
3303
Chris Wilson2e2f3512015-04-27 13:41:14 +01003304 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003305}
3306
Chris Wilson7d5e3792014-03-04 13:15:08 +00003307static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3308{
3309 struct drm_device *dev = crtc->dev;
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003312 bool pending;
3313
3314 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3315 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3316 return false;
3317
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003318 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003319 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003320 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003321
3322 return pending;
3323}
3324
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325static void intel_update_pipe_size(struct intel_crtc *crtc)
3326{
3327 struct drm_device *dev = crtc->base.dev;
3328 struct drm_i915_private *dev_priv = dev->dev_private;
3329 const struct drm_display_mode *adjusted_mode;
3330
3331 if (!i915.fastboot)
3332 return;
3333
3334 /*
3335 * Update pipe size and adjust fitter if needed: the reason for this is
3336 * that in compute_mode_changes we check the native mode (not the pfit
3337 * mode) to see if we can flip rather than do a full mode set. In the
3338 * fastboot case, we'll flip, but if we don't update the pipesrc and
3339 * pfit state, we'll end up with a big fb scanned out into the wrong
3340 * sized surface.
3341 *
3342 * To fix this properly, we need to hoist the checks up into
3343 * compute_mode_changes (or above), check the actual pfit state and
3344 * whether the platform allows pfit disable with pipe active, and only
3345 * then update the pipesrc and pfit state, even on the flip path.
3346 */
3347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003348 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003349
3350 I915_WRITE(PIPESRC(crtc->pipe),
3351 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3352 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003353 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003354 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3355 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003356 I915_WRITE(PF_CTL(crtc->pipe), 0);
3357 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3358 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3359 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003360 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3361 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003362}
3363
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003364static void intel_fdi_normal_train(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3369 int pipe = intel_crtc->pipe;
3370 u32 reg, temp;
3371
3372 /* enable normal train */
3373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003375 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003376 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3377 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003378 } else {
3379 temp &= ~FDI_LINK_TRAIN_NONE;
3380 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003381 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003382 I915_WRITE(reg, temp);
3383
3384 reg = FDI_RX_CTL(pipe);
3385 temp = I915_READ(reg);
3386 if (HAS_PCH_CPT(dev)) {
3387 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3388 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3389 } else {
3390 temp &= ~FDI_LINK_TRAIN_NONE;
3391 temp |= FDI_LINK_TRAIN_NONE;
3392 }
3393 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3394
3395 /* wait one idle pattern time */
3396 POSTING_READ(reg);
3397 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003398
3399 /* IVB wants error correction enabled */
3400 if (IS_IVYBRIDGE(dev))
3401 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3402 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003403}
3404
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405/* The FDI link training functions for ILK/Ibexpeak. */
3406static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3407{
3408 struct drm_device *dev = crtc->dev;
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3411 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003414 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003415 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003416
Adam Jacksone1a44742010-06-25 15:32:14 -04003417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_RX_IMR(pipe);
3420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003421 temp &= ~FDI_RX_SYMBOL_LOCK;
3422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp);
3424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 udelay(150);
3426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 reg = FDI_TX_CTL(pipe);
3429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 temp &= ~FDI_LINK_TRAIN_NONE;
3433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_CTL(pipe);
3437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3441
3442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 udelay(150);
3444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003449
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3454
3455 if ((temp & FDI_RX_BIT_LOCK)) {
3456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 break;
3459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463
3464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_TX_CTL(pipe);
3466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 temp &= ~FDI_LINK_TRAIN_NONE;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 reg = FDI_RX_CTL(pipe);
3472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 temp &= ~FDI_LINK_TRAIN_NONE;
3474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003475 I915_WRITE(reg, temp);
3476
3477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 udelay(150);
3479
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3484
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493
3494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496}
3497
Akshay Joshi0206e352011-08-16 15:34:10 -04003498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3503};
3504
3505/* The FDI link training functions for SNB/Cougarpoint. */
3506static void gen6_fdi_link_train(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513
Adam Jacksone1a44742010-06-25 15:32:14 -04003514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 reg = FDI_RX_IMR(pipe);
3517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003518 temp &= ~FDI_RX_SYMBOL_LOCK;
3519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 I915_WRITE(reg, temp);
3521
3522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003523 udelay(150);
3524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3533 /* SNB-B */
3534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536
Daniel Vetterd74cf322012-10-26 10:58:13 +02003537 I915_WRITE(FDI_RX_MISC(pipe),
3538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3539
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 if (HAS_PCH_CPT(dev)) {
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3545 } else {
3546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3550
3551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 udelay(150);
3553
Akshay Joshi0206e352011-08-16 15:34:10 -04003554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
3560
3561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 udelay(500);
3563
Sean Paulfa37d392012-03-02 12:53:39 -05003564 for (retry = 0; retry < 5; retry++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568 if (temp & FDI_RX_BIT_LOCK) {
3569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3570 DRM_DEBUG_KMS("FDI train 1 done.\n");
3571 break;
3572 }
3573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 }
Sean Paulfa37d392012-03-02 12:53:39 -05003575 if (retry < 5)
3576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 }
3578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580
3581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 if (IS_GEN6(dev)) {
3587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3588 /* SNB-B */
3589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 reg = FDI_RX_CTL(pipe);
3594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 if (HAS_PCH_CPT(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3598 } else {
3599 temp &= ~FDI_LINK_TRAIN_NONE;
3600 temp |= FDI_LINK_TRAIN_PATTERN_2;
3601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605 udelay(150);
3606
Akshay Joshi0206e352011-08-16 15:34:10 -04003607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 I915_WRITE(reg, temp);
3613
3614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 udelay(500);
3616
Sean Paulfa37d392012-03-02 12:53:39 -05003617 for (retry = 0; retry < 5; retry++) {
3618 reg = FDI_RX_IIR(pipe);
3619 temp = I915_READ(reg);
3620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3621 if (temp & FDI_RX_SYMBOL_LOCK) {
3622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3623 DRM_DEBUG_KMS("FDI train 2 done.\n");
3624 break;
3625 }
3626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003627 }
Sean Paulfa37d392012-03-02 12:53:39 -05003628 if (retry < 5)
3629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003630 }
3631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003633
3634 DRM_DEBUG_KMS("FDI train done.\n");
3635}
3636
Jesse Barnes357555c2011-04-28 15:09:55 -07003637/* Manual link training for Ivy Bridge A0 parts */
3638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003645
3646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3647 for train result */
3648 reg = FDI_RX_IMR(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_RX_SYMBOL_LOCK;
3651 temp &= ~FDI_RX_BIT_LOCK;
3652 I915_WRITE(reg, temp);
3653
3654 POSTING_READ(reg);
3655 udelay(150);
3656
Daniel Vetter01a415f2012-10-27 15:58:40 +02003657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3658 I915_READ(FDI_RX_IIR(pipe)));
3659
Jesse Barnes139ccd32013-08-19 11:04:55 -07003660 /* Try each vswing and preemphasis setting twice before moving on */
3661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3662 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3666 temp &= ~FDI_TX_ENABLE;
3667 I915_WRITE(reg, temp);
3668
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_AUTO;
3672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp &= ~FDI_RX_ENABLE;
3674 I915_WRITE(reg, temp);
3675
3676 /* enable CPU FDI TX and PCH FDI RX */
3677 reg = FDI_TX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003683 temp |= snb_b_fdi_train_param[j/2];
3684 temp |= FDI_COMPOSITE_SYNC;
3685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3686
3687 I915_WRITE(FDI_RX_MISC(pipe),
3688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3689
3690 reg = FDI_RX_CTL(pipe);
3691 temp = I915_READ(reg);
3692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3693 temp |= FDI_COMPOSITE_SYNC;
3694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3695
3696 POSTING_READ(reg);
3697 udelay(1); /* should be 0.5us */
3698
3699 for (i = 0; i < 4; i++) {
3700 reg = FDI_RX_IIR(pipe);
3701 temp = I915_READ(reg);
3702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3703
3704 if (temp & FDI_RX_BIT_LOCK ||
3705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3708 i);
3709 break;
3710 }
3711 udelay(1); /* should be 0.5us */
3712 }
3713 if (i == 4) {
3714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3715 continue;
3716 }
3717
3718 /* Train 2 */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3723 I915_WRITE(reg, temp);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 I915_WRITE(reg, temp);
3730
3731 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003733
Jesse Barnes139ccd32013-08-19 11:04:55 -07003734 for (i = 0; i < 4; i++) {
3735 reg = FDI_RX_IIR(pipe);
3736 temp = I915_READ(reg);
3737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739 if (temp & FDI_RX_SYMBOL_LOCK ||
3740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3743 i);
3744 goto train_done;
3745 }
3746 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003747 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003748 if (i == 4)
3749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003750 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003751
Jesse Barnes139ccd32013-08-19 11:04:55 -07003752train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003753 DRM_DEBUG_KMS("FDI train done.\n");
3754}
3755
Daniel Vetter88cefb62012-08-12 19:27:14 +02003756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003757{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003758 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003762
Jesse Barnesc64e3112010-09-10 11:27:03 -07003763
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3771
3772 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003773 udelay(200);
3774
3775 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp | FDI_PCDCLK);
3778
3779 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 udelay(200);
3781
Paulo Zanoni20749732012-11-23 15:30:38 -02003782 /* Enable CPU FDI TX PLL, always on for Ironlake */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003787
Paulo Zanoni20749732012-11-23 15:30:38 -02003788 POSTING_READ(reg);
3789 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 }
3791}
3792
Daniel Vetter88cefb62012-08-12 19:27:14 +02003793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3794{
3795 struct drm_device *dev = intel_crtc->base.dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 int pipe = intel_crtc->pipe;
3798 u32 reg, temp;
3799
3800 /* Switch from PCDclk to Rawclk */
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3804
3805 /* Disable CPU FDI TX PLL */
3806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 reg = FDI_RX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3816
3817 /* Wait for the clocks to turn off. */
3818 POSTING_READ(reg);
3819 udelay(100);
3820}
3821
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822static void ironlake_fdi_disable(struct drm_crtc *crtc)
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3827 int pipe = intel_crtc->pipe;
3828 u32 reg, temp;
3829
3830 /* disable CPU FDI tx and PCH FDI rx */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3834 POSTING_READ(reg);
3835
3836 reg = FDI_RX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3841
3842 POSTING_READ(reg);
3843 udelay(100);
3844
3845 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003846 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003848
3849 /* still set train pattern 1 */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 I915_WRITE(reg, temp);
3855
3856 reg = FDI_RX_CTL(pipe);
3857 temp = I915_READ(reg);
3858 if (HAS_PCH_CPT(dev)) {
3859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861 } else {
3862 temp &= ~FDI_LINK_TRAIN_NONE;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864 }
3865 /* BPC in FDI rx is consistent with that in PIPECONF */
3866 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003867 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003868 I915_WRITE(reg, temp);
3869
3870 POSTING_READ(reg);
3871 udelay(100);
3872}
3873
Chris Wilson5dce5b932014-01-20 10:17:36 +00003874bool intel_has_pending_fb_unpin(struct drm_device *dev)
3875{
3876 struct intel_crtc *crtc;
3877
3878 /* Note that we don't need to be called with mode_config.lock here
3879 * as our list of CRTC objects is static for the lifetime of the
3880 * device and so cannot disappear as we iterate. Similarly, we can
3881 * happily treat the predicates as racy, atomic checks as userspace
3882 * cannot claim and pin a new fb without at least acquring the
3883 * struct_mutex and so serialising with us.
3884 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003885 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003886 if (atomic_read(&crtc->unpin_work_count) == 0)
3887 continue;
3888
3889 if (crtc->unpin_work)
3890 intel_wait_for_vblank(dev, crtc->pipe);
3891
3892 return true;
3893 }
3894
3895 return false;
3896}
3897
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003898static void page_flip_completed(struct intel_crtc *intel_crtc)
3899{
3900 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3901 struct intel_unpin_work *work = intel_crtc->unpin_work;
3902
3903 /* ensure that the unpin work is consistent wrt ->pending. */
3904 smp_rmb();
3905 intel_crtc->unpin_work = NULL;
3906
3907 if (work->event)
3908 drm_send_vblank_event(intel_crtc->base.dev,
3909 intel_crtc->pipe,
3910 work->event);
3911
3912 drm_crtc_vblank_put(&intel_crtc->base);
3913
3914 wake_up_all(&dev_priv->pending_flip_queue);
3915 queue_work(dev_priv->wq, &work->work);
3916
3917 trace_i915_flip_complete(intel_crtc->plane,
3918 work->pending_flip_obj);
3919}
3920
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003921void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922{
Chris Wilson0f911282012-04-17 10:05:38 +01003923 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003925
Daniel Vetter2c10d572012-12-20 21:24:07 +01003926 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003927 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3928 !intel_crtc_has_pending_flip(crtc),
3929 60*HZ) == 0)) {
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Chris Wilson975d5682014-08-20 13:13:34 +01003940 if (crtc->primary->fb) {
3941 mutex_lock(&dev->struct_mutex);
3942 intel_finish_fb(crtc->primary->fb);
3943 mutex_unlock(&dev->struct_mutex);
3944 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003945}
3946
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947/* Program iCLKIP clock to the desired frequency */
3948static void lpt_program_iclkip(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003952 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003953 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3954 u32 temp;
3955
Daniel Vetter09153002012-12-12 14:06:44 +01003956 mutex_lock(&dev_priv->dpio_lock);
3957
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 /* It is necessary to ungate the pixclk gate prior to programming
3959 * the divisors, and gate it back when it is done.
3960 */
3961 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3962
3963 /* Disable SSCCTL */
3964 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3966 SBI_SSCCTL_DISABLE,
3967 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003970 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003985 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004001 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
4007 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004008 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004009 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4010 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4011 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4013 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4014 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016
4017 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4020 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004021 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022
4023 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004024 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004025 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027
4028 /* Wait for initialization time */
4029 udelay(24);
4030
4031 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004032
4033 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004034}
4035
Daniel Vetter275f01b22013-05-03 11:49:47 +02004036static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4037 enum pipe pch_transcoder)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004041 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004042
4043 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4044 I915_READ(HTOTAL(cpu_transcoder)));
4045 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4046 I915_READ(HBLANK(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4048 I915_READ(HSYNC(cpu_transcoder)));
4049
4050 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4051 I915_READ(VTOTAL(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4053 I915_READ(VBLANK(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4055 I915_READ(VSYNC(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4057 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4058}
4059
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061{
4062 struct drm_i915_private *dev_priv = dev->dev_private;
4063 uint32_t temp;
4064
4065 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 return;
4068
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4071
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 temp &= ~FDI_BC_BIFURCATION_SELECT;
4073 if (enable)
4074 temp |= FDI_BC_BIFURCATION_SELECT;
4075
4076 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 I915_WRITE(SOUTH_CHICKEN1, temp);
4078 POSTING_READ(SOUTH_CHICKEN1);
4079}
4080
4081static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004084
4085 switch (intel_crtc->pipe) {
4086 case PIPE_A:
4087 break;
4088 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004089 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004090 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004091 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004096 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004097
4098 break;
4099 default:
4100 BUG();
4101 }
4102}
4103
Jesse Barnesf67a5592011-01-05 10:31:48 -08004104/*
4105 * Enable PCH resources required for PCH ports:
4106 * - PCH PLLs
4107 * - FDI training & RX/TX
4108 * - update transcoder timings
4109 * - DP transcoding bits
4110 * - transcoder
4111 */
4112static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004113{
4114 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004115 struct drm_i915_private *dev_priv = dev->dev_private;
4116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4117 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004118 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004119
Daniel Vetterab9412b2013-05-03 11:49:46 +02004120 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004121
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004122 if (IS_IVYBRIDGE(dev))
4123 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4124
Daniel Vettercd986ab2012-10-26 10:58:12 +02004125 /* Write the TU size bits before fdi link training, so that error
4126 * detection works. */
4127 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4128 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004131 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004132
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004133 /* We need to program the right clock selection before writing the pixel
4134 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004135 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004136 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004139 temp |= TRANS_DPLL_ENABLE(pipe);
4140 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004141 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004142 temp |= sel;
4143 else
4144 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004148 /* XXX: pch pll's can be enabled any time before we enable the PCH
4149 * transcoder, and we actually should do this to not upset any PCH
4150 * transcoder that already use the clock when we share it.
4151 *
4152 * Note that enable_shared_dpll tries to do the right thing, but
4153 * get_shared_dpll unconditionally resets the pll - we need that to have
4154 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004155 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004156
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004157 /* set transcoder timing, panel must allow it */
4158 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004159 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004161 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004162
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004164 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004165 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 reg = TRANS_DP_CTL(pipe);
4167 temp = I915_READ(reg);
4168 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004169 TRANS_DP_SYNC_MASK |
4170 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01004171 temp |= (TRANS_DP_OUTPUT_ENABLE |
4172 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004173 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174
4175 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004176 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004178 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179
4180 switch (intel_trans_dp_port_sel(crtc)) {
4181 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 break;
4184 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 break;
4187 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 break;
4190 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004191 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004192 }
4193
Chris Wilson5eddb702010-09-11 13:48:45 +01004194 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 }
4196
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004197 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004198}
4199
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200static void lpt_pch_enable(struct drm_crtc *crtc)
4201{
4202 struct drm_device *dev = crtc->dev;
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004205 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004206
Daniel Vetterab9412b2013-05-03 11:49:46 +02004207 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004208
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004209 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004210
Paulo Zanoni0540e482012-10-31 18:12:40 -02004211 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004212 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004213
Paulo Zanoni937bb612012-10-31 18:12:47 -02004214 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004215}
4216
Daniel Vetter716c2e52014-06-25 22:02:02 +03004217void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004218{
Daniel Vettere2b78262013-06-07 23:10:03 +02004219 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004220
4221 if (pll == NULL)
4222 return;
4223
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004224 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004225 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004226 return;
4227 }
4228
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004229 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4230 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004231 WARN_ON(pll->on);
4232 WARN_ON(pll->active);
4233 }
4234
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004235 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004236}
4237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240{
Daniel Vettere2b78262013-06-07 23:10:03 +02004241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004242 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004243 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004244
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004245 if (HAS_PCH_IBX(dev_priv->dev)) {
4246 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004247 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004248 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249
Daniel Vetter46edb022013-06-05 13:34:12 +02004250 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4251 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004253 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004254
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004255 goto found;
4256 }
4257
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304258 if (IS_BROXTON(dev_priv->dev)) {
4259 /* PLL is attached to port in bxt */
4260 struct intel_encoder *encoder;
4261 struct intel_digital_port *intel_dig_port;
4262
4263 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4264 if (WARN_ON(!encoder))
4265 return NULL;
4266
4267 intel_dig_port = enc_to_dig_port(&encoder->base);
4268 /* 1:1 mapping between ports and PLLs */
4269 i = (enum intel_dpll_id)intel_dig_port->port;
4270 pll = &dev_priv->shared_dplls[i];
4271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4272 crtc->base.base.id, pll->name);
4273 WARN_ON(pll->new_config->crtc_mask);
4274
4275 goto found;
4276 }
4277
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4279 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004280
4281 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004282 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004283 continue;
4284
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004285 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004286 &pll->new_config->hw_state,
4287 sizeof(pll->new_config->hw_state)) == 0) {
4288 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004289 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004290 pll->new_config->crtc_mask,
4291 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004292 goto found;
4293 }
4294 }
4295
4296 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004297 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4298 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004299 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004300 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4301 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004302 goto found;
4303 }
4304 }
4305
4306 return NULL;
4307
4308found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004309 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004310 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004311
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004312 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004313 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4314 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004315
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004316 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004317
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004318 return pll;
4319}
4320
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004321/**
4322 * intel_shared_dpll_start_config - start a new PLL staged config
4323 * @dev_priv: DRM device
4324 * @clear_pipes: mask of pipes that will have their PLLs freed
4325 *
4326 * Starts a new PLL staged config, copying the current config but
4327 * releasing the references of pipes specified in clear_pipes.
4328 */
4329static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4330 unsigned clear_pipes)
4331{
4332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
4335 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4336 pll = &dev_priv->shared_dplls[i];
4337
4338 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4339 GFP_KERNEL);
4340 if (!pll->new_config)
4341 goto cleanup;
4342
4343 pll->new_config->crtc_mask &= ~clear_pipes;
4344 }
4345
4346 return 0;
4347
4348cleanup:
4349 while (--i >= 0) {
4350 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004351 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004352 pll->new_config = NULL;
4353 }
4354
4355 return -ENOMEM;
4356}
4357
4358static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4359{
4360 struct intel_shared_dpll *pll;
4361 enum intel_dpll_id i;
4362
4363 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4364 pll = &dev_priv->shared_dplls[i];
4365
4366 WARN_ON(pll->new_config == &pll->config);
4367
4368 pll->config = *pll->new_config;
4369 kfree(pll->new_config);
4370 pll->new_config = NULL;
4371 }
4372}
4373
4374static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4375{
4376 struct intel_shared_dpll *pll;
4377 enum intel_dpll_id i;
4378
4379 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4380 pll = &dev_priv->shared_dplls[i];
4381
4382 WARN_ON(pll->new_config == &pll->config);
4383
4384 kfree(pll->new_config);
4385 pll->new_config = NULL;
4386 }
4387}
4388
Daniel Vettera1520312013-05-03 11:49:50 +02004389static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004390{
4391 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004392 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004393 u32 temp;
4394
4395 temp = I915_READ(dslreg);
4396 udelay(500);
4397 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004398 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004399 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004400 }
4401}
4402
Chandra Kondurua1b22782015-04-07 15:28:45 -07004403/**
4404 * skl_update_scaler_users - Stages update to crtc's scaler state
4405 * @intel_crtc: crtc
4406 * @crtc_state: crtc_state
4407 * @plane: plane (NULL indicates crtc is requesting update)
4408 * @plane_state: plane's state
4409 * @force_detach: request unconditional detachment of scaler
4410 *
4411 * This function updates scaler state for requested plane or crtc.
4412 * To request scaler usage update for a plane, caller shall pass plane pointer.
4413 * To request scaler usage update for crtc, caller shall pass plane pointer
4414 * as NULL.
4415 *
4416 * Return
4417 * 0 - scaler_usage updated successfully
4418 * error - requested scaling cannot be supported or other error condition
4419 */
4420int
4421skl_update_scaler_users(
4422 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4423 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4424 int force_detach)
4425{
4426 int need_scaling;
4427 int idx;
4428 int src_w, src_h, dst_w, dst_h;
4429 int *scaler_id;
4430 struct drm_framebuffer *fb;
4431 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004432 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004433
4434 if (!intel_crtc || !crtc_state)
4435 return 0;
4436
4437 scaler_state = &crtc_state->scaler_state;
4438
4439 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4440 fb = intel_plane ? plane_state->base.fb : NULL;
4441
4442 if (intel_plane) {
4443 src_w = drm_rect_width(&plane_state->src) >> 16;
4444 src_h = drm_rect_height(&plane_state->src) >> 16;
4445 dst_w = drm_rect_width(&plane_state->dst);
4446 dst_h = drm_rect_height(&plane_state->dst);
4447 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004448 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 } else {
4450 struct drm_display_mode *adjusted_mode =
4451 &crtc_state->base.adjusted_mode;
4452 src_w = crtc_state->pipe_src_w;
4453 src_h = crtc_state->pipe_src_h;
4454 dst_w = adjusted_mode->hdisplay;
4455 dst_h = adjusted_mode->vdisplay;
4456 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004457 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004458 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004459
4460 need_scaling = intel_rotation_90_or_270(rotation) ?
4461 (src_h != dst_w || src_w != dst_h):
4462 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004463
4464 /*
4465 * if plane is being disabled or scaler is no more required or force detach
4466 * - free scaler binded to this plane/crtc
4467 * - in order to do this, update crtc->scaler_usage
4468 *
4469 * Here scaler state in crtc_state is set free so that
4470 * scaler can be assigned to other user. Actual register
4471 * update to free the scaler is done in plane/panel-fit programming.
4472 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4473 */
4474 if (force_detach || !need_scaling || (intel_plane &&
4475 (!fb || !plane_state->visible))) {
4476 if (*scaler_id >= 0) {
4477 scaler_state->scaler_users &= ~(1 << idx);
4478 scaler_state->scalers[*scaler_id].in_use = 0;
4479
4480 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4481 "crtc_state = %p scaler_users = 0x%x\n",
4482 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4483 intel_plane ? intel_plane->base.base.id :
4484 intel_crtc->base.base.id, crtc_state,
4485 scaler_state->scaler_users);
4486 *scaler_id = -1;
4487 }
4488 return 0;
4489 }
4490
4491 /* range checks */
4492 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4493 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4494
4495 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4496 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4497 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4498 "size is out of scaler range\n",
4499 intel_plane ? "PLANE" : "CRTC",
4500 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4501 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4502 return -EINVAL;
4503 }
4504
4505 /* check colorkey */
4506 if (intel_plane && intel_plane->ckey.flags != I915_SET_COLORKEY_NONE) {
4507 DRM_DEBUG_KMS("PLANE:%d scaling with color key not allowed",
4508 intel_plane->base.base.id);
4509 return -EINVAL;
4510 }
4511
4512 /* Check src format */
4513 if (intel_plane) {
4514 switch (fb->pixel_format) {
4515 case DRM_FORMAT_RGB565:
4516 case DRM_FORMAT_XBGR8888:
4517 case DRM_FORMAT_XRGB8888:
4518 case DRM_FORMAT_ABGR8888:
4519 case DRM_FORMAT_ARGB8888:
4520 case DRM_FORMAT_XRGB2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004521 case DRM_FORMAT_XBGR2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004522 case DRM_FORMAT_YUYV:
4523 case DRM_FORMAT_YVYU:
4524 case DRM_FORMAT_UYVY:
4525 case DRM_FORMAT_VYUY:
4526 break;
4527 default:
4528 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4529 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4530 return -EINVAL;
4531 }
4532 }
4533
4534 /* mark this plane as a scaler user in crtc_state */
4535 scaler_state->scaler_users |= (1 << idx);
4536 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4537 "crtc_state = %p scaler_users = 0x%x\n",
4538 intel_plane ? "PLANE" : "CRTC",
4539 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4540 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4541 return 0;
4542}
4543
4544static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004545{
4546 struct drm_device *dev = crtc->base.dev;
4547 struct drm_i915_private *dev_priv = dev->dev_private;
4548 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004549 struct intel_crtc_scaler_state *scaler_state =
4550 &crtc->config->scaler_state;
4551
4552 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4553
4554 /* To update pfit, first update scaler state */
4555 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4556 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4557 skl_detach_scalers(crtc);
4558 if (!enable)
4559 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004560
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004561 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004562 int id;
4563
4564 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4565 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4566 return;
4567 }
4568
4569 id = scaler_state->scaler_id;
4570 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4571 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4572 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4573 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4574
4575 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004576 }
4577}
4578
Jesse Barnesb074cec2013-04-25 12:55:02 -07004579static void ironlake_pfit_enable(struct intel_crtc *crtc)
4580{
4581 struct drm_device *dev = crtc->base.dev;
4582 struct drm_i915_private *dev_priv = dev->dev_private;
4583 int pipe = crtc->pipe;
4584
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004585 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004586 /* Force use of hard-coded filter coefficients
4587 * as some pre-programmed values are broken,
4588 * e.g. x201.
4589 */
4590 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4591 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4592 PF_PIPE_SEL_IVB(pipe));
4593 else
4594 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004595 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4596 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004597 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004598}
4599
Matt Roper4a3b8762014-12-23 10:41:51 -08004600static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004601{
4602 struct drm_device *dev = crtc->dev;
4603 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004604 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004605 struct intel_plane *intel_plane;
4606
Matt Roperaf2b6532014-04-01 15:22:32 -07004607 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4608 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004609 if (intel_plane->pipe == pipe)
4610 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004611 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004612}
4613
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004614void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004615{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004616 struct drm_device *dev = crtc->base.dev;
4617 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620 return;
4621
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004622 /* We can only enable IPS after we enable a plane and wait for a vblank */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624
Paulo Zanonid77e4532013-09-24 13:52:55 -03004625 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004626 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004627 mutex_lock(&dev_priv->rps.hw_lock);
4628 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4629 mutex_unlock(&dev_priv->rps.hw_lock);
4630 /* Quoting Art Runyan: "its not safe to expect any particular
4631 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004632 * mailbox." Moreover, the mailbox may return a bogus state,
4633 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004634 */
4635 } else {
4636 I915_WRITE(IPS_CTL, IPS_ENABLE);
4637 /* The bit only becomes 1 in the next vblank, so this wait here
4638 * is essentially intel_wait_for_vblank. If we don't have this
4639 * and don't wait for vblanks until the end of crtc_enable, then
4640 * the HW state readout code will complain that the expected
4641 * IPS_CTL value is not the one we read. */
4642 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4643 DRM_ERROR("Timed out waiting for IPS enable\n");
4644 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645}
4646
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004647void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004648{
4649 struct drm_device *dev = crtc->base.dev;
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004652 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004653 return;
4654
4655 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004656 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004657 mutex_lock(&dev_priv->rps.hw_lock);
4658 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4659 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004660 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4661 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4662 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004663 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004664 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004665 POSTING_READ(IPS_CTL);
4666 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004667
4668 /* We need to wait for a vblank before we can disable the plane. */
4669 intel_wait_for_vblank(dev, crtc->pipe);
4670}
4671
4672/** Loads the palette/gamma unit for the CRTC with the prepared values */
4673static void intel_crtc_load_lut(struct drm_crtc *crtc)
4674{
4675 struct drm_device *dev = crtc->dev;
4676 struct drm_i915_private *dev_priv = dev->dev_private;
4677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4678 enum pipe pipe = intel_crtc->pipe;
4679 int palreg = PALETTE(pipe);
4680 int i;
4681 bool reenable_ips = false;
4682
4683 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004684 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004685 return;
4686
Imre Deak50360402015-01-16 00:55:16 -08004687 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004688 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004689 assert_dsi_pll_enabled(dev_priv);
4690 else
4691 assert_pll_enabled(dev_priv, pipe);
4692 }
4693
4694 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304695 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004696 palreg = LGC_PALETTE(pipe);
4697
4698 /* Workaround : Do not read or write the pipe palette/gamma data while
4699 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4700 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004701 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004702 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4703 GAMMA_MODE_MODE_SPLIT)) {
4704 hsw_disable_ips(intel_crtc);
4705 reenable_ips = true;
4706 }
4707
4708 for (i = 0; i < 256; i++) {
4709 I915_WRITE(palreg + 4 * i,
4710 (intel_crtc->lut_r[i] << 16) |
4711 (intel_crtc->lut_g[i] << 8) |
4712 intel_crtc->lut_b[i]);
4713 }
4714
4715 if (reenable_ips)
4716 hsw_enable_ips(intel_crtc);
4717}
4718
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004719static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004720{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004721 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004722 struct drm_device *dev = intel_crtc->base.dev;
4723 struct drm_i915_private *dev_priv = dev->dev_private;
4724
4725 mutex_lock(&dev->struct_mutex);
4726 dev_priv->mm.interruptible = false;
4727 (void) intel_overlay_switch_off(intel_crtc->overlay);
4728 dev_priv->mm.interruptible = true;
4729 mutex_unlock(&dev->struct_mutex);
4730 }
4731
4732 /* Let userspace switch the overlay on again. In most cases userspace
4733 * has to recompute where to put it anyway.
4734 */
4735}
4736
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004737/**
4738 * intel_post_enable_primary - Perform operations after enabling primary plane
4739 * @crtc: the CRTC whose primary plane was just enabled
4740 *
4741 * Performs potentially sleeping operations that must be done after the primary
4742 * plane is enabled, such as updating FBC and IPS. Note that this may be
4743 * called due to an explicit primary plane update, or due to an implicit
4744 * re-enable that is caused when a sprite plane is updated to no longer
4745 * completely hide the primary plane.
4746 */
4747static void
4748intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004749{
4750 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004751 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004754
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004755 /*
4756 * BDW signals flip done immediately if the plane
4757 * is disabled, even if the plane enable is already
4758 * armed to occur at the next vblank :(
4759 */
4760 if (IS_BROADWELL(dev))
4761 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004762
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004763 /*
4764 * FIXME IPS should be fine as long as one plane is
4765 * enabled, but in practice it seems to have problems
4766 * when going from primary only to sprite only and vice
4767 * versa.
4768 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004769 hsw_enable_ips(intel_crtc);
4770
4771 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004772 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004773 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004774
4775 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004776 * Gen2 reports pipe underruns whenever all planes are disabled.
4777 * So don't enable underrun reporting before at least some planes
4778 * are enabled.
4779 * FIXME: Need to fix the logic to work when we turn off all planes
4780 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004781 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004782 if (IS_GEN2(dev))
4783 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4784
4785 /* Underruns don't raise interrupts, so check manually. */
4786 if (HAS_GMCH_DISPLAY(dev))
4787 i9xx_check_fifo_underruns(dev_priv);
4788}
4789
4790/**
4791 * intel_pre_disable_primary - Perform operations before disabling primary plane
4792 * @crtc: the CRTC whose primary plane is to be disabled
4793 *
4794 * Performs potentially sleeping operations that must be done before the
4795 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4796 * be called due to an explicit primary plane update, or due to an implicit
4797 * disable that is caused when a sprite plane completely hides the primary
4798 * plane.
4799 */
4800static void
4801intel_pre_disable_primary(struct drm_crtc *crtc)
4802{
4803 struct drm_device *dev = crtc->dev;
4804 struct drm_i915_private *dev_priv = dev->dev_private;
4805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4806 int pipe = intel_crtc->pipe;
4807
4808 /*
4809 * Gen2 reports pipe underruns whenever all planes are disabled.
4810 * So diasble underrun reporting before all the planes get disabled.
4811 * FIXME: Need to fix the logic to work when we turn off all planes
4812 * but leave the pipe running.
4813 */
4814 if (IS_GEN2(dev))
4815 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4816
4817 /*
4818 * Vblank time updates from the shadow to live plane control register
4819 * are blocked if the memory self-refresh mode is active at that
4820 * moment. So to make sure the plane gets truly disabled, disable
4821 * first the self-refresh mode. The self-refresh enable bit in turn
4822 * will be checked/applied by the HW only at the next frame start
4823 * event which is after the vblank start event, so we need to have a
4824 * wait-for-vblank between disabling the plane and the pipe.
4825 */
4826 if (HAS_GMCH_DISPLAY(dev))
4827 intel_set_memory_cxsr(dev_priv, false);
4828
4829 mutex_lock(&dev->struct_mutex);
4830 if (dev_priv->fbc.crtc == intel_crtc)
4831 intel_fbc_disable(dev);
4832 mutex_unlock(&dev->struct_mutex);
4833
4834 /*
4835 * FIXME IPS should be fine as long as one plane is
4836 * enabled, but in practice it seems to have problems
4837 * when going from primary only to sprite only and vice
4838 * versa.
4839 */
4840 hsw_disable_ips(intel_crtc);
4841}
4842
4843static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4844{
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004845 intel_enable_primary_hw_plane(crtc->primary, crtc);
4846 intel_enable_sprite_planes(crtc);
4847 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004848
4849 intel_post_enable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004850}
4851
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004852static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004853{
4854 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004856 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004857 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004858
4859 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004860
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004861 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004862
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004863 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004864 for_each_intel_plane(dev, intel_plane) {
4865 if (intel_plane->pipe == pipe) {
4866 struct drm_crtc *from = intel_plane->base.crtc;
4867
4868 intel_plane->disable_plane(&intel_plane->base,
4869 from ?: crtc, true);
4870 }
4871 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004872
Daniel Vetterf99d7062014-06-19 16:01:59 +02004873 /*
4874 * FIXME: Once we grow proper nuclear flip support out of this we need
4875 * to compute the mask of flip planes precisely. For the time being
4876 * consider this a flip to a NULL plane.
4877 */
4878 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004879}
4880
Jesse Barnesf67a5592011-01-05 10:31:48 -08004881static void ironlake_crtc_enable(struct drm_crtc *crtc)
4882{
4883 struct drm_device *dev = crtc->dev;
4884 struct drm_i915_private *dev_priv = dev->dev_private;
4885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004886 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004888
Matt Roper83d65732015-02-25 13:12:16 -08004889 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004890
Jesse Barnesf67a5592011-01-05 10:31:48 -08004891 if (intel_crtc->active)
4892 return;
4893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004895 intel_prepare_shared_dpll(intel_crtc);
4896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304898 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004899
4900 intel_set_pipe_timings(intel_crtc);
4901
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004902 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004903 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004904 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004905 }
4906
4907 ironlake_set_pipeconf(crtc);
4908
Jesse Barnesf67a5592011-01-05 10:31:48 -08004909 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004910
Daniel Vettera72e4c92014-09-30 10:56:47 +02004911 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4912 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004913
Daniel Vetterf6736a12013-06-05 13:34:30 +02004914 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004915 if (encoder->pre_enable)
4916 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004918 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004919 /* Note: FDI PLL enabling _must_ be done before we enable the
4920 * cpu pipes, hence this is separate from all the other fdi/pch
4921 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004922 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004923 } else {
4924 assert_fdi_tx_disabled(dev_priv, pipe);
4925 assert_fdi_rx_disabled(dev_priv, pipe);
4926 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004927
Jesse Barnesb074cec2013-04-25 12:55:02 -07004928 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004929
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004930 /*
4931 * On ILK+ LUT must be loaded before the pipe is running but with
4932 * clocks enabled
4933 */
4934 intel_crtc_load_lut(crtc);
4935
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004936 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004937 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004938
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004939 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004940 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004941
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004942 assert_vblank_disabled(crtc);
4943 drm_crtc_vblank_on(crtc);
4944
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004945 for_each_encoder_on_crtc(dev, crtc, encoder)
4946 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004947
4948 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004949 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004950}
4951
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004952/* IPS only exists on ULT machines and is tied to pipe A. */
4953static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4954{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004955 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004956}
4957
Paulo Zanonie4916942013-09-20 16:21:19 -03004958/*
4959 * This implements the workaround described in the "notes" section of the mode
4960 * set sequence documentation. When going from no pipes or single pipe to
4961 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4962 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4963 */
4964static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4965{
4966 struct drm_device *dev = crtc->base.dev;
4967 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4968
4969 /* We want to get the other_active_crtc only if there's only 1 other
4970 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004971 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004972 if (!crtc_it->active || crtc_it == crtc)
4973 continue;
4974
4975 if (other_active_crtc)
4976 return;
4977
4978 other_active_crtc = crtc_it;
4979 }
4980 if (!other_active_crtc)
4981 return;
4982
4983 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4984 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4985}
4986
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987static void haswell_crtc_enable(struct drm_crtc *crtc)
4988{
4989 struct drm_device *dev = crtc->dev;
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4992 struct intel_encoder *encoder;
4993 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004994
Matt Roper83d65732015-02-25 13:12:16 -08004995 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
4997 if (intel_crtc->active)
4998 return;
4999
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005000 if (intel_crtc_to_shared_dpll(intel_crtc))
5001 intel_enable_shared_dpll(intel_crtc);
5002
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005003 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305004 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005005
5006 intel_set_pipe_timings(intel_crtc);
5007
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005008 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5009 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5010 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005011 }
5012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005014 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005015 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005016 }
5017
5018 haswell_set_pipeconf(crtc);
5019
5020 intel_set_pipe_csc(crtc);
5021
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005022 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005023
Daniel Vettera72e4c92014-09-30 10:56:47 +02005024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 if (encoder->pre_enable)
5027 encoder->pre_enable(encoder);
5028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005029 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02005030 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5031 true);
Imre Deak4fe94672014-06-25 22:01:49 +03005032 dev_priv->display.fdi_link_train(crtc);
5033 }
5034
Paulo Zanoni1f544382012-10-24 11:32:00 -02005035 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005036
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005037 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005038 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005039 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005040 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005041 else
5042 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005043
5044 /*
5045 * On ILK+ LUT must be loaded before the pipe is running but with
5046 * clocks enabled
5047 */
5048 intel_crtc_load_lut(crtc);
5049
Paulo Zanoni1f544382012-10-24 11:32:00 -02005050 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00005051 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005052
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005053 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005054 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005056 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005057 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005059 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005060 intel_ddi_set_vc_payload_alloc(crtc, true);
5061
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005062 assert_vblank_disabled(crtc);
5063 drm_crtc_vblank_on(crtc);
5064
Jani Nikula8807e552013-08-30 19:40:32 +03005065 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005066 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005067 intel_opregion_notify_encoder(encoder, true);
5068 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005069
Paulo Zanonie4916942013-09-20 16:21:19 -03005070 /* If we change the relative order between pipe/planes enabling, we need
5071 * to change the workaround. */
5072 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073}
5074
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005075static void ironlake_pfit_disable(struct intel_crtc *crtc)
5076{
5077 struct drm_device *dev = crtc->base.dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 int pipe = crtc->pipe;
5080
5081 /* To avoid upsetting the power well on haswell only disable the pfit if
5082 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005083 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005084 I915_WRITE(PF_CTL(pipe), 0);
5085 I915_WRITE(PF_WIN_POS(pipe), 0);
5086 I915_WRITE(PF_WIN_SZ(pipe), 0);
5087 }
5088}
5089
Jesse Barnes6be4a602010-09-10 10:26:01 -07005090static void ironlake_crtc_disable(struct drm_crtc *crtc)
5091{
5092 struct drm_device *dev = crtc->dev;
5093 struct drm_i915_private *dev_priv = dev->dev_private;
5094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005095 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005096 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005097 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005098
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005099 if (!intel_crtc->active)
5100 return;
5101
Daniel Vetterea9d7582012-07-10 10:42:52 +02005102 for_each_encoder_on_crtc(dev, crtc, encoder)
5103 encoder->disable(encoder);
5104
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005105 drm_crtc_vblank_off(crtc);
5106 assert_vblank_disabled(crtc);
5107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005108 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005109 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005110
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005111 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005112
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005113 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005114
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005115 for_each_encoder_on_crtc(dev, crtc, encoder)
5116 if (encoder->post_disable)
5117 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005118
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005119 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005120 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005121
Daniel Vetterd925c592013-06-05 13:34:04 +02005122 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005123
Daniel Vetterd925c592013-06-05 13:34:04 +02005124 if (HAS_PCH_CPT(dev)) {
5125 /* disable TRANS_DP_CTL */
5126 reg = TRANS_DP_CTL(pipe);
5127 temp = I915_READ(reg);
5128 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5129 TRANS_DP_PORT_SEL_MASK);
5130 temp |= TRANS_DP_PORT_SEL_NONE;
5131 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005132
Daniel Vetterd925c592013-06-05 13:34:04 +02005133 /* disable DPLL_SEL */
5134 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005135 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005136 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005137 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005138
5139 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005140 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005141
5142 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005143 }
5144
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005145 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005146 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005147
5148 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005149 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005150 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005151}
5152
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005153static void haswell_crtc_disable(struct drm_crtc *crtc)
5154{
5155 struct drm_device *dev = crtc->dev;
5156 struct drm_i915_private *dev_priv = dev->dev_private;
5157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5158 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005159 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005160
5161 if (!intel_crtc->active)
5162 return;
5163
Jani Nikula8807e552013-08-30 19:40:32 +03005164 for_each_encoder_on_crtc(dev, crtc, encoder) {
5165 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005167 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005168
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005169 drm_crtc_vblank_off(crtc);
5170 assert_vblank_disabled(crtc);
5171
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005172 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005173 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5174 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005175 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005176
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005177 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005178 intel_ddi_set_vc_payload_alloc(crtc, false);
5179
Paulo Zanoniad80a812012-10-24 16:06:19 -02005180 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005181
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005182 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005183 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005184 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005185 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005186 else
5187 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005188
Paulo Zanoni1f544382012-10-24 11:32:00 -02005189 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005191 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005192 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005193 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005194 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005195
Imre Deak97b040a2014-06-25 22:01:50 +03005196 for_each_encoder_on_crtc(dev, crtc, encoder)
5197 if (encoder->post_disable)
5198 encoder->post_disable(encoder);
5199
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005200 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005201 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005202
5203 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005204 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005205 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005206
5207 if (intel_crtc_to_shared_dpll(intel_crtc))
5208 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005209}
5210
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005211static void ironlake_crtc_off(struct drm_crtc *crtc)
5212{
5213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005214 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005215}
5216
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005217
Jesse Barnes2dd24552013-04-25 12:55:01 -07005218static void i9xx_pfit_enable(struct intel_crtc *crtc)
5219{
5220 struct drm_device *dev = crtc->base.dev;
5221 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005222 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005223
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005224 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005225 return;
5226
Daniel Vetterc0b03412013-05-28 12:05:54 +02005227 /*
5228 * The panel fitter should only be adjusted whilst the pipe is disabled,
5229 * according to register description and PRM.
5230 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005231 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5232 assert_pipe_disabled(dev_priv, crtc->pipe);
5233
Jesse Barnesb074cec2013-04-25 12:55:02 -07005234 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5235 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005236
5237 /* Border color in case we don't scale up to the full screen. Black by
5238 * default, change to something else for debugging. */
5239 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005240}
5241
Dave Airlied05410f2014-06-05 13:22:59 +10005242static enum intel_display_power_domain port_to_power_domain(enum port port)
5243{
5244 switch (port) {
5245 case PORT_A:
5246 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5247 case PORT_B:
5248 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5249 case PORT_C:
5250 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5251 case PORT_D:
5252 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5253 default:
5254 WARN_ON_ONCE(1);
5255 return POWER_DOMAIN_PORT_OTHER;
5256 }
5257}
5258
Imre Deak77d22dc2014-03-05 16:20:52 +02005259#define for_each_power_domain(domain, mask) \
5260 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5261 if ((1 << (domain)) & (mask))
5262
Imre Deak319be8a2014-03-04 19:22:57 +02005263enum intel_display_power_domain
5264intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005265{
Imre Deak319be8a2014-03-04 19:22:57 +02005266 struct drm_device *dev = intel_encoder->base.dev;
5267 struct intel_digital_port *intel_dig_port;
5268
5269 switch (intel_encoder->type) {
5270 case INTEL_OUTPUT_UNKNOWN:
5271 /* Only DDI platforms should ever use this output type */
5272 WARN_ON_ONCE(!HAS_DDI(dev));
5273 case INTEL_OUTPUT_DISPLAYPORT:
5274 case INTEL_OUTPUT_HDMI:
5275 case INTEL_OUTPUT_EDP:
5276 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005277 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005278 case INTEL_OUTPUT_DP_MST:
5279 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5280 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005281 case INTEL_OUTPUT_ANALOG:
5282 return POWER_DOMAIN_PORT_CRT;
5283 case INTEL_OUTPUT_DSI:
5284 return POWER_DOMAIN_PORT_DSI;
5285 default:
5286 return POWER_DOMAIN_PORT_OTHER;
5287 }
5288}
5289
5290static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5291{
5292 struct drm_device *dev = crtc->dev;
5293 struct intel_encoder *intel_encoder;
5294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5295 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005296 unsigned long mask;
5297 enum transcoder transcoder;
5298
5299 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5300
5301 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5302 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005303 if (intel_crtc->config->pch_pfit.enabled ||
5304 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005305 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5306
Imre Deak319be8a2014-03-04 19:22:57 +02005307 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5308 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5309
Imre Deak77d22dc2014-03-05 16:20:52 +02005310 return mask;
5311}
5312
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005313static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005314{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005315 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005316 struct drm_i915_private *dev_priv = dev->dev_private;
5317 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5318 struct intel_crtc *crtc;
5319
5320 /*
5321 * First get all needed power domains, then put all unneeded, to avoid
5322 * any unnecessary toggling of the power wells.
5323 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005324 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005325 enum intel_display_power_domain domain;
5326
Matt Roper83d65732015-02-25 13:12:16 -08005327 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005328 continue;
5329
Imre Deak319be8a2014-03-04 19:22:57 +02005330 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005331
5332 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5333 intel_display_power_get(dev_priv, domain);
5334 }
5335
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005336 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005337 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005338
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005339 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005340 enum intel_display_power_domain domain;
5341
5342 for_each_power_domain(domain, crtc->enabled_power_domains)
5343 intel_display_power_put(dev_priv, domain);
5344
5345 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5346 }
5347
5348 intel_display_set_init_power(dev_priv, false);
5349}
5350
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305351void broxton_set_cdclk(struct drm_device *dev, int frequency)
5352{
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354 uint32_t divider;
5355 uint32_t ratio;
5356 uint32_t current_freq;
5357 int ret;
5358
5359 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5360 switch (frequency) {
5361 case 144000:
5362 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5363 ratio = BXT_DE_PLL_RATIO(60);
5364 break;
5365 case 288000:
5366 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5367 ratio = BXT_DE_PLL_RATIO(60);
5368 break;
5369 case 384000:
5370 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5371 ratio = BXT_DE_PLL_RATIO(60);
5372 break;
5373 case 576000:
5374 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5375 ratio = BXT_DE_PLL_RATIO(60);
5376 break;
5377 case 624000:
5378 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5379 ratio = BXT_DE_PLL_RATIO(65);
5380 break;
5381 case 19200:
5382 /*
5383 * Bypass frequency with DE PLL disabled. Init ratio, divider
5384 * to suppress GCC warning.
5385 */
5386 ratio = 0;
5387 divider = 0;
5388 break;
5389 default:
5390 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5391
5392 return;
5393 }
5394
5395 mutex_lock(&dev_priv->rps.hw_lock);
5396 /* Inform power controller of upcoming frequency change */
5397 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5398 0x80000000);
5399 mutex_unlock(&dev_priv->rps.hw_lock);
5400
5401 if (ret) {
5402 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5403 ret, frequency);
5404 return;
5405 }
5406
5407 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5408 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5409 current_freq = current_freq * 500 + 1000;
5410
5411 /*
5412 * DE PLL has to be disabled when
5413 * - setting to 19.2MHz (bypass, PLL isn't used)
5414 * - before setting to 624MHz (PLL needs toggling)
5415 * - before setting to any frequency from 624MHz (PLL needs toggling)
5416 */
5417 if (frequency == 19200 || frequency == 624000 ||
5418 current_freq == 624000) {
5419 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5420 /* Timeout 200us */
5421 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5422 1))
5423 DRM_ERROR("timout waiting for DE PLL unlock\n");
5424 }
5425
5426 if (frequency != 19200) {
5427 uint32_t val;
5428
5429 val = I915_READ(BXT_DE_PLL_CTL);
5430 val &= ~BXT_DE_PLL_RATIO_MASK;
5431 val |= ratio;
5432 I915_WRITE(BXT_DE_PLL_CTL, val);
5433
5434 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5435 /* Timeout 200us */
5436 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5437 DRM_ERROR("timeout waiting for DE PLL lock\n");
5438
5439 val = I915_READ(CDCLK_CTL);
5440 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5441 val |= divider;
5442 /*
5443 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5444 * enable otherwise.
5445 */
5446 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5447 if (frequency >= 500000)
5448 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5449
5450 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5451 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5452 val |= (frequency - 1000) / 500;
5453 I915_WRITE(CDCLK_CTL, val);
5454 }
5455
5456 mutex_lock(&dev_priv->rps.hw_lock);
5457 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5458 DIV_ROUND_UP(frequency, 25000));
5459 mutex_unlock(&dev_priv->rps.hw_lock);
5460
5461 if (ret) {
5462 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5463 ret, frequency);
5464 return;
5465 }
5466
5467 dev_priv->cdclk_freq = frequency;
5468}
5469
5470void broxton_init_cdclk(struct drm_device *dev)
5471{
5472 struct drm_i915_private *dev_priv = dev->dev_private;
5473 uint32_t val;
5474
5475 /*
5476 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5477 * or else the reset will hang because there is no PCH to respond.
5478 * Move the handshake programming to initialization sequence.
5479 * Previously was left up to BIOS.
5480 */
5481 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5482 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5483 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5484
5485 /* Enable PG1 for cdclk */
5486 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5487
5488 /* check if cd clock is enabled */
5489 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5490 DRM_DEBUG_KMS("Display already initialized\n");
5491 return;
5492 }
5493
5494 /*
5495 * FIXME:
5496 * - The initial CDCLK needs to be read from VBT.
5497 * Need to make this change after VBT has changes for BXT.
5498 * - check if setting the max (or any) cdclk freq is really necessary
5499 * here, it belongs to modeset time
5500 */
5501 broxton_set_cdclk(dev, 624000);
5502
5503 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005504 POSTING_READ(DBUF_CTL);
5505
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305506 udelay(10);
5507
5508 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5509 DRM_ERROR("DBuf power enable timeout!\n");
5510}
5511
5512void broxton_uninit_cdclk(struct drm_device *dev)
5513{
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515
5516 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005517 POSTING_READ(DBUF_CTL);
5518
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305519 udelay(10);
5520
5521 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5522 DRM_ERROR("DBuf power disable timeout!\n");
5523
5524 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5525 broxton_set_cdclk(dev, 19200);
5526
5527 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5528}
5529
Ville Syrjälädfcab172014-06-13 13:37:47 +03005530/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005531static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005532{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005533 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005534
Jesse Barnes586f49d2013-11-04 16:06:59 -08005535 /* Obtain SKU information */
5536 mutex_lock(&dev_priv->dpio_lock);
5537 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5538 CCK_FUSE_HPLL_FREQ_MASK;
5539 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005540
Ville Syrjälädfcab172014-06-13 13:37:47 +03005541 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005542}
5543
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005544static void vlv_update_cdclk(struct drm_device *dev)
5545{
5546 struct drm_i915_private *dev_priv = dev->dev_private;
5547
Vandana Kannan164dfd22014-11-24 13:37:41 +05305548 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03005549 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Vandana Kannan164dfd22014-11-24 13:37:41 +05305550 dev_priv->cdclk_freq);
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005551
5552 /*
5553 * Program the gmbus_freq based on the cdclk frequency.
5554 * BSpec erroneously claims we should aim for 4MHz, but
5555 * in fact 1MHz is the correct frequency.
5556 */
Vandana Kannan164dfd22014-11-24 13:37:41 +05305557 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005558}
5559
Jesse Barnes30a970c2013-11-04 13:48:12 -08005560/* Adjust CDclk dividers to allow high res or save power if possible */
5561static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5562{
5563 struct drm_i915_private *dev_priv = dev->dev_private;
5564 u32 val, cmd;
5565
Vandana Kannan164dfd22014-11-24 13:37:41 +05305566 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5567 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005568
Ville Syrjälädfcab172014-06-13 13:37:47 +03005569 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005570 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005571 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005572 cmd = 1;
5573 else
5574 cmd = 0;
5575
5576 mutex_lock(&dev_priv->rps.hw_lock);
5577 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5578 val &= ~DSPFREQGUAR_MASK;
5579 val |= (cmd << DSPFREQGUAR_SHIFT);
5580 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5581 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5582 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5583 50)) {
5584 DRM_ERROR("timed out waiting for CDclk change\n");
5585 }
5586 mutex_unlock(&dev_priv->rps.hw_lock);
5587
Ville Syrjälädfcab172014-06-13 13:37:47 +03005588 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005589 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005590
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005591 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005592
5593 mutex_lock(&dev_priv->dpio_lock);
5594 /* adjust cdclk divider */
5595 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005596 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005597 val |= divider;
5598 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005599
5600 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5601 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5602 50))
5603 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005604 mutex_unlock(&dev_priv->dpio_lock);
5605 }
5606
5607 mutex_lock(&dev_priv->dpio_lock);
5608 /* adjust self-refresh exit latency value */
5609 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5610 val &= ~0x7f;
5611
5612 /*
5613 * For high bandwidth configs, we set a higher latency in the bunit
5614 * so that the core display fetch happens in time to avoid underruns.
5615 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005616 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005617 val |= 4500 / 250; /* 4.5 usec */
5618 else
5619 val |= 3000 / 250; /* 3.0 usec */
5620 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5621 mutex_unlock(&dev_priv->dpio_lock);
5622
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005623 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005624}
5625
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005626static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5627{
5628 struct drm_i915_private *dev_priv = dev->dev_private;
5629 u32 val, cmd;
5630
Vandana Kannan164dfd22014-11-24 13:37:41 +05305631 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5632 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005633
5634 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005635 case 333333:
5636 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005637 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005638 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005639 break;
5640 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005641 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005642 return;
5643 }
5644
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005645 /*
5646 * Specs are full of misinformation, but testing on actual
5647 * hardware has shown that we just need to write the desired
5648 * CCK divider into the Punit register.
5649 */
5650 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5651
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005652 mutex_lock(&dev_priv->rps.hw_lock);
5653 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5654 val &= ~DSPFREQGUAR_MASK_CHV;
5655 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5656 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5657 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5658 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5659 50)) {
5660 DRM_ERROR("timed out waiting for CDclk change\n");
5661 }
5662 mutex_unlock(&dev_priv->rps.hw_lock);
5663
5664 vlv_update_cdclk(dev);
5665}
5666
Jesse Barnes30a970c2013-11-04 13:48:12 -08005667static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5668 int max_pixclk)
5669{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005670 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005671 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005672
Jesse Barnes30a970c2013-11-04 13:48:12 -08005673 /*
5674 * Really only a few cases to deal with, as only 4 CDclks are supported:
5675 * 200MHz
5676 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005677 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005678 * 400MHz (VLV only)
5679 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5680 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005681 *
5682 * We seem to get an unstable or solid color picture at 200MHz.
5683 * Not sure what's wrong. For now use 200MHz only when all pipes
5684 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005685 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005686 if (!IS_CHERRYVIEW(dev_priv) &&
5687 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005688 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005689 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005690 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005691 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005692 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005693 else
5694 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005695}
5696
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305697static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5698 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005699{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305700 /*
5701 * FIXME:
5702 * - remove the guardband, it's not needed on BXT
5703 * - set 19.2MHz bypass frequency if there are no active pipes
5704 */
5705 if (max_pixclk > 576000*9/10)
5706 return 624000;
5707 else if (max_pixclk > 384000*9/10)
5708 return 576000;
5709 else if (max_pixclk > 288000*9/10)
5710 return 384000;
5711 else if (max_pixclk > 144000*9/10)
5712 return 288000;
5713 else
5714 return 144000;
5715}
5716
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005717/* Compute the max pixel clock for new configuration. Uses atomic state if
5718 * that's non-NULL, look at current state otherwise. */
5719static int intel_mode_max_pixclk(struct drm_device *dev,
5720 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005721{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005722 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005723 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005724 int max_pixclk = 0;
5725
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005726 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005727 if (state)
5728 crtc_state =
5729 intel_atomic_get_crtc_state(state, intel_crtc);
5730 else
5731 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005732 if (IS_ERR(crtc_state))
5733 return PTR_ERR(crtc_state);
5734
5735 if (!crtc_state->base.enable)
5736 continue;
5737
5738 max_pixclk = max(max_pixclk,
5739 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005740 }
5741
5742 return max_pixclk;
5743}
5744
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005745static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005747 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005748 struct drm_crtc *crtc;
5749 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005750 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005751 int cdclk, i;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005752
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005753 if (max_pixclk < 0)
5754 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005755
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305756 if (IS_VALLEYVIEW(dev_priv))
5757 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5758 else
5759 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5760
5761 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005762 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005763
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005764 /* add all active pipes to the state */
5765 for_each_crtc(state->dev, crtc) {
5766 if (!crtc->state->enable)
5767 continue;
5768
5769 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5770 if (IS_ERR(crtc_state))
5771 return PTR_ERR(crtc_state);
5772 }
5773
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005774 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005775 for_each_crtc_in_state(state, crtc, crtc_state, i)
5776 if (crtc_state->enable)
5777 crtc_state->mode_changed = true;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005778
5779 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005780}
5781
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005782static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5783{
5784 unsigned int credits, default_credits;
5785
5786 if (IS_CHERRYVIEW(dev_priv))
5787 default_credits = PFI_CREDIT(12);
5788 else
5789 default_credits = PFI_CREDIT(8);
5790
Vandana Kannan164dfd22014-11-24 13:37:41 +05305791 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005792 /* CHV suggested value is 31 or 63 */
5793 if (IS_CHERRYVIEW(dev_priv))
5794 credits = PFI_CREDIT_31;
5795 else
5796 credits = PFI_CREDIT(15);
5797 } else {
5798 credits = default_credits;
5799 }
5800
5801 /*
5802 * WA - write default credits before re-programming
5803 * FIXME: should we also set the resend bit here?
5804 */
5805 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5806 default_credits);
5807
5808 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5809 credits | PFI_CREDIT_RESEND);
5810
5811 /*
5812 * FIXME is this guaranteed to clear
5813 * immediately or should we poll for it?
5814 */
5815 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5816}
5817
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005818static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005819{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005820 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005821 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005822 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005823 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005825 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
5826 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005827 if (WARN_ON(max_pixclk < 0))
5828 return;
5829
5830 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005831
Vandana Kannan164dfd22014-11-24 13:37:41 +05305832 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005833 /*
5834 * FIXME: We can end up here with all power domains off, yet
5835 * with a CDCLK frequency other than the minimum. To account
5836 * for this take the PIPE-A power domain, which covers the HW
5837 * blocks needed for the following programming. This can be
5838 * removed once it's guaranteed that we get here either with
5839 * the minimum CDCLK set, or the required power domains
5840 * enabled.
5841 */
5842 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5843
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005844 if (IS_CHERRYVIEW(dev))
5845 cherryview_set_cdclk(dev, req_cdclk);
5846 else
5847 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005848
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005849 vlv_program_pfi_credits(dev_priv);
5850
Imre Deak738c05c2014-11-19 16:25:37 +02005851 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005852 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005853}
5854
Jesse Barnes89b667f2013-04-18 14:51:36 -07005855static void valleyview_crtc_enable(struct drm_crtc *crtc)
5856{
5857 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005858 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5860 struct intel_encoder *encoder;
5861 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005862 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005863
Matt Roper83d65732015-02-25 13:12:16 -08005864 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005865
5866 if (intel_crtc->active)
5867 return;
5868
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005869 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305870
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005871 if (!is_dsi) {
5872 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005873 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005874 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005875 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005876 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005878 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305879 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005880
5881 intel_set_pipe_timings(intel_crtc);
5882
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005883 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5884 struct drm_i915_private *dev_priv = dev->dev_private;
5885
5886 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5887 I915_WRITE(CHV_CANVAS(pipe), 0);
5888 }
5889
Daniel Vetter5b18e572014-04-24 23:55:06 +02005890 i9xx_set_pipeconf(intel_crtc);
5891
Jesse Barnes89b667f2013-04-18 14:51:36 -07005892 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005893
Daniel Vettera72e4c92014-09-30 10:56:47 +02005894 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005895
Jesse Barnes89b667f2013-04-18 14:51:36 -07005896 for_each_encoder_on_crtc(dev, crtc, encoder)
5897 if (encoder->pre_pll_enable)
5898 encoder->pre_pll_enable(encoder);
5899
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005900 if (!is_dsi) {
5901 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005902 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005903 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005904 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005905 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005906
5907 for_each_encoder_on_crtc(dev, crtc, encoder)
5908 if (encoder->pre_enable)
5909 encoder->pre_enable(encoder);
5910
Jesse Barnes2dd24552013-04-25 12:55:01 -07005911 i9xx_pfit_enable(intel_crtc);
5912
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005913 intel_crtc_load_lut(crtc);
5914
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005915 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005916 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005917
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005918 assert_vblank_disabled(crtc);
5919 drm_crtc_vblank_on(crtc);
5920
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005921 for_each_encoder_on_crtc(dev, crtc, encoder)
5922 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005923}
5924
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005925static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5926{
5927 struct drm_device *dev = crtc->base.dev;
5928 struct drm_i915_private *dev_priv = dev->dev_private;
5929
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005930 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5931 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005932}
5933
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005934static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005935{
5936 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005937 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005939 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005940 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005941
Matt Roper83d65732015-02-25 13:12:16 -08005942 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005943
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005944 if (intel_crtc->active)
5945 return;
5946
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005947 i9xx_set_pll_dividers(intel_crtc);
5948
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005949 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305950 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005951
5952 intel_set_pipe_timings(intel_crtc);
5953
Daniel Vetter5b18e572014-04-24 23:55:06 +02005954 i9xx_set_pipeconf(intel_crtc);
5955
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005956 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005957
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005958 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005959 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005960
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005961 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005962 if (encoder->pre_enable)
5963 encoder->pre_enable(encoder);
5964
Daniel Vetterf6736a12013-06-05 13:34:30 +02005965 i9xx_enable_pll(intel_crtc);
5966
Jesse Barnes2dd24552013-04-25 12:55:01 -07005967 i9xx_pfit_enable(intel_crtc);
5968
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005969 intel_crtc_load_lut(crtc);
5970
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005971 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005972 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005973
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005974 assert_vblank_disabled(crtc);
5975 drm_crtc_vblank_on(crtc);
5976
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005977 for_each_encoder_on_crtc(dev, crtc, encoder)
5978 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005979}
5980
Daniel Vetter87476d62013-04-11 16:29:06 +02005981static void i9xx_pfit_disable(struct intel_crtc *crtc)
5982{
5983 struct drm_device *dev = crtc->base.dev;
5984 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005985
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005986 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005987 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005988
5989 assert_pipe_disabled(dev_priv, crtc->pipe);
5990
Daniel Vetter328d8e82013-05-08 10:36:31 +02005991 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5992 I915_READ(PFIT_CONTROL));
5993 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005994}
5995
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005996static void i9xx_crtc_disable(struct drm_crtc *crtc)
5997{
5998 struct drm_device *dev = crtc->dev;
5999 struct drm_i915_private *dev_priv = dev->dev_private;
6000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006001 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006002 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006003
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006004 if (!intel_crtc->active)
6005 return;
6006
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006007 /*
6008 * On gen2 planes are double buffered but the pipe isn't, so we must
6009 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006010 * We also need to wait on all gmch platforms because of the
6011 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006012 */
Imre Deak564ed192014-06-13 14:54:21 +03006013 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006014
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006015 for_each_encoder_on_crtc(dev, crtc, encoder)
6016 encoder->disable(encoder);
6017
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006018 drm_crtc_vblank_off(crtc);
6019 assert_vblank_disabled(crtc);
6020
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006021 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006022
Daniel Vetter87476d62013-04-11 16:29:06 +02006023 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006024
Jesse Barnes89b667f2013-04-18 14:51:36 -07006025 for_each_encoder_on_crtc(dev, crtc, encoder)
6026 if (encoder->post_disable)
6027 encoder->post_disable(encoder);
6028
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006029 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006030 if (IS_CHERRYVIEW(dev))
6031 chv_disable_pll(dev_priv, pipe);
6032 else if (IS_VALLEYVIEW(dev))
6033 vlv_disable_pll(dev_priv, pipe);
6034 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006035 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006036 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006037
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006038 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006039 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006040
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006041 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006042 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006043
Daniel Vetterefa96242014-04-24 23:55:02 +02006044 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006045 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006046 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006047}
6048
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006049static void i9xx_crtc_off(struct drm_crtc *crtc)
6050{
6051}
6052
Borun Fub04c5bd2014-07-12 10:02:27 +05306053/* Master function to enable/disable CRTC and corresponding power wells */
6054void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006055{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006056 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006057 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006059 enum intel_display_power_domain domain;
6060 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006061
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006062 if (enable) {
6063 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006064 domains = get_crtc_power_domains(crtc);
6065 for_each_power_domain(domain, domains)
6066 intel_display_power_get(dev_priv, domain);
6067 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006068
6069 dev_priv->display.crtc_enable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006070 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006071 }
6072 } else {
6073 if (intel_crtc->active) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006074 intel_crtc_disable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006075 dev_priv->display.crtc_disable(crtc);
6076
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006077 domains = intel_crtc->enabled_power_domains;
6078 for_each_power_domain(domain, domains)
6079 intel_display_power_put(dev_priv, domain);
6080 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006081 }
6082 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306083}
6084
6085/**
6086 * Sets the power management mode of the pipe and plane.
6087 */
6088void intel_crtc_update_dpms(struct drm_crtc *crtc)
6089{
6090 struct drm_device *dev = crtc->dev;
6091 struct intel_encoder *intel_encoder;
6092 bool enable = false;
6093
6094 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6095 enable |= intel_encoder->connectors_active;
6096
6097 intel_crtc_control(crtc, enable);
Ander Conselvan de Oliveira0f63cca2015-04-21 17:13:17 +03006098
6099 crtc->state->active = enable;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006100}
6101
Daniel Vetter976f8a22012-07-08 22:34:21 +02006102static void intel_crtc_disable(struct drm_crtc *crtc)
6103{
6104 struct drm_device *dev = crtc->dev;
6105 struct drm_connector *connector;
6106 struct drm_i915_private *dev_priv = dev->dev_private;
6107
6108 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08006109 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006110
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006111 intel_crtc_disable_planes(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006112 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006113 dev_priv->display.off(crtc);
6114
Matt Roper70a101f2015-04-08 18:56:53 -07006115 drm_plane_helper_disable(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006116
6117 /* Update computed state. */
6118 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6119 if (!connector->encoder || !connector->encoder->crtc)
6120 continue;
6121
6122 if (connector->encoder->crtc != crtc)
6123 continue;
6124
6125 connector->dpms = DRM_MODE_DPMS_OFF;
6126 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01006127 }
6128}
6129
Chris Wilsonea5b2132010-08-04 13:50:23 +01006130void intel_encoder_destroy(struct drm_encoder *encoder)
6131{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006132 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006133
Chris Wilsonea5b2132010-08-04 13:50:23 +01006134 drm_encoder_cleanup(encoder);
6135 kfree(intel_encoder);
6136}
6137
Damien Lespiau92373292013-08-08 22:28:57 +01006138/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006139 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6140 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006141static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006142{
6143 if (mode == DRM_MODE_DPMS_ON) {
6144 encoder->connectors_active = true;
6145
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006146 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006147 } else {
6148 encoder->connectors_active = false;
6149
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006150 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006151 }
6152}
6153
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006154/* Cross check the actual hw state with our own modeset state tracking (and it's
6155 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006156static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006157{
6158 if (connector->get_hw_state(connector)) {
6159 struct intel_encoder *encoder = connector->encoder;
6160 struct drm_crtc *crtc;
6161 bool encoder_enabled;
6162 enum pipe pipe;
6163
6164 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6165 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006166 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006167
Dave Airlie0e32b392014-05-02 14:02:48 +10006168 /* there is no real hw state for MST connectors */
6169 if (connector->mst_port)
6170 return;
6171
Rob Clarke2c719b2014-12-15 13:56:32 -05006172 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006173 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006174 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006175 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006176
Dave Airlie36cd7442014-05-02 13:44:18 +10006177 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006178 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006179 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006180
Dave Airlie36cd7442014-05-02 13:44:18 +10006181 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006182 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6183 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006184 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006185
Dave Airlie36cd7442014-05-02 13:44:18 +10006186 crtc = encoder->base.crtc;
6187
Matt Roper83d65732015-02-25 13:12:16 -08006188 I915_STATE_WARN(!crtc->state->enable,
6189 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006190 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6191 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006192 "encoder active on the wrong pipe\n");
6193 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006194 }
6195}
6196
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006197int intel_connector_init(struct intel_connector *connector)
6198{
6199 struct drm_connector_state *connector_state;
6200
6201 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6202 if (!connector_state)
6203 return -ENOMEM;
6204
6205 connector->base.state = connector_state;
6206 return 0;
6207}
6208
6209struct intel_connector *intel_connector_alloc(void)
6210{
6211 struct intel_connector *connector;
6212
6213 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6214 if (!connector)
6215 return NULL;
6216
6217 if (intel_connector_init(connector) < 0) {
6218 kfree(connector);
6219 return NULL;
6220 }
6221
6222 return connector;
6223}
6224
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006225/* Even simpler default implementation, if there's really no special case to
6226 * consider. */
6227void intel_connector_dpms(struct drm_connector *connector, int mode)
6228{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006229 /* All the simple cases only support two dpms states. */
6230 if (mode != DRM_MODE_DPMS_ON)
6231 mode = DRM_MODE_DPMS_OFF;
6232
6233 if (mode == connector->dpms)
6234 return;
6235
6236 connector->dpms = mode;
6237
6238 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006239 if (connector->encoder)
6240 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006241
Daniel Vetterb9805142012-08-31 17:37:33 +02006242 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006243}
6244
Daniel Vetterf0947c32012-07-02 13:10:34 +02006245/* Simple connector->get_hw_state implementation for encoders that support only
6246 * one connector and no cloning and hence the encoder state determines the state
6247 * of the connector. */
6248bool intel_connector_get_hw_state(struct intel_connector *connector)
6249{
Daniel Vetter24929352012-07-02 20:28:59 +02006250 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006251 struct intel_encoder *encoder = connector->encoder;
6252
6253 return encoder->get_hw_state(encoder, &pipe);
6254}
6255
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006256static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006257{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006258 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6259 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006260
6261 return 0;
6262}
6263
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006264static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006265 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006266{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006267 struct drm_atomic_state *state = pipe_config->base.state;
6268 struct intel_crtc *other_crtc;
6269 struct intel_crtc_state *other_crtc_state;
6270
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006271 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6272 pipe_name(pipe), pipe_config->fdi_lanes);
6273 if (pipe_config->fdi_lanes > 4) {
6274 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6275 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006276 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006277 }
6278
Paulo Zanonibafb6552013-11-02 21:07:44 -07006279 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006280 if (pipe_config->fdi_lanes > 2) {
6281 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6282 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006283 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006284 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006285 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006286 }
6287 }
6288
6289 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006290 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006291
6292 /* Ivybridge 3 pipe is really complicated */
6293 switch (pipe) {
6294 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006295 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006296 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006297 if (pipe_config->fdi_lanes <= 2)
6298 return 0;
6299
6300 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6301 other_crtc_state =
6302 intel_atomic_get_crtc_state(state, other_crtc);
6303 if (IS_ERR(other_crtc_state))
6304 return PTR_ERR(other_crtc_state);
6305
6306 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006307 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6308 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006309 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006310 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006311 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006312 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006313 if (pipe_config->fdi_lanes > 2) {
6314 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6315 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006316 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006317 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006318
6319 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6320 other_crtc_state =
6321 intel_atomic_get_crtc_state(state, other_crtc);
6322 if (IS_ERR(other_crtc_state))
6323 return PTR_ERR(other_crtc_state);
6324
6325 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006326 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006327 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006328 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006329 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006330 default:
6331 BUG();
6332 }
6333}
6334
Daniel Vettere29c22c2013-02-21 00:00:16 +01006335#define RETRY 1
6336static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006337 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006338{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006339 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006340 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006341 int lane, link_bw, fdi_dotclock, ret;
6342 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006343
Daniel Vettere29c22c2013-02-21 00:00:16 +01006344retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006345 /* FDI is a binary signal running at ~2.7GHz, encoding
6346 * each output octet as 10 bits. The actual frequency
6347 * is stored as a divider into a 100MHz clock, and the
6348 * mode pixel clock is stored in units of 1KHz.
6349 * Hence the bw of each lane in terms of the mode signal
6350 * is:
6351 */
6352 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6353
Damien Lespiau241bfc32013-09-25 16:45:37 +01006354 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006355
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006356 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006357 pipe_config->pipe_bpp);
6358
6359 pipe_config->fdi_lanes = lane;
6360
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006361 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006362 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006363
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006364 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6365 intel_crtc->pipe, pipe_config);
6366 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006367 pipe_config->pipe_bpp -= 2*3;
6368 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6369 pipe_config->pipe_bpp);
6370 needs_recompute = true;
6371 pipe_config->bw_constrained = true;
6372
6373 goto retry;
6374 }
6375
6376 if (needs_recompute)
6377 return RETRY;
6378
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006379 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006380}
6381
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006382static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006383 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006384{
Jani Nikulad330a952014-01-21 11:24:25 +02006385 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03006386 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07006387 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006388}
6389
Daniel Vettera43f6e02013-06-07 23:10:32 +02006390static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006391 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006392{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006393 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006394 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006395 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006396 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006397
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006398 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006399 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006400 int clock_limit =
6401 dev_priv->display.get_display_clock_speed(dev);
6402
6403 /*
6404 * Enable pixel doubling when the dot clock
6405 * is > 90% of the (display) core speed.
6406 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006407 * GDG double wide on either pipe,
6408 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006409 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006410 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006411 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006412 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006413 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006414 }
6415
Damien Lespiau241bfc32013-09-25 16:45:37 +01006416 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006417 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006418 }
Chris Wilson89749352010-09-12 18:25:19 +01006419
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006420 /*
6421 * Pipe horizontal size must be even in:
6422 * - DVO ganged mode
6423 * - LVDS dual channel mode
6424 * - Double wide pipe
6425 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006426 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006427 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6428 pipe_config->pipe_src_w &= ~1;
6429
Damien Lespiau8693a822013-05-03 18:48:11 +01006430 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6431 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006432 */
6433 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6434 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006435 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006436
Damien Lespiauf5adf942013-06-24 18:29:34 +01006437 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006438 hsw_compute_ips_config(crtc, pipe_config);
6439
Daniel Vetter877d48d2013-04-19 11:24:43 +02006440 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006441 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006442
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006443 /* FIXME: remove below call once atomic mode set is place and all crtc
6444 * related checks called from atomic_crtc_check function */
6445 ret = 0;
6446 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6447 crtc, pipe_config->base.state);
6448 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6449
6450 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006451}
6452
Ville Syrjälä1652d192015-03-31 14:12:01 +03006453static int skylake_get_display_clock_speed(struct drm_device *dev)
6454{
6455 struct drm_i915_private *dev_priv = to_i915(dev);
6456 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6457 uint32_t cdctl = I915_READ(CDCLK_CTL);
6458 uint32_t linkrate;
6459
6460 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6461 WARN(1, "LCPLL1 not enabled\n");
6462 return 24000; /* 24MHz is the cd freq with NSSC ref */
6463 }
6464
6465 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6466 return 540000;
6467
6468 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006469 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006470
Damien Lespiau71cd8422015-04-30 16:39:17 +01006471 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6472 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006473 /* vco 8640 */
6474 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6475 case CDCLK_FREQ_450_432:
6476 return 432000;
6477 case CDCLK_FREQ_337_308:
6478 return 308570;
6479 case CDCLK_FREQ_675_617:
6480 return 617140;
6481 default:
6482 WARN(1, "Unknown cd freq selection\n");
6483 }
6484 } else {
6485 /* vco 8100 */
6486 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6487 case CDCLK_FREQ_450_432:
6488 return 450000;
6489 case CDCLK_FREQ_337_308:
6490 return 337500;
6491 case CDCLK_FREQ_675_617:
6492 return 675000;
6493 default:
6494 WARN(1, "Unknown cd freq selection\n");
6495 }
6496 }
6497
6498 /* error case, do as if DPLL0 isn't enabled */
6499 return 24000;
6500}
6501
6502static int broadwell_get_display_clock_speed(struct drm_device *dev)
6503{
6504 struct drm_i915_private *dev_priv = dev->dev_private;
6505 uint32_t lcpll = I915_READ(LCPLL_CTL);
6506 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6507
6508 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6509 return 800000;
6510 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6511 return 450000;
6512 else if (freq == LCPLL_CLK_FREQ_450)
6513 return 450000;
6514 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6515 return 540000;
6516 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6517 return 337500;
6518 else
6519 return 675000;
6520}
6521
6522static int haswell_get_display_clock_speed(struct drm_device *dev)
6523{
6524 struct drm_i915_private *dev_priv = dev->dev_private;
6525 uint32_t lcpll = I915_READ(LCPLL_CTL);
6526 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6527
6528 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6529 return 800000;
6530 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6531 return 450000;
6532 else if (freq == LCPLL_CLK_FREQ_450)
6533 return 450000;
6534 else if (IS_HSW_ULT(dev))
6535 return 337500;
6536 else
6537 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006538}
6539
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006540static int valleyview_get_display_clock_speed(struct drm_device *dev)
6541{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006542 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006543 u32 val;
6544 int divider;
6545
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006546 if (dev_priv->hpll_freq == 0)
6547 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6548
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006549 mutex_lock(&dev_priv->dpio_lock);
6550 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
6551 mutex_unlock(&dev_priv->dpio_lock);
6552
6553 divider = val & DISPLAY_FREQUENCY_VALUES;
6554
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006555 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6556 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6557 "cdclk change in progress\n");
6558
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006559 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006560}
6561
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006562static int ilk_get_display_clock_speed(struct drm_device *dev)
6563{
6564 return 450000;
6565}
6566
Jesse Barnese70236a2009-09-21 10:42:27 -07006567static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006568{
Jesse Barnese70236a2009-09-21 10:42:27 -07006569 return 400000;
6570}
Jesse Barnes79e53942008-11-07 14:24:08 -08006571
Jesse Barnese70236a2009-09-21 10:42:27 -07006572static int i915_get_display_clock_speed(struct drm_device *dev)
6573{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006574 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006575}
Jesse Barnes79e53942008-11-07 14:24:08 -08006576
Jesse Barnese70236a2009-09-21 10:42:27 -07006577static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6578{
6579 return 200000;
6580}
Jesse Barnes79e53942008-11-07 14:24:08 -08006581
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006582static int pnv_get_display_clock_speed(struct drm_device *dev)
6583{
6584 u16 gcfgc = 0;
6585
6586 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6587
6588 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6589 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006590 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006591 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006592 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006593 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006594 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006595 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6596 return 200000;
6597 default:
6598 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6599 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006600 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006601 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006602 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006603 }
6604}
6605
Jesse Barnese70236a2009-09-21 10:42:27 -07006606static int i915gm_get_display_clock_speed(struct drm_device *dev)
6607{
6608 u16 gcfgc = 0;
6609
6610 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6611
6612 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006613 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006614 else {
6615 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6616 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006617 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006618 default:
6619 case GC_DISPLAY_CLOCK_190_200_MHZ:
6620 return 190000;
6621 }
6622 }
6623}
Jesse Barnes79e53942008-11-07 14:24:08 -08006624
Jesse Barnese70236a2009-09-21 10:42:27 -07006625static int i865_get_display_clock_speed(struct drm_device *dev)
6626{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006627 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006628}
6629
6630static int i855_get_display_clock_speed(struct drm_device *dev)
6631{
6632 u16 hpllcc = 0;
6633 /* Assume that the hardware is in the high speed state. This
6634 * should be the default.
6635 */
6636 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6637 case GC_CLOCK_133_200:
6638 case GC_CLOCK_100_200:
6639 return 200000;
6640 case GC_CLOCK_166_250:
6641 return 250000;
6642 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006643 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006644 }
6645
6646 /* Shouldn't happen */
6647 return 0;
6648}
6649
6650static int i830_get_display_clock_speed(struct drm_device *dev)
6651{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006652 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006653}
6654
Zhenyu Wang2c072452009-06-05 15:38:42 +08006655static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006656intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006657{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006658 while (*num > DATA_LINK_M_N_MASK ||
6659 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006660 *num >>= 1;
6661 *den >>= 1;
6662 }
6663}
6664
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006665static void compute_m_n(unsigned int m, unsigned int n,
6666 uint32_t *ret_m, uint32_t *ret_n)
6667{
6668 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6669 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6670 intel_reduce_m_n_ratio(ret_m, ret_n);
6671}
6672
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006673void
6674intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6675 int pixel_clock, int link_clock,
6676 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006677{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006678 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006679
6680 compute_m_n(bits_per_pixel * pixel_clock,
6681 link_clock * nlanes * 8,
6682 &m_n->gmch_m, &m_n->gmch_n);
6683
6684 compute_m_n(pixel_clock, link_clock,
6685 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006686}
6687
Chris Wilsona7615032011-01-12 17:04:08 +00006688static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6689{
Jani Nikulad330a952014-01-21 11:24:25 +02006690 if (i915.panel_use_ssc >= 0)
6691 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006692 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006693 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006694}
6695
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006696static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
6697 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006698{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006699 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006700 struct drm_i915_private *dev_priv = dev->dev_private;
6701 int refclk;
6702
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006703 WARN_ON(!crtc_state->base.state);
6704
Imre Deak5ab7b0b2015-03-06 03:29:25 +02006705 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02006706 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006707 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006708 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006709 refclk = dev_priv->vbt.lvds_ssc_freq;
6710 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006711 } else if (!IS_GEN2(dev)) {
6712 refclk = 96000;
6713 } else {
6714 refclk = 48000;
6715 }
6716
6717 return refclk;
6718}
6719
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006720static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006721{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006722 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006723}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006724
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006725static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6726{
6727 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006728}
6729
Daniel Vetterf47709a2013-03-28 10:42:02 +01006730static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006731 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006732 intel_clock_t *reduced_clock)
6733{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006734 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006735 u32 fp, fp2 = 0;
6736
6737 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006738 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006739 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006740 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006741 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006742 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006743 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006744 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006745 }
6746
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006747 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006748
Daniel Vetterf47709a2013-03-28 10:42:02 +01006749 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006750 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006751 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006752 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006753 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006754 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006755 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006756 }
6757}
6758
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006759static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6760 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006761{
6762 u32 reg_val;
6763
6764 /*
6765 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6766 * and set it to a reasonable value instead.
6767 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006768 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006769 reg_val &= 0xffffff00;
6770 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006771 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006772
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006773 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006774 reg_val &= 0x8cffffff;
6775 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006776 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006777
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006778 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006779 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006780 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006781
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006782 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006783 reg_val &= 0x00ffffff;
6784 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006785 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006786}
6787
Daniel Vetterb5518422013-05-03 11:49:48 +02006788static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6789 struct intel_link_m_n *m_n)
6790{
6791 struct drm_device *dev = crtc->base.dev;
6792 struct drm_i915_private *dev_priv = dev->dev_private;
6793 int pipe = crtc->pipe;
6794
Daniel Vettere3b95f12013-05-03 11:49:49 +02006795 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6796 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6797 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6798 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006799}
6800
6801static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006802 struct intel_link_m_n *m_n,
6803 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006804{
6805 struct drm_device *dev = crtc->base.dev;
6806 struct drm_i915_private *dev_priv = dev->dev_private;
6807 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006808 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006809
6810 if (INTEL_INFO(dev)->gen >= 5) {
6811 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6812 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6813 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6814 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006815 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6816 * for gen < 8) and if DRRS is supported (to make sure the
6817 * registers are not unnecessarily accessed).
6818 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306819 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006820 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006821 I915_WRITE(PIPE_DATA_M2(transcoder),
6822 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6823 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6824 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6825 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6826 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006827 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006828 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6829 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6830 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6831 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006832 }
6833}
6834
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306835void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006836{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306837 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6838
6839 if (m_n == M1_N1) {
6840 dp_m_n = &crtc->config->dp_m_n;
6841 dp_m2_n2 = &crtc->config->dp_m2_n2;
6842 } else if (m_n == M2_N2) {
6843
6844 /*
6845 * M2_N2 registers are not supported. Hence m2_n2 divider value
6846 * needs to be programmed into M1_N1.
6847 */
6848 dp_m_n = &crtc->config->dp_m2_n2;
6849 } else {
6850 DRM_ERROR("Unsupported divider value\n");
6851 return;
6852 }
6853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006854 if (crtc->config->has_pch_encoder)
6855 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006856 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306857 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006858}
6859
Ville Syrjäläd288f652014-10-28 13:20:22 +02006860static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006861 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006862{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006863 u32 dpll, dpll_md;
6864
6865 /*
6866 * Enable DPIO clock input. We should never disable the reference
6867 * clock for pipe B, since VGA hotplug / manual detection depends
6868 * on it.
6869 */
6870 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6871 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6872 /* We should never disable this, set it here for state tracking */
6873 if (crtc->pipe == PIPE_B)
6874 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6875 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006876 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006877
Ville Syrjäläd288f652014-10-28 13:20:22 +02006878 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006879 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006880 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006881}
6882
Ville Syrjäläd288f652014-10-28 13:20:22 +02006883static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006884 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006885{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006886 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006887 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006888 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006889 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006890 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006891 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006892
Daniel Vetter09153002012-12-12 14:06:44 +01006893 mutex_lock(&dev_priv->dpio_lock);
6894
Ville Syrjäläd288f652014-10-28 13:20:22 +02006895 bestn = pipe_config->dpll.n;
6896 bestm1 = pipe_config->dpll.m1;
6897 bestm2 = pipe_config->dpll.m2;
6898 bestp1 = pipe_config->dpll.p1;
6899 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006900
Jesse Barnes89b667f2013-04-18 14:51:36 -07006901 /* See eDP HDMI DPIO driver vbios notes doc */
6902
6903 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006904 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006905 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006906
6907 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006908 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006909
6910 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006911 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006912 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006913 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006914
6915 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006916 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006917
6918 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006919 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6920 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6921 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006922 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006923
6924 /*
6925 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6926 * but we don't support that).
6927 * Note: don't use the DAC post divider as it seems unstable.
6928 */
6929 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006930 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006931
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006932 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006934
Jesse Barnes89b667f2013-04-18 14:51:36 -07006935 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006936 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006937 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6938 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006940 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006941 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006943 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006944
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006945 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006946 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006947 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006949 0x0df40000);
6950 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006952 0x0df70000);
6953 } else { /* HDMI or VGA */
6954 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006955 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006957 0x0df70000);
6958 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006960 0x0df40000);
6961 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006962
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006963 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006964 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006965 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6966 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006967 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006969
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006971 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006972}
6973
Ville Syrjäläd288f652014-10-28 13:20:22 +02006974static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006975 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006976{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006977 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006978 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6979 DPLL_VCO_ENABLE;
6980 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006981 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006982
Ville Syrjäläd288f652014-10-28 13:20:22 +02006983 pipe_config->dpll_hw_state.dpll_md =
6984 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006985}
6986
Ville Syrjäläd288f652014-10-28 13:20:22 +02006987static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006988 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006989{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006990 struct drm_device *dev = crtc->base.dev;
6991 struct drm_i915_private *dev_priv = dev->dev_private;
6992 int pipe = crtc->pipe;
6993 int dpll_reg = DPLL(crtc->pipe);
6994 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306995 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006996 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306997 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306998 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006999
Ville Syrjäläd288f652014-10-28 13:20:22 +02007000 bestn = pipe_config->dpll.n;
7001 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7002 bestm1 = pipe_config->dpll.m1;
7003 bestm2 = pipe_config->dpll.m2 >> 22;
7004 bestp1 = pipe_config->dpll.p1;
7005 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307006 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307007 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307008 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007009
7010 /*
7011 * Enable Refclk and SSC
7012 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007013 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007014 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007015
7016 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007017
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007018 /* p1 and p2 divider */
7019 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7020 5 << DPIO_CHV_S1_DIV_SHIFT |
7021 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7022 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7023 1 << DPIO_CHV_K_DIV_SHIFT);
7024
7025 /* Feedback post-divider - m2 */
7026 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7027
7028 /* Feedback refclk divider - n and m1 */
7029 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7030 DPIO_CHV_M1_DIV_BY_2 |
7031 1 << DPIO_CHV_N_DIV_SHIFT);
7032
7033 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307034 if (bestm2_frac)
7035 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007036
7037 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307038 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7039 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7040 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7041 if (bestm2_frac)
7042 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7043 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007044
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307045 /* Program digital lock detect threshold */
7046 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7047 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7048 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7049 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7050 if (!bestm2_frac)
7051 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7052 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7053
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007054 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307055 if (vco == 5400000) {
7056 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7057 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7058 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7059 tribuf_calcntr = 0x9;
7060 } else if (vco <= 6200000) {
7061 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7062 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7063 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7064 tribuf_calcntr = 0x9;
7065 } else if (vco <= 6480000) {
7066 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7067 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7068 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7069 tribuf_calcntr = 0x8;
7070 } else {
7071 /* Not supported. Apply the same limits as in the max case */
7072 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7073 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7074 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7075 tribuf_calcntr = 0;
7076 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007077 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7078
Ville Syrjälä968040b2015-03-11 22:52:08 +02007079 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307080 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7081 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7082 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7083
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007084 /* AFC Recal */
7085 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7086 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7087 DPIO_AFC_RECAL);
7088
7089 mutex_unlock(&dev_priv->dpio_lock);
7090}
7091
Ville Syrjäläd288f652014-10-28 13:20:22 +02007092/**
7093 * vlv_force_pll_on - forcibly enable just the PLL
7094 * @dev_priv: i915 private structure
7095 * @pipe: pipe PLL to enable
7096 * @dpll: PLL configuration
7097 *
7098 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7099 * in cases where we need the PLL enabled even when @pipe is not going to
7100 * be enabled.
7101 */
7102void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7103 const struct dpll *dpll)
7104{
7105 struct intel_crtc *crtc =
7106 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007107 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007108 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007109 .pixel_multiplier = 1,
7110 .dpll = *dpll,
7111 };
7112
7113 if (IS_CHERRYVIEW(dev)) {
7114 chv_update_pll(crtc, &pipe_config);
7115 chv_prepare_pll(crtc, &pipe_config);
7116 chv_enable_pll(crtc, &pipe_config);
7117 } else {
7118 vlv_update_pll(crtc, &pipe_config);
7119 vlv_prepare_pll(crtc, &pipe_config);
7120 vlv_enable_pll(crtc, &pipe_config);
7121 }
7122}
7123
7124/**
7125 * vlv_force_pll_off - forcibly disable just the PLL
7126 * @dev_priv: i915 private structure
7127 * @pipe: pipe PLL to disable
7128 *
7129 * Disable the PLL for @pipe. To be used in cases where we need
7130 * the PLL enabled even when @pipe is not going to be enabled.
7131 */
7132void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7133{
7134 if (IS_CHERRYVIEW(dev))
7135 chv_disable_pll(to_i915(dev), pipe);
7136 else
7137 vlv_disable_pll(to_i915(dev), pipe);
7138}
7139
Daniel Vetterf47709a2013-03-28 10:42:02 +01007140static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007141 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007142 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007143 int num_connectors)
7144{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007145 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007146 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007147 u32 dpll;
7148 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007149 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007150
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007151 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307152
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007153 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7154 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007155
7156 dpll = DPLL_VGA_MODE_DIS;
7157
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007158 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007159 dpll |= DPLLB_MODE_LVDS;
7160 else
7161 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007162
Daniel Vetteref1b4602013-06-01 17:17:04 +02007163 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007164 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007165 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007166 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007167
7168 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007169 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007170
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007171 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007172 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007173
7174 /* compute bitmask from p1 value */
7175 if (IS_PINEVIEW(dev))
7176 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7177 else {
7178 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7179 if (IS_G4X(dev) && reduced_clock)
7180 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7181 }
7182 switch (clock->p2) {
7183 case 5:
7184 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7185 break;
7186 case 7:
7187 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7188 break;
7189 case 10:
7190 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7191 break;
7192 case 14:
7193 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7194 break;
7195 }
7196 if (INTEL_INFO(dev)->gen >= 4)
7197 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7198
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007199 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007200 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007201 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007202 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7203 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7204 else
7205 dpll |= PLL_REF_INPUT_DREFCLK;
7206
7207 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007208 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007209
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007210 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007211 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007212 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007213 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007214 }
7215}
7216
Daniel Vetterf47709a2013-03-28 10:42:02 +01007217static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007218 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007219 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007220 int num_connectors)
7221{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007222 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007223 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007224 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007225 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007226
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007227 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307228
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007229 dpll = DPLL_VGA_MODE_DIS;
7230
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007231 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007232 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7233 } else {
7234 if (clock->p1 == 2)
7235 dpll |= PLL_P1_DIVIDE_BY_TWO;
7236 else
7237 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7238 if (clock->p2 == 4)
7239 dpll |= PLL_P2_DIVIDE_BY_4;
7240 }
7241
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007242 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007243 dpll |= DPLL_DVO_2X_MODE;
7244
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007245 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007246 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7247 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7248 else
7249 dpll |= PLL_REF_INPUT_DREFCLK;
7250
7251 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007252 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007253}
7254
Daniel Vetter8a654f32013-06-01 17:16:22 +02007255static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007256{
7257 struct drm_device *dev = intel_crtc->base.dev;
7258 struct drm_i915_private *dev_priv = dev->dev_private;
7259 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007260 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007261 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007262 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007263 uint32_t crtc_vtotal, crtc_vblank_end;
7264 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007265
7266 /* We need to be careful not to changed the adjusted mode, for otherwise
7267 * the hw state checker will get angry at the mismatch. */
7268 crtc_vtotal = adjusted_mode->crtc_vtotal;
7269 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007270
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007271 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007272 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007273 crtc_vtotal -= 1;
7274 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007275
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007276 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007277 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7278 else
7279 vsyncshift = adjusted_mode->crtc_hsync_start -
7280 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007281 if (vsyncshift < 0)
7282 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007283 }
7284
7285 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007286 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007287
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007288 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007289 (adjusted_mode->crtc_hdisplay - 1) |
7290 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007291 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007292 (adjusted_mode->crtc_hblank_start - 1) |
7293 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007294 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007295 (adjusted_mode->crtc_hsync_start - 1) |
7296 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7297
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007298 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007299 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007300 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007301 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007302 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007303 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007304 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007305 (adjusted_mode->crtc_vsync_start - 1) |
7306 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7307
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007308 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7309 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7310 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7311 * bits. */
7312 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7313 (pipe == PIPE_B || pipe == PIPE_C))
7314 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7315
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007316 /* pipesrc controls the size that is scaled from, which should
7317 * always be the user's requested size.
7318 */
7319 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007320 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7321 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007322}
7323
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007324static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007325 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007326{
7327 struct drm_device *dev = crtc->base.dev;
7328 struct drm_i915_private *dev_priv = dev->dev_private;
7329 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7330 uint32_t tmp;
7331
7332 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007333 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7334 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007335 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007336 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7337 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007338 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007339 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7340 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007341
7342 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007343 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7344 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007345 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007346 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7347 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007348 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007349 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7350 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007351
7352 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007353 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7354 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7355 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007356 }
7357
7358 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007359 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7360 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7361
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007362 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7363 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007364}
7365
Daniel Vetterf6a83282014-02-11 15:28:57 -08007366void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007367 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007368{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007369 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7370 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7371 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7372 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007373
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007374 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7375 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7376 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7377 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007378
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007379 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007380
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007381 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7382 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007383}
7384
Daniel Vetter84b046f2013-02-19 18:48:54 +01007385static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7386{
7387 struct drm_device *dev = intel_crtc->base.dev;
7388 struct drm_i915_private *dev_priv = dev->dev_private;
7389 uint32_t pipeconf;
7390
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007391 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007392
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007393 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7394 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7395 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007397 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007398 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007399
Daniel Vetterff9ce462013-04-24 14:57:17 +02007400 /* only g4x and later have fancy bpc/dither controls */
7401 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007402 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007403 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007404 pipeconf |= PIPECONF_DITHER_EN |
7405 PIPECONF_DITHER_TYPE_SP;
7406
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007407 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007408 case 18:
7409 pipeconf |= PIPECONF_6BPC;
7410 break;
7411 case 24:
7412 pipeconf |= PIPECONF_8BPC;
7413 break;
7414 case 30:
7415 pipeconf |= PIPECONF_10BPC;
7416 break;
7417 default:
7418 /* Case prevented by intel_choose_pipe_bpp_dither. */
7419 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007420 }
7421 }
7422
7423 if (HAS_PIPE_CXSR(dev)) {
7424 if (intel_crtc->lowfreq_avail) {
7425 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7426 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7427 } else {
7428 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007429 }
7430 }
7431
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007432 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007433 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007434 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007435 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7436 else
7437 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7438 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007439 pipeconf |= PIPECONF_PROGRESSIVE;
7440
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007441 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007442 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007443
Daniel Vetter84b046f2013-02-19 18:48:54 +01007444 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7445 POSTING_READ(PIPECONF(intel_crtc->pipe));
7446}
7447
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007448static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7449 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007450{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007451 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007452 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007453 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007454 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007455 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007456 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007457 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007458 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007459 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007460 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007461 struct drm_connector_state *connector_state;
7462 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007463
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007464 memset(&crtc_state->dpll_hw_state, 0,
7465 sizeof(crtc_state->dpll_hw_state));
7466
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007467 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007468 if (connector_state->crtc != &crtc->base)
7469 continue;
7470
7471 encoder = to_intel_encoder(connector_state->best_encoder);
7472
Chris Wilson5eddb702010-09-11 13:48:45 +01007473 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007474 case INTEL_OUTPUT_LVDS:
7475 is_lvds = true;
7476 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007477 case INTEL_OUTPUT_DSI:
7478 is_dsi = true;
7479 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007480 default:
7481 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007482 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007483
Eric Anholtc751ce42010-03-25 11:48:48 -07007484 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007485 }
7486
Jani Nikulaf2335332013-09-13 11:03:09 +03007487 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007488 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007489
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007490 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007491 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007492
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007493 /*
7494 * Returns a set of divisors for the desired target clock with
7495 * the given refclk, or FALSE. The returned values represent
7496 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7497 * 2) / p1 / p2.
7498 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007499 limit = intel_limit(crtc_state, refclk);
7500 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007501 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007502 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007503 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007504 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7505 return -EINVAL;
7506 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007507
Jani Nikulaf2335332013-09-13 11:03:09 +03007508 if (is_lvds && dev_priv->lvds_downclock_avail) {
7509 /*
7510 * Ensure we match the reduced clock's P to the target
7511 * clock. If the clocks don't match, we can't switch
7512 * the display clock by using the FP0/FP1. In such case
7513 * we will disable the LVDS downclock feature.
7514 */
7515 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007516 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007517 dev_priv->lvds_downclock,
7518 refclk, &clock,
7519 &reduced_clock);
7520 }
7521 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007522 crtc_state->dpll.n = clock.n;
7523 crtc_state->dpll.m1 = clock.m1;
7524 crtc_state->dpll.m2 = clock.m2;
7525 crtc_state->dpll.p1 = clock.p1;
7526 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007527 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007528
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007529 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307531 has_reduced_clock ? &reduced_clock : NULL,
7532 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007533 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007534 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007535 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007536 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007537 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007538 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007540 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007541 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007542
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007543 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007544}
7545
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007546static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007547 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007548{
7549 struct drm_device *dev = crtc->base.dev;
7550 struct drm_i915_private *dev_priv = dev->dev_private;
7551 uint32_t tmp;
7552
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007553 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7554 return;
7555
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007556 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007557 if (!(tmp & PFIT_ENABLE))
7558 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007559
Daniel Vetter06922822013-07-11 13:35:40 +02007560 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007561 if (INTEL_INFO(dev)->gen < 4) {
7562 if (crtc->pipe != PIPE_B)
7563 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007564 } else {
7565 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7566 return;
7567 }
7568
Daniel Vetter06922822013-07-11 13:35:40 +02007569 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007570 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7571 if (INTEL_INFO(dev)->gen < 5)
7572 pipe_config->gmch_pfit.lvds_border_bits =
7573 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7574}
7575
Jesse Barnesacbec812013-09-20 11:29:32 -07007576static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007577 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007578{
7579 struct drm_device *dev = crtc->base.dev;
7580 struct drm_i915_private *dev_priv = dev->dev_private;
7581 int pipe = pipe_config->cpu_transcoder;
7582 intel_clock_t clock;
7583 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007584 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007585
Shobhit Kumarf573de52014-07-30 20:32:37 +05307586 /* In case of MIPI DPLL will not even be used */
7587 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7588 return;
7589
Jesse Barnesacbec812013-09-20 11:29:32 -07007590 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007591 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07007592 mutex_unlock(&dev_priv->dpio_lock);
7593
7594 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7595 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7596 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7597 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7598 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7599
Ville Syrjäläf6466282013-10-14 14:50:31 +03007600 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007601
Ville Syrjäläf6466282013-10-14 14:50:31 +03007602 /* clock.dot is the fast clock */
7603 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007604}
7605
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007606static void
7607i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7608 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007609{
7610 struct drm_device *dev = crtc->base.dev;
7611 struct drm_i915_private *dev_priv = dev->dev_private;
7612 u32 val, base, offset;
7613 int pipe = crtc->pipe, plane = crtc->plane;
7614 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007615 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007616 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007617 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007618
Damien Lespiau42a7b082015-02-05 19:35:13 +00007619 val = I915_READ(DSPCNTR(plane));
7620 if (!(val & DISPLAY_PLANE_ENABLE))
7621 return;
7622
Damien Lespiaud9806c92015-01-21 14:07:19 +00007623 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007624 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007625 DRM_DEBUG_KMS("failed to alloc fb\n");
7626 return;
7627 }
7628
Damien Lespiau1b842c82015-01-21 13:50:54 +00007629 fb = &intel_fb->base;
7630
Daniel Vetter18c52472015-02-10 17:16:09 +00007631 if (INTEL_INFO(dev)->gen >= 4) {
7632 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007633 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007634 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7635 }
7636 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007637
7638 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007639 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007640 fb->pixel_format = fourcc;
7641 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007642
7643 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007644 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007645 offset = I915_READ(DSPTILEOFF(plane));
7646 else
7647 offset = I915_READ(DSPLINOFF(plane));
7648 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7649 } else {
7650 base = I915_READ(DSPADDR(plane));
7651 }
7652 plane_config->base = base;
7653
7654 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007655 fb->width = ((val >> 16) & 0xfff) + 1;
7656 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007657
7658 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007659 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007660
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007661 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007662 fb->pixel_format,
7663 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007664
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007665 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007666
Damien Lespiau2844a922015-01-20 12:51:48 +00007667 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7668 pipe_name(pipe), plane, fb->width, fb->height,
7669 fb->bits_per_pixel, base, fb->pitches[0],
7670 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007671
Damien Lespiau2d140302015-02-05 17:22:18 +00007672 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007673}
7674
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007675static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007676 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007677{
7678 struct drm_device *dev = crtc->base.dev;
7679 struct drm_i915_private *dev_priv = dev->dev_private;
7680 int pipe = pipe_config->cpu_transcoder;
7681 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7682 intel_clock_t clock;
7683 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
7684 int refclk = 100000;
7685
7686 mutex_lock(&dev_priv->dpio_lock);
7687 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7688 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7689 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7690 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7691 mutex_unlock(&dev_priv->dpio_lock);
7692
7693 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7694 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
7695 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7696 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7697 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7698
7699 chv_clock(refclk, &clock);
7700
7701 /* clock.dot is the fast clock */
7702 pipe_config->port_clock = clock.dot / 5;
7703}
7704
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007705static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007706 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007707{
7708 struct drm_device *dev = crtc->base.dev;
7709 struct drm_i915_private *dev_priv = dev->dev_private;
7710 uint32_t tmp;
7711
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007712 if (!intel_display_power_is_enabled(dev_priv,
7713 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02007714 return false;
7715
Daniel Vettere143a212013-07-04 12:01:15 +02007716 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007717 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007718
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007719 tmp = I915_READ(PIPECONF(crtc->pipe));
7720 if (!(tmp & PIPECONF_ENABLE))
7721 return false;
7722
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007723 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
7724 switch (tmp & PIPECONF_BPC_MASK) {
7725 case PIPECONF_6BPC:
7726 pipe_config->pipe_bpp = 18;
7727 break;
7728 case PIPECONF_8BPC:
7729 pipe_config->pipe_bpp = 24;
7730 break;
7731 case PIPECONF_10BPC:
7732 pipe_config->pipe_bpp = 30;
7733 break;
7734 default:
7735 break;
7736 }
7737 }
7738
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007739 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7740 pipe_config->limited_color_range = true;
7741
Ville Syrjälä282740f2013-09-04 18:30:03 +03007742 if (INTEL_INFO(dev)->gen < 4)
7743 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7744
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007745 intel_get_pipe_timings(crtc, pipe_config);
7746
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007747 i9xx_get_pfit_config(crtc, pipe_config);
7748
Daniel Vetter6c49f242013-06-06 12:45:25 +02007749 if (INTEL_INFO(dev)->gen >= 4) {
7750 tmp = I915_READ(DPLL_MD(crtc->pipe));
7751 pipe_config->pixel_multiplier =
7752 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7753 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007754 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007755 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7756 tmp = I915_READ(DPLL(crtc->pipe));
7757 pipe_config->pixel_multiplier =
7758 ((tmp & SDVO_MULTIPLIER_MASK)
7759 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7760 } else {
7761 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7762 * port and will be fixed up in the encoder->get_config
7763 * function. */
7764 pipe_config->pixel_multiplier = 1;
7765 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007766 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7767 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007768 /*
7769 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7770 * on 830. Filter it out here so that we don't
7771 * report errors due to that.
7772 */
7773 if (IS_I830(dev))
7774 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7775
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007776 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7777 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007778 } else {
7779 /* Mask out read-only status bits. */
7780 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7781 DPLL_PORTC_READY_MASK |
7782 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007783 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007784
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007785 if (IS_CHERRYVIEW(dev))
7786 chv_crtc_clock_get(crtc, pipe_config);
7787 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007788 vlv_crtc_clock_get(crtc, pipe_config);
7789 else
7790 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007791
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007792 return true;
7793}
7794
Paulo Zanonidde86e22012-12-01 12:04:25 -02007795static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007796{
7797 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007798 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007799 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007800 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007801 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007802 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007803 bool has_ck505 = false;
7804 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007805
7806 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007807 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007808 switch (encoder->type) {
7809 case INTEL_OUTPUT_LVDS:
7810 has_panel = true;
7811 has_lvds = true;
7812 break;
7813 case INTEL_OUTPUT_EDP:
7814 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007815 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007816 has_cpu_edp = true;
7817 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007818 default:
7819 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007820 }
7821 }
7822
Keith Packard99eb6a02011-09-26 14:29:12 -07007823 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007824 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007825 can_ssc = has_ck505;
7826 } else {
7827 has_ck505 = false;
7828 can_ssc = true;
7829 }
7830
Imre Deak2de69052013-05-08 13:14:04 +03007831 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7832 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007833
7834 /* Ironlake: try to setup display ref clock before DPLL
7835 * enabling. This is only under driver's control after
7836 * PCH B stepping, previous chipset stepping should be
7837 * ignoring this setting.
7838 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007839 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007840
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007841 /* As we must carefully and slowly disable/enable each source in turn,
7842 * compute the final state we want first and check if we need to
7843 * make any changes at all.
7844 */
7845 final = val;
7846 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007847 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007848 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007849 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007850 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7851
7852 final &= ~DREF_SSC_SOURCE_MASK;
7853 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7854 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007855
Keith Packard199e5d72011-09-22 12:01:57 -07007856 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007857 final |= DREF_SSC_SOURCE_ENABLE;
7858
7859 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7860 final |= DREF_SSC1_ENABLE;
7861
7862 if (has_cpu_edp) {
7863 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7864 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7865 else
7866 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7867 } else
7868 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7869 } else {
7870 final |= DREF_SSC_SOURCE_DISABLE;
7871 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7872 }
7873
7874 if (final == val)
7875 return;
7876
7877 /* Always enable nonspread source */
7878 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7879
7880 if (has_ck505)
7881 val |= DREF_NONSPREAD_CK505_ENABLE;
7882 else
7883 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7884
7885 if (has_panel) {
7886 val &= ~DREF_SSC_SOURCE_MASK;
7887 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007888
Keith Packard199e5d72011-09-22 12:01:57 -07007889 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007890 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007891 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007892 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007893 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007894 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007895
7896 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007897 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007898 POSTING_READ(PCH_DREF_CONTROL);
7899 udelay(200);
7900
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007901 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007902
7903 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007904 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007905 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007906 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007907 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007908 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007909 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007910 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007911 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007912
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007913 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007914 POSTING_READ(PCH_DREF_CONTROL);
7915 udelay(200);
7916 } else {
7917 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7918
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007919 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007920
7921 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007922 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007923
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007924 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007925 POSTING_READ(PCH_DREF_CONTROL);
7926 udelay(200);
7927
7928 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007929 val &= ~DREF_SSC_SOURCE_MASK;
7930 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007931
7932 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007933 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007934
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007935 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007936 POSTING_READ(PCH_DREF_CONTROL);
7937 udelay(200);
7938 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007939
7940 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007941}
7942
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007943static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007944{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007945 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007946
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007947 tmp = I915_READ(SOUTH_CHICKEN2);
7948 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7949 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007950
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007951 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7952 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7953 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007954
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007955 tmp = I915_READ(SOUTH_CHICKEN2);
7956 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7957 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007958
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007959 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7960 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7961 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007962}
7963
7964/* WaMPhyProgramming:hsw */
7965static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7966{
7967 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007968
7969 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7970 tmp &= ~(0xFF << 24);
7971 tmp |= (0x12 << 24);
7972 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7973
Paulo Zanonidde86e22012-12-01 12:04:25 -02007974 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7975 tmp |= (1 << 11);
7976 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7977
7978 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7979 tmp |= (1 << 11);
7980 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7981
Paulo Zanonidde86e22012-12-01 12:04:25 -02007982 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7983 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7984 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7985
7986 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7987 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7988 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7989
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007990 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7991 tmp &= ~(7 << 13);
7992 tmp |= (5 << 13);
7993 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007994
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007995 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7996 tmp &= ~(7 << 13);
7997 tmp |= (5 << 13);
7998 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007999
8000 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8001 tmp &= ~0xFF;
8002 tmp |= 0x1C;
8003 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8004
8005 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8006 tmp &= ~0xFF;
8007 tmp |= 0x1C;
8008 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8009
8010 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8011 tmp &= ~(0xFF << 16);
8012 tmp |= (0x1C << 16);
8013 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8014
8015 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8016 tmp &= ~(0xFF << 16);
8017 tmp |= (0x1C << 16);
8018 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8019
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008020 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8021 tmp |= (1 << 27);
8022 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008023
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008024 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8025 tmp |= (1 << 27);
8026 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008027
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008028 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8029 tmp &= ~(0xF << 28);
8030 tmp |= (4 << 28);
8031 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008032
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008033 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8034 tmp &= ~(0xF << 28);
8035 tmp |= (4 << 28);
8036 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008037}
8038
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008039/* Implements 3 different sequences from BSpec chapter "Display iCLK
8040 * Programming" based on the parameters passed:
8041 * - Sequence to enable CLKOUT_DP
8042 * - Sequence to enable CLKOUT_DP without spread
8043 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8044 */
8045static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8046 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008047{
8048 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008049 uint32_t reg, tmp;
8050
8051 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8052 with_spread = true;
8053 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8054 with_fdi, "LP PCH doesn't have FDI\n"))
8055 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008056
8057 mutex_lock(&dev_priv->dpio_lock);
8058
8059 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8060 tmp &= ~SBI_SSCCTL_DISABLE;
8061 tmp |= SBI_SSCCTL_PATHALT;
8062 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8063
8064 udelay(24);
8065
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008066 if (with_spread) {
8067 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8068 tmp &= ~SBI_SSCCTL_PATHALT;
8069 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008070
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008071 if (with_fdi) {
8072 lpt_reset_fdi_mphy(dev_priv);
8073 lpt_program_fdi_mphy(dev_priv);
8074 }
8075 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008076
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008077 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8078 SBI_GEN0 : SBI_DBUFF0;
8079 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8080 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8081 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008082
8083 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008084}
8085
Paulo Zanoni47701c32013-07-23 11:19:25 -03008086/* Sequence to disable CLKOUT_DP */
8087static void lpt_disable_clkout_dp(struct drm_device *dev)
8088{
8089 struct drm_i915_private *dev_priv = dev->dev_private;
8090 uint32_t reg, tmp;
8091
8092 mutex_lock(&dev_priv->dpio_lock);
8093
8094 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8095 SBI_GEN0 : SBI_DBUFF0;
8096 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8097 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8098 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8099
8100 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8101 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8102 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8103 tmp |= SBI_SSCCTL_PATHALT;
8104 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8105 udelay(32);
8106 }
8107 tmp |= SBI_SSCCTL_DISABLE;
8108 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8109 }
8110
8111 mutex_unlock(&dev_priv->dpio_lock);
8112}
8113
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008114static void lpt_init_pch_refclk(struct drm_device *dev)
8115{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008116 struct intel_encoder *encoder;
8117 bool has_vga = false;
8118
Damien Lespiaub2784e12014-08-05 11:29:37 +01008119 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008120 switch (encoder->type) {
8121 case INTEL_OUTPUT_ANALOG:
8122 has_vga = true;
8123 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008124 default:
8125 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008126 }
8127 }
8128
Paulo Zanoni47701c32013-07-23 11:19:25 -03008129 if (has_vga)
8130 lpt_enable_clkout_dp(dev, true, true);
8131 else
8132 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008133}
8134
Paulo Zanonidde86e22012-12-01 12:04:25 -02008135/*
8136 * Initialize reference clocks when the driver loads
8137 */
8138void intel_init_pch_refclk(struct drm_device *dev)
8139{
8140 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8141 ironlake_init_pch_refclk(dev);
8142 else if (HAS_PCH_LPT(dev))
8143 lpt_init_pch_refclk(dev);
8144}
8145
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008146static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008147{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008148 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008149 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008150 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008151 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008152 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008153 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008154 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008155 bool is_lvds = false;
8156
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008157 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008158 if (connector_state->crtc != crtc_state->base.crtc)
8159 continue;
8160
8161 encoder = to_intel_encoder(connector_state->best_encoder);
8162
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008163 switch (encoder->type) {
8164 case INTEL_OUTPUT_LVDS:
8165 is_lvds = true;
8166 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008167 default:
8168 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008169 }
8170 num_connectors++;
8171 }
8172
8173 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008174 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008175 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008176 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008177 }
8178
8179 return 120000;
8180}
8181
Daniel Vetter6ff93602013-04-19 11:24:36 +02008182static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008183{
8184 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8186 int pipe = intel_crtc->pipe;
8187 uint32_t val;
8188
Daniel Vetter78114072013-06-13 00:54:57 +02008189 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008191 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008192 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008193 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008194 break;
8195 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008196 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008197 break;
8198 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008199 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008200 break;
8201 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008202 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008203 break;
8204 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008205 /* Case prevented by intel_choose_pipe_bpp_dither. */
8206 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008207 }
8208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008209 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008210 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8211
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008212 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008213 val |= PIPECONF_INTERLACED_ILK;
8214 else
8215 val |= PIPECONF_PROGRESSIVE;
8216
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008217 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008218 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008219
Paulo Zanonic8203562012-09-12 10:06:29 -03008220 I915_WRITE(PIPECONF(pipe), val);
8221 POSTING_READ(PIPECONF(pipe));
8222}
8223
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008224/*
8225 * Set up the pipe CSC unit.
8226 *
8227 * Currently only full range RGB to limited range RGB conversion
8228 * is supported, but eventually this should handle various
8229 * RGB<->YCbCr scenarios as well.
8230 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008231static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008232{
8233 struct drm_device *dev = crtc->dev;
8234 struct drm_i915_private *dev_priv = dev->dev_private;
8235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8236 int pipe = intel_crtc->pipe;
8237 uint16_t coeff = 0x7800; /* 1.0 */
8238
8239 /*
8240 * TODO: Check what kind of values actually come out of the pipe
8241 * with these coeff/postoff values and adjust to get the best
8242 * accuracy. Perhaps we even need to take the bpc value into
8243 * consideration.
8244 */
8245
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008246 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008247 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8248
8249 /*
8250 * GY/GU and RY/RU should be the other way around according
8251 * to BSpec, but reality doesn't agree. Just set them up in
8252 * a way that results in the correct picture.
8253 */
8254 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8255 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8256
8257 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8258 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8259
8260 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8261 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8262
8263 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8264 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8265 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8266
8267 if (INTEL_INFO(dev)->gen > 6) {
8268 uint16_t postoff = 0;
8269
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008270 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008271 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008272
8273 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8274 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8275 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8276
8277 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8278 } else {
8279 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008281 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008282 mode |= CSC_BLACK_SCREEN_OFFSET;
8283
8284 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8285 }
8286}
8287
Daniel Vetter6ff93602013-04-19 11:24:36 +02008288static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008289{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008290 struct drm_device *dev = crtc->dev;
8291 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008293 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008294 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008295 uint32_t val;
8296
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008297 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008299 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008300 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8301
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008302 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008303 val |= PIPECONF_INTERLACED_ILK;
8304 else
8305 val |= PIPECONF_PROGRESSIVE;
8306
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008307 I915_WRITE(PIPECONF(cpu_transcoder), val);
8308 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008309
8310 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8311 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008312
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308313 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008314 val = 0;
8315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008316 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008317 case 18:
8318 val |= PIPEMISC_DITHER_6_BPC;
8319 break;
8320 case 24:
8321 val |= PIPEMISC_DITHER_8_BPC;
8322 break;
8323 case 30:
8324 val |= PIPEMISC_DITHER_10_BPC;
8325 break;
8326 case 36:
8327 val |= PIPEMISC_DITHER_12_BPC;
8328 break;
8329 default:
8330 /* Case prevented by pipe_config_set_bpp. */
8331 BUG();
8332 }
8333
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008334 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008335 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8336
8337 I915_WRITE(PIPEMISC(pipe), val);
8338 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008339}
8340
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008341static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008342 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008343 intel_clock_t *clock,
8344 bool *has_reduced_clock,
8345 intel_clock_t *reduced_clock)
8346{
8347 struct drm_device *dev = crtc->dev;
8348 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008349 int refclk;
8350 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008351 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008352
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008353 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008354
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008355 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008356
8357 /*
8358 * Returns a set of divisors for the desired target clock with the given
8359 * refclk, or FALSE. The returned values represent the clock equation:
8360 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8361 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008362 limit = intel_limit(crtc_state, refclk);
8363 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008364 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008365 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008366 if (!ret)
8367 return false;
8368
8369 if (is_lvds && dev_priv->lvds_downclock_avail) {
8370 /*
8371 * Ensure we match the reduced clock's P to the target clock.
8372 * If the clocks don't match, we can't switch the display clock
8373 * by using the FP0/FP1. In such case we will disable the LVDS
8374 * downclock feature.
8375 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008376 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008377 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008378 dev_priv->lvds_downclock,
8379 refclk, clock,
8380 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008381 }
8382
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008383 return true;
8384}
8385
Paulo Zanonid4b19312012-11-29 11:29:32 -02008386int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8387{
8388 /*
8389 * Account for spread spectrum to avoid
8390 * oversubscribing the link. Max center spread
8391 * is 2.5%; use 5% for safety's sake.
8392 */
8393 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008394 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008395}
8396
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008397static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008398{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008399 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008400}
8401
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008402static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008403 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008404 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008405 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008406{
8407 struct drm_crtc *crtc = &intel_crtc->base;
8408 struct drm_device *dev = crtc->dev;
8409 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008410 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008411 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008412 struct drm_connector_state *connector_state;
8413 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008414 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008415 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008416 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008417
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008418 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008419 if (connector_state->crtc != crtc_state->base.crtc)
8420 continue;
8421
8422 encoder = to_intel_encoder(connector_state->best_encoder);
8423
8424 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008425 case INTEL_OUTPUT_LVDS:
8426 is_lvds = true;
8427 break;
8428 case INTEL_OUTPUT_SDVO:
8429 case INTEL_OUTPUT_HDMI:
8430 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008431 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008432 default:
8433 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008434 }
8435
8436 num_connectors++;
8437 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008438
Chris Wilsonc1858122010-12-03 21:35:48 +00008439 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008440 factor = 21;
8441 if (is_lvds) {
8442 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008443 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008444 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008445 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008446 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008447 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008448
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008449 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008450 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008451
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008452 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8453 *fp2 |= FP_CB_TUNE;
8454
Chris Wilson5eddb702010-09-11 13:48:45 +01008455 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008456
Eric Anholta07d6782011-03-30 13:01:08 -07008457 if (is_lvds)
8458 dpll |= DPLLB_MODE_LVDS;
8459 else
8460 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008461
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008462 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008463 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008464
8465 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008466 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008467 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008468 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008469
Eric Anholta07d6782011-03-30 13:01:08 -07008470 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008471 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008472 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008473 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008474
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008475 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008476 case 5:
8477 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8478 break;
8479 case 7:
8480 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8481 break;
8482 case 10:
8483 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8484 break;
8485 case 14:
8486 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8487 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008488 }
8489
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008490 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008491 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 else
8493 dpll |= PLL_REF_INPUT_DREFCLK;
8494
Daniel Vetter959e16d2013-06-05 13:34:21 +02008495 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008496}
8497
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008498static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8499 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008500{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008501 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008502 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008503 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008504 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008505 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008506 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008507
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008508 memset(&crtc_state->dpll_hw_state, 0,
8509 sizeof(crtc_state->dpll_hw_state));
8510
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008511 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008512
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008513 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8514 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8515
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008516 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008517 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008518 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008519 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8520 return -EINVAL;
8521 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008522 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008523 if (!crtc_state->clock_set) {
8524 crtc_state->dpll.n = clock.n;
8525 crtc_state->dpll.m1 = clock.m1;
8526 crtc_state->dpll.m2 = clock.m2;
8527 crtc_state->dpll.p1 = clock.p1;
8528 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008529 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008530
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008531 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008532 if (crtc_state->has_pch_encoder) {
8533 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008534 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008535 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008536
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008537 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008538 &fp, &reduced_clock,
8539 has_reduced_clock ? &fp2 : NULL);
8540
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008541 crtc_state->dpll_hw_state.dpll = dpll;
8542 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008543 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008544 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008545 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008546 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008547
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008548 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008549 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008550 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008551 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008552 return -EINVAL;
8553 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008554 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008555
Rodrigo Viviab585de2015-03-24 12:40:09 -07008556 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008557 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008558 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008559 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008560
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008561 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008562}
8563
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008564static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8565 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008566{
8567 struct drm_device *dev = crtc->base.dev;
8568 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008569 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008570
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008571 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8572 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8573 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8574 & ~TU_SIZE_MASK;
8575 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8576 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8577 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8578}
8579
8580static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8581 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008582 struct intel_link_m_n *m_n,
8583 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008584{
8585 struct drm_device *dev = crtc->base.dev;
8586 struct drm_i915_private *dev_priv = dev->dev_private;
8587 enum pipe pipe = crtc->pipe;
8588
8589 if (INTEL_INFO(dev)->gen >= 5) {
8590 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8591 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8592 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8593 & ~TU_SIZE_MASK;
8594 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8595 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8596 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008597 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8598 * gen < 8) and if DRRS is supported (to make sure the
8599 * registers are not unnecessarily read).
8600 */
8601 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008602 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008603 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8604 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8605 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8606 & ~TU_SIZE_MASK;
8607 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8608 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8609 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8610 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008611 } else {
8612 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8613 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8614 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8615 & ~TU_SIZE_MASK;
8616 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8617 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8618 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8619 }
8620}
8621
8622void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008623 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008624{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008625 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008626 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8627 else
8628 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008629 &pipe_config->dp_m_n,
8630 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008631}
8632
Daniel Vetter72419202013-04-04 13:28:53 +02008633static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008634 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008635{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008636 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008637 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008638}
8639
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008640static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008641 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008642{
8643 struct drm_device *dev = crtc->base.dev;
8644 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008645 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8646 uint32_t ps_ctrl = 0;
8647 int id = -1;
8648 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008649
Chandra Kondurua1b22782015-04-07 15:28:45 -07008650 /* find scaler attached to this pipe */
8651 for (i = 0; i < crtc->num_scalers; i++) {
8652 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8653 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8654 id = i;
8655 pipe_config->pch_pfit.enabled = true;
8656 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8657 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8658 break;
8659 }
8660 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008661
Chandra Kondurua1b22782015-04-07 15:28:45 -07008662 scaler_state->scaler_id = id;
8663 if (id >= 0) {
8664 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8665 } else {
8666 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008667 }
8668}
8669
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008670static void
8671skylake_get_initial_plane_config(struct intel_crtc *crtc,
8672 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008673{
8674 struct drm_device *dev = crtc->base.dev;
8675 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008676 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008677 int pipe = crtc->pipe;
8678 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008679 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008680 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008681 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008682
Damien Lespiaud9806c92015-01-21 14:07:19 +00008683 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008684 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008685 DRM_DEBUG_KMS("failed to alloc fb\n");
8686 return;
8687 }
8688
Damien Lespiau1b842c82015-01-21 13:50:54 +00008689 fb = &intel_fb->base;
8690
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008691 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008692 if (!(val & PLANE_CTL_ENABLE))
8693 goto error;
8694
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008695 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8696 fourcc = skl_format_to_fourcc(pixel_format,
8697 val & PLANE_CTL_ORDER_RGBX,
8698 val & PLANE_CTL_ALPHA_MASK);
8699 fb->pixel_format = fourcc;
8700 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8701
Damien Lespiau40f46282015-02-27 11:15:21 +00008702 tiling = val & PLANE_CTL_TILED_MASK;
8703 switch (tiling) {
8704 case PLANE_CTL_TILED_LINEAR:
8705 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
8706 break;
8707 case PLANE_CTL_TILED_X:
8708 plane_config->tiling = I915_TILING_X;
8709 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8710 break;
8711 case PLANE_CTL_TILED_Y:
8712 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
8713 break;
8714 case PLANE_CTL_TILED_YF:
8715 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
8716 break;
8717 default:
8718 MISSING_CASE(tiling);
8719 goto error;
8720 }
8721
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008722 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8723 plane_config->base = base;
8724
8725 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8726
8727 val = I915_READ(PLANE_SIZE(pipe, 0));
8728 fb->height = ((val >> 16) & 0xfff) + 1;
8729 fb->width = ((val >> 0) & 0x1fff) + 1;
8730
8731 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00008732 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
8733 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008734 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8735
8736 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008737 fb->pixel_format,
8738 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008739
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008740 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008741
8742 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8743 pipe_name(pipe), fb->width, fb->height,
8744 fb->bits_per_pixel, base, fb->pitches[0],
8745 plane_config->size);
8746
Damien Lespiau2d140302015-02-05 17:22:18 +00008747 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008748 return;
8749
8750error:
8751 kfree(fb);
8752}
8753
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008754static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008755 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008756{
8757 struct drm_device *dev = crtc->base.dev;
8758 struct drm_i915_private *dev_priv = dev->dev_private;
8759 uint32_t tmp;
8760
8761 tmp = I915_READ(PF_CTL(crtc->pipe));
8762
8763 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008764 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008765 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8766 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008767
8768 /* We currently do not free assignements of panel fitters on
8769 * ivb/hsw (since we don't use the higher upscaling modes which
8770 * differentiates them) so just WARN about this case for now. */
8771 if (IS_GEN7(dev)) {
8772 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8773 PF_PIPE_SEL_IVB(crtc->pipe));
8774 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008776}
8777
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008778static void
8779ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8780 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008781{
8782 struct drm_device *dev = crtc->base.dev;
8783 struct drm_i915_private *dev_priv = dev->dev_private;
8784 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008785 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008786 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008787 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008788 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008789 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008790
Damien Lespiau42a7b082015-02-05 19:35:13 +00008791 val = I915_READ(DSPCNTR(pipe));
8792 if (!(val & DISPLAY_PLANE_ENABLE))
8793 return;
8794
Damien Lespiaud9806c92015-01-21 14:07:19 +00008795 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008796 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008797 DRM_DEBUG_KMS("failed to alloc fb\n");
8798 return;
8799 }
8800
Damien Lespiau1b842c82015-01-21 13:50:54 +00008801 fb = &intel_fb->base;
8802
Daniel Vetter18c52472015-02-10 17:16:09 +00008803 if (INTEL_INFO(dev)->gen >= 4) {
8804 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008805 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008806 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8807 }
8808 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008809
8810 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008811 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008812 fb->pixel_format = fourcc;
8813 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008814
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008815 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008816 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008817 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008818 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008819 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008820 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008821 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008822 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008823 }
8824 plane_config->base = base;
8825
8826 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008827 fb->width = ((val >> 16) & 0xfff) + 1;
8828 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008829
8830 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008831 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008832
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008833 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008834 fb->pixel_format,
8835 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008836
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008837 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008838
Damien Lespiau2844a922015-01-20 12:51:48 +00008839 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8840 pipe_name(pipe), fb->width, fb->height,
8841 fb->bits_per_pixel, base, fb->pitches[0],
8842 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008843
Damien Lespiau2d140302015-02-05 17:22:18 +00008844 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008845}
8846
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008847static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008848 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008849{
8850 struct drm_device *dev = crtc->base.dev;
8851 struct drm_i915_private *dev_priv = dev->dev_private;
8852 uint32_t tmp;
8853
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008854 if (!intel_display_power_is_enabled(dev_priv,
8855 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008856 return false;
8857
Daniel Vettere143a212013-07-04 12:01:15 +02008858 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008859 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008860
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008861 tmp = I915_READ(PIPECONF(crtc->pipe));
8862 if (!(tmp & PIPECONF_ENABLE))
8863 return false;
8864
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008865 switch (tmp & PIPECONF_BPC_MASK) {
8866 case PIPECONF_6BPC:
8867 pipe_config->pipe_bpp = 18;
8868 break;
8869 case PIPECONF_8BPC:
8870 pipe_config->pipe_bpp = 24;
8871 break;
8872 case PIPECONF_10BPC:
8873 pipe_config->pipe_bpp = 30;
8874 break;
8875 case PIPECONF_12BPC:
8876 pipe_config->pipe_bpp = 36;
8877 break;
8878 default:
8879 break;
8880 }
8881
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008882 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8883 pipe_config->limited_color_range = true;
8884
Daniel Vetterab9412b2013-05-03 11:49:46 +02008885 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008886 struct intel_shared_dpll *pll;
8887
Daniel Vetter88adfff2013-03-28 10:42:01 +01008888 pipe_config->has_pch_encoder = true;
8889
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008890 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8891 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8892 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008893
8894 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008895
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008896 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008897 pipe_config->shared_dpll =
8898 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008899 } else {
8900 tmp = I915_READ(PCH_DPLL_SEL);
8901 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8902 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8903 else
8904 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8905 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008906
8907 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8908
8909 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8910 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008911
8912 tmp = pipe_config->dpll_hw_state.dpll;
8913 pipe_config->pixel_multiplier =
8914 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8915 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008916
8917 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008918 } else {
8919 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008920 }
8921
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008922 intel_get_pipe_timings(crtc, pipe_config);
8923
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008924 ironlake_get_pfit_config(crtc, pipe_config);
8925
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008926 return true;
8927}
8928
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008929static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8930{
8931 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008932 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008933
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008934 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008935 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008936 pipe_name(crtc->pipe));
8937
Rob Clarke2c719b2014-12-15 13:56:32 -05008938 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8939 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8940 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8941 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8942 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8943 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008944 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008945 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008946 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008947 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008948 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008949 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008950 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008951 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008952 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008953
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008954 /*
8955 * In theory we can still leave IRQs enabled, as long as only the HPD
8956 * interrupts remain enabled. We used to check for that, but since it's
8957 * gen-specific and since we only disable LCPLL after we fully disable
8958 * the interrupts, the check below should be enough.
8959 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008960 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008961}
8962
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008963static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8964{
8965 struct drm_device *dev = dev_priv->dev;
8966
8967 if (IS_HASWELL(dev))
8968 return I915_READ(D_COMP_HSW);
8969 else
8970 return I915_READ(D_COMP_BDW);
8971}
8972
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008973static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8974{
8975 struct drm_device *dev = dev_priv->dev;
8976
8977 if (IS_HASWELL(dev)) {
8978 mutex_lock(&dev_priv->rps.hw_lock);
8979 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8980 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008981 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008982 mutex_unlock(&dev_priv->rps.hw_lock);
8983 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008984 I915_WRITE(D_COMP_BDW, val);
8985 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008986 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008987}
8988
8989/*
8990 * This function implements pieces of two sequences from BSpec:
8991 * - Sequence for display software to disable LCPLL
8992 * - Sequence for display software to allow package C8+
8993 * The steps implemented here are just the steps that actually touch the LCPLL
8994 * register. Callers should take care of disabling all the display engine
8995 * functions, doing the mode unset, fixing interrupts, etc.
8996 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008997static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8998 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008999{
9000 uint32_t val;
9001
9002 assert_can_disable_lcpll(dev_priv);
9003
9004 val = I915_READ(LCPLL_CTL);
9005
9006 if (switch_to_fclk) {
9007 val |= LCPLL_CD_SOURCE_FCLK;
9008 I915_WRITE(LCPLL_CTL, val);
9009
9010 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9011 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9012 DRM_ERROR("Switching to FCLK failed\n");
9013
9014 val = I915_READ(LCPLL_CTL);
9015 }
9016
9017 val |= LCPLL_PLL_DISABLE;
9018 I915_WRITE(LCPLL_CTL, val);
9019 POSTING_READ(LCPLL_CTL);
9020
9021 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9022 DRM_ERROR("LCPLL still locked\n");
9023
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009024 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009025 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009026 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009027 ndelay(100);
9028
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009029 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9030 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009031 DRM_ERROR("D_COMP RCOMP still in progress\n");
9032
9033 if (allow_power_down) {
9034 val = I915_READ(LCPLL_CTL);
9035 val |= LCPLL_POWER_DOWN_ALLOW;
9036 I915_WRITE(LCPLL_CTL, val);
9037 POSTING_READ(LCPLL_CTL);
9038 }
9039}
9040
9041/*
9042 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9043 * source.
9044 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009045static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009046{
9047 uint32_t val;
9048
9049 val = I915_READ(LCPLL_CTL);
9050
9051 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9052 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9053 return;
9054
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009055 /*
9056 * Make sure we're not on PC8 state before disabling PC8, otherwise
9057 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009058 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009059 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009060
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009061 if (val & LCPLL_POWER_DOWN_ALLOW) {
9062 val &= ~LCPLL_POWER_DOWN_ALLOW;
9063 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009064 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009065 }
9066
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009067 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009068 val |= D_COMP_COMP_FORCE;
9069 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009070 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009071
9072 val = I915_READ(LCPLL_CTL);
9073 val &= ~LCPLL_PLL_DISABLE;
9074 I915_WRITE(LCPLL_CTL, val);
9075
9076 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9077 DRM_ERROR("LCPLL not locked yet\n");
9078
9079 if (val & LCPLL_CD_SOURCE_FCLK) {
9080 val = I915_READ(LCPLL_CTL);
9081 val &= ~LCPLL_CD_SOURCE_FCLK;
9082 I915_WRITE(LCPLL_CTL, val);
9083
9084 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9085 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9086 DRM_ERROR("Switching back to LCPLL failed\n");
9087 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009088
Mika Kuoppala59bad942015-01-16 11:34:40 +02009089 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009090}
9091
Paulo Zanoni765dab672014-03-07 20:08:18 -03009092/*
9093 * Package states C8 and deeper are really deep PC states that can only be
9094 * reached when all the devices on the system allow it, so even if the graphics
9095 * device allows PC8+, it doesn't mean the system will actually get to these
9096 * states. Our driver only allows PC8+ when going into runtime PM.
9097 *
9098 * The requirements for PC8+ are that all the outputs are disabled, the power
9099 * well is disabled and most interrupts are disabled, and these are also
9100 * requirements for runtime PM. When these conditions are met, we manually do
9101 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9102 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9103 * hang the machine.
9104 *
9105 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9106 * the state of some registers, so when we come back from PC8+ we need to
9107 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9108 * need to take care of the registers kept by RC6. Notice that this happens even
9109 * if we don't put the device in PCI D3 state (which is what currently happens
9110 * because of the runtime PM support).
9111 *
9112 * For more, read "Display Sequences for Package C8" on the hardware
9113 * documentation.
9114 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009115void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009116{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009117 struct drm_device *dev = dev_priv->dev;
9118 uint32_t val;
9119
Paulo Zanonic67a4702013-08-19 13:18:09 -03009120 DRM_DEBUG_KMS("Enabling package C8+\n");
9121
Paulo Zanonic67a4702013-08-19 13:18:09 -03009122 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9123 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9124 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9125 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9126 }
9127
9128 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009129 hsw_disable_lcpll(dev_priv, true, true);
9130}
9131
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009132void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009133{
9134 struct drm_device *dev = dev_priv->dev;
9135 uint32_t val;
9136
Paulo Zanonic67a4702013-08-19 13:18:09 -03009137 DRM_DEBUG_KMS("Disabling package C8+\n");
9138
9139 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009140 lpt_init_pch_refclk(dev);
9141
9142 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9143 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9144 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9145 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9146 }
9147
9148 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009149}
9150
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009151static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309152{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009153 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309154 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009155 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309156 int req_cdclk;
9157
9158 /* see the comment in valleyview_modeset_global_resources */
9159 if (WARN_ON(max_pixclk < 0))
9160 return;
9161
9162 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9163
9164 if (req_cdclk != dev_priv->cdclk_freq)
9165 broxton_set_cdclk(dev, req_cdclk);
9166}
9167
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009168static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9169 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009170{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009171 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009172 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009173
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009174 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009175
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009176 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009177}
9178
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309179static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9180 enum port port,
9181 struct intel_crtc_state *pipe_config)
9182{
9183 switch (port) {
9184 case PORT_A:
9185 pipe_config->ddi_pll_sel = SKL_DPLL0;
9186 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9187 break;
9188 case PORT_B:
9189 pipe_config->ddi_pll_sel = SKL_DPLL1;
9190 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9191 break;
9192 case PORT_C:
9193 pipe_config->ddi_pll_sel = SKL_DPLL2;
9194 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9195 break;
9196 default:
9197 DRM_ERROR("Incorrect port type\n");
9198 }
9199}
9200
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009201static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9202 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009203 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009204{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009205 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009206
9207 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9208 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9209
9210 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009211 case SKL_DPLL0:
9212 /*
9213 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9214 * of the shared DPLL framework and thus needs to be read out
9215 * separately
9216 */
9217 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9218 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9219 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009220 case SKL_DPLL1:
9221 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9222 break;
9223 case SKL_DPLL2:
9224 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9225 break;
9226 case SKL_DPLL3:
9227 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9228 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009229 }
9230}
9231
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009232static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9233 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009234 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009235{
9236 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9237
9238 switch (pipe_config->ddi_pll_sel) {
9239 case PORT_CLK_SEL_WRPLL1:
9240 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9241 break;
9242 case PORT_CLK_SEL_WRPLL2:
9243 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9244 break;
9245 }
9246}
9247
Daniel Vetter26804af2014-06-25 22:01:55 +03009248static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009249 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009250{
9251 struct drm_device *dev = crtc->base.dev;
9252 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009253 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009254 enum port port;
9255 uint32_t tmp;
9256
9257 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9258
9259 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9260
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009261 if (IS_SKYLAKE(dev))
9262 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309263 else if (IS_BROXTON(dev))
9264 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009265 else
9266 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009267
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009268 if (pipe_config->shared_dpll >= 0) {
9269 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9270
9271 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9272 &pipe_config->dpll_hw_state));
9273 }
9274
Daniel Vetter26804af2014-06-25 22:01:55 +03009275 /*
9276 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9277 * DDI E. So just check whether this pipe is wired to DDI E and whether
9278 * the PCH transcoder is on.
9279 */
Damien Lespiauca370452013-12-03 13:56:24 +00009280 if (INTEL_INFO(dev)->gen < 9 &&
9281 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009282 pipe_config->has_pch_encoder = true;
9283
9284 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9285 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9286 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9287
9288 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9289 }
9290}
9291
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009292static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009293 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009294{
9295 struct drm_device *dev = crtc->base.dev;
9296 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009297 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009298 uint32_t tmp;
9299
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009300 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009301 POWER_DOMAIN_PIPE(crtc->pipe)))
9302 return false;
9303
Daniel Vettere143a212013-07-04 12:01:15 +02009304 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009305 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9306
Daniel Vettereccb1402013-05-22 00:50:22 +02009307 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9308 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9309 enum pipe trans_edp_pipe;
9310 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9311 default:
9312 WARN(1, "unknown pipe linked to edp transcoder\n");
9313 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9314 case TRANS_DDI_EDP_INPUT_A_ON:
9315 trans_edp_pipe = PIPE_A;
9316 break;
9317 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9318 trans_edp_pipe = PIPE_B;
9319 break;
9320 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9321 trans_edp_pipe = PIPE_C;
9322 break;
9323 }
9324
9325 if (trans_edp_pipe == crtc->pipe)
9326 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9327 }
9328
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009329 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009330 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009331 return false;
9332
Daniel Vettereccb1402013-05-22 00:50:22 +02009333 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009334 if (!(tmp & PIPECONF_ENABLE))
9335 return false;
9336
Daniel Vetter26804af2014-06-25 22:01:55 +03009337 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009338
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009339 intel_get_pipe_timings(crtc, pipe_config);
9340
Chandra Kondurua1b22782015-04-07 15:28:45 -07009341 if (INTEL_INFO(dev)->gen >= 9) {
9342 skl_init_scalers(dev, crtc, pipe_config);
9343 }
9344
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009345 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009346
9347 if (INTEL_INFO(dev)->gen >= 9) {
9348 pipe_config->scaler_state.scaler_id = -1;
9349 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9350 }
9351
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009352 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009353 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009354 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009355 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009356 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009357 else
9358 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009359 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009360
Jesse Barnese59150d2014-01-07 13:30:45 -08009361 if (IS_HASWELL(dev))
9362 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9363 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009364
Clint Taylorebb69c92014-09-30 10:30:22 -07009365 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9366 pipe_config->pixel_multiplier =
9367 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9368 } else {
9369 pipe_config->pixel_multiplier = 1;
9370 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009371
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009372 return true;
9373}
9374
Chris Wilson560b85b2010-08-07 11:01:38 +01009375static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9376{
9377 struct drm_device *dev = crtc->dev;
9378 struct drm_i915_private *dev_priv = dev->dev_private;
9379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009380 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009381
Ville Syrjälädc41c152014-08-13 11:57:05 +03009382 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009383 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9384 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009385 unsigned int stride = roundup_pow_of_two(width) * 4;
9386
9387 switch (stride) {
9388 default:
9389 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9390 width, stride);
9391 stride = 256;
9392 /* fallthrough */
9393 case 256:
9394 case 512:
9395 case 1024:
9396 case 2048:
9397 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009398 }
9399
Ville Syrjälädc41c152014-08-13 11:57:05 +03009400 cntl |= CURSOR_ENABLE |
9401 CURSOR_GAMMA_ENABLE |
9402 CURSOR_FORMAT_ARGB |
9403 CURSOR_STRIDE(stride);
9404
9405 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009406 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009407
Ville Syrjälädc41c152014-08-13 11:57:05 +03009408 if (intel_crtc->cursor_cntl != 0 &&
9409 (intel_crtc->cursor_base != base ||
9410 intel_crtc->cursor_size != size ||
9411 intel_crtc->cursor_cntl != cntl)) {
9412 /* On these chipsets we can only modify the base/size/stride
9413 * whilst the cursor is disabled.
9414 */
9415 I915_WRITE(_CURACNTR, 0);
9416 POSTING_READ(_CURACNTR);
9417 intel_crtc->cursor_cntl = 0;
9418 }
9419
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009420 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009421 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009422 intel_crtc->cursor_base = base;
9423 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009424
9425 if (intel_crtc->cursor_size != size) {
9426 I915_WRITE(CURSIZE, size);
9427 intel_crtc->cursor_size = size;
9428 }
9429
Chris Wilson4b0e3332014-05-30 16:35:26 +03009430 if (intel_crtc->cursor_cntl != cntl) {
9431 I915_WRITE(_CURACNTR, cntl);
9432 POSTING_READ(_CURACNTR);
9433 intel_crtc->cursor_cntl = cntl;
9434 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009435}
9436
9437static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9438{
9439 struct drm_device *dev = crtc->dev;
9440 struct drm_i915_private *dev_priv = dev->dev_private;
9441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9442 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009443 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009444
Chris Wilson4b0e3332014-05-30 16:35:26 +03009445 cntl = 0;
9446 if (base) {
9447 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009448 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309449 case 64:
9450 cntl |= CURSOR_MODE_64_ARGB_AX;
9451 break;
9452 case 128:
9453 cntl |= CURSOR_MODE_128_ARGB_AX;
9454 break;
9455 case 256:
9456 cntl |= CURSOR_MODE_256_ARGB_AX;
9457 break;
9458 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009459 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309460 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009461 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009462 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009463
9464 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9465 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009466 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009467
Matt Roper8e7d6882015-01-21 16:35:41 -08009468 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009469 cntl |= CURSOR_ROTATE_180;
9470
Chris Wilson4b0e3332014-05-30 16:35:26 +03009471 if (intel_crtc->cursor_cntl != cntl) {
9472 I915_WRITE(CURCNTR(pipe), cntl);
9473 POSTING_READ(CURCNTR(pipe));
9474 intel_crtc->cursor_cntl = cntl;
9475 }
9476
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009477 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009478 I915_WRITE(CURBASE(pipe), base);
9479 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009480
9481 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009482}
9483
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009484/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009485static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9486 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009487{
9488 struct drm_device *dev = crtc->dev;
9489 struct drm_i915_private *dev_priv = dev->dev_private;
9490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9491 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009492 int x = crtc->cursor_x;
9493 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009494 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009495
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009496 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009497 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009498
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009499 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009500 base = 0;
9501
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009502 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009503 base = 0;
9504
9505 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009506 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009507 base = 0;
9508
9509 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9510 x = -x;
9511 }
9512 pos |= x << CURSOR_X_SHIFT;
9513
9514 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009515 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009516 base = 0;
9517
9518 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9519 y = -y;
9520 }
9521 pos |= y << CURSOR_Y_SHIFT;
9522
Chris Wilson4b0e3332014-05-30 16:35:26 +03009523 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009524 return;
9525
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009526 I915_WRITE(CURPOS(pipe), pos);
9527
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009528 /* ILK+ do this automagically */
9529 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009530 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009531 base += (intel_crtc->base.cursor->state->crtc_h *
9532 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009533 }
9534
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009535 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009536 i845_update_cursor(crtc, base);
9537 else
9538 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009539}
9540
Ville Syrjälädc41c152014-08-13 11:57:05 +03009541static bool cursor_size_ok(struct drm_device *dev,
9542 uint32_t width, uint32_t height)
9543{
9544 if (width == 0 || height == 0)
9545 return false;
9546
9547 /*
9548 * 845g/865g are special in that they are only limited by
9549 * the width of their cursors, the height is arbitrary up to
9550 * the precision of the register. Everything else requires
9551 * square cursors, limited to a few power-of-two sizes.
9552 */
9553 if (IS_845G(dev) || IS_I865G(dev)) {
9554 if ((width & 63) != 0)
9555 return false;
9556
9557 if (width > (IS_845G(dev) ? 64 : 512))
9558 return false;
9559
9560 if (height > 1023)
9561 return false;
9562 } else {
9563 switch (width | height) {
9564 case 256:
9565 case 128:
9566 if (IS_GEN2(dev))
9567 return false;
9568 case 64:
9569 break;
9570 default:
9571 return false;
9572 }
9573 }
9574
9575 return true;
9576}
9577
Jesse Barnes79e53942008-11-07 14:24:08 -08009578static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01009579 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08009580{
James Simmons72034252010-08-03 01:33:19 +01009581 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08009582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009583
James Simmons72034252010-08-03 01:33:19 +01009584 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009585 intel_crtc->lut_r[i] = red[i] >> 8;
9586 intel_crtc->lut_g[i] = green[i] >> 8;
9587 intel_crtc->lut_b[i] = blue[i] >> 8;
9588 }
9589
9590 intel_crtc_load_lut(crtc);
9591}
9592
Jesse Barnes79e53942008-11-07 14:24:08 -08009593/* VESA 640x480x72Hz mode to set on the pipe */
9594static struct drm_display_mode load_detect_mode = {
9595 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9596 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9597};
9598
Daniel Vettera8bb6812014-02-10 18:00:39 +01009599struct drm_framebuffer *
9600__intel_framebuffer_create(struct drm_device *dev,
9601 struct drm_mode_fb_cmd2 *mode_cmd,
9602 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01009603{
9604 struct intel_framebuffer *intel_fb;
9605 int ret;
9606
9607 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9608 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009609 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01009610 return ERR_PTR(-ENOMEM);
9611 }
9612
9613 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009614 if (ret)
9615 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009616
9617 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009618err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009619 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009620 kfree(intel_fb);
9621
9622 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009623}
9624
Daniel Vetterb5ea6422014-03-02 21:18:00 +01009625static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01009626intel_framebuffer_create(struct drm_device *dev,
9627 struct drm_mode_fb_cmd2 *mode_cmd,
9628 struct drm_i915_gem_object *obj)
9629{
9630 struct drm_framebuffer *fb;
9631 int ret;
9632
9633 ret = i915_mutex_lock_interruptible(dev);
9634 if (ret)
9635 return ERR_PTR(ret);
9636 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9637 mutex_unlock(&dev->struct_mutex);
9638
9639 return fb;
9640}
9641
Chris Wilsond2dff872011-04-19 08:36:26 +01009642static u32
9643intel_framebuffer_pitch_for_width(int width, int bpp)
9644{
9645 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9646 return ALIGN(pitch, 64);
9647}
9648
9649static u32
9650intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9651{
9652 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009653 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009654}
9655
9656static struct drm_framebuffer *
9657intel_framebuffer_create_for_mode(struct drm_device *dev,
9658 struct drm_display_mode *mode,
9659 int depth, int bpp)
9660{
9661 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009662 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009663
9664 obj = i915_gem_alloc_object(dev,
9665 intel_framebuffer_size_for_mode(mode, bpp));
9666 if (obj == NULL)
9667 return ERR_PTR(-ENOMEM);
9668
9669 mode_cmd.width = mode->hdisplay;
9670 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009671 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9672 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009673 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009674
9675 return intel_framebuffer_create(dev, &mode_cmd, obj);
9676}
9677
9678static struct drm_framebuffer *
9679mode_fits_in_fbdev(struct drm_device *dev,
9680 struct drm_display_mode *mode)
9681{
Daniel Vetter4520f532013-10-09 09:18:51 +02009682#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01009683 struct drm_i915_private *dev_priv = dev->dev_private;
9684 struct drm_i915_gem_object *obj;
9685 struct drm_framebuffer *fb;
9686
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009687 if (!dev_priv->fbdev)
9688 return NULL;
9689
9690 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009691 return NULL;
9692
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009693 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009694 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009695
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009696 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009697 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9698 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01009699 return NULL;
9700
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009701 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009702 return NULL;
9703
9704 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009705#else
9706 return NULL;
9707#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009708}
9709
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009710static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9711 struct drm_crtc *crtc,
9712 struct drm_display_mode *mode,
9713 struct drm_framebuffer *fb,
9714 int x, int y)
9715{
9716 struct drm_plane_state *plane_state;
9717 int hdisplay, vdisplay;
9718 int ret;
9719
9720 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9721 if (IS_ERR(plane_state))
9722 return PTR_ERR(plane_state);
9723
9724 if (mode)
9725 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
9726 else
9727 hdisplay = vdisplay = 0;
9728
9729 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9730 if (ret)
9731 return ret;
9732 drm_atomic_set_fb_for_plane(plane_state, fb);
9733 plane_state->crtc_x = 0;
9734 plane_state->crtc_y = 0;
9735 plane_state->crtc_w = hdisplay;
9736 plane_state->crtc_h = vdisplay;
9737 plane_state->src_x = x << 16;
9738 plane_state->src_y = y << 16;
9739 plane_state->src_w = hdisplay << 16;
9740 plane_state->src_h = vdisplay << 16;
9741
9742 return 0;
9743}
9744
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009745bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009746 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009747 struct intel_load_detect_pipe *old,
9748 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009749{
9750 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009751 struct intel_encoder *intel_encoder =
9752 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009753 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009754 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009755 struct drm_crtc *crtc = NULL;
9756 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02009757 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009758 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009759 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009760 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009761 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009762 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009763
Chris Wilsond2dff872011-04-19 08:36:26 +01009764 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009765 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009766 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009767
Rob Clark51fd3712013-11-19 12:10:12 -05009768retry:
9769 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9770 if (ret)
9771 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009772
Jesse Barnes79e53942008-11-07 14:24:08 -08009773 /*
9774 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009775 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009776 * - if the connector already has an assigned crtc, use it (but make
9777 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009778 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009779 * - try to find the first unused crtc that can drive this connector,
9780 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009781 */
9782
9783 /* See if we already have a CRTC for this connector */
9784 if (encoder->crtc) {
9785 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009786
Rob Clark51fd3712013-11-19 12:10:12 -05009787 ret = drm_modeset_lock(&crtc->mutex, ctx);
9788 if (ret)
9789 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009790 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9791 if (ret)
9792 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01009793
Daniel Vetter24218aa2012-08-12 19:27:11 +02009794 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009795 old->load_detect_temp = false;
9796
9797 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009798 if (connector->dpms != DRM_MODE_DPMS_ON)
9799 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01009800
Chris Wilson71731882011-04-19 23:10:58 +01009801 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08009802 }
9803
9804 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009805 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009806 i++;
9807 if (!(encoder->possible_crtcs & (1 << i)))
9808 continue;
Matt Roper83d65732015-02-25 13:12:16 -08009809 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03009810 continue;
9811 /* This can occur when applying the pipe A quirk on resume. */
9812 if (to_intel_crtc(possible_crtc)->new_enabled)
9813 continue;
9814
9815 crtc = possible_crtc;
9816 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009817 }
9818
9819 /*
9820 * If we didn't find an unused CRTC, don't use any.
9821 */
9822 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009823 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05009824 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08009825 }
9826
Rob Clark51fd3712013-11-19 12:10:12 -05009827 ret = drm_modeset_lock(&crtc->mutex, ctx);
9828 if (ret)
9829 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009830 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9831 if (ret)
9832 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02009833 intel_encoder->new_crtc = to_intel_crtc(crtc);
9834 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009835
9836 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009837 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02009838 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009839 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01009840 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08009841
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009842 state = drm_atomic_state_alloc(dev);
9843 if (!state)
9844 return false;
9845
9846 state->acquire_ctx = ctx;
9847
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009848 connector_state = drm_atomic_get_connector_state(state, connector);
9849 if (IS_ERR(connector_state)) {
9850 ret = PTR_ERR(connector_state);
9851 goto fail;
9852 }
9853
9854 connector_state->crtc = crtc;
9855 connector_state->best_encoder = &intel_encoder->base;
9856
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009857 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9858 if (IS_ERR(crtc_state)) {
9859 ret = PTR_ERR(crtc_state);
9860 goto fail;
9861 }
9862
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009863 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009864
Chris Wilson64927112011-04-20 07:25:26 +01009865 if (!mode)
9866 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009867
Chris Wilsond2dff872011-04-19 08:36:26 +01009868 /* We need a framebuffer large enough to accommodate all accesses
9869 * that the plane may generate whilst we perform load detection.
9870 * We can not rely on the fbcon either being present (we get called
9871 * during its initialisation to detect all boot displays, or it may
9872 * not even exist) or that it is large enough to satisfy the
9873 * requested mode.
9874 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009875 fb = mode_fits_in_fbdev(dev, mode);
9876 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009877 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009878 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9879 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009880 } else
9881 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009882 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009883 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009884 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009885 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009886
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009887 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9888 if (ret)
9889 goto fail;
9890
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009891 drm_mode_copy(&crtc_state->base.mode, mode);
9892
9893 if (intel_set_mode(crtc, state)) {
Chris Wilson64927112011-04-20 07:25:26 +01009894 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01009895 if (old->release_fb)
9896 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009897 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009898 }
Daniel Vetter9128b042015-03-03 17:31:21 +01009899 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01009900
Jesse Barnes79e53942008-11-07 14:24:08 -08009901 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009902 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009903 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009904
9905 fail:
Matt Roper83d65732015-02-25 13:12:16 -08009906 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -05009907fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +03009908 drm_atomic_state_free(state);
9909 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009910
Rob Clark51fd3712013-11-19 12:10:12 -05009911 if (ret == -EDEADLK) {
9912 drm_modeset_backoff(ctx);
9913 goto retry;
9914 }
9915
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009916 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009917}
9918
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009919void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009920 struct intel_load_detect_pipe *old,
9921 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009922{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009923 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009924 struct intel_encoder *intel_encoder =
9925 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009926 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01009927 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009929 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009930 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009931 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009932 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009933
Chris Wilsond2dff872011-04-19 08:36:26 +01009934 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009935 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009936 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009937
Chris Wilson8261b192011-04-19 23:18:09 +01009938 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009939 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009940 if (!state)
9941 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009942
9943 state->acquire_ctx = ctx;
9944
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009945 connector_state = drm_atomic_get_connector_state(state, connector);
9946 if (IS_ERR(connector_state))
9947 goto fail;
9948
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009949 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9950 if (IS_ERR(crtc_state))
9951 goto fail;
9952
Daniel Vetterfc303102012-07-09 10:40:58 +02009953 to_intel_connector(connector)->new_encoder = NULL;
9954 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009955 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009956
9957 connector_state->best_encoder = NULL;
9958 connector_state->crtc = NULL;
9959
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009960 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009961
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009962 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
9963 0, 0);
9964 if (ret)
9965 goto fail;
9966
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +03009967 ret = intel_set_mode(crtc, state);
9968 if (ret)
9969 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +01009970
Daniel Vetter36206362012-12-10 20:42:17 +01009971 if (old->release_fb) {
9972 drm_framebuffer_unregister_private(old->release_fb);
9973 drm_framebuffer_unreference(old->release_fb);
9974 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009975
Chris Wilson0622a532011-04-21 09:32:11 +01009976 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009977 }
9978
Eric Anholtc751ce42010-03-25 11:48:48 -07009979 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009980 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9981 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009982
9983 return;
9984fail:
9985 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
9986 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009987}
9988
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009989static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009990 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009991{
9992 struct drm_i915_private *dev_priv = dev->dev_private;
9993 u32 dpll = pipe_config->dpll_hw_state.dpll;
9994
9995 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009996 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009997 else if (HAS_PCH_SPLIT(dev))
9998 return 120000;
9999 else if (!IS_GEN2(dev))
10000 return 96000;
10001 else
10002 return 48000;
10003}
10004
Jesse Barnes79e53942008-11-07 14:24:08 -080010005/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010006static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010007 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010008{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010009 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010011 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010012 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010013 u32 fp;
10014 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010015 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010016
10017 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010018 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010019 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010020 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010021
10022 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010023 if (IS_PINEVIEW(dev)) {
10024 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10025 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010026 } else {
10027 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10028 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10029 }
10030
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010031 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010032 if (IS_PINEVIEW(dev))
10033 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10034 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010035 else
10036 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010037 DPLL_FPA01_P1_POST_DIV_SHIFT);
10038
10039 switch (dpll & DPLL_MODE_MASK) {
10040 case DPLLB_MODE_DAC_SERIAL:
10041 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10042 5 : 10;
10043 break;
10044 case DPLLB_MODE_LVDS:
10045 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10046 7 : 14;
10047 break;
10048 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010049 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010050 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010051 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010052 }
10053
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010054 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010055 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010056 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010057 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010058 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010059 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010060 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010061
10062 if (is_lvds) {
10063 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10064 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010065
10066 if (lvds & LVDS_CLKB_POWER_UP)
10067 clock.p2 = 7;
10068 else
10069 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010070 } else {
10071 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10072 clock.p1 = 2;
10073 else {
10074 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10075 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10076 }
10077 if (dpll & PLL_P2_DIVIDE_BY_4)
10078 clock.p2 = 4;
10079 else
10080 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010081 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010082
10083 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010084 }
10085
Ville Syrjälä18442d02013-09-13 16:00:08 +030010086 /*
10087 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010088 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010089 * encoder's get_config() function.
10090 */
10091 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010092}
10093
Ville Syrjälä6878da02013-09-13 15:59:11 +030010094int intel_dotclock_calculate(int link_freq,
10095 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010096{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010097 /*
10098 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010099 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010100 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010101 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010102 *
10103 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010104 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010105 */
10106
Ville Syrjälä6878da02013-09-13 15:59:11 +030010107 if (!m_n->link_n)
10108 return 0;
10109
10110 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10111}
10112
Ville Syrjälä18442d02013-09-13 16:00:08 +030010113static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010114 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010115{
10116 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010117
10118 /* read out port_clock from the DPLL */
10119 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010120
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010121 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010122 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010123 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010124 * agree once we know their relationship in the encoder's
10125 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010126 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010127 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010128 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10129 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010130}
10131
10132/** Returns the currently programmed mode of the given pipe. */
10133struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10134 struct drm_crtc *crtc)
10135{
Jesse Barnes548f2452011-02-17 10:40:53 -080010136 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010138 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010139 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010140 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010141 int htot = I915_READ(HTOTAL(cpu_transcoder));
10142 int hsync = I915_READ(HSYNC(cpu_transcoder));
10143 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10144 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010145 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010146
10147 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10148 if (!mode)
10149 return NULL;
10150
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010151 /*
10152 * Construct a pipe_config sufficient for getting the clock info
10153 * back out of crtc_clock_get.
10154 *
10155 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10156 * to use a real value here instead.
10157 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010158 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010159 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010160 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10161 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10162 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010163 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10164
Ville Syrjälä773ae032013-09-23 17:48:20 +030010165 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010166 mode->hdisplay = (htot & 0xffff) + 1;
10167 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10168 mode->hsync_start = (hsync & 0xffff) + 1;
10169 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10170 mode->vdisplay = (vtot & 0xffff) + 1;
10171 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10172 mode->vsync_start = (vsync & 0xffff) + 1;
10173 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10174
10175 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010176
10177 return mode;
10178}
10179
Jesse Barnes652c3932009-08-17 13:31:43 -070010180static void intel_decrease_pllclock(struct drm_crtc *crtc)
10181{
10182 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010183 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010185
Sonika Jindalbaff2962014-07-22 11:16:35 +053010186 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010187 return;
10188
10189 if (!dev_priv->lvds_downclock_avail)
10190 return;
10191
10192 /*
10193 * Since this is called by a timer, we should never get here in
10194 * the manual case.
10195 */
10196 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010197 int pipe = intel_crtc->pipe;
10198 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010199 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010200
Zhao Yakui44d98a62009-10-09 11:39:40 +080010201 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010202
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010203 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010204
Chris Wilson074b5e12012-05-02 12:07:06 +010010205 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010206 dpll |= DISPLAY_RATE_SELECT_FPA1;
10207 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010208 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010209 dpll = I915_READ(dpll_reg);
10210 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010211 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010212 }
10213
10214}
10215
Chris Wilsonf047e392012-07-21 12:31:41 +010010216void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010217{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010218 struct drm_i915_private *dev_priv = dev->dev_private;
10219
Chris Wilsonf62a0072014-02-21 17:55:39 +000010220 if (dev_priv->mm.busy)
10221 return;
10222
Paulo Zanoni43694d62014-03-07 20:08:08 -030010223 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010224 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010225 if (INTEL_INFO(dev)->gen >= 6)
10226 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010227 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010228}
10229
10230void intel_mark_idle(struct drm_device *dev)
10231{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010232 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010233 struct drm_crtc *crtc;
10234
Chris Wilsonf62a0072014-02-21 17:55:39 +000010235 if (!dev_priv->mm.busy)
10236 return;
10237
10238 dev_priv->mm.busy = false;
10239
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010240 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010241 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010242 continue;
10243
10244 intel_decrease_pllclock(crtc);
10245 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010246
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010247 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010248 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010249
Paulo Zanoni43694d62014-03-07 20:08:08 -030010250 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010251}
10252
Jesse Barnes79e53942008-11-07 14:24:08 -080010253static void intel_crtc_destroy(struct drm_crtc *crtc)
10254{
10255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010256 struct drm_device *dev = crtc->dev;
10257 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010258
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010259 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010260 work = intel_crtc->unpin_work;
10261 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010262 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010263
10264 if (work) {
10265 cancel_work_sync(&work->work);
10266 kfree(work);
10267 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010268
10269 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010270
Jesse Barnes79e53942008-11-07 14:24:08 -080010271 kfree(intel_crtc);
10272}
10273
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010274static void intel_unpin_work_fn(struct work_struct *__work)
10275{
10276 struct intel_unpin_work *work =
10277 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010278 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010279 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010280
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010281 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010282 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010283 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010284
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010285 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010286
10287 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010288 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010289 mutex_unlock(&dev->struct_mutex);
10290
Daniel Vetterf99d7062014-06-19 16:01:59 +020010291 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010292 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010293
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010294 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10295 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10296
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010297 kfree(work);
10298}
10299
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010300static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010301 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010302{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10304 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010305 unsigned long flags;
10306
10307 /* Ignore early vblank irqs */
10308 if (intel_crtc == NULL)
10309 return;
10310
Daniel Vetterf3260382014-09-15 14:55:23 +020010311 /*
10312 * This is called both by irq handlers and the reset code (to complete
10313 * lost pageflips) so needs the full irqsave spinlocks.
10314 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010315 spin_lock_irqsave(&dev->event_lock, flags);
10316 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010317
10318 /* Ensure we don't miss a work->pending update ... */
10319 smp_rmb();
10320
10321 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010322 spin_unlock_irqrestore(&dev->event_lock, flags);
10323 return;
10324 }
10325
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010326 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010327
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010328 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010329}
10330
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010331void intel_finish_page_flip(struct drm_device *dev, int pipe)
10332{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010333 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010334 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10335
Mario Kleiner49b14a52010-12-09 07:00:07 +010010336 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010337}
10338
10339void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10340{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010341 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010342 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10343
Mario Kleiner49b14a52010-12-09 07:00:07 +010010344 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010345}
10346
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010347/* Is 'a' after or equal to 'b'? */
10348static bool g4x_flip_count_after_eq(u32 a, u32 b)
10349{
10350 return !((a - b) & 0x80000000);
10351}
10352
10353static bool page_flip_finished(struct intel_crtc *crtc)
10354{
10355 struct drm_device *dev = crtc->base.dev;
10356 struct drm_i915_private *dev_priv = dev->dev_private;
10357
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010358 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10359 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10360 return true;
10361
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010362 /*
10363 * The relevant registers doen't exist on pre-ctg.
10364 * As the flip done interrupt doesn't trigger for mmio
10365 * flips on gmch platforms, a flip count check isn't
10366 * really needed there. But since ctg has the registers,
10367 * include it in the check anyway.
10368 */
10369 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10370 return true;
10371
10372 /*
10373 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10374 * used the same base address. In that case the mmio flip might
10375 * have completed, but the CS hasn't even executed the flip yet.
10376 *
10377 * A flip count check isn't enough as the CS might have updated
10378 * the base address just after start of vblank, but before we
10379 * managed to process the interrupt. This means we'd complete the
10380 * CS flip too soon.
10381 *
10382 * Combining both checks should get us a good enough result. It may
10383 * still happen that the CS flip has been executed, but has not
10384 * yet actually completed. But in case the base address is the same
10385 * anyway, we don't really care.
10386 */
10387 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10388 crtc->unpin_work->gtt_offset &&
10389 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10390 crtc->unpin_work->flip_count);
10391}
10392
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010393void intel_prepare_page_flip(struct drm_device *dev, int plane)
10394{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010395 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010396 struct intel_crtc *intel_crtc =
10397 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10398 unsigned long flags;
10399
Daniel Vetterf3260382014-09-15 14:55:23 +020010400
10401 /*
10402 * This is called both by irq handlers and the reset code (to complete
10403 * lost pageflips) so needs the full irqsave spinlocks.
10404 *
10405 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010406 * generate a page-flip completion irq, i.e. every modeset
10407 * is also accompanied by a spurious intel_prepare_page_flip().
10408 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010409 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010410 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010411 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010412 spin_unlock_irqrestore(&dev->event_lock, flags);
10413}
10414
Robin Schroereba905b2014-05-18 02:24:50 +020010415static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010416{
10417 /* Ensure that the work item is consistent when activating it ... */
10418 smp_wmb();
10419 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10420 /* and that it is marked active as soon as the irq could fire. */
10421 smp_wmb();
10422}
10423
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010424static int intel_gen2_queue_flip(struct drm_device *dev,
10425 struct drm_crtc *crtc,
10426 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010427 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010428 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010429 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010430{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010432 u32 flip_mask;
10433 int ret;
10434
Daniel Vetter6d90c952012-04-26 23:28:05 +020010435 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010436 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010437 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010438
10439 /* Can't queue multiple flips, so wait for the previous
10440 * one to finish before executing the next.
10441 */
10442 if (intel_crtc->plane)
10443 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10444 else
10445 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010446 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10447 intel_ring_emit(ring, MI_NOOP);
10448 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10449 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10450 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010451 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010452 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010453
10454 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010455 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010456 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010457}
10458
10459static int intel_gen3_queue_flip(struct drm_device *dev,
10460 struct drm_crtc *crtc,
10461 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010462 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010463 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010464 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010465{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010467 u32 flip_mask;
10468 int ret;
10469
Daniel Vetter6d90c952012-04-26 23:28:05 +020010470 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010471 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010472 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010473
10474 if (intel_crtc->plane)
10475 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10476 else
10477 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010478 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10479 intel_ring_emit(ring, MI_NOOP);
10480 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10481 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10482 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010483 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010484 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010485
Chris Wilsone7d841c2012-12-03 11:36:30 +000010486 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010487 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010488 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010489}
10490
10491static int intel_gen4_queue_flip(struct drm_device *dev,
10492 struct drm_crtc *crtc,
10493 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010494 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010495 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010496 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010497{
10498 struct drm_i915_private *dev_priv = dev->dev_private;
10499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10500 uint32_t pf, pipesrc;
10501 int ret;
10502
Daniel Vetter6d90c952012-04-26 23:28:05 +020010503 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010504 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010505 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010506
10507 /* i965+ uses the linear or tiled offsets from the
10508 * Display Registers (which do not change across a page-flip)
10509 * so we need only reprogram the base address.
10510 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010511 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10512 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10513 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010514 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010515 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010516
10517 /* XXX Enabling the panel-fitter across page-flip is so far
10518 * untested on non-native modes, so ignore it for now.
10519 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10520 */
10521 pf = 0;
10522 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010523 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010524
10525 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010526 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010527 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010528}
10529
10530static int intel_gen6_queue_flip(struct drm_device *dev,
10531 struct drm_crtc *crtc,
10532 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010533 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010534 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010535 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010536{
10537 struct drm_i915_private *dev_priv = dev->dev_private;
10538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10539 uint32_t pf, pipesrc;
10540 int ret;
10541
Daniel Vetter6d90c952012-04-26 23:28:05 +020010542 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010543 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010544 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010545
Daniel Vetter6d90c952012-04-26 23:28:05 +020010546 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10547 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10548 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010549 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010550
Chris Wilson99d9acd2012-04-17 20:37:00 +010010551 /* Contrary to the suggestions in the documentation,
10552 * "Enable Panel Fitter" does not seem to be required when page
10553 * flipping with a non-native mode, and worse causes a normal
10554 * modeset to fail.
10555 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10556 */
10557 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010558 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010559 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010560
10561 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010562 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010563 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010564}
10565
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010566static int intel_gen7_queue_flip(struct drm_device *dev,
10567 struct drm_crtc *crtc,
10568 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010569 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010570 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010571 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010572{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010574 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010575 int len, ret;
10576
Robin Schroereba905b2014-05-18 02:24:50 +020010577 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010578 case PLANE_A:
10579 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10580 break;
10581 case PLANE_B:
10582 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10583 break;
10584 case PLANE_C:
10585 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10586 break;
10587 default:
10588 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010589 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010590 }
10591
Chris Wilsonffe74d72013-08-26 20:58:12 +010010592 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010593 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010594 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010595 /*
10596 * On Gen 8, SRM is now taking an extra dword to accommodate
10597 * 48bits addresses, and we need a NOOP for the batch size to
10598 * stay even.
10599 */
10600 if (IS_GEN8(dev))
10601 len += 2;
10602 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010603
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010604 /*
10605 * BSpec MI_DISPLAY_FLIP for IVB:
10606 * "The full packet must be contained within the same cache line."
10607 *
10608 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10609 * cacheline, if we ever start emitting more commands before
10610 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10611 * then do the cacheline alignment, and finally emit the
10612 * MI_DISPLAY_FLIP.
10613 */
10614 ret = intel_ring_cacheline_align(ring);
10615 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010616 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010617
Chris Wilsonffe74d72013-08-26 20:58:12 +010010618 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010619 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010620 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010621
Chris Wilsonffe74d72013-08-26 20:58:12 +010010622 /* Unmask the flip-done completion message. Note that the bspec says that
10623 * we should do this for both the BCS and RCS, and that we must not unmask
10624 * more than one flip event at any time (or ensure that one flip message
10625 * can be sent by waiting for flip-done prior to queueing new flips).
10626 * Experimentation says that BCS works despite DERRMR masking all
10627 * flip-done completion events and that unmasking all planes at once
10628 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10629 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10630 */
10631 if (ring->id == RCS) {
10632 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10633 intel_ring_emit(ring, DERRMR);
10634 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10635 DERRMR_PIPEB_PRI_FLIP_DONE |
10636 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010010637 if (IS_GEN8(dev))
10638 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
10639 MI_SRM_LRM_GLOBAL_GTT);
10640 else
10641 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
10642 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010010643 intel_ring_emit(ring, DERRMR);
10644 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010010645 if (IS_GEN8(dev)) {
10646 intel_ring_emit(ring, 0);
10647 intel_ring_emit(ring, MI_NOOP);
10648 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010649 }
10650
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010651 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010652 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010653 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010654 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000010655
10656 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010657 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010658 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010659}
10660
Sourab Gupta84c33a62014-06-02 16:47:17 +053010661static bool use_mmio_flip(struct intel_engine_cs *ring,
10662 struct drm_i915_gem_object *obj)
10663{
10664 /*
10665 * This is not being used for older platforms, because
10666 * non-availability of flip done interrupt forces us to use
10667 * CS flips. Older platforms derive flip done using some clever
10668 * tricks involving the flip_pending status bits and vblank irqs.
10669 * So using MMIO flips there would disrupt this mechanism.
10670 */
10671
Chris Wilson8e09bf82014-07-08 10:40:30 +010010672 if (ring == NULL)
10673 return true;
10674
Sourab Gupta84c33a62014-06-02 16:47:17 +053010675 if (INTEL_INFO(ring->dev)->gen < 5)
10676 return false;
10677
10678 if (i915.use_mmio_flip < 0)
10679 return false;
10680 else if (i915.use_mmio_flip > 0)
10681 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010010682 else if (i915.enable_execlists)
10683 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010684 else
John Harrison41c52412014-11-24 18:49:43 +000010685 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010686}
10687
Damien Lespiauff944562014-11-20 14:58:16 +000010688static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
10689{
10690 struct drm_device *dev = intel_crtc->base.dev;
10691 struct drm_i915_private *dev_priv = dev->dev_private;
10692 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000010693 const enum pipe pipe = intel_crtc->pipe;
10694 u32 ctl, stride;
10695
10696 ctl = I915_READ(PLANE_CTL(pipe, 0));
10697 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010698 switch (fb->modifier[0]) {
10699 case DRM_FORMAT_MOD_NONE:
10700 break;
10701 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000010702 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010703 break;
10704 case I915_FORMAT_MOD_Y_TILED:
10705 ctl |= PLANE_CTL_TILED_Y;
10706 break;
10707 case I915_FORMAT_MOD_Yf_TILED:
10708 ctl |= PLANE_CTL_TILED_YF;
10709 break;
10710 default:
10711 MISSING_CASE(fb->modifier[0]);
10712 }
Damien Lespiauff944562014-11-20 14:58:16 +000010713
10714 /*
10715 * The stride is either expressed as a multiple of 64 bytes chunks for
10716 * linear buffers or in number of tiles for tiled buffers.
10717 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010718 stride = fb->pitches[0] /
10719 intel_fb_stride_alignment(dev, fb->modifier[0],
10720 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000010721
10722 /*
10723 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10724 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10725 */
10726 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10727 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10728
10729 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
10730 POSTING_READ(PLANE_SURF(pipe, 0));
10731}
10732
10733static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010734{
10735 struct drm_device *dev = intel_crtc->base.dev;
10736 struct drm_i915_private *dev_priv = dev->dev_private;
10737 struct intel_framebuffer *intel_fb =
10738 to_intel_framebuffer(intel_crtc->base.primary->fb);
10739 struct drm_i915_gem_object *obj = intel_fb->obj;
10740 u32 dspcntr;
10741 u32 reg;
10742
Sourab Gupta84c33a62014-06-02 16:47:17 +053010743 reg = DSPCNTR(intel_crtc->plane);
10744 dspcntr = I915_READ(reg);
10745
Damien Lespiauc5d97472014-10-25 00:11:11 +010010746 if (obj->tiling_mode != I915_TILING_NONE)
10747 dspcntr |= DISPPLANE_TILED;
10748 else
10749 dspcntr &= ~DISPPLANE_TILED;
10750
Sourab Gupta84c33a62014-06-02 16:47:17 +053010751 I915_WRITE(reg, dspcntr);
10752
10753 I915_WRITE(DSPSURF(intel_crtc->plane),
10754 intel_crtc->unpin_work->gtt_offset);
10755 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010756
Damien Lespiauff944562014-11-20 14:58:16 +000010757}
10758
10759/*
10760 * XXX: This is the temporary way to update the plane registers until we get
10761 * around to using the usual plane update functions for MMIO flips
10762 */
10763static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
10764{
10765 struct drm_device *dev = intel_crtc->base.dev;
10766 bool atomic_update;
10767 u32 start_vbl_count;
10768
10769 intel_mark_page_flip_active(intel_crtc);
10770
10771 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
10772
10773 if (INTEL_INFO(dev)->gen >= 9)
10774 skl_do_mmio_flip(intel_crtc);
10775 else
10776 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10777 ilk_do_mmio_flip(intel_crtc);
10778
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010779 if (atomic_update)
10780 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010781}
10782
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010783static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010784{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010785 struct intel_mmio_flip *mmio_flip =
10786 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010787
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010788 if (mmio_flip->rq)
10789 WARN_ON(__i915_wait_request(mmio_flip->rq,
10790 mmio_flip->crtc->reset_counter,
10791 false, NULL, NULL));
Sourab Gupta84c33a62014-06-02 16:47:17 +053010792
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010793 intel_do_mmio_flip(mmio_flip->crtc);
10794
10795 i915_gem_request_unreference__unlocked(mmio_flip->rq);
10796 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010797}
10798
10799static int intel_queue_mmio_flip(struct drm_device *dev,
10800 struct drm_crtc *crtc,
10801 struct drm_framebuffer *fb,
10802 struct drm_i915_gem_object *obj,
10803 struct intel_engine_cs *ring,
10804 uint32_t flags)
10805{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010806 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010807
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010808 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
10809 if (mmio_flip == NULL)
10810 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010811
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010812 mmio_flip->rq = i915_gem_request_reference(obj->last_write_req);
10813 mmio_flip->crtc = to_intel_crtc(crtc);
10814
10815 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
10816 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020010817
Sourab Gupta84c33a62014-06-02 16:47:17 +053010818 return 0;
10819}
10820
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010821static int intel_default_queue_flip(struct drm_device *dev,
10822 struct drm_crtc *crtc,
10823 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010824 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010825 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010826 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010827{
10828 return -ENODEV;
10829}
10830
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010831static bool __intel_pageflip_stall_check(struct drm_device *dev,
10832 struct drm_crtc *crtc)
10833{
10834 struct drm_i915_private *dev_priv = dev->dev_private;
10835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10836 struct intel_unpin_work *work = intel_crtc->unpin_work;
10837 u32 addr;
10838
10839 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
10840 return true;
10841
10842 if (!work->enable_stall_check)
10843 return false;
10844
10845 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010010846 if (work->flip_queued_req &&
10847 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010848 return false;
10849
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010850 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010851 }
10852
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010853 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010854 return false;
10855
10856 /* Potential stall - if we see that the flip has happened,
10857 * assume a missed interrupt. */
10858 if (INTEL_INFO(dev)->gen >= 4)
10859 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10860 else
10861 addr = I915_READ(DSPADDR(intel_crtc->plane));
10862
10863 /* There is a potential issue here with a false positive after a flip
10864 * to the same address. We could address this by checking for a
10865 * non-incrementing frame counter.
10866 */
10867 return addr == work->gtt_offset;
10868}
10869
10870void intel_check_page_flip(struct drm_device *dev, int pipe)
10871{
10872 struct drm_i915_private *dev_priv = dev->dev_private;
10873 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010875 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020010876
Dave Gordon6c51d462015-03-06 15:34:26 +000010877 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010878
10879 if (crtc == NULL)
10880 return;
10881
Daniel Vetterf3260382014-09-15 14:55:23 +020010882 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010883 work = intel_crtc->unpin_work;
10884 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010885 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010010886 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010887 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010888 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010889 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010010890 if (work != NULL &&
10891 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
10892 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020010893 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010894}
10895
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010896static int intel_crtc_page_flip(struct drm_crtc *crtc,
10897 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010898 struct drm_pending_vblank_event *event,
10899 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010900{
10901 struct drm_device *dev = crtc->dev;
10902 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070010903 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070010904 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080010906 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020010907 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010908 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010909 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010910 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010010911 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010912
Matt Roper2ff8fde2014-07-08 07:50:07 -070010913 /*
10914 * drm_mode_page_flip_ioctl() should already catch this, but double
10915 * check to be safe. In the future we may enable pageflipping from
10916 * a disabled primary plane.
10917 */
10918 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10919 return -EBUSY;
10920
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010921 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070010922 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010923 return -EINVAL;
10924
10925 /*
10926 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10927 * Note that pitch changes could also affect these register.
10928 */
10929 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070010930 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10931 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010932 return -EINVAL;
10933
Chris Wilsonf900db42014-02-20 09:26:13 +000010934 if (i915_terminally_wedged(&dev_priv->gpu_error))
10935 goto out_hang;
10936
Daniel Vetterb14c5672013-09-19 12:18:32 +020010937 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010938 if (work == NULL)
10939 return -ENOMEM;
10940
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010941 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010942 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010943 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010944 INIT_WORK(&work->work, intel_unpin_work_fn);
10945
Daniel Vetter87b6b102014-05-15 15:33:46 +020010946 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010947 if (ret)
10948 goto free_work;
10949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010950 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010951 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010952 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010953 /* Before declaring the flip queue wedged, check if
10954 * the hardware completed the operation behind our backs.
10955 */
10956 if (__intel_pageflip_stall_check(dev, crtc)) {
10957 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10958 page_flip_completed(intel_crtc);
10959 } else {
10960 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010961 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010010962
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010963 drm_crtc_vblank_put(crtc);
10964 kfree(work);
10965 return -EBUSY;
10966 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010967 }
10968 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010969 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010970
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010971 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10972 flush_workqueue(dev_priv->wq);
10973
Jesse Barnes75dfca82010-02-10 15:09:44 -080010974 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010975 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010976 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010977
Matt Roperf4510a22014-04-01 15:22:40 -070010978 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010979 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010980
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010981 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010982
Chris Wilson89ed88b2015-02-16 14:31:49 +000010983 ret = i915_mutex_lock_interruptible(dev);
10984 if (ret)
10985 goto cleanup;
10986
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010987 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010988 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010989
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010990 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010991 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010992
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010993 if (IS_VALLEYVIEW(dev)) {
10994 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010995 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010010996 /* vlv: DISPLAY_FLIP fails to change tiling */
10997 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000010998 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010999 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011000 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000011001 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011002 if (ring == NULL || ring->id != RCS)
11003 ring = &dev_priv->ring[BCS];
11004 } else {
11005 ring = &dev_priv->ring[RCS];
11006 }
11007
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011008 mmio_flip = use_mmio_flip(ring, obj);
11009
11010 /* When using CS flips, we want to emit semaphores between rings.
11011 * However, when using mmio flips we will create a task to do the
11012 * synchronisation, so all we want here is to pin the framebuffer
11013 * into the display plane and skip any waits.
11014 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011015 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011016 crtc->primary->state,
11017 mmio_flip ? i915_gem_request_get_ring(obj->last_read_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011018 if (ret)
11019 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011020
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011021 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11022 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011023
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011024 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011025 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11026 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011027 if (ret)
11028 goto cleanup_unpin;
11029
John Harrisonf06cc1b2014-11-24 18:49:37 +000011030 i915_gem_request_assign(&work->flip_queued_req,
11031 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011032 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011033 if (obj->last_write_req) {
11034 ret = i915_gem_check_olr(obj->last_write_req);
11035 if (ret)
11036 goto cleanup_unpin;
11037 }
11038
Sourab Gupta84c33a62014-06-02 16:47:17 +053011039 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011040 page_flip_flags);
11041 if (ret)
11042 goto cleanup_unpin;
11043
John Harrisonf06cc1b2014-11-24 18:49:37 +000011044 i915_gem_request_assign(&work->flip_queued_req,
11045 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011046 }
11047
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011048 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011049 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011050
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011051 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011052 INTEL_FRONTBUFFER_PRIMARY(pipe));
11053
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011054 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011055 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011056 mutex_unlock(&dev->struct_mutex);
11057
Jesse Barnese5510fa2010-07-01 16:48:37 -070011058 trace_i915_flip_request(intel_crtc->plane, obj);
11059
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011060 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011061
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011062cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011063 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011065 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011066 mutex_unlock(&dev->struct_mutex);
11067cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011068 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011069 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011070
Chris Wilson89ed88b2015-02-16 14:31:49 +000011071 drm_gem_object_unreference_unlocked(&obj->base);
11072 drm_framebuffer_unreference(work->old_fb);
11073
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011074 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011075 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011076 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011077
Daniel Vetter87b6b102014-05-15 15:33:46 +020011078 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011079free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011080 kfree(work);
11081
Chris Wilsonf900db42014-02-20 09:26:13 +000011082 if (ret == -EIO) {
11083out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011084 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011085 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011086 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011087 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011088 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011089 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011090 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011091 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011092}
11093
Jani Nikula65b38e02015-04-13 11:26:56 +030011094static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011095 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11096 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011097 .atomic_begin = intel_begin_crtc_commit,
11098 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011099};
11100
Daniel Vetter9a935852012-07-05 22:34:27 +020011101/**
11102 * intel_modeset_update_staged_output_state
11103 *
11104 * Updates the staged output configuration state, e.g. after we've read out the
11105 * current hw state.
11106 */
11107static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11108{
Ville Syrjälä76688512014-01-10 11:28:06 +020011109 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011110 struct intel_encoder *encoder;
11111 struct intel_connector *connector;
11112
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011113 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011114 connector->new_encoder =
11115 to_intel_encoder(connector->base.encoder);
11116 }
11117
Damien Lespiaub2784e12014-08-05 11:29:37 +010011118 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011119 encoder->new_crtc =
11120 to_intel_crtc(encoder->base.crtc);
11121 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011122
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011123 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011124 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011125 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011126}
11127
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011128/* Transitional helper to copy current connector/encoder state to
11129 * connector->state. This is needed so that code that is partially
11130 * converted to atomic does the right thing.
11131 */
11132static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11133{
11134 struct intel_connector *connector;
11135
11136 for_each_intel_connector(dev, connector) {
11137 if (connector->base.encoder) {
11138 connector->base.state->best_encoder =
11139 connector->base.encoder;
11140 connector->base.state->crtc =
11141 connector->base.encoder->crtc;
11142 } else {
11143 connector->base.state->best_encoder = NULL;
11144 connector->base.state->crtc = NULL;
11145 }
11146 }
11147}
11148
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011149/* Fixup legacy state after an atomic state swap.
Daniel Vetter9a935852012-07-05 22:34:27 +020011150 */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011151static void intel_modeset_fixup_state(struct drm_atomic_state *state)
Daniel Vetter9a935852012-07-05 22:34:27 +020011152{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011153 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011154 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011155 struct intel_connector *connector;
Daniel Vetter9a935852012-07-05 22:34:27 +020011156
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011157 for_each_intel_connector(state->dev, connector) {
11158 connector->base.encoder = connector->base.state->best_encoder;
11159 if (connector->base.encoder)
11160 connector->base.encoder->crtc =
11161 connector->base.state->crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011162 }
11163
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011164 /* Update crtc of disabled encoders */
11165 for_each_intel_encoder(state->dev, encoder) {
11166 int num_connectors = 0;
11167
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011168 for_each_intel_connector(state->dev, connector)
11169 if (connector->base.encoder == &encoder->base)
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011170 num_connectors++;
11171
11172 if (num_connectors == 0)
11173 encoder->base.crtc = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020011174 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011175
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011176 for_each_intel_crtc(state->dev, crtc) {
11177 crtc->base.enabled = crtc->base.state->enable;
11178 crtc->config = to_intel_crtc_state(crtc->base.state);
Ville Syrjälä76688512014-01-10 11:28:06 +020011179 }
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011180
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011181 /* Copy the new configuration to the staged state, to keep the few
11182 * pieces of code that haven't been converted yet happy */
11183 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetter9a935852012-07-05 22:34:27 +020011184}
11185
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011186static void
Robin Schroereba905b2014-05-18 02:24:50 +020011187connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011188 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011189{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011190 int bpp = pipe_config->pipe_bpp;
11191
11192 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11193 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011194 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011195
11196 /* Don't use an invalid EDID bpc value */
11197 if (connector->base.display_info.bpc &&
11198 connector->base.display_info.bpc * 3 < bpp) {
11199 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11200 bpp, connector->base.display_info.bpc*3);
11201 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11202 }
11203
11204 /* Clamp bpp to 8 on screens without EDID 1.4 */
11205 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11206 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11207 bpp);
11208 pipe_config->pipe_bpp = 24;
11209 }
11210}
11211
11212static int
11213compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011214 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011215{
11216 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011217 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011218 struct drm_connector *connector;
11219 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011220 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011221
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011222 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011223 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011224 else if (INTEL_INFO(dev)->gen >= 5)
11225 bpp = 12*3;
11226 else
11227 bpp = 8*3;
11228
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011229
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011230 pipe_config->pipe_bpp = bpp;
11231
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011232 state = pipe_config->base.state;
11233
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011234 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011235 for_each_connector_in_state(state, connector, connector_state, i) {
11236 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011237 continue;
11238
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011239 connected_sink_compute_bpp(to_intel_connector(connector),
11240 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011241 }
11242
11243 return bpp;
11244}
11245
Daniel Vetter644db712013-09-19 14:53:58 +020011246static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11247{
11248 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11249 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011250 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011251 mode->crtc_hdisplay, mode->crtc_hsync_start,
11252 mode->crtc_hsync_end, mode->crtc_htotal,
11253 mode->crtc_vdisplay, mode->crtc_vsync_start,
11254 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11255}
11256
Daniel Vetterc0b03412013-05-28 12:05:54 +020011257static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011258 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011259 const char *context)
11260{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011261 struct drm_device *dev = crtc->base.dev;
11262 struct drm_plane *plane;
11263 struct intel_plane *intel_plane;
11264 struct intel_plane_state *state;
11265 struct drm_framebuffer *fb;
11266
11267 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11268 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011269
11270 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11271 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11272 pipe_config->pipe_bpp, pipe_config->dither);
11273 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11274 pipe_config->has_pch_encoder,
11275 pipe_config->fdi_lanes,
11276 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11277 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11278 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011279 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11280 pipe_config->has_dp_encoder,
11281 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11282 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11283 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011284
11285 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11286 pipe_config->has_dp_encoder,
11287 pipe_config->dp_m2_n2.gmch_m,
11288 pipe_config->dp_m2_n2.gmch_n,
11289 pipe_config->dp_m2_n2.link_m,
11290 pipe_config->dp_m2_n2.link_n,
11291 pipe_config->dp_m2_n2.tu);
11292
Daniel Vetter55072d12014-11-20 16:10:28 +010011293 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11294 pipe_config->has_audio,
11295 pipe_config->has_infoframe);
11296
Daniel Vetterc0b03412013-05-28 12:05:54 +020011297 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011298 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011299 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011300 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11301 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011302 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011303 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11304 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011305 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11306 crtc->num_scalers,
11307 pipe_config->scaler_state.scaler_users,
11308 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011309 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11310 pipe_config->gmch_pfit.control,
11311 pipe_config->gmch_pfit.pgm_ratios,
11312 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011313 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011314 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011315 pipe_config->pch_pfit.size,
11316 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011317 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011318 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011319
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011320 if (IS_BROXTON(dev)) {
11321 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11322 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11323 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11324 pipe_config->ddi_pll_sel,
11325 pipe_config->dpll_hw_state.ebb0,
11326 pipe_config->dpll_hw_state.pll0,
11327 pipe_config->dpll_hw_state.pll1,
11328 pipe_config->dpll_hw_state.pll2,
11329 pipe_config->dpll_hw_state.pll3,
11330 pipe_config->dpll_hw_state.pll6,
11331 pipe_config->dpll_hw_state.pll8,
11332 pipe_config->dpll_hw_state.pcsdw12);
11333 } else if (IS_SKYLAKE(dev)) {
11334 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11335 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11336 pipe_config->ddi_pll_sel,
11337 pipe_config->dpll_hw_state.ctrl1,
11338 pipe_config->dpll_hw_state.cfgcr1,
11339 pipe_config->dpll_hw_state.cfgcr2);
11340 } else if (HAS_DDI(dev)) {
11341 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11342 pipe_config->ddi_pll_sel,
11343 pipe_config->dpll_hw_state.wrpll);
11344 } else {
11345 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11346 "fp0: 0x%x, fp1: 0x%x\n",
11347 pipe_config->dpll_hw_state.dpll,
11348 pipe_config->dpll_hw_state.dpll_md,
11349 pipe_config->dpll_hw_state.fp0,
11350 pipe_config->dpll_hw_state.fp1);
11351 }
11352
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011353 DRM_DEBUG_KMS("planes on this crtc\n");
11354 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11355 intel_plane = to_intel_plane(plane);
11356 if (intel_plane->pipe != crtc->pipe)
11357 continue;
11358
11359 state = to_intel_plane_state(plane->state);
11360 fb = state->base.fb;
11361 if (!fb) {
11362 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11363 "disabled, scaler_id = %d\n",
11364 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11365 plane->base.id, intel_plane->pipe,
11366 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11367 drm_plane_index(plane), state->scaler_id);
11368 continue;
11369 }
11370
11371 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11372 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11373 plane->base.id, intel_plane->pipe,
11374 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11375 drm_plane_index(plane));
11376 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11377 fb->base.id, fb->width, fb->height, fb->pixel_format);
11378 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11379 state->scaler_id,
11380 state->src.x1 >> 16, state->src.y1 >> 16,
11381 drm_rect_width(&state->src) >> 16,
11382 drm_rect_height(&state->src) >> 16,
11383 state->dst.x1, state->dst.y1,
11384 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11385 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011386}
11387
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011388static bool encoders_cloneable(const struct intel_encoder *a,
11389 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011390{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011391 /* masks could be asymmetric, so check both ways */
11392 return a == b || (a->cloneable & (1 << b->type) &&
11393 b->cloneable & (1 << a->type));
11394}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011395
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011396static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11397 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011398 struct intel_encoder *encoder)
11399{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011400 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011401 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011402 struct drm_connector_state *connector_state;
11403 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011404
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011405 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011406 if (connector_state->crtc != &crtc->base)
11407 continue;
11408
11409 source_encoder =
11410 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011411 if (!encoders_cloneable(encoder, source_encoder))
11412 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011413 }
11414
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011415 return true;
11416}
11417
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011418static bool check_encoder_cloning(struct drm_atomic_state *state,
11419 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011420{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011421 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011422 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011423 struct drm_connector_state *connector_state;
11424 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011425
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011426 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011427 if (connector_state->crtc != &crtc->base)
11428 continue;
11429
11430 encoder = to_intel_encoder(connector_state->best_encoder);
11431 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011432 return false;
11433 }
11434
11435 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011436}
11437
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011438static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011439{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011440 struct drm_device *dev = state->dev;
11441 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011442 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011443 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011444 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011445 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011446
11447 /*
11448 * Walk the connector list instead of the encoder
11449 * list to detect the problem on ddi platforms
11450 * where there's just one encoder per digital port.
11451 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011452 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011453 if (!connector_state->best_encoder)
11454 continue;
11455
11456 encoder = to_intel_encoder(connector_state->best_encoder);
11457
11458 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011459
11460 switch (encoder->type) {
11461 unsigned int port_mask;
11462 case INTEL_OUTPUT_UNKNOWN:
11463 if (WARN_ON(!HAS_DDI(dev)))
11464 break;
11465 case INTEL_OUTPUT_DISPLAYPORT:
11466 case INTEL_OUTPUT_HDMI:
11467 case INTEL_OUTPUT_EDP:
11468 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11469
11470 /* the same port mustn't appear more than once */
11471 if (used_ports & port_mask)
11472 return false;
11473
11474 used_ports |= port_mask;
11475 default:
11476 break;
11477 }
11478 }
11479
11480 return true;
11481}
11482
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011483static void
11484clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11485{
11486 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011487 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011488 struct intel_dpll_hw_state dpll_hw_state;
11489 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011490 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011491
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011492 /* FIXME: before the switch to atomic started, a new pipe_config was
11493 * kzalloc'd. Code that depends on any field being zero should be
11494 * fixed, so that the crtc_state can be safely duplicated. For now,
11495 * only fields that are know to not cause problems are preserved. */
11496
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011497 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011498 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011499 shared_dpll = crtc_state->shared_dpll;
11500 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011501 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011502
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011503 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011504
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011505 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011506 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011507 crtc_state->shared_dpll = shared_dpll;
11508 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011509 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011510}
11511
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011512static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011513intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011514 struct drm_atomic_state *state,
11515 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011516{
Daniel Vetter7758a112012-07-08 19:40:39 +020011517 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011518 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011519 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011520 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011521 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011522 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011523
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011524 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011525 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011526 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011527 }
11528
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011529 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011530 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011531 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011532 }
11533
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011534 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011535
Daniel Vettere143a212013-07-04 12:01:15 +020011536 pipe_config->cpu_transcoder =
11537 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011538
Imre Deak2960bc92013-07-30 13:36:32 +030011539 /*
11540 * Sanitize sync polarity flags based on requested ones. If neither
11541 * positive or negative polarity is requested, treat this as meaning
11542 * negative polarity.
11543 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011544 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011545 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011546 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011547
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011548 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011549 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011550 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011551
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011552 /* Compute a starting value for pipe_config->pipe_bpp taking the source
11553 * plane pixel format and any sink constraints into account. Returns the
11554 * source plane bpp so that dithering can be selected on mismatches
11555 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011556 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11557 pipe_config);
11558 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011559 goto fail;
11560
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011561 /*
11562 * Determine the real pipe dimensions. Note that stereo modes can
11563 * increase the actual pipe size due to the frame doubling and
11564 * insertion of additional space for blanks between the frame. This
11565 * is stored in the crtc timings. We use the requested mode to do this
11566 * computation to clearly distinguish it from the adjusted mode, which
11567 * can be changed by the connectors in the below retry loop.
11568 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011569 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011570 &pipe_config->pipe_src_w,
11571 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011572
Daniel Vettere29c22c2013-02-21 00:00:16 +010011573encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011574 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011575 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011576 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011577
Daniel Vetter135c81b2013-07-21 21:37:09 +020011578 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011579 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11580 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011581
Daniel Vetter7758a112012-07-08 19:40:39 +020011582 /* Pass our mode to the connectors and the CRTC to give them a chance to
11583 * adjust it according to limitations or connector properties, and also
11584 * a chance to reject the mode entirely.
11585 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011586 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011587 if (connector_state->crtc != crtc)
11588 continue;
11589
11590 encoder = to_intel_encoder(connector_state->best_encoder);
11591
Daniel Vetterefea6e82013-07-21 21:36:59 +020011592 if (!(encoder->compute_config(encoder, pipe_config))) {
11593 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011594 goto fail;
11595 }
11596 }
11597
Daniel Vetterff9a6752013-06-01 17:16:21 +020011598 /* Set default port clock if not overwritten by the encoder. Needs to be
11599 * done afterwards in case the encoder adjusts the mode. */
11600 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011601 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011602 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011603
Daniel Vettera43f6e02013-06-07 23:10:32 +020011604 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011605 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011606 DRM_DEBUG_KMS("CRTC fixup failed\n");
11607 goto fail;
11608 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011609
11610 if (ret == RETRY) {
11611 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11612 ret = -EINVAL;
11613 goto fail;
11614 }
11615
11616 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11617 retry = false;
11618 goto encoder_retry;
11619 }
11620
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011621 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011622 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011623 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011624
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011625 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020011626fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011627 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011628}
11629
Daniel Vetterea9d7582012-07-10 10:42:52 +020011630static bool intel_crtc_in_use(struct drm_crtc *crtc)
11631{
11632 struct drm_encoder *encoder;
11633 struct drm_device *dev = crtc->dev;
11634
11635 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
11636 if (encoder->crtc == crtc)
11637 return true;
11638
11639 return false;
11640}
11641
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011642static bool
11643needs_modeset(struct drm_crtc_state *state)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011644{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011645 return state->mode_changed || state->active_changed;
11646}
11647
11648static void
11649intel_modeset_update_state(struct drm_atomic_state *state)
11650{
11651 struct drm_device *dev = state->dev;
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011652 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011653 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011654 struct drm_crtc *crtc;
11655 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011656 struct drm_connector *connector;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011657 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011658
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011659 intel_shared_dpll_commit(dev_priv);
11660
Damien Lespiaub2784e12014-08-05 11:29:37 +010011661 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020011662 if (!intel_encoder->base.crtc)
11663 continue;
11664
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011665 for_each_crtc_in_state(state, crtc, crtc_state, i)
11666 if (crtc == intel_encoder->base.crtc)
11667 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011668
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011669 if (crtc != intel_encoder->base.crtc)
11670 continue;
11671
11672 if (crtc_state->enable && needs_modeset(crtc_state))
Daniel Vetterea9d7582012-07-10 10:42:52 +020011673 intel_encoder->connectors_active = false;
11674 }
11675
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011676 drm_atomic_helper_swap_state(state->dev, state);
11677 intel_modeset_fixup_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011678
Ville Syrjälä76688512014-01-10 11:28:06 +020011679 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011680 for_each_crtc(dev, crtc) {
11681 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Daniel Vetterea9d7582012-07-10 10:42:52 +020011682 }
11683
11684 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11685 if (!connector->encoder || !connector->encoder->crtc)
11686 continue;
11687
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011688 for_each_crtc_in_state(state, crtc, crtc_state, i)
11689 if (crtc == connector->encoder->crtc)
11690 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011691
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011692 if (crtc != connector->encoder->crtc)
11693 continue;
11694
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011695 if (crtc->state->enable && needs_modeset(crtc->state)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020011696 struct drm_property *dpms_property =
11697 dev->mode_config.dpms_property;
11698
Daniel Vetterea9d7582012-07-10 10:42:52 +020011699 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050011700 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020011701 dpms_property,
11702 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011703
11704 intel_encoder = to_intel_encoder(connector->encoder);
11705 intel_encoder->connectors_active = true;
11706 }
11707 }
11708
11709}
11710
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011711static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011712{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011713 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011714
11715 if (clock1 == clock2)
11716 return true;
11717
11718 if (!clock1 || !clock2)
11719 return false;
11720
11721 diff = abs(clock1 - clock2);
11722
11723 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11724 return true;
11725
11726 return false;
11727}
11728
Daniel Vetter25c5b262012-07-08 22:08:04 +020011729#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11730 list_for_each_entry((intel_crtc), \
11731 &(dev)->mode_config.crtc_list, \
11732 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020011733 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011734
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011735static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011736intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011737 struct intel_crtc_state *current_config,
11738 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011739{
Daniel Vetter66e985c2013-06-05 13:34:20 +020011740#define PIPE_CONF_CHECK_X(name) \
11741 if (current_config->name != pipe_config->name) { \
11742 DRM_ERROR("mismatch in " #name " " \
11743 "(expected 0x%08x, found 0x%08x)\n", \
11744 current_config->name, \
11745 pipe_config->name); \
11746 return false; \
11747 }
11748
Daniel Vetter08a24032013-04-19 11:25:34 +020011749#define PIPE_CONF_CHECK_I(name) \
11750 if (current_config->name != pipe_config->name) { \
11751 DRM_ERROR("mismatch in " #name " " \
11752 "(expected %i, found %i)\n", \
11753 current_config->name, \
11754 pipe_config->name); \
11755 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011756 }
11757
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011758/* This is required for BDW+ where there is only one set of registers for
11759 * switching between high and low RR.
11760 * This macro can be used whenever a comparison has to be made between one
11761 * hw state and multiple sw state variables.
11762 */
11763#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
11764 if ((current_config->name != pipe_config->name) && \
11765 (current_config->alt_name != pipe_config->name)) { \
11766 DRM_ERROR("mismatch in " #name " " \
11767 "(expected %i or %i, found %i)\n", \
11768 current_config->name, \
11769 current_config->alt_name, \
11770 pipe_config->name); \
11771 return false; \
11772 }
11773
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011774#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11775 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070011776 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011777 "(expected %i, found %i)\n", \
11778 current_config->name & (mask), \
11779 pipe_config->name & (mask)); \
11780 return false; \
11781 }
11782
Ville Syrjälä5e550652013-09-06 23:29:07 +030011783#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11784 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11785 DRM_ERROR("mismatch in " #name " " \
11786 "(expected %i, found %i)\n", \
11787 current_config->name, \
11788 pipe_config->name); \
11789 return false; \
11790 }
11791
Daniel Vetterbb760062013-06-06 14:55:52 +020011792#define PIPE_CONF_QUIRK(quirk) \
11793 ((current_config->quirks | pipe_config->quirks) & (quirk))
11794
Daniel Vettereccb1402013-05-22 00:50:22 +020011795 PIPE_CONF_CHECK_I(cpu_transcoder);
11796
Daniel Vetter08a24032013-04-19 11:25:34 +020011797 PIPE_CONF_CHECK_I(has_pch_encoder);
11798 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020011799 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
11800 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
11801 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
11802 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
11803 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020011804
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011805 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011806
11807 if (INTEL_INFO(dev)->gen < 8) {
11808 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
11809 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
11810 PIPE_CONF_CHECK_I(dp_m_n.link_m);
11811 PIPE_CONF_CHECK_I(dp_m_n.link_n);
11812 PIPE_CONF_CHECK_I(dp_m_n.tu);
11813
11814 if (current_config->has_drrs) {
11815 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
11816 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
11817 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
11818 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
11819 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
11820 }
11821 } else {
11822 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
11823 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
11824 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
11825 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
11826 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
11827 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011828
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011829 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11830 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11831 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11832 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11833 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11834 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011835
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011836 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11837 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11838 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11839 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11840 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11841 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011842
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011843 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020011844 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011845 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
11846 IS_VALLEYVIEW(dev))
11847 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011848 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011849
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011850 PIPE_CONF_CHECK_I(has_audio);
11851
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011852 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011853 DRM_MODE_FLAG_INTERLACE);
11854
Daniel Vetterbb760062013-06-06 14:55:52 +020011855 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011856 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011857 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011858 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011859 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011860 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011861 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011862 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011863 DRM_MODE_FLAG_NVSYNC);
11864 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011865
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011866 PIPE_CONF_CHECK_I(pipe_src_w);
11867 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011868
Daniel Vetter99535992014-04-13 12:00:33 +020011869 /*
11870 * FIXME: BIOS likes to set up a cloned config with lvds+external
11871 * screen. Since we don't yet re-compute the pipe config when moving
11872 * just the lvds port away to another pipe the sw tracking won't match.
11873 *
11874 * Proper atomic modesets with recomputed global state will fix this.
11875 * Until then just don't check gmch state for inherited modes.
11876 */
11877 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
11878 PIPE_CONF_CHECK_I(gmch_pfit.control);
11879 /* pfit ratios are autocomputed by the hw on gen4+ */
11880 if (INTEL_INFO(dev)->gen < 4)
11881 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
11882 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
11883 }
11884
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011885 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11886 if (current_config->pch_pfit.enabled) {
11887 PIPE_CONF_CHECK_I(pch_pfit.pos);
11888 PIPE_CONF_CHECK_I(pch_pfit.size);
11889 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011890
Chandra Kondurua1b22782015-04-07 15:28:45 -070011891 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
11892
Jesse Barnese59150d2014-01-07 13:30:45 -080011893 /* BDW+ don't expose a synchronous way to read the state */
11894 if (IS_HASWELL(dev))
11895 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011896
Ville Syrjälä282740f2013-09-04 18:30:03 +030011897 PIPE_CONF_CHECK_I(double_wide);
11898
Daniel Vetter26804af2014-06-25 22:01:55 +030011899 PIPE_CONF_CHECK_X(ddi_pll_sel);
11900
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011901 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011902 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011903 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011904 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11905 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011906 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011907 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11908 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11909 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011910
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011911 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
11912 PIPE_CONF_CHECK_I(pipe_bpp);
11913
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011914 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011915 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011916
Daniel Vetter66e985c2013-06-05 13:34:20 +020011917#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011918#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011919#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011920#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011921#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011922#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011923
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011924 return true;
11925}
11926
Damien Lespiau08db6652014-11-04 17:06:52 +000011927static void check_wm_state(struct drm_device *dev)
11928{
11929 struct drm_i915_private *dev_priv = dev->dev_private;
11930 struct skl_ddb_allocation hw_ddb, *sw_ddb;
11931 struct intel_crtc *intel_crtc;
11932 int plane;
11933
11934 if (INTEL_INFO(dev)->gen < 9)
11935 return;
11936
11937 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11938 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11939
11940 for_each_intel_crtc(dev, intel_crtc) {
11941 struct skl_ddb_entry *hw_entry, *sw_entry;
11942 const enum pipe pipe = intel_crtc->pipe;
11943
11944 if (!intel_crtc->active)
11945 continue;
11946
11947 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000011948 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000011949 hw_entry = &hw_ddb.plane[pipe][plane];
11950 sw_entry = &sw_ddb->plane[pipe][plane];
11951
11952 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11953 continue;
11954
11955 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
11956 "(expected (%u,%u), found (%u,%u))\n",
11957 pipe_name(pipe), plane + 1,
11958 sw_entry->start, sw_entry->end,
11959 hw_entry->start, hw_entry->end);
11960 }
11961
11962 /* cursor */
11963 hw_entry = &hw_ddb.cursor[pipe];
11964 sw_entry = &sw_ddb->cursor[pipe];
11965
11966 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11967 continue;
11968
11969 DRM_ERROR("mismatch in DDB state pipe %c cursor "
11970 "(expected (%u,%u), found (%u,%u))\n",
11971 pipe_name(pipe),
11972 sw_entry->start, sw_entry->end,
11973 hw_entry->start, hw_entry->end);
11974 }
11975}
11976
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011977static void
11978check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011979{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011980 struct intel_connector *connector;
11981
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011982 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011983 /* This also checks the encoder/connector hw state with the
11984 * ->get_hw_state callbacks. */
11985 intel_connector_check_state(connector);
11986
Rob Clarke2c719b2014-12-15 13:56:32 -050011987 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011988 "connector's staged encoder doesn't match current encoder\n");
11989 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011990}
11991
11992static void
11993check_encoder_state(struct drm_device *dev)
11994{
11995 struct intel_encoder *encoder;
11996 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011997
Damien Lespiaub2784e12014-08-05 11:29:37 +010011998 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011999 bool enabled = false;
12000 bool active = false;
12001 enum pipe pipe, tracked_pipe;
12002
12003 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12004 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012005 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012006
Rob Clarke2c719b2014-12-15 13:56:32 -050012007 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012008 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012009 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012010 "encoder's active_connectors set, but no crtc\n");
12011
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012012 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012013 if (connector->base.encoder != &encoder->base)
12014 continue;
12015 enabled = true;
12016 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12017 active = true;
12018 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012019 /*
12020 * for MST connectors if we unplug the connector is gone
12021 * away but the encoder is still connected to a crtc
12022 * until a modeset happens in response to the hotplug.
12023 */
12024 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12025 continue;
12026
Rob Clarke2c719b2014-12-15 13:56:32 -050012027 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012028 "encoder's enabled state mismatch "
12029 "(expected %i, found %i)\n",
12030 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012031 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012032 "active encoder with no crtc\n");
12033
Rob Clarke2c719b2014-12-15 13:56:32 -050012034 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012035 "encoder's computed active state doesn't match tracked active state "
12036 "(expected %i, found %i)\n", active, encoder->connectors_active);
12037
12038 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012039 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012040 "encoder's hw state doesn't match sw tracking "
12041 "(expected %i, found %i)\n",
12042 encoder->connectors_active, active);
12043
12044 if (!encoder->base.crtc)
12045 continue;
12046
12047 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012048 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012049 "active encoder's pipe doesn't match"
12050 "(expected %i, found %i)\n",
12051 tracked_pipe, pipe);
12052
12053 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012054}
12055
12056static void
12057check_crtc_state(struct drm_device *dev)
12058{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012059 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012060 struct intel_crtc *crtc;
12061 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012062 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012063
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012064 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012065 bool enabled = false;
12066 bool active = false;
12067
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012068 memset(&pipe_config, 0, sizeof(pipe_config));
12069
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012070 DRM_DEBUG_KMS("[CRTC:%d]\n",
12071 crtc->base.base.id);
12072
Matt Roper83d65732015-02-25 13:12:16 -080012073 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012074 "active crtc, but not enabled in sw tracking\n");
12075
Damien Lespiaub2784e12014-08-05 11:29:37 +010012076 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012077 if (encoder->base.crtc != &crtc->base)
12078 continue;
12079 enabled = true;
12080 if (encoder->connectors_active)
12081 active = true;
12082 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012083
Rob Clarke2c719b2014-12-15 13:56:32 -050012084 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012085 "crtc's computed active state doesn't match tracked active state "
12086 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012087 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012088 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012089 "(expected %i, found %i)\n", enabled,
12090 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012091
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012092 active = dev_priv->display.get_pipe_config(crtc,
12093 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012094
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012095 /* hw state is inconsistent with the pipe quirk */
12096 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12097 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012098 active = crtc->active;
12099
Damien Lespiaub2784e12014-08-05 11:29:37 +010012100 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012101 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012102 if (encoder->base.crtc != &crtc->base)
12103 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012104 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012105 encoder->get_config(encoder, &pipe_config);
12106 }
12107
Rob Clarke2c719b2014-12-15 13:56:32 -050012108 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012109 "crtc active state doesn't match with hw state "
12110 "(expected %i, found %i)\n", crtc->active, active);
12111
Daniel Vetterc0b03412013-05-28 12:05:54 +020012112 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012113 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012114 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012115 intel_dump_pipe_config(crtc, &pipe_config,
12116 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012117 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012118 "[sw state]");
12119 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012120 }
12121}
12122
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012123static void
12124check_shared_dpll_state(struct drm_device *dev)
12125{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012126 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012127 struct intel_crtc *crtc;
12128 struct intel_dpll_hw_state dpll_hw_state;
12129 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012130
12131 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12132 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12133 int enabled_crtcs = 0, active_crtcs = 0;
12134 bool active;
12135
12136 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12137
12138 DRM_DEBUG_KMS("%s\n", pll->name);
12139
12140 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12141
Rob Clarke2c719b2014-12-15 13:56:32 -050012142 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012143 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012144 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012145 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012146 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012147 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012148 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012149 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012150 "pll on state mismatch (expected %i, found %i)\n",
12151 pll->on, active);
12152
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012153 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012154 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012155 enabled_crtcs++;
12156 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12157 active_crtcs++;
12158 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012159 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012160 "pll active crtcs mismatch (expected %i, found %i)\n",
12161 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012162 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012163 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012164 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012165
Rob Clarke2c719b2014-12-15 13:56:32 -050012166 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012167 sizeof(dpll_hw_state)),
12168 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012169 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012170}
12171
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012172void
12173intel_modeset_check_state(struct drm_device *dev)
12174{
Damien Lespiau08db6652014-11-04 17:06:52 +000012175 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012176 check_connector_state(dev);
12177 check_encoder_state(dev);
12178 check_crtc_state(dev);
12179 check_shared_dpll_state(dev);
12180}
12181
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012182void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012183 int dotclock)
12184{
12185 /*
12186 * FDI already provided one idea for the dotclock.
12187 * Yell if the encoder disagrees.
12188 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012189 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012190 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012191 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012192}
12193
Ville Syrjälä80715b22014-05-15 20:23:23 +030012194static void update_scanline_offset(struct intel_crtc *crtc)
12195{
12196 struct drm_device *dev = crtc->base.dev;
12197
12198 /*
12199 * The scanline counter increments at the leading edge of hsync.
12200 *
12201 * On most platforms it starts counting from vtotal-1 on the
12202 * first active line. That means the scanline counter value is
12203 * always one less than what we would expect. Ie. just after
12204 * start of vblank, which also occurs at start of hsync (on the
12205 * last active line), the scanline counter will read vblank_start-1.
12206 *
12207 * On gen2 the scanline counter starts counting from 1 instead
12208 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12209 * to keep the value positive), instead of adding one.
12210 *
12211 * On HSW+ the behaviour of the scanline counter depends on the output
12212 * type. For DP ports it behaves like most other platforms, but on HDMI
12213 * there's an extra 1 line difference. So we need to add two instead of
12214 * one to the value.
12215 */
12216 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012217 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012218 int vtotal;
12219
12220 vtotal = mode->crtc_vtotal;
12221 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12222 vtotal /= 2;
12223
12224 crtc->scanline_offset = vtotal - 1;
12225 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012226 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012227 crtc->scanline_offset = 2;
12228 } else
12229 crtc->scanline_offset = 1;
12230}
12231
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012232static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012233intel_modeset_compute_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012234 struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012235{
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012236 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012237 int ret = 0;
12238
12239 ret = drm_atomic_add_affected_connectors(state, crtc);
12240 if (ret)
12241 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012242
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012243 ret = drm_atomic_helper_check_modeset(state->dev, state);
12244 if (ret)
12245 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012246
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012247 /*
12248 * Note this needs changes when we start tracking multiple modes
12249 * and crtcs. At that point we'll need to compute the whole config
12250 * (i.e. one pipe_config for each crtc) rather than just the one
12251 * for this crtc.
12252 */
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012253 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12254 if (IS_ERR(pipe_config))
12255 return pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012256
Ander Conselvan de Oliveira4fed33f2015-04-21 17:13:03 +030012257 if (!pipe_config->base.enable)
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012258 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012259
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012260 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012261 if (ret)
12262 return ERR_PTR(ret);
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012263
Ander Conselvan de Oliveira8d8c9b52015-04-21 17:13:11 +030012264 /* Check things that can only be changed through modeset */
12265 if (pipe_config->has_audio !=
12266 to_intel_crtc(crtc)->config->has_audio)
12267 pipe_config->base.mode_changed = true;
12268
12269 /*
12270 * Note we have an issue here with infoframes: current code
12271 * only updates them on the full mode set path per hw
12272 * requirements. So here we should be checking for any
12273 * required changes and forcing a mode set.
12274 */
12275
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012276 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
12277
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012278 ret = drm_atomic_helper_check_planes(state->dev, state);
12279 if (ret)
12280 return ERR_PTR(ret);
12281
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012282 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012283}
12284
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012285static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012286{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012287 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012288 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012289 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012290 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012291 struct intel_crtc_state *intel_crtc_state;
12292 struct drm_crtc *crtc;
12293 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012294 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012295 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012296
12297 if (!dev_priv->display.crtc_compute_clock)
12298 return 0;
12299
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012300 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12301 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012302 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012303
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012304 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012305 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012306 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012307 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012308 }
12309
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012310 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12311 if (ret)
12312 goto done;
12313
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012314 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12315 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012316 continue;
12317
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012318 intel_crtc = to_intel_crtc(crtc);
12319 intel_crtc_state = to_intel_crtc_state(crtc_state);
12320
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012321 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012322 intel_crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012323 if (ret) {
12324 intel_shared_dpll_abort_config(dev_priv);
12325 goto done;
12326 }
12327 }
12328
12329done:
12330 return ret;
12331}
12332
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012333/* Code that should eventually be part of atomic_check() */
12334static int __intel_set_mode_checks(struct drm_atomic_state *state)
12335{
12336 struct drm_device *dev = state->dev;
12337 int ret;
12338
12339 /*
12340 * See if the config requires any additional preparation, e.g.
12341 * to adjust global state with pipes off. We need to do this
12342 * here so we can get the modeset_pipe updated config for the new
12343 * mode set on this crtc. For other crtcs we need to use the
12344 * adjusted_mode bits in the crtc directly.
12345 */
12346 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
12347 ret = valleyview_modeset_global_pipes(state);
12348 if (ret)
12349 return ret;
12350 }
12351
12352 ret = __intel_set_mode_setup_plls(state);
12353 if (ret)
12354 return ret;
12355
12356 return 0;
12357}
12358
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012359static int __intel_set_mode(struct drm_crtc *modeset_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012360 struct intel_crtc_state *pipe_config)
Daniel Vettera6778b32012-07-02 09:56:42 +020012361{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012362 struct drm_device *dev = modeset_crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012363 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012364 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012365 struct drm_crtc *crtc;
12366 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012367 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012368 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012369
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012370 ret = __intel_set_mode_checks(state);
12371 if (ret < 0)
12372 return ret;
12373
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012374 ret = drm_atomic_helper_prepare_planes(dev, state);
12375 if (ret)
12376 return ret;
12377
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012378 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12379 if (!needs_modeset(crtc_state))
12380 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012381
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012382 if (!crtc_state->enable) {
12383 intel_crtc_disable(crtc);
12384 } else if (crtc->state->enable) {
12385 intel_crtc_disable_planes(crtc);
12386 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030012387 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012388 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012389
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012390 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
12391 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012392 *
12393 * Note we'll need to fix this up when we start tracking multiple
12394 * pipes; here we assume a single modeset_pipe and only track the
12395 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012396 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012397 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012398 modeset_crtc->mode = pipe_config->base.mode;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020012399
12400 /*
12401 * Calculate and store various constants which
12402 * are later needed by vblank and swap-completion
12403 * timestamping. They are derived from true hwmode.
12404 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012405 drm_calc_timestamping_constants(modeset_crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012406 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012407 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012408
Daniel Vetterea9d7582012-07-10 10:42:52 +020012409 /* Only after disabling all output pipelines that will be changed can we
12410 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012411 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012412
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012413 /* The state has been swaped above, so state actually contains the
12414 * old state now. */
12415
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012416 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012417
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012418 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012419
12420 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012421 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012422 if (!needs_modeset(crtc->state) || !crtc->state->enable)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012423 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012424
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012425 update_scanline_offset(to_intel_crtc(crtc));
12426
12427 dev_priv->display.crtc_enable(crtc);
12428 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012429 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012430
Daniel Vettera6778b32012-07-02 09:56:42 +020012431 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012432
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012433 drm_atomic_helper_cleanup_planes(dev, state);
12434
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012435 drm_atomic_state_free(state);
12436
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030012437 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020012438}
12439
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012440static int intel_set_mode_with_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012441 struct intel_crtc_state *pipe_config)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012442{
12443 int ret;
12444
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012445 ret = __intel_set_mode(crtc, pipe_config);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012446
12447 if (ret == 0)
12448 intel_modeset_check_state(crtc->dev);
12449
12450 return ret;
12451}
12452
Damien Lespiaue7457a92013-08-08 22:28:59 +010012453static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012454 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012455{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012456 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012457 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012458
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012459 pipe_config = intel_modeset_compute_config(crtc, state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012460 if (IS_ERR(pipe_config)) {
12461 ret = PTR_ERR(pipe_config);
12462 goto out;
12463 }
Daniel Vetterf30da182013-04-11 20:22:50 +020012464
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012465 ret = intel_set_mode_with_config(crtc, pipe_config);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012466 if (ret)
12467 goto out;
12468
12469out:
12470 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020012471}
12472
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012473void intel_crtc_restore_mode(struct drm_crtc *crtc)
12474{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012475 struct drm_device *dev = crtc->dev;
12476 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012477 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012478 struct intel_encoder *encoder;
12479 struct intel_connector *connector;
12480 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012481 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012482 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012483
12484 state = drm_atomic_state_alloc(dev);
12485 if (!state) {
12486 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12487 crtc->base.id);
12488 return;
12489 }
12490
12491 state->acquire_ctx = dev->mode_config.acquire_ctx;
12492
12493 /* The force restore path in the HW readout code relies on the staged
12494 * config still keeping the user requested config while the actual
12495 * state has been overwritten by the configuration read from HW. We
12496 * need to copy the staged config to the atomic state, otherwise the
12497 * mode set will just reapply the state the HW is already in. */
12498 for_each_intel_encoder(dev, encoder) {
12499 if (&encoder->new_crtc->base != crtc)
12500 continue;
12501
12502 for_each_intel_connector(dev, connector) {
12503 if (connector->new_encoder != encoder)
12504 continue;
12505
12506 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12507 if (IS_ERR(connector_state)) {
12508 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12509 connector->base.base.id,
12510 connector->base.name,
12511 PTR_ERR(connector_state));
12512 continue;
12513 }
12514
12515 connector_state->crtc = crtc;
12516 connector_state->best_encoder = &encoder->base;
12517 }
12518 }
12519
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012520 for_each_intel_crtc(dev, intel_crtc) {
12521 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
12522 continue;
12523
12524 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
12525 if (IS_ERR(crtc_state)) {
12526 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
12527 intel_crtc->base.base.id,
12528 PTR_ERR(crtc_state));
12529 continue;
12530 }
12531
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012532 crtc_state->base.active = crtc_state->base.enable =
12533 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012534
12535 if (&intel_crtc->base == crtc)
12536 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012537 }
12538
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030012539 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
12540 crtc->primary->fb, crtc->x, crtc->y);
12541
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012542 ret = intel_set_mode(crtc, state);
12543 if (ret)
12544 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012545}
12546
Daniel Vetter25c5b262012-07-08 22:08:04 +020012547#undef for_each_intel_crtc_masked
12548
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012549static bool intel_connector_in_mode_set(struct intel_connector *connector,
12550 struct drm_mode_set *set)
12551{
12552 int ro;
12553
12554 for (ro = 0; ro < set->num_connectors; ro++)
12555 if (set->connectors[ro] == &connector->base)
12556 return true;
12557
12558 return false;
12559}
12560
Daniel Vetter2e431052012-07-04 22:42:15 +020012561static int
Daniel Vetter9a935852012-07-05 22:34:27 +020012562intel_modeset_stage_output_state(struct drm_device *dev,
12563 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012564 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020012565{
Daniel Vetter9a935852012-07-05 22:34:27 +020012566 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012567 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012568 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012569 struct drm_crtc *crtc;
12570 struct drm_crtc_state *crtc_state;
12571 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020012572
Damien Lespiau9abdda72013-02-13 13:29:23 +000012573 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020012574 * of connectors. For paranoia, double-check this. */
12575 WARN_ON(!set->fb && (set->num_connectors != 0));
12576 WARN_ON(set->fb && (set->num_connectors == 0));
12577
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012578 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012579 bool in_mode_set = intel_connector_in_mode_set(connector, set);
12580
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012581 if (!in_mode_set && connector->base.state->crtc != set->crtc)
12582 continue;
12583
12584 connector_state =
12585 drm_atomic_get_connector_state(state, &connector->base);
12586 if (IS_ERR(connector_state))
12587 return PTR_ERR(connector_state);
12588
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012589 if (in_mode_set) {
12590 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012591 connector_state->best_encoder =
12592 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020012593 }
12594
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012595 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012596 continue;
12597
Daniel Vetter9a935852012-07-05 22:34:27 +020012598 /* If we disable the crtc, disable all its connectors. Also, if
12599 * the connector is on the changing crtc but not on the new
12600 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012601 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012602 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020012603
12604 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
12605 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012606 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020012607 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012608 }
12609 /* connector->new_encoder is now updated for all connectors. */
12610
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012611 for_each_connector_in_state(state, drm_connector, connector_state, i) {
12612 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020012613
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012614 if (!connector_state->best_encoder) {
12615 ret = drm_atomic_set_crtc_for_connector(connector_state,
12616 NULL);
12617 if (ret)
12618 return ret;
12619
Daniel Vetter50f56112012-07-02 09:35:43 +020012620 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012621 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012622
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012623 if (intel_connector_in_mode_set(connector, set)) {
12624 struct drm_crtc *crtc = connector->base.state->crtc;
12625
12626 /* If this connector was in a previous crtc, add it
12627 * to the state. We might need to disable it. */
12628 if (crtc) {
12629 crtc_state =
12630 drm_atomic_get_crtc_state(state, crtc);
12631 if (IS_ERR(crtc_state))
12632 return PTR_ERR(crtc_state);
12633 }
12634
12635 ret = drm_atomic_set_crtc_for_connector(connector_state,
12636 set->crtc);
12637 if (ret)
12638 return ret;
12639 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012640
12641 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012642 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
12643 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012644 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020012645 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012646
Daniel Vetter9a935852012-07-05 22:34:27 +020012647 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
12648 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012649 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012650 connector_state->crtc->base.id);
12651
12652 if (connector_state->best_encoder != &connector->encoder->base)
12653 connector->encoder =
12654 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020012655 }
12656
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012657 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012658 bool has_connectors;
12659
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012660 ret = drm_atomic_add_affected_connectors(state, crtc);
12661 if (ret)
12662 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012663
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012664 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
12665 if (has_connectors != crtc_state->enable)
12666 crtc_state->enable =
12667 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020012668 }
12669
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012670 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
12671 set->fb, set->x, set->y);
12672 if (ret)
12673 return ret;
12674
12675 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
12676 if (IS_ERR(crtc_state))
12677 return PTR_ERR(crtc_state);
12678
12679 if (set->mode)
12680 drm_mode_copy(&crtc_state->mode, set->mode);
12681
12682 if (set->num_connectors)
12683 crtc_state->active = true;
12684
Daniel Vetter2e431052012-07-04 22:42:15 +020012685 return 0;
12686}
12687
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012688static bool primary_plane_visible(struct drm_crtc *crtc)
12689{
12690 struct intel_plane_state *plane_state =
12691 to_intel_plane_state(crtc->primary->state);
12692
12693 return plane_state->visible;
12694}
12695
Daniel Vetter2e431052012-07-04 22:42:15 +020012696static int intel_crtc_set_config(struct drm_mode_set *set)
12697{
12698 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012699 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012700 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012701 bool primary_plane_was_visible;
Daniel Vetter2e431052012-07-04 22:42:15 +020012702 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020012703
Daniel Vetter8d3e3752012-07-05 16:09:09 +020012704 BUG_ON(!set);
12705 BUG_ON(!set->crtc);
12706 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020012707
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010012708 /* Enforce sane interface api - has been abused by the fb helper. */
12709 BUG_ON(!set->mode && set->fb);
12710 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020012711
Daniel Vetter2e431052012-07-04 22:42:15 +020012712 if (set->fb) {
12713 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
12714 set->crtc->base.id, set->fb->base.id,
12715 (int)set->num_connectors, set->x, set->y);
12716 } else {
12717 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020012718 }
12719
12720 dev = set->crtc->dev;
12721
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012722 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012723 if (!state)
12724 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012725
12726 state->acquire_ctx = dev->mode_config.acquire_ctx;
12727
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030012728 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020012729 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012730 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020012731
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012732 pipe_config = intel_modeset_compute_config(set->crtc, state);
Jesse Barnes20664592014-11-05 14:26:09 -080012733 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080012734 ret = PTR_ERR(pipe_config);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012735 goto out;
Jesse Barnes20664592014-11-05 14:26:09 -080012736 }
Jesse Barnes50f52752014-11-07 13:11:00 -080012737
Jesse Barnes1f9954d2014-11-05 14:26:10 -080012738 intel_update_pipe_size(to_intel_crtc(set->crtc));
12739
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012740 primary_plane_was_visible = primary_plane_visible(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012741
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012742 ret = intel_set_mode_with_config(set->crtc, pipe_config);
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012743
12744 if (ret == 0 &&
12745 pipe_config->base.enable &&
12746 pipe_config->base.planes_changed &&
12747 !needs_modeset(&pipe_config->base)) {
12748 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012749
12750 /*
12751 * We need to make sure the primary plane is re-enabled if it
12752 * has previously been turned off.
12753 */
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012754 if (ret == 0 && !primary_plane_was_visible &&
12755 primary_plane_visible(set->crtc)) {
Matt Roper3b150f02014-05-29 08:06:53 -070012756 WARN_ON(!intel_crtc->active);
Maarten Lankhorst87d43002015-04-21 17:12:54 +030012757 intel_post_enable_primary(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012758 }
12759
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012760 /*
12761 * In the fastboot case this may be our only check of the
12762 * state after boot. It would be better to only do it on
12763 * the first update, but we don't have a nice way of doing that
12764 * (and really, set_config isn't used much for high freq page
12765 * flipping, so increasing its cost here shouldn't be a big
12766 * deal).
12767 */
Jani Nikulad330a952014-01-21 11:24:25 +020012768 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012769 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020012770 }
12771
Chris Wilson2d05eae2013-05-03 17:36:25 +010012772 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020012773 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
12774 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010012775 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012776
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012777out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012778 if (ret)
12779 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020012780 return ret;
12781}
12782
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012783static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012784 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020012785 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012786 .destroy = intel_crtc_destroy,
12787 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012788 .atomic_duplicate_state = intel_crtc_duplicate_state,
12789 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012790};
12791
Daniel Vetter53589012013-06-05 13:34:16 +020012792static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
12793 struct intel_shared_dpll *pll,
12794 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012795{
Daniel Vetter53589012013-06-05 13:34:16 +020012796 uint32_t val;
12797
Daniel Vetterf458ebb2014-09-30 10:56:39 +020012798 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012799 return false;
12800
Daniel Vetter53589012013-06-05 13:34:16 +020012801 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020012802 hw_state->dpll = val;
12803 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
12804 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020012805
12806 return val & DPLL_VCO_ENABLE;
12807}
12808
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012809static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
12810 struct intel_shared_dpll *pll)
12811{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012812 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
12813 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012814}
12815
Daniel Vettere7b903d2013-06-05 13:34:14 +020012816static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
12817 struct intel_shared_dpll *pll)
12818{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012819 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020012820 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020012821
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012822 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012823
12824 /* Wait for the clocks to stabilize. */
12825 POSTING_READ(PCH_DPLL(pll->id));
12826 udelay(150);
12827
12828 /* The pixel multiplier can only be updated once the
12829 * DPLL is enabled and the clocks are stable.
12830 *
12831 * So write it again.
12832 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012833 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012834 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012835 udelay(200);
12836}
12837
12838static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
12839 struct intel_shared_dpll *pll)
12840{
12841 struct drm_device *dev = dev_priv->dev;
12842 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012843
12844 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012845 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020012846 if (intel_crtc_to_shared_dpll(crtc) == pll)
12847 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
12848 }
12849
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012850 I915_WRITE(PCH_DPLL(pll->id), 0);
12851 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012852 udelay(200);
12853}
12854
Daniel Vetter46edb022013-06-05 13:34:12 +020012855static char *ibx_pch_dpll_names[] = {
12856 "PCH DPLL A",
12857 "PCH DPLL B",
12858};
12859
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012860static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012861{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012862 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012863 int i;
12864
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012865 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012866
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012867 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020012868 dev_priv->shared_dplls[i].id = i;
12869 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012870 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012871 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
12872 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020012873 dev_priv->shared_dplls[i].get_hw_state =
12874 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012875 }
12876}
12877
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012878static void intel_shared_dpll_init(struct drm_device *dev)
12879{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012880 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012881
Daniel Vetter9cd86932014-06-25 22:01:57 +030012882 if (HAS_DDI(dev))
12883 intel_ddi_pll_init(dev);
12884 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012885 ibx_pch_dpll_init(dev);
12886 else
12887 dev_priv->num_shared_dpll = 0;
12888
12889 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012890}
12891
Matt Roper6beb8c232014-12-01 15:40:14 -080012892/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012893 * intel_wm_need_update - Check whether watermarks need updating
12894 * @plane: drm plane
12895 * @state: new plane state
12896 *
12897 * Check current plane state versus the new one to determine whether
12898 * watermarks need to be recalculated.
12899 *
12900 * Returns true or false.
12901 */
12902bool intel_wm_need_update(struct drm_plane *plane,
12903 struct drm_plane_state *state)
12904{
12905 /* Update watermarks on tiling changes. */
12906 if (!plane->state->fb || !state->fb ||
12907 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
12908 plane->state->rotation != state->rotation)
12909 return true;
12910
12911 return false;
12912}
12913
12914/**
Matt Roper6beb8c232014-12-01 15:40:14 -080012915 * intel_prepare_plane_fb - Prepare fb for usage on plane
12916 * @plane: drm plane to prepare for
12917 * @fb: framebuffer to prepare for presentation
12918 *
12919 * Prepares a framebuffer for usage on a display plane. Generally this
12920 * involves pinning the underlying object and updating the frontbuffer tracking
12921 * bits. Some older platforms need special physical address handling for
12922 * cursor planes.
12923 *
12924 * Returns 0 on success, negative error code on failure.
12925 */
12926int
12927intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012928 struct drm_framebuffer *fb,
12929 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012930{
12931 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080012932 struct intel_plane *intel_plane = to_intel_plane(plane);
12933 enum pipe pipe = intel_plane->pipe;
12934 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12935 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12936 unsigned frontbuffer_bits = 0;
12937 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012938
Matt Roperea2c67b2014-12-23 10:41:52 -080012939 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012940 return 0;
12941
Matt Roper6beb8c232014-12-01 15:40:14 -080012942 switch (plane->type) {
12943 case DRM_PLANE_TYPE_PRIMARY:
12944 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12945 break;
12946 case DRM_PLANE_TYPE_CURSOR:
12947 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12948 break;
12949 case DRM_PLANE_TYPE_OVERLAY:
12950 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12951 break;
12952 }
Matt Roper465c1202014-05-29 08:06:54 -070012953
Matt Roper4c345742014-07-09 16:22:10 -070012954 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012955
Matt Roper6beb8c232014-12-01 15:40:14 -080012956 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12957 INTEL_INFO(dev)->cursor_needs_physical) {
12958 int align = IS_I830(dev) ? 16 * 1024 : 256;
12959 ret = i915_gem_object_attach_phys(obj, align);
12960 if (ret)
12961 DRM_DEBUG_KMS("failed to attach phys object\n");
12962 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012963 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012964 }
12965
12966 if (ret == 0)
12967 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12968
12969 mutex_unlock(&dev->struct_mutex);
12970
12971 return ret;
12972}
12973
Matt Roper38f3ce32014-12-02 07:45:25 -080012974/**
12975 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12976 * @plane: drm plane to clean up for
12977 * @fb: old framebuffer that was on plane
12978 *
12979 * Cleans up a framebuffer that has just been removed from a plane.
12980 */
12981void
12982intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012983 struct drm_framebuffer *fb,
12984 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012985{
12986 struct drm_device *dev = plane->dev;
12987 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12988
12989 if (WARN_ON(!obj))
12990 return;
12991
12992 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12993 !INTEL_INFO(dev)->cursor_needs_physical) {
12994 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012995 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012996 mutex_unlock(&dev->struct_mutex);
12997 }
Matt Roper465c1202014-05-29 08:06:54 -070012998}
12999
Chandra Konduru6156a452015-04-27 13:48:39 -070013000int
13001skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13002{
13003 int max_scale;
13004 struct drm_device *dev;
13005 struct drm_i915_private *dev_priv;
13006 int crtc_clock, cdclk;
13007
13008 if (!intel_crtc || !crtc_state)
13009 return DRM_PLANE_HELPER_NO_SCALING;
13010
13011 dev = intel_crtc->base.dev;
13012 dev_priv = dev->dev_private;
13013 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13014 cdclk = dev_priv->display.get_display_clock_speed(dev);
13015
13016 if (!crtc_clock || !cdclk)
13017 return DRM_PLANE_HELPER_NO_SCALING;
13018
13019 /*
13020 * skl max scale is lower of:
13021 * close to 3 but not 3, -1 is for that purpose
13022 * or
13023 * cdclk/crtc_clock
13024 */
13025 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13026
13027 return max_scale;
13028}
13029
Matt Roper465c1202014-05-29 08:06:54 -070013030static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013031intel_check_primary_plane(struct drm_plane *plane,
13032 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013033{
Matt Roper32b7eee2014-12-24 07:59:06 -080013034 struct drm_device *dev = plane->dev;
13035 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013036 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013037 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013038 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013039 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013040 struct drm_rect *dest = &state->dst;
13041 struct drm_rect *src = &state->src;
13042 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013043 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013044 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13045 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013046 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013047
Matt Roperea2c67b2014-12-23 10:41:52 -080013048 crtc = crtc ? crtc : plane->crtc;
13049 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013050 crtc_state = state->base.state ?
13051 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013052
Chandra Konduru6156a452015-04-27 13:48:39 -070013053 if (INTEL_INFO(dev)->gen >= 9) {
13054 min_scale = 1;
13055 max_scale = skl_max_scale(intel_crtc, crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013056 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013057 }
Sonika Jindald8106362015-04-10 14:37:28 +053013058
Matt Roperc59cb172014-12-01 15:40:16 -080013059 ret = drm_plane_helper_check_update(plane, crtc, fb,
13060 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013061 min_scale,
13062 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013063 can_position, true,
13064 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013065 if (ret)
13066 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013067
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013068 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013069 struct intel_plane_state *old_state =
13070 to_intel_plane_state(plane->state);
13071
Matt Roper32b7eee2014-12-24 07:59:06 -080013072 intel_crtc->atomic.wait_for_flips = true;
13073
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013074 /*
13075 * FBC does not work on some platforms for rotated
13076 * planes, so disable it when rotation is not 0 and
13077 * update it when rotation is set back to 0.
13078 *
13079 * FIXME: This is redundant with the fbc update done in
13080 * the primary plane enable function except that that
13081 * one is done too late. We eventually need to unify
13082 * this.
13083 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013084 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013085 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013086 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013087 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013088 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013089 }
13090
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013091 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013092 /*
13093 * BDW signals flip done immediately if the plane
13094 * is disabled, even if the plane enable is already
13095 * armed to occur at the next vblank :(
13096 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013097 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013098 intel_crtc->atomic.wait_vblank = true;
13099 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013100
Matt Roper32b7eee2014-12-24 07:59:06 -080013101 intel_crtc->atomic.fb_bits |=
13102 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13103
13104 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013105
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013106 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013107 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013108 }
13109
Chandra Konduru6156a452015-04-27 13:48:39 -070013110 if (INTEL_INFO(dev)->gen >= 9) {
13111 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13112 to_intel_plane(plane), state, 0);
13113 if (ret)
13114 return ret;
13115 }
13116
Matt Roperc59cb172014-12-01 15:40:16 -080013117 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013118}
13119
Sonika Jindal48404c12014-08-22 14:06:04 +053013120static void
13121intel_commit_primary_plane(struct drm_plane *plane,
13122 struct intel_plane_state *state)
13123{
Matt Roper2b875c22014-12-01 15:40:13 -080013124 struct drm_crtc *crtc = state->base.crtc;
13125 struct drm_framebuffer *fb = state->base.fb;
13126 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013127 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013128 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013129 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013130
Matt Roperea2c67b2014-12-23 10:41:52 -080013131 crtc = crtc ? crtc : plane->crtc;
13132 intel_crtc = to_intel_crtc(crtc);
13133
Matt Ropercf4c7c12014-12-04 10:27:42 -080013134 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013135 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013136 crtc->y = src->y1 >> 16;
13137
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013138 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013139 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013140 /* FIXME: kill this fastboot hack */
13141 intel_update_pipe_size(intel_crtc);
13142
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013143 dev_priv->display.update_primary_plane(crtc, plane->fb,
13144 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013145 }
13146}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013147
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013148static void
13149intel_disable_primary_plane(struct drm_plane *plane,
13150 struct drm_crtc *crtc,
13151 bool force)
13152{
13153 struct drm_device *dev = plane->dev;
13154 struct drm_i915_private *dev_priv = dev->dev_private;
13155
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013156 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13157}
13158
Matt Roper32b7eee2014-12-24 07:59:06 -080013159static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13160{
13161 struct drm_device *dev = crtc->dev;
13162 struct drm_i915_private *dev_priv = dev->dev_private;
13163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013164 struct intel_plane *intel_plane;
13165 struct drm_plane *p;
13166 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013167
Matt Roperea2c67b2014-12-23 10:41:52 -080013168 /* Track fb's for any planes being disabled */
13169 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13170 intel_plane = to_intel_plane(p);
13171
13172 if (intel_crtc->atomic.disabled_planes &
13173 (1 << drm_plane_index(p))) {
13174 switch (p->type) {
13175 case DRM_PLANE_TYPE_PRIMARY:
13176 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13177 break;
13178 case DRM_PLANE_TYPE_CURSOR:
13179 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13180 break;
13181 case DRM_PLANE_TYPE_OVERLAY:
13182 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13183 break;
13184 }
13185
13186 mutex_lock(&dev->struct_mutex);
13187 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13188 mutex_unlock(&dev->struct_mutex);
13189 }
13190 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013191
Matt Roper32b7eee2014-12-24 07:59:06 -080013192 if (intel_crtc->atomic.wait_for_flips)
13193 intel_crtc_wait_for_pending_flips(crtc);
13194
13195 if (intel_crtc->atomic.disable_fbc)
13196 intel_fbc_disable(dev);
13197
13198 if (intel_crtc->atomic.pre_disable_primary)
13199 intel_pre_disable_primary(crtc);
13200
13201 if (intel_crtc->atomic.update_wm)
13202 intel_update_watermarks(crtc);
13203
13204 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013205
13206 /* Perform vblank evasion around commit operation */
13207 if (intel_crtc->active)
13208 intel_crtc->atomic.evade =
13209 intel_pipe_update_start(intel_crtc,
13210 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013211}
13212
13213static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13214{
13215 struct drm_device *dev = crtc->dev;
13216 struct drm_i915_private *dev_priv = dev->dev_private;
13217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13218 struct drm_plane *p;
13219
Matt Roperc34c9ee2014-12-23 10:41:50 -080013220 if (intel_crtc->atomic.evade)
13221 intel_pipe_update_end(intel_crtc,
13222 intel_crtc->atomic.start_vbl_count);
13223
Matt Roper32b7eee2014-12-24 07:59:06 -080013224 intel_runtime_pm_put(dev_priv);
13225
13226 if (intel_crtc->atomic.wait_vblank)
13227 intel_wait_for_vblank(dev, intel_crtc->pipe);
13228
13229 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13230
13231 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013232 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013233 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013234 mutex_unlock(&dev->struct_mutex);
13235 }
Matt Roper465c1202014-05-29 08:06:54 -070013236
Matt Roper32b7eee2014-12-24 07:59:06 -080013237 if (intel_crtc->atomic.post_enable_primary)
13238 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013239
Matt Roper32b7eee2014-12-24 07:59:06 -080013240 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13241 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13242 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13243 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013244
Matt Roper32b7eee2014-12-24 07:59:06 -080013245 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013246}
13247
Matt Ropercf4c7c12014-12-04 10:27:42 -080013248/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013249 * intel_plane_destroy - destroy a plane
13250 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013251 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013252 * Common destruction function for all types of planes (primary, cursor,
13253 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013254 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013255void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013256{
13257 struct intel_plane *intel_plane = to_intel_plane(plane);
13258 drm_plane_cleanup(plane);
13259 kfree(intel_plane);
13260}
13261
Matt Roper65a3fea2015-01-21 16:35:42 -080013262const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013263 .update_plane = drm_atomic_helper_update_plane,
13264 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013265 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013266 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013267 .atomic_get_property = intel_plane_atomic_get_property,
13268 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013269 .atomic_duplicate_state = intel_plane_duplicate_state,
13270 .atomic_destroy_state = intel_plane_destroy_state,
13271
Matt Roper465c1202014-05-29 08:06:54 -070013272};
13273
13274static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13275 int pipe)
13276{
13277 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013278 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013279 const uint32_t *intel_primary_formats;
13280 int num_formats;
13281
13282 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13283 if (primary == NULL)
13284 return NULL;
13285
Matt Roper8e7d6882015-01-21 16:35:41 -080013286 state = intel_create_plane_state(&primary->base);
13287 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013288 kfree(primary);
13289 return NULL;
13290 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013291 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013292
Matt Roper465c1202014-05-29 08:06:54 -070013293 primary->can_scale = false;
13294 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013295 if (INTEL_INFO(dev)->gen >= 9) {
13296 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013297 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013298 }
Matt Roper465c1202014-05-29 08:06:54 -070013299 primary->pipe = pipe;
13300 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013301 primary->check_plane = intel_check_primary_plane;
13302 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013303 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013304 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013305 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13306 primary->plane = !pipe;
13307
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013308 if (INTEL_INFO(dev)->gen >= 9) {
13309 intel_primary_formats = skl_primary_formats;
13310 num_formats = ARRAY_SIZE(skl_primary_formats);
13311 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013312 intel_primary_formats = i965_primary_formats;
13313 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013314 } else {
13315 intel_primary_formats = i8xx_primary_formats;
13316 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013317 }
13318
13319 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013320 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013321 intel_primary_formats, num_formats,
13322 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013323
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013324 if (INTEL_INFO(dev)->gen >= 4)
13325 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013326
Matt Roperea2c67b2014-12-23 10:41:52 -080013327 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13328
Matt Roper465c1202014-05-29 08:06:54 -070013329 return &primary->base;
13330}
13331
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013332void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13333{
13334 if (!dev->mode_config.rotation_property) {
13335 unsigned long flags = BIT(DRM_ROTATE_0) |
13336 BIT(DRM_ROTATE_180);
13337
13338 if (INTEL_INFO(dev)->gen >= 9)
13339 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13340
13341 dev->mode_config.rotation_property =
13342 drm_mode_create_rotation_property(dev, flags);
13343 }
13344 if (dev->mode_config.rotation_property)
13345 drm_object_attach_property(&plane->base.base,
13346 dev->mode_config.rotation_property,
13347 plane->base.state->rotation);
13348}
13349
Matt Roper3d7d6512014-06-10 08:28:13 -070013350static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013351intel_check_cursor_plane(struct drm_plane *plane,
13352 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013353{
Matt Roper2b875c22014-12-01 15:40:13 -080013354 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013355 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013356 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013357 struct drm_rect *dest = &state->dst;
13358 struct drm_rect *src = &state->src;
13359 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013360 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013361 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013362 unsigned stride;
13363 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013364
Matt Roperea2c67b2014-12-23 10:41:52 -080013365 crtc = crtc ? crtc : plane->crtc;
13366 intel_crtc = to_intel_crtc(crtc);
13367
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013368 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013369 src, dest, clip,
13370 DRM_PLANE_HELPER_NO_SCALING,
13371 DRM_PLANE_HELPER_NO_SCALING,
13372 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013373 if (ret)
13374 return ret;
13375
13376
13377 /* if we want to turn off the cursor ignore width and height */
13378 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013379 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013380
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013381 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013382 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13383 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13384 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013385 return -EINVAL;
13386 }
13387
Matt Roperea2c67b2014-12-23 10:41:52 -080013388 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13389 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013390 DRM_DEBUG_KMS("buffer is too small\n");
13391 return -ENOMEM;
13392 }
13393
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013394 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013395 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13396 ret = -EINVAL;
13397 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013398
Matt Roper32b7eee2014-12-24 07:59:06 -080013399finish:
13400 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013401 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013402 intel_crtc->atomic.update_wm = true;
13403
13404 intel_crtc->atomic.fb_bits |=
13405 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13406 }
13407
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013408 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013409}
13410
Matt Roperf4a2cf22014-12-01 15:40:12 -080013411static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013412intel_disable_cursor_plane(struct drm_plane *plane,
13413 struct drm_crtc *crtc,
13414 bool force)
13415{
13416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13417
13418 if (!force) {
13419 plane->fb = NULL;
13420 intel_crtc->cursor_bo = NULL;
13421 intel_crtc->cursor_addr = 0;
13422 }
13423
13424 intel_crtc_update_cursor(crtc, false);
13425}
13426
13427static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013428intel_commit_cursor_plane(struct drm_plane *plane,
13429 struct intel_plane_state *state)
13430{
Matt Roper2b875c22014-12-01 15:40:13 -080013431 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013432 struct drm_device *dev = plane->dev;
13433 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013434 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013435 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013436
Matt Roperea2c67b2014-12-23 10:41:52 -080013437 crtc = crtc ? crtc : plane->crtc;
13438 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013439
Matt Roperea2c67b2014-12-23 10:41:52 -080013440 plane->fb = state->base.fb;
13441 crtc->cursor_x = state->base.crtc_x;
13442 crtc->cursor_y = state->base.crtc_y;
13443
Gustavo Padovana912f122014-12-01 15:40:10 -080013444 if (intel_crtc->cursor_bo == obj)
13445 goto update;
13446
Matt Roperf4a2cf22014-12-01 15:40:12 -080013447 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013448 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013449 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013450 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013451 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013452 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013453
Gustavo Padovana912f122014-12-01 15:40:10 -080013454 intel_crtc->cursor_addr = addr;
13455 intel_crtc->cursor_bo = obj;
13456update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013457
Matt Roper32b7eee2014-12-24 07:59:06 -080013458 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013459 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013460}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013461
Matt Roper3d7d6512014-06-10 08:28:13 -070013462static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13463 int pipe)
13464{
13465 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013466 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013467
13468 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13469 if (cursor == NULL)
13470 return NULL;
13471
Matt Roper8e7d6882015-01-21 16:35:41 -080013472 state = intel_create_plane_state(&cursor->base);
13473 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013474 kfree(cursor);
13475 return NULL;
13476 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013477 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013478
Matt Roper3d7d6512014-06-10 08:28:13 -070013479 cursor->can_scale = false;
13480 cursor->max_downscale = 1;
13481 cursor->pipe = pipe;
13482 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013483 cursor->check_plane = intel_check_cursor_plane;
13484 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013485 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013486
13487 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013488 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013489 intel_cursor_formats,
13490 ARRAY_SIZE(intel_cursor_formats),
13491 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013492
13493 if (INTEL_INFO(dev)->gen >= 4) {
13494 if (!dev->mode_config.rotation_property)
13495 dev->mode_config.rotation_property =
13496 drm_mode_create_rotation_property(dev,
13497 BIT(DRM_ROTATE_0) |
13498 BIT(DRM_ROTATE_180));
13499 if (dev->mode_config.rotation_property)
13500 drm_object_attach_property(&cursor->base.base,
13501 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013502 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013503 }
13504
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013505 if (INTEL_INFO(dev)->gen >=9)
13506 state->scaler_id = -1;
13507
Matt Roperea2c67b2014-12-23 10:41:52 -080013508 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13509
Matt Roper3d7d6512014-06-10 08:28:13 -070013510 return &cursor->base;
13511}
13512
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013513static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13514 struct intel_crtc_state *crtc_state)
13515{
13516 int i;
13517 struct intel_scaler *intel_scaler;
13518 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13519
13520 for (i = 0; i < intel_crtc->num_scalers; i++) {
13521 intel_scaler = &scaler_state->scalers[i];
13522 intel_scaler->in_use = 0;
13523 intel_scaler->id = i;
13524
13525 intel_scaler->mode = PS_SCALER_MODE_DYN;
13526 }
13527
13528 scaler_state->scaler_id = -1;
13529}
13530
Hannes Ederb358d0a2008-12-18 21:18:47 +010013531static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013532{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013533 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013534 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013535 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013536 struct drm_plane *primary = NULL;
13537 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013538 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013539
Daniel Vetter955382f2013-09-19 14:05:45 +020013540 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013541 if (intel_crtc == NULL)
13542 return;
13543
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013544 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13545 if (!crtc_state)
13546 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013547 intel_crtc->config = crtc_state;
13548 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013549 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013550
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013551 /* initialize shared scalers */
13552 if (INTEL_INFO(dev)->gen >= 9) {
13553 if (pipe == PIPE_C)
13554 intel_crtc->num_scalers = 1;
13555 else
13556 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13557
13558 skl_init_scalers(dev, intel_crtc, crtc_state);
13559 }
13560
Matt Roper465c1202014-05-29 08:06:54 -070013561 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013562 if (!primary)
13563 goto fail;
13564
13565 cursor = intel_cursor_plane_create(dev, pipe);
13566 if (!cursor)
13567 goto fail;
13568
Matt Roper465c1202014-05-29 08:06:54 -070013569 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013570 cursor, &intel_crtc_funcs);
13571 if (ret)
13572 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013573
13574 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013575 for (i = 0; i < 256; i++) {
13576 intel_crtc->lut_r[i] = i;
13577 intel_crtc->lut_g[i] = i;
13578 intel_crtc->lut_b[i] = i;
13579 }
13580
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013581 /*
13582 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013583 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013584 */
Jesse Barnes80824002009-09-10 15:28:06 -070013585 intel_crtc->pipe = pipe;
13586 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013587 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013588 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013589 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013590 }
13591
Chris Wilson4b0e3332014-05-30 16:35:26 +030013592 intel_crtc->cursor_base = ~0;
13593 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013594 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013595
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013596 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13597 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13598 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13599 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13600
Jesse Barnes79e53942008-11-07 14:24:08 -080013601 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013602
13603 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013604 return;
13605
13606fail:
13607 if (primary)
13608 drm_plane_cleanup(primary);
13609 if (cursor)
13610 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013611 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013612 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013613}
13614
Jesse Barnes752aa882013-10-31 18:55:49 +020013615enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13616{
13617 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013618 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013619
Rob Clark51fd3712013-11-19 12:10:12 -050013620 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013621
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013622 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013623 return INVALID_PIPE;
13624
13625 return to_intel_crtc(encoder->crtc)->pipe;
13626}
13627
Carl Worth08d7b3d2009-04-29 14:43:54 -070013628int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013629 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013630{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013631 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013632 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013633 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013634
Rob Clark7707e652014-07-17 23:30:04 -040013635 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013636
Rob Clark7707e652014-07-17 23:30:04 -040013637 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013638 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013639 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013640 }
13641
Rob Clark7707e652014-07-17 23:30:04 -040013642 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013643 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013644
Daniel Vetterc05422d2009-08-11 16:05:30 +020013645 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013646}
13647
Daniel Vetter66a92782012-07-12 20:08:18 +020013648static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013649{
Daniel Vetter66a92782012-07-12 20:08:18 +020013650 struct drm_device *dev = encoder->base.dev;
13651 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013652 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013653 int entry = 0;
13654
Damien Lespiaub2784e12014-08-05 11:29:37 +010013655 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013656 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013657 index_mask |= (1 << entry);
13658
Jesse Barnes79e53942008-11-07 14:24:08 -080013659 entry++;
13660 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013661
Jesse Barnes79e53942008-11-07 14:24:08 -080013662 return index_mask;
13663}
13664
Chris Wilson4d302442010-12-14 19:21:29 +000013665static bool has_edp_a(struct drm_device *dev)
13666{
13667 struct drm_i915_private *dev_priv = dev->dev_private;
13668
13669 if (!IS_MOBILE(dev))
13670 return false;
13671
13672 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13673 return false;
13674
Damien Lespiaue3589902014-02-07 19:12:50 +000013675 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013676 return false;
13677
13678 return true;
13679}
13680
Jesse Barnes84b4e042014-06-25 08:24:29 -070013681static bool intel_crt_present(struct drm_device *dev)
13682{
13683 struct drm_i915_private *dev_priv = dev->dev_private;
13684
Damien Lespiau884497e2013-12-03 13:56:23 +000013685 if (INTEL_INFO(dev)->gen >= 9)
13686 return false;
13687
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013688 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013689 return false;
13690
13691 if (IS_CHERRYVIEW(dev))
13692 return false;
13693
13694 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13695 return false;
13696
13697 return true;
13698}
13699
Jesse Barnes79e53942008-11-07 14:24:08 -080013700static void intel_setup_outputs(struct drm_device *dev)
13701{
Eric Anholt725e30a2009-01-22 13:01:02 -080013702 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013703 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013704 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013705
Daniel Vetterc9093352013-06-06 22:22:47 +020013706 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013707
Jesse Barnes84b4e042014-06-25 08:24:29 -070013708 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013709 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013710
Vandana Kannanc776eb22014-08-19 12:05:01 +053013711 if (IS_BROXTON(dev)) {
13712 /*
13713 * FIXME: Broxton doesn't support port detection via the
13714 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13715 * detect the ports.
13716 */
13717 intel_ddi_init(dev, PORT_A);
13718 intel_ddi_init(dev, PORT_B);
13719 intel_ddi_init(dev, PORT_C);
13720 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013721 int found;
13722
Jesse Barnesde31fac2015-03-06 15:53:32 -080013723 /*
13724 * Haswell uses DDI functions to detect digital outputs.
13725 * On SKL pre-D0 the strap isn't connected, so we assume
13726 * it's there.
13727 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013728 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013729 /* WaIgnoreDDIAStrap: skl */
13730 if (found ||
13731 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013732 intel_ddi_init(dev, PORT_A);
13733
13734 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13735 * register */
13736 found = I915_READ(SFUSE_STRAP);
13737
13738 if (found & SFUSE_STRAP_DDIB_DETECTED)
13739 intel_ddi_init(dev, PORT_B);
13740 if (found & SFUSE_STRAP_DDIC_DETECTED)
13741 intel_ddi_init(dev, PORT_C);
13742 if (found & SFUSE_STRAP_DDID_DETECTED)
13743 intel_ddi_init(dev, PORT_D);
13744 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013745 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013746 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013747
13748 if (has_edp_a(dev))
13749 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013750
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013751 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013752 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013753 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013754 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013755 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013756 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013757 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013758 }
13759
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013760 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013761 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013762
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013763 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013764 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013765
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013766 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013767 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013768
Daniel Vetter270b3042012-10-27 15:52:05 +020013769 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013770 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070013771 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013772 /*
13773 * The DP_DETECTED bit is the latched state of the DDC
13774 * SDA pin at boot. However since eDP doesn't require DDC
13775 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13776 * eDP ports may have been muxed to an alternate function.
13777 * Thus we can't rely on the DP_DETECTED bit alone to detect
13778 * eDP ports. Consult the VBT as well as DP_DETECTED to
13779 * detect eDP ports.
13780 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013781 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
13782 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013783 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
13784 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013785 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
13786 intel_dp_is_edp(dev, PORT_B))
13787 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013788
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013789 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
13790 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070013791 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
13792 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013793 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
13794 intel_dp_is_edp(dev, PORT_C))
13795 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013796
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013797 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013798 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013799 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
13800 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013801 /* eDP not supported on port D, so don't check VBT */
13802 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
13803 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013804 }
13805
Jani Nikula3cfca972013-08-27 15:12:26 +030013806 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080013807 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013808 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013809
Paulo Zanonie2debe92013-02-18 19:00:27 -030013810 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013811 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013812 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013813 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
13814 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013815 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013816 }
Ma Ling27185ae2009-08-24 13:50:23 +080013817
Imre Deake7281ea2013-05-08 13:14:08 +030013818 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013819 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013820 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013821
13822 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013823
Paulo Zanonie2debe92013-02-18 19:00:27 -030013824 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013825 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013826 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013827 }
Ma Ling27185ae2009-08-24 13:50:23 +080013828
Paulo Zanonie2debe92013-02-18 19:00:27 -030013829 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013830
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013831 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
13832 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013833 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013834 }
Imre Deake7281ea2013-05-08 13:14:08 +030013835 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013836 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013837 }
Ma Ling27185ae2009-08-24 13:50:23 +080013838
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013839 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030013840 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013841 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070013842 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013843 intel_dvo_init(dev);
13844
Zhenyu Wang103a1962009-11-27 11:44:36 +080013845 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013846 intel_tv_init(dev);
13847
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080013848 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013849
Damien Lespiaub2784e12014-08-05 11:29:37 +010013850 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013851 encoder->base.possible_crtcs = encoder->crtc_mask;
13852 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013853 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013854 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013855
Paulo Zanonidde86e22012-12-01 12:04:25 -020013856 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020013857
13858 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013859}
13860
13861static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13862{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013863 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080013864 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013865
Daniel Vetteref2d6332014-02-10 18:00:38 +010013866 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013867 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010013868 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013869 drm_gem_object_unreference(&intel_fb->obj->base);
13870 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013871 kfree(intel_fb);
13872}
13873
13874static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013875 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013876 unsigned int *handle)
13877{
13878 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013879 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013880
Chris Wilson05394f32010-11-08 19:18:58 +000013881 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013882}
13883
13884static const struct drm_framebuffer_funcs intel_fb_funcs = {
13885 .destroy = intel_user_framebuffer_destroy,
13886 .create_handle = intel_user_framebuffer_create_handle,
13887};
13888
Damien Lespiaub3218032015-02-27 11:15:18 +000013889static
13890u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
13891 uint32_t pixel_format)
13892{
13893 u32 gen = INTEL_INFO(dev)->gen;
13894
13895 if (gen >= 9) {
13896 /* "The stride in bytes must not exceed the of the size of 8K
13897 * pixels and 32K bytes."
13898 */
13899 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
13900 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
13901 return 32*1024;
13902 } else if (gen >= 4) {
13903 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13904 return 16*1024;
13905 else
13906 return 32*1024;
13907 } else if (gen >= 3) {
13908 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13909 return 8*1024;
13910 else
13911 return 16*1024;
13912 } else {
13913 /* XXX DSPC is limited to 4k tiled */
13914 return 8*1024;
13915 }
13916}
13917
Daniel Vetterb5ea6422014-03-02 21:18:00 +010013918static int intel_framebuffer_init(struct drm_device *dev,
13919 struct intel_framebuffer *intel_fb,
13920 struct drm_mode_fb_cmd2 *mode_cmd,
13921 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080013922{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000013923 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080013924 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000013925 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080013926
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013927 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
13928
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013929 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
13930 /* Enforce that fb modifier and tiling mode match, but only for
13931 * X-tiled. This is needed for FBC. */
13932 if (!!(obj->tiling_mode == I915_TILING_X) !=
13933 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
13934 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
13935 return -EINVAL;
13936 }
13937 } else {
13938 if (obj->tiling_mode == I915_TILING_X)
13939 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
13940 else if (obj->tiling_mode == I915_TILING_Y) {
13941 DRM_DEBUG("No Y tiling for legacy addfb\n");
13942 return -EINVAL;
13943 }
13944 }
13945
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013946 /* Passed in modifier sanity checking. */
13947 switch (mode_cmd->modifier[0]) {
13948 case I915_FORMAT_MOD_Y_TILED:
13949 case I915_FORMAT_MOD_Yf_TILED:
13950 if (INTEL_INFO(dev)->gen < 9) {
13951 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
13952 mode_cmd->modifier[0]);
13953 return -EINVAL;
13954 }
13955 case DRM_FORMAT_MOD_NONE:
13956 case I915_FORMAT_MOD_X_TILED:
13957 break;
13958 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070013959 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
13960 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010013961 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013962 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013963
Damien Lespiaub3218032015-02-27 11:15:18 +000013964 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
13965 mode_cmd->pixel_format);
13966 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
13967 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
13968 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010013969 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013970 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013971
Damien Lespiaub3218032015-02-27 11:15:18 +000013972 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
13973 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013974 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013975 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
13976 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013977 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013978 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013979 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013980 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013981
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013982 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013983 mode_cmd->pitches[0] != obj->stride) {
13984 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
13985 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013986 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013987 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013988
Ville Syrjälä57779d02012-10-31 17:50:14 +020013989 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013990 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013991 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013992 case DRM_FORMAT_RGB565:
13993 case DRM_FORMAT_XRGB8888:
13994 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013995 break;
13996 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013997 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013998 DRM_DEBUG("unsupported pixel format: %s\n",
13999 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014000 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014001 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014002 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014003 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014004 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14005 DRM_DEBUG("unsupported pixel format: %s\n",
14006 drm_get_format_name(mode_cmd->pixel_format));
14007 return -EINVAL;
14008 }
14009 break;
14010 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014011 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014012 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014013 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014014 DRM_DEBUG("unsupported pixel format: %s\n",
14015 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014016 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014017 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014018 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014019 case DRM_FORMAT_ABGR2101010:
14020 if (!IS_VALLEYVIEW(dev)) {
14021 DRM_DEBUG("unsupported pixel format: %s\n",
14022 drm_get_format_name(mode_cmd->pixel_format));
14023 return -EINVAL;
14024 }
14025 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014026 case DRM_FORMAT_YUYV:
14027 case DRM_FORMAT_UYVY:
14028 case DRM_FORMAT_YVYU:
14029 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014030 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014031 DRM_DEBUG("unsupported pixel format: %s\n",
14032 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014033 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014034 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014035 break;
14036 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014037 DRM_DEBUG("unsupported pixel format: %s\n",
14038 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014039 return -EINVAL;
14040 }
14041
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014042 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14043 if (mode_cmd->offsets[0] != 0)
14044 return -EINVAL;
14045
Damien Lespiauec2c9812015-01-20 12:51:45 +000014046 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014047 mode_cmd->pixel_format,
14048 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014049 /* FIXME drm helper for size checks (especially planar formats)? */
14050 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14051 return -EINVAL;
14052
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014053 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14054 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014055 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014056
Jesse Barnes79e53942008-11-07 14:24:08 -080014057 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14058 if (ret) {
14059 DRM_ERROR("framebuffer init failed %d\n", ret);
14060 return ret;
14061 }
14062
Jesse Barnes79e53942008-11-07 14:24:08 -080014063 return 0;
14064}
14065
Jesse Barnes79e53942008-11-07 14:24:08 -080014066static struct drm_framebuffer *
14067intel_user_framebuffer_create(struct drm_device *dev,
14068 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014069 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014070{
Chris Wilson05394f32010-11-08 19:18:58 +000014071 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014072
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014073 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14074 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014075 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014076 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014077
Chris Wilsond2dff872011-04-19 08:36:26 +010014078 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014079}
14080
Daniel Vetter4520f532013-10-09 09:18:51 +020014081#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014082static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014083{
14084}
14085#endif
14086
Jesse Barnes79e53942008-11-07 14:24:08 -080014087static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014088 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014089 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014090 .atomic_check = intel_atomic_check,
14091 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080014092};
14093
Jesse Barnese70236a2009-09-21 10:42:27 -070014094/* Set up chip specific display functions */
14095static void intel_init_display(struct drm_device *dev)
14096{
14097 struct drm_i915_private *dev_priv = dev->dev_private;
14098
Daniel Vetteree9300b2013-06-03 22:40:22 +020014099 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14100 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014101 else if (IS_CHERRYVIEW(dev))
14102 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014103 else if (IS_VALLEYVIEW(dev))
14104 dev_priv->display.find_dpll = vlv_find_best_dpll;
14105 else if (IS_PINEVIEW(dev))
14106 dev_priv->display.find_dpll = pnv_find_best_dpll;
14107 else
14108 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14109
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014110 if (INTEL_INFO(dev)->gen >= 9) {
14111 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014112 dev_priv->display.get_initial_plane_config =
14113 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014114 dev_priv->display.crtc_compute_clock =
14115 haswell_crtc_compute_clock;
14116 dev_priv->display.crtc_enable = haswell_crtc_enable;
14117 dev_priv->display.crtc_disable = haswell_crtc_disable;
14118 dev_priv->display.off = ironlake_crtc_off;
14119 dev_priv->display.update_primary_plane =
14120 skylake_update_primary_plane;
14121 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014122 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014123 dev_priv->display.get_initial_plane_config =
14124 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014125 dev_priv->display.crtc_compute_clock =
14126 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014127 dev_priv->display.crtc_enable = haswell_crtc_enable;
14128 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030014129 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014130 dev_priv->display.update_primary_plane =
14131 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014132 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014133 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014134 dev_priv->display.get_initial_plane_config =
14135 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014136 dev_priv->display.crtc_compute_clock =
14137 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014138 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14139 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014140 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014141 dev_priv->display.update_primary_plane =
14142 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014143 } else if (IS_VALLEYVIEW(dev)) {
14144 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014145 dev_priv->display.get_initial_plane_config =
14146 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014147 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014148 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14149 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14150 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014151 dev_priv->display.update_primary_plane =
14152 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014153 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014154 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014155 dev_priv->display.get_initial_plane_config =
14156 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014157 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014158 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14159 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014160 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014161 dev_priv->display.update_primary_plane =
14162 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014163 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014164
Jesse Barnese70236a2009-09-21 10:42:27 -070014165 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014166 if (IS_SKYLAKE(dev))
14167 dev_priv->display.get_display_clock_speed =
14168 skylake_get_display_clock_speed;
14169 else if (IS_BROADWELL(dev))
14170 dev_priv->display.get_display_clock_speed =
14171 broadwell_get_display_clock_speed;
14172 else if (IS_HASWELL(dev))
14173 dev_priv->display.get_display_clock_speed =
14174 haswell_get_display_clock_speed;
14175 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014176 dev_priv->display.get_display_clock_speed =
14177 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014178 else if (IS_GEN5(dev))
14179 dev_priv->display.get_display_clock_speed =
14180 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014181 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
14182 IS_GEN6(dev) || IS_IVYBRIDGE(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070014183 dev_priv->display.get_display_clock_speed =
14184 i945_get_display_clock_speed;
14185 else if (IS_I915G(dev))
14186 dev_priv->display.get_display_clock_speed =
14187 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014188 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014189 dev_priv->display.get_display_clock_speed =
14190 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014191 else if (IS_PINEVIEW(dev))
14192 dev_priv->display.get_display_clock_speed =
14193 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014194 else if (IS_I915GM(dev))
14195 dev_priv->display.get_display_clock_speed =
14196 i915gm_get_display_clock_speed;
14197 else if (IS_I865G(dev))
14198 dev_priv->display.get_display_clock_speed =
14199 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014200 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014201 dev_priv->display.get_display_clock_speed =
14202 i855_get_display_clock_speed;
14203 else /* 852, 830 */
14204 dev_priv->display.get_display_clock_speed =
14205 i830_get_display_clock_speed;
14206
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014207 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014208 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014209 } else if (IS_GEN6(dev)) {
14210 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014211 } else if (IS_IVYBRIDGE(dev)) {
14212 /* FIXME: detect B0+ stepping and use auto training */
14213 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014214 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014215 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014216 } else if (IS_VALLEYVIEW(dev)) {
14217 dev_priv->display.modeset_global_resources =
14218 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014219 } else if (IS_BROXTON(dev)) {
14220 dev_priv->display.modeset_global_resources =
14221 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014222 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014223
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014224 switch (INTEL_INFO(dev)->gen) {
14225 case 2:
14226 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14227 break;
14228
14229 case 3:
14230 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14231 break;
14232
14233 case 4:
14234 case 5:
14235 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14236 break;
14237
14238 case 6:
14239 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14240 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014241 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014242 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014243 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14244 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014245 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014246 /* Drop through - unsupported since execlist only. */
14247 default:
14248 /* Default just returns -ENODEV to indicate unsupported */
14249 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014250 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014251
14252 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014253
14254 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014255}
14256
Jesse Barnesb690e962010-07-19 13:53:12 -070014257/*
14258 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14259 * resume, or other times. This quirk makes sure that's the case for
14260 * affected systems.
14261 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014262static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014263{
14264 struct drm_i915_private *dev_priv = dev->dev_private;
14265
14266 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014267 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014268}
14269
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014270static void quirk_pipeb_force(struct drm_device *dev)
14271{
14272 struct drm_i915_private *dev_priv = dev->dev_private;
14273
14274 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14275 DRM_INFO("applying pipe b force quirk\n");
14276}
14277
Keith Packard435793d2011-07-12 14:56:22 -070014278/*
14279 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14280 */
14281static void quirk_ssc_force_disable(struct drm_device *dev)
14282{
14283 struct drm_i915_private *dev_priv = dev->dev_private;
14284 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014285 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014286}
14287
Carsten Emde4dca20e2012-03-15 15:56:26 +010014288/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014289 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14290 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014291 */
14292static void quirk_invert_brightness(struct drm_device *dev)
14293{
14294 struct drm_i915_private *dev_priv = dev->dev_private;
14295 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014296 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014297}
14298
Scot Doyle9c72cc62014-07-03 23:27:50 +000014299/* Some VBT's incorrectly indicate no backlight is present */
14300static void quirk_backlight_present(struct drm_device *dev)
14301{
14302 struct drm_i915_private *dev_priv = dev->dev_private;
14303 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14304 DRM_INFO("applying backlight present quirk\n");
14305}
14306
Jesse Barnesb690e962010-07-19 13:53:12 -070014307struct intel_quirk {
14308 int device;
14309 int subsystem_vendor;
14310 int subsystem_device;
14311 void (*hook)(struct drm_device *dev);
14312};
14313
Egbert Eich5f85f172012-10-14 15:46:38 +020014314/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14315struct intel_dmi_quirk {
14316 void (*hook)(struct drm_device *dev);
14317 const struct dmi_system_id (*dmi_id_list)[];
14318};
14319
14320static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14321{
14322 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14323 return 1;
14324}
14325
14326static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14327 {
14328 .dmi_id_list = &(const struct dmi_system_id[]) {
14329 {
14330 .callback = intel_dmi_reverse_brightness,
14331 .ident = "NCR Corporation",
14332 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14333 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14334 },
14335 },
14336 { } /* terminating entry */
14337 },
14338 .hook = quirk_invert_brightness,
14339 },
14340};
14341
Ben Widawskyc43b5632012-04-16 14:07:40 -070014342static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014343 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14344 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14345
Jesse Barnesb690e962010-07-19 13:53:12 -070014346 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14347 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14348
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014349 /* 830 needs to leave pipe A & dpll A up */
14350 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14351
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014352 /* 830 needs to leave pipe B & dpll B up */
14353 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14354
Keith Packard435793d2011-07-12 14:56:22 -070014355 /* Lenovo U160 cannot use SSC on LVDS */
14356 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014357
14358 /* Sony Vaio Y cannot use SSC on LVDS */
14359 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014360
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014361 /* Acer Aspire 5734Z must invert backlight brightness */
14362 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14363
14364 /* Acer/eMachines G725 */
14365 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14366
14367 /* Acer/eMachines e725 */
14368 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14369
14370 /* Acer/Packard Bell NCL20 */
14371 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14372
14373 /* Acer Aspire 4736Z */
14374 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014375
14376 /* Acer Aspire 5336 */
14377 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014378
14379 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14380 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014381
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014382 /* Acer C720 Chromebook (Core i3 4005U) */
14383 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14384
jens steinb2a96012014-10-28 20:25:53 +010014385 /* Apple Macbook 2,1 (Core 2 T7400) */
14386 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14387
Scot Doyled4967d82014-07-03 23:27:52 +000014388 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14389 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014390
14391 /* HP Chromebook 14 (Celeron 2955U) */
14392 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014393
14394 /* Dell Chromebook 11 */
14395 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014396};
14397
14398static void intel_init_quirks(struct drm_device *dev)
14399{
14400 struct pci_dev *d = dev->pdev;
14401 int i;
14402
14403 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14404 struct intel_quirk *q = &intel_quirks[i];
14405
14406 if (d->device == q->device &&
14407 (d->subsystem_vendor == q->subsystem_vendor ||
14408 q->subsystem_vendor == PCI_ANY_ID) &&
14409 (d->subsystem_device == q->subsystem_device ||
14410 q->subsystem_device == PCI_ANY_ID))
14411 q->hook(dev);
14412 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014413 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14414 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14415 intel_dmi_quirks[i].hook(dev);
14416 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014417}
14418
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014419/* Disable the VGA plane that we never use */
14420static void i915_disable_vga(struct drm_device *dev)
14421{
14422 struct drm_i915_private *dev_priv = dev->dev_private;
14423 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014424 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014425
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014426 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014427 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014428 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014429 sr1 = inb(VGA_SR_DATA);
14430 outb(sr1 | 1<<5, VGA_SR_DATA);
14431 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14432 udelay(300);
14433
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014434 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014435 POSTING_READ(vga_reg);
14436}
14437
Daniel Vetterf8175862012-04-10 15:50:11 +020014438void intel_modeset_init_hw(struct drm_device *dev)
14439{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014440 intel_prepare_ddi(dev);
14441
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030014442 if (IS_VALLEYVIEW(dev))
14443 vlv_update_cdclk(dev);
14444
Daniel Vetterf8175862012-04-10 15:50:11 +020014445 intel_init_clock_gating(dev);
14446
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014447 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014448}
14449
Jesse Barnes79e53942008-11-07 14:24:08 -080014450void intel_modeset_init(struct drm_device *dev)
14451{
Jesse Barnes652c3932009-08-17 13:31:43 -070014452 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014453 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014454 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014455 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014456
14457 drm_mode_config_init(dev);
14458
14459 dev->mode_config.min_width = 0;
14460 dev->mode_config.min_height = 0;
14461
Dave Airlie019d96c2011-09-29 16:20:42 +010014462 dev->mode_config.preferred_depth = 24;
14463 dev->mode_config.prefer_shadow = 1;
14464
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014465 dev->mode_config.allow_fb_modifiers = true;
14466
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014467 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014468
Jesse Barnesb690e962010-07-19 13:53:12 -070014469 intel_init_quirks(dev);
14470
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014471 intel_init_pm(dev);
14472
Ben Widawskye3c74752013-04-05 13:12:39 -070014473 if (INTEL_INFO(dev)->num_pipes == 0)
14474 return;
14475
Jesse Barnese70236a2009-09-21 10:42:27 -070014476 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014477 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014478
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014479 if (IS_GEN2(dev)) {
14480 dev->mode_config.max_width = 2048;
14481 dev->mode_config.max_height = 2048;
14482 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014483 dev->mode_config.max_width = 4096;
14484 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014485 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014486 dev->mode_config.max_width = 8192;
14487 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014488 }
Damien Lespiau068be562014-03-28 14:17:49 +000014489
Ville Syrjälädc41c152014-08-13 11:57:05 +030014490 if (IS_845G(dev) || IS_I865G(dev)) {
14491 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14492 dev->mode_config.cursor_height = 1023;
14493 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014494 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14495 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14496 } else {
14497 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14498 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14499 }
14500
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014501 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014502
Zhao Yakui28c97732009-10-09 11:39:41 +080014503 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014504 INTEL_INFO(dev)->num_pipes,
14505 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014506
Damien Lespiau055e3932014-08-18 13:49:10 +010014507 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014508 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014509 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014510 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014511 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014512 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014513 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014514 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014515 }
14516
Jesse Barnesf42bb702013-12-16 16:34:23 -080014517 intel_init_dpio(dev);
14518
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014519 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014520
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014521 /* Just disable it once at startup */
14522 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014523 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014524
14525 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014526 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014527
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014528 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014529 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014530 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014531
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014532 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080014533 if (!crtc->active)
14534 continue;
14535
Jesse Barnes46f297f2014-03-07 08:57:48 -080014536 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014537 * Note that reserving the BIOS fb up front prevents us
14538 * from stuffing other stolen allocations like the ring
14539 * on top. This prevents some ugliness at boot time, and
14540 * can even allow for smooth boot transitions if the BIOS
14541 * fb is large enough for the active pipe configuration.
14542 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014543 if (dev_priv->display.get_initial_plane_config) {
14544 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080014545 &crtc->plane_config);
14546 /*
14547 * If the fb is shared between multiple heads, we'll
14548 * just get the first one.
14549 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010014550 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014551 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080014552 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014553}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014554
Daniel Vetter7fad7982012-07-04 17:51:47 +020014555static void intel_enable_pipe_a(struct drm_device *dev)
14556{
14557 struct intel_connector *connector;
14558 struct drm_connector *crt = NULL;
14559 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014560 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014561
14562 /* We can't just switch on the pipe A, we need to set things up with a
14563 * proper mode and output configuration. As a gross hack, enable pipe A
14564 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014565 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014566 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14567 crt = &connector->base;
14568 break;
14569 }
14570 }
14571
14572 if (!crt)
14573 return;
14574
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014575 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014576 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014577}
14578
Daniel Vetterfa555832012-10-10 23:14:00 +020014579static bool
14580intel_check_plane_mapping(struct intel_crtc *crtc)
14581{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014582 struct drm_device *dev = crtc->base.dev;
14583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014584 u32 reg, val;
14585
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014586 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014587 return true;
14588
14589 reg = DSPCNTR(!crtc->plane);
14590 val = I915_READ(reg);
14591
14592 if ((val & DISPLAY_PLANE_ENABLE) &&
14593 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14594 return false;
14595
14596 return true;
14597}
14598
Daniel Vetter24929352012-07-02 20:28:59 +020014599static void intel_sanitize_crtc(struct intel_crtc *crtc)
14600{
14601 struct drm_device *dev = crtc->base.dev;
14602 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014603 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014604
Daniel Vetter24929352012-07-02 20:28:59 +020014605 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014606 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014607 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14608
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014609 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014610 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014611 if (crtc->active) {
14612 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014613 drm_crtc_vblank_on(&crtc->base);
14614 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014615
Daniel Vetter24929352012-07-02 20:28:59 +020014616 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014617 * disable the crtc (and hence change the state) if it is wrong. Note
14618 * that gen4+ has a fixed plane -> pipe mapping. */
14619 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014620 struct intel_connector *connector;
14621 bool plane;
14622
Daniel Vetter24929352012-07-02 20:28:59 +020014623 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14624 crtc->base.base.id);
14625
14626 /* Pipe has the wrong plane attached and the plane is active.
14627 * Temporarily change the plane mapping and disable everything
14628 * ... */
14629 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014630 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014631 crtc->plane = !plane;
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030014632 intel_crtc_disable_planes(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014633 dev_priv->display.crtc_disable(&crtc->base);
14634 crtc->plane = plane;
14635
14636 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014637 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014638 if (connector->encoder->base.crtc != &crtc->base)
14639 continue;
14640
Egbert Eich7f1950f2014-04-25 10:56:22 +020014641 connector->base.dpms = DRM_MODE_DPMS_OFF;
14642 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014643 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014644 /* multiple connectors may have the same encoder:
14645 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014646 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020014647 if (connector->encoder->base.crtc == &crtc->base) {
14648 connector->encoder->base.crtc = NULL;
14649 connector->encoder->connectors_active = false;
14650 }
Daniel Vetter24929352012-07-02 20:28:59 +020014651
14652 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080014653 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014654 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014655 crtc->base.enabled = false;
14656 }
Daniel Vetter24929352012-07-02 20:28:59 +020014657
Daniel Vetter7fad7982012-07-04 17:51:47 +020014658 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14659 crtc->pipe == PIPE_A && !crtc->active) {
14660 /* BIOS forgot to enable pipe A, this mostly happens after
14661 * resume. Force-enable the pipe to fix this, the update_dpms
14662 * call below we restore the pipe to the right state, but leave
14663 * the required bits on. */
14664 intel_enable_pipe_a(dev);
14665 }
14666
Daniel Vetter24929352012-07-02 20:28:59 +020014667 /* Adjust the state of the output pipe according to whether we
14668 * have active connectors/encoders. */
14669 intel_crtc_update_dpms(&crtc->base);
14670
Matt Roper83d65732015-02-25 13:12:16 -080014671 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020014672 struct intel_encoder *encoder;
14673
14674 /* This can happen either due to bugs in the get_hw_state
14675 * functions or because the pipe is force-enabled due to the
14676 * pipe A quirk. */
14677 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14678 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014679 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014680 crtc->active ? "enabled" : "disabled");
14681
Matt Roper83d65732015-02-25 13:12:16 -080014682 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014683 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014684 crtc->base.enabled = crtc->active;
14685
14686 /* Because we only establish the connector -> encoder ->
14687 * crtc links if something is active, this means the
14688 * crtc is now deactivated. Break the links. connector
14689 * -> encoder links are only establish when things are
14690 * actually up, hence no need to break them. */
14691 WARN_ON(crtc->active);
14692
14693 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14694 WARN_ON(encoder->connectors_active);
14695 encoder->base.crtc = NULL;
14696 }
14697 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014698
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014699 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014700 /*
14701 * We start out with underrun reporting disabled to avoid races.
14702 * For correct bookkeeping mark this on active crtcs.
14703 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014704 * Also on gmch platforms we dont have any hardware bits to
14705 * disable the underrun reporting. Which means we need to start
14706 * out with underrun reporting disabled also on inactive pipes,
14707 * since otherwise we'll complain about the garbage we read when
14708 * e.g. coming up after runtime pm.
14709 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014710 * No protection against concurrent access is required - at
14711 * worst a fifo underrun happens which also sets this to false.
14712 */
14713 crtc->cpu_fifo_underrun_disabled = true;
14714 crtc->pch_fifo_underrun_disabled = true;
14715 }
Daniel Vetter24929352012-07-02 20:28:59 +020014716}
14717
14718static void intel_sanitize_encoder(struct intel_encoder *encoder)
14719{
14720 struct intel_connector *connector;
14721 struct drm_device *dev = encoder->base.dev;
14722
14723 /* We need to check both for a crtc link (meaning that the
14724 * encoder is active and trying to read from a pipe) and the
14725 * pipe itself being active. */
14726 bool has_active_crtc = encoder->base.crtc &&
14727 to_intel_crtc(encoder->base.crtc)->active;
14728
14729 if (encoder->connectors_active && !has_active_crtc) {
14730 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14731 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014732 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014733
14734 /* Connector is active, but has no active pipe. This is
14735 * fallout from our resume register restoring. Disable
14736 * the encoder manually again. */
14737 if (encoder->base.crtc) {
14738 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14739 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014740 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014741 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014742 if (encoder->post_disable)
14743 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014744 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014745 encoder->base.crtc = NULL;
14746 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014747
14748 /* Inconsistent output/port/pipe state happens presumably due to
14749 * a bug in one of the get_hw_state functions. Or someplace else
14750 * in our code, like the register restore mess on resume. Clamp
14751 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014752 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014753 if (connector->encoder != encoder)
14754 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020014755 connector->base.dpms = DRM_MODE_DPMS_OFF;
14756 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014757 }
14758 }
14759 /* Enabled encoders without active connectors will be fixed in
14760 * the crtc fixup. */
14761}
14762
Imre Deak04098752014-02-18 00:02:16 +020014763void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014764{
14765 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014766 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014767
Imre Deak04098752014-02-18 00:02:16 +020014768 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14769 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14770 i915_disable_vga(dev);
14771 }
14772}
14773
14774void i915_redisable_vga(struct drm_device *dev)
14775{
14776 struct drm_i915_private *dev_priv = dev->dev_private;
14777
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014778 /* This function can be called both from intel_modeset_setup_hw_state or
14779 * at a very early point in our resume sequence, where the power well
14780 * structures are not yet restored. Since this function is at a very
14781 * paranoid "someone might have enabled VGA while we were not looking"
14782 * level, just check if the power well is enabled instead of trying to
14783 * follow the "don't touch the power well if we don't need it" policy
14784 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014785 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014786 return;
14787
Imre Deak04098752014-02-18 00:02:16 +020014788 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014789}
14790
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014791static bool primary_get_hw_state(struct intel_crtc *crtc)
14792{
14793 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
14794
14795 if (!crtc->active)
14796 return false;
14797
14798 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
14799}
14800
Daniel Vetter30e984d2013-06-05 13:34:17 +020014801static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014802{
14803 struct drm_i915_private *dev_priv = dev->dev_private;
14804 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014805 struct intel_crtc *crtc;
14806 struct intel_encoder *encoder;
14807 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020014808 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014809
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014810 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014811 struct drm_plane *primary = crtc->base.primary;
14812 struct intel_plane_state *plane_state;
14813
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014814 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020014815
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014816 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020014817
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014818 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014819 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014820
Matt Roper83d65732015-02-25 13:12:16 -080014821 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014822 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014823 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014824
14825 plane_state = to_intel_plane_state(primary->state);
14826 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014827
14828 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
14829 crtc->base.base.id,
14830 crtc->active ? "enabled" : "disabled");
14831 }
14832
Daniel Vetter53589012013-06-05 13:34:16 +020014833 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14834 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14835
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014836 pll->on = pll->get_hw_state(dev_priv, pll,
14837 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020014838 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014839 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014840 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014841 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020014842 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014843 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014844 }
Daniel Vetter53589012013-06-05 13:34:16 +020014845 }
Daniel Vetter53589012013-06-05 13:34:16 +020014846
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014847 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014848 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014849
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014850 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014851 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020014852 }
14853
Damien Lespiaub2784e12014-08-05 11:29:37 +010014854 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014855 pipe = 0;
14856
14857 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014858 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14859 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014860 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014861 } else {
14862 encoder->base.crtc = NULL;
14863 }
14864
14865 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014866 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020014867 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014868 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014869 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014870 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014871 }
14872
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014873 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014874 if (connector->get_hw_state(connector)) {
14875 connector->base.dpms = DRM_MODE_DPMS_ON;
14876 connector->encoder->connectors_active = true;
14877 connector->base.encoder = &connector->encoder->base;
14878 } else {
14879 connector->base.dpms = DRM_MODE_DPMS_OFF;
14880 connector->base.encoder = NULL;
14881 }
14882 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
14883 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030014884 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014885 connector->base.encoder ? "enabled" : "disabled");
14886 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020014887}
14888
14889/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
14890 * and i915 state tracking structures. */
14891void intel_modeset_setup_hw_state(struct drm_device *dev,
14892 bool force_restore)
14893{
14894 struct drm_i915_private *dev_priv = dev->dev_private;
14895 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014896 struct intel_crtc *crtc;
14897 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020014898 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014899
14900 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014901
Jesse Barnesbabea612013-06-26 18:57:38 +030014902 /*
14903 * Now that we have the config, copy it to each CRTC struct
14904 * Note that this could go away if we move to using crtc_config
14905 * checking everywhere.
14906 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014907 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020014908 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014909 intel_mode_from_pipe_config(&crtc->base.mode,
14910 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030014911 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
14912 crtc->base.base.id);
14913 drm_mode_debug_printmodeline(&crtc->base.mode);
14914 }
14915 }
14916
Daniel Vetter24929352012-07-02 20:28:59 +020014917 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010014918 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014919 intel_sanitize_encoder(encoder);
14920 }
14921
Damien Lespiau055e3932014-08-18 13:49:10 +010014922 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020014923 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14924 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014925 intel_dump_pipe_config(crtc, crtc->config,
14926 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020014927 }
Daniel Vetter9a935852012-07-05 22:34:27 +020014928
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020014929 intel_modeset_update_connector_atomic_state(dev);
14930
Daniel Vetter35c95372013-07-17 06:55:04 +020014931 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14932 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14933
14934 if (!pll->on || pll->active)
14935 continue;
14936
14937 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
14938
14939 pll->disable(dev_priv, pll);
14940 pll->on = false;
14941 }
14942
Pradeep Bhat30789992014-11-04 17:06:45 +000014943 if (IS_GEN9(dev))
14944 skl_wm_get_hw_state(dev);
14945 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030014946 ilk_wm_get_hw_state(dev);
14947
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014948 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030014949 i915_redisable_vga(dev);
14950
Daniel Vetterf30da182013-04-11 20:22:50 +020014951 /*
14952 * We need to use raw interfaces for restoring state to avoid
14953 * checking (bogus) intermediate states.
14954 */
Damien Lespiau055e3932014-08-18 13:49:10 +010014955 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070014956 struct drm_crtc *crtc =
14957 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020014958
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014959 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014960 }
14961 } else {
14962 intel_modeset_update_staged_output_state(dev);
14963 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020014964
14965 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010014966}
14967
14968void intel_modeset_gem_init(struct drm_device *dev)
14969{
Jesse Barnes92122782014-10-09 12:57:42 -070014970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014971 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070014972 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010014973 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014974
Imre Deakae484342014-03-31 15:10:44 +030014975 mutex_lock(&dev->struct_mutex);
14976 intel_init_gt_powersave(dev);
14977 mutex_unlock(&dev->struct_mutex);
14978
Jesse Barnes92122782014-10-09 12:57:42 -070014979 /*
14980 * There may be no VBT; and if the BIOS enabled SSC we can
14981 * just keep using it to avoid unnecessary flicker. Whereas if the
14982 * BIOS isn't using it, don't assume it will work even if the VBT
14983 * indicates as much.
14984 */
14985 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
14986 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14987 DREF_SSC1_ENABLE);
14988
Chris Wilson1833b132012-05-09 11:56:28 +010014989 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020014990
14991 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014992
14993 /*
14994 * Make sure any fbs we allocated at startup are properly
14995 * pinned & fenced. When we do the allocation it's too early
14996 * for this.
14997 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010014998 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070014999 obj = intel_fb_obj(c->primary->fb);
15000 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015001 continue;
15002
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015003 mutex_lock(&dev->struct_mutex);
15004 ret = intel_pin_and_fence_fb_obj(c->primary,
15005 c->primary->fb,
15006 c->primary->state,
15007 NULL);
15008 mutex_unlock(&dev->struct_mutex);
15009 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015010 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15011 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015012 drm_framebuffer_unreference(c->primary->fb);
15013 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015014 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015015 }
15016 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015017
15018 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015019}
15020
Imre Deak4932e2c2014-02-11 17:12:48 +020015021void intel_connector_unregister(struct intel_connector *intel_connector)
15022{
15023 struct drm_connector *connector = &intel_connector->base;
15024
15025 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015026 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015027}
15028
Jesse Barnes79e53942008-11-07 14:24:08 -080015029void intel_modeset_cleanup(struct drm_device *dev)
15030{
Jesse Barnes652c3932009-08-17 13:31:43 -070015031 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015032 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015033
Imre Deak2eb52522014-11-19 15:30:05 +020015034 intel_disable_gt_powersave(dev);
15035
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015036 intel_backlight_unregister(dev);
15037
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015038 /*
15039 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015040 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015041 * experience fancy races otherwise.
15042 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015043 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015044
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015045 /*
15046 * Due to the hpd irq storm handling the hotplug work can re-arm the
15047 * poll handlers. Hence disable polling after hpd handling is shut down.
15048 */
Keith Packardf87ea762010-10-03 19:36:26 -070015049 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015050
Jesse Barnes652c3932009-08-17 13:31:43 -070015051 mutex_lock(&dev->struct_mutex);
15052
Jesse Barnes723bfd72010-10-07 16:01:13 -070015053 intel_unregister_dsm_handler();
15054
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015055 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015056
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015057 mutex_unlock(&dev->struct_mutex);
15058
Chris Wilson1630fe72011-07-08 12:22:42 +010015059 /* flush any delayed tasks or pending work */
15060 flush_scheduled_work();
15061
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015062 /* destroy the backlight and sysfs files before encoders/connectors */
15063 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015064 struct intel_connector *intel_connector;
15065
15066 intel_connector = to_intel_connector(connector);
15067 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015068 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015069
Jesse Barnes79e53942008-11-07 14:24:08 -080015070 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015071
15072 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015073
15074 mutex_lock(&dev->struct_mutex);
15075 intel_cleanup_gt_powersave(dev);
15076 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015077}
15078
Dave Airlie28d52042009-09-21 14:33:58 +100015079/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015080 * Return which encoder is currently attached for connector.
15081 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015082struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015083{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015084 return &intel_attached_encoder(connector)->base;
15085}
Jesse Barnes79e53942008-11-07 14:24:08 -080015086
Chris Wilsondf0e9242010-09-09 16:20:55 +010015087void intel_connector_attach_encoder(struct intel_connector *connector,
15088 struct intel_encoder *encoder)
15089{
15090 connector->encoder = encoder;
15091 drm_mode_connector_attach_encoder(&connector->base,
15092 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015093}
Dave Airlie28d52042009-09-21 14:33:58 +100015094
15095/*
15096 * set vga decode state - true == enable VGA decode
15097 */
15098int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15099{
15100 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015101 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015102 u16 gmch_ctrl;
15103
Chris Wilson75fa0412014-02-07 18:37:02 -020015104 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15105 DRM_ERROR("failed to read control word\n");
15106 return -EIO;
15107 }
15108
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015109 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15110 return 0;
15111
Dave Airlie28d52042009-09-21 14:33:58 +100015112 if (state)
15113 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15114 else
15115 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015116
15117 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15118 DRM_ERROR("failed to write control word\n");
15119 return -EIO;
15120 }
15121
Dave Airlie28d52042009-09-21 14:33:58 +100015122 return 0;
15123}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015124
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015125struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015126
15127 u32 power_well_driver;
15128
Chris Wilson63b66e52013-08-08 15:12:06 +020015129 int num_transcoders;
15130
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015131 struct intel_cursor_error_state {
15132 u32 control;
15133 u32 position;
15134 u32 base;
15135 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015136 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015137
15138 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015139 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015140 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015141 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015142 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015143
15144 struct intel_plane_error_state {
15145 u32 control;
15146 u32 stride;
15147 u32 size;
15148 u32 pos;
15149 u32 addr;
15150 u32 surface;
15151 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015152 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015153
15154 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015155 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015156 enum transcoder cpu_transcoder;
15157
15158 u32 conf;
15159
15160 u32 htotal;
15161 u32 hblank;
15162 u32 hsync;
15163 u32 vtotal;
15164 u32 vblank;
15165 u32 vsync;
15166 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015167};
15168
15169struct intel_display_error_state *
15170intel_display_capture_error_state(struct drm_device *dev)
15171{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015172 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015173 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015174 int transcoders[] = {
15175 TRANSCODER_A,
15176 TRANSCODER_B,
15177 TRANSCODER_C,
15178 TRANSCODER_EDP,
15179 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015180 int i;
15181
Chris Wilson63b66e52013-08-08 15:12:06 +020015182 if (INTEL_INFO(dev)->num_pipes == 0)
15183 return NULL;
15184
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015185 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015186 if (error == NULL)
15187 return NULL;
15188
Imre Deak190be112013-11-25 17:15:31 +020015189 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015190 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15191
Damien Lespiau055e3932014-08-18 13:49:10 +010015192 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015193 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015194 __intel_display_power_is_enabled(dev_priv,
15195 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015196 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015197 continue;
15198
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015199 error->cursor[i].control = I915_READ(CURCNTR(i));
15200 error->cursor[i].position = I915_READ(CURPOS(i));
15201 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015202
15203 error->plane[i].control = I915_READ(DSPCNTR(i));
15204 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015205 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015206 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015207 error->plane[i].pos = I915_READ(DSPPOS(i));
15208 }
Paulo Zanonica291362013-03-06 20:03:14 -030015209 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15210 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015211 if (INTEL_INFO(dev)->gen >= 4) {
15212 error->plane[i].surface = I915_READ(DSPSURF(i));
15213 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15214 }
15215
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015216 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015217
Sonika Jindal3abfce72014-07-21 15:23:43 +053015218 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015219 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015220 }
15221
15222 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15223 if (HAS_DDI(dev_priv->dev))
15224 error->num_transcoders++; /* Account for eDP. */
15225
15226 for (i = 0; i < error->num_transcoders; i++) {
15227 enum transcoder cpu_transcoder = transcoders[i];
15228
Imre Deakddf9c532013-11-27 22:02:02 +020015229 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015230 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015231 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015232 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015233 continue;
15234
Chris Wilson63b66e52013-08-08 15:12:06 +020015235 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15236
15237 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15238 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15239 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15240 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15241 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15242 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15243 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015244 }
15245
15246 return error;
15247}
15248
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015249#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15250
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015251void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015252intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015253 struct drm_device *dev,
15254 struct intel_display_error_state *error)
15255{
Damien Lespiau055e3932014-08-18 13:49:10 +010015256 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015257 int i;
15258
Chris Wilson63b66e52013-08-08 15:12:06 +020015259 if (!error)
15260 return;
15261
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015262 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015263 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015264 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015265 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015266 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015267 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015268 err_printf(m, " Power: %s\n",
15269 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015270 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015271 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015272
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015273 err_printf(m, "Plane [%d]:\n", i);
15274 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15275 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015276 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015277 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15278 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015279 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015280 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015281 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015282 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015283 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15284 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015285 }
15286
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015287 err_printf(m, "Cursor [%d]:\n", i);
15288 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15289 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15290 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015291 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015292
15293 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015294 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015295 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015296 err_printf(m, " Power: %s\n",
15297 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015298 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15299 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15300 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15301 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15302 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15303 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15304 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15305 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015306}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015307
15308void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15309{
15310 struct intel_crtc *crtc;
15311
15312 for_each_intel_crtc(dev, crtc) {
15313 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015314
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015315 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015316
15317 work = crtc->unpin_work;
15318
15319 if (work && work->event &&
15320 work->event->base.file_priv == file) {
15321 kfree(work->event);
15322 work->event = NULL;
15323 }
15324
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015325 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015326 }
15327}