blob: 268043f65dd8af19252096ea4c97f63b162547f6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030089static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020090 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080091static int intel_framebuffer_init(struct drm_device *dev,
92 struct intel_framebuffer *ifb,
93 struct drm_mode_fb_cmd2 *mode_cmd,
94 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020095static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070098 struct intel_link_m_n *m_n,
99 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200100static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200101static void haswell_set_pipeconf(struct drm_crtc *crtc);
102static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800107static void intel_begin_crtc_commit(struct drm_crtc *crtc);
108static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700109static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
110 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200111static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
112 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300113static void intel_crtc_enable_planes(struct drm_crtc *crtc);
114static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100115
Dave Airlie0e32b392014-05-02 14:02:48 +1000116static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
117{
118 if (!connector->mst_port)
119 return connector->encoder;
120 else
121 return &connector->mst_port->mst_encoders[pipe]->base;
122}
123
Jesse Barnes79e53942008-11-07 14:24:08 -0800124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800126} intel_range_t;
127
128typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400129 int dot_limit;
130 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800131} intel_p2_t;
132
Ma Lingd4906092009-03-18 20:13:27 +0800133typedef struct intel_limit intel_limit_t;
134struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400135 intel_range_t dot, vco, n, m, m1, m2, p, p1;
136 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Daniel Vetterd2acd212012-10-20 20:57:43 +0200139int
140intel_pch_rawclk(struct drm_device *dev)
141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 WARN_ON(!HAS_PCH_SPLIT(dev));
145
146 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
147}
148
Chris Wilson021357a2010-09-07 20:54:59 +0100149static inline u32 /* units of 100MHz */
150intel_fdi_link_freq(struct drm_device *dev)
151{
Chris Wilson8b99e682010-10-13 09:59:17 +0100152 if (IS_GEN5(dev)) {
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
155 } else
156 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100157}
158
Daniel Vetter5d536e22013-07-06 12:52:06 +0200159static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200161 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200162 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Daniel Vetter5d536e22013-07-06 12:52:06 +0200172static const intel_limit_t intel_limits_i8xx_dvo = {
173 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200174 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200175 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 2, .max = 33 },
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 4, .p2_fast = 4 },
183};
184
Keith Packarde4b36692009-06-05 19:22:17 -0700185static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200187 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200188 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .m = { .min = 96, .max = 140 },
190 .m1 = { .min = 18, .max = 26 },
191 .m2 = { .min = 6, .max = 16 },
192 .p = { .min = 4, .max = 128 },
193 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
Eric Anholt273e27c2011-03-30 13:01:10 -0700197
Keith Packarde4b36692009-06-05 19:22:17 -0700198static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1400000, .max = 2800000 },
214 .n = { .min = 1, .max = 6 },
215 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100216 .m1 = { .min = 8, .max = 18 },
217 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .p = { .min = 7, .max = 98 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224
Keith Packarde4b36692009-06-05 19:22:17 -0700225static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700226 .dot = { .min = 25000, .max = 270000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 4 },
229 .m = { .min = 104, .max = 138 },
230 .m1 = { .min = 17, .max = 23 },
231 .m2 = { .min = 5, .max = 11 },
232 .p = { .min = 10, .max = 30 },
233 .p1 = { .min = 1, .max = 3},
234 .p2 = { .dot_limit = 270000,
235 .p2_slow = 10,
236 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .dot = { .min = 22000, .max = 400000 },
242 .vco = { .min = 1750000, .max = 3500000},
243 .n = { .min = 1, .max = 4 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 16, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8},
249 .p2 = { .dot_limit = 165000,
250 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 20000, .max = 115000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 28, .max = 112 },
261 .p1 = { .min = 2, .max = 8 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
267static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .dot = { .min = 80000, .max = 224000 },
269 .vco = { .min = 1750000, .max = 3500000 },
270 .n = { .min = 1, .max = 3 },
271 .m = { .min = 104, .max = 138 },
272 .m1 = { .min = 17, .max = 23 },
273 .m2 = { .min = 5, .max = 11 },
274 .p = { .min = 14, .max = 42 },
275 .p1 = { .min = 2, .max = 6 },
276 .p2 = { .dot_limit = 0,
277 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800278 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
280
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500281static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000},
283 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 5, .max = 80 },
291 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 200000,
293 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500296static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1700000, .max = 3500000 },
299 .n = { .min = 3, .max = 6 },
300 .m = { .min = 2, .max = 256 },
301 .m1 = { .min = 0, .max = 0 },
302 .m2 = { .min = 0, .max = 254 },
303 .p = { .min = 7, .max = 112 },
304 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .p2 = { .dot_limit = 112000,
306 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Eric Anholt273e27c2011-03-30 13:01:10 -0700309/* Ironlake / Sandybridge
310 *
311 * We calculate clock using (register_value + 2) for N/M1/M2, so here
312 * the range value for them is (actual_value - 2).
313 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 5 },
318 .m = { .min = 79, .max = 127 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 5, .max = 80 },
322 .p1 = { .min = 1, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 118 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 28, .max = 112 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338};
339
340static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 3 },
344 .m = { .min = 79, .max = 127 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 14, .max = 56 },
348 .p1 = { .min = 2, .max = 8 },
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 2 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365};
366
367static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .dot = { .min = 25000, .max = 350000 },
369 .vco = { .min = 1760000, .max = 3510000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 79, .max = 126 },
372 .m1 = { .min = 12, .max = 22 },
373 .m2 = { .min = 5, .max = 9 },
374 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 .p2 = { .dot_limit = 225000,
377 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800378};
379
Ville Syrjälädc730512013-09-24 21:26:30 +0300380static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200388 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700390 .m1 = { .min = 2, .max = 3 },
391 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300392 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300393 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700394};
395
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300396static const intel_limit_t intel_limits_chv = {
397 /*
398 * These are the data rate limits (measured in fast clocks)
399 * since those are the strictest limits we have. The fast
400 * clock and actual rate limits are more relaxed, so checking
401 * them would make no difference.
402 */
403 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200404 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 .m2 = { .min = 24 << 22, .max = 175 << 22 },
408 .p1 = { .min = 2, .max = 4 },
409 .p2 = { .p2_slow = 1, .p2_fast = 14 },
410};
411
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200412static const intel_limit_t intel_limits_bxt = {
413 /* FIXME: find real dot limits */
414 .dot = { .min = 0, .max = INT_MAX },
415 .vco = { .min = 4800000, .max = 6480000 },
416 .n = { .min = 1, .max = 1 },
417 .m1 = { .min = 2, .max = 2 },
418 /* FIXME: find real m2 limits */
419 .m2 = { .min = 2 << 22, .max = 255 << 22 },
420 .p1 = { .min = 2, .max = 4 },
421 .p2 = { .p2_slow = 1, .p2_fast = 20 },
422};
423
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300424static void vlv_clock(int refclk, intel_clock_t *clock)
425{
426 clock->m = clock->m1 * clock->m2;
427 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200428 if (WARN_ON(clock->n == 0 || clock->p == 0))
429 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300430 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
431 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300432}
433
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300434/**
435 * Returns whether any output on the specified pipe is of the specified type
436 */
Damien Lespiau40935612014-10-29 11:16:59 +0000437bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300438{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300439 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300440 struct intel_encoder *encoder;
441
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300442 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443 if (encoder->type == type)
444 return true;
445
446 return false;
447}
448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449/**
450 * Returns whether any output on the specified pipe will have the specified
451 * type after a staged modeset is complete, i.e., the same as
452 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
453 * encoder->crtc.
454 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
456 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300459 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200462 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200463
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 if (connector_state->crtc != crtc_state->base.crtc)
466 continue;
467
468 num_connectors++;
469
470 encoder = to_intel_encoder(connector_state->best_encoder);
471 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473 }
474
475 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200476
477 return false;
478}
479
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200480static const intel_limit_t *
481intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800482{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200486 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100487 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000488 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800489 limit = &intel_limits_ironlake_dual_lvds_100m;
490 else
491 limit = &intel_limits_ironlake_dual_lvds;
492 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_single_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_single_lvds;
497 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200498 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800500
501 return limit;
502}
503
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200504static const intel_limit_t *
505intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800506{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200507 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800508 const intel_limit_t *limit;
509
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200510 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100511 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 else
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
516 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800520 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700521 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800522
523 return limit;
524}
525
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200526static const intel_limit_t *
527intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800528{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 const intel_limit_t *limit;
531
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200532 if (IS_BROXTON(dev))
533 limit = &intel_limits_bxt;
534 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500540 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800541 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300543 } else if (IS_CHERRYVIEW(dev)) {
544 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700545 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300546 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100547 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100549 limit = &intel_limits_i9xx_lvds;
550 else
551 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700556 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200557 else
558 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 }
560 return limit;
561}
562
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563/* m1 is reserved as 0 in Pineview, n is a ring counter */
564static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565{
Shaohua Li21778322009-02-23 15:19:16 +0800566 clock->m = clock->m2 + 2;
567 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200568 if (WARN_ON(clock->n == 0 || clock->p == 0))
569 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300570 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
571 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800572}
573
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200574static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
575{
576 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
577}
578
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800580{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200581 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200583 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
584 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300585 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
586 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587}
588
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300589static void chv_clock(int refclk, intel_clock_t *clock)
590{
591 clock->m = clock->m1 * clock->m2;
592 clock->p = clock->p1 * clock->p2;
593 if (WARN_ON(clock->n == 0 || clock->p == 0))
594 return;
595 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
596 clock->n << 22);
597 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
598}
599
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800600#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601/**
602 * Returns whether the given set of divisors are valid for a given refclk with
603 * the given connectors.
604 */
605
Chris Wilson1b894b52010-12-14 20:04:54 +0000606static bool intel_PLL_is_valid(struct drm_device *dev,
607 const intel_limit_t *limit,
608 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300610 if (clock->n < limit->n.min || limit->n.max < clock->n)
611 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400617 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200619 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300620 if (clock->m1 <= clock->m2)
621 INTELPllInvalid("m1 <= m2\n");
622
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200623 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400631 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
638 return true;
639}
640
Ma Lingd4906092009-03-18 20:13:27 +0800641static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200642i9xx_find_best_dpll(const intel_limit_t *limit,
643 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300648 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 int err = target;
651
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100658 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
Zhao Yakui42158662009-11-20 11:24:18 +0800671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200675 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800676 break;
677 for (clock.n = limit->n.min;
678 clock.n <= limit->n.max; clock.n++) {
679 for (clock.p1 = limit->p1.min;
680 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 int this_err;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000684 if (!intel_PLL_is_valid(dev, limit,
685 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800687 if (match_clock &&
688 clock.p != match_clock->p)
689 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
691 this_err = abs(clock.dot - target);
692 if (this_err < err) {
693 *best_clock = clock;
694 err = this_err;
695 }
696 }
697 }
698 }
699 }
700
701 return (err != target);
702}
703
Ma Lingd4906092009-03-18 20:13:27 +0800704static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200705pnv_find_best_dpll(const intel_limit_t *limit,
706 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200707 int target, int refclk, intel_clock_t *match_clock,
708 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200709{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300711 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 intel_clock_t clock;
713 int err = target;
714
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 /*
717 * For LVDS just rely on its current settings for dual-channel.
718 * We haven't figured out how to reliably set up different
719 * single/dual channel state, if we even can.
720 */
721 if (intel_is_dual_link_lvds(dev))
722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
732 memset(best_clock, 0, sizeof(*best_clock));
733
734 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
735 clock.m1++) {
736 for (clock.m2 = limit->m2.min;
737 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.n = limit->n.min;
739 clock.n <= limit->n.max; clock.n++) {
740 for (clock.p1 = limit->p1.min;
741 clock.p1 <= limit->p1.max; clock.p1++) {
742 int this_err;
743
744 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 if (!intel_PLL_is_valid(dev, limit,
746 &clock))
747 continue;
748 if (match_clock &&
749 clock.p != match_clock->p)
750 continue;
751
752 this_err = abs(clock.dot - target);
753 if (this_err < err) {
754 *best_clock = clock;
755 err = this_err;
756 }
757 }
758 }
759 }
760 }
761
762 return (err != target);
763}
764
Ma Lingd4906092009-03-18 20:13:27 +0800765static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200766g4x_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800770{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300772 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800773 intel_clock_t clock;
774 int max_n;
775 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400776 /* approximately equals target * 0.00585 */
777 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800778 found = false;
779
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200780 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100781 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800782 clock.p2 = limit->p2.p2_fast;
783 else
784 clock.p2 = limit->p2.p2_slow;
785 } else {
786 if (target < limit->p2.dot_limit)
787 clock.p2 = limit->p2.p2_slow;
788 else
789 clock.p2 = limit->p2.p2_fast;
790 }
791
792 memset(best_clock, 0, sizeof(*best_clock));
793 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200794 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200796 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800797 for (clock.m1 = limit->m1.max;
798 clock.m1 >= limit->m1.min; clock.m1--) {
799 for (clock.m2 = limit->m2.max;
800 clock.m2 >= limit->m2.min; clock.m2--) {
801 for (clock.p1 = limit->p1.max;
802 clock.p1 >= limit->p1.min; clock.p1--) {
803 int this_err;
804
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200805 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800808 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000809
810 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800811 if (this_err < err_most) {
812 *best_clock = clock;
813 err_most = this_err;
814 max_n = clock.n;
815 found = true;
816 }
817 }
818 }
819 }
820 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800821 return found;
822}
Ma Lingd4906092009-03-18 20:13:27 +0800823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824/*
825 * Check if the calculated PLL configuration is more optimal compared to the
826 * best configuration and error found so far. Return the calculated error.
827 */
828static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
829 const intel_clock_t *calculated_clock,
830 const intel_clock_t *best_clock,
831 unsigned int best_error_ppm,
832 unsigned int *error_ppm)
833{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200834 /*
835 * For CHV ignore the error and consider only the P value.
836 * Prefer a bigger P value based on HW requirements.
837 */
838 if (IS_CHERRYVIEW(dev)) {
839 *error_ppm = 0;
840
841 return calculated_clock->p > best_clock->p;
842 }
843
Imre Deak24be4e42015-03-17 11:40:04 +0200844 if (WARN_ON_ONCE(!target_freq))
845 return false;
846
Imre Deakd5dd62b2015-03-17 11:40:03 +0200847 *error_ppm = div_u64(1000000ULL *
848 abs(target_freq - calculated_clock->dot),
849 target_freq);
850 /*
851 * Prefer a better P value over a better (smaller) error if the error
852 * is small. Ensure this preference for future configurations too by
853 * setting the error to 0.
854 */
855 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
856 *error_ppm = 0;
857
858 return true;
859 }
860
861 return *error_ppm + 10 < best_error_ppm;
862}
863
Zhenyu Wang2c072452009-06-05 15:38:42 +0800864static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200865vlv_find_best_dpll(const intel_limit_t *limit,
866 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200867 int target, int refclk, intel_clock_t *match_clock,
868 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300871 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300872 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300874 /* min update 19.2 MHz */
875 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300876 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700877
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878 target *= 5; /* fast clock */
879
880 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881
882 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300883 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300884 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300885 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300886 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300887 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300891
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
893 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300894
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300895 vlv_clock(refclk, &clock);
896
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300897 if (!intel_PLL_is_valid(dev, limit,
898 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899 continue;
900
Imre Deakd5dd62b2015-03-17 11:40:03 +0200901 if (!vlv_PLL_is_optimal(dev, target,
902 &clock,
903 best_clock,
904 bestppm, &ppm))
905 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906
Imre Deakd5dd62b2015-03-17 11:40:03 +0200907 *best_clock = clock;
908 bestppm = ppm;
909 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910 }
911 }
912 }
913 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700914
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300915 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700916}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200919chv_find_best_dpll(const intel_limit_t *limit,
920 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 int target, int refclk, intel_clock_t *match_clock,
922 intel_clock_t *best_clock)
923{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300925 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200926 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300927 intel_clock_t clock;
928 uint64_t m2;
929 int found = false;
930
931 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200932 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300933
934 /*
935 * Based on hardware doc, the n always set to 1, and m1 always
936 * set to 2. If requires to support 200Mhz refclk, we need to
937 * revisit this because n may not 1 anymore.
938 */
939 clock.n = 1, clock.m1 = 2;
940 target *= 5; /* fast clock */
941
942 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
943 for (clock.p2 = limit->p2.p2_fast;
944 clock.p2 >= limit->p2.p2_slow;
945 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
948 clock.p = clock.p1 * clock.p2;
949
950 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
951 clock.n) << 22, refclk * clock.m1);
952
953 if (m2 > INT_MAX/clock.m1)
954 continue;
955
956 clock.m2 = m2;
957
958 chv_clock(refclk, &clock);
959
960 if (!intel_PLL_is_valid(dev, limit, &clock))
961 continue;
962
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
964 best_error_ppm, &error_ppm))
965 continue;
966
967 *best_clock = clock;
968 best_error_ppm = error_ppm;
969 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300970 }
971 }
972
973 return found;
974}
975
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200976bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
977 intel_clock_t *best_clock)
978{
979 int refclk = i9xx_get_refclk(crtc_state, 0);
980
981 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
982 target_clock, refclk, NULL, best_clock);
983}
984
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985bool intel_crtc_active(struct drm_crtc *crtc)
986{
987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
988
989 /* Be paranoid as we can arrive here with only partial
990 * state retrieved from the hardware during setup.
991 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100992 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993 * as Haswell has gained clock readout/fastboot support.
994 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000995 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300996 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700997 *
998 * FIXME: The intel_crtc->active here should be switched to
999 * crtc->state->active once we have proper CRTC states wired up
1000 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001003 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001004}
1005
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1007 enum pipe pipe)
1008{
1009 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001012 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001013}
1014
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1016{
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u32 reg = PIPEDSL(pipe);
1019 u32 line1, line2;
1020 u32 line_mask;
1021
1022 if (IS_GEN2(dev))
1023 line_mask = DSL_LINEMASK_GEN2;
1024 else
1025 line_mask = DSL_LINEMASK_GEN3;
1026
1027 line1 = I915_READ(reg) & line_mask;
1028 mdelay(5);
1029 line2 = I915_READ(reg) & line_mask;
1030
1031 return line1 == line2;
1032}
1033
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034/*
1035 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001036 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037 *
1038 * After disabling a pipe, we can't wait for vblank in the usual way,
1039 * spinning on the vblank interrupt status bit, since we won't actually
1040 * see an interrupt when the pipe is disabled.
1041 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 * On Gen4 and above:
1043 * wait for the pipe register state bit to turn off
1044 *
1045 * Otherwise:
1046 * wait for the display line value to settle (it usually
1047 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001048 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001050static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001051{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001052 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001053 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001054 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001058 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001061 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1062 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001063 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001066 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001067 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001069}
1070
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001071/*
1072 * ibx_digital_port_connected - is the specified port connected?
1073 * @dev_priv: i915 private structure
1074 * @port: the port to test
1075 *
1076 * Returns true if @port is connected, false otherwise.
1077 */
1078bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1079 struct intel_digital_port *port)
1080{
1081 u32 bit;
1082
Damien Lespiauc36346e2012-12-13 16:09:03 +00001083 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001084 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001085 case PORT_B:
1086 bit = SDE_PORTB_HOTPLUG;
1087 break;
1088 case PORT_C:
1089 bit = SDE_PORTC_HOTPLUG;
1090 break;
1091 case PORT_D:
1092 bit = SDE_PORTD_HOTPLUG;
1093 break;
1094 default:
1095 return true;
1096 }
1097 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001098 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001099 case PORT_B:
1100 bit = SDE_PORTB_HOTPLUG_CPT;
1101 break;
1102 case PORT_C:
1103 bit = SDE_PORTC_HOTPLUG_CPT;
1104 break;
1105 case PORT_D:
1106 bit = SDE_PORTD_HOTPLUG_CPT;
1107 break;
1108 default:
1109 return true;
1110 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001111 }
1112
1113 return I915_READ(SDEISR) & bit;
1114}
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static const char *state_string(bool enabled)
1117{
1118 return enabled ? "on" : "off";
1119}
1120
1121/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001122void assert_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124{
1125 int reg;
1126 u32 val;
1127 bool cur_state;
1128
1129 reg = DPLL(pipe);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001132 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133 "PLL state assertion failure (expected %s, current %s)\n",
1134 state_string(state), state_string(cur_state));
1135}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
Jani Nikula23538ef2013-08-27 15:12:22 +03001137/* XXX: the dsi pll is shared between MIPI DSI ports */
1138static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1139{
1140 u32 val;
1141 bool cur_state;
1142
1143 mutex_lock(&dev_priv->dpio_lock);
1144 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1145 mutex_unlock(&dev_priv->dpio_lock);
1146
1147 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 "DSI PLL state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1153#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1154
Daniel Vetter55607e82013-06-16 21:42:39 +02001155struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001156intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001157{
Daniel Vettere2b78262013-06-07 23:10:03 +02001158 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001160 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001161 return NULL;
1162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001163 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001164}
1165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001167void assert_shared_dpll(struct drm_i915_private *dev_priv,
1168 struct intel_shared_dpll *pll,
1169 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001170{
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001172 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001173
Chris Wilson92b27b02012-05-20 18:10:50 +01001174 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001175 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001176 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177
Daniel Vetter53589012013-06-05 13:34:16 +02001178 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001180 "%s assertion failure (expected %s, current %s)\n",
1181 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
1187 int reg;
1188 u32 val;
1189 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1191 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001192
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001193 if (HAS_DDI(dev_priv->dev)) {
1194 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001196 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001197 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001198 } else {
1199 reg = FDI_TX_CTL(pipe);
1200 val = I915_READ(reg);
1201 cur_state = !!(val & FDI_TX_ENABLE);
1202 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001203 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 "FDI TX state assertion failure (expected %s, current %s)\n",
1205 state_string(state), state_string(cur_state));
1206}
1207#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1208#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1209
1210static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
1212{
1213 int reg;
1214 u32 val;
1215 bool cur_state;
1216
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001217 reg = FDI_RX_CTL(pipe);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 "FDI RX state assertion failure (expected %s, current %s)\n",
1222 state_string(state), state_string(cur_state));
1223}
1224#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1225#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1226
1227static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
1229{
1230 int reg;
1231 u32 val;
1232
1233 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001234 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 return;
1236
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001237 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001238 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001239 return;
1240
Jesse Barnes040484a2011-01-03 12:14:26 -08001241 reg = FDI_TX_CTL(pipe);
1242 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001244}
1245
Daniel Vetter55607e82013-06-16 21:42:39 +02001246void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001248{
1249 int reg;
1250 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001252
1253 reg = FDI_RX_CTL(pipe);
1254 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001255 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001257 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1258 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001259}
1260
Daniel Vetterb680c372014-09-19 18:27:27 +02001261void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001263{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001264 struct drm_device *dev = dev_priv->dev;
1265 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 u32 val;
1267 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001268 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 if (WARN_ON(HAS_DDI(dev)))
1271 return;
1272
1273 if (HAS_PCH_SPLIT(dev)) {
1274 u32 port_sel;
1275
Jesse Barnesea0760c2011-01-04 15:09:32 -08001276 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001277 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1278
1279 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1280 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1281 panel_pipe = PIPE_B;
1282 /* XXX: else fix for eDP */
1283 } else if (IS_VALLEYVIEW(dev)) {
1284 /* presumably write lock depends on pipe, not port select */
1285 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1286 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 } else {
1288 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1290 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 }
1292
1293 val = I915_READ(pp_reg);
1294 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001295 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 locked = false;
1297
Rob Clarke2c719b2014-12-15 13:56:32 -05001298 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001300 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301}
1302
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303static void assert_cursor(struct drm_i915_private *dev_priv,
1304 enum pipe pipe, bool state)
1305{
1306 struct drm_device *dev = dev_priv->dev;
1307 bool cur_state;
1308
Paulo Zanonid9d82082014-02-27 16:30:56 -03001309 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001310 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001311 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001312 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001313
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1316 pipe_name(pipe), state_string(state), state_string(cur_state));
1317}
1318#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1319#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1320
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001321void assert_pipe(struct drm_i915_private *dev_priv,
1322 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001323{
1324 int reg;
1325 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001327 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1328 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001330 /* if we need the pipe quirk it must be always on */
1331 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1332 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001333 state = true;
1334
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001335 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001336 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001337 cur_state = false;
1338 } else {
1339 reg = PIPECONF(cpu_transcoder);
1340 val = I915_READ(reg);
1341 cur_state = !!(val & PIPECONF_ENABLE);
1342 }
1343
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001346 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347}
1348
Chris Wilson931872f2012-01-16 23:01:13 +00001349static void assert_plane(struct drm_i915_private *dev_priv,
1350 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351{
1352 int reg;
1353 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001354 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355
1356 reg = DSPCNTR(plane);
1357 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001358 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001359 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001360 "plane %c assertion failure (expected %s, current %s)\n",
1361 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362}
1363
Chris Wilson931872f2012-01-16 23:01:13 +00001364#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1365#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1366
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe)
1369{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001370 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 int reg, i;
1372 u32 val;
1373 int cur_pipe;
1374
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 /* Primary planes are fixed to pipes on gen4+ */
1376 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001377 reg = DSPCNTR(pipe);
1378 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001380 "plane %c assertion failure, should be disabled but not\n",
1381 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001382 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001383 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001386 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 reg = DSPCNTR(i);
1388 val = I915_READ(reg);
1389 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1390 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001394 }
1395}
1396
Jesse Barnes19332d72013-03-28 09:55:38 -07001397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001401 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001402 u32 val;
1403
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001406 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001408 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1409 sprite, pipe_name(pipe));
1410 }
1411 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001412 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001417 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001418 }
1419 } else if (INTEL_INFO(dev)->gen >= 7) {
1420 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001421 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001423 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 plane_name(pipe), pipe_name(pipe));
1425 } else if (INTEL_INFO(dev)->gen >= 5) {
1426 reg = DVSCNTR(pipe);
1427 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001428 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1430 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001431 }
1432}
1433
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001434static void assert_vblank_disabled(struct drm_crtc *crtc)
1435{
Rob Clarke2c719b2014-12-15 13:56:32 -05001436 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001437 drm_crtc_vblank_put(crtc);
1438}
1439
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001440static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001441{
1442 u32 val;
1443 bool enabled;
1444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001446
Jesse Barnes92f25842011-01-04 15:09:34 -08001447 val = I915_READ(PCH_DREF_CONTROL);
1448 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1449 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001451}
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001455{
1456 int reg;
1457 u32 val;
1458 bool enabled;
1459
Daniel Vetterab9412b2013-05-03 11:49:46 +02001460 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001461 val = I915_READ(reg);
1462 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001463 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001464 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1465 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466}
1467
Keith Packard4e634382011-08-06 10:39:45 -07001468static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001470{
1471 if ((val & DP_PORT_EN) == 0)
1472 return false;
1473
1474 if (HAS_PCH_CPT(dev_priv->dev)) {
1475 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1476 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1477 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1478 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001479 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1480 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1481 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001482 } else {
1483 if ((val & DP_PIPE_MASK) != (pipe << 30))
1484 return false;
1485 }
1486 return true;
1487}
1488
Keith Packard1519b992011-08-06 10:35:34 -07001489static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe, u32 val)
1491{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
1494
1495 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001496 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001497 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001498 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1499 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1500 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001501 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
1504 }
1505 return true;
1506}
1507
1508static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe, u32 val)
1510{
1511 if ((val & LVDS_PORT_EN) == 0)
1512 return false;
1513
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
1524static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1525 enum pipe pipe, u32 val)
1526{
1527 if ((val & ADPA_DAC_ENABLE) == 0)
1528 return false;
1529 if (HAS_PCH_CPT(dev_priv->dev)) {
1530 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1531 return false;
1532 } else {
1533 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1534 return false;
1535 }
1536 return true;
1537}
1538
Jesse Barnes291906f2011-02-02 12:28:03 -08001539static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001540 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001541{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001542 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001544 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001545 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001546
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001548 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001549 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001550}
1551
1552static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1553 enum pipe pipe, int reg)
1554{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001555 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001557 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001561 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001562 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001563}
1564
1565static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1566 enum pipe pipe)
1567{
1568 int reg;
1569 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
Keith Packardf0575e92011-07-25 22:12:43 -07001571 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001574
1575 reg = PCH_ADPA;
1576 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001577 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001579 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
1581 reg = PCH_LVDS;
1582 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Paulo Zanonie2debe92013-02-18 19:00:27 -03001587 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001590}
1591
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001592static void intel_init_dpio(struct drm_device *dev)
1593{
1594 struct drm_i915_private *dev_priv = dev->dev_private;
1595
1596 if (!IS_VALLEYVIEW(dev))
1597 return;
1598
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001599 /*
1600 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1601 * CHV x1 PHY (DP/HDMI D)
1602 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1603 */
1604 if (IS_CHERRYVIEW(dev)) {
1605 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1607 } else {
1608 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1609 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001610}
1611
Ville Syrjäläd288f652014-10-28 13:20:22 +02001612static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001613 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614{
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 struct drm_device *dev = crtc->base.dev;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001618 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001621
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001623 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1624
1625 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001626 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628
Daniel Vetter426115c2013-07-11 22:13:42 +02001629 I915_WRITE(reg, dpll);
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1634 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001637 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001638
1639 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001640 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001641 POSTING_READ(reg);
1642 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001643 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001646 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
1649}
1650
Ville Syrjäläd288f652014-10-28 13:20:22 +02001651static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001652 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001653{
1654 struct drm_device *dev = crtc->base.dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 int pipe = crtc->pipe;
1657 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 u32 tmp;
1659
1660 assert_pipe_disabled(dev_priv, crtc->pipe);
1661
1662 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1663
1664 mutex_lock(&dev_priv->dpio_lock);
1665
1666 /* Enable back the 10bit clock to display controller */
1667 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1668 tmp |= DPIO_DCLKP_EN;
1669 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1670
1671 /*
1672 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1673 */
1674 udelay(1);
1675
1676 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001677 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001678
1679 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001680 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681 DRM_ERROR("PLL %d failed to lock\n", pipe);
1682
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001684 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001685 POSTING_READ(DPLL_MD(pipe));
1686
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001687 mutex_unlock(&dev_priv->dpio_lock);
1688}
1689
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690static int intel_num_dvo_pipes(struct drm_device *dev)
1691{
1692 struct intel_crtc *crtc;
1693 int count = 0;
1694
1695 for_each_intel_crtc(dev, crtc)
1696 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001697 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001698
1699 return count;
1700}
1701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001703{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 struct drm_device *dev = crtc->base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001707 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001708
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001710
1711 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001712 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
1714 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715 if (IS_MOBILE(dev) && !IS_I830(dev))
1716 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718 /* Enable DVO 2x clock on both PLLs if necessary */
1719 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1720 /*
1721 * It appears to be important that we don't enable this
1722 * for the current pipe before otherwise configuring the
1723 * PLL. No idea how this should be handled if multiple
1724 * DVO outputs are enabled simultaneosly.
1725 */
1726 dpll |= DPLL_DVO_2X_MODE;
1727 I915_WRITE(DPLL(!crtc->pipe),
1728 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1729 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001730
1731 /* Wait for the clocks to stabilize. */
1732 POSTING_READ(reg);
1733 udelay(150);
1734
1735 if (INTEL_INFO(dev)->gen >= 4) {
1736 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001737 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001738 } else {
1739 /* The pixel multiplier can only be updated once the
1740 * DPLL is enabled and the clocks are stable.
1741 *
1742 * So write it again.
1743 */
1744 I915_WRITE(reg, dpll);
1745 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746
1747 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001751 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 POSTING_READ(reg);
1753 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001754 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 POSTING_READ(reg);
1756 udelay(150); /* wait for warmup */
1757}
1758
1759/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001760 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001761 * @dev_priv: i915 private structure
1762 * @pipe: pipe PLL to disable
1763 *
1764 * Disable the PLL for @pipe, making sure the pipe is off first.
1765 *
1766 * Note! This is for pre-ILK only.
1767 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001768static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001769{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001770 struct drm_device *dev = crtc->base.dev;
1771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 enum pipe pipe = crtc->pipe;
1773
1774 /* Disable DVO 2x clock on both PLLs if necessary */
1775 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001776 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001777 intel_num_dvo_pipes(dev) == 1) {
1778 I915_WRITE(DPLL(PIPE_B),
1779 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1780 I915_WRITE(DPLL(PIPE_A),
1781 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1782 }
1783
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001784 /* Don't disable pipe or pipe PLLs if needed */
1785 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1786 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787 return;
1788
1789 /* Make sure the pipe isn't still relying on us */
1790 assert_pipe_disabled(dev_priv, pipe);
1791
Daniel Vetter50b44a42013-06-05 13:34:33 +02001792 I915_WRITE(DPLL(pipe), 0);
1793 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794}
1795
Jesse Barnesf6071162013-10-01 10:41:38 -07001796static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1797{
1798 u32 val = 0;
1799
1800 /* Make sure the pipe isn't still relying on us */
1801 assert_pipe_disabled(dev_priv, pipe);
1802
Imre Deake5cbfbf2014-01-09 17:08:16 +02001803 /*
1804 * Leave integrated clock source and reference clock enabled for pipe B.
1805 * The latter is needed for VGA hotplug / manual detection.
1806 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001807 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001809 I915_WRITE(DPLL(pipe), val);
1810 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811
1812}
1813
1814static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1815{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001816 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001817 u32 val;
1818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Make sure the pipe isn't still relying on us */
1820 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001821
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001823 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 mutex_lock(&dev_priv->dpio_lock);
1830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
Ville Syrjälä61407f62014-05-27 16:32:55 +03001836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
Ville Syrjäläd7520482014-04-09 13:28:59 +03001847 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001848}
1849
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853{
1854 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 switch (dport->port) {
1858 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001861 break;
1862 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001864 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001865 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001870 break;
1871 default:
1872 BUG();
1873 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001874
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878}
1879
Daniel Vetterb14b1052014-04-24 23:55:13 +02001880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001886 if (WARN_ON(pll == NULL))
1887 return;
1888
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001889 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001899/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001900 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001908{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001912
Daniel Vetter87a875b2013-06-05 13:34:19 +02001913 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001914 return;
1915
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001916 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001918
Damien Lespiau74dd6922014-07-29 18:06:17 +01001919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001920 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001921 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001922
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (pll->active++) {
1924 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001926 return;
1927 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001928 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001933 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001935}
1936
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001938{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001942
Jesse Barnes92f25842011-01-04 15:09:34 -08001943 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001945 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001946 return;
1947
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001948 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001949 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Daniel Vetter46edb022013-06-05 13:34:12 +02001951 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1952 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001953 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954
Chris Wilson48da64a2012-05-13 20:16:12 +01001955 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001957 return;
1958 }
1959
Daniel Vettere9d69442013-06-05 13:34:15 +02001960 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001961 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001962 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964
Daniel Vetter46edb022013-06-05 13:34:12 +02001965 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001966 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001968
1969 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001972static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1973 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001974{
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001976 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001981 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001984 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001985 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001986
1987 /* FDI must be feeding us bits for PCH ports */
1988 assert_fdi_tx_enabled(dev_priv, pipe);
1989 assert_fdi_rx_enabled(dev_priv, pipe);
1990
Daniel Vetter23670b322012-11-01 09:15:30 +01001991 if (HAS_PCH_CPT(dev)) {
1992 /* Workaround: Set the timing override bit before enabling the
1993 * pch transcoder. */
1994 reg = TRANS_CHICKEN2(pipe);
1995 val = I915_READ(reg);
1996 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1997 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001998 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001999
Daniel Vetterab9412b2013-05-03 11:49:46 +02002000 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002001 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003
2004 if (HAS_PCH_IBX(dev_priv->dev)) {
2005 /*
2006 * make the BPC in transcoder be consistent with
2007 * that in pipeconf reg.
2008 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002009 val &= ~PIPECONF_BPC_MASK;
2010 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002011 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002012
2013 val &= ~TRANS_INTERLACE_MASK;
2014 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002015 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002016 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002017 val |= TRANS_LEGACY_INTERLACED_ILK;
2018 else
2019 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002020 else
2021 val |= TRANS_PROGRESSIVE;
2022
Jesse Barnes040484a2011-01-03 12:14:26 -08002023 I915_WRITE(reg, val | TRANS_ENABLE);
2024 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002025 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002026}
2027
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032
2033 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002034 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002037 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002040 /* Workaround: set timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
2044
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002045 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002046 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002047
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002048 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2049 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002050 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051 else
2052 val |= TRANS_PROGRESSIVE;
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 I915_WRITE(LPT_TRANSCONF, val);
2055 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002056 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002057}
2058
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002059static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002061{
Daniel Vetter23670b322012-11-01 09:15:30 +01002062 struct drm_device *dev = dev_priv->dev;
2063 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002064
2065 /* FDI relies on the transcoder */
2066 assert_fdi_tx_disabled(dev_priv, pipe);
2067 assert_fdi_rx_disabled(dev_priv, pipe);
2068
Jesse Barnes291906f2011-02-02 12:28:03 -08002069 /* Ports must be off as well */
2070 assert_pch_ports_disabled(dev_priv, pipe);
2071
Daniel Vetterab9412b2013-05-03 11:49:46 +02002072 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002073 val = I915_READ(reg);
2074 val &= ~TRANS_ENABLE;
2075 I915_WRITE(reg, val);
2076 /* wait for PCH transcoder off, transcoder state */
2077 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002078 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002079
2080 if (!HAS_PCH_IBX(dev)) {
2081 /* Workaround: Clear the timing override chicken bit again. */
2082 reg = TRANS_CHICKEN2(pipe);
2083 val = I915_READ(reg);
2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2085 I915_WRITE(reg, val);
2086 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002087}
2088
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002089static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002090{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 u32 val;
2092
Daniel Vetterab9412b2013-05-03 11:49:46 +02002093 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002094 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002095 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002097 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002098 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002099
2100 /* Workaround: clear timing override bit. */
2101 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002102 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002103 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002104}
2105
2106/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002107 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002108 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002113static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114{
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 struct drm_device *dev = crtc->base.dev;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2119 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002120 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 int reg;
2122 u32 val;
2123
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002124 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002125 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002126 assert_sprites_disabled(dev_priv, pipe);
2127
Paulo Zanoni681e5812012-12-06 11:12:38 -02002128 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002129 pch_transcoder = TRANSCODER_A;
2130 else
2131 pch_transcoder = pipe;
2132
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133 /*
2134 * A pipe without a PLL won't actually be able to drive bits from
2135 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2136 * need the check.
2137 */
Imre Deak50360402015-01-16 00:55:16 -08002138 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002139 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002140 assert_dsi_pll_enabled(dev_priv);
2141 else
2142 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002143 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002144 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002146 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002147 assert_fdi_tx_pll_enabled(dev_priv,
2148 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002149 }
2150 /* FIXME: assert CPU port conditions for SNB+ */
2151 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002153 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002156 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2157 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002158 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002159 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002160
2161 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002162 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163}
2164
2165/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002166 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002167 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169 * Disable the pipe of @crtc, making sure that various hardware
2170 * specific requirements are met, if applicable, e.g. plane
2171 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172 *
2173 * Will wait until the pipe has shut down before returning.
2174 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002178 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002179 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 int reg;
2181 u32 val;
2182
2183 /*
2184 * Make sure planes won't keep trying to pump pixels to us,
2185 * or we might hang the display.
2186 */
2187 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002188 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002189 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002191 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002192 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002193 if ((val & PIPECONF_ENABLE) == 0)
2194 return;
2195
Ville Syrjälä67adc642014-08-15 01:21:57 +03002196 /*
2197 * Double wide has implications for planes
2198 * so best keep it disabled when not needed.
2199 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002200 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 val &= ~PIPECONF_DOUBLE_WIDE;
2202
2203 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002204 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2205 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_ENABLE;
2207
2208 I915_WRITE(reg, val);
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002211}
2212
Keith Packardd74362c2011-07-28 14:47:14 -07002213/*
2214 * Plane regs are double buffered, going from enabled->disabled needs a
2215 * trigger in order to latch. The display address reg provides this.
2216 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002217void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2218 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002219{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002220 struct drm_device *dev = dev_priv->dev;
2221 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002222
2223 I915_WRITE(reg, I915_READ(reg));
2224 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002225}
2226
Jesse Barnesb24e7172011-01-04 15:09:30 -08002227/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002228 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002229 * @plane: plane to be enabled
2230 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002231 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002232 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002233 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002234static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2235 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002236{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002237 struct drm_device *dev = plane->dev;
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002240
2241 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002242 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002243 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002244
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002245 dev_priv->display.update_primary_plane(crtc, plane->fb,
2246 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002247}
2248
Chris Wilson693db182013-03-05 14:52:39 +00002249static bool need_vtd_wa(struct drm_device *dev)
2250{
2251#ifdef CONFIG_INTEL_IOMMU
2252 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2253 return true;
2254#endif
2255 return false;
2256}
2257
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002258unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2260 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 unsigned int tile_height;
2263 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 switch (fb_format_modifier) {
2266 case DRM_FORMAT_MOD_NONE:
2267 tile_height = 1;
2268 break;
2269 case I915_FORMAT_MOD_X_TILED:
2270 tile_height = IS_GEN2(dev) ? 16 : 8;
2271 break;
2272 case I915_FORMAT_MOD_Y_TILED:
2273 tile_height = 32;
2274 break;
2275 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002276 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2277 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002278 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002279 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002280 tile_height = 64;
2281 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002282 case 2:
2283 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002284 tile_height = 32;
2285 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002286 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002287 tile_height = 16;
2288 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002289 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002290 WARN_ONCE(1,
2291 "128-bit pixels are not supported for display!");
2292 tile_height = 16;
2293 break;
2294 }
2295 break;
2296 default:
2297 MISSING_CASE(fb_format_modifier);
2298 tile_height = 1;
2299 break;
2300 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002301
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002302 return tile_height;
2303}
2304
2305unsigned int
2306intel_fb_align_height(struct drm_device *dev, unsigned int height,
2307 uint32_t pixel_format, uint64_t fb_format_modifier)
2308{
2309 return ALIGN(height, intel_tile_height(dev, pixel_format,
2310 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002311}
2312
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313static int
2314intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2315 const struct drm_plane_state *plane_state)
2316{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002317 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002318
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002319 *view = i915_ggtt_view_normal;
2320
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002321 if (!plane_state)
2322 return 0;
2323
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002324 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002325 return 0;
2326
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002327 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002328
2329 info->height = fb->height;
2330 info->pixel_format = fb->pixel_format;
2331 info->pitch = fb->pitches[0];
2332 info->fb_modifier = fb->modifier[0];
2333
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002334 return 0;
2335}
2336
Chris Wilson127bd2a2010-07-23 23:32:05 +01002337int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002338intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2339 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002340 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002341 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002343 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002344 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002345 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002346 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 u32 alignment;
2348 int ret;
2349
Matt Roperebcdd392014-07-09 16:22:11 -07002350 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2351
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002352 switch (fb->modifier[0]) {
2353 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002354 if (INTEL_INFO(dev)->gen >= 9)
2355 alignment = 256 * 1024;
2356 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002357 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002358 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002359 alignment = 4 * 1024;
2360 else
2361 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002362 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002363 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002364 if (INTEL_INFO(dev)->gen >= 9)
2365 alignment = 256 * 1024;
2366 else {
2367 /* pin() will align the object as required by fence */
2368 alignment = 0;
2369 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002370 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002371 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002372 case I915_FORMAT_MOD_Yf_TILED:
2373 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2374 "Y tiling bo slipped through, driver bug!\n"))
2375 return -EINVAL;
2376 alignment = 1 * 1024 * 1024;
2377 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002378 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002379 MISSING_CASE(fb->modifier[0]);
2380 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381 }
2382
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002383 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2384 if (ret)
2385 return ret;
2386
Chris Wilson693db182013-03-05 14:52:39 +00002387 /* Note that the w/a also requires 64 PTE of padding following the
2388 * bo. We currently fill all unused PTE with the shadow page and so
2389 * we should always have valid PTE following the scanout preventing
2390 * the VT-d warning.
2391 */
2392 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2393 alignment = 256 * 1024;
2394
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002395 /*
2396 * Global gtt pte registers are special registers which actually forward
2397 * writes to a chunk of system memory. Which means that there is no risk
2398 * that the register values disappear as soon as we call
2399 * intel_runtime_pm_put(), so it is correct to wrap only the
2400 * pin/unpin/fence and not more.
2401 */
2402 intel_runtime_pm_get(dev_priv);
2403
Chris Wilsonce453d82011-02-21 14:43:56 +00002404 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002405 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002406 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002407 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002408 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409
2410 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2411 * fence, whereas 965+ only requires a fence if using
2412 * framebuffer compression. For simplicity, we always install
2413 * a fence as the cost is not that onerous.
2414 */
Chris Wilson06d98132012-04-17 15:31:24 +01002415 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002416 if (ret)
2417 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002419 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002420
Chris Wilsonce453d82011-02-21 14:43:56 +00002421 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002423 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002424
2425err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002426 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002427err_interruptible:
2428 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
2438 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439
Matt Roperebcdd392014-07-09 16:22:11 -07002440 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2441
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2443 WARN_ONCE(ret, "Couldn't get view from plane state!");
2444
Chris Wilson1690e1e2011-12-14 13:57:08 +01002445 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002451unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2452 unsigned int tiling_mode,
2453 unsigned int cpp,
2454 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455{
Chris Wilsonbc752862013-02-21 20:04:31 +00002456 if (tiling_mode != I915_TILING_NONE) {
2457 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 tile_rows = *y / 8;
2460 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 tiles = *x / (512/cpp);
2463 *x %= 512/cpp;
2464
2465 return tile_rows * pitch * 8 + tiles * 4096;
2466 } else {
2467 unsigned int offset;
2468
2469 offset = *y * pitch + *x * cpp;
2470 *y = 0;
2471 *x = (offset & 4095) / cpp;
2472 return offset & -4096;
2473 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002474}
2475
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002476static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002477{
2478 switch (format) {
2479 case DISPPLANE_8BPP:
2480 return DRM_FORMAT_C8;
2481 case DISPPLANE_BGRX555:
2482 return DRM_FORMAT_XRGB1555;
2483 case DISPPLANE_BGRX565:
2484 return DRM_FORMAT_RGB565;
2485 default:
2486 case DISPPLANE_BGRX888:
2487 return DRM_FORMAT_XRGB8888;
2488 case DISPPLANE_RGBX888:
2489 return DRM_FORMAT_XBGR8888;
2490 case DISPPLANE_BGRX101010:
2491 return DRM_FORMAT_XRGB2101010;
2492 case DISPPLANE_RGBX101010:
2493 return DRM_FORMAT_XBGR2101010;
2494 }
2495}
2496
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002497static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2498{
2499 switch (format) {
2500 case PLANE_CTL_FORMAT_RGB_565:
2501 return DRM_FORMAT_RGB565;
2502 default:
2503 case PLANE_CTL_FORMAT_XRGB_8888:
2504 if (rgb_order) {
2505 if (alpha)
2506 return DRM_FORMAT_ABGR8888;
2507 else
2508 return DRM_FORMAT_XBGR8888;
2509 } else {
2510 if (alpha)
2511 return DRM_FORMAT_ARGB8888;
2512 else
2513 return DRM_FORMAT_XRGB8888;
2514 }
2515 case PLANE_CTL_FORMAT_XRGB_2101010:
2516 if (rgb_order)
2517 return DRM_FORMAT_XBGR2101010;
2518 else
2519 return DRM_FORMAT_XRGB2101010;
2520 }
2521}
2522
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002523static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002524intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2525 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002526{
2527 struct drm_device *dev = crtc->base.dev;
2528 struct drm_i915_gem_object *obj = NULL;
2529 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002530 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2532 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2533 PAGE_SIZE);
2534
2535 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Chris Wilsonff2652e2014-03-10 08:07:02 +00002537 if (plane_config->size == 0)
2538 return false;
2539
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2541 base_aligned,
2542 base_aligned,
2543 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau49af4492015-01-20 12:51:44 +00002547 obj->tiling_mode = plane_config->tiling;
2548 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 mode_cmd.pixel_format = fb->pixel_format;
2552 mode_cmd.width = fb->width;
2553 mode_cmd.height = fb->height;
2554 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002555 mode_cmd.modifier[0] = fb->modifier[0];
2556 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557
2558 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002559 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 DRM_DEBUG_KMS("intel fb init failed\n");
2562 goto out_unref_obj;
2563 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565
Daniel Vetterf6936e22015-03-26 12:17:05 +01002566 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568
2569out_unref_obj:
2570 drm_gem_object_unreference(&obj->base);
2571 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572 return false;
2573}
2574
Matt Roperafd65eb2015-02-03 13:10:04 -08002575/* Update plane->state->fb to match plane->fb after driver-internal updates */
2576static void
2577update_state_fb(struct drm_plane *plane)
2578{
2579 if (plane->fb == plane->state->fb)
2580 return;
2581
2582 if (plane->state->fb)
2583 drm_framebuffer_unreference(plane->state->fb);
2584 plane->state->fb = plane->fb;
2585 if (plane->state->fb)
2586 drm_framebuffer_reference(plane->state->fb);
2587}
2588
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002589static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2591 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592{
2593 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 struct drm_crtc *c;
2596 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002597 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 struct drm_plane *primary = intel_crtc->base.primary;
2599 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
Damien Lespiau2d140302015-02-05 17:22:18 +00002601 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602 return;
2603
Daniel Vetterf6936e22015-03-26 12:17:05 +01002604 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002605 fb = &plane_config->fb->base;
2606 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002607 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608
Damien Lespiau2d140302015-02-05 17:22:18 +00002609 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610
2611 /*
2612 * Failed to alloc the obj, check to see if we should share
2613 * an fb with another CRTC instead
2614 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002615 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 i = to_intel_crtc(c);
2617
2618 if (c == &intel_crtc->base)
2619 continue;
2620
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002622 continue;
2623
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 fb = c->primary->fb;
2625 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002626 continue;
2627
Daniel Vetter88595ac2015-03-26 12:42:24 +01002628 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630 drm_framebuffer_reference(fb);
2631 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002632 }
2633 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002634
2635 return;
2636
2637valid_fb:
2638 obj = intel_fb_obj(fb);
2639 if (obj->tiling_mode != I915_TILING_NONE)
2640 dev_priv->preserve_bios_swizzle = true;
2641
2642 primary->fb = fb;
2643 primary->state->crtc = &intel_crtc->base;
2644 primary->crtc = &intel_crtc->base;
2645 update_state_fb(primary);
2646 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002647}
2648
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002649static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2650 struct drm_framebuffer *fb,
2651 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002652{
2653 struct drm_device *dev = crtc->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002656 struct drm_plane *primary = crtc->primary;
2657 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002658 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002659 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002660 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002661 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002662 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302663 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002664
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002665 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002666 I915_WRITE(reg, 0);
2667 if (INTEL_INFO(dev)->gen >= 4)
2668 I915_WRITE(DSPSURF(plane), 0);
2669 else
2670 I915_WRITE(DSPADDR(plane), 0);
2671 POSTING_READ(reg);
2672 return;
2673 }
2674
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675 obj = intel_fb_obj(fb);
2676 if (WARN_ON(obj == NULL))
2677 return;
2678
2679 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2680
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 dspcntr = DISPPLANE_GAMMA_ENABLE;
2682
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002683 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684
2685 if (INTEL_INFO(dev)->gen < 4) {
2686 if (intel_crtc->pipe == PIPE_B)
2687 dspcntr |= DISPPLANE_SEL_PIPE_B;
2688
2689 /* pipesrc and dspsize control the size that is scaled from,
2690 * which should always be the user's requested size.
2691 */
2692 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002696 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2697 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002698 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2699 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002700 I915_WRITE(PRIMPOS(plane), 0);
2701 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 }
2703
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 switch (fb->pixel_format) {
2705 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002706 dspcntr |= DISPPLANE_8BPP;
2707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_RGB565:
2712 dspcntr |= DISPPLANE_BGRX565;
2713 break;
2714 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_BGRX888;
2716 break;
2717 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_RGBX888;
2719 break;
2720 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_BGRX101010;
2722 break;
2723 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002725 break;
2726 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002727 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002728 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 if (INTEL_INFO(dev)->gen >= 4 &&
2731 obj->tiling_mode != I915_TILING_NONE)
2732 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002734 if (IS_G4X(dev))
2735 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2736
Ville Syrjäläb98971272014-08-27 16:51:22 +03002737 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002738
Daniel Vetterc2c75132012-07-05 12:17:30 +02002739 if (INTEL_INFO(dev)->gen >= 4) {
2740 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002741 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002742 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002743 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002744 linear_offset -= intel_crtc->dspaddr_offset;
2745 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002746 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002747 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002748
Matt Roper8e7d6882015-01-21 16:35:41 -08002749 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302750 dspcntr |= DISPPLANE_ROTATE_180;
2751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002752 x += (intel_crtc->config->pipe_src_w - 1);
2753 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302754
2755 /* Finding the last pixel of the last line of the display
2756 data and adding to linear_offset*/
2757 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002758 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2759 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302760 }
2761
2762 I915_WRITE(reg, dspcntr);
2763
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002764 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002765 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002766 I915_WRITE(DSPSURF(plane),
2767 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002769 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002771 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773}
2774
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002775static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2776 struct drm_framebuffer *fb,
2777 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778{
2779 struct drm_device *dev = crtc->dev;
2780 struct drm_i915_private *dev_priv = dev->dev_private;
2781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002782 struct drm_plane *primary = crtc->primary;
2783 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002784 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002787 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002788 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302789 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002791 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002792 I915_WRITE(reg, 0);
2793 I915_WRITE(DSPSURF(plane), 0);
2794 POSTING_READ(reg);
2795 return;
2796 }
2797
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002798 obj = intel_fb_obj(fb);
2799 if (WARN_ON(obj == NULL))
2800 return;
2801
2802 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2803
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002804 dspcntr = DISPPLANE_GAMMA_ENABLE;
2805
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002806 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002807
2808 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2809 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2810
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 switch (fb->pixel_format) {
2812 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813 dspcntr |= DISPPLANE_8BPP;
2814 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 case DRM_FORMAT_RGB565:
2816 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_BGRX888;
2820 break;
2821 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 dspcntr |= DISPPLANE_RGBX888;
2823 break;
2824 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 dspcntr |= DISPPLANE_BGRX101010;
2826 break;
2827 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829 break;
2830 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002831 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 }
2833
2834 if (obj->tiling_mode != I915_TILING_NONE)
2835 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002837 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002838 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839
Ville Syrjäläb98971272014-08-27 16:51:22 +03002840 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002841 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002842 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002843 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002844 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002846 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302847 dspcntr |= DISPPLANE_ROTATE_180;
2848
2849 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002850 x += (intel_crtc->config->pipe_src_w - 1);
2851 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302852
2853 /* Finding the last pixel of the last line of the display
2854 data and adding to linear_offset*/
2855 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002856 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2857 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302858 }
2859 }
2860
2861 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002862
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002863 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002864 I915_WRITE(DSPSURF(plane),
2865 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002866 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002867 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2868 } else {
2869 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2870 I915_WRITE(DSPLINOFF(plane), linear_offset);
2871 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002872 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873}
2874
Damien Lespiaub3218032015-02-27 11:15:18 +00002875u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2876 uint32_t pixel_format)
2877{
2878 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2879
2880 /*
2881 * The stride is either expressed as a multiple of 64 bytes
2882 * chunks for linear buffers or in number of tiles for tiled
2883 * buffers.
2884 */
2885 switch (fb_modifier) {
2886 case DRM_FORMAT_MOD_NONE:
2887 return 64;
2888 case I915_FORMAT_MOD_X_TILED:
2889 if (INTEL_INFO(dev)->gen == 2)
2890 return 128;
2891 return 512;
2892 case I915_FORMAT_MOD_Y_TILED:
2893 /* No need to check for old gens and Y tiling since this is
2894 * about the display engine and those will be blocked before
2895 * we get here.
2896 */
2897 return 128;
2898 case I915_FORMAT_MOD_Yf_TILED:
2899 if (bits_per_pixel == 8)
2900 return 64;
2901 else
2902 return 128;
2903 default:
2904 MISSING_CASE(fb_modifier);
2905 return 64;
2906 }
2907}
2908
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002909unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2910 struct drm_i915_gem_object *obj)
2911{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002912 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002913
2914 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002915 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002916
2917 return i915_gem_obj_ggtt_offset_view(obj, view);
2918}
2919
Chandra Kondurua1b22782015-04-07 15:28:45 -07002920/*
2921 * This function detaches (aka. unbinds) unused scalers in hardware
2922 */
2923void skl_detach_scalers(struct intel_crtc *intel_crtc)
2924{
2925 struct drm_device *dev;
2926 struct drm_i915_private *dev_priv;
2927 struct intel_crtc_scaler_state *scaler_state;
2928 int i;
2929
2930 if (!intel_crtc || !intel_crtc->config)
2931 return;
2932
2933 dev = intel_crtc->base.dev;
2934 dev_priv = dev->dev_private;
2935 scaler_state = &intel_crtc->config->scaler_state;
2936
2937 /* loop through and disable scalers that aren't in use */
2938 for (i = 0; i < intel_crtc->num_scalers; i++) {
2939 if (!scaler_state->scalers[i].in_use) {
2940 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2941 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2942 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2943 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2944 intel_crtc->base.base.id, intel_crtc->pipe, i);
2945 }
2946 }
2947}
2948
Chandra Konduru6156a452015-04-27 13:48:39 -07002949u32 skl_plane_ctl_format(uint32_t pixel_format)
2950{
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002952 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002959 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 /*
2961 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2962 * to be already pre-multiplied. We need to add a knob (or a different
2963 * DRM_FORMAT) for user-space to configure that.
2964 */
2965 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002984 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002986
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988}
2989
2990u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2991{
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 switch (fb_modifier) {
2993 case DRM_FORMAT_MOD_NONE:
2994 break;
2995 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 default:
3002 MISSING_CASE(fb_modifier);
3003 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003004
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006}
3007
3008u32 skl_plane_ctl_rotation(unsigned int rotation)
3009{
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 switch (rotation) {
3011 case BIT(DRM_ROTATE_0):
3012 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303013 /*
3014 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3015 * while i915 HW rotation is clockwise, thats why this swapping.
3016 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303018 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303022 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 default:
3024 MISSING_CASE(rotation);
3025 }
3026
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003027 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028}
3029
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030static void skylake_update_primary_plane(struct drm_crtc *crtc,
3031 struct drm_framebuffer *fb,
3032 int x, int y)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003037 struct drm_plane *plane = crtc->primary;
3038 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003039 struct drm_i915_gem_object *obj;
3040 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041 u32 plane_ctl, stride_div, stride;
3042 u32 tile_height, plane_offset, plane_size;
3043 unsigned int rotation;
3044 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003045 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 struct intel_crtc_state *crtc_state = intel_crtc->config;
3047 struct intel_plane_state *plane_state;
3048 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3049 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3050 int scaler_id = -1;
3051
Chandra Konduru6156a452015-04-27 13:48:39 -07003052 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003053
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003054 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003055 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3056 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3057 POSTING_READ(PLANE_CTL(pipe, 0));
3058 return;
3059 }
3060
3061 plane_ctl = PLANE_CTL_ENABLE |
3062 PLANE_CTL_PIPE_GAMMA_ENABLE |
3063 PLANE_CTL_PIPE_CSC_ENABLE;
3064
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3066 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003067 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303068
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303069 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003071
Damien Lespiaub3218032015-02-27 11:15:18 +00003072 obj = intel_fb_obj(fb);
3073 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3074 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3076
Chandra Konduru6156a452015-04-27 13:48:39 -07003077 /*
3078 * FIXME: intel_plane_state->src, dst aren't set when transitional
3079 * update_plane helpers are called from legacy paths.
3080 * Once full atomic crtc is available, below check can be avoided.
3081 */
3082 if (drm_rect_width(&plane_state->src)) {
3083 scaler_id = plane_state->scaler_id;
3084 src_x = plane_state->src.x1 >> 16;
3085 src_y = plane_state->src.y1 >> 16;
3086 src_w = drm_rect_width(&plane_state->src) >> 16;
3087 src_h = drm_rect_height(&plane_state->src) >> 16;
3088 dst_x = plane_state->dst.x1;
3089 dst_y = plane_state->dst.y1;
3090 dst_w = drm_rect_width(&plane_state->dst);
3091 dst_h = drm_rect_height(&plane_state->dst);
3092
3093 WARN_ON(x != src_x || y != src_y);
3094 } else {
3095 src_w = intel_crtc->config->pipe_src_w;
3096 src_h = intel_crtc->config->pipe_src_h;
3097 }
3098
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099 if (intel_rotation_90_or_270(rotation)) {
3100 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003101 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 fb->modifier[0]);
3103 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003104 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 } else {
3108 stride = fb->pitches[0] / stride_div;
3109 x_offset = x;
3110 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003111 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 }
3113 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003114
Damien Lespiau70d21f02013-07-03 21:06:04 +01003115 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3117 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3118 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003119
3120 if (scaler_id >= 0) {
3121 uint32_t ps_ctrl = 0;
3122
3123 WARN_ON(!dst_w || !dst_h);
3124 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3125 crtc_state->scaler_state.scalers[scaler_id].mode;
3126 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3127 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3128 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3129 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3130 I915_WRITE(PLANE_POS(pipe, 0), 0);
3131 } else {
3132 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3133 }
3134
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003135 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003136
3137 POSTING_READ(PLANE_SURF(pipe, 0));
3138}
3139
Jesse Barnes17638cd2011-06-24 12:19:23 -07003140/* Assume fb object is pinned & idle & fenced and just update base pointers */
3141static int
3142intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3143 int x, int y, enum mode_set_atomic state)
3144{
3145 struct drm_device *dev = crtc->dev;
3146 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003147
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003148 if (dev_priv->display.disable_fbc)
3149 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003150
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003151 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3152
3153 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003154}
3155
Ville Syrjälä75147472014-11-24 18:28:11 +02003156static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003157{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003158 struct drm_crtc *crtc;
3159
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003160 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3162 enum plane plane = intel_crtc->plane;
3163
3164 intel_prepare_page_flip(dev, plane);
3165 intel_finish_page_flip_plane(dev, plane);
3166 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003167}
3168
3169static void intel_update_primary_planes(struct drm_device *dev)
3170{
3171 struct drm_i915_private *dev_priv = dev->dev_private;
3172 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003173
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003174 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3176
Rob Clark51fd3712013-11-19 12:10:12 -05003177 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003178 /*
3179 * FIXME: Once we have proper support for primary planes (and
3180 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003181 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003182 */
Matt Roperf4510a22014-04-01 15:22:40 -07003183 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003184 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003185 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003186 crtc->x,
3187 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003188 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189 }
3190}
3191
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003192void intel_crtc_reset(struct intel_crtc *crtc)
3193{
3194 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3195
3196 if (!crtc->active)
3197 return;
3198
3199 intel_crtc_disable_planes(&crtc->base);
3200 dev_priv->display.crtc_disable(&crtc->base);
3201 dev_priv->display.crtc_enable(&crtc->base);
3202 intel_crtc_enable_planes(&crtc->base);
3203}
3204
Ville Syrjälä75147472014-11-24 18:28:11 +02003205void intel_prepare_reset(struct drm_device *dev)
3206{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003207 struct drm_i915_private *dev_priv = to_i915(dev);
3208 struct intel_crtc *crtc;
3209
Ville Syrjälä75147472014-11-24 18:28:11 +02003210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3216 return;
3217
3218 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003219
3220 /*
3221 * Disabling the crtcs gracefully seems nicer. Also the
3222 * g33 docs say we should at least disable all the planes.
3223 */
3224 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03003225 if (!crtc->active)
3226 continue;
3227
3228 intel_crtc_disable_planes(&crtc->base);
3229 dev_priv->display.crtc_disable(&crtc->base);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003230 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
3255 */
3256 intel_update_primary_planes(dev);
3257 return;
3258 }
3259
3260 /*
3261 * The display has been reset as well,
3262 * so need a full re-initialization.
3263 */
3264 intel_runtime_pm_disable_interrupts(dev_priv);
3265 intel_runtime_pm_enable_interrupts(dev_priv);
3266
3267 intel_modeset_init_hw(dev);
3268
3269 spin_lock_irq(&dev_priv->irq_lock);
3270 if (dev_priv->display.hpd_irq_setup)
3271 dev_priv->display.hpd_irq_setup(dev);
3272 spin_unlock_irq(&dev_priv->irq_lock);
3273
3274 intel_modeset_setup_hw_state(dev, true);
3275
3276 intel_hpd_init(dev_priv);
3277
3278 drm_modeset_unlock_all(dev);
3279}
3280
Chris Wilson2e2f3512015-04-27 13:41:14 +01003281static void
Chris Wilson14667a42012-04-03 17:58:35 +01003282intel_finish_fb(struct drm_framebuffer *old_fb)
3283{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003284 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003285 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003286 bool was_interruptible = dev_priv->mm.interruptible;
3287 int ret;
3288
Chris Wilson14667a42012-04-03 17:58:35 +01003289 /* Big Hammer, we also need to ensure that any pending
3290 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3291 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003292 * framebuffer. Note that we rely on userspace rendering
3293 * into the buffer attached to the pipe they are waiting
3294 * on. If not, userspace generates a GPU hang with IPEHR
3295 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003296 *
3297 * This should only fail upon a hung GPU, in which case we
3298 * can safely continue.
3299 */
3300 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003301 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003302 dev_priv->mm.interruptible = was_interruptible;
3303
Chris Wilson2e2f3512015-04-27 13:41:14 +01003304 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003305}
3306
Chris Wilson7d5e3792014-03-04 13:15:08 +00003307static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3308{
3309 struct drm_device *dev = crtc->dev;
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003312 bool pending;
3313
3314 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3315 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3316 return false;
3317
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003318 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003319 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003320 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003321
3322 return pending;
3323}
3324
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325static void intel_update_pipe_size(struct intel_crtc *crtc)
3326{
3327 struct drm_device *dev = crtc->base.dev;
3328 struct drm_i915_private *dev_priv = dev->dev_private;
3329 const struct drm_display_mode *adjusted_mode;
3330
3331 if (!i915.fastboot)
3332 return;
3333
3334 /*
3335 * Update pipe size and adjust fitter if needed: the reason for this is
3336 * that in compute_mode_changes we check the native mode (not the pfit
3337 * mode) to see if we can flip rather than do a full mode set. In the
3338 * fastboot case, we'll flip, but if we don't update the pipesrc and
3339 * pfit state, we'll end up with a big fb scanned out into the wrong
3340 * sized surface.
3341 *
3342 * To fix this properly, we need to hoist the checks up into
3343 * compute_mode_changes (or above), check the actual pfit state and
3344 * whether the platform allows pfit disable with pipe active, and only
3345 * then update the pipesrc and pfit state, even on the flip path.
3346 */
3347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003348 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003349
3350 I915_WRITE(PIPESRC(crtc->pipe),
3351 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3352 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003353 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003354 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3355 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003356 I915_WRITE(PF_CTL(crtc->pipe), 0);
3357 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3358 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3359 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003360 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3361 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003362}
3363
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003364static void intel_fdi_normal_train(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3369 int pipe = intel_crtc->pipe;
3370 u32 reg, temp;
3371
3372 /* enable normal train */
3373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003375 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003376 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3377 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003378 } else {
3379 temp &= ~FDI_LINK_TRAIN_NONE;
3380 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003381 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003382 I915_WRITE(reg, temp);
3383
3384 reg = FDI_RX_CTL(pipe);
3385 temp = I915_READ(reg);
3386 if (HAS_PCH_CPT(dev)) {
3387 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3388 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3389 } else {
3390 temp &= ~FDI_LINK_TRAIN_NONE;
3391 temp |= FDI_LINK_TRAIN_NONE;
3392 }
3393 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3394
3395 /* wait one idle pattern time */
3396 POSTING_READ(reg);
3397 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003398
3399 /* IVB wants error correction enabled */
3400 if (IS_IVYBRIDGE(dev))
3401 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3402 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003403}
3404
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405/* The FDI link training functions for ILK/Ibexpeak. */
3406static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3407{
3408 struct drm_device *dev = crtc->dev;
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3411 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003414 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003415 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003416
Adam Jacksone1a44742010-06-25 15:32:14 -04003417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_RX_IMR(pipe);
3420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003421 temp &= ~FDI_RX_SYMBOL_LOCK;
3422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp);
3424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 udelay(150);
3426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 reg = FDI_TX_CTL(pipe);
3429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 temp &= ~FDI_LINK_TRAIN_NONE;
3433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_CTL(pipe);
3437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3441
3442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 udelay(150);
3444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003449
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3454
3455 if ((temp & FDI_RX_BIT_LOCK)) {
3456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 break;
3459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463
3464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_TX_CTL(pipe);
3466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 temp &= ~FDI_LINK_TRAIN_NONE;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 reg = FDI_RX_CTL(pipe);
3472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 temp &= ~FDI_LINK_TRAIN_NONE;
3474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003475 I915_WRITE(reg, temp);
3476
3477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 udelay(150);
3479
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3484
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493
3494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496}
3497
Akshay Joshi0206e352011-08-16 15:34:10 -04003498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3503};
3504
3505/* The FDI link training functions for SNB/Cougarpoint. */
3506static void gen6_fdi_link_train(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513
Adam Jacksone1a44742010-06-25 15:32:14 -04003514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 reg = FDI_RX_IMR(pipe);
3517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003518 temp &= ~FDI_RX_SYMBOL_LOCK;
3519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 I915_WRITE(reg, temp);
3521
3522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003523 udelay(150);
3524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3533 /* SNB-B */
3534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536
Daniel Vetterd74cf322012-10-26 10:58:13 +02003537 I915_WRITE(FDI_RX_MISC(pipe),
3538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3539
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 if (HAS_PCH_CPT(dev)) {
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3545 } else {
3546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3550
3551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 udelay(150);
3553
Akshay Joshi0206e352011-08-16 15:34:10 -04003554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
3560
3561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 udelay(500);
3563
Sean Paulfa37d392012-03-02 12:53:39 -05003564 for (retry = 0; retry < 5; retry++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568 if (temp & FDI_RX_BIT_LOCK) {
3569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3570 DRM_DEBUG_KMS("FDI train 1 done.\n");
3571 break;
3572 }
3573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 }
Sean Paulfa37d392012-03-02 12:53:39 -05003575 if (retry < 5)
3576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 }
3578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580
3581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 if (IS_GEN6(dev)) {
3587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3588 /* SNB-B */
3589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 reg = FDI_RX_CTL(pipe);
3594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 if (HAS_PCH_CPT(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3598 } else {
3599 temp &= ~FDI_LINK_TRAIN_NONE;
3600 temp |= FDI_LINK_TRAIN_PATTERN_2;
3601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605 udelay(150);
3606
Akshay Joshi0206e352011-08-16 15:34:10 -04003607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 I915_WRITE(reg, temp);
3613
3614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 udelay(500);
3616
Sean Paulfa37d392012-03-02 12:53:39 -05003617 for (retry = 0; retry < 5; retry++) {
3618 reg = FDI_RX_IIR(pipe);
3619 temp = I915_READ(reg);
3620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3621 if (temp & FDI_RX_SYMBOL_LOCK) {
3622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3623 DRM_DEBUG_KMS("FDI train 2 done.\n");
3624 break;
3625 }
3626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003627 }
Sean Paulfa37d392012-03-02 12:53:39 -05003628 if (retry < 5)
3629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003630 }
3631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003633
3634 DRM_DEBUG_KMS("FDI train done.\n");
3635}
3636
Jesse Barnes357555c2011-04-28 15:09:55 -07003637/* Manual link training for Ivy Bridge A0 parts */
3638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003645
3646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3647 for train result */
3648 reg = FDI_RX_IMR(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_RX_SYMBOL_LOCK;
3651 temp &= ~FDI_RX_BIT_LOCK;
3652 I915_WRITE(reg, temp);
3653
3654 POSTING_READ(reg);
3655 udelay(150);
3656
Daniel Vetter01a415f2012-10-27 15:58:40 +02003657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3658 I915_READ(FDI_RX_IIR(pipe)));
3659
Jesse Barnes139ccd32013-08-19 11:04:55 -07003660 /* Try each vswing and preemphasis setting twice before moving on */
3661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3662 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3666 temp &= ~FDI_TX_ENABLE;
3667 I915_WRITE(reg, temp);
3668
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_AUTO;
3672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp &= ~FDI_RX_ENABLE;
3674 I915_WRITE(reg, temp);
3675
3676 /* enable CPU FDI TX and PCH FDI RX */
3677 reg = FDI_TX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003683 temp |= snb_b_fdi_train_param[j/2];
3684 temp |= FDI_COMPOSITE_SYNC;
3685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3686
3687 I915_WRITE(FDI_RX_MISC(pipe),
3688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3689
3690 reg = FDI_RX_CTL(pipe);
3691 temp = I915_READ(reg);
3692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3693 temp |= FDI_COMPOSITE_SYNC;
3694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3695
3696 POSTING_READ(reg);
3697 udelay(1); /* should be 0.5us */
3698
3699 for (i = 0; i < 4; i++) {
3700 reg = FDI_RX_IIR(pipe);
3701 temp = I915_READ(reg);
3702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3703
3704 if (temp & FDI_RX_BIT_LOCK ||
3705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3708 i);
3709 break;
3710 }
3711 udelay(1); /* should be 0.5us */
3712 }
3713 if (i == 4) {
3714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3715 continue;
3716 }
3717
3718 /* Train 2 */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3723 I915_WRITE(reg, temp);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 I915_WRITE(reg, temp);
3730
3731 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003733
Jesse Barnes139ccd32013-08-19 11:04:55 -07003734 for (i = 0; i < 4; i++) {
3735 reg = FDI_RX_IIR(pipe);
3736 temp = I915_READ(reg);
3737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739 if (temp & FDI_RX_SYMBOL_LOCK ||
3740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3743 i);
3744 goto train_done;
3745 }
3746 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003747 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003748 if (i == 4)
3749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003750 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003751
Jesse Barnes139ccd32013-08-19 11:04:55 -07003752train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003753 DRM_DEBUG_KMS("FDI train done.\n");
3754}
3755
Daniel Vetter88cefb62012-08-12 19:27:14 +02003756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003757{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003758 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003762
Jesse Barnesc64e3112010-09-10 11:27:03 -07003763
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3771
3772 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003773 udelay(200);
3774
3775 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp | FDI_PCDCLK);
3778
3779 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 udelay(200);
3781
Paulo Zanoni20749732012-11-23 15:30:38 -02003782 /* Enable CPU FDI TX PLL, always on for Ironlake */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003787
Paulo Zanoni20749732012-11-23 15:30:38 -02003788 POSTING_READ(reg);
3789 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 }
3791}
3792
Daniel Vetter88cefb62012-08-12 19:27:14 +02003793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3794{
3795 struct drm_device *dev = intel_crtc->base.dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 int pipe = intel_crtc->pipe;
3798 u32 reg, temp;
3799
3800 /* Switch from PCDclk to Rawclk */
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3804
3805 /* Disable CPU FDI TX PLL */
3806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 reg = FDI_RX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3816
3817 /* Wait for the clocks to turn off. */
3818 POSTING_READ(reg);
3819 udelay(100);
3820}
3821
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822static void ironlake_fdi_disable(struct drm_crtc *crtc)
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3827 int pipe = intel_crtc->pipe;
3828 u32 reg, temp;
3829
3830 /* disable CPU FDI tx and PCH FDI rx */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3834 POSTING_READ(reg);
3835
3836 reg = FDI_RX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3841
3842 POSTING_READ(reg);
3843 udelay(100);
3844
3845 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003846 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003848
3849 /* still set train pattern 1 */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 I915_WRITE(reg, temp);
3855
3856 reg = FDI_RX_CTL(pipe);
3857 temp = I915_READ(reg);
3858 if (HAS_PCH_CPT(dev)) {
3859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861 } else {
3862 temp &= ~FDI_LINK_TRAIN_NONE;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864 }
3865 /* BPC in FDI rx is consistent with that in PIPECONF */
3866 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003867 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003868 I915_WRITE(reg, temp);
3869
3870 POSTING_READ(reg);
3871 udelay(100);
3872}
3873
Chris Wilson5dce5b932014-01-20 10:17:36 +00003874bool intel_has_pending_fb_unpin(struct drm_device *dev)
3875{
3876 struct intel_crtc *crtc;
3877
3878 /* Note that we don't need to be called with mode_config.lock here
3879 * as our list of CRTC objects is static for the lifetime of the
3880 * device and so cannot disappear as we iterate. Similarly, we can
3881 * happily treat the predicates as racy, atomic checks as userspace
3882 * cannot claim and pin a new fb without at least acquring the
3883 * struct_mutex and so serialising with us.
3884 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003885 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003886 if (atomic_read(&crtc->unpin_work_count) == 0)
3887 continue;
3888
3889 if (crtc->unpin_work)
3890 intel_wait_for_vblank(dev, crtc->pipe);
3891
3892 return true;
3893 }
3894
3895 return false;
3896}
3897
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003898static void page_flip_completed(struct intel_crtc *intel_crtc)
3899{
3900 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3901 struct intel_unpin_work *work = intel_crtc->unpin_work;
3902
3903 /* ensure that the unpin work is consistent wrt ->pending. */
3904 smp_rmb();
3905 intel_crtc->unpin_work = NULL;
3906
3907 if (work->event)
3908 drm_send_vblank_event(intel_crtc->base.dev,
3909 intel_crtc->pipe,
3910 work->event);
3911
3912 drm_crtc_vblank_put(&intel_crtc->base);
3913
3914 wake_up_all(&dev_priv->pending_flip_queue);
3915 queue_work(dev_priv->wq, &work->work);
3916
3917 trace_i915_flip_complete(intel_crtc->plane,
3918 work->pending_flip_obj);
3919}
3920
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003921void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922{
Chris Wilson0f911282012-04-17 10:05:38 +01003923 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003925
Daniel Vetter2c10d572012-12-20 21:24:07 +01003926 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003927 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3928 !intel_crtc_has_pending_flip(crtc),
3929 60*HZ) == 0)) {
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Chris Wilson975d5682014-08-20 13:13:34 +01003940 if (crtc->primary->fb) {
3941 mutex_lock(&dev->struct_mutex);
3942 intel_finish_fb(crtc->primary->fb);
3943 mutex_unlock(&dev->struct_mutex);
3944 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003945}
3946
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947/* Program iCLKIP clock to the desired frequency */
3948static void lpt_program_iclkip(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003952 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003953 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3954 u32 temp;
3955
Daniel Vetter09153002012-12-12 14:06:44 +01003956 mutex_lock(&dev_priv->dpio_lock);
3957
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 /* It is necessary to ungate the pixclk gate prior to programming
3959 * the divisors, and gate it back when it is done.
3960 */
3961 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3962
3963 /* Disable SSCCTL */
3964 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3966 SBI_SSCCTL_DISABLE,
3967 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003970 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003985 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004001 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
4007 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004008 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004009 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4010 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4011 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4013 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4014 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016
4017 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4020 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004021 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022
4023 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004024 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004025 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027
4028 /* Wait for initialization time */
4029 udelay(24);
4030
4031 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004032
4033 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004034}
4035
Daniel Vetter275f01b22013-05-03 11:49:47 +02004036static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4037 enum pipe pch_transcoder)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004041 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004042
4043 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4044 I915_READ(HTOTAL(cpu_transcoder)));
4045 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4046 I915_READ(HBLANK(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4048 I915_READ(HSYNC(cpu_transcoder)));
4049
4050 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4051 I915_READ(VTOTAL(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4053 I915_READ(VBLANK(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4055 I915_READ(VSYNC(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4057 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4058}
4059
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061{
4062 struct drm_i915_private *dev_priv = dev->dev_private;
4063 uint32_t temp;
4064
4065 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 return;
4068
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4071
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 temp &= ~FDI_BC_BIFURCATION_SELECT;
4073 if (enable)
4074 temp |= FDI_BC_BIFURCATION_SELECT;
4075
4076 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 I915_WRITE(SOUTH_CHICKEN1, temp);
4078 POSTING_READ(SOUTH_CHICKEN1);
4079}
4080
4081static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004084
4085 switch (intel_crtc->pipe) {
4086 case PIPE_A:
4087 break;
4088 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004089 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004090 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004091 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004096 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004097
4098 break;
4099 default:
4100 BUG();
4101 }
4102}
4103
Jesse Barnesf67a5592011-01-05 10:31:48 -08004104/*
4105 * Enable PCH resources required for PCH ports:
4106 * - PCH PLLs
4107 * - FDI training & RX/TX
4108 * - update transcoder timings
4109 * - DP transcoding bits
4110 * - transcoder
4111 */
4112static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004113{
4114 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004115 struct drm_i915_private *dev_priv = dev->dev_private;
4116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4117 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004118 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004119
Daniel Vetterab9412b2013-05-03 11:49:46 +02004120 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004121
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004122 if (IS_IVYBRIDGE(dev))
4123 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4124
Daniel Vettercd986ab2012-10-26 10:58:12 +02004125 /* Write the TU size bits before fdi link training, so that error
4126 * detection works. */
4127 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4128 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004131 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004132
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004133 /* We need to program the right clock selection before writing the pixel
4134 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004135 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004136 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004139 temp |= TRANS_DPLL_ENABLE(pipe);
4140 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004141 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004142 temp |= sel;
4143 else
4144 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004148 /* XXX: pch pll's can be enabled any time before we enable the PCH
4149 * transcoder, and we actually should do this to not upset any PCH
4150 * transcoder that already use the clock when we share it.
4151 *
4152 * Note that enable_shared_dpll tries to do the right thing, but
4153 * get_shared_dpll unconditionally resets the pll - we need that to have
4154 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004155 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004156
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004157 /* set transcoder timing, panel must allow it */
4158 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004159 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004161 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004162
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004164 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004165 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 reg = TRANS_DP_CTL(pipe);
4167 temp = I915_READ(reg);
4168 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004169 TRANS_DP_SYNC_MASK |
4170 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01004171 temp |= (TRANS_DP_OUTPUT_ENABLE |
4172 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004173 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174
4175 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004176 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004178 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179
4180 switch (intel_trans_dp_port_sel(crtc)) {
4181 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 break;
4184 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 break;
4187 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 break;
4190 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004191 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004192 }
4193
Chris Wilson5eddb702010-09-11 13:48:45 +01004194 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 }
4196
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004197 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004198}
4199
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200static void lpt_pch_enable(struct drm_crtc *crtc)
4201{
4202 struct drm_device *dev = crtc->dev;
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004205 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004206
Daniel Vetterab9412b2013-05-03 11:49:46 +02004207 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004208
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004209 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004210
Paulo Zanoni0540e482012-10-31 18:12:40 -02004211 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004212 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004213
Paulo Zanoni937bb612012-10-31 18:12:47 -02004214 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004215}
4216
Daniel Vetter716c2e52014-06-25 22:02:02 +03004217void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004218{
Daniel Vettere2b78262013-06-07 23:10:03 +02004219 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004220
4221 if (pll == NULL)
4222 return;
4223
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004224 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004225 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004226 return;
4227 }
4228
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004229 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4230 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004231 WARN_ON(pll->on);
4232 WARN_ON(pll->active);
4233 }
4234
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004235 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004236}
4237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240{
Daniel Vettere2b78262013-06-07 23:10:03 +02004241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004242 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004243 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004244
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004245 if (HAS_PCH_IBX(dev_priv->dev)) {
4246 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004247 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004248 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249
Daniel Vetter46edb022013-06-05 13:34:12 +02004250 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4251 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004253 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004254
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004255 goto found;
4256 }
4257
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304258 if (IS_BROXTON(dev_priv->dev)) {
4259 /* PLL is attached to port in bxt */
4260 struct intel_encoder *encoder;
4261 struct intel_digital_port *intel_dig_port;
4262
4263 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4264 if (WARN_ON(!encoder))
4265 return NULL;
4266
4267 intel_dig_port = enc_to_dig_port(&encoder->base);
4268 /* 1:1 mapping between ports and PLLs */
4269 i = (enum intel_dpll_id)intel_dig_port->port;
4270 pll = &dev_priv->shared_dplls[i];
4271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4272 crtc->base.base.id, pll->name);
4273 WARN_ON(pll->new_config->crtc_mask);
4274
4275 goto found;
4276 }
4277
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4279 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004280
4281 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004282 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004283 continue;
4284
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004285 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004286 &pll->new_config->hw_state,
4287 sizeof(pll->new_config->hw_state)) == 0) {
4288 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004289 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004290 pll->new_config->crtc_mask,
4291 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004292 goto found;
4293 }
4294 }
4295
4296 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004297 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4298 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004299 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004300 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4301 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004302 goto found;
4303 }
4304 }
4305
4306 return NULL;
4307
4308found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004309 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004310 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004311
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004312 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004313 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4314 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004315
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004316 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004317
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004318 return pll;
4319}
4320
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004321/**
4322 * intel_shared_dpll_start_config - start a new PLL staged config
4323 * @dev_priv: DRM device
4324 * @clear_pipes: mask of pipes that will have their PLLs freed
4325 *
4326 * Starts a new PLL staged config, copying the current config but
4327 * releasing the references of pipes specified in clear_pipes.
4328 */
4329static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4330 unsigned clear_pipes)
4331{
4332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
4335 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4336 pll = &dev_priv->shared_dplls[i];
4337
4338 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4339 GFP_KERNEL);
4340 if (!pll->new_config)
4341 goto cleanup;
4342
4343 pll->new_config->crtc_mask &= ~clear_pipes;
4344 }
4345
4346 return 0;
4347
4348cleanup:
4349 while (--i >= 0) {
4350 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004351 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004352 pll->new_config = NULL;
4353 }
4354
4355 return -ENOMEM;
4356}
4357
4358static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4359{
4360 struct intel_shared_dpll *pll;
4361 enum intel_dpll_id i;
4362
4363 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4364 pll = &dev_priv->shared_dplls[i];
4365
4366 WARN_ON(pll->new_config == &pll->config);
4367
4368 pll->config = *pll->new_config;
4369 kfree(pll->new_config);
4370 pll->new_config = NULL;
4371 }
4372}
4373
4374static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4375{
4376 struct intel_shared_dpll *pll;
4377 enum intel_dpll_id i;
4378
4379 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4380 pll = &dev_priv->shared_dplls[i];
4381
4382 WARN_ON(pll->new_config == &pll->config);
4383
4384 kfree(pll->new_config);
4385 pll->new_config = NULL;
4386 }
4387}
4388
Daniel Vettera1520312013-05-03 11:49:50 +02004389static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004390{
4391 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004392 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004393 u32 temp;
4394
4395 temp = I915_READ(dslreg);
4396 udelay(500);
4397 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004398 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004399 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004400 }
4401}
4402
Chandra Kondurua1b22782015-04-07 15:28:45 -07004403/**
4404 * skl_update_scaler_users - Stages update to crtc's scaler state
4405 * @intel_crtc: crtc
4406 * @crtc_state: crtc_state
4407 * @plane: plane (NULL indicates crtc is requesting update)
4408 * @plane_state: plane's state
4409 * @force_detach: request unconditional detachment of scaler
4410 *
4411 * This function updates scaler state for requested plane or crtc.
4412 * To request scaler usage update for a plane, caller shall pass plane pointer.
4413 * To request scaler usage update for crtc, caller shall pass plane pointer
4414 * as NULL.
4415 *
4416 * Return
4417 * 0 - scaler_usage updated successfully
4418 * error - requested scaling cannot be supported or other error condition
4419 */
4420int
4421skl_update_scaler_users(
4422 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4423 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4424 int force_detach)
4425{
4426 int need_scaling;
4427 int idx;
4428 int src_w, src_h, dst_w, dst_h;
4429 int *scaler_id;
4430 struct drm_framebuffer *fb;
4431 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004432 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004433
4434 if (!intel_crtc || !crtc_state)
4435 return 0;
4436
4437 scaler_state = &crtc_state->scaler_state;
4438
4439 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4440 fb = intel_plane ? plane_state->base.fb : NULL;
4441
4442 if (intel_plane) {
4443 src_w = drm_rect_width(&plane_state->src) >> 16;
4444 src_h = drm_rect_height(&plane_state->src) >> 16;
4445 dst_w = drm_rect_width(&plane_state->dst);
4446 dst_h = drm_rect_height(&plane_state->dst);
4447 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004448 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 } else {
4450 struct drm_display_mode *adjusted_mode =
4451 &crtc_state->base.adjusted_mode;
4452 src_w = crtc_state->pipe_src_w;
4453 src_h = crtc_state->pipe_src_h;
4454 dst_w = adjusted_mode->hdisplay;
4455 dst_h = adjusted_mode->vdisplay;
4456 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004457 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004458 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004459
4460 need_scaling = intel_rotation_90_or_270(rotation) ?
4461 (src_h != dst_w || src_w != dst_h):
4462 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004463
4464 /*
4465 * if plane is being disabled or scaler is no more required or force detach
4466 * - free scaler binded to this plane/crtc
4467 * - in order to do this, update crtc->scaler_usage
4468 *
4469 * Here scaler state in crtc_state is set free so that
4470 * scaler can be assigned to other user. Actual register
4471 * update to free the scaler is done in plane/panel-fit programming.
4472 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4473 */
4474 if (force_detach || !need_scaling || (intel_plane &&
4475 (!fb || !plane_state->visible))) {
4476 if (*scaler_id >= 0) {
4477 scaler_state->scaler_users &= ~(1 << idx);
4478 scaler_state->scalers[*scaler_id].in_use = 0;
4479
4480 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4481 "crtc_state = %p scaler_users = 0x%x\n",
4482 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4483 intel_plane ? intel_plane->base.base.id :
4484 intel_crtc->base.base.id, crtc_state,
4485 scaler_state->scaler_users);
4486 *scaler_id = -1;
4487 }
4488 return 0;
4489 }
4490
4491 /* range checks */
4492 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4493 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4494
4495 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4496 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4497 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4498 "size is out of scaler range\n",
4499 intel_plane ? "PLANE" : "CRTC",
4500 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4501 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4502 return -EINVAL;
4503 }
4504
4505 /* check colorkey */
4506 if (intel_plane && intel_plane->ckey.flags != I915_SET_COLORKEY_NONE) {
4507 DRM_DEBUG_KMS("PLANE:%d scaling with color key not allowed",
4508 intel_plane->base.base.id);
4509 return -EINVAL;
4510 }
4511
4512 /* Check src format */
4513 if (intel_plane) {
4514 switch (fb->pixel_format) {
4515 case DRM_FORMAT_RGB565:
4516 case DRM_FORMAT_XBGR8888:
4517 case DRM_FORMAT_XRGB8888:
4518 case DRM_FORMAT_ABGR8888:
4519 case DRM_FORMAT_ARGB8888:
4520 case DRM_FORMAT_XRGB2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004521 case DRM_FORMAT_XBGR2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004522 case DRM_FORMAT_YUYV:
4523 case DRM_FORMAT_YVYU:
4524 case DRM_FORMAT_UYVY:
4525 case DRM_FORMAT_VYUY:
4526 break;
4527 default:
4528 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4529 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4530 return -EINVAL;
4531 }
4532 }
4533
4534 /* mark this plane as a scaler user in crtc_state */
4535 scaler_state->scaler_users |= (1 << idx);
4536 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4537 "crtc_state = %p scaler_users = 0x%x\n",
4538 intel_plane ? "PLANE" : "CRTC",
4539 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4540 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4541 return 0;
4542}
4543
4544static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004545{
4546 struct drm_device *dev = crtc->base.dev;
4547 struct drm_i915_private *dev_priv = dev->dev_private;
4548 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004549 struct intel_crtc_scaler_state *scaler_state =
4550 &crtc->config->scaler_state;
4551
4552 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4553
4554 /* To update pfit, first update scaler state */
4555 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4556 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4557 skl_detach_scalers(crtc);
4558 if (!enable)
4559 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004560
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004561 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004562 int id;
4563
4564 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4565 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4566 return;
4567 }
4568
4569 id = scaler_state->scaler_id;
4570 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4571 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4572 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4573 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4574
4575 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004576 }
4577}
4578
Jesse Barnesb074cec2013-04-25 12:55:02 -07004579static void ironlake_pfit_enable(struct intel_crtc *crtc)
4580{
4581 struct drm_device *dev = crtc->base.dev;
4582 struct drm_i915_private *dev_priv = dev->dev_private;
4583 int pipe = crtc->pipe;
4584
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004585 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004586 /* Force use of hard-coded filter coefficients
4587 * as some pre-programmed values are broken,
4588 * e.g. x201.
4589 */
4590 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4591 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4592 PF_PIPE_SEL_IVB(pipe));
4593 else
4594 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004595 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4596 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004597 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004598}
4599
Matt Roper4a3b8762014-12-23 10:41:51 -08004600static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004601{
4602 struct drm_device *dev = crtc->dev;
4603 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004604 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004605 struct intel_plane *intel_plane;
4606
Matt Roperaf2b6532014-04-01 15:22:32 -07004607 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4608 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004609 if (intel_plane->pipe == pipe)
4610 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004611 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004612}
4613
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004614void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004615{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004616 struct drm_device *dev = crtc->base.dev;
4617 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620 return;
4621
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004622 /* We can only enable IPS after we enable a plane and wait for a vblank */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624
Paulo Zanonid77e4532013-09-24 13:52:55 -03004625 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004626 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004627 mutex_lock(&dev_priv->rps.hw_lock);
4628 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4629 mutex_unlock(&dev_priv->rps.hw_lock);
4630 /* Quoting Art Runyan: "its not safe to expect any particular
4631 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004632 * mailbox." Moreover, the mailbox may return a bogus state,
4633 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004634 */
4635 } else {
4636 I915_WRITE(IPS_CTL, IPS_ENABLE);
4637 /* The bit only becomes 1 in the next vblank, so this wait here
4638 * is essentially intel_wait_for_vblank. If we don't have this
4639 * and don't wait for vblanks until the end of crtc_enable, then
4640 * the HW state readout code will complain that the expected
4641 * IPS_CTL value is not the one we read. */
4642 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4643 DRM_ERROR("Timed out waiting for IPS enable\n");
4644 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645}
4646
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004647void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004648{
4649 struct drm_device *dev = crtc->base.dev;
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004652 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004653 return;
4654
4655 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004656 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004657 mutex_lock(&dev_priv->rps.hw_lock);
4658 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4659 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004660 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4661 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4662 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004663 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004664 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004665 POSTING_READ(IPS_CTL);
4666 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004667
4668 /* We need to wait for a vblank before we can disable the plane. */
4669 intel_wait_for_vblank(dev, crtc->pipe);
4670}
4671
4672/** Loads the palette/gamma unit for the CRTC with the prepared values */
4673static void intel_crtc_load_lut(struct drm_crtc *crtc)
4674{
4675 struct drm_device *dev = crtc->dev;
4676 struct drm_i915_private *dev_priv = dev->dev_private;
4677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4678 enum pipe pipe = intel_crtc->pipe;
4679 int palreg = PALETTE(pipe);
4680 int i;
4681 bool reenable_ips = false;
4682
4683 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004684 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004685 return;
4686
Imre Deak50360402015-01-16 00:55:16 -08004687 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004688 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004689 assert_dsi_pll_enabled(dev_priv);
4690 else
4691 assert_pll_enabled(dev_priv, pipe);
4692 }
4693
4694 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304695 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004696 palreg = LGC_PALETTE(pipe);
4697
4698 /* Workaround : Do not read or write the pipe palette/gamma data while
4699 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4700 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004701 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004702 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4703 GAMMA_MODE_MODE_SPLIT)) {
4704 hsw_disable_ips(intel_crtc);
4705 reenable_ips = true;
4706 }
4707
4708 for (i = 0; i < 256; i++) {
4709 I915_WRITE(palreg + 4 * i,
4710 (intel_crtc->lut_r[i] << 16) |
4711 (intel_crtc->lut_g[i] << 8) |
4712 intel_crtc->lut_b[i]);
4713 }
4714
4715 if (reenable_ips)
4716 hsw_enable_ips(intel_crtc);
4717}
4718
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004719static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004720{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004721 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004722 struct drm_device *dev = intel_crtc->base.dev;
4723 struct drm_i915_private *dev_priv = dev->dev_private;
4724
4725 mutex_lock(&dev->struct_mutex);
4726 dev_priv->mm.interruptible = false;
4727 (void) intel_overlay_switch_off(intel_crtc->overlay);
4728 dev_priv->mm.interruptible = true;
4729 mutex_unlock(&dev->struct_mutex);
4730 }
4731
4732 /* Let userspace switch the overlay on again. In most cases userspace
4733 * has to recompute where to put it anyway.
4734 */
4735}
4736
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004737/**
4738 * intel_post_enable_primary - Perform operations after enabling primary plane
4739 * @crtc: the CRTC whose primary plane was just enabled
4740 *
4741 * Performs potentially sleeping operations that must be done after the primary
4742 * plane is enabled, such as updating FBC and IPS. Note that this may be
4743 * called due to an explicit primary plane update, or due to an implicit
4744 * re-enable that is caused when a sprite plane is updated to no longer
4745 * completely hide the primary plane.
4746 */
4747static void
4748intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004749{
4750 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004751 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004754
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004755 /*
4756 * BDW signals flip done immediately if the plane
4757 * is disabled, even if the plane enable is already
4758 * armed to occur at the next vblank :(
4759 */
4760 if (IS_BROADWELL(dev))
4761 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004762
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004763 /*
4764 * FIXME IPS should be fine as long as one plane is
4765 * enabled, but in practice it seems to have problems
4766 * when going from primary only to sprite only and vice
4767 * versa.
4768 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004769 hsw_enable_ips(intel_crtc);
4770
4771 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004772 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004773 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004774
4775 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004776 * Gen2 reports pipe underruns whenever all planes are disabled.
4777 * So don't enable underrun reporting before at least some planes
4778 * are enabled.
4779 * FIXME: Need to fix the logic to work when we turn off all planes
4780 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004781 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004782 if (IS_GEN2(dev))
4783 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4784
4785 /* Underruns don't raise interrupts, so check manually. */
4786 if (HAS_GMCH_DISPLAY(dev))
4787 i9xx_check_fifo_underruns(dev_priv);
4788}
4789
4790/**
4791 * intel_pre_disable_primary - Perform operations before disabling primary plane
4792 * @crtc: the CRTC whose primary plane is to be disabled
4793 *
4794 * Performs potentially sleeping operations that must be done before the
4795 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4796 * be called due to an explicit primary plane update, or due to an implicit
4797 * disable that is caused when a sprite plane completely hides the primary
4798 * plane.
4799 */
4800static void
4801intel_pre_disable_primary(struct drm_crtc *crtc)
4802{
4803 struct drm_device *dev = crtc->dev;
4804 struct drm_i915_private *dev_priv = dev->dev_private;
4805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4806 int pipe = intel_crtc->pipe;
4807
4808 /*
4809 * Gen2 reports pipe underruns whenever all planes are disabled.
4810 * So diasble underrun reporting before all the planes get disabled.
4811 * FIXME: Need to fix the logic to work when we turn off all planes
4812 * but leave the pipe running.
4813 */
4814 if (IS_GEN2(dev))
4815 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4816
4817 /*
4818 * Vblank time updates from the shadow to live plane control register
4819 * are blocked if the memory self-refresh mode is active at that
4820 * moment. So to make sure the plane gets truly disabled, disable
4821 * first the self-refresh mode. The self-refresh enable bit in turn
4822 * will be checked/applied by the HW only at the next frame start
4823 * event which is after the vblank start event, so we need to have a
4824 * wait-for-vblank between disabling the plane and the pipe.
4825 */
4826 if (HAS_GMCH_DISPLAY(dev))
4827 intel_set_memory_cxsr(dev_priv, false);
4828
4829 mutex_lock(&dev->struct_mutex);
4830 if (dev_priv->fbc.crtc == intel_crtc)
4831 intel_fbc_disable(dev);
4832 mutex_unlock(&dev->struct_mutex);
4833
4834 /*
4835 * FIXME IPS should be fine as long as one plane is
4836 * enabled, but in practice it seems to have problems
4837 * when going from primary only to sprite only and vice
4838 * versa.
4839 */
4840 hsw_disable_ips(intel_crtc);
4841}
4842
4843static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4844{
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004845 intel_enable_primary_hw_plane(crtc->primary, crtc);
4846 intel_enable_sprite_planes(crtc);
4847 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004848
4849 intel_post_enable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004850}
4851
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004852static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004853{
4854 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004856 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004857 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004858
4859 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004860
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004861 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004862
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004863 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004864 for_each_intel_plane(dev, intel_plane) {
4865 if (intel_plane->pipe == pipe) {
4866 struct drm_crtc *from = intel_plane->base.crtc;
4867
4868 intel_plane->disable_plane(&intel_plane->base,
4869 from ?: crtc, true);
4870 }
4871 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004872
Daniel Vetterf99d7062014-06-19 16:01:59 +02004873 /*
4874 * FIXME: Once we grow proper nuclear flip support out of this we need
4875 * to compute the mask of flip planes precisely. For the time being
4876 * consider this a flip to a NULL plane.
4877 */
4878 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004879}
4880
Jesse Barnesf67a5592011-01-05 10:31:48 -08004881static void ironlake_crtc_enable(struct drm_crtc *crtc)
4882{
4883 struct drm_device *dev = crtc->dev;
4884 struct drm_i915_private *dev_priv = dev->dev_private;
4885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004886 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004888
Matt Roper83d65732015-02-25 13:12:16 -08004889 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004890
Jesse Barnesf67a5592011-01-05 10:31:48 -08004891 if (intel_crtc->active)
4892 return;
4893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004895 intel_prepare_shared_dpll(intel_crtc);
4896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304898 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004899
4900 intel_set_pipe_timings(intel_crtc);
4901
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004902 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004903 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004904 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004905 }
4906
4907 ironlake_set_pipeconf(crtc);
4908
Jesse Barnesf67a5592011-01-05 10:31:48 -08004909 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004910
Daniel Vettera72e4c92014-09-30 10:56:47 +02004911 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4912 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004913
Daniel Vetterf6736a12013-06-05 13:34:30 +02004914 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004915 if (encoder->pre_enable)
4916 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004918 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004919 /* Note: FDI PLL enabling _must_ be done before we enable the
4920 * cpu pipes, hence this is separate from all the other fdi/pch
4921 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004922 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004923 } else {
4924 assert_fdi_tx_disabled(dev_priv, pipe);
4925 assert_fdi_rx_disabled(dev_priv, pipe);
4926 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004927
Jesse Barnesb074cec2013-04-25 12:55:02 -07004928 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004929
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004930 /*
4931 * On ILK+ LUT must be loaded before the pipe is running but with
4932 * clocks enabled
4933 */
4934 intel_crtc_load_lut(crtc);
4935
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004936 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004937 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004938
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004939 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004940 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004941
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004942 assert_vblank_disabled(crtc);
4943 drm_crtc_vblank_on(crtc);
4944
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004945 for_each_encoder_on_crtc(dev, crtc, encoder)
4946 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004947
4948 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004949 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004950}
4951
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004952/* IPS only exists on ULT machines and is tied to pipe A. */
4953static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4954{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004955 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004956}
4957
Paulo Zanonie4916942013-09-20 16:21:19 -03004958/*
4959 * This implements the workaround described in the "notes" section of the mode
4960 * set sequence documentation. When going from no pipes or single pipe to
4961 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4962 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4963 */
4964static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4965{
4966 struct drm_device *dev = crtc->base.dev;
4967 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4968
4969 /* We want to get the other_active_crtc only if there's only 1 other
4970 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004971 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004972 if (!crtc_it->active || crtc_it == crtc)
4973 continue;
4974
4975 if (other_active_crtc)
4976 return;
4977
4978 other_active_crtc = crtc_it;
4979 }
4980 if (!other_active_crtc)
4981 return;
4982
4983 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4984 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4985}
4986
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987static void haswell_crtc_enable(struct drm_crtc *crtc)
4988{
4989 struct drm_device *dev = crtc->dev;
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4992 struct intel_encoder *encoder;
4993 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004994
Matt Roper83d65732015-02-25 13:12:16 -08004995 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
4997 if (intel_crtc->active)
4998 return;
4999
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005000 if (intel_crtc_to_shared_dpll(intel_crtc))
5001 intel_enable_shared_dpll(intel_crtc);
5002
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005003 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305004 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005005
5006 intel_set_pipe_timings(intel_crtc);
5007
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005008 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5009 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5010 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005011 }
5012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005014 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005015 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005016 }
5017
5018 haswell_set_pipeconf(crtc);
5019
5020 intel_set_pipe_csc(crtc);
5021
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005022 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005023
Daniel Vettera72e4c92014-09-30 10:56:47 +02005024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 if (encoder->pre_enable)
5027 encoder->pre_enable(encoder);
5028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005029 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02005030 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5031 true);
Imre Deak4fe94672014-06-25 22:01:49 +03005032 dev_priv->display.fdi_link_train(crtc);
5033 }
5034
Paulo Zanoni1f544382012-10-24 11:32:00 -02005035 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005036
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005037 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005038 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005039 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005040 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005041 else
5042 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005043
5044 /*
5045 * On ILK+ LUT must be loaded before the pipe is running but with
5046 * clocks enabled
5047 */
5048 intel_crtc_load_lut(crtc);
5049
Paulo Zanoni1f544382012-10-24 11:32:00 -02005050 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00005051 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005052
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005053 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005054 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005056 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005057 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005059 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005060 intel_ddi_set_vc_payload_alloc(crtc, true);
5061
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005062 assert_vblank_disabled(crtc);
5063 drm_crtc_vblank_on(crtc);
5064
Jani Nikula8807e552013-08-30 19:40:32 +03005065 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005066 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005067 intel_opregion_notify_encoder(encoder, true);
5068 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005069
Paulo Zanonie4916942013-09-20 16:21:19 -03005070 /* If we change the relative order between pipe/planes enabling, we need
5071 * to change the workaround. */
5072 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073}
5074
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005075static void ironlake_pfit_disable(struct intel_crtc *crtc)
5076{
5077 struct drm_device *dev = crtc->base.dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 int pipe = crtc->pipe;
5080
5081 /* To avoid upsetting the power well on haswell only disable the pfit if
5082 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005083 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005084 I915_WRITE(PF_CTL(pipe), 0);
5085 I915_WRITE(PF_WIN_POS(pipe), 0);
5086 I915_WRITE(PF_WIN_SZ(pipe), 0);
5087 }
5088}
5089
Jesse Barnes6be4a602010-09-10 10:26:01 -07005090static void ironlake_crtc_disable(struct drm_crtc *crtc)
5091{
5092 struct drm_device *dev = crtc->dev;
5093 struct drm_i915_private *dev_priv = dev->dev_private;
5094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005095 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005096 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005097 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005098
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005099 if (!intel_crtc->active)
5100 return;
5101
Daniel Vetterea9d7582012-07-10 10:42:52 +02005102 for_each_encoder_on_crtc(dev, crtc, encoder)
5103 encoder->disable(encoder);
5104
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005105 drm_crtc_vblank_off(crtc);
5106 assert_vblank_disabled(crtc);
5107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005108 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005109 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005110
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005111 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005112
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005113 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005114
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005115 for_each_encoder_on_crtc(dev, crtc, encoder)
5116 if (encoder->post_disable)
5117 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005118
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005119 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005120 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005121
Daniel Vetterd925c592013-06-05 13:34:04 +02005122 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005123
Daniel Vetterd925c592013-06-05 13:34:04 +02005124 if (HAS_PCH_CPT(dev)) {
5125 /* disable TRANS_DP_CTL */
5126 reg = TRANS_DP_CTL(pipe);
5127 temp = I915_READ(reg);
5128 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5129 TRANS_DP_PORT_SEL_MASK);
5130 temp |= TRANS_DP_PORT_SEL_NONE;
5131 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005132
Daniel Vetterd925c592013-06-05 13:34:04 +02005133 /* disable DPLL_SEL */
5134 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005135 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005136 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005137 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005138
5139 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005140 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005141
5142 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005143 }
5144
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005145 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005146 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005147
5148 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005149 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005150 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005151}
5152
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005153static void haswell_crtc_disable(struct drm_crtc *crtc)
5154{
5155 struct drm_device *dev = crtc->dev;
5156 struct drm_i915_private *dev_priv = dev->dev_private;
5157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5158 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005159 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005160
5161 if (!intel_crtc->active)
5162 return;
5163
Jani Nikula8807e552013-08-30 19:40:32 +03005164 for_each_encoder_on_crtc(dev, crtc, encoder) {
5165 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005167 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005168
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005169 drm_crtc_vblank_off(crtc);
5170 assert_vblank_disabled(crtc);
5171
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005172 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005173 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5174 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005175 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005176
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005177 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005178 intel_ddi_set_vc_payload_alloc(crtc, false);
5179
Paulo Zanoniad80a812012-10-24 16:06:19 -02005180 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005181
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005182 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005183 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005184 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005185 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005186 else
5187 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005188
Paulo Zanoni1f544382012-10-24 11:32:00 -02005189 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005191 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005192 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005193 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005194 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005195
Imre Deak97b040a2014-06-25 22:01:50 +03005196 for_each_encoder_on_crtc(dev, crtc, encoder)
5197 if (encoder->post_disable)
5198 encoder->post_disable(encoder);
5199
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005200 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005201 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005202
5203 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005204 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005205 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005206
5207 if (intel_crtc_to_shared_dpll(intel_crtc))
5208 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005209}
5210
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005211static void ironlake_crtc_off(struct drm_crtc *crtc)
5212{
5213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005214 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005215}
5216
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005217
Jesse Barnes2dd24552013-04-25 12:55:01 -07005218static void i9xx_pfit_enable(struct intel_crtc *crtc)
5219{
5220 struct drm_device *dev = crtc->base.dev;
5221 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005222 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005223
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005224 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005225 return;
5226
Daniel Vetterc0b03412013-05-28 12:05:54 +02005227 /*
5228 * The panel fitter should only be adjusted whilst the pipe is disabled,
5229 * according to register description and PRM.
5230 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005231 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5232 assert_pipe_disabled(dev_priv, crtc->pipe);
5233
Jesse Barnesb074cec2013-04-25 12:55:02 -07005234 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5235 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005236
5237 /* Border color in case we don't scale up to the full screen. Black by
5238 * default, change to something else for debugging. */
5239 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005240}
5241
Dave Airlied05410f2014-06-05 13:22:59 +10005242static enum intel_display_power_domain port_to_power_domain(enum port port)
5243{
5244 switch (port) {
5245 case PORT_A:
5246 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5247 case PORT_B:
5248 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5249 case PORT_C:
5250 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5251 case PORT_D:
5252 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5253 default:
5254 WARN_ON_ONCE(1);
5255 return POWER_DOMAIN_PORT_OTHER;
5256 }
5257}
5258
Imre Deak77d22dc2014-03-05 16:20:52 +02005259#define for_each_power_domain(domain, mask) \
5260 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5261 if ((1 << (domain)) & (mask))
5262
Imre Deak319be8a2014-03-04 19:22:57 +02005263enum intel_display_power_domain
5264intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005265{
Imre Deak319be8a2014-03-04 19:22:57 +02005266 struct drm_device *dev = intel_encoder->base.dev;
5267 struct intel_digital_port *intel_dig_port;
5268
5269 switch (intel_encoder->type) {
5270 case INTEL_OUTPUT_UNKNOWN:
5271 /* Only DDI platforms should ever use this output type */
5272 WARN_ON_ONCE(!HAS_DDI(dev));
5273 case INTEL_OUTPUT_DISPLAYPORT:
5274 case INTEL_OUTPUT_HDMI:
5275 case INTEL_OUTPUT_EDP:
5276 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005277 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005278 case INTEL_OUTPUT_DP_MST:
5279 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5280 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005281 case INTEL_OUTPUT_ANALOG:
5282 return POWER_DOMAIN_PORT_CRT;
5283 case INTEL_OUTPUT_DSI:
5284 return POWER_DOMAIN_PORT_DSI;
5285 default:
5286 return POWER_DOMAIN_PORT_OTHER;
5287 }
5288}
5289
5290static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5291{
5292 struct drm_device *dev = crtc->dev;
5293 struct intel_encoder *intel_encoder;
5294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5295 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005296 unsigned long mask;
5297 enum transcoder transcoder;
5298
5299 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5300
5301 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5302 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005303 if (intel_crtc->config->pch_pfit.enabled ||
5304 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005305 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5306
Imre Deak319be8a2014-03-04 19:22:57 +02005307 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5308 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5309
Imre Deak77d22dc2014-03-05 16:20:52 +02005310 return mask;
5311}
5312
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005313static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005314{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005315 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005316 struct drm_i915_private *dev_priv = dev->dev_private;
5317 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5318 struct intel_crtc *crtc;
5319
5320 /*
5321 * First get all needed power domains, then put all unneeded, to avoid
5322 * any unnecessary toggling of the power wells.
5323 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005324 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005325 enum intel_display_power_domain domain;
5326
Matt Roper83d65732015-02-25 13:12:16 -08005327 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005328 continue;
5329
Imre Deak319be8a2014-03-04 19:22:57 +02005330 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005331
5332 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5333 intel_display_power_get(dev_priv, domain);
5334 }
5335
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005336 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005337 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005338
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005339 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005340 enum intel_display_power_domain domain;
5341
5342 for_each_power_domain(domain, crtc->enabled_power_domains)
5343 intel_display_power_put(dev_priv, domain);
5344
5345 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5346 }
5347
5348 intel_display_set_init_power(dev_priv, false);
5349}
5350
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305351void broxton_set_cdclk(struct drm_device *dev, int frequency)
5352{
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354 uint32_t divider;
5355 uint32_t ratio;
5356 uint32_t current_freq;
5357 int ret;
5358
5359 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5360 switch (frequency) {
5361 case 144000:
5362 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5363 ratio = BXT_DE_PLL_RATIO(60);
5364 break;
5365 case 288000:
5366 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5367 ratio = BXT_DE_PLL_RATIO(60);
5368 break;
5369 case 384000:
5370 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5371 ratio = BXT_DE_PLL_RATIO(60);
5372 break;
5373 case 576000:
5374 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5375 ratio = BXT_DE_PLL_RATIO(60);
5376 break;
5377 case 624000:
5378 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5379 ratio = BXT_DE_PLL_RATIO(65);
5380 break;
5381 case 19200:
5382 /*
5383 * Bypass frequency with DE PLL disabled. Init ratio, divider
5384 * to suppress GCC warning.
5385 */
5386 ratio = 0;
5387 divider = 0;
5388 break;
5389 default:
5390 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5391
5392 return;
5393 }
5394
5395 mutex_lock(&dev_priv->rps.hw_lock);
5396 /* Inform power controller of upcoming frequency change */
5397 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5398 0x80000000);
5399 mutex_unlock(&dev_priv->rps.hw_lock);
5400
5401 if (ret) {
5402 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5403 ret, frequency);
5404 return;
5405 }
5406
5407 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5408 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5409 current_freq = current_freq * 500 + 1000;
5410
5411 /*
5412 * DE PLL has to be disabled when
5413 * - setting to 19.2MHz (bypass, PLL isn't used)
5414 * - before setting to 624MHz (PLL needs toggling)
5415 * - before setting to any frequency from 624MHz (PLL needs toggling)
5416 */
5417 if (frequency == 19200 || frequency == 624000 ||
5418 current_freq == 624000) {
5419 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5420 /* Timeout 200us */
5421 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5422 1))
5423 DRM_ERROR("timout waiting for DE PLL unlock\n");
5424 }
5425
5426 if (frequency != 19200) {
5427 uint32_t val;
5428
5429 val = I915_READ(BXT_DE_PLL_CTL);
5430 val &= ~BXT_DE_PLL_RATIO_MASK;
5431 val |= ratio;
5432 I915_WRITE(BXT_DE_PLL_CTL, val);
5433
5434 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5435 /* Timeout 200us */
5436 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5437 DRM_ERROR("timeout waiting for DE PLL lock\n");
5438
5439 val = I915_READ(CDCLK_CTL);
5440 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5441 val |= divider;
5442 /*
5443 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5444 * enable otherwise.
5445 */
5446 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5447 if (frequency >= 500000)
5448 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5449
5450 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5451 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5452 val |= (frequency - 1000) / 500;
5453 I915_WRITE(CDCLK_CTL, val);
5454 }
5455
5456 mutex_lock(&dev_priv->rps.hw_lock);
5457 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5458 DIV_ROUND_UP(frequency, 25000));
5459 mutex_unlock(&dev_priv->rps.hw_lock);
5460
5461 if (ret) {
5462 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5463 ret, frequency);
5464 return;
5465 }
5466
5467 dev_priv->cdclk_freq = frequency;
5468}
5469
5470void broxton_init_cdclk(struct drm_device *dev)
5471{
5472 struct drm_i915_private *dev_priv = dev->dev_private;
5473 uint32_t val;
5474
5475 /*
5476 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5477 * or else the reset will hang because there is no PCH to respond.
5478 * Move the handshake programming to initialization sequence.
5479 * Previously was left up to BIOS.
5480 */
5481 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5482 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5483 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5484
5485 /* Enable PG1 for cdclk */
5486 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5487
5488 /* check if cd clock is enabled */
5489 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5490 DRM_DEBUG_KMS("Display already initialized\n");
5491 return;
5492 }
5493
5494 /*
5495 * FIXME:
5496 * - The initial CDCLK needs to be read from VBT.
5497 * Need to make this change after VBT has changes for BXT.
5498 * - check if setting the max (or any) cdclk freq is really necessary
5499 * here, it belongs to modeset time
5500 */
5501 broxton_set_cdclk(dev, 624000);
5502
5503 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005504 POSTING_READ(DBUF_CTL);
5505
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305506 udelay(10);
5507
5508 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5509 DRM_ERROR("DBuf power enable timeout!\n");
5510}
5511
5512void broxton_uninit_cdclk(struct drm_device *dev)
5513{
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515
5516 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005517 POSTING_READ(DBUF_CTL);
5518
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305519 udelay(10);
5520
5521 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5522 DRM_ERROR("DBuf power disable timeout!\n");
5523
5524 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5525 broxton_set_cdclk(dev, 19200);
5526
5527 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5528}
5529
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005530static const struct skl_cdclk_entry {
5531 unsigned int freq;
5532 unsigned int vco;
5533} skl_cdclk_frequencies[] = {
5534 { .freq = 308570, .vco = 8640 },
5535 { .freq = 337500, .vco = 8100 },
5536 { .freq = 432000, .vco = 8640 },
5537 { .freq = 450000, .vco = 8100 },
5538 { .freq = 540000, .vco = 8100 },
5539 { .freq = 617140, .vco = 8640 },
5540 { .freq = 675000, .vco = 8100 },
5541};
5542
5543static unsigned int skl_cdclk_decimal(unsigned int freq)
5544{
5545 return (freq - 1000) / 500;
5546}
5547
5548static unsigned int skl_cdclk_get_vco(unsigned int freq)
5549{
5550 unsigned int i;
5551
5552 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5553 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5554
5555 if (e->freq == freq)
5556 return e->vco;
5557 }
5558
5559 return 8100;
5560}
5561
5562static void
5563skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5564{
5565 unsigned int min_freq;
5566 u32 val;
5567
5568 /* select the minimum CDCLK before enabling DPLL 0 */
5569 val = I915_READ(CDCLK_CTL);
5570 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5571 val |= CDCLK_FREQ_337_308;
5572
5573 if (required_vco == 8640)
5574 min_freq = 308570;
5575 else
5576 min_freq = 337500;
5577
5578 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5579
5580 I915_WRITE(CDCLK_CTL, val);
5581 POSTING_READ(CDCLK_CTL);
5582
5583 /*
5584 * We always enable DPLL0 with the lowest link rate possible, but still
5585 * taking into account the VCO required to operate the eDP panel at the
5586 * desired frequency. The usual DP link rates operate with a VCO of
5587 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5588 * The modeset code is responsible for the selection of the exact link
5589 * rate later on, with the constraint of choosing a frequency that
5590 * works with required_vco.
5591 */
5592 val = I915_READ(DPLL_CTRL1);
5593
5594 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5595 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5596 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5597 if (required_vco == 8640)
5598 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5599 SKL_DPLL0);
5600 else
5601 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5602 SKL_DPLL0);
5603
5604 I915_WRITE(DPLL_CTRL1, val);
5605 POSTING_READ(DPLL_CTRL1);
5606
5607 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5608
5609 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5610 DRM_ERROR("DPLL0 not locked\n");
5611}
5612
5613static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5614{
5615 int ret;
5616 u32 val;
5617
5618 /* inform PCU we want to change CDCLK */
5619 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5620 mutex_lock(&dev_priv->rps.hw_lock);
5621 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5622 mutex_unlock(&dev_priv->rps.hw_lock);
5623
5624 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5625}
5626
5627static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 unsigned int i;
5630
5631 for (i = 0; i < 15; i++) {
5632 if (skl_cdclk_pcu_ready(dev_priv))
5633 return true;
5634 udelay(10);
5635 }
5636
5637 return false;
5638}
5639
5640static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5641{
5642 u32 freq_select, pcu_ack;
5643
5644 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5645
5646 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5647 DRM_ERROR("failed to inform PCU about cdclk change\n");
5648 return;
5649 }
5650
5651 /* set CDCLK_CTL */
5652 switch(freq) {
5653 case 450000:
5654 case 432000:
5655 freq_select = CDCLK_FREQ_450_432;
5656 pcu_ack = 1;
5657 break;
5658 case 540000:
5659 freq_select = CDCLK_FREQ_540;
5660 pcu_ack = 2;
5661 break;
5662 case 308570:
5663 case 337500:
5664 default:
5665 freq_select = CDCLK_FREQ_337_308;
5666 pcu_ack = 0;
5667 break;
5668 case 617140:
5669 case 675000:
5670 freq_select = CDCLK_FREQ_675_617;
5671 pcu_ack = 3;
5672 break;
5673 }
5674
5675 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5676 POSTING_READ(CDCLK_CTL);
5677
5678 /* inform PCU of the change */
5679 mutex_lock(&dev_priv->rps.hw_lock);
5680 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5681 mutex_unlock(&dev_priv->rps.hw_lock);
5682}
5683
5684void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5685{
5686 /* disable DBUF power */
5687 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5688 POSTING_READ(DBUF_CTL);
5689
5690 udelay(10);
5691
5692 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5693 DRM_ERROR("DBuf power disable timeout\n");
5694
5695 /* disable DPLL0 */
5696 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5697 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5698 DRM_ERROR("Couldn't disable DPLL0\n");
5699
5700 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5701}
5702
5703void skl_init_cdclk(struct drm_i915_private *dev_priv)
5704{
5705 u32 val;
5706 unsigned int required_vco;
5707
5708 /* enable PCH reset handshake */
5709 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5710 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5711
5712 /* enable PG1 and Misc I/O */
5713 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5714
5715 /* DPLL0 already enabed !? */
5716 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5717 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5718 return;
5719 }
5720
5721 /* enable DPLL0 */
5722 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5723 skl_dpll0_enable(dev_priv, required_vco);
5724
5725 /* set CDCLK to the frequency the BIOS chose */
5726 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5727
5728 /* enable DBUF power */
5729 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5730 POSTING_READ(DBUF_CTL);
5731
5732 udelay(10);
5733
5734 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5735 DRM_ERROR("DBuf power enable timeout\n");
5736}
5737
Ville Syrjälädfcab172014-06-13 13:37:47 +03005738/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005739static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005740{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005741 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005742
Jesse Barnes586f49d2013-11-04 16:06:59 -08005743 /* Obtain SKU information */
5744 mutex_lock(&dev_priv->dpio_lock);
5745 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5746 CCK_FUSE_HPLL_FREQ_MASK;
5747 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748
Ville Syrjälädfcab172014-06-13 13:37:47 +03005749 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005750}
5751
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005752static void vlv_update_cdclk(struct drm_device *dev)
5753{
5754 struct drm_i915_private *dev_priv = dev->dev_private;
5755
Vandana Kannan164dfd22014-11-24 13:37:41 +05305756 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03005757 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Vandana Kannan164dfd22014-11-24 13:37:41 +05305758 dev_priv->cdclk_freq);
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005759
5760 /*
5761 * Program the gmbus_freq based on the cdclk frequency.
5762 * BSpec erroneously claims we should aim for 4MHz, but
5763 * in fact 1MHz is the correct frequency.
5764 */
Vandana Kannan164dfd22014-11-24 13:37:41 +05305765 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005766}
5767
Jesse Barnes30a970c2013-11-04 13:48:12 -08005768/* Adjust CDclk dividers to allow high res or save power if possible */
5769static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5770{
5771 struct drm_i915_private *dev_priv = dev->dev_private;
5772 u32 val, cmd;
5773
Vandana Kannan164dfd22014-11-24 13:37:41 +05305774 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5775 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005776
Ville Syrjälädfcab172014-06-13 13:37:47 +03005777 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005778 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005779 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005780 cmd = 1;
5781 else
5782 cmd = 0;
5783
5784 mutex_lock(&dev_priv->rps.hw_lock);
5785 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5786 val &= ~DSPFREQGUAR_MASK;
5787 val |= (cmd << DSPFREQGUAR_SHIFT);
5788 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5789 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5790 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5791 50)) {
5792 DRM_ERROR("timed out waiting for CDclk change\n");
5793 }
5794 mutex_unlock(&dev_priv->rps.hw_lock);
5795
Ville Syrjälädfcab172014-06-13 13:37:47 +03005796 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005797 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005798
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005799 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005800
5801 mutex_lock(&dev_priv->dpio_lock);
5802 /* adjust cdclk divider */
5803 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005804 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005805 val |= divider;
5806 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005807
5808 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5809 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5810 50))
5811 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005812 mutex_unlock(&dev_priv->dpio_lock);
5813 }
5814
5815 mutex_lock(&dev_priv->dpio_lock);
5816 /* adjust self-refresh exit latency value */
5817 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5818 val &= ~0x7f;
5819
5820 /*
5821 * For high bandwidth configs, we set a higher latency in the bunit
5822 * so that the core display fetch happens in time to avoid underruns.
5823 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005824 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005825 val |= 4500 / 250; /* 4.5 usec */
5826 else
5827 val |= 3000 / 250; /* 3.0 usec */
5828 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5829 mutex_unlock(&dev_priv->dpio_lock);
5830
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005831 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005832}
5833
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005834static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5835{
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837 u32 val, cmd;
5838
Vandana Kannan164dfd22014-11-24 13:37:41 +05305839 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5840 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841
5842 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005843 case 333333:
5844 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005846 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005847 break;
5848 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005849 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005850 return;
5851 }
5852
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005853 /*
5854 * Specs are full of misinformation, but testing on actual
5855 * hardware has shown that we just need to write the desired
5856 * CCK divider into the Punit register.
5857 */
5858 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5859
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005860 mutex_lock(&dev_priv->rps.hw_lock);
5861 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5862 val &= ~DSPFREQGUAR_MASK_CHV;
5863 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5864 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5865 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5866 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5867 50)) {
5868 DRM_ERROR("timed out waiting for CDclk change\n");
5869 }
5870 mutex_unlock(&dev_priv->rps.hw_lock);
5871
5872 vlv_update_cdclk(dev);
5873}
5874
Jesse Barnes30a970c2013-11-04 13:48:12 -08005875static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5876 int max_pixclk)
5877{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005878 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005879 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005880
Jesse Barnes30a970c2013-11-04 13:48:12 -08005881 /*
5882 * Really only a few cases to deal with, as only 4 CDclks are supported:
5883 * 200MHz
5884 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005885 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005886 * 400MHz (VLV only)
5887 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5888 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005889 *
5890 * We seem to get an unstable or solid color picture at 200MHz.
5891 * Not sure what's wrong. For now use 200MHz only when all pipes
5892 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005893 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005894 if (!IS_CHERRYVIEW(dev_priv) &&
5895 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005896 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005897 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005898 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005899 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005900 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005901 else
5902 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903}
5904
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305905static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5906 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305908 /*
5909 * FIXME:
5910 * - remove the guardband, it's not needed on BXT
5911 * - set 19.2MHz bypass frequency if there are no active pipes
5912 */
5913 if (max_pixclk > 576000*9/10)
5914 return 624000;
5915 else if (max_pixclk > 384000*9/10)
5916 return 576000;
5917 else if (max_pixclk > 288000*9/10)
5918 return 384000;
5919 else if (max_pixclk > 144000*9/10)
5920 return 288000;
5921 else
5922 return 144000;
5923}
5924
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005925/* Compute the max pixel clock for new configuration. Uses atomic state if
5926 * that's non-NULL, look at current state otherwise. */
5927static int intel_mode_max_pixclk(struct drm_device *dev,
5928 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005929{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005931 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932 int max_pixclk = 0;
5933
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005934 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005935 if (state)
5936 crtc_state =
5937 intel_atomic_get_crtc_state(state, intel_crtc);
5938 else
5939 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005940 if (IS_ERR(crtc_state))
5941 return PTR_ERR(crtc_state);
5942
5943 if (!crtc_state->base.enable)
5944 continue;
5945
5946 max_pixclk = max(max_pixclk,
5947 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005948 }
5949
5950 return max_pixclk;
5951}
5952
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005953static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005954{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005955 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005956 struct drm_crtc *crtc;
5957 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005958 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005959 int cdclk, i;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005960
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005961 if (max_pixclk < 0)
5962 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005963
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305964 if (IS_VALLEYVIEW(dev_priv))
5965 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5966 else
5967 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5968
5969 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005970 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005971
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005972 /* add all active pipes to the state */
5973 for_each_crtc(state->dev, crtc) {
5974 if (!crtc->state->enable)
5975 continue;
5976
5977 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5978 if (IS_ERR(crtc_state))
5979 return PTR_ERR(crtc_state);
5980 }
5981
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005982 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005983 for_each_crtc_in_state(state, crtc, crtc_state, i)
5984 if (crtc_state->enable)
5985 crtc_state->mode_changed = true;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005986
5987 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005988}
5989
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005990static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5991{
5992 unsigned int credits, default_credits;
5993
5994 if (IS_CHERRYVIEW(dev_priv))
5995 default_credits = PFI_CREDIT(12);
5996 else
5997 default_credits = PFI_CREDIT(8);
5998
Vandana Kannan164dfd22014-11-24 13:37:41 +05305999 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006000 /* CHV suggested value is 31 or 63 */
6001 if (IS_CHERRYVIEW(dev_priv))
6002 credits = PFI_CREDIT_31;
6003 else
6004 credits = PFI_CREDIT(15);
6005 } else {
6006 credits = default_credits;
6007 }
6008
6009 /*
6010 * WA - write default credits before re-programming
6011 * FIXME: should we also set the resend bit here?
6012 */
6013 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6014 default_credits);
6015
6016 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6017 credits | PFI_CREDIT_RESEND);
6018
6019 /*
6020 * FIXME is this guaranteed to clear
6021 * immediately or should we poll for it?
6022 */
6023 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6024}
6025
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006026static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006027{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006028 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006029 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006030 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006031 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006032
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006033 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
6034 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006035 if (WARN_ON(max_pixclk < 0))
6036 return;
6037
6038 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006039
Vandana Kannan164dfd22014-11-24 13:37:41 +05306040 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02006041 /*
6042 * FIXME: We can end up here with all power domains off, yet
6043 * with a CDCLK frequency other than the minimum. To account
6044 * for this take the PIPE-A power domain, which covers the HW
6045 * blocks needed for the following programming. This can be
6046 * removed once it's guaranteed that we get here either with
6047 * the minimum CDCLK set, or the required power domains
6048 * enabled.
6049 */
6050 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6051
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006052 if (IS_CHERRYVIEW(dev))
6053 cherryview_set_cdclk(dev, req_cdclk);
6054 else
6055 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006056
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006057 vlv_program_pfi_credits(dev_priv);
6058
Imre Deak738c05c2014-11-19 16:25:37 +02006059 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006060 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006061}
6062
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063static void valleyview_crtc_enable(struct drm_crtc *crtc)
6064{
6065 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006066 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6068 struct intel_encoder *encoder;
6069 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006070 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006071
Matt Roper83d65732015-02-25 13:12:16 -08006072 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006073
6074 if (intel_crtc->active)
6075 return;
6076
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006077 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306078
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006079 if (!is_dsi) {
6080 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006081 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006082 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006083 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006084 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006085
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006086 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306087 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006088
6089 intel_set_pipe_timings(intel_crtc);
6090
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006091 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6092 struct drm_i915_private *dev_priv = dev->dev_private;
6093
6094 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6095 I915_WRITE(CHV_CANVAS(pipe), 0);
6096 }
6097
Daniel Vetter5b18e572014-04-24 23:55:06 +02006098 i9xx_set_pipeconf(intel_crtc);
6099
Jesse Barnes89b667f2013-04-18 14:51:36 -07006100 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006101
Daniel Vettera72e4c92014-09-30 10:56:47 +02006102 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006103
Jesse Barnes89b667f2013-04-18 14:51:36 -07006104 for_each_encoder_on_crtc(dev, crtc, encoder)
6105 if (encoder->pre_pll_enable)
6106 encoder->pre_pll_enable(encoder);
6107
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006108 if (!is_dsi) {
6109 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006110 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006111 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006112 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006113 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006114
6115 for_each_encoder_on_crtc(dev, crtc, encoder)
6116 if (encoder->pre_enable)
6117 encoder->pre_enable(encoder);
6118
Jesse Barnes2dd24552013-04-25 12:55:01 -07006119 i9xx_pfit_enable(intel_crtc);
6120
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006121 intel_crtc_load_lut(crtc);
6122
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006123 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006124 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006125
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006126 assert_vblank_disabled(crtc);
6127 drm_crtc_vblank_on(crtc);
6128
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006129 for_each_encoder_on_crtc(dev, crtc, encoder)
6130 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006131}
6132
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006133static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6134{
6135 struct drm_device *dev = crtc->base.dev;
6136 struct drm_i915_private *dev_priv = dev->dev_private;
6137
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006138 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6139 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006140}
6141
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006142static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006143{
6144 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006145 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006147 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006148 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006149
Matt Roper83d65732015-02-25 13:12:16 -08006150 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02006151
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006152 if (intel_crtc->active)
6153 return;
6154
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006155 i9xx_set_pll_dividers(intel_crtc);
6156
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006157 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306158 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006159
6160 intel_set_pipe_timings(intel_crtc);
6161
Daniel Vetter5b18e572014-04-24 23:55:06 +02006162 i9xx_set_pipeconf(intel_crtc);
6163
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006164 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006165
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006166 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006167 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006168
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006169 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006170 if (encoder->pre_enable)
6171 encoder->pre_enable(encoder);
6172
Daniel Vetterf6736a12013-06-05 13:34:30 +02006173 i9xx_enable_pll(intel_crtc);
6174
Jesse Barnes2dd24552013-04-25 12:55:01 -07006175 i9xx_pfit_enable(intel_crtc);
6176
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006177 intel_crtc_load_lut(crtc);
6178
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006179 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006180 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006181
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006182 assert_vblank_disabled(crtc);
6183 drm_crtc_vblank_on(crtc);
6184
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006185 for_each_encoder_on_crtc(dev, crtc, encoder)
6186 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006187}
6188
Daniel Vetter87476d62013-04-11 16:29:06 +02006189static void i9xx_pfit_disable(struct intel_crtc *crtc)
6190{
6191 struct drm_device *dev = crtc->base.dev;
6192 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006193
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006194 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006195 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006196
6197 assert_pipe_disabled(dev_priv, crtc->pipe);
6198
Daniel Vetter328d8e82013-05-08 10:36:31 +02006199 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6200 I915_READ(PFIT_CONTROL));
6201 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006202}
6203
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006204static void i9xx_crtc_disable(struct drm_crtc *crtc)
6205{
6206 struct drm_device *dev = crtc->dev;
6207 struct drm_i915_private *dev_priv = dev->dev_private;
6208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006209 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006210 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006211
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006212 if (!intel_crtc->active)
6213 return;
6214
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006215 /*
6216 * On gen2 planes are double buffered but the pipe isn't, so we must
6217 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006218 * We also need to wait on all gmch platforms because of the
6219 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006220 */
Imre Deak564ed192014-06-13 14:54:21 +03006221 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006222
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 encoder->disable(encoder);
6225
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006226 drm_crtc_vblank_off(crtc);
6227 assert_vblank_disabled(crtc);
6228
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006229 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006230
Daniel Vetter87476d62013-04-11 16:29:06 +02006231 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006232
Jesse Barnes89b667f2013-04-18 14:51:36 -07006233 for_each_encoder_on_crtc(dev, crtc, encoder)
6234 if (encoder->post_disable)
6235 encoder->post_disable(encoder);
6236
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006237 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006238 if (IS_CHERRYVIEW(dev))
6239 chv_disable_pll(dev_priv, pipe);
6240 else if (IS_VALLEYVIEW(dev))
6241 vlv_disable_pll(dev_priv, pipe);
6242 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006243 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006244 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006245
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006246 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006247 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006248
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006249 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006250 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006251
Daniel Vetterefa96242014-04-24 23:55:02 +02006252 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006253 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006254 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006255}
6256
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006257static void i9xx_crtc_off(struct drm_crtc *crtc)
6258{
6259}
6260
Borun Fub04c5bd2014-07-12 10:02:27 +05306261/* Master function to enable/disable CRTC and corresponding power wells */
6262void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006263{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006264 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006265 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006267 enum intel_display_power_domain domain;
6268 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006269
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006270 if (enable) {
6271 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006272 domains = get_crtc_power_domains(crtc);
6273 for_each_power_domain(domain, domains)
6274 intel_display_power_get(dev_priv, domain);
6275 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006276
6277 dev_priv->display.crtc_enable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006278 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006279 }
6280 } else {
6281 if (intel_crtc->active) {
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006282 intel_crtc_disable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006283 dev_priv->display.crtc_disable(crtc);
6284
Daniel Vettere1e9fb82014-06-25 22:02:04 +03006285 domains = intel_crtc->enabled_power_domains;
6286 for_each_power_domain(domain, domains)
6287 intel_display_power_put(dev_priv, domain);
6288 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006289 }
6290 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306291}
6292
6293/**
6294 * Sets the power management mode of the pipe and plane.
6295 */
6296void intel_crtc_update_dpms(struct drm_crtc *crtc)
6297{
6298 struct drm_device *dev = crtc->dev;
6299 struct intel_encoder *intel_encoder;
6300 bool enable = false;
6301
6302 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6303 enable |= intel_encoder->connectors_active;
6304
6305 intel_crtc_control(crtc, enable);
Ander Conselvan de Oliveira0f63cca2015-04-21 17:13:17 +03006306
6307 crtc->state->active = enable;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006308}
6309
Daniel Vetter976f8a22012-07-08 22:34:21 +02006310static void intel_crtc_disable(struct drm_crtc *crtc)
6311{
6312 struct drm_device *dev = crtc->dev;
6313 struct drm_connector *connector;
6314 struct drm_i915_private *dev_priv = dev->dev_private;
6315
6316 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08006317 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006318
Maarten Lankhorstce22dba2015-04-21 17:12:56 +03006319 intel_crtc_disable_planes(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006320 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006321 dev_priv->display.off(crtc);
6322
Matt Roper70a101f2015-04-08 18:56:53 -07006323 drm_plane_helper_disable(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006324
6325 /* Update computed state. */
6326 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6327 if (!connector->encoder || !connector->encoder->crtc)
6328 continue;
6329
6330 if (connector->encoder->crtc != crtc)
6331 continue;
6332
6333 connector->dpms = DRM_MODE_DPMS_OFF;
6334 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01006335 }
6336}
6337
Chris Wilsonea5b2132010-08-04 13:50:23 +01006338void intel_encoder_destroy(struct drm_encoder *encoder)
6339{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006340 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006341
Chris Wilsonea5b2132010-08-04 13:50:23 +01006342 drm_encoder_cleanup(encoder);
6343 kfree(intel_encoder);
6344}
6345
Damien Lespiau92373292013-08-08 22:28:57 +01006346/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006347 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6348 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006349static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006350{
6351 if (mode == DRM_MODE_DPMS_ON) {
6352 encoder->connectors_active = true;
6353
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006354 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006355 } else {
6356 encoder->connectors_active = false;
6357
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006358 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006359 }
6360}
6361
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006362/* Cross check the actual hw state with our own modeset state tracking (and it's
6363 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006364static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006365{
6366 if (connector->get_hw_state(connector)) {
6367 struct intel_encoder *encoder = connector->encoder;
6368 struct drm_crtc *crtc;
6369 bool encoder_enabled;
6370 enum pipe pipe;
6371
6372 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6373 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006374 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006375
Dave Airlie0e32b392014-05-02 14:02:48 +10006376 /* there is no real hw state for MST connectors */
6377 if (connector->mst_port)
6378 return;
6379
Rob Clarke2c719b2014-12-15 13:56:32 -05006380 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006381 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006382 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006383 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006384
Dave Airlie36cd7442014-05-02 13:44:18 +10006385 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006386 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006387 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006388
Dave Airlie36cd7442014-05-02 13:44:18 +10006389 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006390 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6391 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006392 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006393
Dave Airlie36cd7442014-05-02 13:44:18 +10006394 crtc = encoder->base.crtc;
6395
Matt Roper83d65732015-02-25 13:12:16 -08006396 I915_STATE_WARN(!crtc->state->enable,
6397 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006398 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6399 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006400 "encoder active on the wrong pipe\n");
6401 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006402 }
6403}
6404
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006405int intel_connector_init(struct intel_connector *connector)
6406{
6407 struct drm_connector_state *connector_state;
6408
6409 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6410 if (!connector_state)
6411 return -ENOMEM;
6412
6413 connector->base.state = connector_state;
6414 return 0;
6415}
6416
6417struct intel_connector *intel_connector_alloc(void)
6418{
6419 struct intel_connector *connector;
6420
6421 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6422 if (!connector)
6423 return NULL;
6424
6425 if (intel_connector_init(connector) < 0) {
6426 kfree(connector);
6427 return NULL;
6428 }
6429
6430 return connector;
6431}
6432
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006433/* Even simpler default implementation, if there's really no special case to
6434 * consider. */
6435void intel_connector_dpms(struct drm_connector *connector, int mode)
6436{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006437 /* All the simple cases only support two dpms states. */
6438 if (mode != DRM_MODE_DPMS_ON)
6439 mode = DRM_MODE_DPMS_OFF;
6440
6441 if (mode == connector->dpms)
6442 return;
6443
6444 connector->dpms = mode;
6445
6446 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006447 if (connector->encoder)
6448 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006449
Daniel Vetterb9805142012-08-31 17:37:33 +02006450 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006451}
6452
Daniel Vetterf0947c32012-07-02 13:10:34 +02006453/* Simple connector->get_hw_state implementation for encoders that support only
6454 * one connector and no cloning and hence the encoder state determines the state
6455 * of the connector. */
6456bool intel_connector_get_hw_state(struct intel_connector *connector)
6457{
Daniel Vetter24929352012-07-02 20:28:59 +02006458 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006459 struct intel_encoder *encoder = connector->encoder;
6460
6461 return encoder->get_hw_state(encoder, &pipe);
6462}
6463
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006464static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006465{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006466 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6467 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006468
6469 return 0;
6470}
6471
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006472static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006473 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006474{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475 struct drm_atomic_state *state = pipe_config->base.state;
6476 struct intel_crtc *other_crtc;
6477 struct intel_crtc_state *other_crtc_state;
6478
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006479 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6480 pipe_name(pipe), pipe_config->fdi_lanes);
6481 if (pipe_config->fdi_lanes > 4) {
6482 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6483 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006484 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485 }
6486
Paulo Zanonibafb6552013-11-02 21:07:44 -07006487 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006488 if (pipe_config->fdi_lanes > 2) {
6489 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6490 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006491 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006492 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006493 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006494 }
6495 }
6496
6497 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006498 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006499
6500 /* Ivybridge 3 pipe is really complicated */
6501 switch (pipe) {
6502 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006503 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006504 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006505 if (pipe_config->fdi_lanes <= 2)
6506 return 0;
6507
6508 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6509 other_crtc_state =
6510 intel_atomic_get_crtc_state(state, other_crtc);
6511 if (IS_ERR(other_crtc_state))
6512 return PTR_ERR(other_crtc_state);
6513
6514 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6516 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006517 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006518 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006519 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006520 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006521 if (pipe_config->fdi_lanes > 2) {
6522 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6523 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006524 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006525 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006526
6527 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6528 other_crtc_state =
6529 intel_atomic_get_crtc_state(state, other_crtc);
6530 if (IS_ERR(other_crtc_state))
6531 return PTR_ERR(other_crtc_state);
6532
6533 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006534 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006535 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006536 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006537 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006538 default:
6539 BUG();
6540 }
6541}
6542
Daniel Vettere29c22c2013-02-21 00:00:16 +01006543#define RETRY 1
6544static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006545 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006546{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006547 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006548 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006549 int lane, link_bw, fdi_dotclock, ret;
6550 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006551
Daniel Vettere29c22c2013-02-21 00:00:16 +01006552retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006553 /* FDI is a binary signal running at ~2.7GHz, encoding
6554 * each output octet as 10 bits. The actual frequency
6555 * is stored as a divider into a 100MHz clock, and the
6556 * mode pixel clock is stored in units of 1KHz.
6557 * Hence the bw of each lane in terms of the mode signal
6558 * is:
6559 */
6560 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6561
Damien Lespiau241bfc32013-09-25 16:45:37 +01006562 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006563
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006564 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006565 pipe_config->pipe_bpp);
6566
6567 pipe_config->fdi_lanes = lane;
6568
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006569 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006570 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006571
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006572 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6573 intel_crtc->pipe, pipe_config);
6574 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006575 pipe_config->pipe_bpp -= 2*3;
6576 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6577 pipe_config->pipe_bpp);
6578 needs_recompute = true;
6579 pipe_config->bw_constrained = true;
6580
6581 goto retry;
6582 }
6583
6584 if (needs_recompute)
6585 return RETRY;
6586
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006587 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006588}
6589
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006590static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006591 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006592{
Jani Nikulad330a952014-01-21 11:24:25 +02006593 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03006594 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07006595 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006596}
6597
Daniel Vettera43f6e02013-06-07 23:10:32 +02006598static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006599 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006600{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006601 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006602 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006603 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006604 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006605
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006606 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006607 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006608 int clock_limit =
6609 dev_priv->display.get_display_clock_speed(dev);
6610
6611 /*
6612 * Enable pixel doubling when the dot clock
6613 * is > 90% of the (display) core speed.
6614 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006615 * GDG double wide on either pipe,
6616 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006617 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006618 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006619 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006620 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006621 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006622 }
6623
Damien Lespiau241bfc32013-09-25 16:45:37 +01006624 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006625 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006626 }
Chris Wilson89749352010-09-12 18:25:19 +01006627
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006628 /*
6629 * Pipe horizontal size must be even in:
6630 * - DVO ganged mode
6631 * - LVDS dual channel mode
6632 * - Double wide pipe
6633 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006634 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006635 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6636 pipe_config->pipe_src_w &= ~1;
6637
Damien Lespiau8693a822013-05-03 18:48:11 +01006638 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6639 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006640 */
6641 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6642 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006643 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006644
Damien Lespiauf5adf942013-06-24 18:29:34 +01006645 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006646 hsw_compute_ips_config(crtc, pipe_config);
6647
Daniel Vetter877d48d2013-04-19 11:24:43 +02006648 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006649 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006650
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006651 /* FIXME: remove below call once atomic mode set is place and all crtc
6652 * related checks called from atomic_crtc_check function */
6653 ret = 0;
6654 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6655 crtc, pipe_config->base.state);
6656 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6657
6658 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006659}
6660
Ville Syrjälä1652d192015-03-31 14:12:01 +03006661static int skylake_get_display_clock_speed(struct drm_device *dev)
6662{
6663 struct drm_i915_private *dev_priv = to_i915(dev);
6664 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6665 uint32_t cdctl = I915_READ(CDCLK_CTL);
6666 uint32_t linkrate;
6667
6668 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6669 WARN(1, "LCPLL1 not enabled\n");
6670 return 24000; /* 24MHz is the cd freq with NSSC ref */
6671 }
6672
6673 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6674 return 540000;
6675
6676 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006677 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006678
Damien Lespiau71cd8422015-04-30 16:39:17 +01006679 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6680 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006681 /* vco 8640 */
6682 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6683 case CDCLK_FREQ_450_432:
6684 return 432000;
6685 case CDCLK_FREQ_337_308:
6686 return 308570;
6687 case CDCLK_FREQ_675_617:
6688 return 617140;
6689 default:
6690 WARN(1, "Unknown cd freq selection\n");
6691 }
6692 } else {
6693 /* vco 8100 */
6694 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6695 case CDCLK_FREQ_450_432:
6696 return 450000;
6697 case CDCLK_FREQ_337_308:
6698 return 337500;
6699 case CDCLK_FREQ_675_617:
6700 return 675000;
6701 default:
6702 WARN(1, "Unknown cd freq selection\n");
6703 }
6704 }
6705
6706 /* error case, do as if DPLL0 isn't enabled */
6707 return 24000;
6708}
6709
6710static int broadwell_get_display_clock_speed(struct drm_device *dev)
6711{
6712 struct drm_i915_private *dev_priv = dev->dev_private;
6713 uint32_t lcpll = I915_READ(LCPLL_CTL);
6714 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6715
6716 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6717 return 800000;
6718 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6719 return 450000;
6720 else if (freq == LCPLL_CLK_FREQ_450)
6721 return 450000;
6722 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6723 return 540000;
6724 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6725 return 337500;
6726 else
6727 return 675000;
6728}
6729
6730static int haswell_get_display_clock_speed(struct drm_device *dev)
6731{
6732 struct drm_i915_private *dev_priv = dev->dev_private;
6733 uint32_t lcpll = I915_READ(LCPLL_CTL);
6734 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6735
6736 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6737 return 800000;
6738 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6739 return 450000;
6740 else if (freq == LCPLL_CLK_FREQ_450)
6741 return 450000;
6742 else if (IS_HSW_ULT(dev))
6743 return 337500;
6744 else
6745 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006746}
6747
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006748static int valleyview_get_display_clock_speed(struct drm_device *dev)
6749{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006750 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006751 u32 val;
6752 int divider;
6753
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006754 if (dev_priv->hpll_freq == 0)
6755 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6756
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006757 mutex_lock(&dev_priv->dpio_lock);
6758 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
6759 mutex_unlock(&dev_priv->dpio_lock);
6760
6761 divider = val & DISPLAY_FREQUENCY_VALUES;
6762
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006763 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6764 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6765 "cdclk change in progress\n");
6766
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006767 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006768}
6769
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006770static int ilk_get_display_clock_speed(struct drm_device *dev)
6771{
6772 return 450000;
6773}
6774
Jesse Barnese70236a2009-09-21 10:42:27 -07006775static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006776{
Jesse Barnese70236a2009-09-21 10:42:27 -07006777 return 400000;
6778}
Jesse Barnes79e53942008-11-07 14:24:08 -08006779
Jesse Barnese70236a2009-09-21 10:42:27 -07006780static int i915_get_display_clock_speed(struct drm_device *dev)
6781{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006782 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006783}
Jesse Barnes79e53942008-11-07 14:24:08 -08006784
Jesse Barnese70236a2009-09-21 10:42:27 -07006785static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6786{
6787 return 200000;
6788}
Jesse Barnes79e53942008-11-07 14:24:08 -08006789
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006790static int pnv_get_display_clock_speed(struct drm_device *dev)
6791{
6792 u16 gcfgc = 0;
6793
6794 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6795
6796 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6797 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006798 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006799 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006800 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006801 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006802 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006803 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6804 return 200000;
6805 default:
6806 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6807 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006808 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006809 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006810 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006811 }
6812}
6813
Jesse Barnese70236a2009-09-21 10:42:27 -07006814static int i915gm_get_display_clock_speed(struct drm_device *dev)
6815{
6816 u16 gcfgc = 0;
6817
6818 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6819
6820 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006821 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006822 else {
6823 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6824 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006825 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006826 default:
6827 case GC_DISPLAY_CLOCK_190_200_MHZ:
6828 return 190000;
6829 }
6830 }
6831}
Jesse Barnes79e53942008-11-07 14:24:08 -08006832
Jesse Barnese70236a2009-09-21 10:42:27 -07006833static int i865_get_display_clock_speed(struct drm_device *dev)
6834{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006835 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006836}
6837
6838static int i855_get_display_clock_speed(struct drm_device *dev)
6839{
6840 u16 hpllcc = 0;
6841 /* Assume that the hardware is in the high speed state. This
6842 * should be the default.
6843 */
6844 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6845 case GC_CLOCK_133_200:
6846 case GC_CLOCK_100_200:
6847 return 200000;
6848 case GC_CLOCK_166_250:
6849 return 250000;
6850 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006851 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006852 }
6853
6854 /* Shouldn't happen */
6855 return 0;
6856}
6857
6858static int i830_get_display_clock_speed(struct drm_device *dev)
6859{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006860 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006861}
6862
Zhenyu Wang2c072452009-06-05 15:38:42 +08006863static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006864intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006865{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006866 while (*num > DATA_LINK_M_N_MASK ||
6867 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006868 *num >>= 1;
6869 *den >>= 1;
6870 }
6871}
6872
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006873static void compute_m_n(unsigned int m, unsigned int n,
6874 uint32_t *ret_m, uint32_t *ret_n)
6875{
6876 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6877 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6878 intel_reduce_m_n_ratio(ret_m, ret_n);
6879}
6880
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006881void
6882intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6883 int pixel_clock, int link_clock,
6884 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006885{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006886 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006887
6888 compute_m_n(bits_per_pixel * pixel_clock,
6889 link_clock * nlanes * 8,
6890 &m_n->gmch_m, &m_n->gmch_n);
6891
6892 compute_m_n(pixel_clock, link_clock,
6893 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006894}
6895
Chris Wilsona7615032011-01-12 17:04:08 +00006896static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6897{
Jani Nikulad330a952014-01-21 11:24:25 +02006898 if (i915.panel_use_ssc >= 0)
6899 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006900 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006901 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006902}
6903
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006904static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
6905 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006906{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006907 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006908 struct drm_i915_private *dev_priv = dev->dev_private;
6909 int refclk;
6910
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006911 WARN_ON(!crtc_state->base.state);
6912
Imre Deak5ab7b0b2015-03-06 03:29:25 +02006913 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02006914 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006915 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006916 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006917 refclk = dev_priv->vbt.lvds_ssc_freq;
6918 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006919 } else if (!IS_GEN2(dev)) {
6920 refclk = 96000;
6921 } else {
6922 refclk = 48000;
6923 }
6924
6925 return refclk;
6926}
6927
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006928static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006929{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006930 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006931}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006932
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006933static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6934{
6935 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006936}
6937
Daniel Vetterf47709a2013-03-28 10:42:02 +01006938static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006939 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006940 intel_clock_t *reduced_clock)
6941{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006942 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006943 u32 fp, fp2 = 0;
6944
6945 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006946 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006947 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006948 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006949 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006950 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006951 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006952 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006953 }
6954
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006955 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006956
Daniel Vetterf47709a2013-03-28 10:42:02 +01006957 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006958 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006959 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006960 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006961 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006962 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006963 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006964 }
6965}
6966
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006967static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6968 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006969{
6970 u32 reg_val;
6971
6972 /*
6973 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6974 * and set it to a reasonable value instead.
6975 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006976 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006977 reg_val &= 0xffffff00;
6978 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006980
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006981 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006982 reg_val &= 0x8cffffff;
6983 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006984 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006985
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006986 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006987 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006988 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006989
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006990 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006991 reg_val &= 0x00ffffff;
6992 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006993 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006994}
6995
Daniel Vetterb5518422013-05-03 11:49:48 +02006996static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6997 struct intel_link_m_n *m_n)
6998{
6999 struct drm_device *dev = crtc->base.dev;
7000 struct drm_i915_private *dev_priv = dev->dev_private;
7001 int pipe = crtc->pipe;
7002
Daniel Vettere3b95f12013-05-03 11:49:49 +02007003 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7004 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7005 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7006 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007007}
7008
7009static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007010 struct intel_link_m_n *m_n,
7011 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007012{
7013 struct drm_device *dev = crtc->base.dev;
7014 struct drm_i915_private *dev_priv = dev->dev_private;
7015 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007016 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007017
7018 if (INTEL_INFO(dev)->gen >= 5) {
7019 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7020 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7021 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7022 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007023 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7024 * for gen < 8) and if DRRS is supported (to make sure the
7025 * registers are not unnecessarily accessed).
7026 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307027 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007028 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007029 I915_WRITE(PIPE_DATA_M2(transcoder),
7030 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7031 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7032 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7033 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7034 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007035 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007036 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7037 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7038 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7039 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007040 }
7041}
7042
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307043void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007044{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307045 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7046
7047 if (m_n == M1_N1) {
7048 dp_m_n = &crtc->config->dp_m_n;
7049 dp_m2_n2 = &crtc->config->dp_m2_n2;
7050 } else if (m_n == M2_N2) {
7051
7052 /*
7053 * M2_N2 registers are not supported. Hence m2_n2 divider value
7054 * needs to be programmed into M1_N1.
7055 */
7056 dp_m_n = &crtc->config->dp_m2_n2;
7057 } else {
7058 DRM_ERROR("Unsupported divider value\n");
7059 return;
7060 }
7061
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007062 if (crtc->config->has_pch_encoder)
7063 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007064 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307065 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007066}
7067
Ville Syrjäläd288f652014-10-28 13:20:22 +02007068static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007069 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007070{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007071 u32 dpll, dpll_md;
7072
7073 /*
7074 * Enable DPIO clock input. We should never disable the reference
7075 * clock for pipe B, since VGA hotplug / manual detection depends
7076 * on it.
7077 */
7078 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7079 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7080 /* We should never disable this, set it here for state tracking */
7081 if (crtc->pipe == PIPE_B)
7082 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7083 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007084 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007085
Ville Syrjäläd288f652014-10-28 13:20:22 +02007086 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007087 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007088 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007089}
7090
Ville Syrjäläd288f652014-10-28 13:20:22 +02007091static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007092 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007093{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007094 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007095 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007096 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007097 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007098 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007099 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007100
Daniel Vetter09153002012-12-12 14:06:44 +01007101 mutex_lock(&dev_priv->dpio_lock);
7102
Ville Syrjäläd288f652014-10-28 13:20:22 +02007103 bestn = pipe_config->dpll.n;
7104 bestm1 = pipe_config->dpll.m1;
7105 bestm2 = pipe_config->dpll.m2;
7106 bestp1 = pipe_config->dpll.p1;
7107 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007108
Jesse Barnes89b667f2013-04-18 14:51:36 -07007109 /* See eDP HDMI DPIO driver vbios notes doc */
7110
7111 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007112 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007113 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007114
7115 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007116 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007117
7118 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007119 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007120 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007121 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007122
7123 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007124 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007125
7126 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007127 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7128 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7129 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007130 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007131
7132 /*
7133 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7134 * but we don't support that).
7135 * Note: don't use the DAC post divider as it seems unstable.
7136 */
7137 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007138 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007139
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007140 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007141 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007142
Jesse Barnes89b667f2013-04-18 14:51:36 -07007143 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007144 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007145 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7146 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007147 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007148 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007149 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007150 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007151 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007152
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007153 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007154 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007155 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007156 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007157 0x0df40000);
7158 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007159 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007160 0x0df70000);
7161 } else { /* HDMI or VGA */
7162 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007163 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007164 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007165 0x0df70000);
7166 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007167 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007168 0x0df40000);
7169 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007170
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007171 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007172 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007173 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7174 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007175 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007176 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007177
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007178 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01007179 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007180}
7181
Ville Syrjäläd288f652014-10-28 13:20:22 +02007182static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007183 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007184{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007185 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007186 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7187 DPLL_VCO_ENABLE;
7188 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007189 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007190
Ville Syrjäläd288f652014-10-28 13:20:22 +02007191 pipe_config->dpll_hw_state.dpll_md =
7192 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007193}
7194
Ville Syrjäläd288f652014-10-28 13:20:22 +02007195static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007196 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007197{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007198 struct drm_device *dev = crtc->base.dev;
7199 struct drm_i915_private *dev_priv = dev->dev_private;
7200 int pipe = crtc->pipe;
7201 int dpll_reg = DPLL(crtc->pipe);
7202 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307203 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007204 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307205 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307206 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007207
Ville Syrjäläd288f652014-10-28 13:20:22 +02007208 bestn = pipe_config->dpll.n;
7209 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7210 bestm1 = pipe_config->dpll.m1;
7211 bestm2 = pipe_config->dpll.m2 >> 22;
7212 bestp1 = pipe_config->dpll.p1;
7213 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307214 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307215 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307216 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007217
7218 /*
7219 * Enable Refclk and SSC
7220 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007221 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007222 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007223
7224 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007225
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007226 /* p1 and p2 divider */
7227 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7228 5 << DPIO_CHV_S1_DIV_SHIFT |
7229 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7230 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7231 1 << DPIO_CHV_K_DIV_SHIFT);
7232
7233 /* Feedback post-divider - m2 */
7234 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7235
7236 /* Feedback refclk divider - n and m1 */
7237 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7238 DPIO_CHV_M1_DIV_BY_2 |
7239 1 << DPIO_CHV_N_DIV_SHIFT);
7240
7241 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307242 if (bestm2_frac)
7243 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007244
7245 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307246 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7247 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7248 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7249 if (bestm2_frac)
7250 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7251 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007252
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307253 /* Program digital lock detect threshold */
7254 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7255 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7256 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7257 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7258 if (!bestm2_frac)
7259 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7260 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7261
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007262 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307263 if (vco == 5400000) {
7264 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7265 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7266 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7267 tribuf_calcntr = 0x9;
7268 } else if (vco <= 6200000) {
7269 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7270 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7271 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7272 tribuf_calcntr = 0x9;
7273 } else if (vco <= 6480000) {
7274 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7275 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7276 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7277 tribuf_calcntr = 0x8;
7278 } else {
7279 /* Not supported. Apply the same limits as in the max case */
7280 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7281 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7282 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7283 tribuf_calcntr = 0;
7284 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007285 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7286
Ville Syrjälä968040b2015-03-11 22:52:08 +02007287 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307288 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7289 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7290 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7291
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007292 /* AFC Recal */
7293 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7294 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7295 DPIO_AFC_RECAL);
7296
7297 mutex_unlock(&dev_priv->dpio_lock);
7298}
7299
Ville Syrjäläd288f652014-10-28 13:20:22 +02007300/**
7301 * vlv_force_pll_on - forcibly enable just the PLL
7302 * @dev_priv: i915 private structure
7303 * @pipe: pipe PLL to enable
7304 * @dpll: PLL configuration
7305 *
7306 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7307 * in cases where we need the PLL enabled even when @pipe is not going to
7308 * be enabled.
7309 */
7310void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7311 const struct dpll *dpll)
7312{
7313 struct intel_crtc *crtc =
7314 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007315 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007316 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007317 .pixel_multiplier = 1,
7318 .dpll = *dpll,
7319 };
7320
7321 if (IS_CHERRYVIEW(dev)) {
7322 chv_update_pll(crtc, &pipe_config);
7323 chv_prepare_pll(crtc, &pipe_config);
7324 chv_enable_pll(crtc, &pipe_config);
7325 } else {
7326 vlv_update_pll(crtc, &pipe_config);
7327 vlv_prepare_pll(crtc, &pipe_config);
7328 vlv_enable_pll(crtc, &pipe_config);
7329 }
7330}
7331
7332/**
7333 * vlv_force_pll_off - forcibly disable just the PLL
7334 * @dev_priv: i915 private structure
7335 * @pipe: pipe PLL to disable
7336 *
7337 * Disable the PLL for @pipe. To be used in cases where we need
7338 * the PLL enabled even when @pipe is not going to be enabled.
7339 */
7340void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7341{
7342 if (IS_CHERRYVIEW(dev))
7343 chv_disable_pll(to_i915(dev), pipe);
7344 else
7345 vlv_disable_pll(to_i915(dev), pipe);
7346}
7347
Daniel Vetterf47709a2013-03-28 10:42:02 +01007348static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007349 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007350 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007351 int num_connectors)
7352{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007353 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007354 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007355 u32 dpll;
7356 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007357 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007358
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007359 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307360
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007361 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7362 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007363
7364 dpll = DPLL_VGA_MODE_DIS;
7365
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007366 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007367 dpll |= DPLLB_MODE_LVDS;
7368 else
7369 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007370
Daniel Vetteref1b4602013-06-01 17:17:04 +02007371 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007372 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007373 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007374 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007375
7376 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007377 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007378
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007379 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007380 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007381
7382 /* compute bitmask from p1 value */
7383 if (IS_PINEVIEW(dev))
7384 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7385 else {
7386 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7387 if (IS_G4X(dev) && reduced_clock)
7388 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7389 }
7390 switch (clock->p2) {
7391 case 5:
7392 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7393 break;
7394 case 7:
7395 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7396 break;
7397 case 10:
7398 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7399 break;
7400 case 14:
7401 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7402 break;
7403 }
7404 if (INTEL_INFO(dev)->gen >= 4)
7405 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7406
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007407 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007408 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007409 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007410 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7411 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7412 else
7413 dpll |= PLL_REF_INPUT_DREFCLK;
7414
7415 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007416 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007417
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007418 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007419 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007420 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007421 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007422 }
7423}
7424
Daniel Vetterf47709a2013-03-28 10:42:02 +01007425static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007426 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007427 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007428 int num_connectors)
7429{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007430 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007431 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007432 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007433 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007434
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007435 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307436
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007437 dpll = DPLL_VGA_MODE_DIS;
7438
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007439 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007440 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7441 } else {
7442 if (clock->p1 == 2)
7443 dpll |= PLL_P1_DIVIDE_BY_TWO;
7444 else
7445 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7446 if (clock->p2 == 4)
7447 dpll |= PLL_P2_DIVIDE_BY_4;
7448 }
7449
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007450 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007451 dpll |= DPLL_DVO_2X_MODE;
7452
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007453 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007454 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7455 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7456 else
7457 dpll |= PLL_REF_INPUT_DREFCLK;
7458
7459 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007460 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007461}
7462
Daniel Vetter8a654f32013-06-01 17:16:22 +02007463static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007464{
7465 struct drm_device *dev = intel_crtc->base.dev;
7466 struct drm_i915_private *dev_priv = dev->dev_private;
7467 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007468 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007469 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007470 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007471 uint32_t crtc_vtotal, crtc_vblank_end;
7472 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007473
7474 /* We need to be careful not to changed the adjusted mode, for otherwise
7475 * the hw state checker will get angry at the mismatch. */
7476 crtc_vtotal = adjusted_mode->crtc_vtotal;
7477 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007478
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007479 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007480 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007481 crtc_vtotal -= 1;
7482 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007483
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007484 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007485 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7486 else
7487 vsyncshift = adjusted_mode->crtc_hsync_start -
7488 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007489 if (vsyncshift < 0)
7490 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007491 }
7492
7493 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007494 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007495
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007496 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007497 (adjusted_mode->crtc_hdisplay - 1) |
7498 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007499 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007500 (adjusted_mode->crtc_hblank_start - 1) |
7501 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007502 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007503 (adjusted_mode->crtc_hsync_start - 1) |
7504 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7505
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007506 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007507 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007508 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007509 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007510 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007511 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007512 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007513 (adjusted_mode->crtc_vsync_start - 1) |
7514 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7515
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007516 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7517 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7518 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7519 * bits. */
7520 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7521 (pipe == PIPE_B || pipe == PIPE_C))
7522 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7523
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007524 /* pipesrc controls the size that is scaled from, which should
7525 * always be the user's requested size.
7526 */
7527 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007528 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7529 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007530}
7531
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007532static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007533 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007534{
7535 struct drm_device *dev = crtc->base.dev;
7536 struct drm_i915_private *dev_priv = dev->dev_private;
7537 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7538 uint32_t tmp;
7539
7540 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007541 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7542 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007543 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007544 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7545 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007546 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007547 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7548 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007549
7550 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007551 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7552 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007553 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007554 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7555 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007556 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007557 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7558 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007559
7560 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007561 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7562 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7563 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007564 }
7565
7566 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007567 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7568 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7569
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007570 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7571 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007572}
7573
Daniel Vetterf6a83282014-02-11 15:28:57 -08007574void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007575 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007576{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007577 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7578 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7579 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7580 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007581
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007582 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7583 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7584 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7585 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007586
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007587 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007588
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007589 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7590 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007591}
7592
Daniel Vetter84b046f2013-02-19 18:48:54 +01007593static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7594{
7595 struct drm_device *dev = intel_crtc->base.dev;
7596 struct drm_i915_private *dev_priv = dev->dev_private;
7597 uint32_t pipeconf;
7598
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007599 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007600
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007601 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7602 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7603 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007604
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007605 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007606 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007607
Daniel Vetterff9ce462013-04-24 14:57:17 +02007608 /* only g4x and later have fancy bpc/dither controls */
7609 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007610 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007611 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007612 pipeconf |= PIPECONF_DITHER_EN |
7613 PIPECONF_DITHER_TYPE_SP;
7614
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007615 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007616 case 18:
7617 pipeconf |= PIPECONF_6BPC;
7618 break;
7619 case 24:
7620 pipeconf |= PIPECONF_8BPC;
7621 break;
7622 case 30:
7623 pipeconf |= PIPECONF_10BPC;
7624 break;
7625 default:
7626 /* Case prevented by intel_choose_pipe_bpp_dither. */
7627 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007628 }
7629 }
7630
7631 if (HAS_PIPE_CXSR(dev)) {
7632 if (intel_crtc->lowfreq_avail) {
7633 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7634 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7635 } else {
7636 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007637 }
7638 }
7639
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007640 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007641 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007642 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007643 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7644 else
7645 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7646 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007647 pipeconf |= PIPECONF_PROGRESSIVE;
7648
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007649 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007650 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007651
Daniel Vetter84b046f2013-02-19 18:48:54 +01007652 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7653 POSTING_READ(PIPECONF(intel_crtc->pipe));
7654}
7655
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007656static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7657 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007658{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007659 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007660 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007661 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007662 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007663 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007664 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007665 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007666 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007667 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007668 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007669 struct drm_connector_state *connector_state;
7670 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007671
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007672 memset(&crtc_state->dpll_hw_state, 0,
7673 sizeof(crtc_state->dpll_hw_state));
7674
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007675 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007676 if (connector_state->crtc != &crtc->base)
7677 continue;
7678
7679 encoder = to_intel_encoder(connector_state->best_encoder);
7680
Chris Wilson5eddb702010-09-11 13:48:45 +01007681 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007682 case INTEL_OUTPUT_LVDS:
7683 is_lvds = true;
7684 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007685 case INTEL_OUTPUT_DSI:
7686 is_dsi = true;
7687 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007688 default:
7689 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007690 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007691
Eric Anholtc751ce42010-03-25 11:48:48 -07007692 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007693 }
7694
Jani Nikulaf2335332013-09-13 11:03:09 +03007695 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007696 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007697
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007698 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007699 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007700
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007701 /*
7702 * Returns a set of divisors for the desired target clock with
7703 * the given refclk, or FALSE. The returned values represent
7704 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7705 * 2) / p1 / p2.
7706 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007707 limit = intel_limit(crtc_state, refclk);
7708 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007709 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007710 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007711 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007712 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7713 return -EINVAL;
7714 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007715
Jani Nikulaf2335332013-09-13 11:03:09 +03007716 if (is_lvds && dev_priv->lvds_downclock_avail) {
7717 /*
7718 * Ensure we match the reduced clock's P to the target
7719 * clock. If the clocks don't match, we can't switch
7720 * the display clock by using the FP0/FP1. In such case
7721 * we will disable the LVDS downclock feature.
7722 */
7723 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007724 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007725 dev_priv->lvds_downclock,
7726 refclk, &clock,
7727 &reduced_clock);
7728 }
7729 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007730 crtc_state->dpll.n = clock.n;
7731 crtc_state->dpll.m1 = clock.m1;
7732 crtc_state->dpll.m2 = clock.m2;
7733 crtc_state->dpll.p1 = clock.p1;
7734 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007735 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007736
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007737 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007738 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307739 has_reduced_clock ? &reduced_clock : NULL,
7740 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007741 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007742 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007743 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007744 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007745 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007746 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007747 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007748 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007749 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007750
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007751 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007752}
7753
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007754static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007755 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007756{
7757 struct drm_device *dev = crtc->base.dev;
7758 struct drm_i915_private *dev_priv = dev->dev_private;
7759 uint32_t tmp;
7760
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007761 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7762 return;
7763
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007764 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007765 if (!(tmp & PFIT_ENABLE))
7766 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007767
Daniel Vetter06922822013-07-11 13:35:40 +02007768 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007769 if (INTEL_INFO(dev)->gen < 4) {
7770 if (crtc->pipe != PIPE_B)
7771 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007772 } else {
7773 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7774 return;
7775 }
7776
Daniel Vetter06922822013-07-11 13:35:40 +02007777 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007778 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7779 if (INTEL_INFO(dev)->gen < 5)
7780 pipe_config->gmch_pfit.lvds_border_bits =
7781 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7782}
7783
Jesse Barnesacbec812013-09-20 11:29:32 -07007784static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007785 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007786{
7787 struct drm_device *dev = crtc->base.dev;
7788 struct drm_i915_private *dev_priv = dev->dev_private;
7789 int pipe = pipe_config->cpu_transcoder;
7790 intel_clock_t clock;
7791 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007792 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007793
Shobhit Kumarf573de52014-07-30 20:32:37 +05307794 /* In case of MIPI DPLL will not even be used */
7795 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7796 return;
7797
Jesse Barnesacbec812013-09-20 11:29:32 -07007798 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007799 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07007800 mutex_unlock(&dev_priv->dpio_lock);
7801
7802 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7803 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7804 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7805 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7806 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7807
Ville Syrjäläf6466282013-10-14 14:50:31 +03007808 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007809
Ville Syrjäläf6466282013-10-14 14:50:31 +03007810 /* clock.dot is the fast clock */
7811 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007812}
7813
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007814static void
7815i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7816 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007817{
7818 struct drm_device *dev = crtc->base.dev;
7819 struct drm_i915_private *dev_priv = dev->dev_private;
7820 u32 val, base, offset;
7821 int pipe = crtc->pipe, plane = crtc->plane;
7822 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007823 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007824 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007825 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007826
Damien Lespiau42a7b082015-02-05 19:35:13 +00007827 val = I915_READ(DSPCNTR(plane));
7828 if (!(val & DISPLAY_PLANE_ENABLE))
7829 return;
7830
Damien Lespiaud9806c92015-01-21 14:07:19 +00007831 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007832 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007833 DRM_DEBUG_KMS("failed to alloc fb\n");
7834 return;
7835 }
7836
Damien Lespiau1b842c82015-01-21 13:50:54 +00007837 fb = &intel_fb->base;
7838
Daniel Vetter18c52472015-02-10 17:16:09 +00007839 if (INTEL_INFO(dev)->gen >= 4) {
7840 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007841 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007842 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7843 }
7844 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007845
7846 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007847 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007848 fb->pixel_format = fourcc;
7849 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007850
7851 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007852 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007853 offset = I915_READ(DSPTILEOFF(plane));
7854 else
7855 offset = I915_READ(DSPLINOFF(plane));
7856 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7857 } else {
7858 base = I915_READ(DSPADDR(plane));
7859 }
7860 plane_config->base = base;
7861
7862 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007863 fb->width = ((val >> 16) & 0xfff) + 1;
7864 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007865
7866 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007867 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007868
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007869 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007870 fb->pixel_format,
7871 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007872
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007873 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007874
Damien Lespiau2844a922015-01-20 12:51:48 +00007875 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7876 pipe_name(pipe), plane, fb->width, fb->height,
7877 fb->bits_per_pixel, base, fb->pitches[0],
7878 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007879
Damien Lespiau2d140302015-02-05 17:22:18 +00007880 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007881}
7882
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007883static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007884 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007885{
7886 struct drm_device *dev = crtc->base.dev;
7887 struct drm_i915_private *dev_priv = dev->dev_private;
7888 int pipe = pipe_config->cpu_transcoder;
7889 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7890 intel_clock_t clock;
7891 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
7892 int refclk = 100000;
7893
7894 mutex_lock(&dev_priv->dpio_lock);
7895 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7896 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7897 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7898 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7899 mutex_unlock(&dev_priv->dpio_lock);
7900
7901 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7902 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
7903 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7904 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7905 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7906
7907 chv_clock(refclk, &clock);
7908
7909 /* clock.dot is the fast clock */
7910 pipe_config->port_clock = clock.dot / 5;
7911}
7912
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007913static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007914 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007915{
7916 struct drm_device *dev = crtc->base.dev;
7917 struct drm_i915_private *dev_priv = dev->dev_private;
7918 uint32_t tmp;
7919
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007920 if (!intel_display_power_is_enabled(dev_priv,
7921 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02007922 return false;
7923
Daniel Vettere143a212013-07-04 12:01:15 +02007924 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007925 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007926
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007927 tmp = I915_READ(PIPECONF(crtc->pipe));
7928 if (!(tmp & PIPECONF_ENABLE))
7929 return false;
7930
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007931 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
7932 switch (tmp & PIPECONF_BPC_MASK) {
7933 case PIPECONF_6BPC:
7934 pipe_config->pipe_bpp = 18;
7935 break;
7936 case PIPECONF_8BPC:
7937 pipe_config->pipe_bpp = 24;
7938 break;
7939 case PIPECONF_10BPC:
7940 pipe_config->pipe_bpp = 30;
7941 break;
7942 default:
7943 break;
7944 }
7945 }
7946
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007947 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7948 pipe_config->limited_color_range = true;
7949
Ville Syrjälä282740f2013-09-04 18:30:03 +03007950 if (INTEL_INFO(dev)->gen < 4)
7951 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7952
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007953 intel_get_pipe_timings(crtc, pipe_config);
7954
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007955 i9xx_get_pfit_config(crtc, pipe_config);
7956
Daniel Vetter6c49f242013-06-06 12:45:25 +02007957 if (INTEL_INFO(dev)->gen >= 4) {
7958 tmp = I915_READ(DPLL_MD(crtc->pipe));
7959 pipe_config->pixel_multiplier =
7960 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7961 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007962 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007963 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7964 tmp = I915_READ(DPLL(crtc->pipe));
7965 pipe_config->pixel_multiplier =
7966 ((tmp & SDVO_MULTIPLIER_MASK)
7967 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7968 } else {
7969 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7970 * port and will be fixed up in the encoder->get_config
7971 * function. */
7972 pipe_config->pixel_multiplier = 1;
7973 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007974 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7975 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007976 /*
7977 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7978 * on 830. Filter it out here so that we don't
7979 * report errors due to that.
7980 */
7981 if (IS_I830(dev))
7982 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7983
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007984 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7985 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007986 } else {
7987 /* Mask out read-only status bits. */
7988 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7989 DPLL_PORTC_READY_MASK |
7990 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007991 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007992
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007993 if (IS_CHERRYVIEW(dev))
7994 chv_crtc_clock_get(crtc, pipe_config);
7995 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007996 vlv_crtc_clock_get(crtc, pipe_config);
7997 else
7998 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007999
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008000 return true;
8001}
8002
Paulo Zanonidde86e22012-12-01 12:04:25 -02008003static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008004{
8005 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008006 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008007 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008008 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008009 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008010 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008011 bool has_ck505 = false;
8012 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008013
8014 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008015 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008016 switch (encoder->type) {
8017 case INTEL_OUTPUT_LVDS:
8018 has_panel = true;
8019 has_lvds = true;
8020 break;
8021 case INTEL_OUTPUT_EDP:
8022 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008023 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008024 has_cpu_edp = true;
8025 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008026 default:
8027 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008028 }
8029 }
8030
Keith Packard99eb6a02011-09-26 14:29:12 -07008031 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008032 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008033 can_ssc = has_ck505;
8034 } else {
8035 has_ck505 = false;
8036 can_ssc = true;
8037 }
8038
Imre Deak2de69052013-05-08 13:14:04 +03008039 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8040 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008041
8042 /* Ironlake: try to setup display ref clock before DPLL
8043 * enabling. This is only under driver's control after
8044 * PCH B stepping, previous chipset stepping should be
8045 * ignoring this setting.
8046 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008047 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008048
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008049 /* As we must carefully and slowly disable/enable each source in turn,
8050 * compute the final state we want first and check if we need to
8051 * make any changes at all.
8052 */
8053 final = val;
8054 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008055 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008056 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008057 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008058 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8059
8060 final &= ~DREF_SSC_SOURCE_MASK;
8061 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8062 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008063
Keith Packard199e5d72011-09-22 12:01:57 -07008064 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008065 final |= DREF_SSC_SOURCE_ENABLE;
8066
8067 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8068 final |= DREF_SSC1_ENABLE;
8069
8070 if (has_cpu_edp) {
8071 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8072 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8073 else
8074 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8075 } else
8076 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8077 } else {
8078 final |= DREF_SSC_SOURCE_DISABLE;
8079 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8080 }
8081
8082 if (final == val)
8083 return;
8084
8085 /* Always enable nonspread source */
8086 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8087
8088 if (has_ck505)
8089 val |= DREF_NONSPREAD_CK505_ENABLE;
8090 else
8091 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8092
8093 if (has_panel) {
8094 val &= ~DREF_SSC_SOURCE_MASK;
8095 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008096
Keith Packard199e5d72011-09-22 12:01:57 -07008097 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008098 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008099 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008100 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008101 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008102 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008103
8104 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008105 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008106 POSTING_READ(PCH_DREF_CONTROL);
8107 udelay(200);
8108
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008109 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008110
8111 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008112 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008113 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008114 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008115 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008116 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008117 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008118 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008119 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008120
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008121 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008122 POSTING_READ(PCH_DREF_CONTROL);
8123 udelay(200);
8124 } else {
8125 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8126
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008127 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008128
8129 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008130 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008131
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008132 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008133 POSTING_READ(PCH_DREF_CONTROL);
8134 udelay(200);
8135
8136 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008137 val &= ~DREF_SSC_SOURCE_MASK;
8138 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008139
8140 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008141 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008142
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008143 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008144 POSTING_READ(PCH_DREF_CONTROL);
8145 udelay(200);
8146 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008147
8148 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008149}
8150
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008151static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008152{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008153 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008154
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008155 tmp = I915_READ(SOUTH_CHICKEN2);
8156 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8157 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008158
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008159 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8160 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8161 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008162
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008163 tmp = I915_READ(SOUTH_CHICKEN2);
8164 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8165 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008166
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008167 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8168 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8169 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008170}
8171
8172/* WaMPhyProgramming:hsw */
8173static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8174{
8175 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008176
8177 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8178 tmp &= ~(0xFF << 24);
8179 tmp |= (0x12 << 24);
8180 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8181
Paulo Zanonidde86e22012-12-01 12:04:25 -02008182 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8183 tmp |= (1 << 11);
8184 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8185
8186 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8187 tmp |= (1 << 11);
8188 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8189
Paulo Zanonidde86e22012-12-01 12:04:25 -02008190 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8191 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8192 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8193
8194 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8195 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8196 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8197
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008198 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8199 tmp &= ~(7 << 13);
8200 tmp |= (5 << 13);
8201 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008202
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008203 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8204 tmp &= ~(7 << 13);
8205 tmp |= (5 << 13);
8206 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008207
8208 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8209 tmp &= ~0xFF;
8210 tmp |= 0x1C;
8211 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8212
8213 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8214 tmp &= ~0xFF;
8215 tmp |= 0x1C;
8216 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8217
8218 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8219 tmp &= ~(0xFF << 16);
8220 tmp |= (0x1C << 16);
8221 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8222
8223 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8224 tmp &= ~(0xFF << 16);
8225 tmp |= (0x1C << 16);
8226 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8227
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008228 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8229 tmp |= (1 << 27);
8230 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008231
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008232 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8233 tmp |= (1 << 27);
8234 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008235
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008236 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8237 tmp &= ~(0xF << 28);
8238 tmp |= (4 << 28);
8239 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008240
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008241 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8242 tmp &= ~(0xF << 28);
8243 tmp |= (4 << 28);
8244 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008245}
8246
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008247/* Implements 3 different sequences from BSpec chapter "Display iCLK
8248 * Programming" based on the parameters passed:
8249 * - Sequence to enable CLKOUT_DP
8250 * - Sequence to enable CLKOUT_DP without spread
8251 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8252 */
8253static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8254 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008255{
8256 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008257 uint32_t reg, tmp;
8258
8259 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8260 with_spread = true;
8261 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8262 with_fdi, "LP PCH doesn't have FDI\n"))
8263 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008264
8265 mutex_lock(&dev_priv->dpio_lock);
8266
8267 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8268 tmp &= ~SBI_SSCCTL_DISABLE;
8269 tmp |= SBI_SSCCTL_PATHALT;
8270 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8271
8272 udelay(24);
8273
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008274 if (with_spread) {
8275 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8276 tmp &= ~SBI_SSCCTL_PATHALT;
8277 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008278
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008279 if (with_fdi) {
8280 lpt_reset_fdi_mphy(dev_priv);
8281 lpt_program_fdi_mphy(dev_priv);
8282 }
8283 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008284
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008285 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8286 SBI_GEN0 : SBI_DBUFF0;
8287 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8288 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8289 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008290
8291 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008292}
8293
Paulo Zanoni47701c32013-07-23 11:19:25 -03008294/* Sequence to disable CLKOUT_DP */
8295static void lpt_disable_clkout_dp(struct drm_device *dev)
8296{
8297 struct drm_i915_private *dev_priv = dev->dev_private;
8298 uint32_t reg, tmp;
8299
8300 mutex_lock(&dev_priv->dpio_lock);
8301
8302 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8303 SBI_GEN0 : SBI_DBUFF0;
8304 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8305 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8306 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8307
8308 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8309 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8310 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8311 tmp |= SBI_SSCCTL_PATHALT;
8312 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8313 udelay(32);
8314 }
8315 tmp |= SBI_SSCCTL_DISABLE;
8316 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8317 }
8318
8319 mutex_unlock(&dev_priv->dpio_lock);
8320}
8321
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008322static void lpt_init_pch_refclk(struct drm_device *dev)
8323{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008324 struct intel_encoder *encoder;
8325 bool has_vga = false;
8326
Damien Lespiaub2784e12014-08-05 11:29:37 +01008327 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008328 switch (encoder->type) {
8329 case INTEL_OUTPUT_ANALOG:
8330 has_vga = true;
8331 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008332 default:
8333 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008334 }
8335 }
8336
Paulo Zanoni47701c32013-07-23 11:19:25 -03008337 if (has_vga)
8338 lpt_enable_clkout_dp(dev, true, true);
8339 else
8340 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008341}
8342
Paulo Zanonidde86e22012-12-01 12:04:25 -02008343/*
8344 * Initialize reference clocks when the driver loads
8345 */
8346void intel_init_pch_refclk(struct drm_device *dev)
8347{
8348 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8349 ironlake_init_pch_refclk(dev);
8350 else if (HAS_PCH_LPT(dev))
8351 lpt_init_pch_refclk(dev);
8352}
8353
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008354static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008355{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008356 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008357 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008358 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008359 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008360 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008361 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008362 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008363 bool is_lvds = false;
8364
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008365 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008366 if (connector_state->crtc != crtc_state->base.crtc)
8367 continue;
8368
8369 encoder = to_intel_encoder(connector_state->best_encoder);
8370
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008371 switch (encoder->type) {
8372 case INTEL_OUTPUT_LVDS:
8373 is_lvds = true;
8374 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008375 default:
8376 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008377 }
8378 num_connectors++;
8379 }
8380
8381 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008382 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008383 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008384 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008385 }
8386
8387 return 120000;
8388}
8389
Daniel Vetter6ff93602013-04-19 11:24:36 +02008390static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008391{
8392 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8394 int pipe = intel_crtc->pipe;
8395 uint32_t val;
8396
Daniel Vetter78114072013-06-13 00:54:57 +02008397 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008398
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008399 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008400 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008401 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008402 break;
8403 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008404 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008405 break;
8406 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008407 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008408 break;
8409 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008410 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008411 break;
8412 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008413 /* Case prevented by intel_choose_pipe_bpp_dither. */
8414 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008415 }
8416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008417 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008418 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8419
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008420 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008421 val |= PIPECONF_INTERLACED_ILK;
8422 else
8423 val |= PIPECONF_PROGRESSIVE;
8424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008425 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008426 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008427
Paulo Zanonic8203562012-09-12 10:06:29 -03008428 I915_WRITE(PIPECONF(pipe), val);
8429 POSTING_READ(PIPECONF(pipe));
8430}
8431
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008432/*
8433 * Set up the pipe CSC unit.
8434 *
8435 * Currently only full range RGB to limited range RGB conversion
8436 * is supported, but eventually this should handle various
8437 * RGB<->YCbCr scenarios as well.
8438 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008439static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008440{
8441 struct drm_device *dev = crtc->dev;
8442 struct drm_i915_private *dev_priv = dev->dev_private;
8443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8444 int pipe = intel_crtc->pipe;
8445 uint16_t coeff = 0x7800; /* 1.0 */
8446
8447 /*
8448 * TODO: Check what kind of values actually come out of the pipe
8449 * with these coeff/postoff values and adjust to get the best
8450 * accuracy. Perhaps we even need to take the bpc value into
8451 * consideration.
8452 */
8453
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008454 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008455 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8456
8457 /*
8458 * GY/GU and RY/RU should be the other way around according
8459 * to BSpec, but reality doesn't agree. Just set them up in
8460 * a way that results in the correct picture.
8461 */
8462 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8463 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8464
8465 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8466 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8467
8468 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8469 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8470
8471 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8472 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8473 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8474
8475 if (INTEL_INFO(dev)->gen > 6) {
8476 uint16_t postoff = 0;
8477
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008478 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008479 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008480
8481 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8482 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8483 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8484
8485 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8486 } else {
8487 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8488
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008489 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008490 mode |= CSC_BLACK_SCREEN_OFFSET;
8491
8492 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8493 }
8494}
8495
Daniel Vetter6ff93602013-04-19 11:24:36 +02008496static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008497{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008498 struct drm_device *dev = crtc->dev;
8499 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008501 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008502 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008503 uint32_t val;
8504
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008505 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008507 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008508 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8509
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008510 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008511 val |= PIPECONF_INTERLACED_ILK;
8512 else
8513 val |= PIPECONF_PROGRESSIVE;
8514
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008515 I915_WRITE(PIPECONF(cpu_transcoder), val);
8516 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008517
8518 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8519 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008520
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308521 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008522 val = 0;
8523
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008524 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008525 case 18:
8526 val |= PIPEMISC_DITHER_6_BPC;
8527 break;
8528 case 24:
8529 val |= PIPEMISC_DITHER_8_BPC;
8530 break;
8531 case 30:
8532 val |= PIPEMISC_DITHER_10_BPC;
8533 break;
8534 case 36:
8535 val |= PIPEMISC_DITHER_12_BPC;
8536 break;
8537 default:
8538 /* Case prevented by pipe_config_set_bpp. */
8539 BUG();
8540 }
8541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008542 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008543 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8544
8545 I915_WRITE(PIPEMISC(pipe), val);
8546 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008547}
8548
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008549static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008550 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008551 intel_clock_t *clock,
8552 bool *has_reduced_clock,
8553 intel_clock_t *reduced_clock)
8554{
8555 struct drm_device *dev = crtc->dev;
8556 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008557 int refclk;
8558 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008559 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008560
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008561 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008562
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008563 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008564
8565 /*
8566 * Returns a set of divisors for the desired target clock with the given
8567 * refclk, or FALSE. The returned values represent the clock equation:
8568 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8569 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008570 limit = intel_limit(crtc_state, refclk);
8571 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008572 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008573 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008574 if (!ret)
8575 return false;
8576
8577 if (is_lvds && dev_priv->lvds_downclock_avail) {
8578 /*
8579 * Ensure we match the reduced clock's P to the target clock.
8580 * If the clocks don't match, we can't switch the display clock
8581 * by using the FP0/FP1. In such case we will disable the LVDS
8582 * downclock feature.
8583 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008584 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008585 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008586 dev_priv->lvds_downclock,
8587 refclk, clock,
8588 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008589 }
8590
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008591 return true;
8592}
8593
Paulo Zanonid4b19312012-11-29 11:29:32 -02008594int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8595{
8596 /*
8597 * Account for spread spectrum to avoid
8598 * oversubscribing the link. Max center spread
8599 * is 2.5%; use 5% for safety's sake.
8600 */
8601 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008602 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008603}
8604
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008605static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008606{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008607 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008608}
8609
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008610static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008611 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008612 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008613 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008614{
8615 struct drm_crtc *crtc = &intel_crtc->base;
8616 struct drm_device *dev = crtc->dev;
8617 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008618 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008619 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008620 struct drm_connector_state *connector_state;
8621 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008622 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008623 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008624 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008625
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008626 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008627 if (connector_state->crtc != crtc_state->base.crtc)
8628 continue;
8629
8630 encoder = to_intel_encoder(connector_state->best_encoder);
8631
8632 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008633 case INTEL_OUTPUT_LVDS:
8634 is_lvds = true;
8635 break;
8636 case INTEL_OUTPUT_SDVO:
8637 case INTEL_OUTPUT_HDMI:
8638 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008639 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008640 default:
8641 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008642 }
8643
8644 num_connectors++;
8645 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008646
Chris Wilsonc1858122010-12-03 21:35:48 +00008647 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008648 factor = 21;
8649 if (is_lvds) {
8650 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008651 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008652 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008653 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008654 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008655 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008656
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008657 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008658 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008659
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008660 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8661 *fp2 |= FP_CB_TUNE;
8662
Chris Wilson5eddb702010-09-11 13:48:45 +01008663 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008664
Eric Anholta07d6782011-03-30 13:01:08 -07008665 if (is_lvds)
8666 dpll |= DPLLB_MODE_LVDS;
8667 else
8668 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008669
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008670 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008671 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008672
8673 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008674 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008675 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008676 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008677
Eric Anholta07d6782011-03-30 13:01:08 -07008678 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008679 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008680 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008681 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008682
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008683 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008684 case 5:
8685 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8686 break;
8687 case 7:
8688 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8689 break;
8690 case 10:
8691 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8692 break;
8693 case 14:
8694 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8695 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008696 }
8697
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008698 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008699 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008700 else
8701 dpll |= PLL_REF_INPUT_DREFCLK;
8702
Daniel Vetter959e16d2013-06-05 13:34:21 +02008703 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008704}
8705
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008706static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8707 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008708{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008709 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008710 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008711 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008712 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008713 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008714 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008715
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008716 memset(&crtc_state->dpll_hw_state, 0,
8717 sizeof(crtc_state->dpll_hw_state));
8718
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008719 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008720
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008721 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8722 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8723
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008724 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008725 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008726 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008727 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8728 return -EINVAL;
8729 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008730 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008731 if (!crtc_state->clock_set) {
8732 crtc_state->dpll.n = clock.n;
8733 crtc_state->dpll.m1 = clock.m1;
8734 crtc_state->dpll.m2 = clock.m2;
8735 crtc_state->dpll.p1 = clock.p1;
8736 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008737 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008738
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008739 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008740 if (crtc_state->has_pch_encoder) {
8741 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008742 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008743 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008744
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008745 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008746 &fp, &reduced_clock,
8747 has_reduced_clock ? &fp2 : NULL);
8748
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008749 crtc_state->dpll_hw_state.dpll = dpll;
8750 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008751 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008752 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008753 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008754 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008755
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008756 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008757 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008758 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008759 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008760 return -EINVAL;
8761 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008762 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008763
Rodrigo Viviab585de2015-03-24 12:40:09 -07008764 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008765 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008766 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008767 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008768
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008769 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008770}
8771
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008772static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8773 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008774{
8775 struct drm_device *dev = crtc->base.dev;
8776 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008777 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008778
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008779 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8780 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8781 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8782 & ~TU_SIZE_MASK;
8783 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8784 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8785 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8786}
8787
8788static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8789 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008790 struct intel_link_m_n *m_n,
8791 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008792{
8793 struct drm_device *dev = crtc->base.dev;
8794 struct drm_i915_private *dev_priv = dev->dev_private;
8795 enum pipe pipe = crtc->pipe;
8796
8797 if (INTEL_INFO(dev)->gen >= 5) {
8798 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8799 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8800 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8801 & ~TU_SIZE_MASK;
8802 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8803 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8804 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008805 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8806 * gen < 8) and if DRRS is supported (to make sure the
8807 * registers are not unnecessarily read).
8808 */
8809 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008810 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008811 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8812 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8813 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8814 & ~TU_SIZE_MASK;
8815 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8816 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8817 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8818 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008819 } else {
8820 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8821 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8822 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8823 & ~TU_SIZE_MASK;
8824 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8825 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8826 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8827 }
8828}
8829
8830void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008831 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008832{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008833 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008834 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8835 else
8836 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008837 &pipe_config->dp_m_n,
8838 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008839}
8840
Daniel Vetter72419202013-04-04 13:28:53 +02008841static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008842 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008843{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008844 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008845 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008846}
8847
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008848static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008849 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008850{
8851 struct drm_device *dev = crtc->base.dev;
8852 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008853 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8854 uint32_t ps_ctrl = 0;
8855 int id = -1;
8856 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008857
Chandra Kondurua1b22782015-04-07 15:28:45 -07008858 /* find scaler attached to this pipe */
8859 for (i = 0; i < crtc->num_scalers; i++) {
8860 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8861 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8862 id = i;
8863 pipe_config->pch_pfit.enabled = true;
8864 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8865 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8866 break;
8867 }
8868 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008869
Chandra Kondurua1b22782015-04-07 15:28:45 -07008870 scaler_state->scaler_id = id;
8871 if (id >= 0) {
8872 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8873 } else {
8874 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008875 }
8876}
8877
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008878static void
8879skylake_get_initial_plane_config(struct intel_crtc *crtc,
8880 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008881{
8882 struct drm_device *dev = crtc->base.dev;
8883 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008884 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008885 int pipe = crtc->pipe;
8886 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008887 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008888 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008889 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008890
Damien Lespiaud9806c92015-01-21 14:07:19 +00008891 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008892 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008893 DRM_DEBUG_KMS("failed to alloc fb\n");
8894 return;
8895 }
8896
Damien Lespiau1b842c82015-01-21 13:50:54 +00008897 fb = &intel_fb->base;
8898
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008899 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008900 if (!(val & PLANE_CTL_ENABLE))
8901 goto error;
8902
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008903 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8904 fourcc = skl_format_to_fourcc(pixel_format,
8905 val & PLANE_CTL_ORDER_RGBX,
8906 val & PLANE_CTL_ALPHA_MASK);
8907 fb->pixel_format = fourcc;
8908 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8909
Damien Lespiau40f46282015-02-27 11:15:21 +00008910 tiling = val & PLANE_CTL_TILED_MASK;
8911 switch (tiling) {
8912 case PLANE_CTL_TILED_LINEAR:
8913 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
8914 break;
8915 case PLANE_CTL_TILED_X:
8916 plane_config->tiling = I915_TILING_X;
8917 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8918 break;
8919 case PLANE_CTL_TILED_Y:
8920 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
8921 break;
8922 case PLANE_CTL_TILED_YF:
8923 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
8924 break;
8925 default:
8926 MISSING_CASE(tiling);
8927 goto error;
8928 }
8929
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008930 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8931 plane_config->base = base;
8932
8933 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8934
8935 val = I915_READ(PLANE_SIZE(pipe, 0));
8936 fb->height = ((val >> 16) & 0xfff) + 1;
8937 fb->width = ((val >> 0) & 0x1fff) + 1;
8938
8939 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00008940 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
8941 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008942 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8943
8944 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008945 fb->pixel_format,
8946 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008947
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008948 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008949
8950 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8951 pipe_name(pipe), fb->width, fb->height,
8952 fb->bits_per_pixel, base, fb->pitches[0],
8953 plane_config->size);
8954
Damien Lespiau2d140302015-02-05 17:22:18 +00008955 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008956 return;
8957
8958error:
8959 kfree(fb);
8960}
8961
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008962static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008963 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008964{
8965 struct drm_device *dev = crtc->base.dev;
8966 struct drm_i915_private *dev_priv = dev->dev_private;
8967 uint32_t tmp;
8968
8969 tmp = I915_READ(PF_CTL(crtc->pipe));
8970
8971 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008972 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008973 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8974 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008975
8976 /* We currently do not free assignements of panel fitters on
8977 * ivb/hsw (since we don't use the higher upscaling modes which
8978 * differentiates them) so just WARN about this case for now. */
8979 if (IS_GEN7(dev)) {
8980 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8981 PF_PIPE_SEL_IVB(crtc->pipe));
8982 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008983 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008984}
8985
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008986static void
8987ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8988 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008989{
8990 struct drm_device *dev = crtc->base.dev;
8991 struct drm_i915_private *dev_priv = dev->dev_private;
8992 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008993 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008994 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008995 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008996 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008997 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008998
Damien Lespiau42a7b082015-02-05 19:35:13 +00008999 val = I915_READ(DSPCNTR(pipe));
9000 if (!(val & DISPLAY_PLANE_ENABLE))
9001 return;
9002
Damien Lespiaud9806c92015-01-21 14:07:19 +00009003 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009004 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009005 DRM_DEBUG_KMS("failed to alloc fb\n");
9006 return;
9007 }
9008
Damien Lespiau1b842c82015-01-21 13:50:54 +00009009 fb = &intel_fb->base;
9010
Daniel Vetter18c52472015-02-10 17:16:09 +00009011 if (INTEL_INFO(dev)->gen >= 4) {
9012 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009013 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009014 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9015 }
9016 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009017
9018 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009019 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009020 fb->pixel_format = fourcc;
9021 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009022
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009023 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009024 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009025 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009026 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009027 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009028 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009029 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009030 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009031 }
9032 plane_config->base = base;
9033
9034 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009035 fb->width = ((val >> 16) & 0xfff) + 1;
9036 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009037
9038 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009039 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009040
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009041 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009042 fb->pixel_format,
9043 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009044
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009045 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009046
Damien Lespiau2844a922015-01-20 12:51:48 +00009047 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9048 pipe_name(pipe), fb->width, fb->height,
9049 fb->bits_per_pixel, base, fb->pitches[0],
9050 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009051
Damien Lespiau2d140302015-02-05 17:22:18 +00009052 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009053}
9054
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009055static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009056 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009057{
9058 struct drm_device *dev = crtc->base.dev;
9059 struct drm_i915_private *dev_priv = dev->dev_private;
9060 uint32_t tmp;
9061
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009062 if (!intel_display_power_is_enabled(dev_priv,
9063 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009064 return false;
9065
Daniel Vettere143a212013-07-04 12:01:15 +02009066 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009067 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009068
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009069 tmp = I915_READ(PIPECONF(crtc->pipe));
9070 if (!(tmp & PIPECONF_ENABLE))
9071 return false;
9072
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009073 switch (tmp & PIPECONF_BPC_MASK) {
9074 case PIPECONF_6BPC:
9075 pipe_config->pipe_bpp = 18;
9076 break;
9077 case PIPECONF_8BPC:
9078 pipe_config->pipe_bpp = 24;
9079 break;
9080 case PIPECONF_10BPC:
9081 pipe_config->pipe_bpp = 30;
9082 break;
9083 case PIPECONF_12BPC:
9084 pipe_config->pipe_bpp = 36;
9085 break;
9086 default:
9087 break;
9088 }
9089
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009090 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9091 pipe_config->limited_color_range = true;
9092
Daniel Vetterab9412b2013-05-03 11:49:46 +02009093 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009094 struct intel_shared_dpll *pll;
9095
Daniel Vetter88adfff2013-03-28 10:42:01 +01009096 pipe_config->has_pch_encoder = true;
9097
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009098 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9099 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9100 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009101
9102 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009103
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009104 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009105 pipe_config->shared_dpll =
9106 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009107 } else {
9108 tmp = I915_READ(PCH_DPLL_SEL);
9109 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9110 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9111 else
9112 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9113 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009114
9115 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9116
9117 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9118 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009119
9120 tmp = pipe_config->dpll_hw_state.dpll;
9121 pipe_config->pixel_multiplier =
9122 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9123 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009124
9125 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009126 } else {
9127 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009128 }
9129
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009130 intel_get_pipe_timings(crtc, pipe_config);
9131
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009132 ironlake_get_pfit_config(crtc, pipe_config);
9133
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009134 return true;
9135}
9136
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009137static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9138{
9139 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009140 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009141
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009142 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009143 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009144 pipe_name(crtc->pipe));
9145
Rob Clarke2c719b2014-12-15 13:56:32 -05009146 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9147 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9148 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9149 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9150 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9151 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009152 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009153 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009154 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009155 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009156 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009157 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009158 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009159 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009160 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009161
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009162 /*
9163 * In theory we can still leave IRQs enabled, as long as only the HPD
9164 * interrupts remain enabled. We used to check for that, but since it's
9165 * gen-specific and since we only disable LCPLL after we fully disable
9166 * the interrupts, the check below should be enough.
9167 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009168 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009169}
9170
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009171static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9172{
9173 struct drm_device *dev = dev_priv->dev;
9174
9175 if (IS_HASWELL(dev))
9176 return I915_READ(D_COMP_HSW);
9177 else
9178 return I915_READ(D_COMP_BDW);
9179}
9180
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009181static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9182{
9183 struct drm_device *dev = dev_priv->dev;
9184
9185 if (IS_HASWELL(dev)) {
9186 mutex_lock(&dev_priv->rps.hw_lock);
9187 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9188 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009189 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009190 mutex_unlock(&dev_priv->rps.hw_lock);
9191 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009192 I915_WRITE(D_COMP_BDW, val);
9193 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009194 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009195}
9196
9197/*
9198 * This function implements pieces of two sequences from BSpec:
9199 * - Sequence for display software to disable LCPLL
9200 * - Sequence for display software to allow package C8+
9201 * The steps implemented here are just the steps that actually touch the LCPLL
9202 * register. Callers should take care of disabling all the display engine
9203 * functions, doing the mode unset, fixing interrupts, etc.
9204 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009205static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9206 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009207{
9208 uint32_t val;
9209
9210 assert_can_disable_lcpll(dev_priv);
9211
9212 val = I915_READ(LCPLL_CTL);
9213
9214 if (switch_to_fclk) {
9215 val |= LCPLL_CD_SOURCE_FCLK;
9216 I915_WRITE(LCPLL_CTL, val);
9217
9218 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9219 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9220 DRM_ERROR("Switching to FCLK failed\n");
9221
9222 val = I915_READ(LCPLL_CTL);
9223 }
9224
9225 val |= LCPLL_PLL_DISABLE;
9226 I915_WRITE(LCPLL_CTL, val);
9227 POSTING_READ(LCPLL_CTL);
9228
9229 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9230 DRM_ERROR("LCPLL still locked\n");
9231
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009232 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009233 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009234 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009235 ndelay(100);
9236
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009237 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9238 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009239 DRM_ERROR("D_COMP RCOMP still in progress\n");
9240
9241 if (allow_power_down) {
9242 val = I915_READ(LCPLL_CTL);
9243 val |= LCPLL_POWER_DOWN_ALLOW;
9244 I915_WRITE(LCPLL_CTL, val);
9245 POSTING_READ(LCPLL_CTL);
9246 }
9247}
9248
9249/*
9250 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9251 * source.
9252 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009253static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009254{
9255 uint32_t val;
9256
9257 val = I915_READ(LCPLL_CTL);
9258
9259 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9260 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9261 return;
9262
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009263 /*
9264 * Make sure we're not on PC8 state before disabling PC8, otherwise
9265 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009266 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009267 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009268
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009269 if (val & LCPLL_POWER_DOWN_ALLOW) {
9270 val &= ~LCPLL_POWER_DOWN_ALLOW;
9271 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009272 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009273 }
9274
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009275 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009276 val |= D_COMP_COMP_FORCE;
9277 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009278 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009279
9280 val = I915_READ(LCPLL_CTL);
9281 val &= ~LCPLL_PLL_DISABLE;
9282 I915_WRITE(LCPLL_CTL, val);
9283
9284 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9285 DRM_ERROR("LCPLL not locked yet\n");
9286
9287 if (val & LCPLL_CD_SOURCE_FCLK) {
9288 val = I915_READ(LCPLL_CTL);
9289 val &= ~LCPLL_CD_SOURCE_FCLK;
9290 I915_WRITE(LCPLL_CTL, val);
9291
9292 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9293 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9294 DRM_ERROR("Switching back to LCPLL failed\n");
9295 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009296
Mika Kuoppala59bad942015-01-16 11:34:40 +02009297 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009298}
9299
Paulo Zanoni765dab672014-03-07 20:08:18 -03009300/*
9301 * Package states C8 and deeper are really deep PC states that can only be
9302 * reached when all the devices on the system allow it, so even if the graphics
9303 * device allows PC8+, it doesn't mean the system will actually get to these
9304 * states. Our driver only allows PC8+ when going into runtime PM.
9305 *
9306 * The requirements for PC8+ are that all the outputs are disabled, the power
9307 * well is disabled and most interrupts are disabled, and these are also
9308 * requirements for runtime PM. When these conditions are met, we manually do
9309 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9310 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9311 * hang the machine.
9312 *
9313 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9314 * the state of some registers, so when we come back from PC8+ we need to
9315 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9316 * need to take care of the registers kept by RC6. Notice that this happens even
9317 * if we don't put the device in PCI D3 state (which is what currently happens
9318 * because of the runtime PM support).
9319 *
9320 * For more, read "Display Sequences for Package C8" on the hardware
9321 * documentation.
9322 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009323void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009324{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009325 struct drm_device *dev = dev_priv->dev;
9326 uint32_t val;
9327
Paulo Zanonic67a4702013-08-19 13:18:09 -03009328 DRM_DEBUG_KMS("Enabling package C8+\n");
9329
Paulo Zanonic67a4702013-08-19 13:18:09 -03009330 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9331 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9332 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9333 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9334 }
9335
9336 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009337 hsw_disable_lcpll(dev_priv, true, true);
9338}
9339
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009340void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009341{
9342 struct drm_device *dev = dev_priv->dev;
9343 uint32_t val;
9344
Paulo Zanonic67a4702013-08-19 13:18:09 -03009345 DRM_DEBUG_KMS("Disabling package C8+\n");
9346
9347 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009348 lpt_init_pch_refclk(dev);
9349
9350 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9351 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9352 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9353 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9354 }
9355
9356 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009357}
9358
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009359static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309360{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009361 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309362 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009363 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309364 int req_cdclk;
9365
9366 /* see the comment in valleyview_modeset_global_resources */
9367 if (WARN_ON(max_pixclk < 0))
9368 return;
9369
9370 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9371
9372 if (req_cdclk != dev_priv->cdclk_freq)
9373 broxton_set_cdclk(dev, req_cdclk);
9374}
9375
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009376static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9377 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009378{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009379 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009380 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009381
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009382 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009383
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009384 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009385}
9386
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309387static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9388 enum port port,
9389 struct intel_crtc_state *pipe_config)
9390{
9391 switch (port) {
9392 case PORT_A:
9393 pipe_config->ddi_pll_sel = SKL_DPLL0;
9394 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9395 break;
9396 case PORT_B:
9397 pipe_config->ddi_pll_sel = SKL_DPLL1;
9398 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9399 break;
9400 case PORT_C:
9401 pipe_config->ddi_pll_sel = SKL_DPLL2;
9402 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9403 break;
9404 default:
9405 DRM_ERROR("Incorrect port type\n");
9406 }
9407}
9408
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009409static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9410 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009411 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009412{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009413 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009414
9415 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9416 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9417
9418 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009419 case SKL_DPLL0:
9420 /*
9421 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9422 * of the shared DPLL framework and thus needs to be read out
9423 * separately
9424 */
9425 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9426 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9427 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009428 case SKL_DPLL1:
9429 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9430 break;
9431 case SKL_DPLL2:
9432 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9433 break;
9434 case SKL_DPLL3:
9435 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9436 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009437 }
9438}
9439
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009440static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9441 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009442 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009443{
9444 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9445
9446 switch (pipe_config->ddi_pll_sel) {
9447 case PORT_CLK_SEL_WRPLL1:
9448 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9449 break;
9450 case PORT_CLK_SEL_WRPLL2:
9451 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9452 break;
9453 }
9454}
9455
Daniel Vetter26804af2014-06-25 22:01:55 +03009456static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009457 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009458{
9459 struct drm_device *dev = crtc->base.dev;
9460 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009461 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009462 enum port port;
9463 uint32_t tmp;
9464
9465 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9466
9467 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9468
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009469 if (IS_SKYLAKE(dev))
9470 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309471 else if (IS_BROXTON(dev))
9472 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009473 else
9474 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009475
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009476 if (pipe_config->shared_dpll >= 0) {
9477 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9478
9479 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9480 &pipe_config->dpll_hw_state));
9481 }
9482
Daniel Vetter26804af2014-06-25 22:01:55 +03009483 /*
9484 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9485 * DDI E. So just check whether this pipe is wired to DDI E and whether
9486 * the PCH transcoder is on.
9487 */
Damien Lespiauca370452013-12-03 13:56:24 +00009488 if (INTEL_INFO(dev)->gen < 9 &&
9489 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009490 pipe_config->has_pch_encoder = true;
9491
9492 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9493 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9494 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9495
9496 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9497 }
9498}
9499
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009500static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009501 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009502{
9503 struct drm_device *dev = crtc->base.dev;
9504 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009505 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009506 uint32_t tmp;
9507
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009508 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009509 POWER_DOMAIN_PIPE(crtc->pipe)))
9510 return false;
9511
Daniel Vettere143a212013-07-04 12:01:15 +02009512 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009513 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9514
Daniel Vettereccb1402013-05-22 00:50:22 +02009515 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9516 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9517 enum pipe trans_edp_pipe;
9518 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9519 default:
9520 WARN(1, "unknown pipe linked to edp transcoder\n");
9521 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9522 case TRANS_DDI_EDP_INPUT_A_ON:
9523 trans_edp_pipe = PIPE_A;
9524 break;
9525 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9526 trans_edp_pipe = PIPE_B;
9527 break;
9528 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9529 trans_edp_pipe = PIPE_C;
9530 break;
9531 }
9532
9533 if (trans_edp_pipe == crtc->pipe)
9534 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9535 }
9536
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009537 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009538 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009539 return false;
9540
Daniel Vettereccb1402013-05-22 00:50:22 +02009541 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009542 if (!(tmp & PIPECONF_ENABLE))
9543 return false;
9544
Daniel Vetter26804af2014-06-25 22:01:55 +03009545 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009546
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009547 intel_get_pipe_timings(crtc, pipe_config);
9548
Chandra Kondurua1b22782015-04-07 15:28:45 -07009549 if (INTEL_INFO(dev)->gen >= 9) {
9550 skl_init_scalers(dev, crtc, pipe_config);
9551 }
9552
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009553 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009554
9555 if (INTEL_INFO(dev)->gen >= 9) {
9556 pipe_config->scaler_state.scaler_id = -1;
9557 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9558 }
9559
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009560 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009561 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009562 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009563 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009564 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009565 else
9566 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009567 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009568
Jesse Barnese59150d2014-01-07 13:30:45 -08009569 if (IS_HASWELL(dev))
9570 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9571 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009572
Clint Taylorebb69c92014-09-30 10:30:22 -07009573 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9574 pipe_config->pixel_multiplier =
9575 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9576 } else {
9577 pipe_config->pixel_multiplier = 1;
9578 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009579
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009580 return true;
9581}
9582
Chris Wilson560b85b2010-08-07 11:01:38 +01009583static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9584{
9585 struct drm_device *dev = crtc->dev;
9586 struct drm_i915_private *dev_priv = dev->dev_private;
9587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009588 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009589
Ville Syrjälädc41c152014-08-13 11:57:05 +03009590 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009591 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9592 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009593 unsigned int stride = roundup_pow_of_two(width) * 4;
9594
9595 switch (stride) {
9596 default:
9597 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9598 width, stride);
9599 stride = 256;
9600 /* fallthrough */
9601 case 256:
9602 case 512:
9603 case 1024:
9604 case 2048:
9605 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009606 }
9607
Ville Syrjälädc41c152014-08-13 11:57:05 +03009608 cntl |= CURSOR_ENABLE |
9609 CURSOR_GAMMA_ENABLE |
9610 CURSOR_FORMAT_ARGB |
9611 CURSOR_STRIDE(stride);
9612
9613 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009614 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009615
Ville Syrjälädc41c152014-08-13 11:57:05 +03009616 if (intel_crtc->cursor_cntl != 0 &&
9617 (intel_crtc->cursor_base != base ||
9618 intel_crtc->cursor_size != size ||
9619 intel_crtc->cursor_cntl != cntl)) {
9620 /* On these chipsets we can only modify the base/size/stride
9621 * whilst the cursor is disabled.
9622 */
9623 I915_WRITE(_CURACNTR, 0);
9624 POSTING_READ(_CURACNTR);
9625 intel_crtc->cursor_cntl = 0;
9626 }
9627
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009628 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009629 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009630 intel_crtc->cursor_base = base;
9631 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009632
9633 if (intel_crtc->cursor_size != size) {
9634 I915_WRITE(CURSIZE, size);
9635 intel_crtc->cursor_size = size;
9636 }
9637
Chris Wilson4b0e3332014-05-30 16:35:26 +03009638 if (intel_crtc->cursor_cntl != cntl) {
9639 I915_WRITE(_CURACNTR, cntl);
9640 POSTING_READ(_CURACNTR);
9641 intel_crtc->cursor_cntl = cntl;
9642 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009643}
9644
9645static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9646{
9647 struct drm_device *dev = crtc->dev;
9648 struct drm_i915_private *dev_priv = dev->dev_private;
9649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9650 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009651 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009652
Chris Wilson4b0e3332014-05-30 16:35:26 +03009653 cntl = 0;
9654 if (base) {
9655 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009656 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309657 case 64:
9658 cntl |= CURSOR_MODE_64_ARGB_AX;
9659 break;
9660 case 128:
9661 cntl |= CURSOR_MODE_128_ARGB_AX;
9662 break;
9663 case 256:
9664 cntl |= CURSOR_MODE_256_ARGB_AX;
9665 break;
9666 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009667 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309668 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009669 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009670 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009671
9672 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9673 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009674 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009675
Matt Roper8e7d6882015-01-21 16:35:41 -08009676 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009677 cntl |= CURSOR_ROTATE_180;
9678
Chris Wilson4b0e3332014-05-30 16:35:26 +03009679 if (intel_crtc->cursor_cntl != cntl) {
9680 I915_WRITE(CURCNTR(pipe), cntl);
9681 POSTING_READ(CURCNTR(pipe));
9682 intel_crtc->cursor_cntl = cntl;
9683 }
9684
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009685 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009686 I915_WRITE(CURBASE(pipe), base);
9687 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009688
9689 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009690}
9691
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009692/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009693static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9694 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009695{
9696 struct drm_device *dev = crtc->dev;
9697 struct drm_i915_private *dev_priv = dev->dev_private;
9698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9699 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009700 int x = crtc->cursor_x;
9701 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009702 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009703
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009704 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009705 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009706
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009707 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009708 base = 0;
9709
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009710 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009711 base = 0;
9712
9713 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009714 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009715 base = 0;
9716
9717 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9718 x = -x;
9719 }
9720 pos |= x << CURSOR_X_SHIFT;
9721
9722 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009723 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009724 base = 0;
9725
9726 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9727 y = -y;
9728 }
9729 pos |= y << CURSOR_Y_SHIFT;
9730
Chris Wilson4b0e3332014-05-30 16:35:26 +03009731 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009732 return;
9733
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009734 I915_WRITE(CURPOS(pipe), pos);
9735
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009736 /* ILK+ do this automagically */
9737 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009738 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009739 base += (intel_crtc->base.cursor->state->crtc_h *
9740 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009741 }
9742
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009743 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009744 i845_update_cursor(crtc, base);
9745 else
9746 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009747}
9748
Ville Syrjälädc41c152014-08-13 11:57:05 +03009749static bool cursor_size_ok(struct drm_device *dev,
9750 uint32_t width, uint32_t height)
9751{
9752 if (width == 0 || height == 0)
9753 return false;
9754
9755 /*
9756 * 845g/865g are special in that they are only limited by
9757 * the width of their cursors, the height is arbitrary up to
9758 * the precision of the register. Everything else requires
9759 * square cursors, limited to a few power-of-two sizes.
9760 */
9761 if (IS_845G(dev) || IS_I865G(dev)) {
9762 if ((width & 63) != 0)
9763 return false;
9764
9765 if (width > (IS_845G(dev) ? 64 : 512))
9766 return false;
9767
9768 if (height > 1023)
9769 return false;
9770 } else {
9771 switch (width | height) {
9772 case 256:
9773 case 128:
9774 if (IS_GEN2(dev))
9775 return false;
9776 case 64:
9777 break;
9778 default:
9779 return false;
9780 }
9781 }
9782
9783 return true;
9784}
9785
Jesse Barnes79e53942008-11-07 14:24:08 -08009786static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01009787 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08009788{
James Simmons72034252010-08-03 01:33:19 +01009789 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08009790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009791
James Simmons72034252010-08-03 01:33:19 +01009792 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009793 intel_crtc->lut_r[i] = red[i] >> 8;
9794 intel_crtc->lut_g[i] = green[i] >> 8;
9795 intel_crtc->lut_b[i] = blue[i] >> 8;
9796 }
9797
9798 intel_crtc_load_lut(crtc);
9799}
9800
Jesse Barnes79e53942008-11-07 14:24:08 -08009801/* VESA 640x480x72Hz mode to set on the pipe */
9802static struct drm_display_mode load_detect_mode = {
9803 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9804 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9805};
9806
Daniel Vettera8bb6812014-02-10 18:00:39 +01009807struct drm_framebuffer *
9808__intel_framebuffer_create(struct drm_device *dev,
9809 struct drm_mode_fb_cmd2 *mode_cmd,
9810 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01009811{
9812 struct intel_framebuffer *intel_fb;
9813 int ret;
9814
9815 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9816 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009817 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01009818 return ERR_PTR(-ENOMEM);
9819 }
9820
9821 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009822 if (ret)
9823 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009824
9825 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009826err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009827 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009828 kfree(intel_fb);
9829
9830 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009831}
9832
Daniel Vetterb5ea6422014-03-02 21:18:00 +01009833static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01009834intel_framebuffer_create(struct drm_device *dev,
9835 struct drm_mode_fb_cmd2 *mode_cmd,
9836 struct drm_i915_gem_object *obj)
9837{
9838 struct drm_framebuffer *fb;
9839 int ret;
9840
9841 ret = i915_mutex_lock_interruptible(dev);
9842 if (ret)
9843 return ERR_PTR(ret);
9844 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9845 mutex_unlock(&dev->struct_mutex);
9846
9847 return fb;
9848}
9849
Chris Wilsond2dff872011-04-19 08:36:26 +01009850static u32
9851intel_framebuffer_pitch_for_width(int width, int bpp)
9852{
9853 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9854 return ALIGN(pitch, 64);
9855}
9856
9857static u32
9858intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9859{
9860 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009861 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009862}
9863
9864static struct drm_framebuffer *
9865intel_framebuffer_create_for_mode(struct drm_device *dev,
9866 struct drm_display_mode *mode,
9867 int depth, int bpp)
9868{
9869 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009870 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009871
9872 obj = i915_gem_alloc_object(dev,
9873 intel_framebuffer_size_for_mode(mode, bpp));
9874 if (obj == NULL)
9875 return ERR_PTR(-ENOMEM);
9876
9877 mode_cmd.width = mode->hdisplay;
9878 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009879 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9880 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009881 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009882
9883 return intel_framebuffer_create(dev, &mode_cmd, obj);
9884}
9885
9886static struct drm_framebuffer *
9887mode_fits_in_fbdev(struct drm_device *dev,
9888 struct drm_display_mode *mode)
9889{
Daniel Vetter4520f532013-10-09 09:18:51 +02009890#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01009891 struct drm_i915_private *dev_priv = dev->dev_private;
9892 struct drm_i915_gem_object *obj;
9893 struct drm_framebuffer *fb;
9894
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009895 if (!dev_priv->fbdev)
9896 return NULL;
9897
9898 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009899 return NULL;
9900
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009901 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009902 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009903
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009904 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009905 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9906 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01009907 return NULL;
9908
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009909 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009910 return NULL;
9911
9912 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009913#else
9914 return NULL;
9915#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009916}
9917
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009918static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9919 struct drm_crtc *crtc,
9920 struct drm_display_mode *mode,
9921 struct drm_framebuffer *fb,
9922 int x, int y)
9923{
9924 struct drm_plane_state *plane_state;
9925 int hdisplay, vdisplay;
9926 int ret;
9927
9928 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9929 if (IS_ERR(plane_state))
9930 return PTR_ERR(plane_state);
9931
9932 if (mode)
9933 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
9934 else
9935 hdisplay = vdisplay = 0;
9936
9937 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9938 if (ret)
9939 return ret;
9940 drm_atomic_set_fb_for_plane(plane_state, fb);
9941 plane_state->crtc_x = 0;
9942 plane_state->crtc_y = 0;
9943 plane_state->crtc_w = hdisplay;
9944 plane_state->crtc_h = vdisplay;
9945 plane_state->src_x = x << 16;
9946 plane_state->src_y = y << 16;
9947 plane_state->src_w = hdisplay << 16;
9948 plane_state->src_h = vdisplay << 16;
9949
9950 return 0;
9951}
9952
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009953bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009954 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009955 struct intel_load_detect_pipe *old,
9956 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009957{
9958 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009959 struct intel_encoder *intel_encoder =
9960 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009961 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009962 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009963 struct drm_crtc *crtc = NULL;
9964 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02009965 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009966 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009967 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009968 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009969 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009970 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009971
Chris Wilsond2dff872011-04-19 08:36:26 +01009972 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009973 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009974 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009975
Rob Clark51fd3712013-11-19 12:10:12 -05009976retry:
9977 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9978 if (ret)
9979 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009980
Jesse Barnes79e53942008-11-07 14:24:08 -08009981 /*
9982 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009983 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009984 * - if the connector already has an assigned crtc, use it (but make
9985 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009986 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009987 * - try to find the first unused crtc that can drive this connector,
9988 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009989 */
9990
9991 /* See if we already have a CRTC for this connector */
9992 if (encoder->crtc) {
9993 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009994
Rob Clark51fd3712013-11-19 12:10:12 -05009995 ret = drm_modeset_lock(&crtc->mutex, ctx);
9996 if (ret)
9997 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009998 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9999 if (ret)
10000 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010001
Daniel Vetter24218aa2012-08-12 19:27:11 +020010002 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010003 old->load_detect_temp = false;
10004
10005 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010006 if (connector->dpms != DRM_MODE_DPMS_ON)
10007 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010008
Chris Wilson71731882011-04-19 23:10:58 +010010009 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010010 }
10011
10012 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010013 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010014 i++;
10015 if (!(encoder->possible_crtcs & (1 << i)))
10016 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010017 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010018 continue;
10019 /* This can occur when applying the pipe A quirk on resume. */
10020 if (to_intel_crtc(possible_crtc)->new_enabled)
10021 continue;
10022
10023 crtc = possible_crtc;
10024 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010025 }
10026
10027 /*
10028 * If we didn't find an unused CRTC, don't use any.
10029 */
10030 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010031 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010032 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010033 }
10034
Rob Clark51fd3712013-11-19 12:10:12 -050010035 ret = drm_modeset_lock(&crtc->mutex, ctx);
10036 if (ret)
10037 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010038 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10039 if (ret)
10040 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010041 intel_encoder->new_crtc = to_intel_crtc(crtc);
10042 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010043
10044 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010045 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010046 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010047 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010048 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010049
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010050 state = drm_atomic_state_alloc(dev);
10051 if (!state)
10052 return false;
10053
10054 state->acquire_ctx = ctx;
10055
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010056 connector_state = drm_atomic_get_connector_state(state, connector);
10057 if (IS_ERR(connector_state)) {
10058 ret = PTR_ERR(connector_state);
10059 goto fail;
10060 }
10061
10062 connector_state->crtc = crtc;
10063 connector_state->best_encoder = &intel_encoder->base;
10064
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010065 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10066 if (IS_ERR(crtc_state)) {
10067 ret = PTR_ERR(crtc_state);
10068 goto fail;
10069 }
10070
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010071 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010072
Chris Wilson64927112011-04-20 07:25:26 +010010073 if (!mode)
10074 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010075
Chris Wilsond2dff872011-04-19 08:36:26 +010010076 /* We need a framebuffer large enough to accommodate all accesses
10077 * that the plane may generate whilst we perform load detection.
10078 * We can not rely on the fbcon either being present (we get called
10079 * during its initialisation to detect all boot displays, or it may
10080 * not even exist) or that it is large enough to satisfy the
10081 * requested mode.
10082 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010083 fb = mode_fits_in_fbdev(dev, mode);
10084 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010085 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010086 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10087 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010088 } else
10089 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010090 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010091 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010092 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010093 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010094
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010095 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10096 if (ret)
10097 goto fail;
10098
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010099 drm_mode_copy(&crtc_state->base.mode, mode);
10100
10101 if (intel_set_mode(crtc, state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010102 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010103 if (old->release_fb)
10104 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010105 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010106 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010107 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010108
Jesse Barnes79e53942008-11-07 14:24:08 -080010109 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010110 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010111 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010112
10113 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010114 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010115fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010116 drm_atomic_state_free(state);
10117 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010118
Rob Clark51fd3712013-11-19 12:10:12 -050010119 if (ret == -EDEADLK) {
10120 drm_modeset_backoff(ctx);
10121 goto retry;
10122 }
10123
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010124 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010125}
10126
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010127void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010128 struct intel_load_detect_pipe *old,
10129 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010130{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010131 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010132 struct intel_encoder *intel_encoder =
10133 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010134 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010135 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010137 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010138 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010139 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010140 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010141
Chris Wilsond2dff872011-04-19 08:36:26 +010010142 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010143 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010144 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010145
Chris Wilson8261b192011-04-19 23:18:09 +010010146 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010147 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010148 if (!state)
10149 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010150
10151 state->acquire_ctx = ctx;
10152
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010153 connector_state = drm_atomic_get_connector_state(state, connector);
10154 if (IS_ERR(connector_state))
10155 goto fail;
10156
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010157 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10158 if (IS_ERR(crtc_state))
10159 goto fail;
10160
Daniel Vetterfc303102012-07-09 10:40:58 +020010161 to_intel_connector(connector)->new_encoder = NULL;
10162 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010163 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010164
10165 connector_state->best_encoder = NULL;
10166 connector_state->crtc = NULL;
10167
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010168 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010169
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010170 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10171 0, 0);
10172 if (ret)
10173 goto fail;
10174
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010175 ret = intel_set_mode(crtc, state);
10176 if (ret)
10177 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010178
Daniel Vetter36206362012-12-10 20:42:17 +010010179 if (old->release_fb) {
10180 drm_framebuffer_unregister_private(old->release_fb);
10181 drm_framebuffer_unreference(old->release_fb);
10182 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010183
Chris Wilson0622a532011-04-21 09:32:11 +010010184 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010185 }
10186
Eric Anholtc751ce42010-03-25 11:48:48 -070010187 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010188 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10189 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010190
10191 return;
10192fail:
10193 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10194 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010195}
10196
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010197static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010198 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010199{
10200 struct drm_i915_private *dev_priv = dev->dev_private;
10201 u32 dpll = pipe_config->dpll_hw_state.dpll;
10202
10203 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010204 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010205 else if (HAS_PCH_SPLIT(dev))
10206 return 120000;
10207 else if (!IS_GEN2(dev))
10208 return 96000;
10209 else
10210 return 48000;
10211}
10212
Jesse Barnes79e53942008-11-07 14:24:08 -080010213/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010214static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010215 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010216{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010217 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010218 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010219 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010220 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010221 u32 fp;
10222 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010223 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010224
10225 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010226 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010228 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010229
10230 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010231 if (IS_PINEVIEW(dev)) {
10232 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10233 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010234 } else {
10235 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10236 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10237 }
10238
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010239 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010240 if (IS_PINEVIEW(dev))
10241 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10242 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010243 else
10244 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010245 DPLL_FPA01_P1_POST_DIV_SHIFT);
10246
10247 switch (dpll & DPLL_MODE_MASK) {
10248 case DPLLB_MODE_DAC_SERIAL:
10249 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10250 5 : 10;
10251 break;
10252 case DPLLB_MODE_LVDS:
10253 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10254 7 : 14;
10255 break;
10256 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010257 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010258 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010259 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010260 }
10261
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010262 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010263 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010264 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010265 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010266 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010267 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010268 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010269
10270 if (is_lvds) {
10271 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10272 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010273
10274 if (lvds & LVDS_CLKB_POWER_UP)
10275 clock.p2 = 7;
10276 else
10277 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010278 } else {
10279 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10280 clock.p1 = 2;
10281 else {
10282 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10283 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10284 }
10285 if (dpll & PLL_P2_DIVIDE_BY_4)
10286 clock.p2 = 4;
10287 else
10288 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010289 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010290
10291 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010292 }
10293
Ville Syrjälä18442d02013-09-13 16:00:08 +030010294 /*
10295 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010296 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010297 * encoder's get_config() function.
10298 */
10299 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010300}
10301
Ville Syrjälä6878da02013-09-13 15:59:11 +030010302int intel_dotclock_calculate(int link_freq,
10303 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010304{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010305 /*
10306 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010307 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010308 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010309 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010310 *
10311 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010312 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010313 */
10314
Ville Syrjälä6878da02013-09-13 15:59:11 +030010315 if (!m_n->link_n)
10316 return 0;
10317
10318 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10319}
10320
Ville Syrjälä18442d02013-09-13 16:00:08 +030010321static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010322 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010323{
10324 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010325
10326 /* read out port_clock from the DPLL */
10327 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010328
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010329 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010330 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010331 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010332 * agree once we know their relationship in the encoder's
10333 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010334 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010335 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010336 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10337 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010338}
10339
10340/** Returns the currently programmed mode of the given pipe. */
10341struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10342 struct drm_crtc *crtc)
10343{
Jesse Barnes548f2452011-02-17 10:40:53 -080010344 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010346 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010347 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010348 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010349 int htot = I915_READ(HTOTAL(cpu_transcoder));
10350 int hsync = I915_READ(HSYNC(cpu_transcoder));
10351 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10352 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010353 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010354
10355 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10356 if (!mode)
10357 return NULL;
10358
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010359 /*
10360 * Construct a pipe_config sufficient for getting the clock info
10361 * back out of crtc_clock_get.
10362 *
10363 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10364 * to use a real value here instead.
10365 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010366 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010367 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010368 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10369 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10370 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010371 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10372
Ville Syrjälä773ae032013-09-23 17:48:20 +030010373 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010374 mode->hdisplay = (htot & 0xffff) + 1;
10375 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10376 mode->hsync_start = (hsync & 0xffff) + 1;
10377 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10378 mode->vdisplay = (vtot & 0xffff) + 1;
10379 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10380 mode->vsync_start = (vsync & 0xffff) + 1;
10381 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10382
10383 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010384
10385 return mode;
10386}
10387
Jesse Barnes652c3932009-08-17 13:31:43 -070010388static void intel_decrease_pllclock(struct drm_crtc *crtc)
10389{
10390 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010391 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010393
Sonika Jindalbaff2962014-07-22 11:16:35 +053010394 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010395 return;
10396
10397 if (!dev_priv->lvds_downclock_avail)
10398 return;
10399
10400 /*
10401 * Since this is called by a timer, we should never get here in
10402 * the manual case.
10403 */
10404 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010405 int pipe = intel_crtc->pipe;
10406 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010407 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010408
Zhao Yakui44d98a62009-10-09 11:39:40 +080010409 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010410
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010411 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010412
Chris Wilson074b5e12012-05-02 12:07:06 +010010413 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010414 dpll |= DISPLAY_RATE_SELECT_FPA1;
10415 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010416 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010417 dpll = I915_READ(dpll_reg);
10418 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010419 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010420 }
10421
10422}
10423
Chris Wilsonf047e392012-07-21 12:31:41 +010010424void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010425{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010426 struct drm_i915_private *dev_priv = dev->dev_private;
10427
Chris Wilsonf62a0072014-02-21 17:55:39 +000010428 if (dev_priv->mm.busy)
10429 return;
10430
Paulo Zanoni43694d62014-03-07 20:08:08 -030010431 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010432 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010433 if (INTEL_INFO(dev)->gen >= 6)
10434 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010435 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010436}
10437
10438void intel_mark_idle(struct drm_device *dev)
10439{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010440 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010441 struct drm_crtc *crtc;
10442
Chris Wilsonf62a0072014-02-21 17:55:39 +000010443 if (!dev_priv->mm.busy)
10444 return;
10445
10446 dev_priv->mm.busy = false;
10447
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010448 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010449 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010450 continue;
10451
10452 intel_decrease_pllclock(crtc);
10453 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010454
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010455 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010456 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010457
Paulo Zanoni43694d62014-03-07 20:08:08 -030010458 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010459}
10460
Jesse Barnes79e53942008-11-07 14:24:08 -080010461static void intel_crtc_destroy(struct drm_crtc *crtc)
10462{
10463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010464 struct drm_device *dev = crtc->dev;
10465 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010466
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010467 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010468 work = intel_crtc->unpin_work;
10469 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010470 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010471
10472 if (work) {
10473 cancel_work_sync(&work->work);
10474 kfree(work);
10475 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010476
10477 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010478
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 kfree(intel_crtc);
10480}
10481
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010482static void intel_unpin_work_fn(struct work_struct *__work)
10483{
10484 struct intel_unpin_work *work =
10485 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010486 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010487 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010488
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010489 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010490 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010491 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010492
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010493 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010494
10495 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010496 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010497 mutex_unlock(&dev->struct_mutex);
10498
Daniel Vetterf99d7062014-06-19 16:01:59 +020010499 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010500 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010501
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010502 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10503 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10504
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010505 kfree(work);
10506}
10507
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010508static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010509 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010510{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10512 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010513 unsigned long flags;
10514
10515 /* Ignore early vblank irqs */
10516 if (intel_crtc == NULL)
10517 return;
10518
Daniel Vetterf3260382014-09-15 14:55:23 +020010519 /*
10520 * This is called both by irq handlers and the reset code (to complete
10521 * lost pageflips) so needs the full irqsave spinlocks.
10522 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010523 spin_lock_irqsave(&dev->event_lock, flags);
10524 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010525
10526 /* Ensure we don't miss a work->pending update ... */
10527 smp_rmb();
10528
10529 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010530 spin_unlock_irqrestore(&dev->event_lock, flags);
10531 return;
10532 }
10533
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010534 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010535
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010536 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010537}
10538
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010539void intel_finish_page_flip(struct drm_device *dev, int pipe)
10540{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010541 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010542 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10543
Mario Kleiner49b14a52010-12-09 07:00:07 +010010544 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010545}
10546
10547void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10548{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010549 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010550 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10551
Mario Kleiner49b14a52010-12-09 07:00:07 +010010552 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010553}
10554
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010555/* Is 'a' after or equal to 'b'? */
10556static bool g4x_flip_count_after_eq(u32 a, u32 b)
10557{
10558 return !((a - b) & 0x80000000);
10559}
10560
10561static bool page_flip_finished(struct intel_crtc *crtc)
10562{
10563 struct drm_device *dev = crtc->base.dev;
10564 struct drm_i915_private *dev_priv = dev->dev_private;
10565
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010566 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10567 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10568 return true;
10569
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010570 /*
10571 * The relevant registers doen't exist on pre-ctg.
10572 * As the flip done interrupt doesn't trigger for mmio
10573 * flips on gmch platforms, a flip count check isn't
10574 * really needed there. But since ctg has the registers,
10575 * include it in the check anyway.
10576 */
10577 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10578 return true;
10579
10580 /*
10581 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10582 * used the same base address. In that case the mmio flip might
10583 * have completed, but the CS hasn't even executed the flip yet.
10584 *
10585 * A flip count check isn't enough as the CS might have updated
10586 * the base address just after start of vblank, but before we
10587 * managed to process the interrupt. This means we'd complete the
10588 * CS flip too soon.
10589 *
10590 * Combining both checks should get us a good enough result. It may
10591 * still happen that the CS flip has been executed, but has not
10592 * yet actually completed. But in case the base address is the same
10593 * anyway, we don't really care.
10594 */
10595 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10596 crtc->unpin_work->gtt_offset &&
10597 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10598 crtc->unpin_work->flip_count);
10599}
10600
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010601void intel_prepare_page_flip(struct drm_device *dev, int plane)
10602{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010603 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010604 struct intel_crtc *intel_crtc =
10605 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10606 unsigned long flags;
10607
Daniel Vetterf3260382014-09-15 14:55:23 +020010608
10609 /*
10610 * This is called both by irq handlers and the reset code (to complete
10611 * lost pageflips) so needs the full irqsave spinlocks.
10612 *
10613 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010614 * generate a page-flip completion irq, i.e. every modeset
10615 * is also accompanied by a spurious intel_prepare_page_flip().
10616 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010617 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010618 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010619 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010620 spin_unlock_irqrestore(&dev->event_lock, flags);
10621}
10622
Robin Schroereba905b2014-05-18 02:24:50 +020010623static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010624{
10625 /* Ensure that the work item is consistent when activating it ... */
10626 smp_wmb();
10627 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10628 /* and that it is marked active as soon as the irq could fire. */
10629 smp_wmb();
10630}
10631
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010632static int intel_gen2_queue_flip(struct drm_device *dev,
10633 struct drm_crtc *crtc,
10634 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010635 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010636 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010637 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010638{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010640 u32 flip_mask;
10641 int ret;
10642
Daniel Vetter6d90c952012-04-26 23:28:05 +020010643 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010644 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010645 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010646
10647 /* Can't queue multiple flips, so wait for the previous
10648 * one to finish before executing the next.
10649 */
10650 if (intel_crtc->plane)
10651 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10652 else
10653 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010654 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10655 intel_ring_emit(ring, MI_NOOP);
10656 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10657 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10658 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010659 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010660 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010661
10662 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010663 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010664 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010665}
10666
10667static int intel_gen3_queue_flip(struct drm_device *dev,
10668 struct drm_crtc *crtc,
10669 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010670 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010671 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010672 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010673{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010675 u32 flip_mask;
10676 int ret;
10677
Daniel Vetter6d90c952012-04-26 23:28:05 +020010678 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010679 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010680 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010681
10682 if (intel_crtc->plane)
10683 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10684 else
10685 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010686 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10687 intel_ring_emit(ring, MI_NOOP);
10688 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10689 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10690 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010691 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010692 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010693
Chris Wilsone7d841c2012-12-03 11:36:30 +000010694 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010695 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010696 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010697}
10698
10699static int intel_gen4_queue_flip(struct drm_device *dev,
10700 struct drm_crtc *crtc,
10701 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010702 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010703 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010704 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010705{
10706 struct drm_i915_private *dev_priv = dev->dev_private;
10707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10708 uint32_t pf, pipesrc;
10709 int ret;
10710
Daniel Vetter6d90c952012-04-26 23:28:05 +020010711 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010712 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010713 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010714
10715 /* i965+ uses the linear or tiled offsets from the
10716 * Display Registers (which do not change across a page-flip)
10717 * so we need only reprogram the base address.
10718 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010719 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10720 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10721 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010722 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010723 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010724
10725 /* XXX Enabling the panel-fitter across page-flip is so far
10726 * untested on non-native modes, so ignore it for now.
10727 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10728 */
10729 pf = 0;
10730 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010731 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010732
10733 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010734 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010735 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010736}
10737
10738static int intel_gen6_queue_flip(struct drm_device *dev,
10739 struct drm_crtc *crtc,
10740 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010741 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010742 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010743 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010744{
10745 struct drm_i915_private *dev_priv = dev->dev_private;
10746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10747 uint32_t pf, pipesrc;
10748 int ret;
10749
Daniel Vetter6d90c952012-04-26 23:28:05 +020010750 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010751 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010752 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010753
Daniel Vetter6d90c952012-04-26 23:28:05 +020010754 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10755 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10756 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010757 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010758
Chris Wilson99d9acd2012-04-17 20:37:00 +010010759 /* Contrary to the suggestions in the documentation,
10760 * "Enable Panel Fitter" does not seem to be required when page
10761 * flipping with a non-native mode, and worse causes a normal
10762 * modeset to fail.
10763 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10764 */
10765 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010766 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010767 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010768
10769 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010770 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010771 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010772}
10773
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010774static int intel_gen7_queue_flip(struct drm_device *dev,
10775 struct drm_crtc *crtc,
10776 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010777 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010778 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010779 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010780{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010782 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010783 int len, ret;
10784
Robin Schroereba905b2014-05-18 02:24:50 +020010785 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010786 case PLANE_A:
10787 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10788 break;
10789 case PLANE_B:
10790 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10791 break;
10792 case PLANE_C:
10793 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10794 break;
10795 default:
10796 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010797 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010798 }
10799
Chris Wilsonffe74d72013-08-26 20:58:12 +010010800 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010801 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010802 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010803 /*
10804 * On Gen 8, SRM is now taking an extra dword to accommodate
10805 * 48bits addresses, and we need a NOOP for the batch size to
10806 * stay even.
10807 */
10808 if (IS_GEN8(dev))
10809 len += 2;
10810 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010811
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010812 /*
10813 * BSpec MI_DISPLAY_FLIP for IVB:
10814 * "The full packet must be contained within the same cache line."
10815 *
10816 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10817 * cacheline, if we ever start emitting more commands before
10818 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10819 * then do the cacheline alignment, and finally emit the
10820 * MI_DISPLAY_FLIP.
10821 */
10822 ret = intel_ring_cacheline_align(ring);
10823 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010824 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010825
Chris Wilsonffe74d72013-08-26 20:58:12 +010010826 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010827 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010828 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010829
Chris Wilsonffe74d72013-08-26 20:58:12 +010010830 /* Unmask the flip-done completion message. Note that the bspec says that
10831 * we should do this for both the BCS and RCS, and that we must not unmask
10832 * more than one flip event at any time (or ensure that one flip message
10833 * can be sent by waiting for flip-done prior to queueing new flips).
10834 * Experimentation says that BCS works despite DERRMR masking all
10835 * flip-done completion events and that unmasking all planes at once
10836 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10837 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10838 */
10839 if (ring->id == RCS) {
10840 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10841 intel_ring_emit(ring, DERRMR);
10842 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10843 DERRMR_PIPEB_PRI_FLIP_DONE |
10844 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010010845 if (IS_GEN8(dev))
10846 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
10847 MI_SRM_LRM_GLOBAL_GTT);
10848 else
10849 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
10850 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010010851 intel_ring_emit(ring, DERRMR);
10852 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010010853 if (IS_GEN8(dev)) {
10854 intel_ring_emit(ring, 0);
10855 intel_ring_emit(ring, MI_NOOP);
10856 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010857 }
10858
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010859 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010860 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010861 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010862 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000010863
10864 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010865 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010866 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010867}
10868
Sourab Gupta84c33a62014-06-02 16:47:17 +053010869static bool use_mmio_flip(struct intel_engine_cs *ring,
10870 struct drm_i915_gem_object *obj)
10871{
10872 /*
10873 * This is not being used for older platforms, because
10874 * non-availability of flip done interrupt forces us to use
10875 * CS flips. Older platforms derive flip done using some clever
10876 * tricks involving the flip_pending status bits and vblank irqs.
10877 * So using MMIO flips there would disrupt this mechanism.
10878 */
10879
Chris Wilson8e09bf82014-07-08 10:40:30 +010010880 if (ring == NULL)
10881 return true;
10882
Sourab Gupta84c33a62014-06-02 16:47:17 +053010883 if (INTEL_INFO(ring->dev)->gen < 5)
10884 return false;
10885
10886 if (i915.use_mmio_flip < 0)
10887 return false;
10888 else if (i915.use_mmio_flip > 0)
10889 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010010890 else if (i915.enable_execlists)
10891 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010892 else
Chris Wilsonb4716182015-04-27 13:41:17 +010010893 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010894}
10895
Damien Lespiauff944562014-11-20 14:58:16 +000010896static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
10897{
10898 struct drm_device *dev = intel_crtc->base.dev;
10899 struct drm_i915_private *dev_priv = dev->dev_private;
10900 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000010901 const enum pipe pipe = intel_crtc->pipe;
10902 u32 ctl, stride;
10903
10904 ctl = I915_READ(PLANE_CTL(pipe, 0));
10905 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010906 switch (fb->modifier[0]) {
10907 case DRM_FORMAT_MOD_NONE:
10908 break;
10909 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000010910 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010911 break;
10912 case I915_FORMAT_MOD_Y_TILED:
10913 ctl |= PLANE_CTL_TILED_Y;
10914 break;
10915 case I915_FORMAT_MOD_Yf_TILED:
10916 ctl |= PLANE_CTL_TILED_YF;
10917 break;
10918 default:
10919 MISSING_CASE(fb->modifier[0]);
10920 }
Damien Lespiauff944562014-11-20 14:58:16 +000010921
10922 /*
10923 * The stride is either expressed as a multiple of 64 bytes chunks for
10924 * linear buffers or in number of tiles for tiled buffers.
10925 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010010926 stride = fb->pitches[0] /
10927 intel_fb_stride_alignment(dev, fb->modifier[0],
10928 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000010929
10930 /*
10931 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10932 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10933 */
10934 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10935 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10936
10937 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
10938 POSTING_READ(PLANE_SURF(pipe, 0));
10939}
10940
10941static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010942{
10943 struct drm_device *dev = intel_crtc->base.dev;
10944 struct drm_i915_private *dev_priv = dev->dev_private;
10945 struct intel_framebuffer *intel_fb =
10946 to_intel_framebuffer(intel_crtc->base.primary->fb);
10947 struct drm_i915_gem_object *obj = intel_fb->obj;
10948 u32 dspcntr;
10949 u32 reg;
10950
Sourab Gupta84c33a62014-06-02 16:47:17 +053010951 reg = DSPCNTR(intel_crtc->plane);
10952 dspcntr = I915_READ(reg);
10953
Damien Lespiauc5d97472014-10-25 00:11:11 +010010954 if (obj->tiling_mode != I915_TILING_NONE)
10955 dspcntr |= DISPPLANE_TILED;
10956 else
10957 dspcntr &= ~DISPPLANE_TILED;
10958
Sourab Gupta84c33a62014-06-02 16:47:17 +053010959 I915_WRITE(reg, dspcntr);
10960
10961 I915_WRITE(DSPSURF(intel_crtc->plane),
10962 intel_crtc->unpin_work->gtt_offset);
10963 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010964
Damien Lespiauff944562014-11-20 14:58:16 +000010965}
10966
10967/*
10968 * XXX: This is the temporary way to update the plane registers until we get
10969 * around to using the usual plane update functions for MMIO flips
10970 */
10971static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
10972{
10973 struct drm_device *dev = intel_crtc->base.dev;
10974 bool atomic_update;
10975 u32 start_vbl_count;
10976
10977 intel_mark_page_flip_active(intel_crtc);
10978
10979 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
10980
10981 if (INTEL_INFO(dev)->gen >= 9)
10982 skl_do_mmio_flip(intel_crtc);
10983 else
10984 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10985 ilk_do_mmio_flip(intel_crtc);
10986
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010987 if (atomic_update)
10988 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010989}
10990
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010991static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010992{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010993 struct intel_mmio_flip *mmio_flip =
10994 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010995
Daniel Vettereed29a52015-05-21 14:21:25 +020010996 if (mmio_flip->req)
10997 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010010998 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010010999 false, NULL,
11000 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011001
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011002 intel_do_mmio_flip(mmio_flip->crtc);
11003
Daniel Vettereed29a52015-05-21 14:21:25 +020011004 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011005 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011006}
11007
11008static int intel_queue_mmio_flip(struct drm_device *dev,
11009 struct drm_crtc *crtc,
11010 struct drm_framebuffer *fb,
11011 struct drm_i915_gem_object *obj,
11012 struct intel_engine_cs *ring,
11013 uint32_t flags)
11014{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011015 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011016
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011017 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11018 if (mmio_flip == NULL)
11019 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011020
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011021 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011022 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011023 mmio_flip->crtc = to_intel_crtc(crtc);
11024
11025 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11026 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011027
Sourab Gupta84c33a62014-06-02 16:47:17 +053011028 return 0;
11029}
11030
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011031static int intel_default_queue_flip(struct drm_device *dev,
11032 struct drm_crtc *crtc,
11033 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011034 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011035 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011036 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011037{
11038 return -ENODEV;
11039}
11040
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011041static bool __intel_pageflip_stall_check(struct drm_device *dev,
11042 struct drm_crtc *crtc)
11043{
11044 struct drm_i915_private *dev_priv = dev->dev_private;
11045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11046 struct intel_unpin_work *work = intel_crtc->unpin_work;
11047 u32 addr;
11048
11049 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11050 return true;
11051
11052 if (!work->enable_stall_check)
11053 return false;
11054
11055 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011056 if (work->flip_queued_req &&
11057 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011058 return false;
11059
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011060 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011061 }
11062
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011063 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011064 return false;
11065
11066 /* Potential stall - if we see that the flip has happened,
11067 * assume a missed interrupt. */
11068 if (INTEL_INFO(dev)->gen >= 4)
11069 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11070 else
11071 addr = I915_READ(DSPADDR(intel_crtc->plane));
11072
11073 /* There is a potential issue here with a false positive after a flip
11074 * to the same address. We could address this by checking for a
11075 * non-incrementing frame counter.
11076 */
11077 return addr == work->gtt_offset;
11078}
11079
11080void intel_check_page_flip(struct drm_device *dev, int pipe)
11081{
11082 struct drm_i915_private *dev_priv = dev->dev_private;
11083 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011085 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011086
Dave Gordon6c51d462015-03-06 15:34:26 +000011087 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011088
11089 if (crtc == NULL)
11090 return;
11091
Daniel Vetterf3260382014-09-15 14:55:23 +020011092 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011093 work = intel_crtc->unpin_work;
11094 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011095 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011096 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011097 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011098 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011099 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011100 if (work != NULL &&
11101 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11102 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011103 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011104}
11105
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011106static int intel_crtc_page_flip(struct drm_crtc *crtc,
11107 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011108 struct drm_pending_vblank_event *event,
11109 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011110{
11111 struct drm_device *dev = crtc->dev;
11112 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011113 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011114 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011116 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011117 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011118 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011119 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011120 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011121 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011122
Matt Roper2ff8fde2014-07-08 07:50:07 -070011123 /*
11124 * drm_mode_page_flip_ioctl() should already catch this, but double
11125 * check to be safe. In the future we may enable pageflipping from
11126 * a disabled primary plane.
11127 */
11128 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11129 return -EBUSY;
11130
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011131 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011132 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011133 return -EINVAL;
11134
11135 /*
11136 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11137 * Note that pitch changes could also affect these register.
11138 */
11139 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011140 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11141 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011142 return -EINVAL;
11143
Chris Wilsonf900db42014-02-20 09:26:13 +000011144 if (i915_terminally_wedged(&dev_priv->gpu_error))
11145 goto out_hang;
11146
Daniel Vetterb14c5672013-09-19 12:18:32 +020011147 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011148 if (work == NULL)
11149 return -ENOMEM;
11150
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011151 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011152 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011153 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011154 INIT_WORK(&work->work, intel_unpin_work_fn);
11155
Daniel Vetter87b6b102014-05-15 15:33:46 +020011156 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011157 if (ret)
11158 goto free_work;
11159
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011160 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011161 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011162 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011163 /* Before declaring the flip queue wedged, check if
11164 * the hardware completed the operation behind our backs.
11165 */
11166 if (__intel_pageflip_stall_check(dev, crtc)) {
11167 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11168 page_flip_completed(intel_crtc);
11169 } else {
11170 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011171 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011172
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011173 drm_crtc_vblank_put(crtc);
11174 kfree(work);
11175 return -EBUSY;
11176 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011177 }
11178 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011179 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011180
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011181 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11182 flush_workqueue(dev_priv->wq);
11183
Jesse Barnes75dfca82010-02-10 15:09:44 -080011184 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011185 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011186 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011187
Matt Roperf4510a22014-04-01 15:22:40 -070011188 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011189 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011190
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011191 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011192
Chris Wilson89ed88b2015-02-16 14:31:49 +000011193 ret = i915_mutex_lock_interruptible(dev);
11194 if (ret)
11195 goto cleanup;
11196
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011197 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011198 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011199
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011200 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011201 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011202
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011203 if (IS_VALLEYVIEW(dev)) {
11204 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011205 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011206 /* vlv: DISPLAY_FLIP fails to change tiling */
11207 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011208 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011209 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011210 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011211 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011212 if (ring == NULL || ring->id != RCS)
11213 ring = &dev_priv->ring[BCS];
11214 } else {
11215 ring = &dev_priv->ring[RCS];
11216 }
11217
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011218 mmio_flip = use_mmio_flip(ring, obj);
11219
11220 /* When using CS flips, we want to emit semaphores between rings.
11221 * However, when using mmio flips we will create a task to do the
11222 * synchronisation, so all we want here is to pin the framebuffer
11223 * into the display plane and skip any waits.
11224 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011225 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011226 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011227 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011228 if (ret)
11229 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011230
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011231 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11232 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011233
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011234 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011235 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11236 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011237 if (ret)
11238 goto cleanup_unpin;
11239
John Harrisonf06cc1b2014-11-24 18:49:37 +000011240 i915_gem_request_assign(&work->flip_queued_req,
11241 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011242 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011243 if (obj->last_write_req) {
11244 ret = i915_gem_check_olr(obj->last_write_req);
11245 if (ret)
11246 goto cleanup_unpin;
11247 }
11248
Sourab Gupta84c33a62014-06-02 16:47:17 +053011249 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011250 page_flip_flags);
11251 if (ret)
11252 goto cleanup_unpin;
11253
John Harrisonf06cc1b2014-11-24 18:49:37 +000011254 i915_gem_request_assign(&work->flip_queued_req,
11255 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011256 }
11257
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011258 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011259 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011260
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011261 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011262 INTEL_FRONTBUFFER_PRIMARY(pipe));
11263
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011264 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011265 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011266 mutex_unlock(&dev->struct_mutex);
11267
Jesse Barnese5510fa2010-07-01 16:48:37 -070011268 trace_i915_flip_request(intel_crtc->plane, obj);
11269
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011270 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011271
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011272cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011273 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011274cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011275 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011276 mutex_unlock(&dev->struct_mutex);
11277cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011278 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011279 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011280
Chris Wilson89ed88b2015-02-16 14:31:49 +000011281 drm_gem_object_unreference_unlocked(&obj->base);
11282 drm_framebuffer_unreference(work->old_fb);
11283
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011284 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011285 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011286 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011287
Daniel Vetter87b6b102014-05-15 15:33:46 +020011288 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011289free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011290 kfree(work);
11291
Chris Wilsonf900db42014-02-20 09:26:13 +000011292 if (ret == -EIO) {
11293out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011294 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011295 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011296 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011297 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011298 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011299 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011300 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011301 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011302}
11303
Jani Nikula65b38e02015-04-13 11:26:56 +030011304static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011305 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11306 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011307 .atomic_begin = intel_begin_crtc_commit,
11308 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011309};
11310
Daniel Vetter9a935852012-07-05 22:34:27 +020011311/**
11312 * intel_modeset_update_staged_output_state
11313 *
11314 * Updates the staged output configuration state, e.g. after we've read out the
11315 * current hw state.
11316 */
11317static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11318{
Ville Syrjälä76688512014-01-10 11:28:06 +020011319 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011320 struct intel_encoder *encoder;
11321 struct intel_connector *connector;
11322
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011323 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011324 connector->new_encoder =
11325 to_intel_encoder(connector->base.encoder);
11326 }
11327
Damien Lespiaub2784e12014-08-05 11:29:37 +010011328 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011329 encoder->new_crtc =
11330 to_intel_crtc(encoder->base.crtc);
11331 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011332
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011333 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011334 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011335 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011336}
11337
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011338/* Transitional helper to copy current connector/encoder state to
11339 * connector->state. This is needed so that code that is partially
11340 * converted to atomic does the right thing.
11341 */
11342static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11343{
11344 struct intel_connector *connector;
11345
11346 for_each_intel_connector(dev, connector) {
11347 if (connector->base.encoder) {
11348 connector->base.state->best_encoder =
11349 connector->base.encoder;
11350 connector->base.state->crtc =
11351 connector->base.encoder->crtc;
11352 } else {
11353 connector->base.state->best_encoder = NULL;
11354 connector->base.state->crtc = NULL;
11355 }
11356 }
11357}
11358
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011359/* Fixup legacy state after an atomic state swap.
Daniel Vetter9a935852012-07-05 22:34:27 +020011360 */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011361static void intel_modeset_fixup_state(struct drm_atomic_state *state)
Daniel Vetter9a935852012-07-05 22:34:27 +020011362{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011363 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011364 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011365 struct intel_connector *connector;
Daniel Vetter9a935852012-07-05 22:34:27 +020011366
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011367 for_each_intel_connector(state->dev, connector) {
11368 connector->base.encoder = connector->base.state->best_encoder;
11369 if (connector->base.encoder)
11370 connector->base.encoder->crtc =
11371 connector->base.state->crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011372 }
11373
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011374 /* Update crtc of disabled encoders */
11375 for_each_intel_encoder(state->dev, encoder) {
11376 int num_connectors = 0;
11377
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011378 for_each_intel_connector(state->dev, connector)
11379 if (connector->base.encoder == &encoder->base)
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011380 num_connectors++;
11381
11382 if (num_connectors == 0)
11383 encoder->base.crtc = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020011384 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011385
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011386 for_each_intel_crtc(state->dev, crtc) {
11387 crtc->base.enabled = crtc->base.state->enable;
11388 crtc->config = to_intel_crtc_state(crtc->base.state);
Ville Syrjälä76688512014-01-10 11:28:06 +020011389 }
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011390
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030011391 /* Copy the new configuration to the staged state, to keep the few
11392 * pieces of code that haven't been converted yet happy */
11393 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetter9a935852012-07-05 22:34:27 +020011394}
11395
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011396static void
Robin Schroereba905b2014-05-18 02:24:50 +020011397connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011398 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011399{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011400 int bpp = pipe_config->pipe_bpp;
11401
11402 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11403 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011404 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011405
11406 /* Don't use an invalid EDID bpc value */
11407 if (connector->base.display_info.bpc &&
11408 connector->base.display_info.bpc * 3 < bpp) {
11409 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11410 bpp, connector->base.display_info.bpc*3);
11411 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11412 }
11413
11414 /* Clamp bpp to 8 on screens without EDID 1.4 */
11415 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11416 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11417 bpp);
11418 pipe_config->pipe_bpp = 24;
11419 }
11420}
11421
11422static int
11423compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011424 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011425{
11426 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011427 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011428 struct drm_connector *connector;
11429 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011430 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011431
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011432 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011433 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011434 else if (INTEL_INFO(dev)->gen >= 5)
11435 bpp = 12*3;
11436 else
11437 bpp = 8*3;
11438
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011439
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011440 pipe_config->pipe_bpp = bpp;
11441
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011442 state = pipe_config->base.state;
11443
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011444 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011445 for_each_connector_in_state(state, connector, connector_state, i) {
11446 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011447 continue;
11448
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011449 connected_sink_compute_bpp(to_intel_connector(connector),
11450 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011451 }
11452
11453 return bpp;
11454}
11455
Daniel Vetter644db712013-09-19 14:53:58 +020011456static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11457{
11458 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11459 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011460 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011461 mode->crtc_hdisplay, mode->crtc_hsync_start,
11462 mode->crtc_hsync_end, mode->crtc_htotal,
11463 mode->crtc_vdisplay, mode->crtc_vsync_start,
11464 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11465}
11466
Daniel Vetterc0b03412013-05-28 12:05:54 +020011467static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011468 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011469 const char *context)
11470{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011471 struct drm_device *dev = crtc->base.dev;
11472 struct drm_plane *plane;
11473 struct intel_plane *intel_plane;
11474 struct intel_plane_state *state;
11475 struct drm_framebuffer *fb;
11476
11477 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11478 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011479
11480 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11481 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11482 pipe_config->pipe_bpp, pipe_config->dither);
11483 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11484 pipe_config->has_pch_encoder,
11485 pipe_config->fdi_lanes,
11486 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11487 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11488 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011489 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11490 pipe_config->has_dp_encoder,
11491 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11492 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11493 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011494
11495 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11496 pipe_config->has_dp_encoder,
11497 pipe_config->dp_m2_n2.gmch_m,
11498 pipe_config->dp_m2_n2.gmch_n,
11499 pipe_config->dp_m2_n2.link_m,
11500 pipe_config->dp_m2_n2.link_n,
11501 pipe_config->dp_m2_n2.tu);
11502
Daniel Vetter55072d12014-11-20 16:10:28 +010011503 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11504 pipe_config->has_audio,
11505 pipe_config->has_infoframe);
11506
Daniel Vetterc0b03412013-05-28 12:05:54 +020011507 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011508 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011509 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011510 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11511 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011512 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011513 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11514 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011515 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11516 crtc->num_scalers,
11517 pipe_config->scaler_state.scaler_users,
11518 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011519 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11520 pipe_config->gmch_pfit.control,
11521 pipe_config->gmch_pfit.pgm_ratios,
11522 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011523 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011524 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011525 pipe_config->pch_pfit.size,
11526 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011527 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011528 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011529
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011530 if (IS_BROXTON(dev)) {
11531 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11532 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11533 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11534 pipe_config->ddi_pll_sel,
11535 pipe_config->dpll_hw_state.ebb0,
11536 pipe_config->dpll_hw_state.pll0,
11537 pipe_config->dpll_hw_state.pll1,
11538 pipe_config->dpll_hw_state.pll2,
11539 pipe_config->dpll_hw_state.pll3,
11540 pipe_config->dpll_hw_state.pll6,
11541 pipe_config->dpll_hw_state.pll8,
11542 pipe_config->dpll_hw_state.pcsdw12);
11543 } else if (IS_SKYLAKE(dev)) {
11544 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11545 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11546 pipe_config->ddi_pll_sel,
11547 pipe_config->dpll_hw_state.ctrl1,
11548 pipe_config->dpll_hw_state.cfgcr1,
11549 pipe_config->dpll_hw_state.cfgcr2);
11550 } else if (HAS_DDI(dev)) {
11551 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11552 pipe_config->ddi_pll_sel,
11553 pipe_config->dpll_hw_state.wrpll);
11554 } else {
11555 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11556 "fp0: 0x%x, fp1: 0x%x\n",
11557 pipe_config->dpll_hw_state.dpll,
11558 pipe_config->dpll_hw_state.dpll_md,
11559 pipe_config->dpll_hw_state.fp0,
11560 pipe_config->dpll_hw_state.fp1);
11561 }
11562
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011563 DRM_DEBUG_KMS("planes on this crtc\n");
11564 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11565 intel_plane = to_intel_plane(plane);
11566 if (intel_plane->pipe != crtc->pipe)
11567 continue;
11568
11569 state = to_intel_plane_state(plane->state);
11570 fb = state->base.fb;
11571 if (!fb) {
11572 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11573 "disabled, scaler_id = %d\n",
11574 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11575 plane->base.id, intel_plane->pipe,
11576 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11577 drm_plane_index(plane), state->scaler_id);
11578 continue;
11579 }
11580
11581 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11582 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11583 plane->base.id, intel_plane->pipe,
11584 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11585 drm_plane_index(plane));
11586 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11587 fb->base.id, fb->width, fb->height, fb->pixel_format);
11588 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11589 state->scaler_id,
11590 state->src.x1 >> 16, state->src.y1 >> 16,
11591 drm_rect_width(&state->src) >> 16,
11592 drm_rect_height(&state->src) >> 16,
11593 state->dst.x1, state->dst.y1,
11594 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11595 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011596}
11597
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011598static bool encoders_cloneable(const struct intel_encoder *a,
11599 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011600{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011601 /* masks could be asymmetric, so check both ways */
11602 return a == b || (a->cloneable & (1 << b->type) &&
11603 b->cloneable & (1 << a->type));
11604}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011605
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011606static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11607 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011608 struct intel_encoder *encoder)
11609{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011610 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011611 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011612 struct drm_connector_state *connector_state;
11613 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011614
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011615 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011616 if (connector_state->crtc != &crtc->base)
11617 continue;
11618
11619 source_encoder =
11620 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011621 if (!encoders_cloneable(encoder, source_encoder))
11622 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011623 }
11624
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011625 return true;
11626}
11627
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011628static bool check_encoder_cloning(struct drm_atomic_state *state,
11629 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011630{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011631 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011632 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011633 struct drm_connector_state *connector_state;
11634 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011635
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011636 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011637 if (connector_state->crtc != &crtc->base)
11638 continue;
11639
11640 encoder = to_intel_encoder(connector_state->best_encoder);
11641 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011642 return false;
11643 }
11644
11645 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011646}
11647
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011648static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011649{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011650 struct drm_device *dev = state->dev;
11651 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011652 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011653 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011654 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011655 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011656
11657 /*
11658 * Walk the connector list instead of the encoder
11659 * list to detect the problem on ddi platforms
11660 * where there's just one encoder per digital port.
11661 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011662 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011663 if (!connector_state->best_encoder)
11664 continue;
11665
11666 encoder = to_intel_encoder(connector_state->best_encoder);
11667
11668 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011669
11670 switch (encoder->type) {
11671 unsigned int port_mask;
11672 case INTEL_OUTPUT_UNKNOWN:
11673 if (WARN_ON(!HAS_DDI(dev)))
11674 break;
11675 case INTEL_OUTPUT_DISPLAYPORT:
11676 case INTEL_OUTPUT_HDMI:
11677 case INTEL_OUTPUT_EDP:
11678 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11679
11680 /* the same port mustn't appear more than once */
11681 if (used_ports & port_mask)
11682 return false;
11683
11684 used_ports |= port_mask;
11685 default:
11686 break;
11687 }
11688 }
11689
11690 return true;
11691}
11692
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011693static void
11694clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11695{
11696 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011697 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011698 struct intel_dpll_hw_state dpll_hw_state;
11699 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011700 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011701
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011702 /* FIXME: before the switch to atomic started, a new pipe_config was
11703 * kzalloc'd. Code that depends on any field being zero should be
11704 * fixed, so that the crtc_state can be safely duplicated. For now,
11705 * only fields that are know to not cause problems are preserved. */
11706
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011707 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011708 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011709 shared_dpll = crtc_state->shared_dpll;
11710 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011711 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011712
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011713 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011714
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011715 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011716 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011717 crtc_state->shared_dpll = shared_dpll;
11718 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011719 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011720}
11721
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011722static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011723intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011724 struct drm_atomic_state *state,
11725 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011726{
Daniel Vetter7758a112012-07-08 19:40:39 +020011727 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011728 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011729 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011730 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011731 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011732 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011733
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011734 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011735 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011736 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011737 }
11738
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011739 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011740 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011741 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011742 }
11743
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011744 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011745
Daniel Vettere143a212013-07-04 12:01:15 +020011746 pipe_config->cpu_transcoder =
11747 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011748
Imre Deak2960bc92013-07-30 13:36:32 +030011749 /*
11750 * Sanitize sync polarity flags based on requested ones. If neither
11751 * positive or negative polarity is requested, treat this as meaning
11752 * negative polarity.
11753 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011754 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011755 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011756 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011757
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011758 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011759 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011760 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011761
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011762 /* Compute a starting value for pipe_config->pipe_bpp taking the source
11763 * plane pixel format and any sink constraints into account. Returns the
11764 * source plane bpp so that dithering can be selected on mismatches
11765 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011766 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11767 pipe_config);
11768 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011769 goto fail;
11770
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011771 /*
11772 * Determine the real pipe dimensions. Note that stereo modes can
11773 * increase the actual pipe size due to the frame doubling and
11774 * insertion of additional space for blanks between the frame. This
11775 * is stored in the crtc timings. We use the requested mode to do this
11776 * computation to clearly distinguish it from the adjusted mode, which
11777 * can be changed by the connectors in the below retry loop.
11778 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011779 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011780 &pipe_config->pipe_src_w,
11781 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011782
Daniel Vettere29c22c2013-02-21 00:00:16 +010011783encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011784 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011785 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011786 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011787
Daniel Vetter135c81b2013-07-21 21:37:09 +020011788 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011789 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11790 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011791
Daniel Vetter7758a112012-07-08 19:40:39 +020011792 /* Pass our mode to the connectors and the CRTC to give them a chance to
11793 * adjust it according to limitations or connector properties, and also
11794 * a chance to reject the mode entirely.
11795 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011796 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011797 if (connector_state->crtc != crtc)
11798 continue;
11799
11800 encoder = to_intel_encoder(connector_state->best_encoder);
11801
Daniel Vetterefea6e82013-07-21 21:36:59 +020011802 if (!(encoder->compute_config(encoder, pipe_config))) {
11803 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011804 goto fail;
11805 }
11806 }
11807
Daniel Vetterff9a6752013-06-01 17:16:21 +020011808 /* Set default port clock if not overwritten by the encoder. Needs to be
11809 * done afterwards in case the encoder adjusts the mode. */
11810 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011811 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011812 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011813
Daniel Vettera43f6e02013-06-07 23:10:32 +020011814 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011815 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011816 DRM_DEBUG_KMS("CRTC fixup failed\n");
11817 goto fail;
11818 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011819
11820 if (ret == RETRY) {
11821 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11822 ret = -EINVAL;
11823 goto fail;
11824 }
11825
11826 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11827 retry = false;
11828 goto encoder_retry;
11829 }
11830
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011831 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011832 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011833 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011834
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011835 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020011836fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011837 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011838}
11839
Daniel Vetterea9d7582012-07-10 10:42:52 +020011840static bool intel_crtc_in_use(struct drm_crtc *crtc)
11841{
11842 struct drm_encoder *encoder;
11843 struct drm_device *dev = crtc->dev;
11844
11845 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
11846 if (encoder->crtc == crtc)
11847 return true;
11848
11849 return false;
11850}
11851
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011852static bool
11853needs_modeset(struct drm_crtc_state *state)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011854{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011855 return state->mode_changed || state->active_changed;
11856}
11857
11858static void
11859intel_modeset_update_state(struct drm_atomic_state *state)
11860{
11861 struct drm_device *dev = state->dev;
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011862 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011863 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011864 struct drm_crtc *crtc;
11865 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011866 struct drm_connector *connector;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011867 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011868
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011869 intel_shared_dpll_commit(dev_priv);
11870
Damien Lespiaub2784e12014-08-05 11:29:37 +010011871 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020011872 if (!intel_encoder->base.crtc)
11873 continue;
11874
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011875 for_each_crtc_in_state(state, crtc, crtc_state, i)
11876 if (crtc == intel_encoder->base.crtc)
11877 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011878
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011879 if (crtc != intel_encoder->base.crtc)
11880 continue;
11881
11882 if (crtc_state->enable && needs_modeset(crtc_state))
Daniel Vetterea9d7582012-07-10 10:42:52 +020011883 intel_encoder->connectors_active = false;
11884 }
11885
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011886 drm_atomic_helper_swap_state(state->dev, state);
11887 intel_modeset_fixup_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011888
Ville Syrjälä76688512014-01-10 11:28:06 +020011889 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011890 for_each_crtc(dev, crtc) {
11891 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Daniel Vetterea9d7582012-07-10 10:42:52 +020011892 }
11893
11894 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11895 if (!connector->encoder || !connector->encoder->crtc)
11896 continue;
11897
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011898 for_each_crtc_in_state(state, crtc, crtc_state, i)
11899 if (crtc == connector->encoder->crtc)
11900 break;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011901
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011902 if (crtc != connector->encoder->crtc)
11903 continue;
11904
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030011905 if (crtc->state->enable && needs_modeset(crtc->state)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020011906 struct drm_property *dpms_property =
11907 dev->mode_config.dpms_property;
11908
Daniel Vetterea9d7582012-07-10 10:42:52 +020011909 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050011910 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020011911 dpms_property,
11912 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011913
11914 intel_encoder = to_intel_encoder(connector->encoder);
11915 intel_encoder->connectors_active = true;
11916 }
11917 }
11918
11919}
11920
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011921static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011922{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011923 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011924
11925 if (clock1 == clock2)
11926 return true;
11927
11928 if (!clock1 || !clock2)
11929 return false;
11930
11931 diff = abs(clock1 - clock2);
11932
11933 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11934 return true;
11935
11936 return false;
11937}
11938
Daniel Vetter25c5b262012-07-08 22:08:04 +020011939#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11940 list_for_each_entry((intel_crtc), \
11941 &(dev)->mode_config.crtc_list, \
11942 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020011943 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011944
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011945static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011946intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011947 struct intel_crtc_state *current_config,
11948 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011949{
Daniel Vetter66e985c2013-06-05 13:34:20 +020011950#define PIPE_CONF_CHECK_X(name) \
11951 if (current_config->name != pipe_config->name) { \
11952 DRM_ERROR("mismatch in " #name " " \
11953 "(expected 0x%08x, found 0x%08x)\n", \
11954 current_config->name, \
11955 pipe_config->name); \
11956 return false; \
11957 }
11958
Daniel Vetter08a24032013-04-19 11:25:34 +020011959#define PIPE_CONF_CHECK_I(name) \
11960 if (current_config->name != pipe_config->name) { \
11961 DRM_ERROR("mismatch in " #name " " \
11962 "(expected %i, found %i)\n", \
11963 current_config->name, \
11964 pipe_config->name); \
11965 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011966 }
11967
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011968/* This is required for BDW+ where there is only one set of registers for
11969 * switching between high and low RR.
11970 * This macro can be used whenever a comparison has to be made between one
11971 * hw state and multiple sw state variables.
11972 */
11973#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
11974 if ((current_config->name != pipe_config->name) && \
11975 (current_config->alt_name != pipe_config->name)) { \
11976 DRM_ERROR("mismatch in " #name " " \
11977 "(expected %i or %i, found %i)\n", \
11978 current_config->name, \
11979 current_config->alt_name, \
11980 pipe_config->name); \
11981 return false; \
11982 }
11983
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011984#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11985 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070011986 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011987 "(expected %i, found %i)\n", \
11988 current_config->name & (mask), \
11989 pipe_config->name & (mask)); \
11990 return false; \
11991 }
11992
Ville Syrjälä5e550652013-09-06 23:29:07 +030011993#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11994 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11995 DRM_ERROR("mismatch in " #name " " \
11996 "(expected %i, found %i)\n", \
11997 current_config->name, \
11998 pipe_config->name); \
11999 return false; \
12000 }
12001
Daniel Vetterbb760062013-06-06 14:55:52 +020012002#define PIPE_CONF_QUIRK(quirk) \
12003 ((current_config->quirks | pipe_config->quirks) & (quirk))
12004
Daniel Vettereccb1402013-05-22 00:50:22 +020012005 PIPE_CONF_CHECK_I(cpu_transcoder);
12006
Daniel Vetter08a24032013-04-19 11:25:34 +020012007 PIPE_CONF_CHECK_I(has_pch_encoder);
12008 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012009 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12010 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12011 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12012 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12013 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012014
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012015 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012016
12017 if (INTEL_INFO(dev)->gen < 8) {
12018 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12019 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12020 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12021 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12022 PIPE_CONF_CHECK_I(dp_m_n.tu);
12023
12024 if (current_config->has_drrs) {
12025 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12026 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12027 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12028 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12029 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12030 }
12031 } else {
12032 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12033 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12034 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12035 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12036 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12037 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012038
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012039 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12040 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12041 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12042 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12043 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12044 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012045
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012046 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12047 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12048 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12049 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12050 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12051 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012052
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012053 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012054 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012055 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12056 IS_VALLEYVIEW(dev))
12057 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012058 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012059
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012060 PIPE_CONF_CHECK_I(has_audio);
12061
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012062 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012063 DRM_MODE_FLAG_INTERLACE);
12064
Daniel Vetterbb760062013-06-06 14:55:52 +020012065 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012066 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012067 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012068 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012069 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012070 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012071 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012072 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012073 DRM_MODE_FLAG_NVSYNC);
12074 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012075
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012076 PIPE_CONF_CHECK_I(pipe_src_w);
12077 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012078
Daniel Vetter99535992014-04-13 12:00:33 +020012079 /*
12080 * FIXME: BIOS likes to set up a cloned config with lvds+external
12081 * screen. Since we don't yet re-compute the pipe config when moving
12082 * just the lvds port away to another pipe the sw tracking won't match.
12083 *
12084 * Proper atomic modesets with recomputed global state will fix this.
12085 * Until then just don't check gmch state for inherited modes.
12086 */
12087 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12088 PIPE_CONF_CHECK_I(gmch_pfit.control);
12089 /* pfit ratios are autocomputed by the hw on gen4+ */
12090 if (INTEL_INFO(dev)->gen < 4)
12091 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12092 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12093 }
12094
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012095 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12096 if (current_config->pch_pfit.enabled) {
12097 PIPE_CONF_CHECK_I(pch_pfit.pos);
12098 PIPE_CONF_CHECK_I(pch_pfit.size);
12099 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012100
Chandra Kondurua1b22782015-04-07 15:28:45 -070012101 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12102
Jesse Barnese59150d2014-01-07 13:30:45 -080012103 /* BDW+ don't expose a synchronous way to read the state */
12104 if (IS_HASWELL(dev))
12105 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012106
Ville Syrjälä282740f2013-09-04 18:30:03 +030012107 PIPE_CONF_CHECK_I(double_wide);
12108
Daniel Vetter26804af2014-06-25 22:01:55 +030012109 PIPE_CONF_CHECK_X(ddi_pll_sel);
12110
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012111 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012112 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012113 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012114 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12115 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012116 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012117 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12118 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12119 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012120
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012121 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12122 PIPE_CONF_CHECK_I(pipe_bpp);
12123
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012124 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012125 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012126
Daniel Vetter66e985c2013-06-05 13:34:20 +020012127#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012128#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012129#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012130#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012131#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012132#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012133
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012134 return true;
12135}
12136
Damien Lespiau08db6652014-11-04 17:06:52 +000012137static void check_wm_state(struct drm_device *dev)
12138{
12139 struct drm_i915_private *dev_priv = dev->dev_private;
12140 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12141 struct intel_crtc *intel_crtc;
12142 int plane;
12143
12144 if (INTEL_INFO(dev)->gen < 9)
12145 return;
12146
12147 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12148 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12149
12150 for_each_intel_crtc(dev, intel_crtc) {
12151 struct skl_ddb_entry *hw_entry, *sw_entry;
12152 const enum pipe pipe = intel_crtc->pipe;
12153
12154 if (!intel_crtc->active)
12155 continue;
12156
12157 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012158 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012159 hw_entry = &hw_ddb.plane[pipe][plane];
12160 sw_entry = &sw_ddb->plane[pipe][plane];
12161
12162 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12163 continue;
12164
12165 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12166 "(expected (%u,%u), found (%u,%u))\n",
12167 pipe_name(pipe), plane + 1,
12168 sw_entry->start, sw_entry->end,
12169 hw_entry->start, hw_entry->end);
12170 }
12171
12172 /* cursor */
12173 hw_entry = &hw_ddb.cursor[pipe];
12174 sw_entry = &sw_ddb->cursor[pipe];
12175
12176 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12177 continue;
12178
12179 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12180 "(expected (%u,%u), found (%u,%u))\n",
12181 pipe_name(pipe),
12182 sw_entry->start, sw_entry->end,
12183 hw_entry->start, hw_entry->end);
12184 }
12185}
12186
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012187static void
12188check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012189{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012190 struct intel_connector *connector;
12191
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012192 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012193 /* This also checks the encoder/connector hw state with the
12194 * ->get_hw_state callbacks. */
12195 intel_connector_check_state(connector);
12196
Rob Clarke2c719b2014-12-15 13:56:32 -050012197 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012198 "connector's staged encoder doesn't match current encoder\n");
12199 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012200}
12201
12202static void
12203check_encoder_state(struct drm_device *dev)
12204{
12205 struct intel_encoder *encoder;
12206 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012207
Damien Lespiaub2784e12014-08-05 11:29:37 +010012208 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012209 bool enabled = false;
12210 bool active = false;
12211 enum pipe pipe, tracked_pipe;
12212
12213 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12214 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012215 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012216
Rob Clarke2c719b2014-12-15 13:56:32 -050012217 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012218 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012219 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012220 "encoder's active_connectors set, but no crtc\n");
12221
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012222 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012223 if (connector->base.encoder != &encoder->base)
12224 continue;
12225 enabled = true;
12226 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12227 active = true;
12228 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012229 /*
12230 * for MST connectors if we unplug the connector is gone
12231 * away but the encoder is still connected to a crtc
12232 * until a modeset happens in response to the hotplug.
12233 */
12234 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12235 continue;
12236
Rob Clarke2c719b2014-12-15 13:56:32 -050012237 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012238 "encoder's enabled state mismatch "
12239 "(expected %i, found %i)\n",
12240 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012241 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012242 "active encoder with no crtc\n");
12243
Rob Clarke2c719b2014-12-15 13:56:32 -050012244 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012245 "encoder's computed active state doesn't match tracked active state "
12246 "(expected %i, found %i)\n", active, encoder->connectors_active);
12247
12248 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012249 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012250 "encoder's hw state doesn't match sw tracking "
12251 "(expected %i, found %i)\n",
12252 encoder->connectors_active, active);
12253
12254 if (!encoder->base.crtc)
12255 continue;
12256
12257 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012258 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012259 "active encoder's pipe doesn't match"
12260 "(expected %i, found %i)\n",
12261 tracked_pipe, pipe);
12262
12263 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012264}
12265
12266static void
12267check_crtc_state(struct drm_device *dev)
12268{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012269 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012270 struct intel_crtc *crtc;
12271 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012272 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012273
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012274 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012275 bool enabled = false;
12276 bool active = false;
12277
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012278 memset(&pipe_config, 0, sizeof(pipe_config));
12279
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012280 DRM_DEBUG_KMS("[CRTC:%d]\n",
12281 crtc->base.base.id);
12282
Matt Roper83d65732015-02-25 13:12:16 -080012283 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012284 "active crtc, but not enabled in sw tracking\n");
12285
Damien Lespiaub2784e12014-08-05 11:29:37 +010012286 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012287 if (encoder->base.crtc != &crtc->base)
12288 continue;
12289 enabled = true;
12290 if (encoder->connectors_active)
12291 active = true;
12292 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012293
Rob Clarke2c719b2014-12-15 13:56:32 -050012294 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012295 "crtc's computed active state doesn't match tracked active state "
12296 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012297 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012298 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012299 "(expected %i, found %i)\n", enabled,
12300 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012301
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012302 active = dev_priv->display.get_pipe_config(crtc,
12303 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012304
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012305 /* hw state is inconsistent with the pipe quirk */
12306 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12307 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012308 active = crtc->active;
12309
Damien Lespiaub2784e12014-08-05 11:29:37 +010012310 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012311 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012312 if (encoder->base.crtc != &crtc->base)
12313 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012314 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012315 encoder->get_config(encoder, &pipe_config);
12316 }
12317
Rob Clarke2c719b2014-12-15 13:56:32 -050012318 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012319 "crtc active state doesn't match with hw state "
12320 "(expected %i, found %i)\n", crtc->active, active);
12321
Daniel Vetterc0b03412013-05-28 12:05:54 +020012322 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012323 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012324 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012325 intel_dump_pipe_config(crtc, &pipe_config,
12326 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012327 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012328 "[sw state]");
12329 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012330 }
12331}
12332
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012333static void
12334check_shared_dpll_state(struct drm_device *dev)
12335{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012336 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012337 struct intel_crtc *crtc;
12338 struct intel_dpll_hw_state dpll_hw_state;
12339 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012340
12341 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12342 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12343 int enabled_crtcs = 0, active_crtcs = 0;
12344 bool active;
12345
12346 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12347
12348 DRM_DEBUG_KMS("%s\n", pll->name);
12349
12350 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12351
Rob Clarke2c719b2014-12-15 13:56:32 -050012352 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012353 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012354 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012355 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012356 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012357 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012358 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012359 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012360 "pll on state mismatch (expected %i, found %i)\n",
12361 pll->on, active);
12362
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012363 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012364 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012365 enabled_crtcs++;
12366 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12367 active_crtcs++;
12368 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012369 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012370 "pll active crtcs mismatch (expected %i, found %i)\n",
12371 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012372 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012373 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012374 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012375
Rob Clarke2c719b2014-12-15 13:56:32 -050012376 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012377 sizeof(dpll_hw_state)),
12378 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012379 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012380}
12381
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012382void
12383intel_modeset_check_state(struct drm_device *dev)
12384{
Damien Lespiau08db6652014-11-04 17:06:52 +000012385 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012386 check_connector_state(dev);
12387 check_encoder_state(dev);
12388 check_crtc_state(dev);
12389 check_shared_dpll_state(dev);
12390}
12391
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012392void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012393 int dotclock)
12394{
12395 /*
12396 * FDI already provided one idea for the dotclock.
12397 * Yell if the encoder disagrees.
12398 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012399 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012400 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012401 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012402}
12403
Ville Syrjälä80715b22014-05-15 20:23:23 +030012404static void update_scanline_offset(struct intel_crtc *crtc)
12405{
12406 struct drm_device *dev = crtc->base.dev;
12407
12408 /*
12409 * The scanline counter increments at the leading edge of hsync.
12410 *
12411 * On most platforms it starts counting from vtotal-1 on the
12412 * first active line. That means the scanline counter value is
12413 * always one less than what we would expect. Ie. just after
12414 * start of vblank, which also occurs at start of hsync (on the
12415 * last active line), the scanline counter will read vblank_start-1.
12416 *
12417 * On gen2 the scanline counter starts counting from 1 instead
12418 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12419 * to keep the value positive), instead of adding one.
12420 *
12421 * On HSW+ the behaviour of the scanline counter depends on the output
12422 * type. For DP ports it behaves like most other platforms, but on HDMI
12423 * there's an extra 1 line difference. So we need to add two instead of
12424 * one to the value.
12425 */
12426 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012427 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012428 int vtotal;
12429
12430 vtotal = mode->crtc_vtotal;
12431 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12432 vtotal /= 2;
12433
12434 crtc->scanline_offset = vtotal - 1;
12435 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012436 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012437 crtc->scanline_offset = 2;
12438 } else
12439 crtc->scanline_offset = 1;
12440}
12441
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012442static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012443intel_modeset_compute_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012444 struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012445{
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012446 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012447 int ret = 0;
12448
12449 ret = drm_atomic_add_affected_connectors(state, crtc);
12450 if (ret)
12451 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012452
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012453 ret = drm_atomic_helper_check_modeset(state->dev, state);
12454 if (ret)
12455 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012456
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012457 /*
12458 * Note this needs changes when we start tracking multiple modes
12459 * and crtcs. At that point we'll need to compute the whole config
12460 * (i.e. one pipe_config for each crtc) rather than just the one
12461 * for this crtc.
12462 */
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012463 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12464 if (IS_ERR(pipe_config))
12465 return pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012466
Ander Conselvan de Oliveira4fed33f2015-04-21 17:13:03 +030012467 if (!pipe_config->base.enable)
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012468 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012469
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012470 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012471 if (ret)
12472 return ERR_PTR(ret);
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012473
Ander Conselvan de Oliveira8d8c9b52015-04-21 17:13:11 +030012474 /* Check things that can only be changed through modeset */
12475 if (pipe_config->has_audio !=
12476 to_intel_crtc(crtc)->config->has_audio)
12477 pipe_config->base.mode_changed = true;
12478
12479 /*
12480 * Note we have an issue here with infoframes: current code
12481 * only updates them on the full mode set path per hw
12482 * requirements. So here we should be checking for any
12483 * required changes and forcing a mode set.
12484 */
12485
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012486 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
12487
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012488 ret = drm_atomic_helper_check_planes(state->dev, state);
12489 if (ret)
12490 return ERR_PTR(ret);
12491
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012492 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012493}
12494
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012495static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012496{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012497 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012498 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012499 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012500 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012501 struct intel_crtc_state *intel_crtc_state;
12502 struct drm_crtc *crtc;
12503 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012504 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012505 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012506
12507 if (!dev_priv->display.crtc_compute_clock)
12508 return 0;
12509
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012510 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12511 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012512 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012513
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012514 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012515 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012516 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012517 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012518 }
12519
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012520 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12521 if (ret)
12522 goto done;
12523
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012524 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12525 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012526 continue;
12527
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012528 intel_crtc = to_intel_crtc(crtc);
12529 intel_crtc_state = to_intel_crtc_state(crtc_state);
12530
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012531 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012532 intel_crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012533 if (ret) {
12534 intel_shared_dpll_abort_config(dev_priv);
12535 goto done;
12536 }
12537 }
12538
12539done:
12540 return ret;
12541}
12542
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012543/* Code that should eventually be part of atomic_check() */
12544static int __intel_set_mode_checks(struct drm_atomic_state *state)
12545{
12546 struct drm_device *dev = state->dev;
12547 int ret;
12548
12549 /*
12550 * See if the config requires any additional preparation, e.g.
12551 * to adjust global state with pipes off. We need to do this
12552 * here so we can get the modeset_pipe updated config for the new
12553 * mode set on this crtc. For other crtcs we need to use the
12554 * adjusted_mode bits in the crtc directly.
12555 */
12556 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
12557 ret = valleyview_modeset_global_pipes(state);
12558 if (ret)
12559 return ret;
12560 }
12561
12562 ret = __intel_set_mode_setup_plls(state);
12563 if (ret)
12564 return ret;
12565
12566 return 0;
12567}
12568
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012569static int __intel_set_mode(struct drm_crtc *modeset_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012570 struct intel_crtc_state *pipe_config)
Daniel Vettera6778b32012-07-02 09:56:42 +020012571{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012572 struct drm_device *dev = modeset_crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012573 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012574 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012575 struct drm_crtc *crtc;
12576 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012577 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012578 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012579
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012580 ret = __intel_set_mode_checks(state);
12581 if (ret < 0)
12582 return ret;
12583
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012584 ret = drm_atomic_helper_prepare_planes(dev, state);
12585 if (ret)
12586 return ret;
12587
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012588 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12589 if (!needs_modeset(crtc_state))
12590 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012591
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012592 if (!crtc_state->enable) {
12593 intel_crtc_disable(crtc);
12594 } else if (crtc->state->enable) {
12595 intel_crtc_disable_planes(crtc);
12596 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030012597 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012598 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012599
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012600 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
12601 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012602 *
12603 * Note we'll need to fix this up when we start tracking multiple
12604 * pipes; here we assume a single modeset_pipe and only track the
12605 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012606 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012607 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012608 modeset_crtc->mode = pipe_config->base.mode;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020012609
12610 /*
12611 * Calculate and store various constants which
12612 * are later needed by vblank and swap-completion
12613 * timestamping. They are derived from true hwmode.
12614 */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012615 drm_calc_timestamping_constants(modeset_crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012616 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012617 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012618
Daniel Vetterea9d7582012-07-10 10:42:52 +020012619 /* Only after disabling all output pipelines that will be changed can we
12620 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012621 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012622
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012623 /* The state has been swaped above, so state actually contains the
12624 * old state now. */
12625
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012626 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012627
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012628 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012629
12630 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012631 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012632 if (!needs_modeset(crtc->state) || !crtc->state->enable)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012633 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012634
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012635 update_scanline_offset(to_intel_crtc(crtc));
12636
12637 dev_priv->display.crtc_enable(crtc);
12638 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012639 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012640
Daniel Vettera6778b32012-07-02 09:56:42 +020012641 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012642
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012643 drm_atomic_helper_cleanup_planes(dev, state);
12644
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012645 drm_atomic_state_free(state);
12646
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030012647 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020012648}
12649
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012650static int intel_set_mode_with_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012651 struct intel_crtc_state *pipe_config)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012652{
12653 int ret;
12654
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012655 ret = __intel_set_mode(crtc, pipe_config);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012656
12657 if (ret == 0)
12658 intel_modeset_check_state(crtc->dev);
12659
12660 return ret;
12661}
12662
Damien Lespiaue7457a92013-08-08 22:28:59 +010012663static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012664 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012665{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012666 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012667 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012668
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012669 pipe_config = intel_modeset_compute_config(crtc, state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012670 if (IS_ERR(pipe_config)) {
12671 ret = PTR_ERR(pipe_config);
12672 goto out;
12673 }
Daniel Vetterf30da182013-04-11 20:22:50 +020012674
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012675 ret = intel_set_mode_with_config(crtc, pipe_config);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012676 if (ret)
12677 goto out;
12678
12679out:
12680 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020012681}
12682
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012683void intel_crtc_restore_mode(struct drm_crtc *crtc)
12684{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012685 struct drm_device *dev = crtc->dev;
12686 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012687 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012688 struct intel_encoder *encoder;
12689 struct intel_connector *connector;
12690 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012691 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012692 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012693
12694 state = drm_atomic_state_alloc(dev);
12695 if (!state) {
12696 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12697 crtc->base.id);
12698 return;
12699 }
12700
12701 state->acquire_ctx = dev->mode_config.acquire_ctx;
12702
12703 /* The force restore path in the HW readout code relies on the staged
12704 * config still keeping the user requested config while the actual
12705 * state has been overwritten by the configuration read from HW. We
12706 * need to copy the staged config to the atomic state, otherwise the
12707 * mode set will just reapply the state the HW is already in. */
12708 for_each_intel_encoder(dev, encoder) {
12709 if (&encoder->new_crtc->base != crtc)
12710 continue;
12711
12712 for_each_intel_connector(dev, connector) {
12713 if (connector->new_encoder != encoder)
12714 continue;
12715
12716 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12717 if (IS_ERR(connector_state)) {
12718 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12719 connector->base.base.id,
12720 connector->base.name,
12721 PTR_ERR(connector_state));
12722 continue;
12723 }
12724
12725 connector_state->crtc = crtc;
12726 connector_state->best_encoder = &encoder->base;
12727 }
12728 }
12729
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012730 for_each_intel_crtc(dev, intel_crtc) {
12731 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
12732 continue;
12733
12734 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
12735 if (IS_ERR(crtc_state)) {
12736 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
12737 intel_crtc->base.base.id,
12738 PTR_ERR(crtc_state));
12739 continue;
12740 }
12741
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012742 crtc_state->base.active = crtc_state->base.enable =
12743 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012744
12745 if (&intel_crtc->base == crtc)
12746 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012747 }
12748
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030012749 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
12750 crtc->primary->fb, crtc->x, crtc->y);
12751
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012752 ret = intel_set_mode(crtc, state);
12753 if (ret)
12754 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012755}
12756
Daniel Vetter25c5b262012-07-08 22:08:04 +020012757#undef for_each_intel_crtc_masked
12758
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012759static bool intel_connector_in_mode_set(struct intel_connector *connector,
12760 struct drm_mode_set *set)
12761{
12762 int ro;
12763
12764 for (ro = 0; ro < set->num_connectors; ro++)
12765 if (set->connectors[ro] == &connector->base)
12766 return true;
12767
12768 return false;
12769}
12770
Daniel Vetter2e431052012-07-04 22:42:15 +020012771static int
Daniel Vetter9a935852012-07-05 22:34:27 +020012772intel_modeset_stage_output_state(struct drm_device *dev,
12773 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012774 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020012775{
Daniel Vetter9a935852012-07-05 22:34:27 +020012776 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012777 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012778 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012779 struct drm_crtc *crtc;
12780 struct drm_crtc_state *crtc_state;
12781 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020012782
Damien Lespiau9abdda72013-02-13 13:29:23 +000012783 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020012784 * of connectors. For paranoia, double-check this. */
12785 WARN_ON(!set->fb && (set->num_connectors != 0));
12786 WARN_ON(set->fb && (set->num_connectors == 0));
12787
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012788 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012789 bool in_mode_set = intel_connector_in_mode_set(connector, set);
12790
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012791 if (!in_mode_set && connector->base.state->crtc != set->crtc)
12792 continue;
12793
12794 connector_state =
12795 drm_atomic_get_connector_state(state, &connector->base);
12796 if (IS_ERR(connector_state))
12797 return PTR_ERR(connector_state);
12798
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012799 if (in_mode_set) {
12800 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012801 connector_state->best_encoder =
12802 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020012803 }
12804
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012805 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012806 continue;
12807
Daniel Vetter9a935852012-07-05 22:34:27 +020012808 /* If we disable the crtc, disable all its connectors. Also, if
12809 * the connector is on the changing crtc but not on the new
12810 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030012811 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012812 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020012813
12814 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
12815 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012816 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020012817 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012818 }
12819 /* connector->new_encoder is now updated for all connectors. */
12820
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012821 for_each_connector_in_state(state, drm_connector, connector_state, i) {
12822 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020012823
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012824 if (!connector_state->best_encoder) {
12825 ret = drm_atomic_set_crtc_for_connector(connector_state,
12826 NULL);
12827 if (ret)
12828 return ret;
12829
Daniel Vetter50f56112012-07-02 09:35:43 +020012830 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012831 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012832
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012833 if (intel_connector_in_mode_set(connector, set)) {
12834 struct drm_crtc *crtc = connector->base.state->crtc;
12835
12836 /* If this connector was in a previous crtc, add it
12837 * to the state. We might need to disable it. */
12838 if (crtc) {
12839 crtc_state =
12840 drm_atomic_get_crtc_state(state, crtc);
12841 if (IS_ERR(crtc_state))
12842 return PTR_ERR(crtc_state);
12843 }
12844
12845 ret = drm_atomic_set_crtc_for_connector(connector_state,
12846 set->crtc);
12847 if (ret)
12848 return ret;
12849 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012850
12851 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012852 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
12853 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012854 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020012855 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012856
Daniel Vetter9a935852012-07-05 22:34:27 +020012857 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
12858 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012859 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012860 connector_state->crtc->base.id);
12861
12862 if (connector_state->best_encoder != &connector->encoder->base)
12863 connector->encoder =
12864 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020012865 }
12866
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012867 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012868 bool has_connectors;
12869
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030012870 ret = drm_atomic_add_affected_connectors(state, crtc);
12871 if (ret)
12872 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012873
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020012874 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
12875 if (has_connectors != crtc_state->enable)
12876 crtc_state->enable =
12877 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020012878 }
12879
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012880 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
12881 set->fb, set->x, set->y);
12882 if (ret)
12883 return ret;
12884
12885 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
12886 if (IS_ERR(crtc_state))
12887 return PTR_ERR(crtc_state);
12888
12889 if (set->mode)
12890 drm_mode_copy(&crtc_state->mode, set->mode);
12891
12892 if (set->num_connectors)
12893 crtc_state->active = true;
12894
Daniel Vetter2e431052012-07-04 22:42:15 +020012895 return 0;
12896}
12897
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012898static bool primary_plane_visible(struct drm_crtc *crtc)
12899{
12900 struct intel_plane_state *plane_state =
12901 to_intel_plane_state(crtc->primary->state);
12902
12903 return plane_state->visible;
12904}
12905
Daniel Vetter2e431052012-07-04 22:42:15 +020012906static int intel_crtc_set_config(struct drm_mode_set *set)
12907{
12908 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012909 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012910 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012911 bool primary_plane_was_visible;
Daniel Vetter2e431052012-07-04 22:42:15 +020012912 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020012913
Daniel Vetter8d3e3752012-07-05 16:09:09 +020012914 BUG_ON(!set);
12915 BUG_ON(!set->crtc);
12916 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020012917
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010012918 /* Enforce sane interface api - has been abused by the fb helper. */
12919 BUG_ON(!set->mode && set->fb);
12920 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020012921
Daniel Vetter2e431052012-07-04 22:42:15 +020012922 if (set->fb) {
12923 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
12924 set->crtc->base.id, set->fb->base.id,
12925 (int)set->num_connectors, set->x, set->y);
12926 } else {
12927 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020012928 }
12929
12930 dev = set->crtc->dev;
12931
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012932 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012933 if (!state)
12934 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012935
12936 state->acquire_ctx = dev->mode_config.acquire_ctx;
12937
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030012938 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020012939 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012940 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020012941
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012942 pipe_config = intel_modeset_compute_config(set->crtc, state);
Jesse Barnes20664592014-11-05 14:26:09 -080012943 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080012944 ret = PTR_ERR(pipe_config);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012945 goto out;
Jesse Barnes20664592014-11-05 14:26:09 -080012946 }
Jesse Barnes50f52752014-11-07 13:11:00 -080012947
Jesse Barnes1f9954d2014-11-05 14:26:10 -080012948 intel_update_pipe_size(to_intel_crtc(set->crtc));
12949
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012950 primary_plane_was_visible = primary_plane_visible(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012951
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012952 ret = intel_set_mode_with_config(set->crtc, pipe_config);
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012953
12954 if (ret == 0 &&
12955 pipe_config->base.enable &&
12956 pipe_config->base.planes_changed &&
12957 !needs_modeset(&pipe_config->base)) {
12958 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012959
12960 /*
12961 * We need to make sure the primary plane is re-enabled if it
12962 * has previously been turned off.
12963 */
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030012964 if (ret == 0 && !primary_plane_was_visible &&
12965 primary_plane_visible(set->crtc)) {
Matt Roper3b150f02014-05-29 08:06:53 -070012966 WARN_ON(!intel_crtc->active);
Maarten Lankhorst87d43002015-04-21 17:12:54 +030012967 intel_post_enable_primary(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012968 }
12969
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012970 /*
12971 * In the fastboot case this may be our only check of the
12972 * state after boot. It would be better to only do it on
12973 * the first update, but we don't have a nice way of doing that
12974 * (and really, set_config isn't used much for high freq page
12975 * flipping, so increasing its cost here shouldn't be a big
12976 * deal).
12977 */
Jani Nikulad330a952014-01-21 11:24:25 +020012978 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012979 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020012980 }
12981
Chris Wilson2d05eae2013-05-03 17:36:25 +010012982 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020012983 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
12984 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010012985 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012986
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030012987out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012988 if (ret)
12989 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020012990 return ret;
12991}
12992
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012993static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012994 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020012995 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012996 .destroy = intel_crtc_destroy,
12997 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012998 .atomic_duplicate_state = intel_crtc_duplicate_state,
12999 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013000};
13001
Daniel Vetter53589012013-06-05 13:34:16 +020013002static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13003 struct intel_shared_dpll *pll,
13004 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013005{
Daniel Vetter53589012013-06-05 13:34:16 +020013006 uint32_t val;
13007
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013008 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013009 return false;
13010
Daniel Vetter53589012013-06-05 13:34:16 +020013011 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013012 hw_state->dpll = val;
13013 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13014 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013015
13016 return val & DPLL_VCO_ENABLE;
13017}
13018
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013019static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13020 struct intel_shared_dpll *pll)
13021{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013022 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13023 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013024}
13025
Daniel Vettere7b903d2013-06-05 13:34:14 +020013026static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13027 struct intel_shared_dpll *pll)
13028{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013029 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013030 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013031
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013032 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013033
13034 /* Wait for the clocks to stabilize. */
13035 POSTING_READ(PCH_DPLL(pll->id));
13036 udelay(150);
13037
13038 /* The pixel multiplier can only be updated once the
13039 * DPLL is enabled and the clocks are stable.
13040 *
13041 * So write it again.
13042 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013043 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013044 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013045 udelay(200);
13046}
13047
13048static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13049 struct intel_shared_dpll *pll)
13050{
13051 struct drm_device *dev = dev_priv->dev;
13052 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013053
13054 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013055 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013056 if (intel_crtc_to_shared_dpll(crtc) == pll)
13057 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13058 }
13059
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013060 I915_WRITE(PCH_DPLL(pll->id), 0);
13061 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013062 udelay(200);
13063}
13064
Daniel Vetter46edb022013-06-05 13:34:12 +020013065static char *ibx_pch_dpll_names[] = {
13066 "PCH DPLL A",
13067 "PCH DPLL B",
13068};
13069
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013070static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013071{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013072 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013073 int i;
13074
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013075 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013076
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013077 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013078 dev_priv->shared_dplls[i].id = i;
13079 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013080 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013081 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13082 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013083 dev_priv->shared_dplls[i].get_hw_state =
13084 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013085 }
13086}
13087
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013088static void intel_shared_dpll_init(struct drm_device *dev)
13089{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013091
Daniel Vetter9cd86932014-06-25 22:01:57 +030013092 if (HAS_DDI(dev))
13093 intel_ddi_pll_init(dev);
13094 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013095 ibx_pch_dpll_init(dev);
13096 else
13097 dev_priv->num_shared_dpll = 0;
13098
13099 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013100}
13101
Matt Roper6beb8c232014-12-01 15:40:14 -080013102/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013103 * intel_wm_need_update - Check whether watermarks need updating
13104 * @plane: drm plane
13105 * @state: new plane state
13106 *
13107 * Check current plane state versus the new one to determine whether
13108 * watermarks need to be recalculated.
13109 *
13110 * Returns true or false.
13111 */
13112bool intel_wm_need_update(struct drm_plane *plane,
13113 struct drm_plane_state *state)
13114{
13115 /* Update watermarks on tiling changes. */
13116 if (!plane->state->fb || !state->fb ||
13117 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13118 plane->state->rotation != state->rotation)
13119 return true;
13120
13121 return false;
13122}
13123
13124/**
Matt Roper6beb8c232014-12-01 15:40:14 -080013125 * intel_prepare_plane_fb - Prepare fb for usage on plane
13126 * @plane: drm plane to prepare for
13127 * @fb: framebuffer to prepare for presentation
13128 *
13129 * Prepares a framebuffer for usage on a display plane. Generally this
13130 * involves pinning the underlying object and updating the frontbuffer tracking
13131 * bits. Some older platforms need special physical address handling for
13132 * cursor planes.
13133 *
13134 * Returns 0 on success, negative error code on failure.
13135 */
13136int
13137intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013138 struct drm_framebuffer *fb,
13139 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013140{
13141 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013142 struct intel_plane *intel_plane = to_intel_plane(plane);
13143 enum pipe pipe = intel_plane->pipe;
13144 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13145 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13146 unsigned frontbuffer_bits = 0;
13147 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013148
Matt Roperea2c67b2014-12-23 10:41:52 -080013149 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013150 return 0;
13151
Matt Roper6beb8c232014-12-01 15:40:14 -080013152 switch (plane->type) {
13153 case DRM_PLANE_TYPE_PRIMARY:
13154 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13155 break;
13156 case DRM_PLANE_TYPE_CURSOR:
13157 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13158 break;
13159 case DRM_PLANE_TYPE_OVERLAY:
13160 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13161 break;
13162 }
Matt Roper465c1202014-05-29 08:06:54 -070013163
Matt Roper4c345742014-07-09 16:22:10 -070013164 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013165
Matt Roper6beb8c232014-12-01 15:40:14 -080013166 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13167 INTEL_INFO(dev)->cursor_needs_physical) {
13168 int align = IS_I830(dev) ? 16 * 1024 : 256;
13169 ret = i915_gem_object_attach_phys(obj, align);
13170 if (ret)
13171 DRM_DEBUG_KMS("failed to attach phys object\n");
13172 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013173 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013174 }
13175
13176 if (ret == 0)
13177 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13178
13179 mutex_unlock(&dev->struct_mutex);
13180
13181 return ret;
13182}
13183
Matt Roper38f3ce32014-12-02 07:45:25 -080013184/**
13185 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13186 * @plane: drm plane to clean up for
13187 * @fb: old framebuffer that was on plane
13188 *
13189 * Cleans up a framebuffer that has just been removed from a plane.
13190 */
13191void
13192intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013193 struct drm_framebuffer *fb,
13194 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013195{
13196 struct drm_device *dev = plane->dev;
13197 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13198
13199 if (WARN_ON(!obj))
13200 return;
13201
13202 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13203 !INTEL_INFO(dev)->cursor_needs_physical) {
13204 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013205 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013206 mutex_unlock(&dev->struct_mutex);
13207 }
Matt Roper465c1202014-05-29 08:06:54 -070013208}
13209
Chandra Konduru6156a452015-04-27 13:48:39 -070013210int
13211skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13212{
13213 int max_scale;
13214 struct drm_device *dev;
13215 struct drm_i915_private *dev_priv;
13216 int crtc_clock, cdclk;
13217
13218 if (!intel_crtc || !crtc_state)
13219 return DRM_PLANE_HELPER_NO_SCALING;
13220
13221 dev = intel_crtc->base.dev;
13222 dev_priv = dev->dev_private;
13223 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13224 cdclk = dev_priv->display.get_display_clock_speed(dev);
13225
13226 if (!crtc_clock || !cdclk)
13227 return DRM_PLANE_HELPER_NO_SCALING;
13228
13229 /*
13230 * skl max scale is lower of:
13231 * close to 3 but not 3, -1 is for that purpose
13232 * or
13233 * cdclk/crtc_clock
13234 */
13235 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13236
13237 return max_scale;
13238}
13239
Matt Roper465c1202014-05-29 08:06:54 -070013240static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013241intel_check_primary_plane(struct drm_plane *plane,
13242 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013243{
Matt Roper32b7eee2014-12-24 07:59:06 -080013244 struct drm_device *dev = plane->dev;
13245 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013246 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013247 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013248 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013249 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013250 struct drm_rect *dest = &state->dst;
13251 struct drm_rect *src = &state->src;
13252 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013253 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013254 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13255 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013256 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013257
Matt Roperea2c67b2014-12-23 10:41:52 -080013258 crtc = crtc ? crtc : plane->crtc;
13259 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013260 crtc_state = state->base.state ?
13261 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013262
Chandra Konduru6156a452015-04-27 13:48:39 -070013263 if (INTEL_INFO(dev)->gen >= 9) {
13264 min_scale = 1;
13265 max_scale = skl_max_scale(intel_crtc, crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013266 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013267 }
Sonika Jindald8106362015-04-10 14:37:28 +053013268
Matt Roperc59cb172014-12-01 15:40:16 -080013269 ret = drm_plane_helper_check_update(plane, crtc, fb,
13270 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013271 min_scale,
13272 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013273 can_position, true,
13274 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013275 if (ret)
13276 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013277
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013278 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013279 struct intel_plane_state *old_state =
13280 to_intel_plane_state(plane->state);
13281
Matt Roper32b7eee2014-12-24 07:59:06 -080013282 intel_crtc->atomic.wait_for_flips = true;
13283
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013284 /*
13285 * FBC does not work on some platforms for rotated
13286 * planes, so disable it when rotation is not 0 and
13287 * update it when rotation is set back to 0.
13288 *
13289 * FIXME: This is redundant with the fbc update done in
13290 * the primary plane enable function except that that
13291 * one is done too late. We eventually need to unify
13292 * this.
13293 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013294 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013295 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013296 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013297 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013298 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013299 }
13300
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013301 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013302 /*
13303 * BDW signals flip done immediately if the plane
13304 * is disabled, even if the plane enable is already
13305 * armed to occur at the next vblank :(
13306 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013307 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013308 intel_crtc->atomic.wait_vblank = true;
13309 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013310
Matt Roper32b7eee2014-12-24 07:59:06 -080013311 intel_crtc->atomic.fb_bits |=
13312 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13313
13314 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013315
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013316 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013317 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013318 }
13319
Chandra Konduru6156a452015-04-27 13:48:39 -070013320 if (INTEL_INFO(dev)->gen >= 9) {
13321 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13322 to_intel_plane(plane), state, 0);
13323 if (ret)
13324 return ret;
13325 }
13326
Matt Roperc59cb172014-12-01 15:40:16 -080013327 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013328}
13329
Sonika Jindal48404c12014-08-22 14:06:04 +053013330static void
13331intel_commit_primary_plane(struct drm_plane *plane,
13332 struct intel_plane_state *state)
13333{
Matt Roper2b875c22014-12-01 15:40:13 -080013334 struct drm_crtc *crtc = state->base.crtc;
13335 struct drm_framebuffer *fb = state->base.fb;
13336 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013337 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013338 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013339 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013340
Matt Roperea2c67b2014-12-23 10:41:52 -080013341 crtc = crtc ? crtc : plane->crtc;
13342 intel_crtc = to_intel_crtc(crtc);
13343
Matt Ropercf4c7c12014-12-04 10:27:42 -080013344 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013345 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013346 crtc->y = src->y1 >> 16;
13347
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013348 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013349 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013350 /* FIXME: kill this fastboot hack */
13351 intel_update_pipe_size(intel_crtc);
13352
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013353 dev_priv->display.update_primary_plane(crtc, plane->fb,
13354 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013355 }
13356}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013357
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013358static void
13359intel_disable_primary_plane(struct drm_plane *plane,
13360 struct drm_crtc *crtc,
13361 bool force)
13362{
13363 struct drm_device *dev = plane->dev;
13364 struct drm_i915_private *dev_priv = dev->dev_private;
13365
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013366 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13367}
13368
Matt Roper32b7eee2014-12-24 07:59:06 -080013369static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13370{
13371 struct drm_device *dev = crtc->dev;
13372 struct drm_i915_private *dev_priv = dev->dev_private;
13373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013374 struct intel_plane *intel_plane;
13375 struct drm_plane *p;
13376 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013377
Matt Roperea2c67b2014-12-23 10:41:52 -080013378 /* Track fb's for any planes being disabled */
13379 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13380 intel_plane = to_intel_plane(p);
13381
13382 if (intel_crtc->atomic.disabled_planes &
13383 (1 << drm_plane_index(p))) {
13384 switch (p->type) {
13385 case DRM_PLANE_TYPE_PRIMARY:
13386 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13387 break;
13388 case DRM_PLANE_TYPE_CURSOR:
13389 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13390 break;
13391 case DRM_PLANE_TYPE_OVERLAY:
13392 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13393 break;
13394 }
13395
13396 mutex_lock(&dev->struct_mutex);
13397 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13398 mutex_unlock(&dev->struct_mutex);
13399 }
13400 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013401
Matt Roper32b7eee2014-12-24 07:59:06 -080013402 if (intel_crtc->atomic.wait_for_flips)
13403 intel_crtc_wait_for_pending_flips(crtc);
13404
13405 if (intel_crtc->atomic.disable_fbc)
13406 intel_fbc_disable(dev);
13407
13408 if (intel_crtc->atomic.pre_disable_primary)
13409 intel_pre_disable_primary(crtc);
13410
13411 if (intel_crtc->atomic.update_wm)
13412 intel_update_watermarks(crtc);
13413
13414 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013415
13416 /* Perform vblank evasion around commit operation */
13417 if (intel_crtc->active)
13418 intel_crtc->atomic.evade =
13419 intel_pipe_update_start(intel_crtc,
13420 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013421}
13422
13423static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13424{
13425 struct drm_device *dev = crtc->dev;
13426 struct drm_i915_private *dev_priv = dev->dev_private;
13427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13428 struct drm_plane *p;
13429
Matt Roperc34c9ee2014-12-23 10:41:50 -080013430 if (intel_crtc->atomic.evade)
13431 intel_pipe_update_end(intel_crtc,
13432 intel_crtc->atomic.start_vbl_count);
13433
Matt Roper32b7eee2014-12-24 07:59:06 -080013434 intel_runtime_pm_put(dev_priv);
13435
13436 if (intel_crtc->atomic.wait_vblank)
13437 intel_wait_for_vblank(dev, intel_crtc->pipe);
13438
13439 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13440
13441 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013442 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013443 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013444 mutex_unlock(&dev->struct_mutex);
13445 }
Matt Roper465c1202014-05-29 08:06:54 -070013446
Matt Roper32b7eee2014-12-24 07:59:06 -080013447 if (intel_crtc->atomic.post_enable_primary)
13448 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013449
Matt Roper32b7eee2014-12-24 07:59:06 -080013450 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13451 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13452 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13453 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013454
Matt Roper32b7eee2014-12-24 07:59:06 -080013455 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013456}
13457
Matt Ropercf4c7c12014-12-04 10:27:42 -080013458/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013459 * intel_plane_destroy - destroy a plane
13460 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013461 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013462 * Common destruction function for all types of planes (primary, cursor,
13463 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013464 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013465void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013466{
13467 struct intel_plane *intel_plane = to_intel_plane(plane);
13468 drm_plane_cleanup(plane);
13469 kfree(intel_plane);
13470}
13471
Matt Roper65a3fea2015-01-21 16:35:42 -080013472const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013473 .update_plane = drm_atomic_helper_update_plane,
13474 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013475 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013476 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013477 .atomic_get_property = intel_plane_atomic_get_property,
13478 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013479 .atomic_duplicate_state = intel_plane_duplicate_state,
13480 .atomic_destroy_state = intel_plane_destroy_state,
13481
Matt Roper465c1202014-05-29 08:06:54 -070013482};
13483
13484static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13485 int pipe)
13486{
13487 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013488 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013489 const uint32_t *intel_primary_formats;
13490 int num_formats;
13491
13492 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13493 if (primary == NULL)
13494 return NULL;
13495
Matt Roper8e7d6882015-01-21 16:35:41 -080013496 state = intel_create_plane_state(&primary->base);
13497 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013498 kfree(primary);
13499 return NULL;
13500 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013501 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013502
Matt Roper465c1202014-05-29 08:06:54 -070013503 primary->can_scale = false;
13504 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013505 if (INTEL_INFO(dev)->gen >= 9) {
13506 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013507 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013508 }
Matt Roper465c1202014-05-29 08:06:54 -070013509 primary->pipe = pipe;
13510 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013511 primary->check_plane = intel_check_primary_plane;
13512 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013513 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013514 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013515 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13516 primary->plane = !pipe;
13517
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013518 if (INTEL_INFO(dev)->gen >= 9) {
13519 intel_primary_formats = skl_primary_formats;
13520 num_formats = ARRAY_SIZE(skl_primary_formats);
13521 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013522 intel_primary_formats = i965_primary_formats;
13523 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013524 } else {
13525 intel_primary_formats = i8xx_primary_formats;
13526 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013527 }
13528
13529 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013530 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013531 intel_primary_formats, num_formats,
13532 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013533
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013534 if (INTEL_INFO(dev)->gen >= 4)
13535 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013536
Matt Roperea2c67b2014-12-23 10:41:52 -080013537 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13538
Matt Roper465c1202014-05-29 08:06:54 -070013539 return &primary->base;
13540}
13541
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013542void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13543{
13544 if (!dev->mode_config.rotation_property) {
13545 unsigned long flags = BIT(DRM_ROTATE_0) |
13546 BIT(DRM_ROTATE_180);
13547
13548 if (INTEL_INFO(dev)->gen >= 9)
13549 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13550
13551 dev->mode_config.rotation_property =
13552 drm_mode_create_rotation_property(dev, flags);
13553 }
13554 if (dev->mode_config.rotation_property)
13555 drm_object_attach_property(&plane->base.base,
13556 dev->mode_config.rotation_property,
13557 plane->base.state->rotation);
13558}
13559
Matt Roper3d7d6512014-06-10 08:28:13 -070013560static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013561intel_check_cursor_plane(struct drm_plane *plane,
13562 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013563{
Matt Roper2b875c22014-12-01 15:40:13 -080013564 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013565 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013566 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013567 struct drm_rect *dest = &state->dst;
13568 struct drm_rect *src = &state->src;
13569 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013570 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013571 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013572 unsigned stride;
13573 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013574
Matt Roperea2c67b2014-12-23 10:41:52 -080013575 crtc = crtc ? crtc : plane->crtc;
13576 intel_crtc = to_intel_crtc(crtc);
13577
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013578 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013579 src, dest, clip,
13580 DRM_PLANE_HELPER_NO_SCALING,
13581 DRM_PLANE_HELPER_NO_SCALING,
13582 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013583 if (ret)
13584 return ret;
13585
13586
13587 /* if we want to turn off the cursor ignore width and height */
13588 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013589 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013590
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013591 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013592 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13593 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13594 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013595 return -EINVAL;
13596 }
13597
Matt Roperea2c67b2014-12-23 10:41:52 -080013598 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13599 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013600 DRM_DEBUG_KMS("buffer is too small\n");
13601 return -ENOMEM;
13602 }
13603
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013604 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013605 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13606 ret = -EINVAL;
13607 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013608
Matt Roper32b7eee2014-12-24 07:59:06 -080013609finish:
13610 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013611 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013612 intel_crtc->atomic.update_wm = true;
13613
13614 intel_crtc->atomic.fb_bits |=
13615 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13616 }
13617
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013618 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013619}
13620
Matt Roperf4a2cf22014-12-01 15:40:12 -080013621static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013622intel_disable_cursor_plane(struct drm_plane *plane,
13623 struct drm_crtc *crtc,
13624 bool force)
13625{
13626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13627
13628 if (!force) {
13629 plane->fb = NULL;
13630 intel_crtc->cursor_bo = NULL;
13631 intel_crtc->cursor_addr = 0;
13632 }
13633
13634 intel_crtc_update_cursor(crtc, false);
13635}
13636
13637static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013638intel_commit_cursor_plane(struct drm_plane *plane,
13639 struct intel_plane_state *state)
13640{
Matt Roper2b875c22014-12-01 15:40:13 -080013641 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013642 struct drm_device *dev = plane->dev;
13643 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013644 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013645 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013646
Matt Roperea2c67b2014-12-23 10:41:52 -080013647 crtc = crtc ? crtc : plane->crtc;
13648 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013649
Matt Roperea2c67b2014-12-23 10:41:52 -080013650 plane->fb = state->base.fb;
13651 crtc->cursor_x = state->base.crtc_x;
13652 crtc->cursor_y = state->base.crtc_y;
13653
Gustavo Padovana912f122014-12-01 15:40:10 -080013654 if (intel_crtc->cursor_bo == obj)
13655 goto update;
13656
Matt Roperf4a2cf22014-12-01 15:40:12 -080013657 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013658 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013659 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013660 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013661 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013662 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013663
Gustavo Padovana912f122014-12-01 15:40:10 -080013664 intel_crtc->cursor_addr = addr;
13665 intel_crtc->cursor_bo = obj;
13666update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013667
Matt Roper32b7eee2014-12-24 07:59:06 -080013668 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013669 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013670}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013671
Matt Roper3d7d6512014-06-10 08:28:13 -070013672static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13673 int pipe)
13674{
13675 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013676 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013677
13678 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13679 if (cursor == NULL)
13680 return NULL;
13681
Matt Roper8e7d6882015-01-21 16:35:41 -080013682 state = intel_create_plane_state(&cursor->base);
13683 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013684 kfree(cursor);
13685 return NULL;
13686 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013687 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013688
Matt Roper3d7d6512014-06-10 08:28:13 -070013689 cursor->can_scale = false;
13690 cursor->max_downscale = 1;
13691 cursor->pipe = pipe;
13692 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013693 cursor->check_plane = intel_check_cursor_plane;
13694 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013695 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013696
13697 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013698 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013699 intel_cursor_formats,
13700 ARRAY_SIZE(intel_cursor_formats),
13701 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013702
13703 if (INTEL_INFO(dev)->gen >= 4) {
13704 if (!dev->mode_config.rotation_property)
13705 dev->mode_config.rotation_property =
13706 drm_mode_create_rotation_property(dev,
13707 BIT(DRM_ROTATE_0) |
13708 BIT(DRM_ROTATE_180));
13709 if (dev->mode_config.rotation_property)
13710 drm_object_attach_property(&cursor->base.base,
13711 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013712 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013713 }
13714
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013715 if (INTEL_INFO(dev)->gen >=9)
13716 state->scaler_id = -1;
13717
Matt Roperea2c67b2014-12-23 10:41:52 -080013718 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13719
Matt Roper3d7d6512014-06-10 08:28:13 -070013720 return &cursor->base;
13721}
13722
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013723static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13724 struct intel_crtc_state *crtc_state)
13725{
13726 int i;
13727 struct intel_scaler *intel_scaler;
13728 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13729
13730 for (i = 0; i < intel_crtc->num_scalers; i++) {
13731 intel_scaler = &scaler_state->scalers[i];
13732 intel_scaler->in_use = 0;
13733 intel_scaler->id = i;
13734
13735 intel_scaler->mode = PS_SCALER_MODE_DYN;
13736 }
13737
13738 scaler_state->scaler_id = -1;
13739}
13740
Hannes Ederb358d0a2008-12-18 21:18:47 +010013741static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013742{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013743 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013744 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013745 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013746 struct drm_plane *primary = NULL;
13747 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013748 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013749
Daniel Vetter955382f2013-09-19 14:05:45 +020013750 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013751 if (intel_crtc == NULL)
13752 return;
13753
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013754 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13755 if (!crtc_state)
13756 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013757 intel_crtc->config = crtc_state;
13758 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013759 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013760
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013761 /* initialize shared scalers */
13762 if (INTEL_INFO(dev)->gen >= 9) {
13763 if (pipe == PIPE_C)
13764 intel_crtc->num_scalers = 1;
13765 else
13766 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13767
13768 skl_init_scalers(dev, intel_crtc, crtc_state);
13769 }
13770
Matt Roper465c1202014-05-29 08:06:54 -070013771 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013772 if (!primary)
13773 goto fail;
13774
13775 cursor = intel_cursor_plane_create(dev, pipe);
13776 if (!cursor)
13777 goto fail;
13778
Matt Roper465c1202014-05-29 08:06:54 -070013779 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013780 cursor, &intel_crtc_funcs);
13781 if (ret)
13782 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013783
13784 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013785 for (i = 0; i < 256; i++) {
13786 intel_crtc->lut_r[i] = i;
13787 intel_crtc->lut_g[i] = i;
13788 intel_crtc->lut_b[i] = i;
13789 }
13790
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013791 /*
13792 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013793 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013794 */
Jesse Barnes80824002009-09-10 15:28:06 -070013795 intel_crtc->pipe = pipe;
13796 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013797 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013798 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013799 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013800 }
13801
Chris Wilson4b0e3332014-05-30 16:35:26 +030013802 intel_crtc->cursor_base = ~0;
13803 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013804 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013805
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013806 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13807 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13808 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13809 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13810
Jesse Barnes79e53942008-11-07 14:24:08 -080013811 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013812
13813 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013814 return;
13815
13816fail:
13817 if (primary)
13818 drm_plane_cleanup(primary);
13819 if (cursor)
13820 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013821 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013822 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013823}
13824
Jesse Barnes752aa882013-10-31 18:55:49 +020013825enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13826{
13827 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013828 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013829
Rob Clark51fd3712013-11-19 12:10:12 -050013830 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013831
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013832 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013833 return INVALID_PIPE;
13834
13835 return to_intel_crtc(encoder->crtc)->pipe;
13836}
13837
Carl Worth08d7b3d2009-04-29 14:43:54 -070013838int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013839 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013840{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013841 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013842 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013843 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013844
Rob Clark7707e652014-07-17 23:30:04 -040013845 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013846
Rob Clark7707e652014-07-17 23:30:04 -040013847 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013848 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013849 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013850 }
13851
Rob Clark7707e652014-07-17 23:30:04 -040013852 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013853 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013854
Daniel Vetterc05422d2009-08-11 16:05:30 +020013855 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013856}
13857
Daniel Vetter66a92782012-07-12 20:08:18 +020013858static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013859{
Daniel Vetter66a92782012-07-12 20:08:18 +020013860 struct drm_device *dev = encoder->base.dev;
13861 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013862 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013863 int entry = 0;
13864
Damien Lespiaub2784e12014-08-05 11:29:37 +010013865 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013866 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013867 index_mask |= (1 << entry);
13868
Jesse Barnes79e53942008-11-07 14:24:08 -080013869 entry++;
13870 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013871
Jesse Barnes79e53942008-11-07 14:24:08 -080013872 return index_mask;
13873}
13874
Chris Wilson4d302442010-12-14 19:21:29 +000013875static bool has_edp_a(struct drm_device *dev)
13876{
13877 struct drm_i915_private *dev_priv = dev->dev_private;
13878
13879 if (!IS_MOBILE(dev))
13880 return false;
13881
13882 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13883 return false;
13884
Damien Lespiaue3589902014-02-07 19:12:50 +000013885 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013886 return false;
13887
13888 return true;
13889}
13890
Jesse Barnes84b4e042014-06-25 08:24:29 -070013891static bool intel_crt_present(struct drm_device *dev)
13892{
13893 struct drm_i915_private *dev_priv = dev->dev_private;
13894
Damien Lespiau884497e2013-12-03 13:56:23 +000013895 if (INTEL_INFO(dev)->gen >= 9)
13896 return false;
13897
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013898 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013899 return false;
13900
13901 if (IS_CHERRYVIEW(dev))
13902 return false;
13903
13904 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13905 return false;
13906
13907 return true;
13908}
13909
Jesse Barnes79e53942008-11-07 14:24:08 -080013910static void intel_setup_outputs(struct drm_device *dev)
13911{
Eric Anholt725e30a2009-01-22 13:01:02 -080013912 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013913 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013914 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013915
Daniel Vetterc9093352013-06-06 22:22:47 +020013916 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013917
Jesse Barnes84b4e042014-06-25 08:24:29 -070013918 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013919 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013920
Vandana Kannanc776eb22014-08-19 12:05:01 +053013921 if (IS_BROXTON(dev)) {
13922 /*
13923 * FIXME: Broxton doesn't support port detection via the
13924 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13925 * detect the ports.
13926 */
13927 intel_ddi_init(dev, PORT_A);
13928 intel_ddi_init(dev, PORT_B);
13929 intel_ddi_init(dev, PORT_C);
13930 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013931 int found;
13932
Jesse Barnesde31fac2015-03-06 15:53:32 -080013933 /*
13934 * Haswell uses DDI functions to detect digital outputs.
13935 * On SKL pre-D0 the strap isn't connected, so we assume
13936 * it's there.
13937 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013938 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013939 /* WaIgnoreDDIAStrap: skl */
13940 if (found ||
13941 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013942 intel_ddi_init(dev, PORT_A);
13943
13944 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13945 * register */
13946 found = I915_READ(SFUSE_STRAP);
13947
13948 if (found & SFUSE_STRAP_DDIB_DETECTED)
13949 intel_ddi_init(dev, PORT_B);
13950 if (found & SFUSE_STRAP_DDIC_DETECTED)
13951 intel_ddi_init(dev, PORT_C);
13952 if (found & SFUSE_STRAP_DDID_DETECTED)
13953 intel_ddi_init(dev, PORT_D);
13954 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013955 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013956 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013957
13958 if (has_edp_a(dev))
13959 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013960
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013961 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013962 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013963 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013964 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013965 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013966 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013967 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013968 }
13969
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013970 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013971 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013972
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013973 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013974 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013975
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013976 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013977 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013978
Daniel Vetter270b3042012-10-27 15:52:05 +020013979 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013980 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070013981 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013982 /*
13983 * The DP_DETECTED bit is the latched state of the DDC
13984 * SDA pin at boot. However since eDP doesn't require DDC
13985 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13986 * eDP ports may have been muxed to an alternate function.
13987 * Thus we can't rely on the DP_DETECTED bit alone to detect
13988 * eDP ports. Consult the VBT as well as DP_DETECTED to
13989 * detect eDP ports.
13990 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013991 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
13992 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013993 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
13994 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013995 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
13996 intel_dp_is_edp(dev, PORT_B))
13997 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013998
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013999 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14000 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014001 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14002 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014003 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14004 intel_dp_is_edp(dev, PORT_C))
14005 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014006
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014007 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014008 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014009 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14010 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014011 /* eDP not supported on port D, so don't check VBT */
14012 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14013 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014014 }
14015
Jani Nikula3cfca972013-08-27 15:12:26 +030014016 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014017 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014018 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014019
Paulo Zanonie2debe92013-02-18 19:00:27 -030014020 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014021 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014022 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014023 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14024 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014025 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014026 }
Ma Ling27185ae2009-08-24 13:50:23 +080014027
Imre Deake7281ea2013-05-08 13:14:08 +030014028 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014029 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014030 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014031
14032 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014033
Paulo Zanonie2debe92013-02-18 19:00:27 -030014034 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014035 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014036 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014037 }
Ma Ling27185ae2009-08-24 13:50:23 +080014038
Paulo Zanonie2debe92013-02-18 19:00:27 -030014039 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014040
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014041 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14042 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014043 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014044 }
Imre Deake7281ea2013-05-08 13:14:08 +030014045 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014046 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014047 }
Ma Ling27185ae2009-08-24 13:50:23 +080014048
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014049 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014050 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014051 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014052 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014053 intel_dvo_init(dev);
14054
Zhenyu Wang103a1962009-11-27 11:44:36 +080014055 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014056 intel_tv_init(dev);
14057
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014058 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014059
Damien Lespiaub2784e12014-08-05 11:29:37 +010014060 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014061 encoder->base.possible_crtcs = encoder->crtc_mask;
14062 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014063 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014064 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014065
Paulo Zanonidde86e22012-12-01 12:04:25 -020014066 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014067
14068 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014069}
14070
14071static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14072{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014073 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014074 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014075
Daniel Vetteref2d6332014-02-10 18:00:38 +010014076 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014077 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014078 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014079 drm_gem_object_unreference(&intel_fb->obj->base);
14080 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014081 kfree(intel_fb);
14082}
14083
14084static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014085 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014086 unsigned int *handle)
14087{
14088 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014089 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014090
Chris Wilson05394f32010-11-08 19:18:58 +000014091 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014092}
14093
14094static const struct drm_framebuffer_funcs intel_fb_funcs = {
14095 .destroy = intel_user_framebuffer_destroy,
14096 .create_handle = intel_user_framebuffer_create_handle,
14097};
14098
Damien Lespiaub3218032015-02-27 11:15:18 +000014099static
14100u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14101 uint32_t pixel_format)
14102{
14103 u32 gen = INTEL_INFO(dev)->gen;
14104
14105 if (gen >= 9) {
14106 /* "The stride in bytes must not exceed the of the size of 8K
14107 * pixels and 32K bytes."
14108 */
14109 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14110 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14111 return 32*1024;
14112 } else if (gen >= 4) {
14113 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14114 return 16*1024;
14115 else
14116 return 32*1024;
14117 } else if (gen >= 3) {
14118 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14119 return 8*1024;
14120 else
14121 return 16*1024;
14122 } else {
14123 /* XXX DSPC is limited to 4k tiled */
14124 return 8*1024;
14125 }
14126}
14127
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014128static int intel_framebuffer_init(struct drm_device *dev,
14129 struct intel_framebuffer *intel_fb,
14130 struct drm_mode_fb_cmd2 *mode_cmd,
14131 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014132{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014133 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014134 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014135 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014136
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014137 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14138
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014139 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14140 /* Enforce that fb modifier and tiling mode match, but only for
14141 * X-tiled. This is needed for FBC. */
14142 if (!!(obj->tiling_mode == I915_TILING_X) !=
14143 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14144 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14145 return -EINVAL;
14146 }
14147 } else {
14148 if (obj->tiling_mode == I915_TILING_X)
14149 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14150 else if (obj->tiling_mode == I915_TILING_Y) {
14151 DRM_DEBUG("No Y tiling for legacy addfb\n");
14152 return -EINVAL;
14153 }
14154 }
14155
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014156 /* Passed in modifier sanity checking. */
14157 switch (mode_cmd->modifier[0]) {
14158 case I915_FORMAT_MOD_Y_TILED:
14159 case I915_FORMAT_MOD_Yf_TILED:
14160 if (INTEL_INFO(dev)->gen < 9) {
14161 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14162 mode_cmd->modifier[0]);
14163 return -EINVAL;
14164 }
14165 case DRM_FORMAT_MOD_NONE:
14166 case I915_FORMAT_MOD_X_TILED:
14167 break;
14168 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014169 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14170 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014171 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014172 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014173
Damien Lespiaub3218032015-02-27 11:15:18 +000014174 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14175 mode_cmd->pixel_format);
14176 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14177 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14178 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014179 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014180 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014181
Damien Lespiaub3218032015-02-27 11:15:18 +000014182 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14183 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014184 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014185 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14186 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014187 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014188 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014189 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014190 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014191
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014192 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014193 mode_cmd->pitches[0] != obj->stride) {
14194 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14195 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014196 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014197 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014198
Ville Syrjälä57779d02012-10-31 17:50:14 +020014199 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014200 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014201 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014202 case DRM_FORMAT_RGB565:
14203 case DRM_FORMAT_XRGB8888:
14204 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014205 break;
14206 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014207 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014208 DRM_DEBUG("unsupported pixel format: %s\n",
14209 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014210 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014211 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014212 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014213 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014214 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14215 DRM_DEBUG("unsupported pixel format: %s\n",
14216 drm_get_format_name(mode_cmd->pixel_format));
14217 return -EINVAL;
14218 }
14219 break;
14220 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014221 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014222 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014223 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014224 DRM_DEBUG("unsupported pixel format: %s\n",
14225 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014226 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014227 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014228 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014229 case DRM_FORMAT_ABGR2101010:
14230 if (!IS_VALLEYVIEW(dev)) {
14231 DRM_DEBUG("unsupported pixel format: %s\n",
14232 drm_get_format_name(mode_cmd->pixel_format));
14233 return -EINVAL;
14234 }
14235 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014236 case DRM_FORMAT_YUYV:
14237 case DRM_FORMAT_UYVY:
14238 case DRM_FORMAT_YVYU:
14239 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014240 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014241 DRM_DEBUG("unsupported pixel format: %s\n",
14242 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014243 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014244 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014245 break;
14246 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014247 DRM_DEBUG("unsupported pixel format: %s\n",
14248 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014249 return -EINVAL;
14250 }
14251
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014252 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14253 if (mode_cmd->offsets[0] != 0)
14254 return -EINVAL;
14255
Damien Lespiauec2c9812015-01-20 12:51:45 +000014256 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014257 mode_cmd->pixel_format,
14258 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014259 /* FIXME drm helper for size checks (especially planar formats)? */
14260 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14261 return -EINVAL;
14262
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014263 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14264 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014265 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014266
Jesse Barnes79e53942008-11-07 14:24:08 -080014267 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14268 if (ret) {
14269 DRM_ERROR("framebuffer init failed %d\n", ret);
14270 return ret;
14271 }
14272
Jesse Barnes79e53942008-11-07 14:24:08 -080014273 return 0;
14274}
14275
Jesse Barnes79e53942008-11-07 14:24:08 -080014276static struct drm_framebuffer *
14277intel_user_framebuffer_create(struct drm_device *dev,
14278 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014279 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014280{
Chris Wilson05394f32010-11-08 19:18:58 +000014281 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014282
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014283 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14284 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014285 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014286 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014287
Chris Wilsond2dff872011-04-19 08:36:26 +010014288 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014289}
14290
Daniel Vetter4520f532013-10-09 09:18:51 +020014291#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014292static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014293{
14294}
14295#endif
14296
Jesse Barnes79e53942008-11-07 14:24:08 -080014297static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014298 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014299 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014300 .atomic_check = intel_atomic_check,
14301 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080014302};
14303
Jesse Barnese70236a2009-09-21 10:42:27 -070014304/* Set up chip specific display functions */
14305static void intel_init_display(struct drm_device *dev)
14306{
14307 struct drm_i915_private *dev_priv = dev->dev_private;
14308
Daniel Vetteree9300b2013-06-03 22:40:22 +020014309 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14310 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014311 else if (IS_CHERRYVIEW(dev))
14312 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014313 else if (IS_VALLEYVIEW(dev))
14314 dev_priv->display.find_dpll = vlv_find_best_dpll;
14315 else if (IS_PINEVIEW(dev))
14316 dev_priv->display.find_dpll = pnv_find_best_dpll;
14317 else
14318 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14319
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014320 if (INTEL_INFO(dev)->gen >= 9) {
14321 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014322 dev_priv->display.get_initial_plane_config =
14323 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014324 dev_priv->display.crtc_compute_clock =
14325 haswell_crtc_compute_clock;
14326 dev_priv->display.crtc_enable = haswell_crtc_enable;
14327 dev_priv->display.crtc_disable = haswell_crtc_disable;
14328 dev_priv->display.off = ironlake_crtc_off;
14329 dev_priv->display.update_primary_plane =
14330 skylake_update_primary_plane;
14331 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014332 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014333 dev_priv->display.get_initial_plane_config =
14334 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014335 dev_priv->display.crtc_compute_clock =
14336 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014337 dev_priv->display.crtc_enable = haswell_crtc_enable;
14338 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030014339 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014340 dev_priv->display.update_primary_plane =
14341 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014342 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014343 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014344 dev_priv->display.get_initial_plane_config =
14345 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014346 dev_priv->display.crtc_compute_clock =
14347 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014348 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14349 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014350 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014351 dev_priv->display.update_primary_plane =
14352 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014353 } else if (IS_VALLEYVIEW(dev)) {
14354 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014355 dev_priv->display.get_initial_plane_config =
14356 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014357 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014358 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14359 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14360 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014361 dev_priv->display.update_primary_plane =
14362 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014363 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014364 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014365 dev_priv->display.get_initial_plane_config =
14366 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014367 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014368 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14369 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014370 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070014371 dev_priv->display.update_primary_plane =
14372 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014373 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014374
Jesse Barnese70236a2009-09-21 10:42:27 -070014375 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014376 if (IS_SKYLAKE(dev))
14377 dev_priv->display.get_display_clock_speed =
14378 skylake_get_display_clock_speed;
14379 else if (IS_BROADWELL(dev))
14380 dev_priv->display.get_display_clock_speed =
14381 broadwell_get_display_clock_speed;
14382 else if (IS_HASWELL(dev))
14383 dev_priv->display.get_display_clock_speed =
14384 haswell_get_display_clock_speed;
14385 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014386 dev_priv->display.get_display_clock_speed =
14387 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014388 else if (IS_GEN5(dev))
14389 dev_priv->display.get_display_clock_speed =
14390 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014391 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
14392 IS_GEN6(dev) || IS_IVYBRIDGE(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070014393 dev_priv->display.get_display_clock_speed =
14394 i945_get_display_clock_speed;
14395 else if (IS_I915G(dev))
14396 dev_priv->display.get_display_clock_speed =
14397 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014398 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014399 dev_priv->display.get_display_clock_speed =
14400 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014401 else if (IS_PINEVIEW(dev))
14402 dev_priv->display.get_display_clock_speed =
14403 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014404 else if (IS_I915GM(dev))
14405 dev_priv->display.get_display_clock_speed =
14406 i915gm_get_display_clock_speed;
14407 else if (IS_I865G(dev))
14408 dev_priv->display.get_display_clock_speed =
14409 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014410 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014411 dev_priv->display.get_display_clock_speed =
14412 i855_get_display_clock_speed;
14413 else /* 852, 830 */
14414 dev_priv->display.get_display_clock_speed =
14415 i830_get_display_clock_speed;
14416
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014417 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014418 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014419 } else if (IS_GEN6(dev)) {
14420 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014421 } else if (IS_IVYBRIDGE(dev)) {
14422 /* FIXME: detect B0+ stepping and use auto training */
14423 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014424 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014425 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014426 } else if (IS_VALLEYVIEW(dev)) {
14427 dev_priv->display.modeset_global_resources =
14428 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014429 } else if (IS_BROXTON(dev)) {
14430 dev_priv->display.modeset_global_resources =
14431 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014432 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014433
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014434 switch (INTEL_INFO(dev)->gen) {
14435 case 2:
14436 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14437 break;
14438
14439 case 3:
14440 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14441 break;
14442
14443 case 4:
14444 case 5:
14445 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14446 break;
14447
14448 case 6:
14449 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14450 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014451 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014452 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014453 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14454 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014455 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014456 /* Drop through - unsupported since execlist only. */
14457 default:
14458 /* Default just returns -ENODEV to indicate unsupported */
14459 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014460 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014461
14462 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014463
14464 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014465}
14466
Jesse Barnesb690e962010-07-19 13:53:12 -070014467/*
14468 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14469 * resume, or other times. This quirk makes sure that's the case for
14470 * affected systems.
14471 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014472static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014473{
14474 struct drm_i915_private *dev_priv = dev->dev_private;
14475
14476 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014477 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014478}
14479
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014480static void quirk_pipeb_force(struct drm_device *dev)
14481{
14482 struct drm_i915_private *dev_priv = dev->dev_private;
14483
14484 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14485 DRM_INFO("applying pipe b force quirk\n");
14486}
14487
Keith Packard435793d2011-07-12 14:56:22 -070014488/*
14489 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14490 */
14491static void quirk_ssc_force_disable(struct drm_device *dev)
14492{
14493 struct drm_i915_private *dev_priv = dev->dev_private;
14494 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014495 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014496}
14497
Carsten Emde4dca20e2012-03-15 15:56:26 +010014498/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014499 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14500 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014501 */
14502static void quirk_invert_brightness(struct drm_device *dev)
14503{
14504 struct drm_i915_private *dev_priv = dev->dev_private;
14505 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014506 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014507}
14508
Scot Doyle9c72cc62014-07-03 23:27:50 +000014509/* Some VBT's incorrectly indicate no backlight is present */
14510static void quirk_backlight_present(struct drm_device *dev)
14511{
14512 struct drm_i915_private *dev_priv = dev->dev_private;
14513 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14514 DRM_INFO("applying backlight present quirk\n");
14515}
14516
Jesse Barnesb690e962010-07-19 13:53:12 -070014517struct intel_quirk {
14518 int device;
14519 int subsystem_vendor;
14520 int subsystem_device;
14521 void (*hook)(struct drm_device *dev);
14522};
14523
Egbert Eich5f85f172012-10-14 15:46:38 +020014524/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14525struct intel_dmi_quirk {
14526 void (*hook)(struct drm_device *dev);
14527 const struct dmi_system_id (*dmi_id_list)[];
14528};
14529
14530static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14531{
14532 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14533 return 1;
14534}
14535
14536static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14537 {
14538 .dmi_id_list = &(const struct dmi_system_id[]) {
14539 {
14540 .callback = intel_dmi_reverse_brightness,
14541 .ident = "NCR Corporation",
14542 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14543 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14544 },
14545 },
14546 { } /* terminating entry */
14547 },
14548 .hook = quirk_invert_brightness,
14549 },
14550};
14551
Ben Widawskyc43b5632012-04-16 14:07:40 -070014552static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014553 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14554 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14555
Jesse Barnesb690e962010-07-19 13:53:12 -070014556 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14557 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14558
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014559 /* 830 needs to leave pipe A & dpll A up */
14560 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14561
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014562 /* 830 needs to leave pipe B & dpll B up */
14563 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14564
Keith Packard435793d2011-07-12 14:56:22 -070014565 /* Lenovo U160 cannot use SSC on LVDS */
14566 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014567
14568 /* Sony Vaio Y cannot use SSC on LVDS */
14569 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014570
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014571 /* Acer Aspire 5734Z must invert backlight brightness */
14572 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14573
14574 /* Acer/eMachines G725 */
14575 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14576
14577 /* Acer/eMachines e725 */
14578 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14579
14580 /* Acer/Packard Bell NCL20 */
14581 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14582
14583 /* Acer Aspire 4736Z */
14584 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014585
14586 /* Acer Aspire 5336 */
14587 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014588
14589 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14590 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014591
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014592 /* Acer C720 Chromebook (Core i3 4005U) */
14593 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14594
jens steinb2a96012014-10-28 20:25:53 +010014595 /* Apple Macbook 2,1 (Core 2 T7400) */
14596 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14597
Scot Doyled4967d82014-07-03 23:27:52 +000014598 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14599 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014600
14601 /* HP Chromebook 14 (Celeron 2955U) */
14602 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014603
14604 /* Dell Chromebook 11 */
14605 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014606};
14607
14608static void intel_init_quirks(struct drm_device *dev)
14609{
14610 struct pci_dev *d = dev->pdev;
14611 int i;
14612
14613 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14614 struct intel_quirk *q = &intel_quirks[i];
14615
14616 if (d->device == q->device &&
14617 (d->subsystem_vendor == q->subsystem_vendor ||
14618 q->subsystem_vendor == PCI_ANY_ID) &&
14619 (d->subsystem_device == q->subsystem_device ||
14620 q->subsystem_device == PCI_ANY_ID))
14621 q->hook(dev);
14622 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014623 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14624 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14625 intel_dmi_quirks[i].hook(dev);
14626 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014627}
14628
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014629/* Disable the VGA plane that we never use */
14630static void i915_disable_vga(struct drm_device *dev)
14631{
14632 struct drm_i915_private *dev_priv = dev->dev_private;
14633 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014634 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014635
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014636 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014637 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014638 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014639 sr1 = inb(VGA_SR_DATA);
14640 outb(sr1 | 1<<5, VGA_SR_DATA);
14641 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14642 udelay(300);
14643
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014644 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014645 POSTING_READ(vga_reg);
14646}
14647
Daniel Vetterf8175862012-04-10 15:50:11 +020014648void intel_modeset_init_hw(struct drm_device *dev)
14649{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014650 intel_prepare_ddi(dev);
14651
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030014652 if (IS_VALLEYVIEW(dev))
14653 vlv_update_cdclk(dev);
14654
Daniel Vetterf8175862012-04-10 15:50:11 +020014655 intel_init_clock_gating(dev);
14656
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014657 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014658}
14659
Jesse Barnes79e53942008-11-07 14:24:08 -080014660void intel_modeset_init(struct drm_device *dev)
14661{
Jesse Barnes652c3932009-08-17 13:31:43 -070014662 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014663 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014664 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014665 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014666
14667 drm_mode_config_init(dev);
14668
14669 dev->mode_config.min_width = 0;
14670 dev->mode_config.min_height = 0;
14671
Dave Airlie019d96c2011-09-29 16:20:42 +010014672 dev->mode_config.preferred_depth = 24;
14673 dev->mode_config.prefer_shadow = 1;
14674
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014675 dev->mode_config.allow_fb_modifiers = true;
14676
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014677 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014678
Jesse Barnesb690e962010-07-19 13:53:12 -070014679 intel_init_quirks(dev);
14680
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014681 intel_init_pm(dev);
14682
Ben Widawskye3c74752013-04-05 13:12:39 -070014683 if (INTEL_INFO(dev)->num_pipes == 0)
14684 return;
14685
Jesse Barnese70236a2009-09-21 10:42:27 -070014686 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014687 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014688
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014689 if (IS_GEN2(dev)) {
14690 dev->mode_config.max_width = 2048;
14691 dev->mode_config.max_height = 2048;
14692 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014693 dev->mode_config.max_width = 4096;
14694 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014695 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014696 dev->mode_config.max_width = 8192;
14697 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014698 }
Damien Lespiau068be562014-03-28 14:17:49 +000014699
Ville Syrjälädc41c152014-08-13 11:57:05 +030014700 if (IS_845G(dev) || IS_I865G(dev)) {
14701 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14702 dev->mode_config.cursor_height = 1023;
14703 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014704 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14705 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14706 } else {
14707 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14708 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14709 }
14710
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014711 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014712
Zhao Yakui28c97732009-10-09 11:39:41 +080014713 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014714 INTEL_INFO(dev)->num_pipes,
14715 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014716
Damien Lespiau055e3932014-08-18 13:49:10 +010014717 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014718 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014719 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014720 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014721 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014722 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014723 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014724 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014725 }
14726
Jesse Barnesf42bb702013-12-16 16:34:23 -080014727 intel_init_dpio(dev);
14728
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014729 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014730
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014731 /* Just disable it once at startup */
14732 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014733 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014734
14735 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014736 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014737
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014738 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014739 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014740 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014741
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014742 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080014743 if (!crtc->active)
14744 continue;
14745
Jesse Barnes46f297f2014-03-07 08:57:48 -080014746 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014747 * Note that reserving the BIOS fb up front prevents us
14748 * from stuffing other stolen allocations like the ring
14749 * on top. This prevents some ugliness at boot time, and
14750 * can even allow for smooth boot transitions if the BIOS
14751 * fb is large enough for the active pipe configuration.
14752 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014753 if (dev_priv->display.get_initial_plane_config) {
14754 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080014755 &crtc->plane_config);
14756 /*
14757 * If the fb is shared between multiple heads, we'll
14758 * just get the first one.
14759 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010014760 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014761 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080014762 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014763}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014764
Daniel Vetter7fad7982012-07-04 17:51:47 +020014765static void intel_enable_pipe_a(struct drm_device *dev)
14766{
14767 struct intel_connector *connector;
14768 struct drm_connector *crt = NULL;
14769 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014770 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014771
14772 /* We can't just switch on the pipe A, we need to set things up with a
14773 * proper mode and output configuration. As a gross hack, enable pipe A
14774 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014775 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014776 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14777 crt = &connector->base;
14778 break;
14779 }
14780 }
14781
14782 if (!crt)
14783 return;
14784
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014785 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014786 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014787}
14788
Daniel Vetterfa555832012-10-10 23:14:00 +020014789static bool
14790intel_check_plane_mapping(struct intel_crtc *crtc)
14791{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014792 struct drm_device *dev = crtc->base.dev;
14793 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014794 u32 reg, val;
14795
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014796 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014797 return true;
14798
14799 reg = DSPCNTR(!crtc->plane);
14800 val = I915_READ(reg);
14801
14802 if ((val & DISPLAY_PLANE_ENABLE) &&
14803 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14804 return false;
14805
14806 return true;
14807}
14808
Daniel Vetter24929352012-07-02 20:28:59 +020014809static void intel_sanitize_crtc(struct intel_crtc *crtc)
14810{
14811 struct drm_device *dev = crtc->base.dev;
14812 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014813 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014814
Daniel Vetter24929352012-07-02 20:28:59 +020014815 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014816 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014817 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14818
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014819 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014820 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014821 if (crtc->active) {
14822 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014823 drm_crtc_vblank_on(&crtc->base);
14824 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014825
Daniel Vetter24929352012-07-02 20:28:59 +020014826 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014827 * disable the crtc (and hence change the state) if it is wrong. Note
14828 * that gen4+ has a fixed plane -> pipe mapping. */
14829 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014830 struct intel_connector *connector;
14831 bool plane;
14832
Daniel Vetter24929352012-07-02 20:28:59 +020014833 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14834 crtc->base.base.id);
14835
14836 /* Pipe has the wrong plane attached and the plane is active.
14837 * Temporarily change the plane mapping and disable everything
14838 * ... */
14839 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014840 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014841 crtc->plane = !plane;
Maarten Lankhorstce22dba2015-04-21 17:12:56 +030014842 intel_crtc_disable_planes(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014843 dev_priv->display.crtc_disable(&crtc->base);
14844 crtc->plane = plane;
14845
14846 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014847 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014848 if (connector->encoder->base.crtc != &crtc->base)
14849 continue;
14850
Egbert Eich7f1950f2014-04-25 10:56:22 +020014851 connector->base.dpms = DRM_MODE_DPMS_OFF;
14852 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014853 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014854 /* multiple connectors may have the same encoder:
14855 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014856 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020014857 if (connector->encoder->base.crtc == &crtc->base) {
14858 connector->encoder->base.crtc = NULL;
14859 connector->encoder->connectors_active = false;
14860 }
Daniel Vetter24929352012-07-02 20:28:59 +020014861
14862 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080014863 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014864 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014865 crtc->base.enabled = false;
14866 }
Daniel Vetter24929352012-07-02 20:28:59 +020014867
Daniel Vetter7fad7982012-07-04 17:51:47 +020014868 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14869 crtc->pipe == PIPE_A && !crtc->active) {
14870 /* BIOS forgot to enable pipe A, this mostly happens after
14871 * resume. Force-enable the pipe to fix this, the update_dpms
14872 * call below we restore the pipe to the right state, but leave
14873 * the required bits on. */
14874 intel_enable_pipe_a(dev);
14875 }
14876
Daniel Vetter24929352012-07-02 20:28:59 +020014877 /* Adjust the state of the output pipe according to whether we
14878 * have active connectors/encoders. */
14879 intel_crtc_update_dpms(&crtc->base);
14880
Matt Roper83d65732015-02-25 13:12:16 -080014881 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020014882 struct intel_encoder *encoder;
14883
14884 /* This can happen either due to bugs in the get_hw_state
14885 * functions or because the pipe is force-enabled due to the
14886 * pipe A quirk. */
14887 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14888 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014889 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014890 crtc->active ? "enabled" : "disabled");
14891
Matt Roper83d65732015-02-25 13:12:16 -080014892 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014893 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014894 crtc->base.enabled = crtc->active;
14895
14896 /* Because we only establish the connector -> encoder ->
14897 * crtc links if something is active, this means the
14898 * crtc is now deactivated. Break the links. connector
14899 * -> encoder links are only establish when things are
14900 * actually up, hence no need to break them. */
14901 WARN_ON(crtc->active);
14902
14903 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14904 WARN_ON(encoder->connectors_active);
14905 encoder->base.crtc = NULL;
14906 }
14907 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014908
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014909 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014910 /*
14911 * We start out with underrun reporting disabled to avoid races.
14912 * For correct bookkeeping mark this on active crtcs.
14913 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014914 * Also on gmch platforms we dont have any hardware bits to
14915 * disable the underrun reporting. Which means we need to start
14916 * out with underrun reporting disabled also on inactive pipes,
14917 * since otherwise we'll complain about the garbage we read when
14918 * e.g. coming up after runtime pm.
14919 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014920 * No protection against concurrent access is required - at
14921 * worst a fifo underrun happens which also sets this to false.
14922 */
14923 crtc->cpu_fifo_underrun_disabled = true;
14924 crtc->pch_fifo_underrun_disabled = true;
14925 }
Daniel Vetter24929352012-07-02 20:28:59 +020014926}
14927
14928static void intel_sanitize_encoder(struct intel_encoder *encoder)
14929{
14930 struct intel_connector *connector;
14931 struct drm_device *dev = encoder->base.dev;
14932
14933 /* We need to check both for a crtc link (meaning that the
14934 * encoder is active and trying to read from a pipe) and the
14935 * pipe itself being active. */
14936 bool has_active_crtc = encoder->base.crtc &&
14937 to_intel_crtc(encoder->base.crtc)->active;
14938
14939 if (encoder->connectors_active && !has_active_crtc) {
14940 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14941 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014942 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014943
14944 /* Connector is active, but has no active pipe. This is
14945 * fallout from our resume register restoring. Disable
14946 * the encoder manually again. */
14947 if (encoder->base.crtc) {
14948 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14949 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014950 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014951 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014952 if (encoder->post_disable)
14953 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014954 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014955 encoder->base.crtc = NULL;
14956 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014957
14958 /* Inconsistent output/port/pipe state happens presumably due to
14959 * a bug in one of the get_hw_state functions. Or someplace else
14960 * in our code, like the register restore mess on resume. Clamp
14961 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014962 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014963 if (connector->encoder != encoder)
14964 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020014965 connector->base.dpms = DRM_MODE_DPMS_OFF;
14966 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014967 }
14968 }
14969 /* Enabled encoders without active connectors will be fixed in
14970 * the crtc fixup. */
14971}
14972
Imre Deak04098752014-02-18 00:02:16 +020014973void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014974{
14975 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014976 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014977
Imre Deak04098752014-02-18 00:02:16 +020014978 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14979 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14980 i915_disable_vga(dev);
14981 }
14982}
14983
14984void i915_redisable_vga(struct drm_device *dev)
14985{
14986 struct drm_i915_private *dev_priv = dev->dev_private;
14987
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014988 /* This function can be called both from intel_modeset_setup_hw_state or
14989 * at a very early point in our resume sequence, where the power well
14990 * structures are not yet restored. Since this function is at a very
14991 * paranoid "someone might have enabled VGA while we were not looking"
14992 * level, just check if the power well is enabled instead of trying to
14993 * follow the "don't touch the power well if we don't need it" policy
14994 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014995 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014996 return;
14997
Imre Deak04098752014-02-18 00:02:16 +020014998 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014999}
15000
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015001static bool primary_get_hw_state(struct intel_crtc *crtc)
15002{
15003 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15004
15005 if (!crtc->active)
15006 return false;
15007
15008 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15009}
15010
Daniel Vetter30e984d2013-06-05 13:34:17 +020015011static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015012{
15013 struct drm_i915_private *dev_priv = dev->dev_private;
15014 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015015 struct intel_crtc *crtc;
15016 struct intel_encoder *encoder;
15017 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015018 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015019
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015020 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015021 struct drm_plane *primary = crtc->base.primary;
15022 struct intel_plane_state *plane_state;
15023
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015024 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020015025
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015026 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015027
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015028 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015029 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015030
Matt Roper83d65732015-02-25 13:12:16 -080015031 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015032 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015033 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015034
15035 plane_state = to_intel_plane_state(primary->state);
15036 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015037
15038 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15039 crtc->base.base.id,
15040 crtc->active ? "enabled" : "disabled");
15041 }
15042
Daniel Vetter53589012013-06-05 13:34:16 +020015043 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15044 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15045
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015046 pll->on = pll->get_hw_state(dev_priv, pll,
15047 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015048 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015049 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015050 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015051 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015052 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015053 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015054 }
Daniel Vetter53589012013-06-05 13:34:16 +020015055 }
Daniel Vetter53589012013-06-05 13:34:16 +020015056
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015057 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015058 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015059
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015060 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015061 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015062 }
15063
Damien Lespiaub2784e12014-08-05 11:29:37 +010015064 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015065 pipe = 0;
15066
15067 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015068 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15069 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015070 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015071 } else {
15072 encoder->base.crtc = NULL;
15073 }
15074
15075 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015076 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015077 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015078 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015079 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015080 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015081 }
15082
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015083 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015084 if (connector->get_hw_state(connector)) {
15085 connector->base.dpms = DRM_MODE_DPMS_ON;
15086 connector->encoder->connectors_active = true;
15087 connector->base.encoder = &connector->encoder->base;
15088 } else {
15089 connector->base.dpms = DRM_MODE_DPMS_OFF;
15090 connector->base.encoder = NULL;
15091 }
15092 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15093 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015094 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015095 connector->base.encoder ? "enabled" : "disabled");
15096 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015097}
15098
15099/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15100 * and i915 state tracking structures. */
15101void intel_modeset_setup_hw_state(struct drm_device *dev,
15102 bool force_restore)
15103{
15104 struct drm_i915_private *dev_priv = dev->dev_private;
15105 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015106 struct intel_crtc *crtc;
15107 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015108 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015109
15110 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015111
Jesse Barnesbabea612013-06-26 18:57:38 +030015112 /*
15113 * Now that we have the config, copy it to each CRTC struct
15114 * Note that this could go away if we move to using crtc_config
15115 * checking everywhere.
15116 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015117 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015118 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015119 intel_mode_from_pipe_config(&crtc->base.mode,
15120 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015121 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15122 crtc->base.base.id);
15123 drm_mode_debug_printmodeline(&crtc->base.mode);
15124 }
15125 }
15126
Daniel Vetter24929352012-07-02 20:28:59 +020015127 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015128 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015129 intel_sanitize_encoder(encoder);
15130 }
15131
Damien Lespiau055e3932014-08-18 13:49:10 +010015132 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015133 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15134 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015135 intel_dump_pipe_config(crtc, crtc->config,
15136 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015137 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015138
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015139 intel_modeset_update_connector_atomic_state(dev);
15140
Daniel Vetter35c95372013-07-17 06:55:04 +020015141 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15142 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15143
15144 if (!pll->on || pll->active)
15145 continue;
15146
15147 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15148
15149 pll->disable(dev_priv, pll);
15150 pll->on = false;
15151 }
15152
Pradeep Bhat30789992014-11-04 17:06:45 +000015153 if (IS_GEN9(dev))
15154 skl_wm_get_hw_state(dev);
15155 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015156 ilk_wm_get_hw_state(dev);
15157
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015158 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015159 i915_redisable_vga(dev);
15160
Daniel Vetterf30da182013-04-11 20:22:50 +020015161 /*
15162 * We need to use raw interfaces for restoring state to avoid
15163 * checking (bogus) intermediate states.
15164 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015165 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015166 struct drm_crtc *crtc =
15167 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015168
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015169 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015170 }
15171 } else {
15172 intel_modeset_update_staged_output_state(dev);
15173 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015174
15175 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015176}
15177
15178void intel_modeset_gem_init(struct drm_device *dev)
15179{
Jesse Barnes92122782014-10-09 12:57:42 -070015180 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015181 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015182 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015183 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015184
Imre Deakae484342014-03-31 15:10:44 +030015185 mutex_lock(&dev->struct_mutex);
15186 intel_init_gt_powersave(dev);
15187 mutex_unlock(&dev->struct_mutex);
15188
Jesse Barnes92122782014-10-09 12:57:42 -070015189 /*
15190 * There may be no VBT; and if the BIOS enabled SSC we can
15191 * just keep using it to avoid unnecessary flicker. Whereas if the
15192 * BIOS isn't using it, don't assume it will work even if the VBT
15193 * indicates as much.
15194 */
15195 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15196 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15197 DREF_SSC1_ENABLE);
15198
Chris Wilson1833b132012-05-09 11:56:28 +010015199 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015200
15201 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015202
15203 /*
15204 * Make sure any fbs we allocated at startup are properly
15205 * pinned & fenced. When we do the allocation it's too early
15206 * for this.
15207 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015208 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015209 obj = intel_fb_obj(c->primary->fb);
15210 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015211 continue;
15212
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015213 mutex_lock(&dev->struct_mutex);
15214 ret = intel_pin_and_fence_fb_obj(c->primary,
15215 c->primary->fb,
15216 c->primary->state,
15217 NULL);
15218 mutex_unlock(&dev->struct_mutex);
15219 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015220 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15221 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015222 drm_framebuffer_unreference(c->primary->fb);
15223 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015224 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015225 }
15226 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015227
15228 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015229}
15230
Imre Deak4932e2c2014-02-11 17:12:48 +020015231void intel_connector_unregister(struct intel_connector *intel_connector)
15232{
15233 struct drm_connector *connector = &intel_connector->base;
15234
15235 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015236 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015237}
15238
Jesse Barnes79e53942008-11-07 14:24:08 -080015239void intel_modeset_cleanup(struct drm_device *dev)
15240{
Jesse Barnes652c3932009-08-17 13:31:43 -070015241 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015242 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015243
Imre Deak2eb52522014-11-19 15:30:05 +020015244 intel_disable_gt_powersave(dev);
15245
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015246 intel_backlight_unregister(dev);
15247
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015248 /*
15249 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015250 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015251 * experience fancy races otherwise.
15252 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015253 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015254
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015255 /*
15256 * Due to the hpd irq storm handling the hotplug work can re-arm the
15257 * poll handlers. Hence disable polling after hpd handling is shut down.
15258 */
Keith Packardf87ea762010-10-03 19:36:26 -070015259 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015260
Jesse Barnes652c3932009-08-17 13:31:43 -070015261 mutex_lock(&dev->struct_mutex);
15262
Jesse Barnes723bfd72010-10-07 16:01:13 -070015263 intel_unregister_dsm_handler();
15264
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015265 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015266
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015267 mutex_unlock(&dev->struct_mutex);
15268
Chris Wilson1630fe72011-07-08 12:22:42 +010015269 /* flush any delayed tasks or pending work */
15270 flush_scheduled_work();
15271
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015272 /* destroy the backlight and sysfs files before encoders/connectors */
15273 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015274 struct intel_connector *intel_connector;
15275
15276 intel_connector = to_intel_connector(connector);
15277 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015278 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015279
Jesse Barnes79e53942008-11-07 14:24:08 -080015280 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015281
15282 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015283
15284 mutex_lock(&dev->struct_mutex);
15285 intel_cleanup_gt_powersave(dev);
15286 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015287}
15288
Dave Airlie28d52042009-09-21 14:33:58 +100015289/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015290 * Return which encoder is currently attached for connector.
15291 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015292struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015293{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015294 return &intel_attached_encoder(connector)->base;
15295}
Jesse Barnes79e53942008-11-07 14:24:08 -080015296
Chris Wilsondf0e9242010-09-09 16:20:55 +010015297void intel_connector_attach_encoder(struct intel_connector *connector,
15298 struct intel_encoder *encoder)
15299{
15300 connector->encoder = encoder;
15301 drm_mode_connector_attach_encoder(&connector->base,
15302 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015303}
Dave Airlie28d52042009-09-21 14:33:58 +100015304
15305/*
15306 * set vga decode state - true == enable VGA decode
15307 */
15308int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15309{
15310 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015311 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015312 u16 gmch_ctrl;
15313
Chris Wilson75fa0412014-02-07 18:37:02 -020015314 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15315 DRM_ERROR("failed to read control word\n");
15316 return -EIO;
15317 }
15318
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015319 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15320 return 0;
15321
Dave Airlie28d52042009-09-21 14:33:58 +100015322 if (state)
15323 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15324 else
15325 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015326
15327 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15328 DRM_ERROR("failed to write control word\n");
15329 return -EIO;
15330 }
15331
Dave Airlie28d52042009-09-21 14:33:58 +100015332 return 0;
15333}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015334
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015335struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015336
15337 u32 power_well_driver;
15338
Chris Wilson63b66e52013-08-08 15:12:06 +020015339 int num_transcoders;
15340
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015341 struct intel_cursor_error_state {
15342 u32 control;
15343 u32 position;
15344 u32 base;
15345 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015346 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015347
15348 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015349 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015350 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015351 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015352 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015353
15354 struct intel_plane_error_state {
15355 u32 control;
15356 u32 stride;
15357 u32 size;
15358 u32 pos;
15359 u32 addr;
15360 u32 surface;
15361 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015362 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015363
15364 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015365 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015366 enum transcoder cpu_transcoder;
15367
15368 u32 conf;
15369
15370 u32 htotal;
15371 u32 hblank;
15372 u32 hsync;
15373 u32 vtotal;
15374 u32 vblank;
15375 u32 vsync;
15376 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015377};
15378
15379struct intel_display_error_state *
15380intel_display_capture_error_state(struct drm_device *dev)
15381{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015382 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015383 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015384 int transcoders[] = {
15385 TRANSCODER_A,
15386 TRANSCODER_B,
15387 TRANSCODER_C,
15388 TRANSCODER_EDP,
15389 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015390 int i;
15391
Chris Wilson63b66e52013-08-08 15:12:06 +020015392 if (INTEL_INFO(dev)->num_pipes == 0)
15393 return NULL;
15394
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015395 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015396 if (error == NULL)
15397 return NULL;
15398
Imre Deak190be112013-11-25 17:15:31 +020015399 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015400 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15401
Damien Lespiau055e3932014-08-18 13:49:10 +010015402 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015403 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015404 __intel_display_power_is_enabled(dev_priv,
15405 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015406 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015407 continue;
15408
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015409 error->cursor[i].control = I915_READ(CURCNTR(i));
15410 error->cursor[i].position = I915_READ(CURPOS(i));
15411 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015412
15413 error->plane[i].control = I915_READ(DSPCNTR(i));
15414 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015415 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015416 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015417 error->plane[i].pos = I915_READ(DSPPOS(i));
15418 }
Paulo Zanonica291362013-03-06 20:03:14 -030015419 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15420 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015421 if (INTEL_INFO(dev)->gen >= 4) {
15422 error->plane[i].surface = I915_READ(DSPSURF(i));
15423 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15424 }
15425
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015426 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015427
Sonika Jindal3abfce72014-07-21 15:23:43 +053015428 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015429 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015430 }
15431
15432 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15433 if (HAS_DDI(dev_priv->dev))
15434 error->num_transcoders++; /* Account for eDP. */
15435
15436 for (i = 0; i < error->num_transcoders; i++) {
15437 enum transcoder cpu_transcoder = transcoders[i];
15438
Imre Deakddf9c532013-11-27 22:02:02 +020015439 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015440 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015441 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015442 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015443 continue;
15444
Chris Wilson63b66e52013-08-08 15:12:06 +020015445 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15446
15447 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15448 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15449 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15450 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15451 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15452 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15453 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015454 }
15455
15456 return error;
15457}
15458
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015459#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15460
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015461void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015462intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015463 struct drm_device *dev,
15464 struct intel_display_error_state *error)
15465{
Damien Lespiau055e3932014-08-18 13:49:10 +010015466 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015467 int i;
15468
Chris Wilson63b66e52013-08-08 15:12:06 +020015469 if (!error)
15470 return;
15471
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015472 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015473 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015474 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015475 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015476 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015477 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015478 err_printf(m, " Power: %s\n",
15479 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015480 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015481 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015482
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015483 err_printf(m, "Plane [%d]:\n", i);
15484 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15485 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015486 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015487 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15488 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015489 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015490 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015491 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015492 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015493 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15494 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015495 }
15496
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015497 err_printf(m, "Cursor [%d]:\n", i);
15498 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15499 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15500 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015501 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015502
15503 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015504 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015505 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015506 err_printf(m, " Power: %s\n",
15507 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015508 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15509 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15510 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15511 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15512 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15513 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15514 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15515 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015516}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015517
15518void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15519{
15520 struct intel_crtc *crtc;
15521
15522 for_each_intel_crtc(dev, crtc) {
15523 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015524
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015525 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015526
15527 work = crtc->unpin_work;
15528
15529 if (work && work->event &&
15530 work->event->base.file_priv == file) {
15531 kfree(work->event);
15532 work->event = NULL;
15533 }
15534
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015535 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015536 }
15537}