blob: 940efc2f7ac9d0ca397a2a774fa0859ffe096eb9 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000082 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000083 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000148def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
149def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000150def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
151def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
152
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
154 X86VectorVTInfo i128> {
155 X86VectorVTInfo info512 = i512;
156 X86VectorVTInfo info256 = i256;
157 X86VectorVTInfo info128 = i128;
158}
159
160def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
161 v16i8x_info>;
162def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
163 v8i16x_info>;
164def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
165 v4i32x_info>;
166def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
167 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000168def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
169 v4f32x_info>;
170def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
171 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000172
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000173// This multiclass generates the masking variants from the non-masking
174// variant. It only provides the assembly pieces for the masking variants.
175// It assumes custom ISel patterns for masking which can be provided as
176// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000177multiclass AVX512_maskable_custom<bits<8> O, Format F,
178 dag Outs,
179 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
180 string OpcodeStr,
181 string AttSrcAsm, string IntelSrcAsm,
182 list<dag> Pattern,
183 list<dag> MaskingPattern,
184 list<dag> ZeroMaskingPattern,
185 string MaskingConstraint = "",
186 InstrItinClass itin = NoItinerary,
187 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000188 let isCommutable = IsCommutable in
189 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000190 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
191 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000192 Pattern, itin>;
193
194 // Prefer over VMOV*rrk Pat<>
195 let AddedComplexity = 20 in
196 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000197 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
198 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000199 MaskingPattern, itin>,
200 EVEX_K {
201 // In case of the 3src subclass this is overridden with a let.
202 string Constraints = MaskingConstraint;
203 }
204 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
205 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000206 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
207 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000208 ZeroMaskingPattern,
209 itin>,
210 EVEX_KZ;
211}
212
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000213
Adam Nemet34801422014-10-08 23:25:39 +0000214// Common base class of AVX512_maskable and AVX512_maskable_3src.
215multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
216 dag Outs,
217 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
218 string OpcodeStr,
219 string AttSrcAsm, string IntelSrcAsm,
220 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000222 string MaskingConstraint = "",
223 InstrItinClass itin = NoItinerary,
224 bit IsCommutable = 0> :
225 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
226 AttSrcAsm, IntelSrcAsm,
227 [(set _.RC:$dst, RHS)],
228 [(set _.RC:$dst, MaskingRHS)],
229 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000230 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000232
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000234// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000235// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000236multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
237 dag Outs, dag Ins, string OpcodeStr,
238 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000240 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000241 bit IsCommutable = 0> :
242 AVX512_maskable_common<O, F, _, Outs, Ins,
243 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
244 !con((ins _.KRCWM:$mask), Ins),
245 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000247 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000248
249// This multiclass generates the unconditional/non-masking, the masking and
250// the zero-masking variant of the scalar instruction.
251multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
252 dag Outs, dag Ins, string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000255 InstrItinClass itin = NoItinerary,
256 bit IsCommutable = 0> :
257 AVX512_maskable_common<O, F, _, Outs, Ins,
258 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
259 !con((ins _.KRCWM:$mask), Ins),
260 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
261 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000262 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263
Adam Nemet34801422014-10-08 23:25:39 +0000264// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000265// ($src1) is already tied to $dst so we just use that for the preserved
266// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
267// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000268multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
269 dag Outs, dag NonTiedIns, string OpcodeStr,
270 string AttSrcAsm, string IntelSrcAsm,
271 dag RHS> :
272 AVX512_maskable_common<O, F, _, Outs,
273 !con((ins _.RC:$src1), NonTiedIns),
274 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
275 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
276 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
277 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000278
Craig Topperaad5f112015-11-30 00:13:24 +0000279// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
280// operand differs from the output VT. This requires a bitconvert on
281// the preserved vector going into the vselect.
282multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
283 X86VectorVTInfo InVT,
284 dag Outs, dag NonTiedIns, string OpcodeStr,
285 string AttSrcAsm, string IntelSrcAsm,
286 dag RHS> :
287 AVX512_maskable_common<O, F, OutVT, Outs,
288 !con((ins InVT.RC:$src1), NonTiedIns),
289 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
290 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
291 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
292 (vselect InVT.KRCWM:$mask, RHS,
293 (bitconvert InVT.RC:$src1))>;
294
Igor Breger15820b02015-07-01 13:24:28 +0000295multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
296 dag Outs, dag NonTiedIns, string OpcodeStr,
297 string AttSrcAsm, string IntelSrcAsm,
298 dag RHS> :
299 AVX512_maskable_common<O, F, _, Outs,
300 !con((ins _.RC:$src1), NonTiedIns),
301 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
302 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
304 (X86select _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000305
Adam Nemet34801422014-10-08 23:25:39 +0000306multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
307 dag Outs, dag Ins,
308 string OpcodeStr,
309 string AttSrcAsm, string IntelSrcAsm,
310 list<dag> Pattern> :
311 AVX512_maskable_custom<O, F, Outs, Ins,
312 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
313 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000314 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000315 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000317
318// Instruction with mask that puts result in mask register,
319// like "compare" and "vptest"
320multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
321 dag Outs,
322 dag Ins, dag MaskingIns,
323 string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
325 list<dag> Pattern,
326 list<dag> MaskingPattern,
327 string Round = "",
328 InstrItinClass itin = NoItinerary> {
329 def NAME: AVX512<O, F, Outs, Ins,
330 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
331 "$dst "#Round#", "#IntelSrcAsm#"}",
332 Pattern, itin>;
333
334 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000335 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
336 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 MaskingPattern, itin>, EVEX_K;
338}
339
340multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs,
342 dag Ins, dag MaskingIns,
343 string OpcodeStr,
344 string AttSrcAsm, string IntelSrcAsm,
345 dag RHS, dag MaskingRHS,
346 string Round = "",
347 InstrItinClass itin = NoItinerary> :
348 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
349 AttSrcAsm, IntelSrcAsm,
350 [(set _.KRC:$dst, RHS)],
351 [(set _.KRC:$dst, MaskingRHS)],
352 Round, NoItinerary>;
353
354multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
355 dag Outs, dag Ins, string OpcodeStr,
356 string AttSrcAsm, string IntelSrcAsm,
357 dag RHS, string Round = "",
358 InstrItinClass itin = NoItinerary> :
359 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
360 !con((ins _.KRCWM:$mask), Ins),
361 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
362 (and _.KRCWM:$mask, RHS),
363 Round, itin>;
364
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000365multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
366 dag Outs, dag Ins, string OpcodeStr,
367 string AttSrcAsm, string IntelSrcAsm> :
368 AVX512_maskable_custom_cmp<O, F, Outs,
369 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
370 AttSrcAsm, IntelSrcAsm,
371 [],[],"", NoItinerary>;
372
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000373// Bitcasts between 512-bit vector types. Return the original type since
374// no instruction is needed for the conversion
375let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000376 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
379 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
380 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000381 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000382 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
383 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
384 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000385 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000387 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
388 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000390 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
391 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000392 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000393 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
394 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000395 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000396 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
397 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
398 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
403 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000407
408 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
409 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
410 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
414 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
419 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
424 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
429 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
434 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
438
439// Bitcasts between 256-bit vector types. Return the original type since
440// no instruction is needed for the conversion
441 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
442 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
443 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
447 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
452 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
457 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
462 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
467 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
471}
472
473//
474// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
475//
476
477let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
478 isPseudo = 1, Predicates = [HasAVX512] in {
479def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
480 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
481}
482
Craig Topperfb1746b2014-01-30 06:03:19 +0000483let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
485def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
486def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000487}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000488
489//===----------------------------------------------------------------------===//
490// AVX-512 - VECTOR INSERT
491//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
493 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000494 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000495 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
496 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
497 "vinsert" # From.EltTypeName # "x" # From.NumElts,
498 "$src3, $src2, $src1", "$src1, $src2, $src3",
499 (vinsert_insert:$src3 (To.VT To.RC:$src1),
500 (From.VT From.RC:$src2),
501 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502
Igor Breger0ede3cb2015-09-20 06:52:42 +0000503 let mayLoad = 1 in
504 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
505 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
506 "vinsert" # From.EltTypeName # "x" # From.NumElts,
507 "$src3, $src2, $src1", "$src1, $src2, $src3",
508 (vinsert_insert:$src3 (To.VT To.RC:$src1),
509 (From.VT (bitconvert (From.LdFrag addr:$src2))),
510 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
511 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000513}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
516 X86VectorVTInfo To, PatFrag vinsert_insert,
517 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
518 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000519 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000520 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
521 (To.VT (!cast<Instruction>(InstrStr#"rr")
522 To.RC:$src1, From.RC:$src2,
523 (INSERT_get_vinsert_imm To.RC:$ins)))>;
524
525 def : Pat<(vinsert_insert:$ins
526 (To.VT To.RC:$src1),
527 (From.VT (bitconvert (From.LdFrag addr:$src2))),
528 (iPTR imm)),
529 (To.VT (!cast<Instruction>(InstrStr#"rm")
530 To.RC:$src1, addr:$src2,
531 (INSERT_get_vinsert_imm To.RC:$ins)))>;
532 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000533}
534
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000535multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
536 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537
538 let Predicates = [HasVLX] in
539 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
540 X86VectorVTInfo< 4, EltVT32, VR128X>,
541 X86VectorVTInfo< 8, EltVT32, VR256X>,
542 vinsert128_insert>, EVEX_V256;
543
544 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000545 X86VectorVTInfo< 4, EltVT32, VR128X>,
546 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000547 vinsert128_insert>, EVEX_V512;
548
549 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000550 X86VectorVTInfo< 4, EltVT64, VR256X>,
551 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000552 vinsert256_insert>, VEX_W, EVEX_V512;
553
554 let Predicates = [HasVLX, HasDQI] in
555 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
556 X86VectorVTInfo< 2, EltVT64, VR128X>,
557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 vinsert128_insert>, VEX_W, EVEX_V256;
559
560 let Predicates = [HasDQI] in {
561 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
562 X86VectorVTInfo< 2, EltVT64, VR128X>,
563 X86VectorVTInfo< 8, EltVT64, VR512>,
564 vinsert128_insert>, VEX_W, EVEX_V512;
565
566 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
567 X86VectorVTInfo< 8, EltVT32, VR256X>,
568 X86VectorVTInfo<16, EltVT32, VR512>,
569 vinsert256_insert>, EVEX_V512;
570 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571}
572
Adam Nemet4e2ef472014-10-02 23:18:28 +0000573defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
574defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000575
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576// Codegen pattern with the alternative types,
577// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
578defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
580defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582
583defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
584 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
585defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587
588defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
589 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
590defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592
593// Codegen pattern with the alternative types insert VEC128 into VEC256
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598// Codegen pattern with the alternative types insert VEC128 into VEC512
599defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603// Codegen pattern with the alternative types insert VEC256 into VEC512
604defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
605 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609// vinsertps - insert f32 to XMM
610def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000611 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000612 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000613 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000614 EVEX_4V;
615def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000616 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000617 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000618 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000619 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
620 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
621
622//===----------------------------------------------------------------------===//
623// AVX-512 VECTOR EXTRACT
624//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000625
Igor Breger7f69a992015-09-10 12:54:54 +0000626multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
627 X86VectorVTInfo To> {
628 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000629 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000630 def NAME # To.NumElts:
631 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
632 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
633}
Renato Golindb7ea862015-09-09 19:44:40 +0000634
Igor Breger7f69a992015-09-10 12:54:54 +0000635multiclass vextract_for_size<int Opcode,
636 X86VectorVTInfo From, X86VectorVTInfo To,
637 PatFrag vextract_extract> :
638 vextract_for_size_first_position_lowering<From, To> {
639
640 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
641 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
642 // vextract_extract), we interesting only in patterns without mask,
643 // intrinsics pattern match generated bellow.
644 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
645 (ins From.RC:$src1, i32u8imm:$idx),
646 "vextract" # To.EltTypeName # "x" # To.NumElts,
647 "$idx, $src1", "$src1, $idx",
648 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
649 (iPTR imm)))]>,
650 AVX512AIi8Base, EVEX;
651 let mayStore = 1 in {
652 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
653 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
654 "vextract" # To.EltTypeName # "x" # To.NumElts #
655 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
656 []>, EVEX;
657
658 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
659 (ins To.MemOp:$dst, To.KRCWM:$mask,
660 From.RC:$src1, i32u8imm:$src2),
661 "vextract" # To.EltTypeName # "x" # To.NumElts #
662 "\t{$src2, $src1, $dst {${mask}}|"
663 "$dst {${mask}}, $src1, $src2}",
664 []>, EVEX_K, EVEX;
665 }//mayStore = 1
666 }
Renato Golindb7ea862015-09-09 19:44:40 +0000667
668 // Intrinsic call with masking.
669 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000670 "x" # To.NumElts # "_" # From.Size)
671 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
672 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
673 From.ZSuffix # "rrk")
674 To.RC:$src0,
675 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
676 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000677
678 // Intrinsic call with zero-masking.
679 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000680 "x" # To.NumElts # "_" # From.Size)
681 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
682 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
683 From.ZSuffix # "rrkz")
684 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
685 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000686
687 // Intrinsic call without masking.
688 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000689 "x" # To.NumElts # "_" # From.Size)
690 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
691 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
692 From.ZSuffix # "rr")
693 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000694}
695
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696// Codegen pattern for the alternative types
697multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
698 X86VectorVTInfo To, PatFrag vextract_extract,
699 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
700 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000701
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702 let Predicates = p in
703 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
704 (To.VT (!cast<Instruction>(InstrStr#"rr")
705 From.RC:$src1,
706 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000707}
708
709multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000710 ValueType EltVT64, int Opcode256> {
711 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000712 X86VectorVTInfo<16, EltVT32, VR512>,
713 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000715 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000717 X86VectorVTInfo< 8, EltVT64, VR512>,
718 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000719 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000720 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
721 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000722 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000723 X86VectorVTInfo< 8, EltVT32, VR256X>,
724 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000725 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 EVEX_V256, EVEX_CD8<32, CD8VT4>;
727 let Predicates = [HasVLX, HasDQI] in
728 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
729 X86VectorVTInfo< 4, EltVT64, VR256X>,
730 X86VectorVTInfo< 2, EltVT64, VR128X>,
731 vextract128_extract>,
732 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
733 let Predicates = [HasDQI] in {
734 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
735 X86VectorVTInfo< 8, EltVT64, VR512>,
736 X86VectorVTInfo< 2, EltVT64, VR128X>,
737 vextract128_extract>,
738 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
739 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
740 X86VectorVTInfo<16, EltVT32, VR512>,
741 X86VectorVTInfo< 8, EltVT32, VR256X>,
742 vextract256_extract>,
743 EVEX_V512, EVEX_CD8<32, CD8VT8>;
744 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000745}
746
Adam Nemet55536c62014-09-25 23:48:45 +0000747defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
748defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749
Igor Bregerdefab3c2015-10-08 12:55:01 +0000750// extract_subvector codegen patterns with the alternative types.
751// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
752defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756
757defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000758 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000759defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
761
762defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
763 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
764defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766
767// Codegen pattern with the alternative types extract VEC128 from VEC512
768defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772// Codegen pattern with the alternative types extract VEC256 from VEC512
773defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
774 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000778// A 128-bit subvector insert to the first 512-bit vector position
779// is a subregister copy that needs no instruction.
780def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
781 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
782 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
783 sub_ymm)>;
784def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
786 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
787 sub_ymm)>;
788def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
789 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
790 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
791 sub_ymm)>;
792def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
793 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
794 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
795 sub_ymm)>;
796
797def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
798 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
799def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
800 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
801def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
802 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
803def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
804 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregercbb95502015-10-18 09:56:39 +0000805def : Pat<(insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0)),
806 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
807def : Pat<(insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0)),
808 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809
810// vextractps - extract 32 bits from XMM
811def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000812 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000813 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
815 EVEX;
816
817def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000818 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000819 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000821 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822
823//===---------------------------------------------------------------------===//
824// AVX-512 BROADCAST
825//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000826
Igor Breger21296d22015-10-20 11:56:42 +0000827multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
828 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
829
830 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
831 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
832 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
833 T8PD, EVEX;
834 let mayLoad = 1 in
835 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
836 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
837 (DestInfo.VT (X86VBroadcast
838 (SrcInfo.ScalarLdFrag addr:$src)))>,
839 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000841
Igor Breger21296d22015-10-20 11:56:42 +0000842multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
843 AVX512VLVectorVTInfo _> {
844 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000845 EVEX_V512;
846
847 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000848 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
849 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850 }
851}
852
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000854 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
855 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000856 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000857 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
858 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000859 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860}
861
862let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000863 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
864 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000865}
866
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000868// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000869// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000870// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
871// representations of source
872multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
873 X86VectorVTInfo _, RegisterClass SrcRC_v,
874 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000875 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000876 (!cast<Instruction>(InstName##"r")
877 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
878
879 let AddedComplexity = 30 in {
880 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000881 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000882 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
883 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
884
885 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000886 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000887 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
888 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
889 }
890}
891
892defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
893 VR128X, FR32X>;
894defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
895 VR128X, FR64X>;
896
897let Predicates = [HasVLX] in {
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
899 v8f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
901 v4f32x_info, VR128X, FR32X>;
902 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
903 v4f64x_info, VR128X, FR64X>;
904}
905
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000909 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000914 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000915
Robert Khasanovcbc57032014-12-09 16:38:41 +0000916multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
917 RegisterClass SrcRC> {
918 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
919 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
920 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921}
922
Robert Khasanovcbc57032014-12-09 16:38:41 +0000923multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
924 RegisterClass SrcRC, Predicate prd> {
925 let Predicates = [prd] in
926 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
927 let Predicates = [prd, HasVLX] in {
928 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
929 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
930 }
931}
932
933defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
934 HasBWI>;
935defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
936 HasBWI>;
937defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
938 HasAVX512>;
939defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
940 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000941
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000943 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000944
945def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000946 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947
948def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952
Cameron McInally394d5572013-10-31 13:56:31 +0000953def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000955def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000956 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000957
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000958def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
959 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000960 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000961def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
962 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000964
Igor Breger21296d22015-10-20 11:56:42 +0000965// Provide aliases for broadcast from the same register class that
966// automatically does the extract.
967multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
968 X86VectorVTInfo SrcInfo> {
969 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
970 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
971 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
972}
973
974multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
975 AVX512VLVectorVTInfo _, Predicate prd> {
976 let Predicates = [prd] in {
977 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
978 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
979 EVEX_V512;
980 // Defined separately to avoid redefinition.
981 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
982 }
983 let Predicates = [prd, HasVLX] in {
984 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
985 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
986 EVEX_V256;
987 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
988 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000989 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990}
991
Igor Breger21296d22015-10-20 11:56:42 +0000992defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
993 avx512vl_i8_info, HasBWI>;
994defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
995 avx512vl_i16_info, HasBWI>;
996defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
997 avx512vl_i32_info, HasAVX512>;
998defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
999 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001000
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001001multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1002 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +00001003 let mayLoad = 1 in
1004 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1005 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1006 (_Dst.VT (X86SubVBroadcast
1007 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1008 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001009}
1010
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001011defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1012 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001013 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001014defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1015 v16f32_info, v4f32x_info>,
1016 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1017defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1018 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001019 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001020defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1021 v8f64_info, v4f64x_info>, VEX_W,
1022 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1023
1024let Predicates = [HasVLX] in {
1025defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1026 v8i32x_info, v4i32x_info>,
1027 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1028defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1029 v8f32x_info, v4f32x_info>,
1030 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1031}
1032let Predicates = [HasVLX, HasDQI] in {
1033defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1034 v4i64x_info, v2i64x_info>, VEX_W,
1035 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1036defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1037 v4f64x_info, v2f64x_info>, VEX_W,
1038 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1039}
1040let Predicates = [HasDQI] in {
1041defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1042 v8i64_info, v2i64x_info>, VEX_W,
1043 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1044defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1045 v16i32_info, v8i32x_info>,
1046 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1047defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1048 v8f64_info, v2f64x_info>, VEX_W,
1049 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1050defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1051 v16f32_info, v8f32x_info>,
1052 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1053}
Adam Nemet73f72e12014-06-27 00:43:38 +00001054
Igor Bregerfa798a92015-11-02 07:39:36 +00001055multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1056 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1057 SDNode OpNode = X86SubVBroadcast> {
1058
1059 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1060 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1061 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1062 T8PD, EVEX;
1063 let mayLoad = 1 in
1064 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1065 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1066 (_Dst.VT (OpNode
1067 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1068 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1069}
1070
1071multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1072 AVX512VLVectorVTInfo _> {
1073 let Predicates = [HasDQI] in
1074 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1075 EVEX_V512;
1076 let Predicates = [HasDQI, HasVLX] in
1077 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1078 EVEX_V256;
1079}
1080
1081multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1082 AVX512VLVectorVTInfo _> :
1083 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1084
1085 let Predicates = [HasDQI, HasVLX] in
1086 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1087 X86SubV32x2Broadcast>, EVEX_V128;
1088}
1089
1090defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1091 avx512vl_i32_info>;
1092defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1093 avx512vl_f32_info>;
1094
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001095def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001096 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001097def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1098 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1099
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001100def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001101 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001102def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1103 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001104
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001105// Provide fallback in case the load node that is used in the patterns above
1106// is used by additional users, which prevents the pattern selection.
1107def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001108 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001110 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111
1112
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113//===----------------------------------------------------------------------===//
1114// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1115//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001116multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1117 X86VectorVTInfo _, RegisterClass KRC> {
1118 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001119 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001120 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121}
1122
Asaf Badouh0d957b82015-11-18 09:42:45 +00001123multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1124 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1125 let Predicates = [HasCDI] in
1126 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1127 let Predicates = [HasCDI, HasVLX] in {
1128 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1129 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1130 }
1131}
1132
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001133defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001134 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001135defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001136 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137
1138//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001139// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001140multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001141 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001142let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001143 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001144 (ins _.RC:$src2, _.RC:$src3),
1145 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001146 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001147 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001148
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001150 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001151 (ins _.RC:$src2, _.MemOp:$src3),
1152 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001153 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001154 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1155 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156 }
1157}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001158multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001159 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001160 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001161 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001162 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1163 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1164 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001165 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001166 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001167 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001168}
1169
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001170multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001171 AVX512VLVectorVTInfo VTInfo,
1172 AVX512VLVectorVTInfo ShuffleMask> {
1173 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1174 ShuffleMask.info512>,
1175 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1176 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001177 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001178 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1179 ShuffleMask.info128>,
1180 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1181 ShuffleMask.info128>, EVEX_V128;
1182 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1183 ShuffleMask.info256>,
1184 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1185 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001186 }
1187}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001188
1189multiclass avx512_perm_i_sizes_w<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001190 AVX512VLVectorVTInfo VTInfo,
1191 AVX512VLVectorVTInfo Idx> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001192 let Predicates = [HasBWI] in
Craig Topperaad5f112015-11-30 00:13:24 +00001193 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1194 Idx.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001195 let Predicates = [HasBWI, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001196 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1197 Idx.info128>, EVEX_V128;
1198 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1199 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001200 }
1201}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001202
Craig Topperaad5f112015-11-30 00:13:24 +00001203defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1204 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1205defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1206 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1207defm VPERMI2W : avx512_perm_i_sizes_w<0x75, "vpermi2w",
1208 avx512vl_i16_info, avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
1209defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1210 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1211defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1212 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001213
Craig Topperaad5f112015-11-30 00:13:24 +00001214// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001215multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001216 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001217let Constraints = "$src1 = $dst" in {
1218 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1219 (ins IdxVT.RC:$src2, _.RC:$src3),
1220 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001221 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001222 AVX5128IBase;
1223
1224 let mayLoad = 1 in
1225 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1226 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1227 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001228 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 (bitconvert (_.LdFrag addr:$src3))))>,
1230 EVEX_4V, AVX5128IBase;
1231 }
1232}
1233multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001234 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 let mayLoad = 1, Constraints = "$src1 = $dst" in
1236 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1237 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1238 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1239 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001240 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001241 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1242 AVX5128IBase, EVEX_4V, EVEX_B;
1243}
1244
1245multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001246 AVX512VLVectorVTInfo VTInfo,
1247 AVX512VLVectorVTInfo ShuffleMask> {
1248 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001249 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001250 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001251 ShuffleMask.info512>, EVEX_V512;
1252 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001253 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001254 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001255 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001256 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001257 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001258 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001259 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1260 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001261 }
1262}
1263
1264multiclass avx512_perm_t_sizes_w<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001265 AVX512VLVectorVTInfo VTInfo,
1266 AVX512VLVectorVTInfo Idx> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001267 let Predicates = [HasBWI] in
Craig Toppera47576f2015-11-26 20:21:29 +00001268 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1269 Idx.info512>, EVEX_V512;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 let Predicates = [HasBWI, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001271 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1272 Idx.info128>, EVEX_V128;
1273 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1274 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001275 }
1276}
1277
Craig Toppera47576f2015-11-26 20:21:29 +00001278defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001279 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001280defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001281 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001282defm VPERMT2W : avx512_perm_t_sizes_w<0x7D, "vpermt2w",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 avx512vl_i16_info, avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001284defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001286defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001287 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001288
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001289//===----------------------------------------------------------------------===//
1290// AVX-512 - BLEND using mask
1291//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001292multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1293 let ExeDomain = _.ExeDomain in {
1294 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1295 (ins _.RC:$src1, _.RC:$src2),
1296 !strconcat(OpcodeStr,
1297 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1298 []>, EVEX_4V;
1299 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1300 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001301 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001302 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001303 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1304 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1305 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1306 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1307 !strconcat(OpcodeStr,
1308 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1309 []>, EVEX_4V, EVEX_KZ;
1310 let mayLoad = 1 in {
1311 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1312 (ins _.RC:$src1, _.MemOp:$src2),
1313 !strconcat(OpcodeStr,
1314 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1315 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1316 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1317 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001318 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001319 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001320 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1321 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1322 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1323 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1324 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1325 !strconcat(OpcodeStr,
1326 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1327 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1328 }
1329 }
1330}
1331multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1332
1333 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1334 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1335 !strconcat(OpcodeStr,
1336 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1337 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1338 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1339 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001340 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001341
1342 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1343 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1344 !strconcat(OpcodeStr,
1345 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1346 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001347 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001348
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001349}
1350
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001351multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1352 AVX512VLVectorVTInfo VTInfo> {
1353 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1354 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001356 let Predicates = [HasVLX] in {
1357 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1358 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1359 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1360 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1361 }
1362}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001363
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1365 AVX512VLVectorVTInfo VTInfo> {
1366 let Predicates = [HasBWI] in
1367 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001368
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001369 let Predicates = [HasBWI, HasVLX] in {
1370 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1371 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1372 }
1373}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001376defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1377defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1378defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1379defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1380defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1381defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001382
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001383
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001384let Predicates = [HasAVX512] in {
1385def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1386 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001387 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001388 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001389 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1390 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1391
1392def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1393 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001394 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001395 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001396 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1397 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1398}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001399//===----------------------------------------------------------------------===//
1400// Compare Instructions
1401//===----------------------------------------------------------------------===//
1402
1403// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001404
1405multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1406
1407 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1408 (outs _.KRC:$dst),
1409 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1410 "vcmp${cc}"#_.Suffix,
1411 "$src2, $src1", "$src1, $src2",
1412 (OpNode (_.VT _.RC:$src1),
1413 (_.VT _.RC:$src2),
1414 imm:$cc)>, EVEX_4V;
1415 let mayLoad = 1 in
1416 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1417 (outs _.KRC:$dst),
1418 (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1419 "vcmp${cc}"#_.Suffix,
1420 "$src2, $src1", "$src1, $src2",
1421 (OpNode (_.VT _.RC:$src1),
1422 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1423 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1424
1425 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1426 (outs _.KRC:$dst),
1427 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1428 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001429 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001430 (OpNodeRnd (_.VT _.RC:$src1),
1431 (_.VT _.RC:$src2),
1432 imm:$cc,
1433 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1434 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001435 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001436 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1437 (outs VK1:$dst),
1438 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1439 "vcmp"#_.Suffix,
1440 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1441 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1442 (outs _.KRC:$dst),
1443 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1444 "vcmp"#_.Suffix,
1445 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1446 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1447
1448 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1449 (outs _.KRC:$dst),
1450 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1451 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001452 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001453 EVEX_4V, EVEX_B;
1454 }// let isAsmParserOnly = 1, hasSideEffects = 0
1455
1456 let isCodeGenOnly = 1 in {
1457 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1458 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1459 !strconcat("vcmp${cc}", _.Suffix,
1460 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1461 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1462 _.FRC:$src2,
1463 imm:$cc))],
1464 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001465 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001466 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1467 (outs _.KRC:$dst),
1468 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1469 !strconcat("vcmp${cc}", _.Suffix,
1470 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1471 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1472 (_.ScalarLdFrag addr:$src2),
1473 imm:$cc))],
1474 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001475 }
1476}
1477
1478let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001479 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1480 AVX512XSIi8Base;
1481 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1482 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001483}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001485multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1486 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001487 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001488 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1489 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1490 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001491 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001492 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001494 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1495 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1496 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1497 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001499 def rrk : AVX512BI<opc, MRMSrcReg,
1500 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1501 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1502 "$dst {${mask}}, $src1, $src2}"),
1503 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1504 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1505 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1506 let mayLoad = 1 in
1507 def rmk : AVX512BI<opc, MRMSrcMem,
1508 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1509 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1510 "$dst {${mask}}, $src1, $src2}"),
1511 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1512 (OpNode (_.VT _.RC:$src1),
1513 (_.VT (bitconvert
1514 (_.LdFrag addr:$src2))))))],
1515 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001516}
1517
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001518multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001519 X86VectorVTInfo _> :
1520 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001521 let mayLoad = 1 in {
1522 def rmb : AVX512BI<opc, MRMSrcMem,
1523 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1524 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1525 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1526 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1527 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1528 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1529 def rmbk : AVX512BI<opc, MRMSrcMem,
1530 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1531 _.ScalarMemOp:$src2),
1532 !strconcat(OpcodeStr,
1533 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1534 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1535 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1536 (OpNode (_.VT _.RC:$src1),
1537 (X86VBroadcast
1538 (_.ScalarLdFrag addr:$src2)))))],
1539 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1540 }
1541}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001542
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001543multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1544 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1545 let Predicates = [prd] in
1546 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1547 EVEX_V512;
1548
1549 let Predicates = [prd, HasVLX] in {
1550 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1551 EVEX_V256;
1552 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1553 EVEX_V128;
1554 }
1555}
1556
1557multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1558 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1559 Predicate prd> {
1560 let Predicates = [prd] in
1561 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1562 EVEX_V512;
1563
1564 let Predicates = [prd, HasVLX] in {
1565 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1566 EVEX_V256;
1567 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1568 EVEX_V128;
1569 }
1570}
1571
1572defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1573 avx512vl_i8_info, HasBWI>,
1574 EVEX_CD8<8, CD8VF>;
1575
1576defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1577 avx512vl_i16_info, HasBWI>,
1578 EVEX_CD8<16, CD8VF>;
1579
Robert Khasanovf70f7982014-09-18 14:06:55 +00001580defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001581 avx512vl_i32_info, HasAVX512>,
1582 EVEX_CD8<32, CD8VF>;
1583
Robert Khasanovf70f7982014-09-18 14:06:55 +00001584defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001585 avx512vl_i64_info, HasAVX512>,
1586 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1587
1588defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1589 avx512vl_i8_info, HasBWI>,
1590 EVEX_CD8<8, CD8VF>;
1591
1592defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1593 avx512vl_i16_info, HasBWI>,
1594 EVEX_CD8<16, CD8VF>;
1595
Robert Khasanovf70f7982014-09-18 14:06:55 +00001596defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001597 avx512vl_i32_info, HasAVX512>,
1598 EVEX_CD8<32, CD8VF>;
1599
Robert Khasanovf70f7982014-09-18 14:06:55 +00001600defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 avx512vl_i64_info, HasAVX512>,
1602 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603
1604def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001605 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1607 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1608
1609def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001610 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1612 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1613
Robert Khasanov29e3b962014-08-27 09:34:37 +00001614multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1615 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001616 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001617 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001618 !strconcat("vpcmp${cc}", Suffix,
1619 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001620 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1621 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001622 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001623 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001625 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001626 !strconcat("vpcmp${cc}", Suffix,
1627 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1629 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001630 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1632 def rrik : AVX512AIi8<opc, MRMSrcReg,
1633 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001634 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001635 !strconcat("vpcmp${cc}", Suffix,
1636 "\t{$src2, $src1, $dst {${mask}}|",
1637 "$dst {${mask}}, $src1, $src2}"),
1638 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1639 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001640 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001641 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1642 let mayLoad = 1 in
1643 def rmik : AVX512AIi8<opc, MRMSrcMem,
1644 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001645 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001646 !strconcat("vpcmp${cc}", Suffix,
1647 "\t{$src2, $src1, $dst {${mask}}|",
1648 "$dst {${mask}}, $src1, $src2}"),
1649 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1650 (OpNode (_.VT _.RC:$src1),
1651 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001652 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001653 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1654
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001655 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001656 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001657 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001658 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001659 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1660 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001661 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001662 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001663 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001664 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001665 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1666 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001667 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001668 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1669 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001670 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001671 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001672 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1673 "$dst {${mask}}, $src1, $src2, $cc}"),
1674 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001675 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001678 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001679 !strconcat("vpcmp", Suffix,
1680 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001682 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001683 }
1684}
1685
Robert Khasanov29e3b962014-08-27 09:34:37 +00001686multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001687 X86VectorVTInfo _> :
1688 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001689 def rmib : AVX512AIi8<opc, MRMSrcMem,
1690 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001691 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001692 !strconcat("vpcmp${cc}", Suffix,
1693 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1694 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1695 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1696 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001697 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001698 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1699 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1700 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001701 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001702 !strconcat("vpcmp${cc}", Suffix,
1703 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1704 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1705 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1706 (OpNode (_.VT _.RC:$src1),
1707 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001708 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710
Robert Khasanov29e3b962014-08-27 09:34:37 +00001711 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001712 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001713 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1714 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001715 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001716 !strconcat("vpcmp", Suffix,
1717 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1718 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1719 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1720 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1721 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001722 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001723 !strconcat("vpcmp", Suffix,
1724 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1725 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1726 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1727 }
1728}
1729
1730multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1731 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1732 let Predicates = [prd] in
1733 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1734
1735 let Predicates = [prd, HasVLX] in {
1736 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1737 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1738 }
1739}
1740
1741multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1742 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1743 let Predicates = [prd] in
1744 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1745 EVEX_V512;
1746
1747 let Predicates = [prd, HasVLX] in {
1748 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1749 EVEX_V256;
1750 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1751 EVEX_V128;
1752 }
1753}
1754
1755defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1756 HasBWI>, EVEX_CD8<8, CD8VF>;
1757defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1758 HasBWI>, EVEX_CD8<8, CD8VF>;
1759
1760defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1761 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1762defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1763 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1764
Robert Khasanovf70f7982014-09-18 14:06:55 +00001765defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001766 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001767defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001768 HasAVX512>, EVEX_CD8<32, CD8VF>;
1769
Robert Khasanovf70f7982014-09-18 14:06:55 +00001770defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001771 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001772defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001773 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001774
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001775multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001776
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001777 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1778 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1779 "vcmp${cc}"#_.Suffix,
1780 "$src2, $src1", "$src1, $src2",
1781 (X86cmpm (_.VT _.RC:$src1),
1782 (_.VT _.RC:$src2),
1783 imm:$cc)>;
1784
1785 let mayLoad = 1 in {
1786 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1787 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1788 "vcmp${cc}"#_.Suffix,
1789 "$src2, $src1", "$src1, $src2",
1790 (X86cmpm (_.VT _.RC:$src1),
1791 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1792 imm:$cc)>;
1793
1794 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1795 (outs _.KRC:$dst),
1796 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1797 "vcmp${cc}"#_.Suffix,
1798 "${src2}"##_.BroadcastStr##", $src1",
1799 "$src1, ${src2}"##_.BroadcastStr,
1800 (X86cmpm (_.VT _.RC:$src1),
1801 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1802 imm:$cc)>,EVEX_B;
1803 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001804 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001805 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001806 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1807 (outs _.KRC:$dst),
1808 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1809 "vcmp"#_.Suffix,
1810 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1811
1812 let mayLoad = 1 in {
1813 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1814 (outs _.KRC:$dst),
1815 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1816 "vcmp"#_.Suffix,
1817 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1818
1819 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1820 (outs _.KRC:$dst),
1821 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1822 "vcmp"#_.Suffix,
1823 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1824 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1825 }
1826 }
1827}
1828
1829multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1830 // comparison code form (VCMP[EQ/LT/LE/...]
1831 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1832 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1833 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001834 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001835 (X86cmpmRnd (_.VT _.RC:$src1),
1836 (_.VT _.RC:$src2),
1837 imm:$cc,
1838 (i32 FROUND_NO_EXC))>, EVEX_B;
1839
1840 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1841 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1842 (outs _.KRC:$dst),
1843 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1844 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001845 "$cc, {sae}, $src2, $src1",
1846 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001847 }
1848}
1849
1850multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1851 let Predicates = [HasAVX512] in {
1852 defm Z : avx512_vcmp_common<_.info512>,
1853 avx512_vcmp_sae<_.info512>, EVEX_V512;
1854
1855 }
1856 let Predicates = [HasAVX512,HasVLX] in {
1857 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1858 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001859 }
1860}
1861
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001862defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1863 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1864defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1865 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001866
1867def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1868 (COPY_TO_REGCLASS (VCMPPSZrri
1869 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1870 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1871 imm:$cc), VK8)>;
1872def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1873 (COPY_TO_REGCLASS (VPCMPDZrri
1874 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1875 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1876 imm:$cc), VK8)>;
1877def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1878 (COPY_TO_REGCLASS (VPCMPUDZrri
1879 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1880 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1881 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001882
Asaf Badouh572bbce2015-09-20 08:46:07 +00001883// ----------------------------------------------------------------
1884// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001885//handle fpclass instruction mask = op(reg_scalar,imm)
1886// op(mem_scalar,imm)
1887multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1888 X86VectorVTInfo _, Predicate prd> {
1889 let Predicates = [prd] in {
1890 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1891 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001892 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001893 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1894 (i32 imm:$src2)))], NoItinerary>;
1895 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1896 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1897 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001898 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001899 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1900 (OpNode (_.VT _.RC:$src1),
1901 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1902 let mayLoad = 1, AddedComplexity = 20 in {
1903 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1904 (ins _.MemOp:$src1, i32u8imm:$src2),
1905 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001906 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001907 [(set _.KRC:$dst,
1908 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1909 (i32 imm:$src2)))], NoItinerary>;
1910 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1911 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1912 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001913 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001914 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1915 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1916 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1917 }
1918 }
1919}
1920
Asaf Badouh572bbce2015-09-20 08:46:07 +00001921//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1922// fpclass(reg_vec, mem_vec, imm)
1923// fpclass(reg_vec, broadcast(eltVt), imm)
1924multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1925 X86VectorVTInfo _, string mem, string broadcast>{
1926 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1927 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001928 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001929 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1930 (i32 imm:$src2)))], NoItinerary>;
1931 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1932 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1933 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001934 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001935 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1936 (OpNode (_.VT _.RC:$src1),
1937 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1938 let mayLoad = 1 in {
1939 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1940 (ins _.MemOp:$src1, i32u8imm:$src2),
1941 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001942 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001943 [(set _.KRC:$dst,(OpNode
1944 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1945 (i32 imm:$src2)))], NoItinerary>;
1946 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1947 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1948 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001949 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001950 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1951 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1952 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1953 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1954 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1955 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001956 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001957 ##_.BroadcastStr##", $src2}",
1958 [(set _.KRC:$dst,(OpNode
1959 (_.VT (X86VBroadcast
1960 (_.ScalarLdFrag addr:$src1))),
1961 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1962 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1963 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1964 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001965 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001966 _.BroadcastStr##", $src2}",
1967 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1968 (_.VT (X86VBroadcast
1969 (_.ScalarLdFrag addr:$src1))),
1970 (i32 imm:$src2))))], NoItinerary>,
1971 EVEX_B, EVEX_K;
1972 }
1973}
1974
Asaf Badouh572bbce2015-09-20 08:46:07 +00001975multiclass avx512_vector_fpclass_all<string OpcodeStr,
1976 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1977 string broadcast>{
1978 let Predicates = [prd] in {
1979 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1980 broadcast>, EVEX_V512;
1981 }
1982 let Predicates = [prd, HasVLX] in {
1983 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1984 broadcast>, EVEX_V128;
1985 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1986 broadcast>, EVEX_V256;
1987 }
1988}
1989
1990multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001991 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00001992 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001993 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001994 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001995 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1996 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1997 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1998 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1999 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002000}
2001
Asaf Badouh696e8e02015-10-18 11:04:38 +00002002defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2003 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002004
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002005//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006// Mask register copy, including
2007// - copy between mask registers
2008// - load/store mask registers
2009// - copy from GPR to mask register and vice versa
2010//
2011multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2012 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002013 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002014 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002015 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002016 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002017 let mayLoad = 1 in
2018 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002019 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002020 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002021 let mayStore = 1 in
2022 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002023 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2024 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 }
2026}
2027
2028multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2029 string OpcodeStr,
2030 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002031 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002033 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002034 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002035 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002036 }
2037}
2038
Robert Khasanov74acbb72014-07-23 14:49:42 +00002039let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002040 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002041 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2042 VEX, PD;
2043
2044let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002045 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002046 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002047 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002048
2049let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002050 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2051 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002052 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2053 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002054}
2055
Robert Khasanov74acbb72014-07-23 14:49:42 +00002056let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002057 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2058 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002059 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2060 VEX, XD, VEX_W;
2061}
2062
2063// GR from/to mask register
2064let Predicates = [HasDQI] in {
2065 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2066 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2067 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2068 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2069}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002071 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2072 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2073 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2074 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002075}
2076let Predicates = [HasBWI] in {
2077 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2078 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2079}
2080let Predicates = [HasBWI] in {
2081 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2082 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2083}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084
Robert Khasanov74acbb72014-07-23 14:49:42 +00002085// Load/store kreg
2086let Predicates = [HasDQI] in {
2087 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2088 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002089 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2090 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002091
2092 def : Pat<(store VK4:$src, addr:$dst),
2093 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2094 def : Pat<(store VK2:$src, addr:$dst),
2095 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002096}
2097let Predicates = [HasAVX512, NoDQI] in {
2098 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2099 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2100 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2101 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002102}
2103let Predicates = [HasAVX512] in {
2104 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002106 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002107 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2108 (MOV8rm addr:$src), sub_8bit)),
2109 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002110 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2111 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002112}
2113let Predicates = [HasBWI] in {
2114 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2115 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002116 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2117 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002118}
2119let Predicates = [HasBWI] in {
2120 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2121 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002122 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2123 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002124}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002125
Robert Khasanov74acbb72014-07-23 14:49:42 +00002126let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002127 def : Pat<(i1 (trunc (i64 GR64:$src))),
2128 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2129 (i32 1))), VK1)>;
2130
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002131 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002132 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002133
2134 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002135 (COPY_TO_REGCLASS
2136 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2137 VK1)>;
2138 def : Pat<(i1 (trunc (i16 GR16:$src))),
2139 (COPY_TO_REGCLASS
2140 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2141 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002142
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002143 def : Pat<(i32 (zext VK1:$src)),
2144 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002145 def : Pat<(i32 (anyext VK1:$src)),
2146 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002147
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002148 def : Pat<(i8 (zext VK1:$src)),
2149 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002150 (AND32ri (KMOVWrk
2151 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002152 def : Pat<(i8 (anyext VK1:$src)),
2153 (EXTRACT_SUBREG
2154 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2155
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002156 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002157 (AND64ri8 (SUBREG_TO_REG (i64 0),
2158 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002159 def : Pat<(i16 (zext VK1:$src)),
2160 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002161 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2162 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002163}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002164def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2165 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2166def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2167 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2168def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2169 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2170def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2171 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2172def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2173 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2174def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2175 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002176
2177
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002178// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002179let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002180 // GR from/to 8-bit mask without native support
2181 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2182 (COPY_TO_REGCLASS
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002183 (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002184 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2185 (EXTRACT_SUBREG
2186 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2187 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002188}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002189
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002190let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002191 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002192 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002193 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002194 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002195}
2196let Predicates = [HasBWI] in {
2197 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2198 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2199 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2200 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002201}
2202
2203// Mask unary operation
2204// - KNOT
2205multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002206 RegisterClass KRC, SDPatternOperator OpNode,
2207 Predicate prd> {
2208 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002210 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002211 [(set KRC:$dst, (OpNode KRC:$src))]>;
2212}
2213
Robert Khasanov74acbb72014-07-23 14:49:42 +00002214multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2215 SDPatternOperator OpNode> {
2216 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2217 HasDQI>, VEX, PD;
2218 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2219 HasAVX512>, VEX, PS;
2220 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2221 HasBWI>, VEX, PD, VEX_W;
2222 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2223 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002224}
2225
Robert Khasanov74acbb72014-07-23 14:49:42 +00002226defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002228multiclass avx512_mask_unop_int<string IntName, string InstName> {
2229 let Predicates = [HasAVX512] in
2230 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2231 (i16 GR16:$src)),
2232 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2233 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2234}
2235defm : avx512_mask_unop_int<"knot", "KNOT">;
2236
Robert Khasanov74acbb72014-07-23 14:49:42 +00002237let Predicates = [HasDQI] in
2238def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2239let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002241let Predicates = [HasBWI] in
2242def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2243let Predicates = [HasBWI] in
2244def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2245
2246// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002247let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002248def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2249 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002250def : Pat<(not VK8:$src),
2251 (COPY_TO_REGCLASS
2252 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002253}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002254def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2255 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2256def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2257 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258
2259// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002260// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002261multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002262 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002263 Predicate prd, bit IsCommutable> {
2264 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002265 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2266 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002267 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2269}
2270
Robert Khasanov595683d2014-07-28 13:46:45 +00002271multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002272 SDPatternOperator OpNode, bit IsCommutable,
2273 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002274 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002275 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002276 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002277 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002278 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002279 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002280 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002281 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282}
2283
2284def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2285def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2286
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002287defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2288defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2289defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2290defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2291defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002292defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002293
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002294multiclass avx512_mask_binop_int<string IntName, string InstName> {
2295 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002296 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2297 (i16 GR16:$src1), (i16 GR16:$src2)),
2298 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2299 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2300 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002301}
2302
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303defm : avx512_mask_binop_int<"kand", "KAND">;
2304defm : avx512_mask_binop_int<"kandn", "KANDN">;
2305defm : avx512_mask_binop_int<"kor", "KOR">;
2306defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2307defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002308
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002310 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2311 // for the DQI set, this type is legal and KxxxB instruction is used
2312 let Predicates = [NoDQI] in
2313 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2314 (COPY_TO_REGCLASS
2315 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2316 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2317
2318 // All types smaller than 8 bits require conversion anyway
2319 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2320 (COPY_TO_REGCLASS (Inst
2321 (COPY_TO_REGCLASS VK1:$src1, VK16),
2322 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2323 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2324 (COPY_TO_REGCLASS (Inst
2325 (COPY_TO_REGCLASS VK2:$src1, VK16),
2326 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2327 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2328 (COPY_TO_REGCLASS (Inst
2329 (COPY_TO_REGCLASS VK4:$src1, VK16),
2330 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331}
2332
2333defm : avx512_binop_pat<and, KANDWrr>;
2334defm : avx512_binop_pat<andn, KANDNWrr>;
2335defm : avx512_binop_pat<or, KORWrr>;
2336defm : avx512_binop_pat<xnor, KXNORWrr>;
2337defm : avx512_binop_pat<xor, KXORWrr>;
2338
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002339def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2340 (KXNORWrr VK16:$src1, VK16:$src2)>;
2341def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002342 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002343def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002344 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002345def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002346 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002347
2348let Predicates = [NoDQI] in
2349def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2350 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2351 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2352
2353def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2354 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2355 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2356
2357def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2358 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2359 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2360
2361def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2362 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2363 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2364
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002365// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002366multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2367 RegisterClass KRCSrc, Predicate prd> {
2368 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002369 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002370 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2371 (ins KRC:$src1, KRC:$src2),
2372 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2373 VEX_4V, VEX_L;
2374
2375 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2376 (!cast<Instruction>(NAME##rr)
2377 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2378 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2379 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380}
2381
Igor Bregera54a1a82015-09-08 13:10:00 +00002382defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2383defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2384defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386// Mask bit testing
2387multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002388 SDNode OpNode, Predicate prd> {
2389 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002391 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002392 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2393}
2394
Igor Breger5ea0a6812015-08-31 13:30:19 +00002395multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2396 Predicate prdW = HasAVX512> {
2397 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2398 VEX, PD;
2399 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2400 VEX, PS;
2401 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2402 VEX, PS, VEX_W;
2403 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2404 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002405}
2406
2407defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002408defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002409
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410// Mask shift
2411multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2412 SDNode OpNode> {
2413 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002414 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002416 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2418}
2419
2420multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2421 SDNode OpNode> {
2422 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002423 VEX, TAPD, VEX_W;
2424 let Predicates = [HasDQI] in
2425 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2426 VEX, TAPD;
2427 let Predicates = [HasBWI] in {
2428 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2429 VEX, TAPD, VEX_W;
2430 let Predicates = [HasDQI] in
2431 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2432 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002433 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002434}
2435
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002436defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2437defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438
2439// Mask setting all 0s or 1s
2440multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2441 let Predicates = [HasAVX512] in
2442 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2443 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2444 [(set KRC:$dst, (VT Val))]>;
2445}
2446
2447multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002448 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002450 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2451 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452}
2453
2454defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2455defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2456
2457// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2458let Predicates = [HasAVX512] in {
2459 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2460 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002461 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2462 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002463 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002464 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2465 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466}
2467def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2468 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2469
2470def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2471 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2472
2473def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2474 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2475
Igor Breger3ab6f172015-12-07 13:25:18 +00002476def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2477 (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>;
2478
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002479def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2480 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
2481
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002482def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2483 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2484
2485def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2486 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2487
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002488def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2489 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002490
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002491def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2492 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2493
2494def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2495 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2496
2497def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2498 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2499def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2500 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2501
2502def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2503 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2504def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2505 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2506def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2507 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2508def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2509 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2510
2511def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2512 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2513def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2514 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2515def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2516 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2517def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2518 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2519def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2520 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2521
Robert Khasanov5aa44452014-09-30 11:41:54 +00002522
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002523def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002524 (v8i1 (COPY_TO_REGCLASS
2525 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2526 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002527
2528def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002529 (v8i1 (COPY_TO_REGCLASS
2530 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2531 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002532
2533def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2534 (v4i1 (COPY_TO_REGCLASS
2535 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2536 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2537
2538def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2539 (v4i1 (COPY_TO_REGCLASS
2540 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2541 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2542
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543//===----------------------------------------------------------------------===//
2544// AVX-512 - Aligned and unaligned load and store
2545//
2546
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002547
2548multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002549 PatFrag ld_frag, PatFrag mload,
2550 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002551 let hasSideEffects = 0 in {
2552 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002553 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002554 _.ExeDomain>, EVEX;
2555 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2556 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002557 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002558 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2559 EVEX, EVEX_KZ;
2560
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002561 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2562 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002563 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002564 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002565 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2566 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002567
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002568 let Constraints = "$src0 = $dst" in {
2569 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2570 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2571 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2572 "${dst} {${mask}}, $src1}"),
2573 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2574 (_.VT _.RC:$src1),
2575 (_.VT _.RC:$src0))))], _.ExeDomain>,
2576 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002577 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002578 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2579 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002580 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2581 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002582 [(set _.RC:$dst, (_.VT
2583 (vselect _.KRCWM:$mask,
2584 (_.VT (bitconvert (ld_frag addr:$src1))),
2585 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002586 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002587 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2589 (ins _.KRCWM:$mask, _.MemOp:$src),
2590 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2591 "${dst} {${mask}} {z}, $src}",
2592 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2593 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2594 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002595 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002596 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2597 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2598
2599 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2600 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2601
2602 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2603 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2604 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605}
2606
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002607multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2608 AVX512VLVectorVTInfo _,
2609 Predicate prd,
2610 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002611 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002612 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002613 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002614
2615 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002617 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002619 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002620 }
2621}
2622
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002623multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2624 AVX512VLVectorVTInfo _,
2625 Predicate prd,
2626 bit IsReMaterializable = 1> {
2627 let Predicates = [prd] in
2628 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002629 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002630
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 let Predicates = [prd, HasVLX] in {
2632 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002633 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002634 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002635 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002636 }
2637}
2638
2639multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002640 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002641
2642 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2643 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2644 [], _.ExeDomain>, EVEX;
2645 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2646 (ins _.KRCWM:$mask, _.RC:$src),
2647 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2648 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002649 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002650 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002651 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002652 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002653 "${dst} {${mask}} {z}, $src}",
2654 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002655
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002656 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002657 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002658 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002660 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2662 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2663 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002664 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002665
2666 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2667 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2668 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002669}
2670
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002671
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2673 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002674 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002675 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2676 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002677
2678 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2680 masked_store_unaligned>, EVEX_V256;
2681 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2682 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002683 }
2684}
2685
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2687 AVX512VLVectorVTInfo _, Predicate prd> {
2688 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002689 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2690 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691
2692 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002693 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2694 masked_store_aligned256>, EVEX_V256;
2695 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2696 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 }
2698}
2699
2700defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2701 HasAVX512>,
2702 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2703 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2704
2705defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2706 HasAVX512>,
2707 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2708 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2709
2710defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2711 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002712 PS, EVEX_CD8<32, CD8VF>;
2713
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002714defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2715 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2716 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002717
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002718def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002719 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002720 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002721
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002722def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2723 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2724 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002725
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002726def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2727 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2728 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2729
2730def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2731 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2732 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2733
2734def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2735 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2736 (VMOVAPDZrm addr:$ptr)>;
2737
2738def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2739 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2740 (VMOVAPSZrm addr:$ptr)>;
2741
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002742def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2743 GR16:$mask),
2744 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2745 VR512:$src)>;
2746def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2747 GR8:$mask),
2748 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2749 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002750
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002751def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2752 GR16:$mask),
2753 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2754 VR512:$src)>;
2755def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2756 GR8:$mask),
2757 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2758 VR512:$src)>;
2759
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002760defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2761 HasAVX512>,
2762 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2763 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002764
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002765defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2766 HasAVX512>,
2767 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2768 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002770defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2771 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002772 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2773
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2775 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002776 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2777
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2779 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002780 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2781
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002782defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2783 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002784 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002785
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002786def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2787 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002788 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002789
2790def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002791 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2792 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002793
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002794def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002795 GR16:$mask),
2796 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002797 VR512:$src)>;
2798def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002799 GR8:$mask),
2800 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002801 VR512:$src)>;
2802
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002804def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002805 (bc_v8i64 (v16i32 immAllZerosV)))),
2806 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002807
2808def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002809 (v8i64 VR512:$src))),
2810 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002811 VK8), VR512:$src)>;
2812
2813def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2814 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002815 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002816
2817def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002818 (v16i32 VR512:$src))),
2819 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002821
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822// Move Int Doubleword to Packed Double Int
2823//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002824def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002825 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826 [(set VR128X:$dst,
2827 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002828 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002829def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002830 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002831 [(set VR128X:$dst,
2832 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002833 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002834def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002835 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836 [(set VR128X:$dst,
2837 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002838 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002839let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2840def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2841 (ins i64mem:$src),
2842 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002843 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002844let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002845def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002846 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002847 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002849def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002850 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002851 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002853def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002854 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002855 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002856 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2857 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002858}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859
2860// Move Int Doubleword to Single Scalar
2861//
Craig Topper88adf2a2013-10-12 05:41:08 +00002862let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002863def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002864 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002865 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002866 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002868def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002869 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002870 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002871 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002872}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002874// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002875//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002876def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002877 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002878 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002879 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002880 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002881def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002883 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002884 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002886 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002887
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002888// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889//
2890def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002891 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2893 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002894 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002895 Requires<[HasAVX512, In64BitMode]>;
2896
Craig Topperc648c9b2015-12-28 06:11:42 +00002897let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2898def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2899 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002900 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002901 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002902
Craig Topperc648c9b2015-12-28 06:11:42 +00002903def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2904 (ins i64mem:$dst, VR128X:$src),
2905 "vmovq\t{$src, $dst|$dst, $src}",
2906 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2907 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002908 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002909 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2910
2911let hasSideEffects = 0 in
2912def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2913 (ins VR128X:$src),
2914 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002915 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002916
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917// Move Scalar Single to Double Int
2918//
Craig Topper88adf2a2013-10-12 05:41:08 +00002919let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002920def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002922 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002923 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002924 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002925def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002926 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002927 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002929 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002930}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002931
2932// Move Quadword Int to Packed Quadword Int
2933//
Craig Topperc648c9b2015-12-28 06:11:42 +00002934def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002936 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002937 [(set VR128X:$dst,
2938 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002939 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940
2941//===----------------------------------------------------------------------===//
2942// AVX-512 MOVSS, MOVSD
2943//===----------------------------------------------------------------------===//
2944
Asaf Badouh41ecf462015-12-06 13:26:56 +00002945multiclass avx512_move_scalar <string asm, SDNode OpNode,
2946 X86VectorVTInfo _> {
2947 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
2948 (ins _.RC:$src1, _.RC:$src2),
2949 asm, "$src2, $src1","$src1, $src2",
2950 (_.VT (OpNode (_.VT _.RC:$src1),
2951 (_.VT _.RC:$src2))),
2952 IIC_SSE_MOV_S_RR>, EVEX_4V;
2953 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2954 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
2955 (outs _.RC:$dst),
2956 (ins _.ScalarMemOp:$src),
2957 asm,"$src","$src",
2958 (_.VT (OpNode (_.VT _.RC:$src1),
2959 (_.VT (scalar_to_vector
2960 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2961 let isCodeGenOnly = 1 in {
2962 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
2963 (ins _.RC:$src1, _.FRC:$src2),
2964 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2965 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2966 (scalar_to_vector _.FRC:$src2))))],
2967 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2968 let mayLoad = 1 in
2969 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2970 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2971 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2972 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2973 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002974 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002975 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2976 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2977 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2978 EVEX;
2979 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
2980 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2981 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2982 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002983 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002984}
2985
Asaf Badouh41ecf462015-12-06 13:26:56 +00002986defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2987 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988
Asaf Badouh41ecf462015-12-06 13:26:56 +00002989defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2990 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002991
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002992def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002993 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2994 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002995
2996def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002997 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2998 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003000def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3001 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3002 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3003
Igor Breger4424aaa2015-11-19 07:58:33 +00003004defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3005 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3006 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3007 XS, EVEX_4V, VEX_LIG;
3008
3009defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3010 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3011 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3012 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013
3014let Predicates = [HasAVX512] in {
3015 let AddedComplexity = 15 in {
3016 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3017 // MOVS{S,D} to the lower bits.
3018 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3019 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3020 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3021 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3022 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3023 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3024 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3025 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3026
3027 // Move low f32 and clear high bits.
3028 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3029 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003030 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3032 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3033 (SUBREG_TO_REG (i32 0),
3034 (VMOVSSZrr (v4i32 (V_SET0)),
3035 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3036 }
3037
3038 let AddedComplexity = 20 in {
3039 // MOVSSrm zeros the high parts of the register; represent this
3040 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3041 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3042 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3043 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3044 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3045 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3046 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3047
3048 // MOVSDrm zeros the high parts of the register; represent this
3049 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3050 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3051 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3052 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3053 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3054 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3055 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3056 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3057 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3058 def : Pat<(v2f64 (X86vzload addr:$src)),
3059 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3060
3061 // Represent the same patterns above but in the form they appear for
3062 // 256-bit types
3063 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3064 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003065 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3067 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3068 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3069 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3070 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3071 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
3072 }
3073 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3074 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3075 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3076 FR32X:$src)), sub_xmm)>;
3077 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3078 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3079 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3080 FR64X:$src)), sub_xmm)>;
3081 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3082 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003083 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084
3085 // Move low f64 and clear high bits.
3086 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3087 (SUBREG_TO_REG (i32 0),
3088 (VMOVSDZrr (v2f64 (V_SET0)),
3089 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3090
3091 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3092 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3093 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3094
3095 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003096 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 addr:$dst),
3098 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003099 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 addr:$dst),
3101 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3102
3103 // Shuffle with VMOVSS
3104 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3105 (VMOVSSZrr (v4i32 VR128X:$src1),
3106 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3107 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3108 (VMOVSSZrr (v4f32 VR128X:$src1),
3109 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3110
3111 // 256-bit variants
3112 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3113 (SUBREG_TO_REG (i32 0),
3114 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3115 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3116 sub_xmm)>;
3117 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3118 (SUBREG_TO_REG (i32 0),
3119 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3120 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3121 sub_xmm)>;
3122
3123 // Shuffle with VMOVSD
3124 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3125 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3126 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3127 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3128 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3129 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3130 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3131 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3132
3133 // 256-bit variants
3134 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3135 (SUBREG_TO_REG (i32 0),
3136 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3137 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3138 sub_xmm)>;
3139 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3140 (SUBREG_TO_REG (i32 0),
3141 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3142 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3143 sub_xmm)>;
3144
3145 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3146 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3147 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3148 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3149 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3150 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3151 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3152 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3153}
3154
3155let AddedComplexity = 15 in
3156def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3157 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003158 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003159 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 (v2i64 VR128X:$src))))],
3161 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3162
Igor Breger4ec5abf2015-11-03 07:30:17 +00003163let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3165 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003166 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167 [(set VR128X:$dst, (v2i64 (X86vzmovl
3168 (loadv2i64 addr:$src))))],
3169 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3170 EVEX_CD8<8, CD8VT8>;
3171
3172let Predicates = [HasAVX512] in {
3173 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3174 let AddedComplexity = 20 in {
3175 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3176 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003177 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3178 (VMOV64toPQIZrr GR64:$src)>;
3179 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3180 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003181
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3183 (VMOVDI2PDIZrm addr:$src)>;
3184 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3185 (VMOVDI2PDIZrm addr:$src)>;
3186 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3187 (VMOVZPQILo2PQIZrm addr:$src)>;
3188 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3189 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003190 def : Pat<(v2i64 (X86vzload addr:$src)),
3191 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003192 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003193
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3195 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3196 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3197 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3198 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3199 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3200 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3201}
3202
3203def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3204 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3205
3206def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3207 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3208
3209def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3210 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3211
3212def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3213 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3214
3215//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003216// AVX-512 - Non-temporals
3217//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003218let SchedRW = [WriteLoad] in {
3219 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3220 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3221 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3222 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3223 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003224
Robert Khasanoved882972014-08-13 10:46:00 +00003225 let Predicates = [HasAVX512, HasVLX] in {
3226 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3227 (ins i256mem:$src),
3228 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3229 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3230 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003231
Robert Khasanoved882972014-08-13 10:46:00 +00003232 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3233 (ins i128mem:$src),
3234 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3235 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3236 EVEX_CD8<64, CD8VF>;
3237 }
Adam Nemetefd07852014-06-18 16:51:10 +00003238}
3239
Robert Khasanoved882972014-08-13 10:46:00 +00003240multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
3241 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
3242 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
3243 let SchedRW = [WriteStore], mayStore = 1,
3244 AddedComplexity = 400 in
3245 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
3246 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3247 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
3248}
3249
3250multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
3251 string elty, string elsz, string vsz512,
3252 string vsz256, string vsz128, Domain d,
3253 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
3254 let Predicates = [prd] in
3255 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
3256 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
3257 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
3258 EVEX_V512;
3259
3260 let Predicates = [prd, HasVLX] in {
3261 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
3262 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
3263 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
3264 EVEX_V256;
3265
3266 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
3267 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
3268 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
3269 EVEX_V128;
3270 }
3271}
3272
3273defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
3274 "i", "64", "8", "4", "2", SSEPackedInt,
3275 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
3276
3277defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
3278 "f", "64", "8", "4", "2", SSEPackedDouble,
3279 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
3280
3281defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
3282 "f", "32", "16", "8", "4", SSEPackedSingle,
3283 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
3284
Adam Nemet7f62b232014-06-10 16:39:53 +00003285//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286// AVX-512 - Integer arithmetic
3287//
3288multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003289 X86VectorVTInfo _, OpndItins itins,
3290 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003291 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003292 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003293 "$src2, $src1", "$src1, $src2",
3294 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003295 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003296 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003297
Robert Khasanov545d1b72014-10-14 14:36:19 +00003298 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003299 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003300 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003301 "$src2, $src1", "$src1, $src2",
3302 (_.VT (OpNode _.RC:$src1,
3303 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003304 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003305 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003306}
3307
3308multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3309 X86VectorVTInfo _, OpndItins itins,
3310 bit IsCommutable = 0> :
3311 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3312 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003313 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003314 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003315 "${src2}"##_.BroadcastStr##", $src1",
3316 "$src1, ${src2}"##_.BroadcastStr,
3317 (_.VT (OpNode _.RC:$src1,
3318 (X86VBroadcast
3319 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003320 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003321 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003323
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003324multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3325 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3326 Predicate prd, bit IsCommutable = 0> {
3327 let Predicates = [prd] in
3328 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3329 IsCommutable>, EVEX_V512;
3330
3331 let Predicates = [prd, HasVLX] in {
3332 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3333 IsCommutable>, EVEX_V256;
3334 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3335 IsCommutable>, EVEX_V128;
3336 }
3337}
3338
Robert Khasanov545d1b72014-10-14 14:36:19 +00003339multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3340 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3341 Predicate prd, bit IsCommutable = 0> {
3342 let Predicates = [prd] in
3343 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3344 IsCommutable>, EVEX_V512;
3345
3346 let Predicates = [prd, HasVLX] in {
3347 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3348 IsCommutable>, EVEX_V256;
3349 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3350 IsCommutable>, EVEX_V128;
3351 }
3352}
3353
3354multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3355 OpndItins itins, Predicate prd,
3356 bit IsCommutable = 0> {
3357 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3358 itins, prd, IsCommutable>,
3359 VEX_W, EVEX_CD8<64, CD8VF>;
3360}
3361
3362multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3363 OpndItins itins, Predicate prd,
3364 bit IsCommutable = 0> {
3365 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3366 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3367}
3368
3369multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3370 OpndItins itins, Predicate prd,
3371 bit IsCommutable = 0> {
3372 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3373 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3374}
3375
3376multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3377 OpndItins itins, Predicate prd,
3378 bit IsCommutable = 0> {
3379 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3380 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3381}
3382
3383multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3384 SDNode OpNode, OpndItins itins, Predicate prd,
3385 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003386 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003387 IsCommutable>;
3388
Igor Bregerf2460112015-07-26 14:41:44 +00003389 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003390 IsCommutable>;
3391}
3392
3393multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3394 SDNode OpNode, OpndItins itins, Predicate prd,
3395 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003396 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003397 IsCommutable>;
3398
Igor Bregerf2460112015-07-26 14:41:44 +00003399 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003400 IsCommutable>;
3401}
3402
3403multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3404 bits<8> opc_d, bits<8> opc_q,
3405 string OpcodeStr, SDNode OpNode,
3406 OpndItins itins, bit IsCommutable = 0> {
3407 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3408 itins, HasAVX512, IsCommutable>,
3409 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3410 itins, HasBWI, IsCommutable>;
3411}
3412
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003413multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003414 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003415 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003416 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003417 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003418 "$src2, $src1","$src1, $src2",
3419 (_Dst.VT (OpNode
3420 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003421 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003422 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003423 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003424 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003425 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3426 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3427 "$src2, $src1", "$src1, $src2",
3428 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3429 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003430 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003431 AVX512BIBase, EVEX_4V;
3432
3433 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003434 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003435 OpcodeStr,
3436 "${src2}"##_Dst.BroadcastStr##", $src1",
3437 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003438 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3439 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003440 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003441 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003442 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003443 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444}
3445
Robert Khasanov545d1b72014-10-14 14:36:19 +00003446defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3447 SSE_INTALU_ITINS_P, 1>;
3448defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3449 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003450defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3451 SSE_INTALU_ITINS_P, HasBWI, 1>;
3452defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3453 SSE_INTALU_ITINS_P, HasBWI, 0>;
3454defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003455 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003456defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003457 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003458defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003459 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003460defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003461 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003462defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003463 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003464defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003465 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003466defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003467 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003468defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003469 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003470defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003471 SSE_INTALU_ITINS_P, HasBWI, 1>;
3472
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003473multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3474 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003475
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003476 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3477 v16i32_info, v8i64_info, IsCommutable>,
3478 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3479 let Predicates = [HasVLX] in {
3480 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3481 v8i32x_info, v4i64x_info, IsCommutable>,
3482 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3483 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3484 v4i32x_info, v2i64x_info, IsCommutable>,
3485 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3486 }
Michael Liao66233b72015-08-06 09:06:20 +00003487}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003488
3489defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3490 X86pmuldq, 1>,T8PD;
3491defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3492 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003493
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003494multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3495 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3496 let mayLoad = 1 in {
3497 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003498 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003499 OpcodeStr,
3500 "${src2}"##_Src.BroadcastStr##", $src1",
3501 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003502 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3503 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003504 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003505 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3506 }
3507}
3508
Michael Liao66233b72015-08-06 09:06:20 +00003509multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3510 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003511 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003512 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003513 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003514 "$src2, $src1","$src1, $src2",
3515 (_Dst.VT (OpNode
3516 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003517 (_Src.VT _Src.RC:$src2)))>,
3518 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003519 let mayLoad = 1 in {
3520 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3521 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3522 "$src2, $src1", "$src1, $src2",
3523 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003524 (bitconvert (_Src.LdFrag addr:$src2))))>,
3525 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003526 }
3527}
3528
3529multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3530 SDNode OpNode> {
3531 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3532 v32i16_info>,
3533 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3534 v32i16_info>, EVEX_V512;
3535 let Predicates = [HasVLX] in {
3536 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3537 v16i16x_info>,
3538 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3539 v16i16x_info>, EVEX_V256;
3540 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3541 v8i16x_info>,
3542 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3543 v8i16x_info>, EVEX_V128;
3544 }
3545}
3546multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3547 SDNode OpNode> {
3548 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3549 v64i8_info>, EVEX_V512;
3550 let Predicates = [HasVLX] in {
3551 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3552 v32i8x_info>, EVEX_V256;
3553 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3554 v16i8x_info>, EVEX_V128;
3555 }
3556}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003557
3558multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3559 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3560 AVX512VLVectorVTInfo _Dst> {
3561 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3562 _Dst.info512>, EVEX_V512;
3563 let Predicates = [HasVLX] in {
3564 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3565 _Dst.info256>, EVEX_V256;
3566 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3567 _Dst.info128>, EVEX_V128;
3568 }
3569}
3570
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003571let Predicates = [HasBWI] in {
3572 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3573 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3574 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3575 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003576
3577 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3578 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3579 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3580 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003581}
3582
Igor Bregerf2460112015-07-26 14:41:44 +00003583defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003584 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003585defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003586 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003587defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003588 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003589
Igor Bregerf2460112015-07-26 14:41:44 +00003590defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003591 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003592defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003593 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003594defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003595 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003596
Igor Bregerf2460112015-07-26 14:41:44 +00003597defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003598 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003599defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003600 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003601defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003602 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003603
Igor Bregerf2460112015-07-26 14:41:44 +00003604defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003605 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003606defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003607 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003608defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003609 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003610//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003611// AVX-512 Logical Instructions
3612//===----------------------------------------------------------------------===//
3613
Robert Khasanov545d1b72014-10-14 14:36:19 +00003614defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3615 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3616defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3617 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3618defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3619 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3620defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003621 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003622
3623//===----------------------------------------------------------------------===//
3624// AVX-512 FP arithmetic
3625//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003626multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3627 SDNode OpNode, SDNode VecNode, OpndItins itins,
3628 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003629
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003630 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3631 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3632 "$src2, $src1", "$src1, $src2",
3633 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3634 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003635 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003636
3637 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3638 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3639 "$src2, $src1", "$src1, $src2",
3640 (VecNode (_.VT _.RC:$src1),
3641 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3642 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003643 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003644 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3645 Predicates = [HasAVX512] in {
3646 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003647 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003648 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3649 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3650 itins.rr>;
3651 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003652 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003653 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3654 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3655 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3656 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003657}
3658
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003659multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003660 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003661
3662 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3663 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3664 "$rc, $src2, $src1", "$src1, $src2, $rc",
3665 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003666 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003667 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003668}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003669multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3670 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3671
3672 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3673 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003674 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003675 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003676 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003677}
3678
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003679multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3680 SDNode VecNode,
3681 SizeItins itins, bit IsCommutable> {
3682 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3683 itins.s, IsCommutable>,
3684 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3685 itins.s, IsCommutable>,
3686 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3687 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3688 itins.d, IsCommutable>,
3689 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3690 itins.d, IsCommutable>,
3691 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3692}
3693
3694multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3695 SDNode VecNode,
3696 SizeItins itins, bit IsCommutable> {
3697 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3698 itins.s, IsCommutable>,
3699 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3700 itins.s, IsCommutable>,
3701 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3702 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3703 itins.d, IsCommutable>,
3704 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3705 itins.d, IsCommutable>,
3706 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3707}
3708defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3709defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3710defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3711defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3712defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3713defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3714
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003715multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003716 X86VectorVTInfo _, bit IsCommutable> {
3717 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3718 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3719 "$src2, $src1", "$src1, $src2",
3720 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003721 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003722 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3723 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3724 "$src2, $src1", "$src1, $src2",
3725 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3726 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3727 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3728 "${src2}"##_.BroadcastStr##", $src1",
3729 "$src1, ${src2}"##_.BroadcastStr,
3730 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3731 (_.ScalarLdFrag addr:$src2))))>,
3732 EVEX_4V, EVEX_B;
3733 }//let mayLoad = 1
3734}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003735
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003736multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003737 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003738 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3739 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3740 "$rc, $src2, $src1", "$src1, $src2, $rc",
3741 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3742 EVEX_4V, EVEX_B, EVEX_RC;
3743}
3744
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003745
3746multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003747 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003748 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3749 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3750 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3751 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3752 EVEX_4V, EVEX_B;
3753}
3754
Michael Liao66233b72015-08-06 09:06:20 +00003755multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003756 bit IsCommutable = 0> {
3757 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3758 IsCommutable>, EVEX_V512, PS,
3759 EVEX_CD8<32, CD8VF>;
3760 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3761 IsCommutable>, EVEX_V512, PD, VEX_W,
3762 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003763
Robert Khasanov595e5982014-10-29 15:43:02 +00003764 // Define only if AVX512VL feature is present.
3765 let Predicates = [HasVLX] in {
3766 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3767 IsCommutable>, EVEX_V128, PS,
3768 EVEX_CD8<32, CD8VF>;
3769 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3770 IsCommutable>, EVEX_V256, PS,
3771 EVEX_CD8<32, CD8VF>;
3772 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3773 IsCommutable>, EVEX_V128, PD, VEX_W,
3774 EVEX_CD8<64, CD8VF>;
3775 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3776 IsCommutable>, EVEX_V256, PD, VEX_W,
3777 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003778 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003779}
3780
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003781multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003782 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003783 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003784 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003785 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3786}
3787
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003788multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003789 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003790 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003791 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003792 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3793}
3794
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003795defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3796 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3797defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3798 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003799defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003800 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3801defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3802 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003803defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3804 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3805defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3806 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003807let Predicates = [HasDQI] in {
3808 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3809 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3810 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3811 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3812}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003813
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003814multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3815 X86VectorVTInfo _> {
3816 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3817 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3818 "$src2, $src1", "$src1, $src2",
3819 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3820 let mayLoad = 1 in {
3821 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3822 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3823 "$src2, $src1", "$src1, $src2",
3824 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3825 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3826 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3827 "${src2}"##_.BroadcastStr##", $src1",
3828 "$src1, ${src2}"##_.BroadcastStr,
3829 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3830 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3831 EVEX_4V, EVEX_B;
3832 }//let mayLoad = 1
3833}
3834
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003835multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3836 X86VectorVTInfo _> {
3837 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3838 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3839 "$src2, $src1", "$src1, $src2",
3840 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3841 let mayLoad = 1 in {
3842 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3843 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3844 "$src2, $src1", "$src1, $src2",
3845 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3846 }//let mayLoad = 1
3847}
3848
3849multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003850 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003851 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3852 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003853 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003854 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3855 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003856 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3857 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3858 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3859 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3860 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3861 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3862
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003863 // Define only if AVX512VL feature is present.
3864 let Predicates = [HasVLX] in {
3865 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3866 EVEX_V128, EVEX_CD8<32, CD8VF>;
3867 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3868 EVEX_V256, EVEX_CD8<32, CD8VF>;
3869 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3870 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3871 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3872 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3873 }
3874}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003875defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003876
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877//===----------------------------------------------------------------------===//
3878// AVX-512 VPTESTM instructions
3879//===----------------------------------------------------------------------===//
3880
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003881multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3882 X86VectorVTInfo _> {
3883 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3884 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3885 "$src2, $src1", "$src1, $src2",
3886 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3887 EVEX_4V;
3888 let mayLoad = 1 in
3889 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3890 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3891 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003892 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003893 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3894 EVEX_4V,
3895 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003896}
3897
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003898multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3899 X86VectorVTInfo _> {
3900 let mayLoad = 1 in
3901 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3902 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3903 "${src2}"##_.BroadcastStr##", $src1",
3904 "$src1, ${src2}"##_.BroadcastStr,
3905 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3906 (_.ScalarLdFrag addr:$src2))))>,
3907 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003908}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003909multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3910 AVX512VLVectorVTInfo _> {
3911 let Predicates = [HasAVX512] in
3912 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3913 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3914
3915 let Predicates = [HasAVX512, HasVLX] in {
3916 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3917 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3918 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3919 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3920 }
3921}
3922
3923multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3924 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3925 avx512vl_i32_info>;
3926 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3927 avx512vl_i64_info>, VEX_W;
3928}
3929
3930multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3931 SDNode OpNode> {
3932 let Predicates = [HasBWI] in {
3933 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3934 EVEX_V512, VEX_W;
3935 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3936 EVEX_V512;
3937 }
3938 let Predicates = [HasVLX, HasBWI] in {
3939
3940 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3941 EVEX_V256, VEX_W;
3942 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3943 EVEX_V128, VEX_W;
3944 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3945 EVEX_V256;
3946 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3947 EVEX_V128;
3948 }
3949}
3950
3951multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3952 SDNode OpNode> :
3953 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3954 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3955
3956defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3957defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003958
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003959def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3960 (v16i32 VR512:$src2), (i16 -1))),
3961 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3962
3963def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3964 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003965 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003966
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003967//===----------------------------------------------------------------------===//
3968// AVX-512 Shift instructions
3969//===----------------------------------------------------------------------===//
3970multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003971 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003972 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003973 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003974 "$src2, $src1", "$src1, $src2",
3975 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003976 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003977 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003978 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003979 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003980 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003981 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3982 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003983 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984}
3985
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003986multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3987 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3988 let mayLoad = 1 in
3989 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3990 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3991 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3992 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003993 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003994}
3995
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003997 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003998 // src2 is always 128-bit
3999 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4000 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4001 "$src2, $src1", "$src1, $src2",
4002 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004003 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004004 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4005 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4006 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004007 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004008 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004009 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004010}
4011
Cameron McInally5fb084e2014-12-11 17:13:05 +00004012multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004013 ValueType SrcVT, PatFrag bc_frag,
4014 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4015 let Predicates = [prd] in
4016 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4017 VTInfo.info512>, EVEX_V512,
4018 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4019 let Predicates = [prd, HasVLX] in {
4020 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4021 VTInfo.info256>, EVEX_V256,
4022 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4023 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4024 VTInfo.info128>, EVEX_V128,
4025 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4026 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004027}
4028
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004029multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4030 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004031 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004032 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004033 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004034 avx512vl_i64_info, HasAVX512>, VEX_W;
4035 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4036 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037}
4038
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004039multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4040 string OpcodeStr, SDNode OpNode,
4041 AVX512VLVectorVTInfo VTInfo> {
4042 let Predicates = [HasAVX512] in
4043 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4044 VTInfo.info512>,
4045 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4046 VTInfo.info512>, EVEX_V512;
4047 let Predicates = [HasAVX512, HasVLX] in {
4048 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4049 VTInfo.info256>,
4050 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4051 VTInfo.info256>, EVEX_V256;
4052 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4053 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004054 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004055 VTInfo.info128>, EVEX_V128;
4056 }
4057}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058
Michael Liao66233b72015-08-06 09:06:20 +00004059multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004060 Format ImmFormR, Format ImmFormM,
4061 string OpcodeStr, SDNode OpNode> {
4062 let Predicates = [HasBWI] in
4063 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4064 v32i16_info>, EVEX_V512;
4065 let Predicates = [HasVLX, HasBWI] in {
4066 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4067 v16i16x_info>, EVEX_V256;
4068 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4069 v8i16x_info>, EVEX_V128;
4070 }
4071}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004072
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004073multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4074 Format ImmFormR, Format ImmFormM,
4075 string OpcodeStr, SDNode OpNode> {
4076 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4077 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4078 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4079 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4080}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004081
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004082defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004083 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004084
4085defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004086 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004087
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004088defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004089 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004090
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004091defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V;
4092defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004093
4094defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4095defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4096defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004097
4098//===-------------------------------------------------------------------===//
4099// Variable Bit Shifts
4100//===-------------------------------------------------------------------===//
4101multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004102 X86VectorVTInfo _> {
4103 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4104 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4105 "$src2, $src1", "$src1, $src2",
4106 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004107 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004108 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004109 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4110 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4111 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004112 (_.VT (OpNode _.RC:$src1,
4113 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004114 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004115 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004116}
4117
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004118multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4119 X86VectorVTInfo _> {
4120 let mayLoad = 1 in
4121 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4122 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4123 "${src2}"##_.BroadcastStr##", $src1",
4124 "$src1, ${src2}"##_.BroadcastStr,
4125 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4126 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004127 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004128 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4129}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004130multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4131 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004132 let Predicates = [HasAVX512] in
4133 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4134 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4135
4136 let Predicates = [HasAVX512, HasVLX] in {
4137 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4138 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4139 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4140 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4141 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004142}
4143
4144multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4145 SDNode OpNode> {
4146 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004147 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004148 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004149 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004150}
4151
Igor Breger7b46b4e2015-12-23 08:06:50 +00004152// Use 512bit version to implement 128/256 bit in case NoVLX.
4153multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4154 let Predicates = [HasBWI, NoVLX] in {
4155 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
4156 (_.info256.VT _.info256.RC:$src2))),
4157 (EXTRACT_SUBREG
4158 (!cast<Instruction>(NAME#"WZrr")
4159 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4160 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4161 sub_ymm)>;
4162
4163 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
4164 (_.info128.VT _.info128.RC:$src2))),
4165 (EXTRACT_SUBREG
4166 (!cast<Instruction>(NAME#"WZrr")
4167 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4168 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4169 sub_xmm)>;
4170 }
4171}
4172
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004173multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4174 SDNode OpNode> {
4175 let Predicates = [HasBWI] in
4176 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4177 EVEX_V512, VEX_W;
4178 let Predicates = [HasVLX, HasBWI] in {
4179
4180 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4181 EVEX_V256, VEX_W;
4182 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4183 EVEX_V128, VEX_W;
4184 }
4185}
4186
4187defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004188 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4189 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004190defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004191 avx512_var_shift_w<0x11, "vpsravw", sra>,
4192 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004193defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004194 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4195 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004196defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4197defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004199//===-------------------------------------------------------------------===//
4200// 1-src variable permutation VPERMW/D/Q
4201//===-------------------------------------------------------------------===//
4202multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4203 AVX512VLVectorVTInfo _> {
4204 let Predicates = [HasAVX512] in
4205 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4206 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4207
4208 let Predicates = [HasAVX512, HasVLX] in
4209 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4210 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4211}
4212
4213multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4214 string OpcodeStr, SDNode OpNode,
4215 AVX512VLVectorVTInfo VTInfo> {
4216 let Predicates = [HasAVX512] in
4217 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4218 VTInfo.info512>,
4219 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4220 VTInfo.info512>, EVEX_V512;
4221 let Predicates = [HasAVX512, HasVLX] in
4222 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4223 VTInfo.info256>,
4224 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4225 VTInfo.info256>, EVEX_V256;
4226}
4227
4228
4229defm VPERM : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>;
4230
4231defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4232 avx512vl_i32_info>;
4233defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4234 avx512vl_i64_info>, VEX_W;
4235defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4236 avx512vl_f32_info>;
4237defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4238 avx512vl_f64_info>, VEX_W;
4239
4240defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4241 X86VPermi, avx512vl_i64_info>,
4242 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4243defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4244 X86VPermi, avx512vl_f64_info>,
4245 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004246//===----------------------------------------------------------------------===//
4247// AVX-512 - VPERMIL
4248//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004249
Igor Breger78741a12015-10-04 07:20:41 +00004250multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4251 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4252 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4253 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4254 "$src2, $src1", "$src1, $src2",
4255 (_.VT (OpNode _.RC:$src1,
4256 (Ctrl.VT Ctrl.RC:$src2)))>,
4257 T8PD, EVEX_4V;
4258 let mayLoad = 1 in {
4259 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4260 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4261 "$src2, $src1", "$src1, $src2",
4262 (_.VT (OpNode
4263 _.RC:$src1,
4264 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4265 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4266 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4267 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4268 "${src2}"##_.BroadcastStr##", $src1",
4269 "$src1, ${src2}"##_.BroadcastStr,
4270 (_.VT (OpNode
4271 _.RC:$src1,
4272 (Ctrl.VT (X86VBroadcast
4273 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4274 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4275 }//let mayLoad = 1
4276}
4277
4278multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4279 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4280 let Predicates = [HasAVX512] in {
4281 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4282 Ctrl.info512>, EVEX_V512;
4283 }
4284 let Predicates = [HasAVX512, HasVLX] in {
4285 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4286 Ctrl.info128>, EVEX_V128;
4287 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4288 Ctrl.info256>, EVEX_V256;
4289 }
4290}
4291
4292multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4293 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4294
4295 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4296 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4297 X86VPermilpi, _>,
4298 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004299}
4300
4301defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4302 avx512vl_i32_info>;
4303defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4304 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004306// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4307//===----------------------------------------------------------------------===//
4308
4309defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004310 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004311 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4312defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004313 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004314defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004315 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004316
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004317multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4318 let Predicates = [HasBWI] in
4319 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4320
4321 let Predicates = [HasVLX, HasBWI] in {
4322 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4323 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4324 }
4325}
4326
4327defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4328
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004329//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004330// Move Low to High and High to Low packed FP Instructions
4331//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004332def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4333 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004334 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004335 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4336 IIC_SSE_MOV_LH>, EVEX_4V;
4337def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4338 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004339 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004340 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4341 IIC_SSE_MOV_LH>, EVEX_4V;
4342
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004343let Predicates = [HasAVX512] in {
4344 // MOVLHPS patterns
4345 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4346 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4347 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4348 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004349
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004350 // MOVHLPS patterns
4351 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4352 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4353}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004354
4355//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004356// VMOVHPS/PD VMOVLPS Instructions
4357// All patterns was taken from SSS implementation.
4358//===----------------------------------------------------------------------===//
4359multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4360 X86VectorVTInfo _> {
4361 let mayLoad = 1 in
4362 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4363 (ins _.RC:$src1, f64mem:$src2),
4364 !strconcat(OpcodeStr,
4365 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4366 [(set _.RC:$dst,
4367 (OpNode _.RC:$src1,
4368 (_.VT (bitconvert
4369 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4370 IIC_SSE_MOV_LH>, EVEX_4V;
4371}
4372
4373defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4374 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4375defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4376 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4377defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4378 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4379defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4380 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4381
4382let Predicates = [HasAVX512] in {
4383 // VMOVHPS patterns
4384 def : Pat<(X86Movlhps VR128X:$src1,
4385 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4386 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4387 def : Pat<(X86Movlhps VR128X:$src1,
4388 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4389 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4390 // VMOVHPD patterns
4391 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4392 (scalar_to_vector (loadf64 addr:$src2)))),
4393 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4394 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4395 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4396 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4397 // VMOVLPS patterns
4398 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4399 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4400 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4401 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4402 // VMOVLPD patterns
4403 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4404 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4405 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4406 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4407 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4408 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4409 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4410}
4411
4412let mayStore = 1 in {
4413def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4414 (ins f64mem:$dst, VR128X:$src),
4415 "vmovhps\t{$src, $dst|$dst, $src}",
4416 [(store (f64 (vector_extract
4417 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4418 (bc_v2f64 (v4f32 VR128X:$src))),
4419 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4420 EVEX, EVEX_CD8<32, CD8VT2>;
4421def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4422 (ins f64mem:$dst, VR128X:$src),
4423 "vmovhpd\t{$src, $dst|$dst, $src}",
4424 [(store (f64 (vector_extract
4425 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4426 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4427 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4428def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4429 (ins f64mem:$dst, VR128X:$src),
4430 "vmovlps\t{$src, $dst|$dst, $src}",
4431 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4432 (iPTR 0))), addr:$dst)],
4433 IIC_SSE_MOV_LH>,
4434 EVEX, EVEX_CD8<32, CD8VT2>;
4435def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4436 (ins f64mem:$dst, VR128X:$src),
4437 "vmovlpd\t{$src, $dst|$dst, $src}",
4438 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4439 (iPTR 0))), addr:$dst)],
4440 IIC_SSE_MOV_LH>,
4441 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4442}
4443let Predicates = [HasAVX512] in {
4444 // VMOVHPD patterns
4445 def : Pat<(store (f64 (vector_extract
4446 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4447 (iPTR 0))), addr:$dst),
4448 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4449 // VMOVLPS patterns
4450 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4451 addr:$src1),
4452 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4453 def : Pat<(store (v4i32 (X86Movlps
4454 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4455 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4456 // VMOVLPD patterns
4457 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4458 addr:$src1),
4459 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4460 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4461 addr:$src1),
4462 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4463}
4464//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004465// FMA - Fused Multiply Operations
4466//
Adam Nemet26371ce2014-10-24 00:02:55 +00004467
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004468let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004469multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4470 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004471 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004472 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004473 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004474 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004475 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004476
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004477 let mayLoad = 1 in {
4478 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004479 (ins _.RC:$src2, _.MemOp:$src3),
4480 OpcodeStr, "$src3, $src2", "$src2, $src3",
4481 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004482 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004483
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004484 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004485 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004486 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4487 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4488 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004489 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004490 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004491 }
4492}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004493
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004494multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4495 X86VectorVTInfo _> {
4496 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004497 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4498 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4499 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4500 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004501}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004502} // Constraints = "$src1 = $dst"
4503
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004504multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4505 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4506 let Predicates = [HasAVX512] in {
4507 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4508 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4509 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004510 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004511 let Predicates = [HasVLX, HasAVX512] in {
4512 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4513 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4514 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4515 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004516 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517}
4518
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004519multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4520 SDNode OpNodeRnd > {
4521 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4522 avx512vl_f32_info>;
4523 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4524 avx512vl_f64_info>, VEX_W;
4525}
4526
4527defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4528defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4529defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4530defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4531defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4532defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4533
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004534
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004535let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004536multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4537 X86VectorVTInfo _> {
4538 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4539 (ins _.RC:$src2, _.RC:$src3),
4540 OpcodeStr, "$src3, $src2", "$src2, $src3",
4541 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4542 AVX512FMA3Base;
4543
4544 let mayLoad = 1 in {
4545 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4546 (ins _.RC:$src2, _.MemOp:$src3),
4547 OpcodeStr, "$src3, $src2", "$src2, $src3",
4548 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4549 AVX512FMA3Base;
4550
4551 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4552 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4553 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4554 "$src2, ${src3}"##_.BroadcastStr,
4555 (_.VT (OpNode _.RC:$src2,
4556 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4557 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4558 }
4559}
4560
4561multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4562 X86VectorVTInfo _> {
4563 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4564 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4565 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4566 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4567 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004568}
4569} // Constraints = "$src1 = $dst"
4570
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004571multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4572 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4573 let Predicates = [HasAVX512] in {
4574 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4575 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4576 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004577 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004578 let Predicates = [HasVLX, HasAVX512] in {
4579 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4580 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4581 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4582 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004583 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004584}
4585
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004586multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4587 SDNode OpNodeRnd > {
4588 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4589 avx512vl_f32_info>;
4590 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4591 avx512vl_f64_info>, VEX_W;
4592}
4593
4594defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4595defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4596defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4597defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4598defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4599defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4600
4601let Constraints = "$src1 = $dst" in {
4602multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4603 X86VectorVTInfo _> {
4604 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4605 (ins _.RC:$src3, _.RC:$src2),
4606 OpcodeStr, "$src2, $src3", "$src3, $src2",
4607 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4608 AVX512FMA3Base;
4609
4610 let mayLoad = 1 in {
4611 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4612 (ins _.RC:$src3, _.MemOp:$src2),
4613 OpcodeStr, "$src2, $src3", "$src3, $src2",
4614 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4615 AVX512FMA3Base;
4616
4617 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4618 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4619 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4620 "$src3, ${src2}"##_.BroadcastStr,
4621 (_.VT (OpNode _.RC:$src1,
4622 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4623 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4624 }
4625}
4626
4627multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4628 X86VectorVTInfo _> {
4629 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4630 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4631 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4632 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4633 AVX512FMA3Base, EVEX_B, EVEX_RC;
4634}
4635} // Constraints = "$src1 = $dst"
4636
4637multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4638 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4639 let Predicates = [HasAVX512] in {
4640 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4641 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4642 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4643 }
4644 let Predicates = [HasVLX, HasAVX512] in {
4645 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4646 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4647 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4648 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4649 }
4650}
4651
4652multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4653 SDNode OpNodeRnd > {
4654 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4655 avx512vl_f32_info>;
4656 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4657 avx512vl_f64_info>, VEX_W;
4658}
4659
4660defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4661defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4662defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4663defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4664defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4665defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004666
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004667// Scalar FMA
4668let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004669multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4670 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4671 dag RHS_r, dag RHS_m > {
4672 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4673 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4674 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004675
Igor Breger15820b02015-07-01 13:24:28 +00004676 let mayLoad = 1 in
4677 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4678 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4679 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4680
4681 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4682 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4683 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4684 AVX512FMA3Base, EVEX_B, EVEX_RC;
4685
4686 let isCodeGenOnly = 1 in {
4687 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4688 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4689 !strconcat(OpcodeStr,
4690 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4691 [RHS_r]>;
4692 let mayLoad = 1 in
4693 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4694 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4695 !strconcat(OpcodeStr,
4696 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4697 [RHS_m]>;
4698 }// isCodeGenOnly = 1
4699}
4700}// Constraints = "$src1 = $dst"
4701
4702multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4703 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4704 string SUFF> {
4705
4706 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4707 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4708 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4709 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4710 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4711 (i32 imm:$rc))),
4712 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4713 _.FRC:$src3))),
4714 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4715 (_.ScalarLdFrag addr:$src3))))>;
4716
4717 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4718 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4719 (_.VT (OpNode _.RC:$src2,
4720 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4721 _.RC:$src1)),
4722 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4723 (i32 imm:$rc))),
4724 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4725 _.FRC:$src1))),
4726 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4727 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4728
4729 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4730 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4731 (_.VT (OpNode _.RC:$src1,
4732 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4733 _.RC:$src2)),
4734 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4735 (i32 imm:$rc))),
4736 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4737 _.FRC:$src2))),
4738 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4739 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4740}
4741
4742multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4743 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4744 let Predicates = [HasAVX512] in {
4745 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4746 OpNodeRnd, f32x_info, "SS">,
4747 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4748 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4749 OpNodeRnd, f64x_info, "SD">,
4750 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4751 }
4752}
4753
4754defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4755defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4756defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4757defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004758
4759//===----------------------------------------------------------------------===//
4760// AVX-512 Scalar convert from sign integer to float/double
4761//===----------------------------------------------------------------------===//
4762
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004763multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4764 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4765 PatFrag ld_frag, string asm> {
4766 let hasSideEffects = 0 in {
4767 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4768 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004769 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004770 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004771 let mayLoad = 1 in
4772 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4773 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004774 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004775 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004776 } // hasSideEffects = 0
4777 let isCodeGenOnly = 1 in {
4778 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4779 (ins DstVT.RC:$src1, SrcRC:$src2),
4780 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4781 [(set DstVT.RC:$dst,
4782 (OpNode (DstVT.VT DstVT.RC:$src1),
4783 SrcRC:$src2,
4784 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4785
4786 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4787 (ins DstVT.RC:$src1, x86memop:$src2),
4788 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4789 [(set DstVT.RC:$dst,
4790 (OpNode (DstVT.VT DstVT.RC:$src1),
4791 (ld_frag addr:$src2),
4792 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4793 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004794}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004795
Igor Bregerabe4a792015-06-14 12:44:55 +00004796multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004797 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004798 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4799 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004800 !strconcat(asm,
4801 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004802 [(set DstVT.RC:$dst,
4803 (OpNode (DstVT.VT DstVT.RC:$src1),
4804 SrcRC:$src2,
4805 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4806}
4807
4808multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004809 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4810 PatFrag ld_frag, string asm> {
4811 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4812 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4813 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004814}
4815
Andrew Trick15a47742013-10-09 05:11:10 +00004816let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004817defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004818 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4819 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004820defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004821 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4822 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004823defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004824 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4825 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004826defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004827 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4828 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004829
4830def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4831 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4832def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004833 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004834def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4835 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4836def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004837 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004838
4839def : Pat<(f32 (sint_to_fp GR32:$src)),
4840 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4841def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004842 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004843def : Pat<(f64 (sint_to_fp GR32:$src)),
4844 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4845def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004846 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4847
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004848defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004849 v4f32x_info, i32mem, loadi32,
4850 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004851defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004852 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4853 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004854defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004855 i32mem, loadi32, "cvtusi2sd{l}">,
4856 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004857defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004858 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4859 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004860
4861def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4862 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4863def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4864 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4865def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4866 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4867def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4868 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4869
4870def : Pat<(f32 (uint_to_fp GR32:$src)),
4871 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4872def : Pat<(f32 (uint_to_fp GR64:$src)),
4873 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4874def : Pat<(f64 (uint_to_fp GR32:$src)),
4875 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4876def : Pat<(f64 (uint_to_fp GR64:$src)),
4877 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004878}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004879
4880//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004881// AVX-512 Scalar convert from float/double to integer
4882//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004883multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC,
4884 RegisterClass DstRC, Intrinsic Int,
4885 Operand memop, ComplexPattern mem_cpat, string asm> {
4886 let hasSideEffects = 0, Predicates = [HasAVX512] in {
4887 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
4888 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4889 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
4890 def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
4891 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>,
4892 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4893 let mayLoad = 1 in
4894 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
4895 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
4896 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004897}
Asaf Badouh2744d212015-09-20 14:31:19 +00004898
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004899// Convert float/double to signed/unsigned int 32/64
Asaf Badouh2744d212015-09-20 14:31:19 +00004900defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004901 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004902 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004903defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4904 int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004905 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004906 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004907defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4908 int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004909 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004910 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004911defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004912 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004913 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004914 EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004915defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004916 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004917 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004918defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4919 int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004920 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004921 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004922defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4923 int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004924 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004925 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004926defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004927 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004928 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004929 EVEX_CD8<64, CD8VT1>;
4930
Asaf Badouh2744d212015-09-20 14:31:19 +00004931let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004932 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4933 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4934 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4935 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4936 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4937 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4938 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4939 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4940 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4941 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4942 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4943 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004944
Craig Topper9dd48c82014-01-02 17:28:14 +00004945 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4946 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4947 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004948} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004949
4950// Convert float/double to signed/unsigned int 32/64 with truncation
Asaf Badouh2744d212015-09-20 14:31:19 +00004951multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4952 X86VectorVTInfo _DstRC, SDNode OpNode,
4953 SDNode OpNodeRnd>{
4954let Predicates = [HasAVX512] in {
4955 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4956 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4957 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
4958 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4959 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4960 []>, EVEX, EVEX_B;
4961 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src),
4962 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4963 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
4964 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004965
Asaf Badouh2744d212015-09-20 14:31:19 +00004966 let isCodeGenOnly = 1,hasSideEffects = 0 in {
4967 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4968 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4969 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4970 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
4971 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4972 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4973 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4974 (i32 FROUND_NO_EXC)))]>,
4975 EVEX,VEX_LIG , EVEX_B;
4976 let mayLoad = 1 in
4977 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
4978 (ins _SrcRC.MemOp:$src),
4979 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4980 []>, EVEX, VEX_LIG;
4981
4982 } // isCodeGenOnly = 1, hasSideEffects = 0
4983} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004984}
4985
Asaf Badouh2744d212015-09-20 14:31:19 +00004986
4987defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
4988 fp_to_sint,X86cvttss2IntRnd>,
4989 XS, EVEX_CD8<32, CD8VT1>;
4990defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
4991 fp_to_sint,X86cvttss2IntRnd>,
4992 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
4993defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
4994 fp_to_sint,X86cvttsd2IntRnd>,
4995 XD, EVEX_CD8<64, CD8VT1>;
4996defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
4997 fp_to_sint,X86cvttsd2IntRnd>,
4998 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
4999
5000defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5001 fp_to_uint,X86cvttss2UIntRnd>,
5002 XS, EVEX_CD8<32, CD8VT1>;
5003defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5004 fp_to_uint,X86cvttss2UIntRnd>,
5005 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
5006defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5007 fp_to_uint,X86cvttsd2UIntRnd>,
5008 XD, EVEX_CD8<64, CD8VT1>;
5009defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5010 fp_to_uint,X86cvttsd2UIntRnd>,
5011 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5012let Predicates = [HasAVX512] in {
5013 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5014 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5015 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5016 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5017 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5018 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5019 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5020 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5021
Elena Demikhovskycf088092013-12-11 14:31:04 +00005022} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005023//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005024// AVX-512 Convert form float to double and back
5025//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005026multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5027 X86VectorVTInfo _Src, SDNode OpNode> {
5028 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5029 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5030 "$src2, $src1", "$src1, $src2",
5031 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5032 (_Src.VT _Src.RC:$src2)))>,
5033 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5034 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5035 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5036 "$src2, $src1", "$src1, $src2",
5037 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5038 (_Src.VT (scalar_to_vector
5039 (_Src.ScalarLdFrag addr:$src2)))))>,
5040 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005041}
5042
Asaf Badouh2744d212015-09-20 14:31:19 +00005043// Scalar Coversion with SAE - suppress all exceptions
5044multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5045 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5046 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5047 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5048 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5049 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5050 (_Src.VT _Src.RC:$src2),
5051 (i32 FROUND_NO_EXC)))>,
5052 EVEX_4V, VEX_LIG, EVEX_B;
5053}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005054
Asaf Badouh2744d212015-09-20 14:31:19 +00005055// Scalar Conversion with rounding control (RC)
5056multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5057 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5058 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5059 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5060 "$rc, $src2, $src1", "$src1, $src2, $rc",
5061 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5062 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5063 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5064 EVEX_B, EVEX_RC;
5065}
5066multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5067 SDNode OpNodeRnd, X86VectorVTInfo _src,
5068 X86VectorVTInfo _dst> {
5069 let Predicates = [HasAVX512] in {
5070 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5071 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5072 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5073 EVEX_V512, XD;
5074 }
5075}
5076
5077multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5078 SDNode OpNodeRnd, X86VectorVTInfo _src,
5079 X86VectorVTInfo _dst> {
5080 let Predicates = [HasAVX512] in {
5081 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5082 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
5083 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5084 }
5085}
5086defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5087 X86froundRnd, f64x_info, f32x_info>;
5088defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
5089 X86fpextRnd,f32x_info, f64x_info >;
5090
5091def : Pat<(f64 (fextend FR32X:$src)),
5092 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
5093 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5094 Requires<[HasAVX512]>;
5095def : Pat<(f64 (fextend (loadf32 addr:$src))),
5096 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5097 Requires<[HasAVX512]>;
5098
5099def : Pat<(f64 (extloadf32 addr:$src)),
5100 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005101 Requires<[HasAVX512, OptForSize]>;
5102
Asaf Badouh2744d212015-09-20 14:31:19 +00005103def : Pat<(f64 (extloadf32 addr:$src)),
5104 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
5105 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5106 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005107
Asaf Badouh2744d212015-09-20 14:31:19 +00005108def : Pat<(f32 (fround FR64X:$src)),
5109 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
5110 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005111 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005112//===----------------------------------------------------------------------===//
5113// AVX-512 Vector convert from signed/unsigned integer to float/double
5114// and from float/double to signed/unsigned integer
5115//===----------------------------------------------------------------------===//
5116
5117multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5118 X86VectorVTInfo _Src, SDNode OpNode,
5119 string Broadcast = _.BroadcastStr,
5120 string Alias = ""> {
5121
5122 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5123 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5124 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5125
5126 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5127 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5128 (_.VT (OpNode (_Src.VT
5129 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5130
5131 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5132 (ins _Src.MemOp:$src), OpcodeStr,
5133 "${src}"##Broadcast, "${src}"##Broadcast,
5134 (_.VT (OpNode (_Src.VT
5135 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5136 ))>, EVEX, EVEX_B;
5137}
5138// Coversion with SAE - suppress all exceptions
5139multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5140 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5141 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5142 (ins _Src.RC:$src), OpcodeStr,
5143 "{sae}, $src", "$src, {sae}",
5144 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5145 (i32 FROUND_NO_EXC)))>,
5146 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005147}
5148
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005149// Conversion with rounding control (RC)
5150multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5151 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5152 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5153 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5154 "$rc, $src", "$src, $rc",
5155 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5156 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005157}
5158
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005159// Extend Float to Double
5160multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5161 let Predicates = [HasAVX512] in {
5162 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5163 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5164 X86vfpextRnd>, EVEX_V512;
5165 }
5166 let Predicates = [HasVLX] in {
5167 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5168 X86vfpext, "{1to2}">, EVEX_V128;
5169 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5170 EVEX_V256;
5171 }
5172}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005173
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005174// Truncate Double to Float
5175multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5176 let Predicates = [HasAVX512] in {
5177 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5178 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5179 X86vfproundRnd>, EVEX_V512;
5180 }
5181 let Predicates = [HasVLX] in {
5182 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5183 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5184 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5185 "{1to4}", "{y}">, EVEX_V256;
5186 }
5187}
5188
5189defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5190 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5191defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5192 PS, EVEX_CD8<32, CD8VH>;
5193
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005194def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5195 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005196
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005197let Predicates = [HasVLX] in {
5198 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5199 (VCVTPS2PDZ256rm addr:$src)>;
5200}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005201
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005202// Convert Signed/Unsigned Doubleword to Double
5203multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5204 SDNode OpNode128> {
5205 // No rounding in this op
5206 let Predicates = [HasAVX512] in
5207 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5208 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005209
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005210 let Predicates = [HasVLX] in {
5211 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5212 OpNode128, "{1to2}">, EVEX_V128;
5213 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5214 EVEX_V256;
5215 }
5216}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005218// Convert Signed/Unsigned Doubleword to Float
5219multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5220 SDNode OpNodeRnd> {
5221 let Predicates = [HasAVX512] in
5222 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5223 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5224 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005225
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005226 let Predicates = [HasVLX] in {
5227 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5228 EVEX_V128;
5229 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5230 EVEX_V256;
5231 }
5232}
5233
5234// Convert Float to Signed/Unsigned Doubleword with truncation
5235multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5236 SDNode OpNode, SDNode OpNodeRnd> {
5237 let Predicates = [HasAVX512] in {
5238 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5239 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5240 OpNodeRnd>, EVEX_V512;
5241 }
5242 let Predicates = [HasVLX] in {
5243 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5244 EVEX_V128;
5245 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5246 EVEX_V256;
5247 }
5248}
5249
5250// Convert Float to Signed/Unsigned Doubleword
5251multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5252 SDNode OpNode, SDNode OpNodeRnd> {
5253 let Predicates = [HasAVX512] in {
5254 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5255 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5256 OpNodeRnd>, EVEX_V512;
5257 }
5258 let Predicates = [HasVLX] in {
5259 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5260 EVEX_V128;
5261 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5262 EVEX_V256;
5263 }
5264}
5265
5266// Convert Double to Signed/Unsigned Doubleword with truncation
5267multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5268 SDNode OpNode, SDNode OpNodeRnd> {
5269 let Predicates = [HasAVX512] in {
5270 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5271 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5272 OpNodeRnd>, EVEX_V512;
5273 }
5274 let Predicates = [HasVLX] in {
5275 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5276 // memory forms of these instructions in Asm Parcer. They have the same
5277 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5278 // due to the same reason.
5279 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5280 "{1to2}", "{x}">, EVEX_V128;
5281 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5282 "{1to4}", "{y}">, EVEX_V256;
5283 }
5284}
5285
5286// Convert Double to Signed/Unsigned Doubleword
5287multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5288 SDNode OpNode, SDNode OpNodeRnd> {
5289 let Predicates = [HasAVX512] in {
5290 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5291 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5292 OpNodeRnd>, EVEX_V512;
5293 }
5294 let Predicates = [HasVLX] in {
5295 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5296 // memory forms of these instructions in Asm Parcer. They have the same
5297 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5298 // due to the same reason.
5299 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5300 "{1to2}", "{x}">, EVEX_V128;
5301 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5302 "{1to4}", "{y}">, EVEX_V256;
5303 }
5304}
5305
5306// Convert Double to Signed/Unsigned Quardword
5307multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5308 SDNode OpNode, SDNode OpNodeRnd> {
5309 let Predicates = [HasDQI] in {
5310 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5311 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5312 OpNodeRnd>, EVEX_V512;
5313 }
5314 let Predicates = [HasDQI, HasVLX] in {
5315 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5316 EVEX_V128;
5317 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5318 EVEX_V256;
5319 }
5320}
5321
5322// Convert Double to Signed/Unsigned Quardword with truncation
5323multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5324 SDNode OpNode, SDNode OpNodeRnd> {
5325 let Predicates = [HasDQI] in {
5326 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5327 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5328 OpNodeRnd>, EVEX_V512;
5329 }
5330 let Predicates = [HasDQI, HasVLX] in {
5331 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5332 EVEX_V128;
5333 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5334 EVEX_V256;
5335 }
5336}
5337
5338// Convert Signed/Unsigned Quardword to Double
5339multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5340 SDNode OpNode, SDNode OpNodeRnd> {
5341 let Predicates = [HasDQI] in {
5342 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5343 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5344 OpNodeRnd>, EVEX_V512;
5345 }
5346 let Predicates = [HasDQI, HasVLX] in {
5347 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5348 EVEX_V128;
5349 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5350 EVEX_V256;
5351 }
5352}
5353
5354// Convert Float to Signed/Unsigned Quardword
5355multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5356 SDNode OpNode, SDNode OpNodeRnd> {
5357 let Predicates = [HasDQI] in {
5358 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5359 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5360 OpNodeRnd>, EVEX_V512;
5361 }
5362 let Predicates = [HasDQI, HasVLX] in {
5363 // Explicitly specified broadcast string, since we take only 2 elements
5364 // from v4f32x_info source
5365 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5366 "{1to2}">, EVEX_V128;
5367 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5368 EVEX_V256;
5369 }
5370}
5371
5372// Convert Float to Signed/Unsigned Quardword with truncation
5373multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5374 SDNode OpNode, SDNode OpNodeRnd> {
5375 let Predicates = [HasDQI] in {
5376 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5377 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5378 OpNodeRnd>, EVEX_V512;
5379 }
5380 let Predicates = [HasDQI, HasVLX] in {
5381 // Explicitly specified broadcast string, since we take only 2 elements
5382 // from v4f32x_info source
5383 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5384 "{1to2}">, EVEX_V128;
5385 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5386 EVEX_V256;
5387 }
5388}
5389
5390// Convert Signed/Unsigned Quardword to Float
5391multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5392 SDNode OpNode, SDNode OpNodeRnd> {
5393 let Predicates = [HasDQI] in {
5394 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5395 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5396 OpNodeRnd>, EVEX_V512;
5397 }
5398 let Predicates = [HasDQI, HasVLX] in {
5399 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5400 // memory forms of these instructions in Asm Parcer. They have the same
5401 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5402 // due to the same reason.
5403 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5404 "{1to2}", "{x}">, EVEX_V128;
5405 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5406 "{1to4}", "{y}">, EVEX_V256;
5407 }
5408}
5409
5410defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005411 EVEX_CD8<32, CD8VH>;
5412
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005413defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5414 X86VSintToFpRnd>,
5415 PS, EVEX_CD8<32, CD8VF>;
5416
5417defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5418 X86VFpToSintRnd>,
5419 XS, EVEX_CD8<32, CD8VF>;
5420
5421defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5422 X86VFpToSintRnd>,
5423 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5424
5425defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5426 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005427 EVEX_CD8<32, CD8VF>;
5428
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005429defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5430 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005431 EVEX_CD8<64, CD8VF>;
5432
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005433defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5434 XS, EVEX_CD8<32, CD8VH>;
5435
5436defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5437 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005438 EVEX_CD8<32, CD8VF>;
5439
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005440defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5441 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005442
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005443defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5444 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005445 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005446
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005447defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5448 X86cvtps2UIntRnd>,
5449 PS, EVEX_CD8<32, CD8VF>;
5450defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5451 X86cvtpd2UIntRnd>, VEX_W,
5452 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005453
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005454defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5455 X86cvtpd2IntRnd>, VEX_W,
5456 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005457
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005458defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5459 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005460
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005461defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5462 X86cvtpd2UIntRnd>, VEX_W,
5463 PD, EVEX_CD8<64, CD8VF>;
5464
5465defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5466 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5467
5468defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5469 X86VFpToSlongRnd>, VEX_W,
5470 PD, EVEX_CD8<64, CD8VF>;
5471
5472defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5473 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5474
5475defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5476 X86VFpToUlongRnd>, VEX_W,
5477 PD, EVEX_CD8<64, CD8VF>;
5478
5479defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5480 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5481
5482defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5483 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5484
5485defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5486 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5487
5488defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5489 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5490
5491defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5492 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5493
Craig Toppere38c57a2015-11-27 05:44:02 +00005494let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005495def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005496 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005497 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005498
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005499def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5500 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5501 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5502
5503def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5504 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5505 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005506
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005507def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5508 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5509 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005510
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005511def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5512 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5513 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005514}
5515
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005516let Predicates = [HasAVX512] in {
5517 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5518 (VCVTPD2PSZrm addr:$src)>;
5519 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5520 (VCVTPS2PDZrm addr:$src)>;
5521}
5522
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005523//===----------------------------------------------------------------------===//
5524// Half precision conversion instructions
5525//===----------------------------------------------------------------------===//
Asaf Badouh7c522452015-10-22 14:01:16 +00005526multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5527 X86MemOperand x86memop, PatFrag ld_frag> {
5528 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5529 "vcvtph2ps", "$src", "$src",
5530 (X86cvtph2ps (_src.VT _src.RC:$src),
5531 (i32 FROUND_CURRENT))>, T8PD;
5532 let hasSideEffects = 0, mayLoad = 1 in {
5533 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5534 "vcvtph2ps", "$src", "$src",
5535 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5536 (i32 FROUND_CURRENT))>, T8PD;
5537 }
5538}
5539
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005540multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005541 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5542 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5543 (X86cvtph2ps (_src.VT _src.RC:$src),
5544 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5545
5546}
5547
5548let Predicates = [HasAVX512] in {
5549 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005550 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005551 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5552 let Predicates = [HasVLX] in {
5553 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
5554 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5555 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5556 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5557 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005558}
5559
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005560multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5561 X86MemOperand x86memop> {
5562 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5563 (ins _src.RC:$src1, i32u8imm:$src2),
5564 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
5565 (X86cvtps2ph (_src.VT _src.RC:$src1),
5566 (i32 imm:$src2),
5567 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5568 let hasSideEffects = 0, mayStore = 1 in {
5569 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5570 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5571 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5572 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5573 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5574 addr:$dst)]>;
5575 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5576 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5577 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5578 []>, EVEX_K;
5579 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005580}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005581multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5582 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5583 (ins _src.RC:$src1, i32u8imm:$src2),
5584 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}",
5585 (X86cvtps2ph (_src.VT _src.RC:$src1),
5586 (i32 imm:$src2),
5587 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5588}
5589let Predicates = [HasAVX512] in {
5590 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5591 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5592 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5593 let Predicates = [HasVLX] in {
5594 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5595 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5596 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5597 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5598 }
5599}
Asaf Badouh2489f352015-12-02 08:17:51 +00005600
5601// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5602multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5603 string OpcodeStr> {
5604 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5605 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
5606 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
5607 (i32 FROUND_NO_EXC)))],
5608 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5609 Sched<[WriteFAdd]>;
5610}
5611
5612let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5613 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5614 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5615 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5616 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5617 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5618 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5619 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5620 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5621}
5622
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005623let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5624 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005625 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005626 EVEX_CD8<32, CD8VT1>;
5627 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005628 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005629 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5630 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005631 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005632 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005633 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005634 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005635 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005636 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5637 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005638 let isCodeGenOnly = 1 in {
5639 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005640 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005641 EVEX_CD8<32, CD8VT1>;
5642 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005643 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005644 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005645
Craig Topper9dd48c82014-01-02 17:28:14 +00005646 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005647 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005648 EVEX_CD8<32, CD8VT1>;
5649 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005650 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005651 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5652 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005653}
Michael Liao5bf95782014-12-04 05:20:33 +00005654
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005655/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005656multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5657 X86VectorVTInfo _> {
5658 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5659 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5660 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5661 "$src2, $src1", "$src1, $src2",
5662 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005663 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005664 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5665 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5666 "$src2, $src1", "$src1, $src2",
5667 (OpNode (_.VT _.RC:$src1),
5668 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005669 }
5670}
5671}
5672
Asaf Badouheaf2da12015-09-21 10:23:53 +00005673defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5674 EVEX_CD8<32, CD8VT1>, T8PD;
5675defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5676 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5677defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5678 EVEX_CD8<32, CD8VT1>, T8PD;
5679defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5680 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005681
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005682/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5683multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005684 X86VectorVTInfo _> {
5685 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5686 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5687 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5688 let mayLoad = 1 in {
5689 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5690 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5691 (OpNode (_.FloatVT
5692 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5693 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5694 (ins _.ScalarMemOp:$src), OpcodeStr,
5695 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5696 (OpNode (_.FloatVT
5697 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5698 EVEX, T8PD, EVEX_B;
5699 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005700}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005701
5702multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5703 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5704 EVEX_V512, EVEX_CD8<32, CD8VF>;
5705 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5706 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5707
5708 // Define only if AVX512VL feature is present.
5709 let Predicates = [HasVLX] in {
5710 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5711 OpNode, v4f32x_info>,
5712 EVEX_V128, EVEX_CD8<32, CD8VF>;
5713 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5714 OpNode, v8f32x_info>,
5715 EVEX_V256, EVEX_CD8<32, CD8VF>;
5716 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5717 OpNode, v2f64x_info>,
5718 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5719 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5720 OpNode, v4f64x_info>,
5721 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5722 }
5723}
5724
5725defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5726defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005727
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005728/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005729multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5730 SDNode OpNode> {
5731
5732 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5733 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5734 "$src2, $src1", "$src1, $src2",
5735 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5736 (i32 FROUND_CURRENT))>;
5737
5738 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5739 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005740 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005741 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005742 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005743
5744 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5745 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5746 "$src2, $src1", "$src1, $src2",
5747 (OpNode (_.VT _.RC:$src1),
5748 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5749 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005750}
5751
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005752multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5753 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5754 EVEX_CD8<32, CD8VT1>;
5755 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5756 EVEX_CD8<64, CD8VT1>, VEX_W;
5757}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005758
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005759let hasSideEffects = 0, Predicates = [HasERI] in {
5760 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5761 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5762}
Igor Breger8352a0d2015-07-28 06:53:28 +00005763
5764defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005765/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005766
5767multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5768 SDNode OpNode> {
5769
5770 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5771 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5772 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5773
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005774 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5775 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5776 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005777 (bitconvert (_.LdFrag addr:$src))),
5778 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005779
5780 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005781 (ins _.MemOp:$src), OpcodeStr,
5782 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005783 (OpNode (_.FloatVT
5784 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5785 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005786}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005787multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5788 SDNode OpNode> {
5789 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5790 (ins _.RC:$src), OpcodeStr,
5791 "{sae}, $src", "$src, {sae}",
5792 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5793}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005794
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005795multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5796 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005797 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5798 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005799 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005800 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5801 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005802}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005803
Asaf Badouh402ebb32015-06-03 13:41:48 +00005804multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5805 SDNode OpNode> {
5806 // Define only if AVX512VL feature is present.
5807 let Predicates = [HasVLX] in {
5808 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5809 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5810 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5811 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5812 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5813 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5814 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5815 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5816 }
5817}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005818let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005819
Asaf Badouh402ebb32015-06-03 13:41:48 +00005820 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5821 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5822 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5823}
5824defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5825 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5826
5827multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5828 SDNode OpNodeRnd, X86VectorVTInfo _>{
5829 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5830 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5831 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5832 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005833}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005834
Robert Khasanoveb126392014-10-28 18:15:20 +00005835multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5836 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005837 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005838 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5839 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5840 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005841 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005842 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5843 (OpNode (_.FloatVT
5844 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005845
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005846 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005847 (ins _.ScalarMemOp:$src), OpcodeStr,
5848 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5849 (OpNode (_.FloatVT
5850 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5851 EVEX, EVEX_B;
5852 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005853}
5854
Robert Khasanoveb126392014-10-28 18:15:20 +00005855multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5856 SDNode OpNode> {
5857 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5858 v16f32_info>,
5859 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5860 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5861 v8f64_info>,
5862 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5863 // Define only if AVX512VL feature is present.
5864 let Predicates = [HasVLX] in {
5865 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5866 OpNode, v4f32x_info>,
5867 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5868 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5869 OpNode, v8f32x_info>,
5870 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5871 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5872 OpNode, v2f64x_info>,
5873 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5874 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5875 OpNode, v4f64x_info>,
5876 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5877 }
5878}
5879
Asaf Badouh402ebb32015-06-03 13:41:48 +00005880multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5881 SDNode OpNodeRnd> {
5882 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5883 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5884 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5885 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5886}
5887
Igor Breger4c4cd782015-09-20 09:13:41 +00005888multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5889 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5890
5891 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5892 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5893 "$src2, $src1", "$src1, $src2",
5894 (OpNodeRnd (_.VT _.RC:$src1),
5895 (_.VT _.RC:$src2),
5896 (i32 FROUND_CURRENT))>;
5897 let mayLoad = 1 in
5898 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5899 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5900 "$src2, $src1", "$src1, $src2",
5901 (OpNodeRnd (_.VT _.RC:$src1),
5902 (_.VT (scalar_to_vector
5903 (_.ScalarLdFrag addr:$src2))),
5904 (i32 FROUND_CURRENT))>;
5905
5906 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5907 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5908 "$rc, $src2, $src1", "$src1, $src2, $rc",
5909 (OpNodeRnd (_.VT _.RC:$src1),
5910 (_.VT _.RC:$src2),
5911 (i32 imm:$rc))>,
5912 EVEX_B, EVEX_RC;
5913
5914 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005915 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005916 (ins _.FRC:$src1, _.FRC:$src2),
5917 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5918
5919 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005920 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005921 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5922 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5923 }
5924
5925 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5926 (!cast<Instruction>(NAME#SUFF#Zr)
5927 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5928
5929 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5930 (!cast<Instruction>(NAME#SUFF#Zm)
5931 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>;
5932}
5933
5934multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5935 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5936 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5937 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5938 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5939}
5940
Asaf Badouh402ebb32015-06-03 13:41:48 +00005941defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5942 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005943
Igor Breger4c4cd782015-09-20 09:13:41 +00005944defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005945
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005946let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005947 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005948 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005949 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005950 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005951 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005952 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005953 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005954 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005955 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005956 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005957}
5958
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005959multiclass
5960avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005961
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005962 let ExeDomain = _.ExeDomain in {
5963 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5964 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5965 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005966 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005967 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5968
5969 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5970 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005971 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
5972 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005973 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005974
5975 let mayLoad = 1 in
5976 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5977 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5978 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005979 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005980 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5981 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5982 }
5983 let Predicates = [HasAVX512] in {
5984 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5985 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5986 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5987 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5988 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5989 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5990 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5991 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5992 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5993 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5994 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5995 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5996 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5997 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5998 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5999
6000 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6001 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6002 addr:$src, (i32 0x1))), _.FRC)>;
6003 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6004 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6005 addr:$src, (i32 0x2))), _.FRC)>;
6006 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6007 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6008 addr:$src, (i32 0x3))), _.FRC)>;
6009 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6010 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6011 addr:$src, (i32 0x4))), _.FRC)>;
6012 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6013 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6014 addr:$src, (i32 0xc))), _.FRC)>;
6015 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006016}
6017
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006018defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6019 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006020
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006021defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6022 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006023
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006024//-------------------------------------------------
6025// Integer truncate and extend operations
6026//-------------------------------------------------
6027
Igor Breger074a64e2015-07-24 17:24:15 +00006028multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6029 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6030 X86MemOperand x86memop> {
6031
6032 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6033 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6034 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6035 EVEX, T8XS;
6036
6037 // for intrinsic patter match
6038 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6039 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6040 undef)),
6041 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6042 SrcInfo.RC:$src1)>;
6043
6044 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6045 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6046 DestInfo.ImmAllZerosV)),
6047 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6048 SrcInfo.RC:$src1)>;
6049
6050 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6051 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6052 DestInfo.RC:$src0)),
6053 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6054 DestInfo.KRCWM:$mask ,
6055 SrcInfo.RC:$src1)>;
6056
6057 let mayStore = 1 in {
6058 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6059 (ins x86memop:$dst, SrcInfo.RC:$src),
6060 OpcodeStr # "\t{$src, $dst |$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006061 []>, EVEX;
6062
Igor Breger074a64e2015-07-24 17:24:15 +00006063 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6064 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
6065 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006066 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006067 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006068}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006069
Igor Breger074a64e2015-07-24 17:24:15 +00006070multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6071 X86VectorVTInfo DestInfo,
6072 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006073
Igor Breger074a64e2015-07-24 17:24:15 +00006074 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6075 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6076 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006077
Igor Breger074a64e2015-07-24 17:24:15 +00006078 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6079 (SrcInfo.VT SrcInfo.RC:$src)),
6080 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6081 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6082}
6083
6084multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6085 X86VectorVTInfo DestInfo, string sat > {
6086
6087 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6088 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6089 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6090 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6091 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6092 (SrcInfo.VT SrcInfo.RC:$src))>;
6093
6094 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6095 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6096 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6097 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6098 (SrcInfo.VT SrcInfo.RC:$src))>;
6099}
6100
6101multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6102 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6103 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6104 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6105 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6106 Predicate prd = HasAVX512>{
6107
6108 let Predicates = [HasVLX, prd] in {
6109 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6110 DestInfoZ128, x86memopZ128>,
6111 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6112 truncFrag, mtruncFrag>, EVEX_V128;
6113
6114 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6115 DestInfoZ256, x86memopZ256>,
6116 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6117 truncFrag, mtruncFrag>, EVEX_V256;
6118 }
6119 let Predicates = [prd] in
6120 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6121 DestInfoZ, x86memopZ>,
6122 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6123 truncFrag, mtruncFrag>, EVEX_V512;
6124}
6125
6126multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6127 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6128 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6129 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6130 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6131
6132 let Predicates = [HasVLX, prd] in {
6133 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6134 DestInfoZ128, x86memopZ128>,
6135 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6136 sat>, EVEX_V128;
6137
6138 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6139 DestInfoZ256, x86memopZ256>,
6140 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6141 sat>, EVEX_V256;
6142 }
6143 let Predicates = [prd] in
6144 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6145 DestInfoZ, x86memopZ>,
6146 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6147 sat>, EVEX_V512;
6148}
6149
6150multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6151 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6152 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6153 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6154}
6155multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6156 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6157 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6158 sat>, EVEX_CD8<8, CD8VO>;
6159}
6160
6161multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6162 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6163 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6164 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6165}
6166multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6167 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6168 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6169 sat>, EVEX_CD8<16, CD8VQ>;
6170}
6171
6172multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6173 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6174 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6175 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6176}
6177multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6178 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6179 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6180 sat>, EVEX_CD8<32, CD8VH>;
6181}
6182
6183multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6184 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6185 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6186 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6187}
6188multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6189 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6190 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6191 sat>, EVEX_CD8<8, CD8VQ>;
6192}
6193
6194multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6195 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6196 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6197 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6198}
6199multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6200 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6201 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6202 sat>, EVEX_CD8<16, CD8VH>;
6203}
6204
6205multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6206 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6207 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6208 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6209}
6210multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6211 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6212 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6213 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6214}
6215
6216defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6217defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6218defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6219
6220defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6221defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6222defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6223
6224defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6225defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6226defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6227
6228defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6229defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6230defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6231
6232defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6233defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6234defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6235
6236defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6237defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6238defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006239
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006240let Predicates = [HasAVX512, NoVLX] in {
6241def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6242 (v8i16 (EXTRACT_SUBREG
6243 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6244 VR256X:$src, sub_ymm)))), sub_xmm))>;
6245def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6246 (v4i32 (EXTRACT_SUBREG
6247 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6248 VR256X:$src, sub_ymm)))), sub_xmm))>;
6249}
6250
6251let Predicates = [HasBWI, NoVLX] in {
6252def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6253 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6254 VR256X:$src, sub_ymm))), sub_xmm))>;
6255}
6256
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006257multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6258 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6259 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006260
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006261 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6262 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6263 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6264 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006265
6266 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006267 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6268 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6269 (DestInfo.VT (LdFrag addr:$src))>,
6270 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006271 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006272}
6273
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006274multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6275 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6276 let Predicates = [HasVLX, HasBWI] in {
6277 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6278 v16i8x_info, i64mem, LdFrag, OpNode>,
6279 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006280
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006281 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6282 v16i8x_info, i128mem, LdFrag, OpNode>,
6283 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6284 }
6285 let Predicates = [HasBWI] in {
6286 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6287 v32i8x_info, i256mem, LdFrag, OpNode>,
6288 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6289 }
6290}
6291
6292multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6293 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6294 let Predicates = [HasVLX, HasAVX512] in {
6295 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6296 v16i8x_info, i32mem, LdFrag, OpNode>,
6297 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6298
6299 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6300 v16i8x_info, i64mem, LdFrag, OpNode>,
6301 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6302 }
6303 let Predicates = [HasAVX512] in {
6304 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6305 v16i8x_info, i128mem, LdFrag, OpNode>,
6306 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6307 }
6308}
6309
6310multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6311 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6312 let Predicates = [HasVLX, HasAVX512] in {
6313 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6314 v16i8x_info, i16mem, LdFrag, OpNode>,
6315 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6316
6317 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6318 v16i8x_info, i32mem, LdFrag, OpNode>,
6319 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6320 }
6321 let Predicates = [HasAVX512] in {
6322 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6323 v16i8x_info, i64mem, LdFrag, OpNode>,
6324 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6325 }
6326}
6327
6328multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6329 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6330 let Predicates = [HasVLX, HasAVX512] in {
6331 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6332 v8i16x_info, i64mem, LdFrag, OpNode>,
6333 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6334
6335 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6336 v8i16x_info, i128mem, LdFrag, OpNode>,
6337 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6338 }
6339 let Predicates = [HasAVX512] in {
6340 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6341 v16i16x_info, i256mem, LdFrag, OpNode>,
6342 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6343 }
6344}
6345
6346multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6347 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6348 let Predicates = [HasVLX, HasAVX512] in {
6349 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6350 v8i16x_info, i32mem, LdFrag, OpNode>,
6351 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6352
6353 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6354 v8i16x_info, i64mem, LdFrag, OpNode>,
6355 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6356 }
6357 let Predicates = [HasAVX512] in {
6358 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6359 v8i16x_info, i128mem, LdFrag, OpNode>,
6360 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6361 }
6362}
6363
6364multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6365 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6366
6367 let Predicates = [HasVLX, HasAVX512] in {
6368 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6369 v4i32x_info, i64mem, LdFrag, OpNode>,
6370 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6371
6372 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6373 v4i32x_info, i128mem, LdFrag, OpNode>,
6374 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6375 }
6376 let Predicates = [HasAVX512] in {
6377 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6378 v8i32x_info, i256mem, LdFrag, OpNode>,
6379 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6380 }
6381}
6382
6383defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6384defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6385defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6386defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6387defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6388defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6389
6390
6391defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6392defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6393defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6394defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6395defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6396defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006397
6398//===----------------------------------------------------------------------===//
6399// GATHER - SCATTER Operations
6400
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006401multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6402 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006403 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6404 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006405 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6406 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006407 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006408 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006409 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6410 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6411 vectoraddr:$src2))]>, EVEX, EVEX_K,
6412 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006413}
Cameron McInally45325962014-03-26 13:50:50 +00006414
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006415multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6416 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6417 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6418 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6419 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6420 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6421let Predicates = [HasVLX] in {
6422 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6423 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6424 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6425 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6426 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6427 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6428 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6429 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6430}
Cameron McInally45325962014-03-26 13:50:50 +00006431}
6432
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006433multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6434 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6435 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6436 mgatherv16i32>, EVEX_V512;
6437 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6438 mgatherv8i64>, EVEX_V512;
6439let Predicates = [HasVLX] in {
6440 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6441 vy32xmem, mgatherv8i32>, EVEX_V256;
6442 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6443 vy64xmem, mgatherv4i64>, EVEX_V256;
6444 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6445 vx32xmem, mgatherv4i32>, EVEX_V128;
6446 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6447 vx64xmem, mgatherv2i64>, EVEX_V128;
6448}
Cameron McInally45325962014-03-26 13:50:50 +00006449}
Michael Liao5bf95782014-12-04 05:20:33 +00006450
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006451
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006452defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6453 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6454
6455defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6456 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006457
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006458multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6459 X86MemOperand memop, PatFrag ScatterNode> {
6460
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006461let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006462
6463 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6464 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006465 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006466 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6467 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6468 _.KRCWM:$mask, vectoraddr:$dst))]>,
6469 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006470}
6471
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006472multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6473 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6474 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6475 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6476 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6477 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6478let Predicates = [HasVLX] in {
6479 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6480 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6481 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6482 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6483 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6484 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6485 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6486 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6487}
Cameron McInally45325962014-03-26 13:50:50 +00006488}
6489
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006490multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6491 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6492 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6493 mscatterv16i32>, EVEX_V512;
6494 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6495 mscatterv8i64>, EVEX_V512;
6496let Predicates = [HasVLX] in {
6497 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6498 vy32xmem, mscatterv8i32>, EVEX_V256;
6499 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6500 vy64xmem, mscatterv4i64>, EVEX_V256;
6501 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6502 vx32xmem, mscatterv4i32>, EVEX_V128;
6503 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6504 vx64xmem, mscatterv2i64>, EVEX_V128;
6505}
Cameron McInally45325962014-03-26 13:50:50 +00006506}
6507
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006508defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6509 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006510
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006511defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6512 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006513
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006514// prefetch
6515multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6516 RegisterClass KRC, X86MemOperand memop> {
6517 let Predicates = [HasPFI], hasSideEffects = 1 in
6518 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006519 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006520 []>, EVEX, EVEX_K;
6521}
6522
6523defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6524 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6525
6526defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6527 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6528
6529defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6530 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6531
6532defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6533 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006534
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006535defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6536 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6537
6538defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6539 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6540
6541defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6542 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6543
6544defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6545 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6546
6547defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6548 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6549
6550defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6551 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6552
6553defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6554 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6555
6556defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6557 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6558
6559defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6560 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6561
6562defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6563 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6564
6565defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6566 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6567
6568defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6569 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006570
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006571// Helper fragments to match sext vXi1 to vXiY.
6572def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6573def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6574
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00006575def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6576def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6577def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006578
6579def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00006580 (MOV8mr addr:$dst,
6581 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
6582 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
6583
6584def : Pat<(store VK8:$src, addr:$dst),
6585 (MOV8mr addr:$dst,
6586 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
6587 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006588
6589def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
6590 (truncstore node:$val, node:$ptr), [{
6591 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
6592}]>;
6593
6594def : Pat<(truncstorei1 GR8:$src, addr:$dst),
6595 (MOV8mr addr:$dst, GR8:$src)>;
6596
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006597multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006598def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006599 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006600 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6601}
Michael Liao5bf95782014-12-04 05:20:33 +00006602
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006603multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6604 string OpcodeStr, Predicate prd> {
6605let Predicates = [prd] in
6606 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6607
6608 let Predicates = [prd, HasVLX] in {
6609 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6610 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6611 }
6612}
6613
6614multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6615 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6616 HasBWI>;
6617 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6618 HasBWI>, VEX_W;
6619 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6620 HasDQI>;
6621 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6622 HasDQI>, VEX_W;
6623}
Michael Liao5bf95782014-12-04 05:20:33 +00006624
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006625defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006626
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006627multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
6628def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6629 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Breger756c2892015-12-27 13:56:16 +00006630 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006631}
6632
6633multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
6634 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6635let Predicates = [prd] in
6636 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6637 EVEX_V512;
6638
6639 let Predicates = [prd, HasVLX] in {
6640 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
6641 EVEX_V256;
6642 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
6643 EVEX_V128;
6644 }
6645}
6646
6647defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6648 avx512vl_i8_info, HasBWI>;
6649defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6650 avx512vl_i16_info, HasBWI>, VEX_W;
6651defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6652 avx512vl_i32_info, HasDQI>;
6653defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6654 avx512vl_i64_info, HasDQI>, VEX_W;
6655
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006656//===----------------------------------------------------------------------===//
6657// AVX-512 - COMPRESS and EXPAND
6658//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006659
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006660multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6661 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006662 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006663 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006664 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006665
6666 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006667 def mr : AVX5128I<opc, MRMDestMem, (outs),
6668 (ins _.MemOp:$dst, _.RC:$src),
6669 OpcodeStr # "\t{$src, $dst |$dst, $src}",
6670 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6671
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006672 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6673 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
6674 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006675 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006676 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006677 addr:$dst)]>,
6678 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6679 }
6680}
6681
6682multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6683 AVX512VLVectorVTInfo VTInfo> {
6684 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6685
6686 let Predicates = [HasVLX] in {
6687 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6688 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6689 }
6690}
6691
6692defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6693 EVEX;
6694defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6695 EVEX, VEX_W;
6696defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6697 EVEX;
6698defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6699 EVEX, VEX_W;
6700
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006701// expand
6702multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6703 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006704 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006705 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006706 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006707
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006708 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006709 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6710 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6711 (_.VT (X86expand (_.VT (bitconvert
6712 (_.LdFrag addr:$src1)))))>,
6713 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006714}
6715
6716multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6717 AVX512VLVectorVTInfo VTInfo> {
6718 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6719
6720 let Predicates = [HasVLX] in {
6721 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6722 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6723 }
6724}
6725
6726defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6727 EVEX;
6728defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6729 EVEX, VEX_W;
6730defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6731 EVEX;
6732defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6733 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006734
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006735//handle instruction reg_vec1 = op(reg_vec,imm)
6736// op(mem_vec,imm)
6737// op(broadcast(eltVt),imm)
6738//all instruction created with FROUND_CURRENT
6739multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6740 X86VectorVTInfo _>{
6741 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6742 (ins _.RC:$src1, i32u8imm:$src2),
6743 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6744 (OpNode (_.VT _.RC:$src1),
6745 (i32 imm:$src2),
6746 (i32 FROUND_CURRENT))>;
6747 let mayLoad = 1 in {
6748 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6749 (ins _.MemOp:$src1, i32u8imm:$src2),
6750 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6751 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6752 (i32 imm:$src2),
6753 (i32 FROUND_CURRENT))>;
6754 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6755 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6756 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6757 "${src1}"##_.BroadcastStr##", $src2",
6758 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6759 (i32 imm:$src2),
6760 (i32 FROUND_CURRENT))>, EVEX_B;
6761 }
6762}
6763
6764//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6765multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6766 SDNode OpNode, X86VectorVTInfo _>{
6767 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6768 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006769 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006770 "$src1, {sae}, $src2",
6771 (OpNode (_.VT _.RC:$src1),
6772 (i32 imm:$src2),
6773 (i32 FROUND_NO_EXC))>, EVEX_B;
6774}
6775
6776multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6777 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6778 let Predicates = [prd] in {
6779 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6780 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6781 EVEX_V512;
6782 }
6783 let Predicates = [prd, HasVLX] in {
6784 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6785 EVEX_V128;
6786 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6787 EVEX_V256;
6788 }
6789}
6790
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006791//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6792// op(reg_vec2,mem_vec,imm)
6793// op(reg_vec2,broadcast(eltVt),imm)
6794//all instruction created with FROUND_CURRENT
6795multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6796 X86VectorVTInfo _>{
6797 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006798 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006799 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6800 (OpNode (_.VT _.RC:$src1),
6801 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006802 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006803 (i32 FROUND_CURRENT))>;
6804 let mayLoad = 1 in {
6805 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006806 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006807 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6808 (OpNode (_.VT _.RC:$src1),
6809 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006810 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006811 (i32 FROUND_CURRENT))>;
6812 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006813 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006814 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6815 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6816 (OpNode (_.VT _.RC:$src1),
6817 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006818 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006819 (i32 FROUND_CURRENT))>, EVEX_B;
6820 }
6821}
6822
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006823//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6824// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006825multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6827
6828 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6829 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6830 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6831 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6832 (SrcInfo.VT SrcInfo.RC:$src2),
6833 (i8 imm:$src3)))>;
6834 let mayLoad = 1 in
6835 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6836 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6837 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6838 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6839 (SrcInfo.VT (bitconvert
6840 (SrcInfo.LdFrag addr:$src2))),
6841 (i8 imm:$src3)))>;
6842}
6843
6844//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6845// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006846// op(reg_vec2,broadcast(eltVt),imm)
6847multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006848 X86VectorVTInfo _>:
6849 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6850
6851 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006852 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6853 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6854 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6855 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6856 (OpNode (_.VT _.RC:$src1),
6857 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6858 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006859}
6860
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006861//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6862// op(reg_vec2,mem_scalar,imm)
6863//all instruction created with FROUND_CURRENT
6864multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6865 X86VectorVTInfo _> {
6866
6867 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006868 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006869 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6870 (OpNode (_.VT _.RC:$src1),
6871 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006872 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006873 (i32 FROUND_CURRENT))>;
6874 let mayLoad = 1 in {
6875 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006876 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006877 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6878 (OpNode (_.VT _.RC:$src1),
6879 (_.VT (scalar_to_vector
6880 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006881 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006882 (i32 FROUND_CURRENT))>;
6883
6884 let isAsmParserOnly = 1 in {
6885 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6886 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6887 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6888 []>;
6889 }
6890 }
6891}
6892
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006893//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6894multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6895 SDNode OpNode, X86VectorVTInfo _>{
6896 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006897 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006898 OpcodeStr, "$src3, {sae}, $src2, $src1",
6899 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006900 (OpNode (_.VT _.RC:$src1),
6901 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006902 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006903 (i32 FROUND_NO_EXC))>, EVEX_B;
6904}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006905//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6906multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6907 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006908 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6909 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006910 OpcodeStr, "$src3, {sae}, $src2, $src1",
6911 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006912 (OpNode (_.VT _.RC:$src1),
6913 (_.VT _.RC:$src2),
6914 (i32 imm:$src3),
6915 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006916}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006917
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006918multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6919 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006920 let Predicates = [prd] in {
6921 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006922 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006923 EVEX_V512;
6924
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006925 }
6926 let Predicates = [prd, HasVLX] in {
6927 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006928 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006929 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006930 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006931 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006932}
6933
Igor Breger2ae0fe32015-08-31 11:14:02 +00006934multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6935 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6936 let Predicates = [HasBWI] in {
6937 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6938 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6939 }
6940 let Predicates = [HasBWI, HasVLX] in {
6941 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6942 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6943 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6944 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6945 }
6946}
6947
Igor Breger00d9f842015-06-08 14:03:17 +00006948multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6949 bits<8> opc, SDNode OpNode>{
6950 let Predicates = [HasAVX512] in {
6951 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6952 }
6953 let Predicates = [HasAVX512, HasVLX] in {
6954 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6955 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6956 }
6957}
6958
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006959multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6960 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6961 let Predicates = [prd] in {
6962 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6963 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006964 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006965}
6966
Igor Breger1e58e8a2015-09-02 11:18:55 +00006967multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
6968 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
6969 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
6970 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
6971 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
6972 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006973}
6974
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006975defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd",
6976 avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006977 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006978defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps",
6979 avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006980 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6981
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006982defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info,
6983 0x55, X86VFixupimm, HasAVX512>,
6984 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6985defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info,
6986 0x55, X86VFixupimm, HasAVX512>,
6987 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006988
Igor Breger1e58e8a2015-09-02 11:18:55 +00006989defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
6990 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
6991defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
6992 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
6993defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
6994 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
6995
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006996
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006997defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6998 0x50, X86VRange, HasDQI>,
6999 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7000defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7001 0x50, X86VRange, HasDQI>,
7002 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7003
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007004defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7005 0x51, X86VRange, HasDQI>,
7006 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7007defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7008 0x51, X86VRange, HasDQI>,
7009 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7010
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007011defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7012 0x57, X86Reduces, HasDQI>,
7013 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7014defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7015 0x57, X86Reduces, HasDQI>,
7016 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007017
Igor Breger1e58e8a2015-09-02 11:18:55 +00007018defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7019 0x27, X86GetMants, HasAVX512>,
7020 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7021defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7022 0x27, X86GetMants, HasAVX512>,
7023 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7024
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007025multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7026 bits<8> opc, SDNode OpNode = X86Shuf128>{
7027 let Predicates = [HasAVX512] in {
7028 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7029
7030 }
7031 let Predicates = [HasAVX512, HasVLX] in {
7032 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7033 }
7034}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007035let Predicates = [HasAVX512] in {
7036def : Pat<(v16f32 (ffloor VR512:$src)),
7037 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7038def : Pat<(v16f32 (fnearbyint VR512:$src)),
7039 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7040def : Pat<(v16f32 (fceil VR512:$src)),
7041 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7042def : Pat<(v16f32 (frint VR512:$src)),
7043 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7044def : Pat<(v16f32 (ftrunc VR512:$src)),
7045 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7046
7047def : Pat<(v8f64 (ffloor VR512:$src)),
7048 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7049def : Pat<(v8f64 (fnearbyint VR512:$src)),
7050 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7051def : Pat<(v8f64 (fceil VR512:$src)),
7052 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7053def : Pat<(v8f64 (frint VR512:$src)),
7054 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7055def : Pat<(v8f64 (ftrunc VR512:$src)),
7056 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7057}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007058
7059defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7060 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7061defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7062 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7063defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7064 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7065defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7066 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007067
Craig Topperc48fa892015-12-27 19:45:21 +00007068multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007069 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7070 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007071}
7072
Craig Topperc48fa892015-12-27 19:45:21 +00007073defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007074 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007075defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007076 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007077
Igor Breger2ae0fe32015-08-31 11:14:02 +00007078multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7079 let Predicates = p in
7080 def NAME#_.VTName#rri:
7081 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7082 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7083 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7084}
7085
7086multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7087 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7088 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7089 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7090
7091defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7092 avx512vl_i8_info, avx512vl_i8_info>,
7093 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7094 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7095 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7096 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7097 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7098 EVEX_CD8<8, CD8VF>;
7099
Igor Bregerf3ded812015-08-31 13:09:30 +00007100defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7101 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7102
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007103multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7104 X86VectorVTInfo _> {
7105 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007106 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007107 "$src1", "$src1",
7108 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7109
7110 let mayLoad = 1 in
7111 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007112 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007113 "$src1", "$src1",
7114 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7115 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7116}
7117
7118multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7119 X86VectorVTInfo _> :
7120 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7121 let mayLoad = 1 in
7122 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007123 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007124 "${src1}"##_.BroadcastStr,
7125 "${src1}"##_.BroadcastStr,
7126 (_.VT (OpNode (X86VBroadcast
7127 (_.ScalarLdFrag addr:$src1))))>,
7128 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7129}
7130
7131multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7132 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7133 let Predicates = [prd] in
7134 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7135
7136 let Predicates = [prd, HasVLX] in {
7137 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7138 EVEX_V256;
7139 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7140 EVEX_V128;
7141 }
7142}
7143
7144multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7145 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7146 let Predicates = [prd] in
7147 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7148 EVEX_V512;
7149
7150 let Predicates = [prd, HasVLX] in {
7151 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7152 EVEX_V256;
7153 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7154 EVEX_V128;
7155 }
7156}
7157
7158multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7159 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007160 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007161 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007162 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7163 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007164}
7165
7166multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7167 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007168 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7169 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007170}
7171
7172multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7173 bits<8> opc_d, bits<8> opc_q,
7174 string OpcodeStr, SDNode OpNode> {
7175 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7176 HasAVX512>,
7177 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7178 HasBWI>;
7179}
7180
7181defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7182
7183def : Pat<(xor
7184 (bc_v16i32 (v16i1sextv16i32)),
7185 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7186 (VPABSDZrr VR512:$src)>;
7187def : Pat<(xor
7188 (bc_v8i64 (v8i1sextv8i64)),
7189 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7190 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007191
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007192multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7193
7194 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007195}
7196
7197defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7198defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7199
Igor Breger24cab0f2015-11-16 07:22:00 +00007200//===---------------------------------------------------------------------===//
7201// Replicate Single FP - MOVSHDUP and MOVSLDUP
7202//===---------------------------------------------------------------------===//
7203multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7204 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7205 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007206}
7207
7208defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7209defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007210
7211//===----------------------------------------------------------------------===//
7212// AVX-512 - MOVDDUP
7213//===----------------------------------------------------------------------===//
7214
7215multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7216 X86VectorVTInfo _> {
7217 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7218 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7219 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7220 let mayLoad = 1 in
7221 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7222 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7223 (_.VT (OpNode (_.VT (scalar_to_vector
7224 (_.ScalarLdFrag addr:$src)))))>,
7225 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7226}
7227
7228multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7229 AVX512VLVectorVTInfo VTInfo> {
7230
7231 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7232
7233 let Predicates = [HasAVX512, HasVLX] in {
7234 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7235 EVEX_V256;
7236 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7237 EVEX_V128;
7238 }
7239}
7240
7241multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7242 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7243 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007244}
7245
7246defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7247
7248def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7249 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7250def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7251 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7252
Igor Bregerf2460112015-07-26 14:41:44 +00007253//===----------------------------------------------------------------------===//
7254// AVX-512 - Unpack Instructions
7255//===----------------------------------------------------------------------===//
7256defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7257defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7258
7259defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7260 SSE_INTALU_ITINS_P, HasBWI>;
7261defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7262 SSE_INTALU_ITINS_P, HasBWI>;
7263defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7264 SSE_INTALU_ITINS_P, HasBWI>;
7265defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7266 SSE_INTALU_ITINS_P, HasBWI>;
7267
7268defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7269 SSE_INTALU_ITINS_P, HasAVX512>;
7270defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7271 SSE_INTALU_ITINS_P, HasAVX512>;
7272defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7273 SSE_INTALU_ITINS_P, HasAVX512>;
7274defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7275 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007276
7277//===----------------------------------------------------------------------===//
7278// AVX-512 - Extract & Insert Integer Instructions
7279//===----------------------------------------------------------------------===//
7280
7281multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7282 X86VectorVTInfo _> {
7283 let mayStore = 1 in
7284 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7285 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7286 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7287 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7288 imm:$src2)))),
7289 addr:$dst)]>,
7290 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7291}
7292
7293multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7294 let Predicates = [HasBWI] in {
7295 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7296 (ins _.RC:$src1, u8imm:$src2),
7297 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7298 [(set GR32orGR64:$dst,
7299 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7300 EVEX, TAPD;
7301
7302 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7303 }
7304}
7305
7306multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7307 let Predicates = [HasBWI] in {
7308 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7309 (ins _.RC:$src1, u8imm:$src2),
7310 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7311 [(set GR32orGR64:$dst,
7312 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7313 EVEX, PD;
7314
Igor Breger55747302015-11-18 08:46:16 +00007315 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7316 (ins _.RC:$src1, u8imm:$src2),
7317 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7318 EVEX, TAPD;
7319
Igor Bregerdefab3c2015-10-08 12:55:01 +00007320 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7321 }
7322}
7323
7324multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7325 RegisterClass GRC> {
7326 let Predicates = [HasDQI] in {
7327 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7328 (ins _.RC:$src1, u8imm:$src2),
7329 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7330 [(set GRC:$dst,
7331 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7332 EVEX, TAPD;
7333
7334 let mayStore = 1 in
7335 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7336 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7337 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7338 [(store (extractelt (_.VT _.RC:$src1),
7339 imm:$src2),addr:$dst)]>,
7340 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7341 }
7342}
7343
7344defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7345defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7346defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7347defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7348
7349multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7350 X86VectorVTInfo _, PatFrag LdFrag> {
7351 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7352 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7353 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7354 [(set _.RC:$dst,
7355 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7356 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7357}
7358
7359multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7360 X86VectorVTInfo _, PatFrag LdFrag> {
7361 let Predicates = [HasBWI] in {
7362 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7363 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7364 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7365 [(set _.RC:$dst,
7366 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7367
7368 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7369 }
7370}
7371
7372multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7373 X86VectorVTInfo _, RegisterClass GRC> {
7374 let Predicates = [HasDQI] in {
7375 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7376 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7377 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7378 [(set _.RC:$dst,
7379 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7380 EVEX_4V, TAPD;
7381
7382 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7383 _.ScalarLdFrag>, TAPD;
7384 }
7385}
7386
7387defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7388 extloadi8>, TAPD;
7389defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7390 extloadi16>, PD;
7391defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7392defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007393//===----------------------------------------------------------------------===//
7394// VSHUFPS - VSHUFPD Operations
7395//===----------------------------------------------------------------------===//
7396multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7397 AVX512VLVectorVTInfo VTInfo_FP>{
7398 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7399 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7400 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007401}
7402
7403defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7404defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007405//===----------------------------------------------------------------------===//
7406// AVX-512 - Byte shift Left/Right
7407//===----------------------------------------------------------------------===//
7408
7409multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7410 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7411 def rr : AVX512<opc, MRMr,
7412 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7413 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7414 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7415 let mayLoad = 1 in
7416 def rm : AVX512<opc, MRMm,
7417 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7418 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7419 [(set _.RC:$dst,(_.VT (OpNode
7420 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7421}
7422
7423multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
7424 Format MRMm, string OpcodeStr, Predicate prd>{
7425 let Predicates = [prd] in
7426 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7427 OpcodeStr, v8i64_info>, EVEX_V512;
7428 let Predicates = [prd, HasVLX] in {
7429 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7430 OpcodeStr, v4i64x_info>, EVEX_V256;
7431 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7432 OpcodeStr, v2i64x_info>, EVEX_V128;
7433 }
7434}
7435defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
7436 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7437defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
7438 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7439
7440
7441multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007442 string OpcodeStr, X86VectorVTInfo _dst,
7443 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007444 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007445 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007446 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007447 [(set _dst.RC:$dst,(_dst.VT
7448 (OpNode (_src.VT _src.RC:$src1),
7449 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007450 let mayLoad = 1 in
7451 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007452 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007453 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007454 [(set _dst.RC:$dst,(_dst.VT
7455 (OpNode (_src.VT _src.RC:$src1),
7456 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007457 (_src.LdFrag addr:$src2))))))]>;
7458}
7459
7460multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
7461 string OpcodeStr, Predicate prd> {
7462 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007463 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7464 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007465 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007466 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7467 v32i8x_info>, EVEX_V256;
7468 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7469 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007470 }
7471}
7472
7473defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
7474 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007475
7476multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7477 X86VectorVTInfo _>{
7478 let Constraints = "$src1 = $dst" in {
7479 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7480 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
7481 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7482 (OpNode (_.VT _.RC:$src1),
7483 (_.VT _.RC:$src2),
7484 (_.VT _.RC:$src3),
7485 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7486 let mayLoad = 1 in {
7487 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7488 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7489 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7490 (OpNode (_.VT _.RC:$src1),
7491 (_.VT _.RC:$src2),
7492 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7493 (i8 imm:$src4))>,
7494 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7495 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7496 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7497 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7498 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7499 (OpNode (_.VT _.RC:$src1),
7500 (_.VT _.RC:$src2),
7501 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7502 (i8 imm:$src4))>, EVEX_B,
7503 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7504 }
7505 }// Constraints = "$src1 = $dst"
7506}
7507
7508multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7509 let Predicates = [HasAVX512] in
7510 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7511 let Predicates = [HasAVX512, HasVLX] in {
7512 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7513 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7514 }
7515}
7516
7517defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7518defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7519