blob: 2817d576d921b8a91cf6af57d3c1fc6ff7fd90e7 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
183 string MaskingConstraint = "",
184 InstrItinClass itin = NoItinerary,
185 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 let isCommutable = IsCommutable in
187 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000188 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
189 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190 Pattern, itin>;
191
192 // Prefer over VMOV*rrk Pat<>
193 let AddedComplexity = 20 in
194 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000195 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
196 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000197 MaskingPattern, itin>,
198 EVEX_K {
199 // In case of the 3src subclass this is overridden with a let.
200 string Constraints = MaskingConstraint;
201 }
202 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
203 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
205 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 ZeroMaskingPattern,
207 itin>,
208 EVEX_KZ;
209}
210
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000211
Adam Nemet34801422014-10-08 23:25:39 +0000212// Common base class of AVX512_maskable and AVX512_maskable_3src.
213multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
214 dag Outs,
215 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
216 string OpcodeStr,
217 string AttSrcAsm, string IntelSrcAsm,
218 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000219 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000220 string MaskingConstraint = "",
221 InstrItinClass itin = NoItinerary,
222 bit IsCommutable = 0> :
223 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
224 AttSrcAsm, IntelSrcAsm,
225 [(set _.RC:$dst, RHS)],
226 [(set _.RC:$dst, MaskingRHS)],
227 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000228 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000229 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000230
Adam Nemet2e91ee52014-08-14 17:13:19 +0000231// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000232// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000234multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs, dag Ins, string OpcodeStr,
236 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000239 bit IsCommutable = 0> :
240 AVX512_maskable_common<O, F, _, Outs, Ins,
241 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
242 !con((ins _.KRCWM:$mask), Ins),
243 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246
247// This multiclass generates the unconditional/non-masking, the masking and
248// the zero-masking variant of the scalar instruction.
249multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs, dag Ins, string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000252 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000253 InstrItinClass itin = NoItinerary,
254 bit IsCommutable = 0> :
255 AVX512_maskable_common<O, F, _, Outs, Ins,
256 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
257 !con((ins _.KRCWM:$mask), Ins),
258 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
259 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000261
Adam Nemet34801422014-10-08 23:25:39 +0000262// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263// ($src1) is already tied to $dst so we just use that for the preserved
264// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
265// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000266multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
267 dag Outs, dag NonTiedIns, string OpcodeStr,
268 string AttSrcAsm, string IntelSrcAsm,
269 dag RHS> :
270 AVX512_maskable_common<O, F, _, Outs,
271 !con((ins _.RC:$src1), NonTiedIns),
272 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
275 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000276
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000277
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag Ins,
280 string OpcodeStr,
281 string AttSrcAsm, string IntelSrcAsm,
282 list<dag> Pattern> :
283 AVX512_maskable_custom<O, F, Outs, Ins,
284 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
285 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000286 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000287 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000288
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000289
290// Instruction with mask that puts result in mask register,
291// like "compare" and "vptest"
292multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
293 dag Outs,
294 dag Ins, dag MaskingIns,
295 string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
297 list<dag> Pattern,
298 list<dag> MaskingPattern,
299 string Round = "",
300 InstrItinClass itin = NoItinerary> {
301 def NAME: AVX512<O, F, Outs, Ins,
302 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
303 "$dst "#Round#", "#IntelSrcAsm#"}",
304 Pattern, itin>;
305
306 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000307 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
308 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000309 MaskingPattern, itin>, EVEX_K;
310}
311
312multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs,
314 dag Ins, dag MaskingIns,
315 string OpcodeStr,
316 string AttSrcAsm, string IntelSrcAsm,
317 dag RHS, dag MaskingRHS,
318 string Round = "",
319 InstrItinClass itin = NoItinerary> :
320 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
321 AttSrcAsm, IntelSrcAsm,
322 [(set _.KRC:$dst, RHS)],
323 [(set _.KRC:$dst, MaskingRHS)],
324 Round, NoItinerary>;
325
326multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
327 dag Outs, dag Ins, string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
329 dag RHS, string Round = "",
330 InstrItinClass itin = NoItinerary> :
331 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
332 !con((ins _.KRCWM:$mask), Ins),
333 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
334 (and _.KRCWM:$mask, RHS),
335 Round, itin>;
336
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000337multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
338 dag Outs, dag Ins, string OpcodeStr,
339 string AttSrcAsm, string IntelSrcAsm> :
340 AVX512_maskable_custom_cmp<O, F, Outs,
341 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
342 AttSrcAsm, IntelSrcAsm,
343 [],[],"", NoItinerary>;
344
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000345// Bitcasts between 512-bit vector types. Return the original type since
346// no instruction is needed for the conversion
347let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000348 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000349 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000350 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
351 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
352 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000353 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000354 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
355 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
356 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000358 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000359 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
360 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000361 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000362 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
363 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000364 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000365 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
366 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000367 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000368 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
369 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
370 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
371 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
372 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
373 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
374 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
375 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
376 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
377 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
378 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379
380 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
381 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
382 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
383 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
384 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
385 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
386 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
387 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
388 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
389 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
390 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
391 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
392 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
393 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
394 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
395 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
396 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
397 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
398 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
399 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
400 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
401 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
402 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
403 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
404 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
405 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
406 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
407 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
408 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
409 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
410
411// Bitcasts between 256-bit vector types. Return the original type since
412// no instruction is needed for the conversion
413 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
414 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
415 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
416 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
417 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
418 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
419 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
420 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
421 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
422 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
423 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
424 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
425 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
426 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
427 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
428 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
429 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
430 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
431 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
432 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
433 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
434 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
435 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
436 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
437 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
438 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
439 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
440 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
441 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
442 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
443}
444
445//
446// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
447//
448
449let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
450 isPseudo = 1, Predicates = [HasAVX512] in {
451def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
452 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
453}
454
Craig Topperfb1746b2014-01-30 06:03:19 +0000455let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
457def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
458def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000459}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000460
461//===----------------------------------------------------------------------===//
462// AVX-512 - VECTOR INSERT
463//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000464
Adam Nemet4285c1f2014-10-15 23:42:17 +0000465multiclass vinsert_for_size_no_alt<int Opcode,
466 X86VectorVTInfo From, X86VectorVTInfo To,
467 PatFrag vinsert_insert,
468 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000469 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
470 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000471 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000472 "vinsert" # From.EltTypeName # "x" # From.NumElts #
473 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000474 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000475 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
476 (From.VT From.RC:$src2),
477 (iPTR imm)))]>,
478 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000479
480 let mayLoad = 1 in
481 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000482 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000483 "vinsert" # From.EltTypeName # "x" # From.NumElts #
484 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000485 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000486 []>,
487 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000489}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000490
Adam Nemet4285c1f2014-10-15 23:42:17 +0000491multiclass vinsert_for_size<int Opcode,
492 X86VectorVTInfo From, X86VectorVTInfo To,
493 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
494 PatFrag vinsert_insert,
495 SDNodeXForm INSERT_get_vinsert_imm> :
496 vinsert_for_size_no_alt<Opcode, From, To,
497 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000498 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499 // vinserti32x4. Only add this if 64x2 and friends are not supported
500 // natively via AVX512DQ.
501 let Predicates = [NoDQI] in
502 def : Pat<(vinsert_insert:$ins
503 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
504 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
505 VR512:$src1, From.RC:$src2,
506 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
511 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512 X86VectorVTInfo< 4, EltVT32, VR128X>,
513 X86VectorVTInfo<16, EltVT32, VR512>,
514 X86VectorVTInfo< 2, EltVT64, VR128X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
516 vinsert128_insert,
517 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000518 let Predicates = [HasDQI] in
519 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 8, EltVT64, VR512>,
522 vinsert128_insert,
523 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000524 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525 X86VectorVTInfo< 4, EltVT64, VR256X>,
526 X86VectorVTInfo< 8, EltVT64, VR512>,
527 X86VectorVTInfo< 8, EltVT32, VR256>,
528 X86VectorVTInfo<16, EltVT32, VR512>,
529 vinsert256_insert,
530 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000531 let Predicates = [HasDQI] in
532 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
533 X86VectorVTInfo< 8, EltVT32, VR256X>,
534 X86VectorVTInfo<16, EltVT32, VR512>,
535 vinsert256_insert,
536 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000537}
538
Adam Nemet4e2ef472014-10-02 23:18:28 +0000539defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
540defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000541
542// vinsertps - insert f32 to XMM
543def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000544 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000545 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000546 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547 EVEX_4V;
548def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000549 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000550 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000551 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000552 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
553 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
554
555//===----------------------------------------------------------------------===//
556// AVX-512 VECTOR EXTRACT
557//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558
Adam Nemet55536c62014-09-25 23:48:45 +0000559multiclass vextract_for_size<int Opcode,
560 X86VectorVTInfo From, X86VectorVTInfo To,
561 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
562 PatFrag vextract_extract,
563 SDNodeXForm EXTRACT_get_vextract_imm> {
564 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000565 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000566 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000567 "vextract" # To.EltTypeName # "x4",
568 "$idx, $src1", "$src1, $idx",
569 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
570 (iPTR imm)))]>,
571 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000572 let mayStore = 1 in
573 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000574 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000575 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
576 "$dst, $src1, $src2}",
577 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
578 }
579
Adam Nemet55536c62014-09-25 23:48:45 +0000580 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
581 // vextracti32x4
582 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
583 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
584 VR512:$src1,
585 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
586
587 // A 128/256-bit subvector extract from the first 512-bit vector position is
588 // a subregister copy that needs no instruction.
589 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
590 (To.VT
591 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
592
593 // And for the alternative types.
594 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
595 (AltTo.VT
596 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000597
598 // Intrinsic call with masking.
599 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
600 "x4_512")
601 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
602 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
603 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
604 VR512:$src1, imm:$idx)>;
605
606 // Intrinsic call with zero-masking.
607 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
608 "x4_512")
609 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
610 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
611 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
612 VR512:$src1, imm:$idx)>;
613
614 // Intrinsic call without masking.
615 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
616 "x4_512")
617 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
618 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
619 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620}
621
Adam Nemet55536c62014-09-25 23:48:45 +0000622multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
623 ValueType EltVT64, int Opcode64> {
624 defm NAME # "32x4" : vextract_for_size<Opcode32,
625 X86VectorVTInfo<16, EltVT32, VR512>,
626 X86VectorVTInfo< 4, EltVT32, VR128X>,
627 X86VectorVTInfo< 8, EltVT64, VR512>,
628 X86VectorVTInfo< 2, EltVT64, VR128X>,
629 vextract128_extract,
630 EXTRACT_get_vextract128_imm>;
631 defm NAME # "64x4" : vextract_for_size<Opcode64,
632 X86VectorVTInfo< 8, EltVT64, VR512>,
633 X86VectorVTInfo< 4, EltVT64, VR256X>,
634 X86VectorVTInfo<16, EltVT32, VR512>,
635 X86VectorVTInfo< 8, EltVT32, VR256>,
636 vextract256_extract,
637 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000638}
639
Adam Nemet55536c62014-09-25 23:48:45 +0000640defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
641defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642
643// A 128-bit subvector insert to the first 512-bit vector position
644// is a subregister copy that needs no instruction.
645def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
646 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
647 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
648 sub_ymm)>;
649def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
650 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
651 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
652 sub_ymm)>;
653def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
654 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
655 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
656 sub_ymm)>;
657def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
658 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
659 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
660 sub_ymm)>;
661
662def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
663 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
664def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
665 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
666def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
667 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
668def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
669 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
670
671// vextractps - extract 32 bits from XMM
672def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000673 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000674 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
676 EVEX;
677
678def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000679 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000680 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000681 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000682 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000683
684//===---------------------------------------------------------------------===//
685// AVX-512 BROADCAST
686//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000687multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
688 ValueType svt, X86VectorVTInfo _> {
689 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
690 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
691 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
692 T8PD, EVEX;
693
694 let mayLoad = 1 in {
695 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
696 (ins _.ScalarMemOp:$src),
697 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
698 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
699 T8PD, EVEX;
700 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702
703multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
704 AVX512VLVectorVTInfo _> {
705 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
706 EVEX_V512;
707
708 let Predicates = [HasVLX] in {
709 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
710 EVEX_V256;
711 }
712}
713
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000714let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000715 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
716 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
717 let Predicates = [HasVLX] in {
718 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
719 v4f32, v4f32x_info>, EVEX_V128,
720 EVEX_CD8<32, CD8VT1>;
721 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000722}
723
724let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000725 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
726 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000727}
728
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000729// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
730// Later, we can canonize broadcast instructions before ISel phase and
731// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000732// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
733// representations of source
734multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
735 X86VectorVTInfo _, RegisterClass SrcRC_v,
736 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000737 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000738 (!cast<Instruction>(InstName##"r")
739 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
740
741 let AddedComplexity = 30 in {
742 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000743 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000744 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
745 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
746
747 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000748 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000749 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
750 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
751 }
752}
753
754defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
755 VR128X, FR32X>;
756defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
757 VR128X, FR64X>;
758
759let Predicates = [HasVLX] in {
760 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
761 v8f32x_info, VR128X, FR32X>;
762 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
763 v4f32x_info, VR128X, FR32X>;
764 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
765 v4f64x_info, VR128X, FR64X>;
766}
767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000771 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000773def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000774 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000775def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000776 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000777
Robert Khasanovcbc57032014-12-09 16:38:41 +0000778multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
779 RegisterClass SrcRC> {
780 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
781 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
782 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783}
784
Robert Khasanovcbc57032014-12-09 16:38:41 +0000785multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
786 RegisterClass SrcRC, Predicate prd> {
787 let Predicates = [prd] in
788 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
789 let Predicates = [prd, HasVLX] in {
790 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
791 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
792 }
793}
794
795defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
796 HasBWI>;
797defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
798 HasBWI>;
799defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
800 HasAVX512>;
801defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
802 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000805 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806
807def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000808 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809
810def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000811 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000813 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Cameron McInally394d5572013-10-31 13:56:31 +0000815def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000816 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000817def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000818 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000819
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000820def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
821 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000822 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000823def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
824 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000825 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000826
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000827multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
828 X86MemOperand x86memop, PatFrag ld_frag,
829 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
830 RegisterClass KRC> {
831 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000832 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833 [(set DstRC:$dst,
834 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000835 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
836 VR128X:$src),
837 !strconcat(OpcodeStr,
838 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
839 []>, EVEX, EVEX_K;
840 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000842 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000843 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000844 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000845 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000847 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000848 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000850 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
851 x86memop:$src),
852 !strconcat(OpcodeStr,
853 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
854 []>, EVEX, EVEX_K;
855 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000857 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000858 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000859 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
860 (X86VBroadcast (ld_frag addr:$src)),
861 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000862 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
865defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
866 loadi32, VR512, v16i32, v4i32, VK16WM>,
867 EVEX_V512, EVEX_CD8<32, CD8VT1>;
868defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
869 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
870 EVEX_CD8<64, CD8VT1>;
871
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000872multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
873 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Adam Nemet73f72e12014-06-27 00:43:38 +0000874 let mayLoad = 1 in {
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000875 def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000876 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000877 [(set _Dst.RC:$dst,
878 (_Dst.VT (X86SubVBroadcast
879 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX;
880 def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
881 _Src.MemOp:$src),
Adam Nemet73f72e12014-06-27 00:43:38 +0000882 !strconcat(OpcodeStr,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000883 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
884 []>, EVEX, EVEX_K;
885 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
886 _Src.MemOp:$src),
887 !strconcat(OpcodeStr,
888 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000889 []>, EVEX, EVEX_KZ;
890 }
891}
892
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000893defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
894 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000895 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000896defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
897 v16f32_info, v4f32x_info>,
898 EVEX_V512, EVEX_CD8<32, CD8VT4>;
899defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
900 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000901 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000902defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
903 v8f64_info, v4f64x_info>, VEX_W,
904 EVEX_V512, EVEX_CD8<64, CD8VT4>;
905
906let Predicates = [HasVLX] in {
907defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
908 v8i32x_info, v4i32x_info>,
909 EVEX_V256, EVEX_CD8<32, CD8VT4>;
910defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
911 v8f32x_info, v4f32x_info>,
912 EVEX_V256, EVEX_CD8<32, CD8VT4>;
913}
914let Predicates = [HasVLX, HasDQI] in {
915defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
916 v4i64x_info, v2i64x_info>, VEX_W,
917 EVEX_V256, EVEX_CD8<64, CD8VT2>;
918defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
919 v4f64x_info, v2f64x_info>, VEX_W,
920 EVEX_V256, EVEX_CD8<64, CD8VT2>;
921}
922let Predicates = [HasDQI] in {
923defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
924 v8i64_info, v2i64x_info>, VEX_W,
925 EVEX_V512, EVEX_CD8<64, CD8VT2>;
926defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
927 v16i32_info, v8i32x_info>,
928 EVEX_V512, EVEX_CD8<32, CD8VT8>;
929defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
930 v8f64_info, v2f64x_info>, VEX_W,
931 EVEX_V512, EVEX_CD8<64, CD8VT2>;
932defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
933 v16f32_info, v8f32x_info>,
934 EVEX_V512, EVEX_CD8<32, CD8VT8>;
935}
Adam Nemet73f72e12014-06-27 00:43:38 +0000936
Cameron McInally394d5572013-10-31 13:56:31 +0000937def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
938 (VPBROADCASTDZrr VR128X:$src)>;
939def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
940 (VPBROADCASTQZrr VR128X:$src)>;
941
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000942def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000943 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000944def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
945 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
946
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000947def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000948 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000949def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
950 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000951
952def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
953 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000954def : Pat<(v16i32 (X86VBroadcast (v8i32 VR256X:$src))),
955 (VPBROADCASTDZrr (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm))>;
956
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000957def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
958 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000959def : Pat<(v8i64 (X86VBroadcast (v4i64 VR256X:$src))),
960 (VPBROADCASTQZrr (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000961
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000962def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000963 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000964def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000965 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000966
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967// Provide fallback in case the load node that is used in the patterns above
968// is used by additional users, which prevents the pattern selection.
969def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000970 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000971def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000972 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000973
974
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000975//===----------------------------------------------------------------------===//
976// AVX-512 BROADCAST MASK TO VECTOR REGISTER
977//---
978
979multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000980 RegisterClass KRC> {
981let Predicates = [HasCDI] in
982def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000983 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000984 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000985
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000986let Predicates = [HasCDI, HasVLX] in {
987def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000988 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000989 []>, EVEX, EVEX_V128;
990def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000991 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000992 []>, EVEX, EVEX_V256;
993}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000994}
995
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000996let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000997defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
998 VK16>;
999defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
1000 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001001}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
1003//===----------------------------------------------------------------------===//
1004// AVX-512 - VPERM
1005//
1006// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001007multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1008 X86VectorVTInfo _> {
1009 let ExeDomain = _.ExeDomain in {
1010 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001011 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001013 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001014 [(set _.RC:$dst,
1015 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001016 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001017 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001018 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001020 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001021 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001022 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001023 (i8 imm:$src2))))]>,
1024 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
1025}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001026}
1027
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001028multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
1029 X86VectorVTInfo Ctrl> :
1030 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
1031 let ExeDomain = _.ExeDomain in {
1032 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
1033 (ins _.RC:$src1, _.RC:$src2),
1034 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001035 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001036 [(set _.RC:$dst,
1037 (_.VT (X86VPermilpv _.RC:$src1,
1038 (Ctrl.VT Ctrl.RC:$src2))))]>,
1039 EVEX_4V;
1040 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
1041 (ins _.RC:$src1, Ctrl.MemOp:$src2),
1042 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001043 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001044 [(set _.RC:$dst,
1045 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00001046 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001047 EVEX_4V;
1048 }
1049}
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001050defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001051 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001052defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001053 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001054
1055def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1056 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1057def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1058 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1059
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001060// -- VPERM2I - 3 source operands form --
1061multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
1062 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +00001063 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001064let Constraints = "$src1 = $dst" in {
1065 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1066 (ins RC:$src1, RC:$src2, RC:$src3),
1067 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001068 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001069 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001070 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001071 EVEX_4V;
1072
Adam Nemet2415a492014-07-02 21:25:54 +00001073 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1074 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1075 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001076 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001077 "$dst {${mask}}, $src2, $src3}"),
1078 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1079 (OpNode RC:$src1, RC:$src2,
1080 RC:$src3),
1081 RC:$src1)))]>,
1082 EVEX_4V, EVEX_K;
1083
1084 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1085 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1086 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1087 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001088 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001089 "$dst {${mask}} {z}, $src2, $src3}"),
1090 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1091 (OpNode RC:$src1, RC:$src2,
1092 RC:$src3),
1093 (OpVT (bitconvert
1094 (v16i32 immAllZerosV))))))]>,
1095 EVEX_4V, EVEX_KZ;
1096
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001097 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1098 (ins RC:$src1, RC:$src2, x86memop:$src3),
1099 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001100 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001101 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001102 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001104
1105 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1106 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1107 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001108 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001109 "$dst {${mask}}, $src2, $src3}"),
1110 [(set RC:$dst,
1111 (OpVT (vselect KRC:$mask,
1112 (OpNode RC:$src1, RC:$src2,
1113 (mem_frag addr:$src3)),
1114 RC:$src1)))]>,
1115 EVEX_4V, EVEX_K;
1116
1117 let AddedComplexity = 10 in // Prefer over the rrkz variant
1118 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1119 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1120 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001121 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001122 "$dst {${mask}} {z}, $src2, $src3}"),
1123 [(set RC:$dst,
1124 (OpVT (vselect KRC:$mask,
1125 (OpNode RC:$src1, RC:$src2,
1126 (mem_frag addr:$src3)),
1127 (OpVT (bitconvert
1128 (v16i32 immAllZerosV))))))]>,
1129 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001130 }
1131}
Craig Topper820d4922015-02-09 04:04:50 +00001132defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001133 i512mem, X86VPermiv3, v16i32, VK16WM>,
1134 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001135defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001136 i512mem, X86VPermiv3, v8i64, VK8WM>,
1137 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001138defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001139 i512mem, X86VPermiv3, v16f32, VK16WM>,
1140 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001141defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001142 i512mem, X86VPermiv3, v8f64, VK8WM>,
1143 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001144
Adam Nemetefe9c982014-07-02 21:25:58 +00001145multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1146 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001147 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1148 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001149 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1150 OpVT, KRC> {
1151 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1152 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1153 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001154
1155 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1156 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1157 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1158 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001159}
1160
Craig Topper820d4922015-02-09 04:04:50 +00001161defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001162 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1163 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001164defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001165 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1166 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001167defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001168 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1169 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001170defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001171 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1172 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001173
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001174//===----------------------------------------------------------------------===//
1175// AVX-512 - BLEND using mask
1176//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001177multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1178 let ExeDomain = _.ExeDomain in {
1179 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1180 (ins _.RC:$src1, _.RC:$src2),
1181 !strconcat(OpcodeStr,
1182 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1183 []>, EVEX_4V;
1184 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1185 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001186 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001187 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001188 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1189 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1190 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1191 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1192 !strconcat(OpcodeStr,
1193 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1194 []>, EVEX_4V, EVEX_KZ;
1195 let mayLoad = 1 in {
1196 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1197 (ins _.RC:$src1, _.MemOp:$src2),
1198 !strconcat(OpcodeStr,
1199 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1200 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1201 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1202 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001203 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001204 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001205 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1206 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1207 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1208 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1209 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1210 !strconcat(OpcodeStr,
1211 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1212 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1213 }
1214 }
1215}
1216multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1217
1218 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1219 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1220 !strconcat(OpcodeStr,
1221 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1222 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1223 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1224 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001225 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001226
1227 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1228 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1229 !strconcat(OpcodeStr,
1230 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1231 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001232 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001233
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001234}
1235
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001236multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1237 AVX512VLVectorVTInfo VTInfo> {
1238 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1239 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001240
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001241 let Predicates = [HasVLX] in {
1242 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1243 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1244 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1245 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1246 }
1247}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001248
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001249multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1250 AVX512VLVectorVTInfo VTInfo> {
1251 let Predicates = [HasBWI] in
1252 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001253
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001254 let Predicates = [HasBWI, HasVLX] in {
1255 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1256 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1257 }
1258}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001260
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001261defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1262defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1263defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1264defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1265defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1266defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001267
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269let Predicates = [HasAVX512] in {
1270def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1271 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001272 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001273 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1275 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1276
1277def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1278 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001279 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001280 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001281 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1282 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1283}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001284//===----------------------------------------------------------------------===//
1285// Compare Instructions
1286//===----------------------------------------------------------------------===//
1287
1288// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1289multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001290 SDNode OpNode, ValueType VT,
1291 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001292 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001293 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1294 !strconcat("vcmp${cc}", Suffix,
1295 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001296 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001297 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1298 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001299 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1300 !strconcat("vcmp${cc}", Suffix,
1301 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001302 [(set VK1:$dst, (OpNode (VT RC:$src1),
1303 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001304 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001305 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001306 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001307 !strconcat("vcmp", Suffix,
1308 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1309 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001310 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001311 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001312 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001313 !strconcat("vcmp", Suffix,
1314 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1315 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001316 }
1317}
1318
1319let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001320defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1321 XS;
1322defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1323 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001324}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001326multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1327 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001328 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001329 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1330 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1331 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001332 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001333 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001334 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001335 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1336 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1337 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1338 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001339 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001340 def rrk : AVX512BI<opc, MRMSrcReg,
1341 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1342 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1343 "$dst {${mask}}, $src1, $src2}"),
1344 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1345 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1346 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1347 let mayLoad = 1 in
1348 def rmk : AVX512BI<opc, MRMSrcMem,
1349 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1350 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1351 "$dst {${mask}}, $src1, $src2}"),
1352 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1353 (OpNode (_.VT _.RC:$src1),
1354 (_.VT (bitconvert
1355 (_.LdFrag addr:$src2))))))],
1356 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357}
1358
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001359multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001360 X86VectorVTInfo _> :
1361 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001362 let mayLoad = 1 in {
1363 def rmb : AVX512BI<opc, MRMSrcMem,
1364 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1365 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1366 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1367 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1368 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1369 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1370 def rmbk : AVX512BI<opc, MRMSrcMem,
1371 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1372 _.ScalarMemOp:$src2),
1373 !strconcat(OpcodeStr,
1374 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1375 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1376 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1377 (OpNode (_.VT _.RC:$src1),
1378 (X86VBroadcast
1379 (_.ScalarLdFrag addr:$src2)))))],
1380 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1381 }
1382}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001384multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1385 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1386 let Predicates = [prd] in
1387 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1388 EVEX_V512;
1389
1390 let Predicates = [prd, HasVLX] in {
1391 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1392 EVEX_V256;
1393 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1394 EVEX_V128;
1395 }
1396}
1397
1398multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1399 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1400 Predicate prd> {
1401 let Predicates = [prd] in
1402 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1403 EVEX_V512;
1404
1405 let Predicates = [prd, HasVLX] in {
1406 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1407 EVEX_V256;
1408 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1409 EVEX_V128;
1410 }
1411}
1412
1413defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1414 avx512vl_i8_info, HasBWI>,
1415 EVEX_CD8<8, CD8VF>;
1416
1417defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1418 avx512vl_i16_info, HasBWI>,
1419 EVEX_CD8<16, CD8VF>;
1420
Robert Khasanovf70f7982014-09-18 14:06:55 +00001421defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001422 avx512vl_i32_info, HasAVX512>,
1423 EVEX_CD8<32, CD8VF>;
1424
Robert Khasanovf70f7982014-09-18 14:06:55 +00001425defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001426 avx512vl_i64_info, HasAVX512>,
1427 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1428
1429defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1430 avx512vl_i8_info, HasBWI>,
1431 EVEX_CD8<8, CD8VF>;
1432
1433defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1434 avx512vl_i16_info, HasBWI>,
1435 EVEX_CD8<16, CD8VF>;
1436
Robert Khasanovf70f7982014-09-18 14:06:55 +00001437defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001438 avx512vl_i32_info, HasAVX512>,
1439 EVEX_CD8<32, CD8VF>;
1440
Robert Khasanovf70f7982014-09-18 14:06:55 +00001441defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001442 avx512vl_i64_info, HasAVX512>,
1443 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001444
1445def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001446 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001447 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1448 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1449
1450def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001451 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001452 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1453 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1454
Robert Khasanov29e3b962014-08-27 09:34:37 +00001455multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1456 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001457 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001458 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001459 !strconcat("vpcmp${cc}", Suffix,
1460 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001461 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1462 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001463 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001464 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001465 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001466 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001467 !strconcat("vpcmp${cc}", Suffix,
1468 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001469 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1470 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001471 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001472 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1473 def rrik : AVX512AIi8<opc, MRMSrcReg,
1474 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001475 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001476 !strconcat("vpcmp${cc}", Suffix,
1477 "\t{$src2, $src1, $dst {${mask}}|",
1478 "$dst {${mask}}, $src1, $src2}"),
1479 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1480 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001481 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001482 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1483 let mayLoad = 1 in
1484 def rmik : AVX512AIi8<opc, MRMSrcMem,
1485 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001486 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001487 !strconcat("vpcmp${cc}", Suffix,
1488 "\t{$src2, $src1, $dst {${mask}}|",
1489 "$dst {${mask}}, $src1, $src2}"),
1490 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1491 (OpNode (_.VT _.RC:$src1),
1492 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001493 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001494 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1495
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001496 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001497 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001499 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001500 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1501 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001502 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001503 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001504 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001505 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001506 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1507 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001508 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001509 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1510 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001511 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001512 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001513 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1514 "$dst {${mask}}, $src1, $src2, $cc}"),
1515 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001516 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001517 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1518 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001519 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001520 !strconcat("vpcmp", Suffix,
1521 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1522 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001523 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524 }
1525}
1526
Robert Khasanov29e3b962014-08-27 09:34:37 +00001527multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001528 X86VectorVTInfo _> :
1529 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001530 def rmib : AVX512AIi8<opc, MRMSrcMem,
1531 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001532 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001533 !strconcat("vpcmp${cc}", Suffix,
1534 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1535 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1536 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1537 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001538 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001539 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1540 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1541 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001542 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001543 !strconcat("vpcmp${cc}", Suffix,
1544 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1545 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1546 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1547 (OpNode (_.VT _.RC:$src1),
1548 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001549 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001550 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001551
Robert Khasanov29e3b962014-08-27 09:34:37 +00001552 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001553 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001554 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1555 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001556 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001557 !strconcat("vpcmp", Suffix,
1558 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1559 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1560 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1561 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1562 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001563 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001564 !strconcat("vpcmp", Suffix,
1565 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1566 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1567 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1568 }
1569}
1570
1571multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1572 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1573 let Predicates = [prd] in
1574 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1575
1576 let Predicates = [prd, HasVLX] in {
1577 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1578 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1579 }
1580}
1581
1582multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1583 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1584 let Predicates = [prd] in
1585 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1586 EVEX_V512;
1587
1588 let Predicates = [prd, HasVLX] in {
1589 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1590 EVEX_V256;
1591 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1592 EVEX_V128;
1593 }
1594}
1595
1596defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1597 HasBWI>, EVEX_CD8<8, CD8VF>;
1598defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1599 HasBWI>, EVEX_CD8<8, CD8VF>;
1600
1601defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1602 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1603defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1604 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1605
Robert Khasanovf70f7982014-09-18 14:06:55 +00001606defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001607 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001608defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001609 HasAVX512>, EVEX_CD8<32, CD8VF>;
1610
Robert Khasanovf70f7982014-09-18 14:06:55 +00001611defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001612 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001613defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001614 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001616multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001617
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001618 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1619 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1620 "vcmp${cc}"#_.Suffix,
1621 "$src2, $src1", "$src1, $src2",
1622 (X86cmpm (_.VT _.RC:$src1),
1623 (_.VT _.RC:$src2),
1624 imm:$cc)>;
1625
1626 let mayLoad = 1 in {
1627 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1628 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1629 "vcmp${cc}"#_.Suffix,
1630 "$src2, $src1", "$src1, $src2",
1631 (X86cmpm (_.VT _.RC:$src1),
1632 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1633 imm:$cc)>;
1634
1635 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1636 (outs _.KRC:$dst),
1637 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1638 "vcmp${cc}"#_.Suffix,
1639 "${src2}"##_.BroadcastStr##", $src1",
1640 "$src1, ${src2}"##_.BroadcastStr,
1641 (X86cmpm (_.VT _.RC:$src1),
1642 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1643 imm:$cc)>,EVEX_B;
1644 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001645 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001646 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001647 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1648 (outs _.KRC:$dst),
1649 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1650 "vcmp"#_.Suffix,
1651 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1652
1653 let mayLoad = 1 in {
1654 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1655 (outs _.KRC:$dst),
1656 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1657 "vcmp"#_.Suffix,
1658 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1659
1660 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1661 (outs _.KRC:$dst),
1662 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1663 "vcmp"#_.Suffix,
1664 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1665 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1666 }
1667 }
1668}
1669
1670multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1671 // comparison code form (VCMP[EQ/LT/LE/...]
1672 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1673 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1674 "vcmp${cc}"#_.Suffix,
1675 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1676 (X86cmpmRnd (_.VT _.RC:$src1),
1677 (_.VT _.RC:$src2),
1678 imm:$cc,
1679 (i32 FROUND_NO_EXC))>, EVEX_B;
1680
1681 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1682 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1683 (outs _.KRC:$dst),
1684 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1685 "vcmp"#_.Suffix,
1686 "$cc,{sae}, $src2, $src1",
1687 "$src1, $src2,{sae}, $cc">, EVEX_B;
1688 }
1689}
1690
1691multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1692 let Predicates = [HasAVX512] in {
1693 defm Z : avx512_vcmp_common<_.info512>,
1694 avx512_vcmp_sae<_.info512>, EVEX_V512;
1695
1696 }
1697 let Predicates = [HasAVX512,HasVLX] in {
1698 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1699 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001700 }
1701}
1702
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001703defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1704 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1705defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1706 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001707
1708def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1709 (COPY_TO_REGCLASS (VCMPPSZrri
1710 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1711 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1712 imm:$cc), VK8)>;
1713def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1714 (COPY_TO_REGCLASS (VPCMPDZrri
1715 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1716 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1717 imm:$cc), VK8)>;
1718def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1719 (COPY_TO_REGCLASS (VPCMPUDZrri
1720 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1721 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1722 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001723
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001724//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725// Mask register copy, including
1726// - copy between mask registers
1727// - load/store mask registers
1728// - copy from GPR to mask register and vice versa
1729//
1730multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1731 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001732 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001733 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001734 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001735 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736 let mayLoad = 1 in
1737 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001738 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001739 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001740 let mayStore = 1 in
1741 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001742 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1743 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744 }
1745}
1746
1747multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1748 string OpcodeStr,
1749 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001750 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001752 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001753 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001754 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001755 }
1756}
1757
Robert Khasanov74acbb72014-07-23 14:49:42 +00001758let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001759 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001760 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1761 VEX, PD;
1762
1763let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001764 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001765 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001766 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001767
1768let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001769 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1770 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001771 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1772 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773}
1774
Robert Khasanov74acbb72014-07-23 14:49:42 +00001775let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001776 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1777 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001778 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1779 VEX, XD, VEX_W;
1780}
1781
1782// GR from/to mask register
1783let Predicates = [HasDQI] in {
1784 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1785 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1786 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1787 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1788}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001789let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1791 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1792 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1793 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001794}
1795let Predicates = [HasBWI] in {
1796 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1797 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1798}
1799let Predicates = [HasBWI] in {
1800 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1801 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803
Robert Khasanov74acbb72014-07-23 14:49:42 +00001804// Load/store kreg
1805let Predicates = [HasDQI] in {
1806 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1807 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001808 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1809 (KMOVBkm addr:$src)>;
1810}
1811let Predicates = [HasAVX512, NoDQI] in {
1812 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1813 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1814 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1815 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001816}
1817let Predicates = [HasAVX512] in {
1818 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001820 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001821 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
1822 (MOV8rm addr:$src), sub_8bit)),
1823 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001824 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1825 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001826}
1827let Predicates = [HasBWI] in {
1828 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1829 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001830 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1831 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001832}
1833let Predicates = [HasBWI] in {
1834 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1835 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001836 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1837 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001838}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001839
Robert Khasanov74acbb72014-07-23 14:49:42 +00001840let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001841 def : Pat<(i1 (trunc (i64 GR64:$src))),
1842 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1843 (i32 1))), VK1)>;
1844
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001845 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001846 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001847
1848 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001849 (COPY_TO_REGCLASS
1850 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1851 VK1)>;
1852 def : Pat<(i1 (trunc (i16 GR16:$src))),
1853 (COPY_TO_REGCLASS
1854 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1855 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001856
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001857 def : Pat<(i32 (zext VK1:$src)),
1858 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00001859 def : Pat<(i32 (anyext VK1:$src)),
1860 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001861 def : Pat<(i8 (zext VK1:$src)),
1862 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001863 (AND32ri (KMOVWrk
1864 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001865 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001866 (AND64ri8 (SUBREG_TO_REG (i64 0),
1867 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001868 def : Pat<(i16 (zext VK1:$src)),
1869 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001870 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1871 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001872 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1873 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1874 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1875 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001876}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001877let Predicates = [HasBWI] in {
1878 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1879 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1880 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1881 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1882}
1883
1884
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001885// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001886let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001887 // GR from/to 8-bit mask without native support
1888 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1889 (COPY_TO_REGCLASS
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001890 (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001891 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1892 (EXTRACT_SUBREG
1893 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1894 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001895}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001896
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001897let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001898 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001899 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001900 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001901 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001902}
1903let Predicates = [HasBWI] in {
1904 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1905 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1906 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1907 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908}
1909
1910// Mask unary operation
1911// - KNOT
1912multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001913 RegisterClass KRC, SDPatternOperator OpNode,
1914 Predicate prd> {
1915 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001916 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001917 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001918 [(set KRC:$dst, (OpNode KRC:$src))]>;
1919}
1920
Robert Khasanov74acbb72014-07-23 14:49:42 +00001921multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1922 SDPatternOperator OpNode> {
1923 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1924 HasDQI>, VEX, PD;
1925 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1926 HasAVX512>, VEX, PS;
1927 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1928 HasBWI>, VEX, PD, VEX_W;
1929 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1930 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001931}
1932
Robert Khasanov74acbb72014-07-23 14:49:42 +00001933defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001934
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001935multiclass avx512_mask_unop_int<string IntName, string InstName> {
1936 let Predicates = [HasAVX512] in
1937 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1938 (i16 GR16:$src)),
1939 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1940 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1941}
1942defm : avx512_mask_unop_int<"knot", "KNOT">;
1943
Robert Khasanov74acbb72014-07-23 14:49:42 +00001944let Predicates = [HasDQI] in
1945def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1946let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001947def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001948let Predicates = [HasBWI] in
1949def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1950let Predicates = [HasBWI] in
1951def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1952
1953// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001954let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1956 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001957def : Pat<(not VK8:$src),
1958 (COPY_TO_REGCLASS
1959 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001960}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001961def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1962 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
1963def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
1964 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965
1966// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001967// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001968multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001969 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001970 Predicate prd, bit IsCommutable> {
1971 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001972 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1973 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001974 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001975 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1976}
1977
Robert Khasanov595683d2014-07-28 13:46:45 +00001978multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001979 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00001980 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001981 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001982 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001983 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00001984 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001985 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001986 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001987 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988}
1989
1990def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1991def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1992
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001993defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
1994defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
1995defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
1996defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
1997defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001998
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001999multiclass avx512_mask_binop_int<string IntName, string InstName> {
2000 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002001 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2002 (i16 GR16:$src1), (i16 GR16:$src2)),
2003 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2004 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2005 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006}
2007
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008defm : avx512_mask_binop_int<"kand", "KAND">;
2009defm : avx512_mask_binop_int<"kandn", "KANDN">;
2010defm : avx512_mask_binop_int<"kor", "KOR">;
2011defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2012defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002013
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002015 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2016 // for the DQI set, this type is legal and KxxxB instruction is used
2017 let Predicates = [NoDQI] in
2018 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2019 (COPY_TO_REGCLASS
2020 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2021 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2022
2023 // All types smaller than 8 bits require conversion anyway
2024 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2025 (COPY_TO_REGCLASS (Inst
2026 (COPY_TO_REGCLASS VK1:$src1, VK16),
2027 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2028 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2029 (COPY_TO_REGCLASS (Inst
2030 (COPY_TO_REGCLASS VK2:$src1, VK16),
2031 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2032 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2033 (COPY_TO_REGCLASS (Inst
2034 (COPY_TO_REGCLASS VK4:$src1, VK16),
2035 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002036}
2037
2038defm : avx512_binop_pat<and, KANDWrr>;
2039defm : avx512_binop_pat<andn, KANDNWrr>;
2040defm : avx512_binop_pat<or, KORWrr>;
2041defm : avx512_binop_pat<xnor, KXNORWrr>;
2042defm : avx512_binop_pat<xor, KXORWrr>;
2043
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002044def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2045 (KXNORWrr VK16:$src1, VK16:$src2)>;
2046def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002047 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002048def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002049 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002050def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002051 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002052
2053let Predicates = [NoDQI] in
2054def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2055 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2056 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2057
2058def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2059 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2060 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2061
2062def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2063 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2064 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2065
2066def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2067 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2068 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2069
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070// Mask unpacking
2071multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002072 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002074 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002076 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077}
2078
2079multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002080 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002081 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002082}
2083
2084defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002085def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2086 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2087 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2088
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089
2090multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2091 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002092 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2093 (i16 GR16:$src1), (i16 GR16:$src2)),
2094 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2095 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2096 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002097}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002098defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002099
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100// Mask bit testing
2101multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2102 SDNode OpNode> {
2103 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2104 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002105 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002106 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2107}
2108
2109multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2110 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002111 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002112 let Predicates = [HasDQI] in
2113 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2114 VEX, PD;
2115 let Predicates = [HasBWI] in {
2116 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2117 VEX, PS, VEX_W;
2118 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2119 VEX, PD, VEX_W;
2120 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121}
2122
2123defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002124
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002125// Mask shift
2126multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2127 SDNode OpNode> {
2128 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002129 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002130 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002131 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2133}
2134
2135multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2136 SDNode OpNode> {
2137 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002138 VEX, TAPD, VEX_W;
2139 let Predicates = [HasDQI] in
2140 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2141 VEX, TAPD;
2142 let Predicates = [HasBWI] in {
2143 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2144 VEX, TAPD, VEX_W;
2145 let Predicates = [HasDQI] in
2146 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2147 VEX, TAPD;
2148 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149}
2150
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002151defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2152defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002153
2154// Mask setting all 0s or 1s
2155multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2156 let Predicates = [HasAVX512] in
2157 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2158 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2159 [(set KRC:$dst, (VT Val))]>;
2160}
2161
2162multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002163 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002164 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002165 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2166 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167}
2168
2169defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2170defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2171
2172// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2173let Predicates = [HasAVX512] in {
2174 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2175 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002176 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2177 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002178 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002179 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2180 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002181}
2182def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2183 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2184
2185def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2186 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2187
2188def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2189 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2190
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002191def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2192 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2193
2194def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2195 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2196
Robert Khasanov5aa44452014-09-30 11:41:54 +00002197let Predicates = [HasVLX] in {
2198 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2199 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2200 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2201 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002202 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2203 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002204 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2205 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2206 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2207 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2208}
2209
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002210def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002211 (v8i1 (COPY_TO_REGCLASS
2212 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2213 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002214
2215def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002216 (v8i1 (COPY_TO_REGCLASS
2217 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2218 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002219
2220def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2221 (v4i1 (COPY_TO_REGCLASS
2222 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2223 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2224
2225def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2226 (v4i1 (COPY_TO_REGCLASS
2227 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2228 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002230//===----------------------------------------------------------------------===//
2231// AVX-512 - Aligned and unaligned load and store
2232//
2233
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002234
2235multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002236 PatFrag ld_frag, PatFrag mload,
2237 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002238 let hasSideEffects = 0 in {
2239 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002240 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002241 _.ExeDomain>, EVEX;
2242 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2243 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002244 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002245 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2246 EVEX, EVEX_KZ;
2247
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002248 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2249 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002250 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002251 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002252 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2253 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002254
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002255 let Constraints = "$src0 = $dst" in {
2256 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2257 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2258 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2259 "${dst} {${mask}}, $src1}"),
2260 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2261 (_.VT _.RC:$src1),
2262 (_.VT _.RC:$src0))))], _.ExeDomain>,
2263 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002264 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002265 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2266 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002267 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2268 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002269 [(set _.RC:$dst, (_.VT
2270 (vselect _.KRCWM:$mask,
2271 (_.VT (bitconvert (ld_frag addr:$src1))),
2272 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002273 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002274 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002275 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2276 (ins _.KRCWM:$mask, _.MemOp:$src),
2277 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2278 "${dst} {${mask}} {z}, $src}",
2279 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2280 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2281 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002282 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002283 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2284 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2285
2286 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2287 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2288
2289 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2290 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2291 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002292}
2293
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002294multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2295 AVX512VLVectorVTInfo _,
2296 Predicate prd,
2297 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002298 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002299 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002300 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002301
2302 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002303 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002304 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002305 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002306 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002307 }
2308}
2309
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002310multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2311 AVX512VLVectorVTInfo _,
2312 Predicate prd,
2313 bit IsReMaterializable = 1> {
2314 let Predicates = [prd] in
2315 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002316 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002317
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002318 let Predicates = [prd, HasVLX] in {
2319 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002320 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002321 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002322 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002323 }
2324}
2325
2326multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002327 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002328 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002329 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2330 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2331 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002332 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002333 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2334 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2335 OpcodeStr #
2336 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2337 [], _.ExeDomain>, EVEX, EVEX_K;
2338 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2339 (ins _.KRCWM:$mask, _.RC:$src),
2340 OpcodeStr #
2341 "\t{$src, ${dst} {${mask}} {z}|" #
2342 "${dst} {${mask}} {z}, $src}",
2343 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002344 }
2345 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002346 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002347 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002348 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002349 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002350 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2351 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2352 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002353 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002354
2355 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2356 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2357 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002358}
2359
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002360
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002361multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2362 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002363 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002364 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2365 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002366
2367 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002368 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2369 masked_store_unaligned>, EVEX_V256;
2370 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2371 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002372 }
2373}
2374
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002375multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2376 AVX512VLVectorVTInfo _, Predicate prd> {
2377 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002378 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2379 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002380
2381 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002382 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2383 masked_store_aligned256>, EVEX_V256;
2384 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2385 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002386 }
2387}
2388
2389defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2390 HasAVX512>,
2391 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2392 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2393
2394defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2395 HasAVX512>,
2396 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2397 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2398
2399defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2400 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002401 PS, EVEX_CD8<32, CD8VF>;
2402
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002403defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2404 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2405 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002406
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002407def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002408 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002409 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002411def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2412 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2413 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002415def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2416 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2417 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2418
2419def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2420 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2421 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2422
2423def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2424 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2425 (VMOVAPDZrm addr:$ptr)>;
2426
2427def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2428 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2429 (VMOVAPSZrm addr:$ptr)>;
2430
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002431def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2432 GR16:$mask),
2433 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2434 VR512:$src)>;
2435def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2436 GR8:$mask),
2437 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2438 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002439
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002440def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2441 GR16:$mask),
2442 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2443 VR512:$src)>;
2444def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2445 GR8:$mask),
2446 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2447 VR512:$src)>;
2448
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002449let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002450def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2451 (VMOVUPSZmrk addr:$ptr,
2452 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2453 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2454
2455def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2456 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2457 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2458
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002459def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2460 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2461 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2462 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002463}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002464
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002465defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2466 HasAVX512>,
2467 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2468 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002469
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002470defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2471 HasAVX512>,
2472 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2473 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002474
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002475defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2476 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002477 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2478
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002479defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2480 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002481 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2482
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002483defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2484 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002485 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2486
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002487defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2488 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002489 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002490
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002491def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2492 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002493 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002494
2495def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002496 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2497 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002498
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002499def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002500 GR16:$mask),
2501 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002502 VR512:$src)>;
2503def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002504 GR8:$mask),
2505 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002506 VR512:$src)>;
2507
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002509def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002510 (bc_v8i64 (v16i32 immAllZerosV)))),
2511 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002512
2513def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002514 (v8i64 VR512:$src))),
2515 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002516 VK8), VR512:$src)>;
2517
2518def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2519 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002520 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002521
2522def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002523 (v16i32 VR512:$src))),
2524 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002526// NoVLX patterns
2527let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002528def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2529 (VMOVDQU32Zmrk addr:$ptr,
2530 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2531 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2532
2533def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2534 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2535 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002536}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002537
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538// Move Int Doubleword to Packed Double Int
2539//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002540def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002541 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542 [(set VR128X:$dst,
2543 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2544 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002545def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002546 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002547 [(set VR128X:$dst,
2548 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2549 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002550def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002551 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 [(set VR128X:$dst,
2553 (v2i64 (scalar_to_vector GR64:$src)))],
2554 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002555let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002556def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002557 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558 [(set FR64:$dst, (bitconvert GR64:$src))],
2559 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002560def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002561 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002562 [(set GR64:$dst, (bitconvert FR64:$src))],
2563 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002564}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002565def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002566 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2568 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2569 EVEX_CD8<64, CD8VT1>;
2570
2571// Move Int Doubleword to Single Scalar
2572//
Craig Topper88adf2a2013-10-12 05:41:08 +00002573let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002574def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002575 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576 [(set FR32X:$dst, (bitconvert GR32:$src))],
2577 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2578
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002579def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002580 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2582 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002583}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002585// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002587def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002588 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2590 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2591 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002592def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002594 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2596 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2597 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2598
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002599// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002600//
2601def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002602 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002603 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2604 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002605 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606 Requires<[HasAVX512, In64BitMode]>;
2607
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002608def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002609 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002610 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2612 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002613 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002614 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2615
2616// Move Scalar Single to Double Int
2617//
Craig Topper88adf2a2013-10-12 05:41:08 +00002618let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002619def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002621 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622 [(set GR32:$dst, (bitconvert FR32X:$src))],
2623 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002624def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002625 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002626 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2628 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002629}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002630
2631// Move Quadword Int to Packed Quadword Int
2632//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002633def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002634 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002635 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002636 [(set VR128X:$dst,
2637 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2638 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2639
2640//===----------------------------------------------------------------------===//
2641// AVX-512 MOVSS, MOVSD
2642//===----------------------------------------------------------------------===//
2643
Michael Liao5bf95782014-12-04 05:20:33 +00002644multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645 SDNode OpNode, ValueType vt,
2646 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002647 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002648 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002649 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002650 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2651 (scalar_to_vector RC:$src2))))],
2652 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002653 let Constraints = "$src1 = $dst" in
2654 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2655 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2656 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002657 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002658 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002659 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002660 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002661 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2662 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002663 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002664 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002665 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002666 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2667 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002668 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002669 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002670 [], IIC_SSE_MOV_S_MR>,
2671 EVEX, VEX_LIG, EVEX_K;
2672 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002673 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002674}
2675
2676let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002677defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2679
2680let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002681defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002682 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2683
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002684def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2685 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2686 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2687
2688def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2689 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2690 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002692def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2693 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2694 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2695
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002696// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002697let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002698 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2699 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002700 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701 IIC_SSE_MOV_S_RR>,
2702 XS, EVEX_4V, VEX_LIG;
2703 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2704 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002705 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002706 IIC_SSE_MOV_S_RR>,
2707 XD, EVEX_4V, VEX_LIG, VEX_W;
2708}
2709
2710let Predicates = [HasAVX512] in {
2711 let AddedComplexity = 15 in {
2712 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2713 // MOVS{S,D} to the lower bits.
2714 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2715 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2716 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2717 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2718 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2719 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2720 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2721 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2722
2723 // Move low f32 and clear high bits.
2724 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2725 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002726 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002727 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2728 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2729 (SUBREG_TO_REG (i32 0),
2730 (VMOVSSZrr (v4i32 (V_SET0)),
2731 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2732 }
2733
2734 let AddedComplexity = 20 in {
2735 // MOVSSrm zeros the high parts of the register; represent this
2736 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2737 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2738 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2739 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2740 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2741 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2742 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2743
2744 // MOVSDrm zeros the high parts of the register; represent this
2745 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2746 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2747 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2748 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2749 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2750 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2751 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2752 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2753 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2754 def : Pat<(v2f64 (X86vzload addr:$src)),
2755 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2756
2757 // Represent the same patterns above but in the form they appear for
2758 // 256-bit types
2759 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2760 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002761 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002762 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2763 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2764 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2765 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2766 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2767 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2768 }
2769 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2770 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2771 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2772 FR32X:$src)), sub_xmm)>;
2773 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2774 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2775 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2776 FR64X:$src)), sub_xmm)>;
2777 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2778 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002779 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002780
2781 // Move low f64 and clear high bits.
2782 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2783 (SUBREG_TO_REG (i32 0),
2784 (VMOVSDZrr (v2f64 (V_SET0)),
2785 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2786
2787 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2788 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2789 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2790
2791 // Extract and store.
2792 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2793 addr:$dst),
2794 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2795 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2796 addr:$dst),
2797 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2798
2799 // Shuffle with VMOVSS
2800 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2801 (VMOVSSZrr (v4i32 VR128X:$src1),
2802 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2803 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2804 (VMOVSSZrr (v4f32 VR128X:$src1),
2805 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2806
2807 // 256-bit variants
2808 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2809 (SUBREG_TO_REG (i32 0),
2810 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2811 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2812 sub_xmm)>;
2813 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2814 (SUBREG_TO_REG (i32 0),
2815 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2816 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2817 sub_xmm)>;
2818
2819 // Shuffle with VMOVSD
2820 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2821 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2822 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2823 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2824 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2825 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2826 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2827 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2828
2829 // 256-bit variants
2830 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2831 (SUBREG_TO_REG (i32 0),
2832 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2833 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2834 sub_xmm)>;
2835 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2836 (SUBREG_TO_REG (i32 0),
2837 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2838 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2839 sub_xmm)>;
2840
2841 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2842 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2843 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2844 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2845 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2846 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2847 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2848 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2849}
2850
2851let AddedComplexity = 15 in
2852def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2853 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002854 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002855 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002856 (v2i64 VR128X:$src))))],
2857 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2858
2859let AddedComplexity = 20 in
2860def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2861 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002862 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002863 [(set VR128X:$dst, (v2i64 (X86vzmovl
2864 (loadv2i64 addr:$src))))],
2865 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2866 EVEX_CD8<8, CD8VT8>;
2867
2868let Predicates = [HasAVX512] in {
2869 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2870 let AddedComplexity = 20 in {
2871 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2872 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002873 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2874 (VMOV64toPQIZrr GR64:$src)>;
2875 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2876 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002877
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002878 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2879 (VMOVDI2PDIZrm addr:$src)>;
2880 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2881 (VMOVDI2PDIZrm addr:$src)>;
2882 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2883 (VMOVZPQILo2PQIZrm addr:$src)>;
2884 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2885 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002886 def : Pat<(v2i64 (X86vzload addr:$src)),
2887 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002889
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002890 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2891 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2892 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2893 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2894 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2895 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2896 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2897}
2898
2899def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2900 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2901
2902def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2903 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2904
2905def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2906 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2907
2908def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2909 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2910
2911//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002912// AVX-512 - Non-temporals
2913//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002914let SchedRW = [WriteLoad] in {
2915 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2916 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2917 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2918 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2919 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002920
Robert Khasanoved882972014-08-13 10:46:00 +00002921 let Predicates = [HasAVX512, HasVLX] in {
2922 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2923 (ins i256mem:$src),
2924 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2925 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2926 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002927
Robert Khasanoved882972014-08-13 10:46:00 +00002928 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2929 (ins i128mem:$src),
2930 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2931 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2932 EVEX_CD8<64, CD8VF>;
2933 }
Adam Nemetefd07852014-06-18 16:51:10 +00002934}
2935
Robert Khasanoved882972014-08-13 10:46:00 +00002936multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2937 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2938 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2939 let SchedRW = [WriteStore], mayStore = 1,
2940 AddedComplexity = 400 in
2941 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2942 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2943 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2944}
2945
2946multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2947 string elty, string elsz, string vsz512,
2948 string vsz256, string vsz128, Domain d,
2949 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2950 let Predicates = [prd] in
2951 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2952 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2953 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2954 EVEX_V512;
2955
2956 let Predicates = [prd, HasVLX] in {
2957 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2958 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2959 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2960 EVEX_V256;
2961
2962 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2963 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2964 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2965 EVEX_V128;
2966 }
2967}
2968
2969defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2970 "i", "64", "8", "4", "2", SSEPackedInt,
2971 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2972
2973defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2974 "f", "64", "8", "4", "2", SSEPackedDouble,
2975 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2976
2977defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2978 "f", "32", "16", "8", "4", SSEPackedSingle,
2979 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2980
Adam Nemet7f62b232014-06-10 16:39:53 +00002981//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982// AVX-512 - Integer arithmetic
2983//
2984multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002985 X86VectorVTInfo _, OpndItins itins,
2986 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002987 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002988 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2989 "$src2, $src1", "$src1, $src2",
2990 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00002991 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002992 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002993
Robert Khasanov545d1b72014-10-14 14:36:19 +00002994 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002995 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002996 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2997 "$src2, $src1", "$src1, $src2",
2998 (_.VT (OpNode _.RC:$src1,
2999 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003000 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003001 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003002}
3003
3004multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3005 X86VectorVTInfo _, OpndItins itins,
3006 bit IsCommutable = 0> :
3007 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3008 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003009 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003010 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3011 "${src2}"##_.BroadcastStr##", $src1",
3012 "$src1, ${src2}"##_.BroadcastStr,
3013 (_.VT (OpNode _.RC:$src1,
3014 (X86VBroadcast
3015 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003016 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003017 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003018}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003019
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003020multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3021 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3022 Predicate prd, bit IsCommutable = 0> {
3023 let Predicates = [prd] in
3024 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3025 IsCommutable>, EVEX_V512;
3026
3027 let Predicates = [prd, HasVLX] in {
3028 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3029 IsCommutable>, EVEX_V256;
3030 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3031 IsCommutable>, EVEX_V128;
3032 }
3033}
3034
Robert Khasanov545d1b72014-10-14 14:36:19 +00003035multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3036 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3037 Predicate prd, bit IsCommutable = 0> {
3038 let Predicates = [prd] in
3039 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3040 IsCommutable>, EVEX_V512;
3041
3042 let Predicates = [prd, HasVLX] in {
3043 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3044 IsCommutable>, EVEX_V256;
3045 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3046 IsCommutable>, EVEX_V128;
3047 }
3048}
3049
3050multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3051 OpndItins itins, Predicate prd,
3052 bit IsCommutable = 0> {
3053 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3054 itins, prd, IsCommutable>,
3055 VEX_W, EVEX_CD8<64, CD8VF>;
3056}
3057
3058multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3059 OpndItins itins, Predicate prd,
3060 bit IsCommutable = 0> {
3061 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3062 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3063}
3064
3065multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3066 OpndItins itins, Predicate prd,
3067 bit IsCommutable = 0> {
3068 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3069 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3070}
3071
3072multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3073 OpndItins itins, Predicate prd,
3074 bit IsCommutable = 0> {
3075 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3076 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3077}
3078
3079multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3080 SDNode OpNode, OpndItins itins, Predicate prd,
3081 bit IsCommutable = 0> {
3082 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
3083 IsCommutable>;
3084
3085 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
3086 IsCommutable>;
3087}
3088
3089multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3090 SDNode OpNode, OpndItins itins, Predicate prd,
3091 bit IsCommutable = 0> {
3092 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
3093 IsCommutable>;
3094
3095 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
3096 IsCommutable>;
3097}
3098
3099multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3100 bits<8> opc_d, bits<8> opc_q,
3101 string OpcodeStr, SDNode OpNode,
3102 OpndItins itins, bit IsCommutable = 0> {
3103 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3104 itins, HasAVX512, IsCommutable>,
3105 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3106 itins, HasBWI, IsCommutable>;
3107}
3108
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003109multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
3110 SDNode OpNode,X86VectorVTInfo _Src,
3111 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
3112 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3113 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3114 "$src2, $src1","$src1, $src2",
3115 (_Dst.VT (OpNode
3116 (_Src.VT _Src.RC:$src1),
3117 (_Src.VT _Src.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003118 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003119 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003120 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003121 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3122 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3123 "$src2, $src1", "$src1, $src2",
3124 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3125 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003126 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003127 AVX512BIBase, EVEX_4V;
3128
3129 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3130 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3131 OpcodeStr,
3132 "${src2}"##_Dst.BroadcastStr##", $src1",
3133 "$src1, ${src2}"##_Dst.BroadcastStr,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003134 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003135 (_Dst.VT (X86VBroadcast
3136 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003137 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003138 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003139 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140}
3141
Robert Khasanov545d1b72014-10-14 14:36:19 +00003142defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3143 SSE_INTALU_ITINS_P, 1>;
3144defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3145 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003146defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3147 SSE_INTALU_ITINS_P, HasBWI, 1>;
3148defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3149 SSE_INTALU_ITINS_P, HasBWI, 0>;
3150defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
3151 SSE_INTALU_ITINS_P, HasBWI, 1>;
3152defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
3153 SSE_INTALU_ITINS_P, HasBWI, 0>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003154defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3155 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3156defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3157 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003158defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3159 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003161
3162multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3163 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003165 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3166 v16i32_info, v8i64_info, IsCommutable>,
3167 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3168 let Predicates = [HasVLX] in {
3169 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3170 v8i32x_info, v4i64x_info, IsCommutable>,
3171 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3172 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3173 v4i32x_info, v2i64x_info, IsCommutable>,
3174 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3175 }
3176}
3177
3178defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3179 X86pmuldq, 1>,T8PD;
3180defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3181 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003182
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003183multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3184 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3185 let mayLoad = 1 in {
3186 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3187 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3188 OpcodeStr,
3189 "${src2}"##_Src.BroadcastStr##", $src1",
3190 "$src1, ${src2}"##_Src.BroadcastStr,
3191 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3192 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003193 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003194 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3195 }
3196}
3197
3198multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3199 SDNode OpNode,X86VectorVTInfo _Src,
3200 X86VectorVTInfo _Dst> {
3201 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3202 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3203 "$src2, $src1","$src1, $src2",
3204 (_Dst.VT (OpNode
3205 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003206 (_Src.VT _Src.RC:$src2)))>,
3207 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003208 let mayLoad = 1 in {
3209 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3210 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3211 "$src2, $src1", "$src1, $src2",
3212 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003213 (bitconvert (_Src.LdFrag addr:$src2))))>,
3214 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003215 }
3216}
3217
3218multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3219 SDNode OpNode> {
3220 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3221 v32i16_info>,
3222 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3223 v32i16_info>, EVEX_V512;
3224 let Predicates = [HasVLX] in {
3225 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3226 v16i16x_info>,
3227 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3228 v16i16x_info>, EVEX_V256;
3229 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3230 v8i16x_info>,
3231 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3232 v8i16x_info>, EVEX_V128;
3233 }
3234}
3235multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3236 SDNode OpNode> {
3237 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3238 v64i8_info>, EVEX_V512;
3239 let Predicates = [HasVLX] in {
3240 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3241 v32i8x_info>, EVEX_V256;
3242 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3243 v16i8x_info>, EVEX_V128;
3244 }
3245}
3246let Predicates = [HasBWI] in {
3247 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3248 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3249 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3250 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
3251}
3252
Robert Khasanov545d1b72014-10-14 14:36:19 +00003253defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3254 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3255defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3256 SSE_INTALU_ITINS_P, HasBWI, 1>;
3257defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3258 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003259
Robert Khasanov545d1b72014-10-14 14:36:19 +00003260defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3261 SSE_INTALU_ITINS_P, HasBWI, 1>;
3262defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3263 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3264defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3265 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003266
Robert Khasanov545d1b72014-10-14 14:36:19 +00003267defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3268 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3269defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3270 SSE_INTALU_ITINS_P, HasBWI, 1>;
3271defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3272 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003273
Robert Khasanov545d1b72014-10-14 14:36:19 +00003274defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3275 SSE_INTALU_ITINS_P, HasBWI, 1>;
3276defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3277 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3278defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3279 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003280
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003281def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3282 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3283 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3284def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3285 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3286 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3287def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3288 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3289 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3290def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3291 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3292 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3293def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3294 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3295 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3296def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3297 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3298 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3299def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3300 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3301 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3302def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3303 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3304 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003305//===----------------------------------------------------------------------===//
3306// AVX-512 - Unpack Instructions
3307//===----------------------------------------------------------------------===//
3308
3309multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3310 PatFrag mem_frag, RegisterClass RC,
3311 X86MemOperand x86memop, string asm,
3312 Domain d> {
3313 def rr : AVX512PI<opc, MRMSrcReg,
3314 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3315 asm, [(set RC:$dst,
3316 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003317 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003318 def rm : AVX512PI<opc, MRMSrcMem,
3319 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3320 asm, [(set RC:$dst,
3321 (vt (OpNode RC:$src1,
3322 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003323 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003324}
3325
Craig Topper820d4922015-02-09 04:04:50 +00003326defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003328 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003329defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003331 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003332defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003333 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003334 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003335defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003336 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003337 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003338
3339multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3340 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3341 X86MemOperand x86memop> {
3342 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3343 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003344 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003345 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003346 IIC_SSE_UNPCK>, EVEX_4V;
3347 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3348 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003349 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003350 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3351 (bitconvert (memop_frag addr:$src2)))))],
3352 IIC_SSE_UNPCK>, EVEX_4V;
3353}
3354defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003355 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356 EVEX_CD8<32, CD8VF>;
3357defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003358 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003359 VEX_W, EVEX_CD8<64, CD8VF>;
3360defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003361 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003362 EVEX_CD8<32, CD8VF>;
3363defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003364 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365 VEX_W, EVEX_CD8<64, CD8VF>;
3366//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367// AVX-512 Logical Instructions
3368//===----------------------------------------------------------------------===//
3369
Robert Khasanov545d1b72014-10-14 14:36:19 +00003370defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3371 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3372defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3373 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3374defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3375 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3376defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003377 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378
3379//===----------------------------------------------------------------------===//
3380// AVX-512 FP arithmetic
3381//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003382multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3383 SDNode OpNode, SDNode VecNode, OpndItins itins,
3384 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003386 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3387 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3388 "$src2, $src1", "$src1, $src2",
3389 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3390 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003391 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003392
3393 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3394 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3395 "$src2, $src1", "$src1, $src2",
3396 (VecNode (_.VT _.RC:$src1),
3397 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3398 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003399 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003400 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3401 Predicates = [HasAVX512] in {
3402 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3403 (ins _.FRC:$src1, _.FRC:$src2),
3404 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3405 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3406 itins.rr>;
3407 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3408 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3409 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3410 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3411 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3412 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003413}
3414
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003415multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3416 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3417
3418 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3419 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3420 "$rc, $src2, $src1", "$src1, $src2, $rc",
3421 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003422 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003423 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003425multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3426 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3427
3428 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3429 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003430 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003431 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003432 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003433}
3434
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003435multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3436 SDNode VecNode,
3437 SizeItins itins, bit IsCommutable> {
3438 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3439 itins.s, IsCommutable>,
3440 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3441 itins.s, IsCommutable>,
3442 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3443 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3444 itins.d, IsCommutable>,
3445 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3446 itins.d, IsCommutable>,
3447 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3448}
3449
3450multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3451 SDNode VecNode,
3452 SizeItins itins, bit IsCommutable> {
3453 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3454 itins.s, IsCommutable>,
3455 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3456 itins.s, IsCommutable>,
3457 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3458 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3459 itins.d, IsCommutable>,
3460 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3461 itins.d, IsCommutable>,
3462 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3463}
3464defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3465defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3466defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3467defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3468defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3469defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3470
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003472 X86VectorVTInfo _, bit IsCommutable> {
3473 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3474 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3475 "$src2, $src1", "$src1, $src2",
3476 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003478 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3479 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3480 "$src2, $src1", "$src1, $src2",
3481 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3482 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3483 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3484 "${src2}"##_.BroadcastStr##", $src1",
3485 "$src1, ${src2}"##_.BroadcastStr,
3486 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3487 (_.ScalarLdFrag addr:$src2))))>,
3488 EVEX_4V, EVEX_B;
3489 }//let mayLoad = 1
3490}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003491
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003492multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3493 X86VectorVTInfo _, bit IsCommutable> {
3494 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3495 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3496 "$rc, $src2, $src1", "$src1, $src2, $rc",
3497 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3498 EVEX_4V, EVEX_B, EVEX_RC;
3499}
3500
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003501
3502multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3503 X86VectorVTInfo _, bit IsCommutable> {
3504 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3505 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3506 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3507 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3508 EVEX_4V, EVEX_B;
3509}
3510
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003511multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003512 bit IsCommutable = 0> {
3513 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3514 IsCommutable>, EVEX_V512, PS,
3515 EVEX_CD8<32, CD8VF>;
3516 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3517 IsCommutable>, EVEX_V512, PD, VEX_W,
3518 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003519
Robert Khasanov595e5982014-10-29 15:43:02 +00003520 // Define only if AVX512VL feature is present.
3521 let Predicates = [HasVLX] in {
3522 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3523 IsCommutable>, EVEX_V128, PS,
3524 EVEX_CD8<32, CD8VF>;
3525 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3526 IsCommutable>, EVEX_V256, PS,
3527 EVEX_CD8<32, CD8VF>;
3528 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3529 IsCommutable>, EVEX_V128, PD, VEX_W,
3530 EVEX_CD8<64, CD8VF>;
3531 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3532 IsCommutable>, EVEX_V256, PD, VEX_W,
3533 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535}
3536
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003537multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3538 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3539 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3540 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3541 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3542}
3543
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003544multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3545 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3546 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3547 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3548 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3549}
3550
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003551defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3552 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3553defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3554 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3555defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3556 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3557defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3558 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003559defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3560 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3561defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3562 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003563let Predicates = [HasDQI] in {
3564 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3565 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3566 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3567 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3568}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003569
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003570//===----------------------------------------------------------------------===//
3571// AVX-512 VPTESTM instructions
3572//===----------------------------------------------------------------------===//
3573
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003574multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3575 X86VectorVTInfo _> {
3576 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3577 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3578 "$src2, $src1", "$src1, $src2",
3579 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3580 EVEX_4V;
3581 let mayLoad = 1 in
3582 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3583 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3584 "$src2, $src1", "$src1, $src2",
3585 (OpNode (_.VT _.RC:$src1),
3586 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3587 EVEX_4V,
3588 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003589}
3590
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003591multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3592 X86VectorVTInfo _> {
3593 let mayLoad = 1 in
3594 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3595 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3596 "${src2}"##_.BroadcastStr##", $src1",
3597 "$src1, ${src2}"##_.BroadcastStr,
3598 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3599 (_.ScalarLdFrag addr:$src2))))>,
3600 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003601}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003602multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3603 AVX512VLVectorVTInfo _> {
3604 let Predicates = [HasAVX512] in
3605 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3606 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3607
3608 let Predicates = [HasAVX512, HasVLX] in {
3609 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3610 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3611 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3612 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3613 }
3614}
3615
3616multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3617 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3618 avx512vl_i32_info>;
3619 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3620 avx512vl_i64_info>, VEX_W;
3621}
3622
3623multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3624 SDNode OpNode> {
3625 let Predicates = [HasBWI] in {
3626 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3627 EVEX_V512, VEX_W;
3628 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3629 EVEX_V512;
3630 }
3631 let Predicates = [HasVLX, HasBWI] in {
3632
3633 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3634 EVEX_V256, VEX_W;
3635 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3636 EVEX_V128, VEX_W;
3637 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3638 EVEX_V256;
3639 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3640 EVEX_V128;
3641 }
3642}
3643
3644multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3645 SDNode OpNode> :
3646 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3647 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3648
3649defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3650defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003651
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003652def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3653 (v16i32 VR512:$src2), (i16 -1))),
3654 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3655
3656def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3657 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003658 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003659
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003660//===----------------------------------------------------------------------===//
3661// AVX-512 Shift instructions
3662//===----------------------------------------------------------------------===//
3663multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003664 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003665 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003666 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003667 "$src2, $src1", "$src1, $src2",
3668 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003669 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003670 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003671 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003672 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003673 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003674 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3675 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003676 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003677}
3678
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003679multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3680 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3681 let mayLoad = 1 in
3682 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3683 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3684 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3685 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003686 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003687}
3688
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003689multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003690 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003691 // src2 is always 128-bit
3692 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3693 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3694 "$src2, $src1", "$src1, $src2",
3695 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003696 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003697 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3698 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3699 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003700 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003701 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003702 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003703}
3704
Cameron McInally5fb084e2014-12-11 17:13:05 +00003705multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003706 ValueType SrcVT, PatFrag bc_frag,
3707 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3708 let Predicates = [prd] in
3709 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3710 VTInfo.info512>, EVEX_V512,
3711 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3712 let Predicates = [prd, HasVLX] in {
3713 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3714 VTInfo.info256>, EVEX_V256,
3715 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3716 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3717 VTInfo.info128>, EVEX_V128,
3718 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3719 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003720}
3721
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003722multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3723 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003724 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003725 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003726 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003727 avx512vl_i64_info, HasAVX512>, VEX_W;
3728 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3729 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003730}
3731
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003732multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3733 string OpcodeStr, SDNode OpNode,
3734 AVX512VLVectorVTInfo VTInfo> {
3735 let Predicates = [HasAVX512] in
3736 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3737 VTInfo.info512>,
3738 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3739 VTInfo.info512>, EVEX_V512;
3740 let Predicates = [HasAVX512, HasVLX] in {
3741 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3742 VTInfo.info256>,
3743 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3744 VTInfo.info256>, EVEX_V256;
3745 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3746 VTInfo.info128>,
3747 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3748 VTInfo.info128>, EVEX_V128;
3749 }
3750}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003751
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003752multiclass avx512_shift_rmi_w<bits<8> opcw,
3753 Format ImmFormR, Format ImmFormM,
3754 string OpcodeStr, SDNode OpNode> {
3755 let Predicates = [HasBWI] in
3756 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3757 v32i16_info>, EVEX_V512;
3758 let Predicates = [HasVLX, HasBWI] in {
3759 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3760 v16i16x_info>, EVEX_V256;
3761 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3762 v8i16x_info>, EVEX_V128;
3763 }
3764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003765
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003766multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3767 Format ImmFormR, Format ImmFormM,
3768 string OpcodeStr, SDNode OpNode> {
3769 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3770 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3771 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3772 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3773}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003774
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003775defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003776 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003777
3778defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003779 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003780
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00003781defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003782 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003783
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003784defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V;
3785defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003786
3787defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3788defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3789defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003790
3791//===-------------------------------------------------------------------===//
3792// Variable Bit Shifts
3793//===-------------------------------------------------------------------===//
3794multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003795 X86VectorVTInfo _> {
3796 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3797 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3798 "$src2, $src1", "$src1, $src2",
3799 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003800 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003801 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003802 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3803 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3804 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00003805 (_.VT (OpNode _.RC:$src1,
3806 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003807 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003808 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809}
3810
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003811multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3812 X86VectorVTInfo _> {
3813 let mayLoad = 1 in
3814 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3815 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3816 "${src2}"##_.BroadcastStr##", $src1",
3817 "$src1, ${src2}"##_.BroadcastStr,
3818 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3819 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003820 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003821 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3822}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003823multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3824 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003825 let Predicates = [HasAVX512] in
3826 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3827 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3828
3829 let Predicates = [HasAVX512, HasVLX] in {
3830 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3831 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3832 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3833 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3834 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003835}
3836
3837multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3838 SDNode OpNode> {
3839 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003840 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003841 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003842 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003843}
3844
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003845multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3846 SDNode OpNode> {
3847 let Predicates = [HasBWI] in
3848 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3849 EVEX_V512, VEX_W;
3850 let Predicates = [HasVLX, HasBWI] in {
3851
3852 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3853 EVEX_V256, VEX_W;
3854 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3855 EVEX_V128, VEX_W;
3856 }
3857}
3858
3859defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3860 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3861defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3862 avx512_var_shift_w<0x11, "vpsravw", sra>;
3863defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3864 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3865defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3866defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867
Elena Demikhovsky4078c752015-06-04 07:07:13 +00003868//===-------------------------------------------------------------------===//
3869// 1-src variable permutation VPERMW/D/Q
3870//===-------------------------------------------------------------------===//
3871multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3872 AVX512VLVectorVTInfo _> {
3873 let Predicates = [HasAVX512] in
3874 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3875 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3876
3877 let Predicates = [HasAVX512, HasVLX] in
3878 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3879 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3880}
3881
3882multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3883 string OpcodeStr, SDNode OpNode,
3884 AVX512VLVectorVTInfo VTInfo> {
3885 let Predicates = [HasAVX512] in
3886 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3887 VTInfo.info512>,
3888 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3889 VTInfo.info512>, EVEX_V512;
3890 let Predicates = [HasAVX512, HasVLX] in
3891 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3892 VTInfo.info256>,
3893 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3894 VTInfo.info256>, EVEX_V256;
3895}
3896
3897
3898defm VPERM : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>;
3899
3900defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
3901 avx512vl_i32_info>;
3902defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
3903 avx512vl_i64_info>, VEX_W;
3904defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
3905 avx512vl_f32_info>;
3906defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
3907 avx512vl_f64_info>, VEX_W;
3908
3909defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
3910 X86VPermi, avx512vl_i64_info>,
3911 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
3912defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
3913 X86VPermi, avx512vl_f64_info>,
3914 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
3915
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003917// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
3918//===----------------------------------------------------------------------===//
3919
3920defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
3921 X86PShufd, avx512vl_i32_info>,
3922 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
3923defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
3924 X86PShufhw>, EVEX, AVX512XSIi8Base, VEX_W;
3925defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
3926 X86PShuflw>, EVEX, AVX512XDIi8Base, VEX_W;
3927//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003928// AVX-512 - MOVDDUP
3929//===----------------------------------------------------------------------===//
3930
Michael Liao5bf95782014-12-04 05:20:33 +00003931multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003932 X86MemOperand x86memop, PatFrag memop_frag> {
3933def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003934 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3936def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003937 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003938 [(set RC:$dst,
3939 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3940}
3941
Craig Topper820d4922015-02-09 04:04:50 +00003942defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003943 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3944def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3945 (VMOVDDUPZrm addr:$src)>;
3946
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003947//===---------------------------------------------------------------------===//
3948// Replicate Single FP - MOVSHDUP and MOVSLDUP
3949//===---------------------------------------------------------------------===//
3950multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3951 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3952 X86MemOperand x86memop> {
3953 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003954 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003955 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3956 let mayLoad = 1 in
3957 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003958 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003959 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3960}
3961
3962defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003963 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003964 EVEX_CD8<32, CD8VF>;
3965defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003966 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003967 EVEX_CD8<32, CD8VF>;
3968
3969def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003970def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003971 (VMOVSHDUPZrm addr:$src)>;
3972def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003973def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003974 (VMOVSLDUPZrm addr:$src)>;
3975
3976//===----------------------------------------------------------------------===//
3977// Move Low to High and High to Low packed FP Instructions
3978//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003979def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3980 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003981 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003982 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3983 IIC_SSE_MOV_LH>, EVEX_4V;
3984def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3985 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003986 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003987 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3988 IIC_SSE_MOV_LH>, EVEX_4V;
3989
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003990let Predicates = [HasAVX512] in {
3991 // MOVLHPS patterns
3992 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3993 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3994 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3995 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003997 // MOVHLPS patterns
3998 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3999 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4000}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004001
4002//===----------------------------------------------------------------------===//
4003// FMA - Fused Multiply Operations
4004//
Adam Nemet26371ce2014-10-24 00:02:55 +00004005
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004006let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00004007// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
4008multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4009 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00004010 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004011 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004012 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004013 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004014 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015
4016 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004017 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4018 (ins _.RC:$src2, _.MemOp:$src3),
4019 OpcodeStr, "$src3, $src2", "$src2, $src3",
4020 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4021 AVX512FMA3Base;
4022
4023 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4024 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004025 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4026 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4027 (OpNode _.RC:$src1,
4028 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004029 AVX512FMA3Base, EVEX_B;
4030 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004031} // Constraints = "$src1 = $dst"
4032
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004033let Constraints = "$src1 = $dst" in {
4034// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004035multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
4036 X86VectorVTInfo _,
4037 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004038 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4039 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4040 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4041 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4042 AVX512FMA3Base, EVEX_B, EVEX_RC;
4043 }
4044} // Constraints = "$src1 = $dst"
4045
4046multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
4047 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
4048 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
4049 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
4050}
4051
Adam Nemet832ec5e2014-10-24 00:03:00 +00004052multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00004053 string OpcodeStr, X86VectorVTInfo VTI,
4054 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004055 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
4056 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004057 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
4058 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00004059}
4060
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004061multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
4062 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004063 SDPatternOperator OpNode,
4064 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004065let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004066 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004067 v16f32_info, OpNode>,
4068 avx512_fma3_round_forms<opc213, OpcodeStr,
4069 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004070 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4071 v8f32x_info, OpNode>, EVEX_V256;
4072 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4073 v4f32x_info, OpNode>, EVEX_V128;
4074 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004076 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004077 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004078 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
4079 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004080 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004081 v4f64x_info, OpNode>,
4082 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004083 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004084 v2f64x_info, OpNode>,
4085 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004086 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004087}
4088
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004089defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
4090defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
4091defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
4092defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
4093defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4094defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004095
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004096let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004097multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
4098 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004099 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004100 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4101 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004102 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00004103 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004104 _.RC:$src3)))]>;
4105 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4106 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004107 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004108 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
4109 [(set _.RC:$dst,
4110 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4111 (_.ScalarLdFrag addr:$src2))),
4112 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004113}
4114} // Constraints = "$src1 = $dst"
4115
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004116multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004117
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004118let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004119 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004120 OpNode,v16f32_info>, EVEX_V512,
4121 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004122 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004123 OpNode, v8f32x_info>, EVEX_V256,
4124 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004125 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004126 OpNode, v4f32x_info>, EVEX_V128,
4127 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004128 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004129let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004130 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004131 OpNode, v8f64_info>, EVEX_V512,
4132 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004133 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004134 OpNode, v4f64x_info>, EVEX_V256,
4135 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004136 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004137 OpNode, v2f64x_info>, EVEX_V128,
4138 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004139 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004140}
4141
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004142defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
4143defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
4144defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
4145defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
4146defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
4147defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
4148
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004149// Scalar FMA
4150let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00004151multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4152 RegisterClass RC, ValueType OpVT,
4153 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004154 PatFrag mem_frag> {
4155 let isCommutable = 1 in
4156 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
4157 (ins RC:$src1, RC:$src2, RC:$src3),
4158 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004159 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004160 [(set RC:$dst,
4161 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
4162 let mayLoad = 1 in
4163 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
4164 (ins RC:$src1, RC:$src2, f128mem:$src3),
4165 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004166 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004167 [(set RC:$dst,
4168 (OpVT (OpNode RC:$src2, RC:$src1,
4169 (mem_frag addr:$src3))))]>;
4170}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171} // Constraints = "$src1 = $dst"
4172
Elena Demikhovskycf088092013-12-11 14:31:04 +00004173defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004175defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004176 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004177defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004178 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004179defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004180 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004181defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004182 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004183defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004184 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004185defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004186 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004187defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
4189
4190//===----------------------------------------------------------------------===//
4191// AVX-512 Scalar convert from sign integer to float/double
4192//===----------------------------------------------------------------------===//
4193
4194multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4195 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004196let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004197 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004198 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004199 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004200 let mayLoad = 1 in
4201 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
4202 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004203 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004204 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004205} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004206}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004207
Igor Bregerabe4a792015-06-14 12:44:55 +00004208multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4209 X86VectorVTInfo DstVT, X86MemOperand x86memop, string asm> {
4210 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4211 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
4212 !strconcat(asm,"\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
4213 [(set DstVT.RC:$dst,
4214 (OpNode (DstVT.VT DstVT.RC:$src1),
4215 SrcRC:$src2,
4216 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4217}
4218
4219multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4220 X86VectorVTInfo DstVT, X86MemOperand x86memop, string asm> {
4221 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, x86memop, asm>,
4222 avx512_vcvtsi<opc, SrcRC, DstVT.FRC, x86memop, asm>, VEX_LIG;
4223}
4224
Andrew Trick15a47742013-10-09 05:11:10 +00004225let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004226defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
4227 v4f32x_info, i32mem, "cvtsi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
4228defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
4229 v4f32x_info, i64mem, "cvtsi2ss{q}">, XS, VEX_W, EVEX_CD8<64, CD8VT1>;
4230defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
4231 v2f64x_info, i32mem, "cvtsi2sd{l}">, XD, EVEX_CD8<32, CD8VT1>;
4232defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
4233 v2f64x_info, i64mem, "cvtsi2sd{q}">, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004234
4235def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4236 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4237def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004238 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004239def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4240 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4241def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004242 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004243
4244def : Pat<(f32 (sint_to_fp GR32:$src)),
4245 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4246def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004247 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004248def : Pat<(f64 (sint_to_fp GR32:$src)),
4249 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4250def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004251 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4252
Igor Bregerabe4a792015-06-14 12:44:55 +00004253defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86SuintToFpRnd, GR32,
4254 v4f32x_info, i32mem, "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
4255defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86SuintToFpRnd, GR64,
4256 v4f32x_info, i64mem, "cvtusi2ss{q}">, XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004257defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Igor Bregerabe4a792015-06-14 12:44:55 +00004258 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4259defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86SuintToFpRnd, GR64,
4260 v2f64x_info, i64mem, "cvtusi2sd{q}">, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004261
4262def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4263 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4264def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4265 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4266def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4267 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4268def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4269 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4270
4271def : Pat<(f32 (uint_to_fp GR32:$src)),
4272 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4273def : Pat<(f32 (uint_to_fp GR64:$src)),
4274 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4275def : Pat<(f64 (uint_to_fp GR32:$src)),
4276 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4277def : Pat<(f64 (uint_to_fp GR64:$src)),
4278 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004279}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004280
4281//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004282// AVX-512 Scalar convert from float/double to integer
4283//===----------------------------------------------------------------------===//
4284multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4285 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4286 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004287let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004288 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004289 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004290 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4291 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004292 let mayLoad = 1 in
4293 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004294 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004295 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004296} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004297}
4298let Predicates = [HasAVX512] in {
4299// Convert float/double to signed/unsigned int 32/64
4300defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004301 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004302 XS, EVEX_CD8<32, CD8VT1>;
4303defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004304 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004305 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4306defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004307 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004308 XS, EVEX_CD8<32, CD8VT1>;
4309defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4310 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004311 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004312 EVEX_CD8<32, CD8VT1>;
4313defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004314 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004315 XD, EVEX_CD8<64, CD8VT1>;
4316defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004317 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004318 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4319defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004320 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004321 XD, EVEX_CD8<64, CD8VT1>;
4322defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4323 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004324 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004325 EVEX_CD8<64, CD8VT1>;
4326
Craig Topper9dd48c82014-01-02 17:28:14 +00004327let isCodeGenOnly = 1 in {
4328 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4329 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4330 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4331 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4332 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4333 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4334 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4335 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4336 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4337 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4338 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4339 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004340
Craig Topper9dd48c82014-01-02 17:28:14 +00004341 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4342 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4343 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4344 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4345 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4346 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4347 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4348 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4349 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4350 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4351 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4352 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4353} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004354
4355// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004356let isCodeGenOnly = 1 in {
4357 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4358 ssmem, sse_load_f32, "cvttss2si">,
4359 XS, EVEX_CD8<32, CD8VT1>;
4360 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4361 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4362 "cvttss2si">, XS, VEX_W,
4363 EVEX_CD8<32, CD8VT1>;
4364 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4365 sdmem, sse_load_f64, "cvttsd2si">, XD,
4366 EVEX_CD8<64, CD8VT1>;
4367 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4368 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4369 "cvttsd2si">, XD, VEX_W,
4370 EVEX_CD8<64, CD8VT1>;
4371 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4372 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4373 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4374 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4375 int_x86_avx512_cvttss2usi64, ssmem,
4376 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4377 EVEX_CD8<32, CD8VT1>;
4378 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4379 int_x86_avx512_cvttsd2usi,
4380 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4381 EVEX_CD8<64, CD8VT1>;
4382 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4383 int_x86_avx512_cvttsd2usi64, sdmem,
4384 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4385 EVEX_CD8<64, CD8VT1>;
4386} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004387
4388multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4389 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4390 string asm> {
4391 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004392 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004393 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4394 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004395 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004396 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4397}
4398
4399defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004400 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004401 EVEX_CD8<32, CD8VT1>;
4402defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004403 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004404 EVEX_CD8<32, CD8VT1>;
4405defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004406 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004407 EVEX_CD8<32, CD8VT1>;
4408defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004409 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004410 EVEX_CD8<32, CD8VT1>;
4411defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004412 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004413 EVEX_CD8<64, CD8VT1>;
4414defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004415 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004416 EVEX_CD8<64, CD8VT1>;
4417defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004418 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004419 EVEX_CD8<64, CD8VT1>;
4420defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004421 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004422 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004423} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004424//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004425// AVX-512 Convert form float to double and back
4426//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004427let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004428def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4429 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004430 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004431 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4432let mayLoad = 1 in
4433def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4434 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004435 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004436 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4437 EVEX_CD8<32, CD8VT1>;
4438
4439// Convert scalar double to scalar single
4440def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4441 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004442 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004443 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4444let mayLoad = 1 in
4445def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4446 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004447 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004448 []>, EVEX_4V, VEX_LIG, VEX_W,
4449 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4450}
4451
4452def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4453 Requires<[HasAVX512]>;
4454def : Pat<(fextend (loadf32 addr:$src)),
4455 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4456
4457def : Pat<(extloadf32 addr:$src),
4458 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4459 Requires<[HasAVX512, OptForSize]>;
4460
4461def : Pat<(extloadf32 addr:$src),
4462 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4463 Requires<[HasAVX512, OptForSpeed]>;
4464
4465def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4466 Requires<[HasAVX512]>;
4467
Michael Liao5bf95782014-12-04 05:20:33 +00004468multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4469 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004470 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4471 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004472let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004473 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004474 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004475 [(set DstRC:$dst,
4476 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004477 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004478 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004479 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004480 let mayLoad = 1 in
4481 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004482 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004483 [(set DstRC:$dst,
4484 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004485} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004486}
4487
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004488multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004489 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4490 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4491 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004492let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004493 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004494 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004495 [(set DstRC:$dst,
4496 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4497 let mayLoad = 1 in
4498 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004499 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004500 [(set DstRC:$dst,
4501 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004502} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004503}
4504
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004505defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004506 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004507 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004508 EVEX_CD8<64, CD8VF>;
4509
4510defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004511 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004512 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004513 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004514def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4515 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004516
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004517def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4518 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4519 (VCVTPD2PSZrr VR512:$src)>;
4520
4521def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4522 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4523 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004524
4525//===----------------------------------------------------------------------===//
4526// AVX-512 Vector convert from sign integer to float/double
4527//===----------------------------------------------------------------------===//
4528
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004529defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004530 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004531 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004532 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004533
4534defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004535 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004536 SSEPackedDouble>, EVEX_V512, XS,
4537 EVEX_CD8<32, CD8VH>;
4538
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004539defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004540 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004541 SSEPackedSingle>, EVEX_V512, XS,
4542 EVEX_CD8<32, CD8VF>;
4543
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004544defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004545 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004546 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004547 EVEX_CD8<64, CD8VF>;
4548
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004549defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004550 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004551 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004552 EVEX_CD8<32, CD8VF>;
4553
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004554// cvttps2udq (src, 0, mask-all-ones, sae-current)
4555def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4556 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4557 (VCVTTPS2UDQZrr VR512:$src)>;
4558
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004559defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004560 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004561 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004562 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004563
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004564// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4565def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4566 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4567 (VCVTTPD2UDQZrr VR512:$src)>;
4568
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004569defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004570 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004571 SSEPackedDouble>, EVEX_V512, XS,
4572 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004573
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004574defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004575 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004576 SSEPackedSingle>, EVEX_V512, XD,
4577 EVEX_CD8<32, CD8VF>;
4578
4579def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004580 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004581 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004582
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004583def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4584 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4585 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4586
4587def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4588 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4589 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004590
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004591def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4592 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4593 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004594
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004595def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4596 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4597 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4598
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004599def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004600 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004601 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004602def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4603 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4604 (VCVTDQ2PDZrr VR256X:$src)>;
4605def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4606 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4607 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4608def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4609 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4610 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004611
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004612multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4613 RegisterClass DstRC, PatFrag mem_frag,
4614 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004615let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004616 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004617 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004618 [], d>, EVEX;
4619 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004620 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004621 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004622 let mayLoad = 1 in
4623 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004624 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004625 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004626} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004627}
4628
4629defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004630 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004631 EVEX_V512, EVEX_CD8<32, CD8VF>;
4632defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004633 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004634 EVEX_V512, EVEX_CD8<64, CD8VF>;
4635
4636def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4637 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4638 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4639
4640def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4641 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4642 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4643
4644defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004645 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004646 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004647defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004648 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004649 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004650
4651def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4652 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4653 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4654
4655def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4656 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4657 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004658
4659let Predicates = [HasAVX512] in {
4660 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4661 (VCVTPD2PSZrm addr:$src)>;
4662 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4663 (VCVTPS2PDZrm addr:$src)>;
4664}
4665
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004666//===----------------------------------------------------------------------===//
4667// Half precision conversion instructions
4668//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004669multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4670 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004671 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4672 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004673 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004674 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004675 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4676 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4677}
4678
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004679multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4680 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004681 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004682 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004683 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004684 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004685 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004686 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004687 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004688 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004689}
4690
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004691defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004692 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004693defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004694 EVEX_CD8<32, CD8VH>;
4695
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004696def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4697 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4698 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4699
4700def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4701 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4702 (VCVTPH2PSZrr VR256X:$src)>;
4703
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004704let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4705 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004706 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004707 EVEX_CD8<32, CD8VT1>;
4708 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004709 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004710 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4711 let Pattern = []<dag> in {
4712 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004713 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004714 EVEX_CD8<32, CD8VT1>;
4715 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004716 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004717 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4718 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004719 let isCodeGenOnly = 1 in {
4720 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004721 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004722 EVEX_CD8<32, CD8VT1>;
4723 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004724 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004725 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004726
Craig Topper9dd48c82014-01-02 17:28:14 +00004727 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004728 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004729 EVEX_CD8<32, CD8VT1>;
4730 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004731 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004732 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4733 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004734}
Michael Liao5bf95782014-12-04 05:20:33 +00004735
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004736/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4737multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4738 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004739 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004740 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4741 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004742 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004743 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004744 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004745 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4746 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004747 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004748 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004749 }
4750}
4751}
4752
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004753defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4754 EVEX_CD8<32, CD8VT1>;
4755defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4756 VEX_W, EVEX_CD8<64, CD8VT1>;
4757defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4758 EVEX_CD8<32, CD8VT1>;
4759defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4760 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004761
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004762def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4763 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4764 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4765 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004766
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004767def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4768 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4769 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4770 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004771
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004772def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4773 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4774 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4775 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004776
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004777def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4778 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4779 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4780 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004781
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004782/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4783multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004784 X86VectorVTInfo _> {
4785 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4786 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4787 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4788 let mayLoad = 1 in {
4789 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4790 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4791 (OpNode (_.FloatVT
4792 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4793 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4794 (ins _.ScalarMemOp:$src), OpcodeStr,
4795 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4796 (OpNode (_.FloatVT
4797 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4798 EVEX, T8PD, EVEX_B;
4799 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004800}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004801
4802multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4803 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4804 EVEX_V512, EVEX_CD8<32, CD8VF>;
4805 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4806 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4807
4808 // Define only if AVX512VL feature is present.
4809 let Predicates = [HasVLX] in {
4810 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4811 OpNode, v4f32x_info>,
4812 EVEX_V128, EVEX_CD8<32, CD8VF>;
4813 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4814 OpNode, v8f32x_info>,
4815 EVEX_V256, EVEX_CD8<32, CD8VF>;
4816 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4817 OpNode, v2f64x_info>,
4818 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4819 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4820 OpNode, v4f64x_info>,
4821 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4822 }
4823}
4824
4825defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4826defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004827
4828def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4829 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4830 (VRSQRT14PSZr VR512:$src)>;
4831def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4832 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4833 (VRSQRT14PDZr VR512:$src)>;
4834
4835def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4836 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4837 (VRCP14PSZr VR512:$src)>;
4838def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4839 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4840 (VRCP14PDZr VR512:$src)>;
4841
4842/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004843multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4844 SDNode OpNode> {
4845
4846 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4847 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4848 "$src2, $src1", "$src1, $src2",
4849 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4850 (i32 FROUND_CURRENT))>;
4851
4852 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4853 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004854 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004855 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004856 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004857
4858 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4859 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4860 "$src2, $src1", "$src1, $src2",
4861 (OpNode (_.VT _.RC:$src1),
4862 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4863 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004864}
4865
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004866multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4867 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4868 EVEX_CD8<32, CD8VT1>;
4869 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4870 EVEX_CD8<64, CD8VT1>, VEX_W;
4871}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004872
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004873let hasSideEffects = 0, Predicates = [HasERI] in {
4874 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4875 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4876}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004877/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004878
4879multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4880 SDNode OpNode> {
4881
4882 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4883 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4884 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4885
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004886 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4887 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4888 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004889 (bitconvert (_.LdFrag addr:$src))),
4890 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004891
4892 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00004893 (ins _.MemOp:$src), OpcodeStr,
4894 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004895 (OpNode (_.FloatVT
4896 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4897 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004898}
Asaf Badouh402ebb32015-06-03 13:41:48 +00004899multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4900 SDNode OpNode> {
4901 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4902 (ins _.RC:$src), OpcodeStr,
4903 "{sae}, $src", "$src, {sae}",
4904 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
4905}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004906
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004907multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4908 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00004909 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4910 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004911 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00004912 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4913 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004914}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004915
Asaf Badouh402ebb32015-06-03 13:41:48 +00004916multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
4917 SDNode OpNode> {
4918 // Define only if AVX512VL feature is present.
4919 let Predicates = [HasVLX] in {
4920 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
4921 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
4922 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
4923 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
4924 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
4925 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
4926 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
4927 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
4928 }
4929}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004930let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004931
Asaf Badouh402ebb32015-06-03 13:41:48 +00004932 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
4933 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
4934 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
4935}
4936defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
4937 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
4938
4939multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
4940 SDNode OpNodeRnd, X86VectorVTInfo _>{
4941 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4942 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
4943 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
4944 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004945}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004946
Robert Khasanoveb126392014-10-28 18:15:20 +00004947multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4948 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004949 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004950 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4951 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4952 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004953 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004954 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4955 (OpNode (_.FloatVT
4956 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004957
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004958 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004959 (ins _.ScalarMemOp:$src), OpcodeStr,
4960 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4961 (OpNode (_.FloatVT
4962 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4963 EVEX, EVEX_B;
4964 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004965}
4966
4967multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4968 Intrinsic F32Int, Intrinsic F64Int,
4969 OpndItins itins_s, OpndItins itins_d> {
4970 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4971 (ins FR32X:$src1, FR32X:$src2),
4972 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004973 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004974 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004975 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004976 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4977 (ins VR128X:$src1, VR128X:$src2),
4978 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004979 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004980 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004981 (F32Int VR128X:$src1, VR128X:$src2))],
4982 itins_s.rr>, XS, EVEX_4V;
4983 let mayLoad = 1 in {
4984 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4985 (ins FR32X:$src1, f32mem:$src2),
4986 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004987 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004988 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004989 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004990 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4991 (ins VR128X:$src1, ssmem:$src2),
4992 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004993 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004994 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004995 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4996 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4997 }
4998 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4999 (ins FR64X:$src1, FR64X:$src2),
5000 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005001 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005002 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00005003 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005004 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
5005 (ins VR128X:$src1, VR128X:$src2),
5006 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005007 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005008 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005009 (F64Int VR128X:$src1, VR128X:$src2))],
5010 itins_s.rr>, XD, EVEX_4V, VEX_W;
5011 let mayLoad = 1 in {
5012 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
5013 (ins FR64X:$src1, f64mem:$src2),
5014 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005015 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005016 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00005017 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005018 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
5019 (ins VR128X:$src1, sdmem:$src2),
5020 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005021 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005022 [(set VR128X:$dst,
5023 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005024 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
5025 }
5026}
5027
Robert Khasanoveb126392014-10-28 18:15:20 +00005028multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5029 SDNode OpNode> {
5030 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5031 v16f32_info>,
5032 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5033 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5034 v8f64_info>,
5035 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5036 // Define only if AVX512VL feature is present.
5037 let Predicates = [HasVLX] in {
5038 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5039 OpNode, v4f32x_info>,
5040 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5041 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5042 OpNode, v8f32x_info>,
5043 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5044 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5045 OpNode, v2f64x_info>,
5046 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5047 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5048 OpNode, v4f64x_info>,
5049 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5050 }
5051}
5052
Asaf Badouh402ebb32015-06-03 13:41:48 +00005053multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5054 SDNode OpNodeRnd> {
5055 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5056 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5057 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5058 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5059}
5060
5061defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5062 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005063
Michael Liao5bf95782014-12-04 05:20:33 +00005064defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
5065 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00005066 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005067
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005068let Predicates = [HasAVX512] in {
5069 def : Pat<(f32 (fsqrt FR32X:$src)),
5070 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
5071 def : Pat<(f32 (fsqrt (load addr:$src))),
5072 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
5073 Requires<[OptForSize]>;
5074 def : Pat<(f64 (fsqrt FR64X:$src)),
5075 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
5076 def : Pat<(f64 (fsqrt (load addr:$src))),
5077 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
5078 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005079
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005080 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005081 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005082 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005083 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005084 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005085
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005086 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005087 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005088 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005089 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005090 Requires<[OptForSize]>;
5091
5092 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
5093 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
5094 (COPY_TO_REGCLASS VR128X:$src, FR32)),
5095 VR128X)>;
5096 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
5097 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
5098
5099 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
5100 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
5101 (COPY_TO_REGCLASS VR128X:$src, FR64)),
5102 VR128X)>;
5103 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
5104 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
5105}
5106
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005107
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005108multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
5109 X86MemOperand x86memop, RegisterClass RC,
5110 PatFrag mem_frag, Domain d> {
5111let ExeDomain = d in {
5112 // Intrinsic operation, reg.
5113 // Vector intrinsic operation, reg
5114 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00005115 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005116 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005117 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005118 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005119
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005120 // Vector intrinsic operation, mem
5121 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00005122 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005123 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005124 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005125 []>, EVEX;
5126} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005127}
5128
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005129defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005130 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005131 EVEX_CD8<32, CD8VF>;
5132
5133def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005134 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005135 FROUND_CURRENT)),
5136 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
5137
5138
5139defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005140 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005141 VEX_W, EVEX_CD8<64, CD8VF>;
5142
5143def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005144 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005145 FROUND_CURRENT)),
5146 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
5147
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005148multiclass
5149avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005150
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005151 let ExeDomain = _.ExeDomain in {
5152 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5153 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5154 "$src3, $src2, $src1", "$src1, $src2, $src3",
5155 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5156 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5157
5158 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5159 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005160 "{sae}, $src3, $src2, $src1", "$src1, $src2, $src3, {sae}",
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005161 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005162 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005163
5164 let mayLoad = 1 in
5165 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5166 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5167 "$src3, $src2, $src1", "$src1, $src2, $src3",
5168 (_.VT (X86RndScale (_.VT _.RC:$src1),
5169 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5170 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5171 }
5172 let Predicates = [HasAVX512] in {
5173 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5174 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5175 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5176 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5177 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5178 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5179 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5180 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5181 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5182 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5183 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5184 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5185 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5186 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5187 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5188
5189 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5190 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5191 addr:$src, (i32 0x1))), _.FRC)>;
5192 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5193 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5194 addr:$src, (i32 0x2))), _.FRC)>;
5195 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5196 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5197 addr:$src, (i32 0x3))), _.FRC)>;
5198 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5199 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5200 addr:$src, (i32 0x4))), _.FRC)>;
5201 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5202 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5203 addr:$src, (i32 0xc))), _.FRC)>;
5204 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005205}
5206
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005207defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5208 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005209
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005210defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5211 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005212
5213let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005214def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005215 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005216def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005217 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005218def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005219 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005220def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005221 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005222def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005223 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005224
5225def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005226 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005227def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005228 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005229def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005230 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005231def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005232 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005234 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005235}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005236//-------------------------------------------------
5237// Integer truncate and extend operations
5238//-------------------------------------------------
5239
5240multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
5241 RegisterClass dstRC, RegisterClass srcRC,
5242 RegisterClass KRC, X86MemOperand x86memop> {
5243 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5244 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005245 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005246 []>, EVEX;
5247
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005248 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5249 (ins KRC:$mask, srcRC:$src),
5250 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005251 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005252 []>, EVEX, EVEX_K;
5253
5254 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005255 (ins KRC:$mask, srcRC:$src),
5256 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005257 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005258 []>, EVEX, EVEX_KZ;
5259
5260 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005261 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005262 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005263
5264 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5265 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005266 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005267 []>, EVEX, EVEX_K;
5268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005269}
Michael Liao5bf95782014-12-04 05:20:33 +00005270defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005271 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5272defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
5273 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5274defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
5275 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5276defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
5277 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5278defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
5279 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5280defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
5281 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5282defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
5283 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5284defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
5285 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5286defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
5287 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5288defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
5289 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5290defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
5291 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5292defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
5293 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5294defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
5295 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5296defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
5297 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5298defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
5299 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5300
5301def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
5302def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
5303def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
5304def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
5305def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
5306
5307def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005308 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005309def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005310 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005311def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005312 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005313def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005314 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005315
5316
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005317multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
5318 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
5319 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005320
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005321 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
5322 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
5323 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
5324 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005325
5326 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005327 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
5328 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
5329 (DestInfo.VT (LdFrag addr:$src))>,
5330 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005331 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005332}
5333
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005334multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
5335 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5336 let Predicates = [HasVLX, HasBWI] in {
5337 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
5338 v16i8x_info, i64mem, LdFrag, OpNode>,
5339 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005340
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005341 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
5342 v16i8x_info, i128mem, LdFrag, OpNode>,
5343 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
5344 }
5345 let Predicates = [HasBWI] in {
5346 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
5347 v32i8x_info, i256mem, LdFrag, OpNode>,
5348 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
5349 }
5350}
5351
5352multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5353 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5354 let Predicates = [HasVLX, HasAVX512] in {
5355 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
5356 v16i8x_info, i32mem, LdFrag, OpNode>,
5357 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
5358
5359 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
5360 v16i8x_info, i64mem, LdFrag, OpNode>,
5361 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
5362 }
5363 let Predicates = [HasAVX512] in {
5364 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
5365 v16i8x_info, i128mem, LdFrag, OpNode>,
5366 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
5367 }
5368}
5369
5370multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5371 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5372 let Predicates = [HasVLX, HasAVX512] in {
5373 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5374 v16i8x_info, i16mem, LdFrag, OpNode>,
5375 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
5376
5377 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5378 v16i8x_info, i32mem, LdFrag, OpNode>,
5379 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
5380 }
5381 let Predicates = [HasAVX512] in {
5382 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5383 v16i8x_info, i64mem, LdFrag, OpNode>,
5384 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
5385 }
5386}
5387
5388multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5389 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
5390 let Predicates = [HasVLX, HasAVX512] in {
5391 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
5392 v8i16x_info, i64mem, LdFrag, OpNode>,
5393 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
5394
5395 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
5396 v8i16x_info, i128mem, LdFrag, OpNode>,
5397 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
5398 }
5399 let Predicates = [HasAVX512] in {
5400 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
5401 v16i16x_info, i256mem, LdFrag, OpNode>,
5402 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
5403 }
5404}
5405
5406multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5407 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
5408 let Predicates = [HasVLX, HasAVX512] in {
5409 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5410 v8i16x_info, i32mem, LdFrag, OpNode>,
5411 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
5412
5413 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5414 v8i16x_info, i64mem, LdFrag, OpNode>,
5415 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
5416 }
5417 let Predicates = [HasAVX512] in {
5418 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5419 v8i16x_info, i128mem, LdFrag, OpNode>,
5420 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
5421 }
5422}
5423
5424multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5425 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
5426
5427 let Predicates = [HasVLX, HasAVX512] in {
5428 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5429 v4i32x_info, i64mem, LdFrag, OpNode>,
5430 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
5431
5432 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5433 v4i32x_info, i128mem, LdFrag, OpNode>,
5434 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
5435 }
5436 let Predicates = [HasAVX512] in {
5437 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5438 v8i32x_info, i256mem, LdFrag, OpNode>,
5439 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
5440 }
5441}
5442
5443defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
5444defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
5445defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
5446defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
5447defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
5448defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
5449
5450
5451defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
5452defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
5453defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
5454defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
5455defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
5456defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005457
5458//===----------------------------------------------------------------------===//
5459// GATHER - SCATTER Operations
5460
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005461multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5462 X86MemOperand memop, PatFrag GatherNode> {
5463 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
5464 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5465 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005466 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005467 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005468 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5469 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5470 vectoraddr:$src2))]>, EVEX, EVEX_K,
5471 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005472}
Cameron McInally45325962014-03-26 13:50:50 +00005473
5474let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005475defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem,
5476 mgatherv8i32>, EVEX_V512, VEX_W;
5477defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem,
5478 mgatherv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005479}
5480
5481let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005482defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem,
5483 mgatherv16i32>, EVEX_V512;
5484defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem,
5485 mgatherv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005486}
Michael Liao5bf95782014-12-04 05:20:33 +00005487
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005488defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem,
5489 mgatherv8i32>, EVEX_V512, VEX_W;
5490defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem,
5491 mgatherv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005492
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005493defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem,
5494 mgatherv8i64>, EVEX_V512, VEX_W;
5495defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem,
5496 mgatherv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005497
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005498multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5499 X86MemOperand memop, PatFrag ScatterNode> {
5500
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005501let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005502
5503 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5504 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505 !strconcat(OpcodeStr,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005506 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5507 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5508 _.KRCWM:$mask, vectoraddr:$dst))]>,
5509 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005510}
5511
Cameron McInally45325962014-03-26 13:50:50 +00005512let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005513defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem,
5514 mscatterv8i32>, EVEX_V512, VEX_W;
5515defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem,
5516 mscatterv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005517}
5518
5519let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005520defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem,
5521 mscatterv16i32>, EVEX_V512;
5522defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem,
5523 mscatterv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005524}
5525
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005526defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem,
5527 mscatterv8i32>, EVEX_V512, VEX_W;
5528defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem,
5529 mscatterv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005530
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005531defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem,
5532 mscatterv8i64>, EVEX_V512, VEX_W;
5533defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem,
5534 mscatterv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005535
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005536// prefetch
5537multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5538 RegisterClass KRC, X86MemOperand memop> {
5539 let Predicates = [HasPFI], hasSideEffects = 1 in
5540 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005541 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005542 []>, EVEX, EVEX_K;
5543}
5544
5545defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5546 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5547
5548defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5549 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5550
5551defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5552 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5553
5554defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5555 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005556
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005557defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5558 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5559
5560defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5561 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5562
5563defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5564 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5565
5566defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5567 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5568
5569defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5570 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5571
5572defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5573 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5574
5575defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5576 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5577
5578defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5579 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5580
5581defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5582 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5583
5584defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5585 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5586
5587defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5588 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5589
5590defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5591 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005592//===----------------------------------------------------------------------===//
5593// VSHUFPS - VSHUFPD Operations
5594
5595multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5596 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5597 Domain d> {
5598 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005599 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005600 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005601 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005602 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5603 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005604 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005605 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005606 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005607 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005608 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005609 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5610 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005611 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005612}
5613
Craig Topper820d4922015-02-09 04:04:50 +00005614defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005615 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005616defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005617 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005618
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005619def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5620 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5621def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005622 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005623 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5624
5625def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5626 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5627def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005628 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005629 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005630
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005631// Helper fragments to match sext vXi1 to vXiY.
5632def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5633def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5634
5635multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5636 RegisterClass KRC, RegisterClass RC,
5637 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5638 string BrdcstStr> {
5639 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005640 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005641 []>, EVEX;
5642 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005643 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005644 []>, EVEX, EVEX_K;
5645 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5646 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005647 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005648 []>, EVEX, EVEX_KZ;
5649 let mayLoad = 1 in {
5650 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5651 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005652 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005653 []>, EVEX;
5654 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5655 (ins KRC:$mask, x86memop:$src),
5656 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005657 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005658 []>, EVEX, EVEX_K;
5659 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5660 (ins KRC:$mask, x86memop:$src),
5661 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005662 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005663 []>, EVEX, EVEX_KZ;
5664 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5665 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005666 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005667 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5668 []>, EVEX, EVEX_B;
5669 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5670 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005671 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005672 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5673 []>, EVEX, EVEX_B, EVEX_K;
5674 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5675 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005676 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005677 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5678 BrdcstStr, "}"),
5679 []>, EVEX, EVEX_B, EVEX_KZ;
5680 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005681}
5682
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005683defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5684 i512mem, i32mem, "{1to16}">, EVEX_V512,
5685 EVEX_CD8<32, CD8VF>;
5686defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5687 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5688 EVEX_CD8<64, CD8VF>;
5689
5690def : Pat<(xor
5691 (bc_v16i32 (v16i1sextv16i32)),
5692 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5693 (VPABSDZrr VR512:$src)>;
5694def : Pat<(xor
5695 (bc_v8i64 (v8i1sextv8i64)),
5696 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5697 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005698
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005699def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5700 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005701 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005702def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5703 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005704 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005705
Michael Liao5bf95782014-12-04 05:20:33 +00005706multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005707 RegisterClass RC, RegisterClass KRC,
5708 X86MemOperand x86memop,
5709 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005710 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005711 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5712 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005713 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005714 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005715 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005716 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5717 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005718 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005719 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005720 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005721 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5722 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005723 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005724 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5725 []>, EVEX, EVEX_B;
5726 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5727 (ins KRC:$mask, RC:$src),
5728 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005729 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005730 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005731 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005732 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5733 (ins KRC:$mask, x86memop:$src),
5734 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005735 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005736 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005737 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005738 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5739 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005740 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005741 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5742 BrdcstStr, "}"),
5743 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005744
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005745 let Constraints = "$src1 = $dst" in {
5746 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5747 (ins RC:$src1, KRC:$mask, RC:$src2),
5748 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005749 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005750 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005751 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005752 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5753 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5754 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005755 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005756 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005757 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005758 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5759 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005760 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005761 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5762 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005763 }
5764 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005765}
5766
5767let Predicates = [HasCDI] in {
5768defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005769 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005770 EVEX_V512, EVEX_CD8<32, CD8VF>;
5771
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005772
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005773defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005774 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005775 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005776
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005777}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005778
5779def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5780 GR16:$mask),
5781 (VPCONFLICTDrrk VR512:$src1,
5782 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5783
5784def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5785 GR8:$mask),
5786 (VPCONFLICTQrrk VR512:$src1,
5787 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005788
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005789let Predicates = [HasCDI] in {
5790defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5791 i512mem, i32mem, "{1to16}">,
5792 EVEX_V512, EVEX_CD8<32, CD8VF>;
5793
5794
5795defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5796 i512mem, i64mem, "{1to8}">,
5797 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5798
5799}
5800
5801def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5802 GR16:$mask),
5803 (VPLZCNTDrrk VR512:$src1,
5804 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5805
5806def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5807 GR8:$mask),
5808 (VPLZCNTQrrk VR512:$src1,
5809 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5810
Craig Topper820d4922015-02-09 04:04:50 +00005811def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005812 (VPLZCNTDrm addr:$src)>;
5813def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5814 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005815def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005816 (VPLZCNTQrm addr:$src)>;
5817def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5818 (VPLZCNTQrr VR512:$src)>;
5819
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005820def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5821def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5822def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005823
5824def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005825 (MOV8mr addr:$dst,
5826 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5827 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5828
5829def : Pat<(store VK8:$src, addr:$dst),
5830 (MOV8mr addr:$dst,
5831 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5832 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005833
5834def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5835 (truncstore node:$val, node:$ptr), [{
5836 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5837}]>;
5838
5839def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5840 (MOV8mr addr:$dst, GR8:$src)>;
5841
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005842multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005843def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005844 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005845 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5846}
Michael Liao5bf95782014-12-04 05:20:33 +00005847
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005848multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5849 string OpcodeStr, Predicate prd> {
5850let Predicates = [prd] in
5851 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5852
5853 let Predicates = [prd, HasVLX] in {
5854 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5855 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5856 }
5857}
5858
5859multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5860 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5861 HasBWI>;
5862 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5863 HasBWI>, VEX_W;
5864 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5865 HasDQI>;
5866 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5867 HasDQI>, VEX_W;
5868}
Michael Liao5bf95782014-12-04 05:20:33 +00005869
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005870defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005871
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005872multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
5873def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
5874 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5875 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
5876}
5877
5878multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
5879 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5880let Predicates = [prd] in
5881 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
5882 EVEX_V512;
5883
5884 let Predicates = [prd, HasVLX] in {
5885 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
5886 EVEX_V256;
5887 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
5888 EVEX_V128;
5889 }
5890}
5891
5892defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
5893 avx512vl_i8_info, HasBWI>;
5894defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
5895 avx512vl_i16_info, HasBWI>, VEX_W;
5896defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
5897 avx512vl_i32_info, HasDQI>;
5898defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
5899 avx512vl_i64_info, HasDQI>, VEX_W;
5900
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005901//===----------------------------------------------------------------------===//
5902// AVX-512 - COMPRESS and EXPAND
5903//
5904multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5905 string OpcodeStr> {
5906 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5907 (ins _.KRCWM:$mask, _.RC:$src),
5908 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5909 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5910 _.ImmAllZerosV)))]>, EVEX_KZ;
5911
5912 let Constraints = "$src0 = $dst" in
5913 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5914 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5915 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5916 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5917 _.RC:$src0)))]>, EVEX_K;
5918
5919 let mayStore = 1 in {
5920 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5921 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5922 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5923 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5924 addr:$dst)]>,
5925 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5926 }
5927}
5928
5929multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5930 AVX512VLVectorVTInfo VTInfo> {
5931 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5932
5933 let Predicates = [HasVLX] in {
5934 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5935 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5936 }
5937}
5938
5939defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5940 EVEX;
5941defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5942 EVEX, VEX_W;
5943defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5944 EVEX;
5945defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5946 EVEX, VEX_W;
5947
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005948// expand
5949multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5950 string OpcodeStr> {
5951 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5952 (ins _.KRCWM:$mask, _.RC:$src),
5953 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5954 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5955 _.ImmAllZerosV)))]>, EVEX_KZ;
5956
5957 let Constraints = "$src0 = $dst" in
5958 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5959 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5960 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5961 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5962 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5963
5964 let mayLoad = 1, Constraints = "$src0 = $dst" in
5965 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5966 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5967 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5968 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5969 (_.VT (bitconvert
5970 (_.LdFrag addr:$src))),
5971 _.RC:$src0)))]>,
5972 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005973
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005974 let mayLoad = 1 in
5975 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5976 (ins _.KRCWM:$mask, _.MemOp:$src),
5977 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5978 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5979 (_.VT (bitconvert (_.LdFrag addr:$src))),
5980 _.ImmAllZerosV)))]>,
5981 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005982}
5983
5984multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5985 AVX512VLVectorVTInfo VTInfo> {
5986 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5987
5988 let Predicates = [HasVLX] in {
5989 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5990 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5991 }
5992}
5993
5994defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5995 EVEX;
5996defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5997 EVEX, VEX_W;
5998defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5999 EVEX;
6000defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6001 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006002
6003//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6004// op(reg_vec2,mem_vec,imm)
6005// op(reg_vec2,broadcast(eltVt),imm)
6006//all instruction created with FROUND_CURRENT
6007multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6008 X86VectorVTInfo _>{
6009 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6010 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
6011 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6012 (OpNode (_.VT _.RC:$src1),
6013 (_.VT _.RC:$src2),
6014 (i8 imm:$src3),
6015 (i32 FROUND_CURRENT))>;
6016 let mayLoad = 1 in {
6017 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6018 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
6019 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6020 (OpNode (_.VT _.RC:$src1),
6021 (_.VT (bitconvert (_.LdFrag addr:$src2))),
6022 (i8 imm:$src3),
6023 (i32 FROUND_CURRENT))>;
6024 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6025 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6026 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6027 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6028 (OpNode (_.VT _.RC:$src1),
6029 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6030 (i8 imm:$src3),
6031 (i32 FROUND_CURRENT))>, EVEX_B;
6032 }
6033}
6034
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006035//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6036// op(reg_vec2,mem_vec,imm)
6037// op(reg_vec2,broadcast(eltVt),imm)
6038multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6039 X86VectorVTInfo _>{
6040 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6041 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
6042 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6043 (OpNode (_.VT _.RC:$src1),
6044 (_.VT _.RC:$src2),
6045 (i8 imm:$src3))>;
6046 let mayLoad = 1 in {
6047 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6048 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
6049 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6050 (OpNode (_.VT _.RC:$src1),
6051 (_.VT (bitconvert (_.LdFrag addr:$src2))),
6052 (i8 imm:$src3))>;
6053 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6054 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6055 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6056 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6057 (OpNode (_.VT _.RC:$src1),
6058 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6059 (i8 imm:$src3))>, EVEX_B;
6060 }
6061}
6062
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006063//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6064// op(reg_vec2,mem_scalar,imm)
6065//all instruction created with FROUND_CURRENT
6066multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6067 X86VectorVTInfo _> {
6068
6069 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6070 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
6071 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6072 (OpNode (_.VT _.RC:$src1),
6073 (_.VT _.RC:$src2),
6074 (i8 imm:$src3),
6075 (i32 FROUND_CURRENT))>;
6076 let mayLoad = 1 in {
6077 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6078 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
6079 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6080 (OpNode (_.VT _.RC:$src1),
6081 (_.VT (scalar_to_vector
6082 (_.ScalarLdFrag addr:$src2))),
6083 (i8 imm:$src3),
6084 (i32 FROUND_CURRENT))>;
6085
6086 let isAsmParserOnly = 1 in {
6087 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6088 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6089 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6090 []>;
6091 }
6092 }
6093}
6094
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006095//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6096multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6097 SDNode OpNode, X86VectorVTInfo _>{
6098 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6099 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
6100 OpcodeStr, "$src3,{sae}, $src2, $src1",
6101 "$src1, $src2,{sae}, $src3",
6102 (OpNode (_.VT _.RC:$src1),
6103 (_.VT _.RC:$src2),
6104 (i8 imm:$src3),
6105 (i32 FROUND_NO_EXC))>, EVEX_B;
6106}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006107//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6108multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6109 SDNode OpNode, X86VectorVTInfo _> {
6110 defm NAME: avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _>;
6111}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006112
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006113multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6114 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006115 let Predicates = [prd] in {
6116 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006117 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006118 EVEX_V512;
6119
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006120 }
6121 let Predicates = [prd, HasVLX] in {
6122 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006123 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006124 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006125 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006126 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006127}
6128
Igor Breger00d9f842015-06-08 14:03:17 +00006129multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6130 bits<8> opc, SDNode OpNode>{
6131 let Predicates = [HasAVX512] in {
6132 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6133 }
6134 let Predicates = [HasAVX512, HasVLX] in {
6135 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6136 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6137 }
6138}
6139
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006140multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6141 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6142 let Predicates = [prd] in {
6143 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6144 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006145 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006146}
6147
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006148defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd",
6149 avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006150 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006151defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps",
6152 avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006153 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6154
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006155defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info,
6156 0x55, X86VFixupimm, HasAVX512>,
6157 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6158defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info,
6159 0x55, X86VFixupimm, HasAVX512>,
6160 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006161
6162defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6163 0x50, X86VRange, HasDQI>,
6164 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6165defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
6166 0x50, X86VRange, HasDQI>,
6167 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6168
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00006169defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
6170 0x51, X86VRange, HasDQI>,
6171 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6172defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
6173 0x51, X86VRange, HasDQI>,
6174 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6175
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006176
6177multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
6178 bits<8> opc, SDNode OpNode = X86Shuf128>{
6179 let Predicates = [HasAVX512] in {
6180 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6181
6182 }
6183 let Predicates = [HasAVX512, HasVLX] in {
6184 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6185 }
6186}
6187
6188defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
6189 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6190defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
6191 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6192defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
6193 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6194defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
6195 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00006196
6197multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
6198 AVX512VLVectorVTInfo VTInfo_FP>{
6199 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
6200 AVX512AIi8Base, EVEX_4V;
6201 let isCodeGenOnly = 1 in {
6202 defm NAME#_FP: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0x03, X86VAlign>,
6203 AVX512AIi8Base, EVEX_4V;
6204 }
6205}
6206
6207defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info, avx512vl_f32_info>,
6208 EVEX_CD8<32, CD8VF>;
6209defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info, avx512vl_f64_info>,
6210 EVEX_CD8<64, CD8VF>, VEX_W;