blob: 395d490e367ed79de592730a70e316a15ea40109 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000082 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000083 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
183 string MaskingConstraint = "",
184 InstrItinClass itin = NoItinerary,
185 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 let isCommutable = IsCommutable in
187 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000188 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
189 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190 Pattern, itin>;
191
192 // Prefer over VMOV*rrk Pat<>
193 let AddedComplexity = 20 in
194 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000195 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
196 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000197 MaskingPattern, itin>,
198 EVEX_K {
199 // In case of the 3src subclass this is overridden with a let.
200 string Constraints = MaskingConstraint;
201 }
202 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
203 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
205 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 ZeroMaskingPattern,
207 itin>,
208 EVEX_KZ;
209}
210
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000211
Adam Nemet34801422014-10-08 23:25:39 +0000212// Common base class of AVX512_maskable and AVX512_maskable_3src.
213multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
214 dag Outs,
215 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
216 string OpcodeStr,
217 string AttSrcAsm, string IntelSrcAsm,
218 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000219 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000220 string MaskingConstraint = "",
221 InstrItinClass itin = NoItinerary,
222 bit IsCommutable = 0> :
223 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
224 AttSrcAsm, IntelSrcAsm,
225 [(set _.RC:$dst, RHS)],
226 [(set _.RC:$dst, MaskingRHS)],
227 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000228 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000229 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000230
Adam Nemet2e91ee52014-08-14 17:13:19 +0000231// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000232// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000234multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs, dag Ins, string OpcodeStr,
236 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000239 bit IsCommutable = 0> :
240 AVX512_maskable_common<O, F, _, Outs, Ins,
241 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
242 !con((ins _.KRCWM:$mask), Ins),
243 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246
247// This multiclass generates the unconditional/non-masking, the masking and
248// the zero-masking variant of the scalar instruction.
249multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs, dag Ins, string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000252 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000253 InstrItinClass itin = NoItinerary,
254 bit IsCommutable = 0> :
255 AVX512_maskable_common<O, F, _, Outs, Ins,
256 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
257 !con((ins _.KRCWM:$mask), Ins),
258 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
259 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000261
Adam Nemet34801422014-10-08 23:25:39 +0000262// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263// ($src1) is already tied to $dst so we just use that for the preserved
264// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
265// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000266multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
267 dag Outs, dag NonTiedIns, string OpcodeStr,
268 string AttSrcAsm, string IntelSrcAsm,
269 dag RHS> :
270 AVX512_maskable_common<O, F, _, Outs,
271 !con((ins _.RC:$src1), NonTiedIns),
272 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
275 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000276
Igor Breger15820b02015-07-01 13:24:28 +0000277multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
278 dag Outs, dag NonTiedIns, string OpcodeStr,
279 string AttSrcAsm, string IntelSrcAsm,
280 dag RHS> :
281 AVX512_maskable_common<O, F, _, Outs,
282 !con((ins _.RC:$src1), NonTiedIns),
283 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
286 (X86select _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000287
Adam Nemet34801422014-10-08 23:25:39 +0000288multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
289 dag Outs, dag Ins,
290 string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
292 list<dag> Pattern> :
293 AVX512_maskable_custom<O, F, Outs, Ins,
294 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
295 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000297 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000298
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000299
300// Instruction with mask that puts result in mask register,
301// like "compare" and "vptest"
302multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
303 dag Outs,
304 dag Ins, dag MaskingIns,
305 string OpcodeStr,
306 string AttSrcAsm, string IntelSrcAsm,
307 list<dag> Pattern,
308 list<dag> MaskingPattern,
309 string Round = "",
310 InstrItinClass itin = NoItinerary> {
311 def NAME: AVX512<O, F, Outs, Ins,
312 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
313 "$dst "#Round#", "#IntelSrcAsm#"}",
314 Pattern, itin>;
315
316 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000317 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
318 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000319 MaskingPattern, itin>, EVEX_K;
320}
321
322multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs,
324 dag Ins, dag MaskingIns,
325 string OpcodeStr,
326 string AttSrcAsm, string IntelSrcAsm,
327 dag RHS, dag MaskingRHS,
328 string Round = "",
329 InstrItinClass itin = NoItinerary> :
330 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
331 AttSrcAsm, IntelSrcAsm,
332 [(set _.KRC:$dst, RHS)],
333 [(set _.KRC:$dst, MaskingRHS)],
334 Round, NoItinerary>;
335
336multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
337 dag Outs, dag Ins, string OpcodeStr,
338 string AttSrcAsm, string IntelSrcAsm,
339 dag RHS, string Round = "",
340 InstrItinClass itin = NoItinerary> :
341 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
342 !con((ins _.KRCWM:$mask), Ins),
343 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
344 (and _.KRCWM:$mask, RHS),
345 Round, itin>;
346
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000347multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
348 dag Outs, dag Ins, string OpcodeStr,
349 string AttSrcAsm, string IntelSrcAsm> :
350 AVX512_maskable_custom_cmp<O, F, Outs,
351 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
352 AttSrcAsm, IntelSrcAsm,
353 [],[],"", NoItinerary>;
354
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000355// Bitcasts between 512-bit vector types. Return the original type since
356// no instruction is needed for the conversion
357let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000358 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000359 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000360 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
361 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
362 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000364 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
365 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
366 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000367 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000368 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000369 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
370 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000371 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000372 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
373 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000374 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000375 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
376 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
379 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
380 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
381 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
382 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
383 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
384 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
385 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
386 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
387 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
388 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389
390 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
391 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
392 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
393 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
394 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
395 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
396 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
397 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
398 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
399 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
400 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
401 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
402 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
403 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
404 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
405 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
406 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
407 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
408 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
409 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
410 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
411 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
412 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
413 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
414 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
415 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
416 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
417 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
418 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
419 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
420
421// Bitcasts between 256-bit vector types. Return the original type since
422// no instruction is needed for the conversion
423 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
424 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
425 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
426 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
427 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
428 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
429 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
430 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
431 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
432 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
433 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
434 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
435 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
436 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
437 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
438 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
439 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
440 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
441 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
442 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
443 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
444 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
445 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
446 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
447 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
448 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
449 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
450 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
451 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
452 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
453}
454
455//
456// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
457//
458
459let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
460 isPseudo = 1, Predicates = [HasAVX512] in {
461def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
462 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
463}
464
Craig Topperfb1746b2014-01-30 06:03:19 +0000465let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000466def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
467def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
468def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000469}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470
471//===----------------------------------------------------------------------===//
472// AVX-512 - VECTOR INSERT
473//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000474
Adam Nemet4285c1f2014-10-15 23:42:17 +0000475multiclass vinsert_for_size_no_alt<int Opcode,
476 X86VectorVTInfo From, X86VectorVTInfo To,
477 PatFrag vinsert_insert,
478 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000479 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
480 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000481 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000482 "vinsert" # From.EltTypeName # "x" # From.NumElts #
483 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000484 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000485 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
486 (From.VT From.RC:$src2),
487 (iPTR imm)))]>,
488 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000489
490 let mayLoad = 1 in
491 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000492 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000493 "vinsert" # From.EltTypeName # "x" # From.NumElts #
494 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000495 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000496 []>,
497 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000498 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Adam Nemet4285c1f2014-10-15 23:42:17 +0000501multiclass vinsert_for_size<int Opcode,
502 X86VectorVTInfo From, X86VectorVTInfo To,
503 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
504 PatFrag vinsert_insert,
505 SDNodeXForm INSERT_get_vinsert_imm> :
506 vinsert_for_size_no_alt<Opcode, From, To,
507 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000508 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000509 // vinserti32x4. Only add this if 64x2 and friends are not supported
510 // natively via AVX512DQ.
511 let Predicates = [NoDQI] in
512 def : Pat<(vinsert_insert:$ins
513 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
514 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
515 VR512:$src1, From.RC:$src2,
516 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517}
518
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000519multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
520 ValueType EltVT64, int Opcode256> {
521 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000522 X86VectorVTInfo< 4, EltVT32, VR128X>,
523 X86VectorVTInfo<16, EltVT32, VR512>,
524 X86VectorVTInfo< 2, EltVT64, VR128X>,
525 X86VectorVTInfo< 8, EltVT64, VR512>,
526 vinsert128_insert,
527 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000528 let Predicates = [HasDQI] in
529 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
530 X86VectorVTInfo< 2, EltVT64, VR128X>,
531 X86VectorVTInfo< 8, EltVT64, VR512>,
532 vinsert128_insert,
533 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000534 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000535 X86VectorVTInfo< 4, EltVT64, VR256X>,
536 X86VectorVTInfo< 8, EltVT64, VR512>,
537 X86VectorVTInfo< 8, EltVT32, VR256>,
538 X86VectorVTInfo<16, EltVT32, VR512>,
539 vinsert256_insert,
540 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000541 let Predicates = [HasDQI] in
542 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 X86VectorVTInfo<16, EltVT32, VR512>,
545 vinsert256_insert,
546 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547}
548
Adam Nemet4e2ef472014-10-02 23:18:28 +0000549defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
550defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551
552// vinsertps - insert f32 to XMM
553def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000554 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000555 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000556 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000557 EVEX_4V;
558def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000559 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000560 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000561 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000562 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
563 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
564
565//===----------------------------------------------------------------------===//
566// AVX-512 VECTOR EXTRACT
567//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
Igor Breger7f69a992015-09-10 12:54:54 +0000569multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
570 X86VectorVTInfo To> {
571 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000572 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000573 def NAME # To.NumElts:
574 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
575 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
576}
Renato Golindb7ea862015-09-09 19:44:40 +0000577
Igor Breger7f69a992015-09-10 12:54:54 +0000578multiclass vextract_for_size<int Opcode,
579 X86VectorVTInfo From, X86VectorVTInfo To,
580 PatFrag vextract_extract> :
581 vextract_for_size_first_position_lowering<From, To> {
582
583 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
584 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
585 // vextract_extract), we interesting only in patterns without mask,
586 // intrinsics pattern match generated bellow.
587 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
588 (ins From.RC:$src1, i32u8imm:$idx),
589 "vextract" # To.EltTypeName # "x" # To.NumElts,
590 "$idx, $src1", "$src1, $idx",
591 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
592 (iPTR imm)))]>,
593 AVX512AIi8Base, EVEX;
594 let mayStore = 1 in {
595 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
596 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
597 "vextract" # To.EltTypeName # "x" # To.NumElts #
598 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
599 []>, EVEX;
600
601 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
602 (ins To.MemOp:$dst, To.KRCWM:$mask,
603 From.RC:$src1, i32u8imm:$src2),
604 "vextract" # To.EltTypeName # "x" # To.NumElts #
605 "\t{$src2, $src1, $dst {${mask}}|"
606 "$dst {${mask}}, $src1, $src2}",
607 []>, EVEX_K, EVEX;
608 }//mayStore = 1
609 }
Renato Golindb7ea862015-09-09 19:44:40 +0000610
611 // Intrinsic call with masking.
612 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000613 "x" # To.NumElts # "_" # From.Size)
614 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
615 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
616 From.ZSuffix # "rrk")
617 To.RC:$src0,
618 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
619 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000620
621 // Intrinsic call with zero-masking.
622 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000623 "x" # To.NumElts # "_" # From.Size)
624 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
625 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
626 From.ZSuffix # "rrkz")
627 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
628 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000629
630 // Intrinsic call without masking.
631 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000632 "x" # To.NumElts # "_" # From.Size)
633 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
634 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
635 From.ZSuffix # "rr")
636 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000637}
638
Igor Breger7f69a992015-09-10 12:54:54 +0000639// This multiclass generates patterns for matching vextract with common types
640// (X86VectorVTInfo From , X86VectorVTInfo To) and alternative types
641// (X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo)
642multiclass vextract_for_size_all<int Opcode,
643 X86VectorVTInfo From, X86VectorVTInfo To,
644 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
645 PatFrag vextract_extract,
646 SDNodeXForm EXTRACT_get_vextract_imm> :
647 vextract_for_size<Opcode, From, To, vextract_extract>,
648 vextract_for_size_first_position_lowering<AltFrom, AltTo> {
649
650 // Codegen pattern with the alternative types.
651 // Only add this if operation not supported natively via AVX512DQ
652 let Predicates = [NoDQI] in
653 def : Pat<(vextract_extract:$ext (AltFrom.VT AltFrom.RC:$src1), (iPTR imm)),
654 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x" #
655 To.NumElts # From.ZSuffix # "rr")
656 AltFrom.RC:$src1,
657 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
658}
659
660multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
661 ValueType EltVT64, int Opcode256> {
662 defm NAME # "32x4Z" : vextract_for_size_all<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000663 X86VectorVTInfo<16, EltVT32, VR512>,
664 X86VectorVTInfo< 4, EltVT32, VR128X>,
665 X86VectorVTInfo< 8, EltVT64, VR512>,
666 X86VectorVTInfo< 2, EltVT64, VR128X>,
667 vextract128_extract,
Igor Breger7f69a992015-09-10 12:54:54 +0000668 EXTRACT_get_vextract128_imm>,
669 EVEX_V512, EVEX_CD8<32, CD8VT4>;
670 defm NAME # "64x4Z" : vextract_for_size_all<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000671 X86VectorVTInfo< 8, EltVT64, VR512>,
672 X86VectorVTInfo< 4, EltVT64, VR256X>,
673 X86VectorVTInfo<16, EltVT32, VR512>,
674 X86VectorVTInfo< 8, EltVT32, VR256>,
675 vextract256_extract,
Igor Breger7f69a992015-09-10 12:54:54 +0000676 EXTRACT_get_vextract256_imm>,
677 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
678 let Predicates = [HasVLX] in
679 defm NAME # "32x4Z256" : vextract_for_size_all<Opcode128,
680 X86VectorVTInfo< 8, EltVT32, VR256X>,
681 X86VectorVTInfo< 4, EltVT32, VR128X>,
682 X86VectorVTInfo< 4, EltVT64, VR256X>,
683 X86VectorVTInfo< 2, EltVT64, VR128X>,
684 vextract128_extract,
685 EXTRACT_get_vextract128_imm>,
686 EVEX_V256, EVEX_CD8<32, CD8VT4>;
687 let Predicates = [HasVLX, HasDQI] in
688 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
689 X86VectorVTInfo< 4, EltVT64, VR256X>,
690 X86VectorVTInfo< 2, EltVT64, VR128X>,
691 vextract128_extract>,
692 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
693 let Predicates = [HasDQI] in {
694 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
695 X86VectorVTInfo< 8, EltVT64, VR512>,
696 X86VectorVTInfo< 2, EltVT64, VR128X>,
697 vextract128_extract>,
698 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
699 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
700 X86VectorVTInfo<16, EltVT32, VR512>,
701 X86VectorVTInfo< 8, EltVT32, VR256X>,
702 vextract256_extract>,
703 EVEX_V512, EVEX_CD8<32, CD8VT8>;
704 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000705}
706
Adam Nemet55536c62014-09-25 23:48:45 +0000707defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
708defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709
710// A 128-bit subvector insert to the first 512-bit vector position
711// is a subregister copy that needs no instruction.
712def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
713 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
714 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
715 sub_ymm)>;
716def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
717 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
718 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
719 sub_ymm)>;
720def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
721 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
722 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
723 sub_ymm)>;
724def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
725 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
726 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
727 sub_ymm)>;
728
729def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
730 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
731def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
732 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
733def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
734 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
735def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
736 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
737
738// vextractps - extract 32 bits from XMM
739def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000740 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000741 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000742 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
743 EVEX;
744
745def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000746 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000747 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000748 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000749 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000750
751//===---------------------------------------------------------------------===//
752// AVX-512 BROADCAST
753//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000754multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
755 ValueType svt, X86VectorVTInfo _> {
756 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
757 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
758 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
759 T8PD, EVEX;
760
761 let mayLoad = 1 in {
762 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
763 (ins _.ScalarMemOp:$src),
764 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
765 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
766 T8PD, EVEX;
767 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769
770multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
771 AVX512VLVectorVTInfo _> {
772 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
773 EVEX_V512;
774
775 let Predicates = [HasVLX] in {
776 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
777 EVEX_V256;
778 }
779}
780
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000781let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000782 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
783 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
784 let Predicates = [HasVLX] in {
785 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
786 v4f32, v4f32x_info>, EVEX_V128,
787 EVEX_CD8<32, CD8VT1>;
788 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789}
790
791let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000792 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
793 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794}
795
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000796// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000797// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000798// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000799// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
800// representations of source
801multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
802 X86VectorVTInfo _, RegisterClass SrcRC_v,
803 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000804 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000805 (!cast<Instruction>(InstName##"r")
806 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
807
808 let AddedComplexity = 30 in {
809 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000810 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000811 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
812 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
813
814 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000815 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000816 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
817 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
818 }
819}
820
821defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
822 VR128X, FR32X>;
823defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
824 VR128X, FR64X>;
825
826let Predicates = [HasVLX] in {
827 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
828 v8f32x_info, VR128X, FR32X>;
829 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
830 v4f32x_info, VR128X, FR32X>;
831 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
832 v4f64x_info, VR128X, FR64X>;
833}
834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000836 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000839
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000840def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000841 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000842def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000844
Robert Khasanovcbc57032014-12-09 16:38:41 +0000845multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
846 RegisterClass SrcRC> {
847 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
848 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
849 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000850}
851
Robert Khasanovcbc57032014-12-09 16:38:41 +0000852multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
853 RegisterClass SrcRC, Predicate prd> {
854 let Predicates = [prd] in
855 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
856 let Predicates = [prd, HasVLX] in {
857 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
858 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
859 }
860}
861
862defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
863 HasBWI>;
864defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
865 HasBWI>;
866defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
867 HasAVX512>;
868defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
869 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000870
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000871def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000872 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873
874def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000875 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876
877def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000878 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000880 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000881
Cameron McInally394d5572013-10-31 13:56:31 +0000882def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000883 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000884def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000885 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000886
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000887def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
888 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000889 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000890def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
891 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000892 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000893
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000894multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
895 X86MemOperand x86memop, PatFrag ld_frag,
896 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
897 RegisterClass KRC> {
898 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000899 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900 [(set DstRC:$dst,
901 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000902 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
903 VR128X:$src),
904 !strconcat(OpcodeStr,
905 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
906 []>, EVEX, EVEX_K;
907 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000909 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000910 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000911 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000912 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000914 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000915 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000917 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
918 x86memop:$src),
919 !strconcat(OpcodeStr,
920 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
921 []>, EVEX, EVEX_K;
922 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000923 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000924 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000925 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000926 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
Michael Liao66233b72015-08-06 09:06:20 +0000927 (X86VBroadcast (ld_frag addr:$src)),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000928 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000929 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930}
931
932defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
933 loadi32, VR512, v16i32, v4i32, VK16WM>,
934 EVEX_V512, EVEX_CD8<32, CD8VT1>;
935defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
936 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
937 EVEX_CD8<64, CD8VT1>;
938
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000939multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
940 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Adam Nemet73f72e12014-06-27 00:43:38 +0000941 let mayLoad = 1 in {
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000942 def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000943 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao66233b72015-08-06 09:06:20 +0000944 [(set _Dst.RC:$dst,
945 (_Dst.VT (X86SubVBroadcast
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000946 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX;
947 def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
948 _Src.MemOp:$src),
Adam Nemet73f72e12014-06-27 00:43:38 +0000949 !strconcat(OpcodeStr,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000950 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
951 []>, EVEX, EVEX_K;
952 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
953 _Src.MemOp:$src),
954 !strconcat(OpcodeStr,
955 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000956 []>, EVEX, EVEX_KZ;
957 }
958}
959
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000960defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
961 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000962 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000963defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
964 v16f32_info, v4f32x_info>,
965 EVEX_V512, EVEX_CD8<32, CD8VT4>;
966defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
967 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000968 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000969defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
970 v8f64_info, v4f64x_info>, VEX_W,
971 EVEX_V512, EVEX_CD8<64, CD8VT4>;
972
973let Predicates = [HasVLX] in {
974defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
975 v8i32x_info, v4i32x_info>,
976 EVEX_V256, EVEX_CD8<32, CD8VT4>;
977defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
978 v8f32x_info, v4f32x_info>,
979 EVEX_V256, EVEX_CD8<32, CD8VT4>;
980}
981let Predicates = [HasVLX, HasDQI] in {
982defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
983 v4i64x_info, v2i64x_info>, VEX_W,
984 EVEX_V256, EVEX_CD8<64, CD8VT2>;
985defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
986 v4f64x_info, v2f64x_info>, VEX_W,
987 EVEX_V256, EVEX_CD8<64, CD8VT2>;
988}
989let Predicates = [HasDQI] in {
990defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
991 v8i64_info, v2i64x_info>, VEX_W,
992 EVEX_V512, EVEX_CD8<64, CD8VT2>;
993defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
994 v16i32_info, v8i32x_info>,
995 EVEX_V512, EVEX_CD8<32, CD8VT8>;
996defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
997 v8f64_info, v2f64x_info>, VEX_W,
998 EVEX_V512, EVEX_CD8<64, CD8VT2>;
999defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1000 v16f32_info, v8f32x_info>,
1001 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1002}
Adam Nemet73f72e12014-06-27 00:43:38 +00001003
Cameron McInally394d5572013-10-31 13:56:31 +00001004def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
1005 (VPBROADCASTDZrr VR128X:$src)>;
1006def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
1007 (VPBROADCASTQZrr VR128X:$src)>;
1008
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001009def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001010 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001011def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1012 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1013
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001014def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001015 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001016def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1017 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001018
1019def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
1020 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001021def : Pat<(v16i32 (X86VBroadcast (v8i32 VR256X:$src))),
1022 (VPBROADCASTDZrr (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm))>;
1023
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001024def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
1025 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001026def : Pat<(v8i64 (X86VBroadcast (v4i64 VR256X:$src))),
1027 (VPBROADCASTQZrr (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001028
Quentin Colombet8761a8f2013-10-25 18:04:12 +00001029def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001030 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +00001031def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001032 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001033
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001034// Provide fallback in case the load node that is used in the patterns above
1035// is used by additional users, which prevents the pattern selection.
1036def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001037 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001038def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001039 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001040
1041
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042//===----------------------------------------------------------------------===//
1043// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1044//---
1045
1046multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001047 RegisterClass KRC> {
1048let Predicates = [HasCDI] in
1049def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001050 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001051 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +00001052
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001053let Predicates = [HasCDI, HasVLX] in {
1054def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001055 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001056 []>, EVEX, EVEX_V128;
1057def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001058 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001059 []>, EVEX, EVEX_V256;
1060}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001061}
1062
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001063let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001064defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
1065 VK16>;
1066defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
1067 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001068}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001069
1070//===----------------------------------------------------------------------===//
1071// AVX-512 - VPERM
1072//
1073// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001074multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1075 X86VectorVTInfo _> {
1076 let ExeDomain = _.ExeDomain in {
1077 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001078 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001079 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001080 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001081 [(set _.RC:$dst,
1082 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001083 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001084 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001085 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001086 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001087 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001088 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001089 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001090 (i8 imm:$src2))))]>,
1091 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
1092}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001093}
1094
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001095multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
1096 X86VectorVTInfo Ctrl> :
1097 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
1098 let ExeDomain = _.ExeDomain in {
1099 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
1100 (ins _.RC:$src1, _.RC:$src2),
1101 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001102 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001103 [(set _.RC:$dst,
1104 (_.VT (X86VPermilpv _.RC:$src1,
1105 (Ctrl.VT Ctrl.RC:$src2))))]>,
1106 EVEX_4V;
1107 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
1108 (ins _.RC:$src1, Ctrl.MemOp:$src2),
1109 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001110 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001111 [(set _.RC:$dst,
1112 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00001113 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001114 EVEX_4V;
1115 }
1116}
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001117defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001118 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001119defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001120 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001121
1122def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1123 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1124def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1125 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1126
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127// -- VPERM2I - 3 source operands form --
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001128multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr,
1129 SDNode OpNode, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001130let Constraints = "$src1 = $dst" in {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001131 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1132 (ins _.RC:$src2, _.RC:$src3),
1133 OpcodeStr, "$src3, $src2", "$src2, $src3",
1134 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
1135 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001136
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001137 let mayLoad = 1 in
1138 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1139 (ins _.RC:$src2, _.MemOp:$src3),
1140 OpcodeStr, "$src3, $src2", "$src2, $src3",
1141 (_.VT (OpNode _.RC:$src1, _.RC:$src2,
1142 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1143 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001144 }
1145}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001146multiclass avx512_perm_3src_mb<bits<8> opc, string OpcodeStr,
1147 SDNode OpNode, X86VectorVTInfo _> {
1148 let mayLoad = 1, Constraints = "$src1 = $dst" in
1149 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1150 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1151 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1152 !strconcat("$src2, ${src3}", _.BroadcastStr ),
1153 (_.VT (OpNode _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001154 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001155 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001156}
1157
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001158multiclass avx512_perm_3src_sizes<bits<8> opc, string OpcodeStr,
1159 SDNode OpNode, AVX512VLVectorVTInfo VTInfo> {
1160 let Predicates = [HasAVX512] in
Michael Liao66233b72015-08-06 09:06:20 +00001161 defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001162 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
1163 let Predicates = [HasVLX] in {
Michael Liao66233b72015-08-06 09:06:20 +00001164 defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001165 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1166 EVEX_V128;
Michael Liao66233b72015-08-06 09:06:20 +00001167 defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001168 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1169 EVEX_V256;
1170 }
1171}
Michael Liao66233b72015-08-06 09:06:20 +00001172multiclass avx512_perm_3src_sizes_w<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001173 SDNode OpNode, AVX512VLVectorVTInfo VTInfo> {
1174 let Predicates = [HasBWI] in
Michael Liao66233b72015-08-06 09:06:20 +00001175 defm NAME: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info512>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001176 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1177 EVEX_V512;
1178 let Predicates = [HasBWI, HasVLX] in {
Michael Liao66233b72015-08-06 09:06:20 +00001179 defm NAME#128: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info128>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001180 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1181 EVEX_V128;
Michael Liao66233b72015-08-06 09:06:20 +00001182 defm NAME#256: avx512_perm_3src<opc, OpcodeStr, OpNode, VTInfo.info256>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001183 avx512_perm_3src_mb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1184 EVEX_V256;
1185 }
1186}
1187defm VPERMI2D : avx512_perm_3src_sizes<0x76, "vpermi2d", X86VPermiv3,
1188 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1189defm VPERMI2Q : avx512_perm_3src_sizes<0x76, "vpermi2q", X86VPermiv3,
1190 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1191defm VPERMI2PS : avx512_perm_3src_sizes<0x77, "vpermi2ps", X86VPermiv3,
1192 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
1193defm VPERMI2PD : avx512_perm_3src_sizes<0x77, "vpermi2pd", X86VPermiv3,
1194 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1195
1196defm VPERMT2D : avx512_perm_3src_sizes<0x7E, "vpermt2d", X86VPermv3,
1197 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1198defm VPERMT2Q : avx512_perm_3src_sizes<0x7E, "vpermt2q", X86VPermv3,
1199 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1200defm VPERMT2PS : avx512_perm_3src_sizes<0x7F, "vpermt2ps", X86VPermv3,
1201 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
1202defm VPERMT2PD : avx512_perm_3src_sizes<0x7F, "vpermt2pd", X86VPermv3,
1203 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1204
1205defm VPERMT2W : avx512_perm_3src_sizes_w<0x7D, "vpermt2w", X86VPermv3,
1206 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
1207defm VPERMI2W : avx512_perm_3src_sizes_w<0x75, "vpermi2w", X86VPermiv3,
1208 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001209
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001210//===----------------------------------------------------------------------===//
1211// AVX-512 - BLEND using mask
1212//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001213multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1214 let ExeDomain = _.ExeDomain in {
1215 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1216 (ins _.RC:$src1, _.RC:$src2),
1217 !strconcat(OpcodeStr,
1218 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1219 []>, EVEX_4V;
1220 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1221 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001222 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001223 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001224 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1225 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1226 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1227 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1228 !strconcat(OpcodeStr,
1229 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1230 []>, EVEX_4V, EVEX_KZ;
1231 let mayLoad = 1 in {
1232 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1233 (ins _.RC:$src1, _.MemOp:$src2),
1234 !strconcat(OpcodeStr,
1235 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1236 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1237 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1238 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001239 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001240 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001241 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1242 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1243 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1244 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1245 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1246 !strconcat(OpcodeStr,
1247 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1248 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1249 }
1250 }
1251}
1252multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1253
1254 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1255 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1256 !strconcat(OpcodeStr,
1257 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1258 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1259 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1260 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001261 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001262
1263 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1264 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1265 !strconcat(OpcodeStr,
1266 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1267 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001268 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001269
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001270}
1271
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001272multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1273 AVX512VLVectorVTInfo VTInfo> {
1274 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1275 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001277 let Predicates = [HasVLX] in {
1278 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1279 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1280 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1281 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1282 }
1283}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001284
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001285multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1286 AVX512VLVectorVTInfo VTInfo> {
1287 let Predicates = [HasBWI] in
1288 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001289
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001290 let Predicates = [HasBWI, HasVLX] in {
1291 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1292 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1293 }
1294}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001295
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001296
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001297defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1298defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1299defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1300defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1301defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1302defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001303
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001304
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001305let Predicates = [HasAVX512] in {
1306def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1307 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001308 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001309 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1311 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1312
1313def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1314 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001315 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001316 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001317 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1318 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1319}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001320//===----------------------------------------------------------------------===//
1321// Compare Instructions
1322//===----------------------------------------------------------------------===//
1323
1324// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1325multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001326 SDNode OpNode, ValueType VT,
1327 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001328 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001329 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1330 !strconcat("vcmp${cc}", Suffix,
1331 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001332 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001333 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1334 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001335 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1336 !strconcat("vcmp${cc}", Suffix,
1337 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001338 [(set VK1:$dst, (OpNode (VT RC:$src1),
1339 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001340 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001341 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001342 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001343 !strconcat("vcmp", Suffix,
1344 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1345 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001346 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001347 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001348 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001349 !strconcat("vcmp", Suffix,
1350 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1351 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001352 }
1353}
1354
1355let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001356defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1357 XS;
1358defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1359 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001360}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001362multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1363 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001365 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1366 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1367 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001368 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001369 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001371 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1372 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1373 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1374 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001376 def rrk : AVX512BI<opc, MRMSrcReg,
1377 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1378 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1379 "$dst {${mask}}, $src1, $src2}"),
1380 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1381 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1382 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1383 let mayLoad = 1 in
1384 def rmk : AVX512BI<opc, MRMSrcMem,
1385 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1386 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1387 "$dst {${mask}}, $src1, $src2}"),
1388 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1389 (OpNode (_.VT _.RC:$src1),
1390 (_.VT (bitconvert
1391 (_.LdFrag addr:$src2))))))],
1392 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001393}
1394
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001395multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001396 X86VectorVTInfo _> :
1397 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001398 let mayLoad = 1 in {
1399 def rmb : AVX512BI<opc, MRMSrcMem,
1400 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1401 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1402 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1403 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1404 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1405 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1406 def rmbk : AVX512BI<opc, MRMSrcMem,
1407 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1408 _.ScalarMemOp:$src2),
1409 !strconcat(OpcodeStr,
1410 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1411 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1412 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1413 (OpNode (_.VT _.RC:$src1),
1414 (X86VBroadcast
1415 (_.ScalarLdFrag addr:$src2)))))],
1416 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1417 }
1418}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001419
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001420multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1421 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1422 let Predicates = [prd] in
1423 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1424 EVEX_V512;
1425
1426 let Predicates = [prd, HasVLX] in {
1427 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1428 EVEX_V256;
1429 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1430 EVEX_V128;
1431 }
1432}
1433
1434multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1435 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1436 Predicate prd> {
1437 let Predicates = [prd] in
1438 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1439 EVEX_V512;
1440
1441 let Predicates = [prd, HasVLX] in {
1442 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1443 EVEX_V256;
1444 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1445 EVEX_V128;
1446 }
1447}
1448
1449defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1450 avx512vl_i8_info, HasBWI>,
1451 EVEX_CD8<8, CD8VF>;
1452
1453defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1454 avx512vl_i16_info, HasBWI>,
1455 EVEX_CD8<16, CD8VF>;
1456
Robert Khasanovf70f7982014-09-18 14:06:55 +00001457defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001458 avx512vl_i32_info, HasAVX512>,
1459 EVEX_CD8<32, CD8VF>;
1460
Robert Khasanovf70f7982014-09-18 14:06:55 +00001461defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001462 avx512vl_i64_info, HasAVX512>,
1463 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1464
1465defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1466 avx512vl_i8_info, HasBWI>,
1467 EVEX_CD8<8, CD8VF>;
1468
1469defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1470 avx512vl_i16_info, HasBWI>,
1471 EVEX_CD8<16, CD8VF>;
1472
Robert Khasanovf70f7982014-09-18 14:06:55 +00001473defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001474 avx512vl_i32_info, HasAVX512>,
1475 EVEX_CD8<32, CD8VF>;
1476
Robert Khasanovf70f7982014-09-18 14:06:55 +00001477defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001478 avx512vl_i64_info, HasAVX512>,
1479 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480
1481def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001482 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1484 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1485
1486def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001487 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001488 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1489 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1490
Robert Khasanov29e3b962014-08-27 09:34:37 +00001491multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1492 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001494 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001495 !strconcat("vpcmp${cc}", Suffix,
1496 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001497 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1498 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001499 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001500 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001502 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001503 !strconcat("vpcmp${cc}", Suffix,
1504 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001505 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1506 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001507 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001508 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1509 def rrik : AVX512AIi8<opc, MRMSrcReg,
1510 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001511 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001512 !strconcat("vpcmp${cc}", Suffix,
1513 "\t{$src2, $src1, $dst {${mask}}|",
1514 "$dst {${mask}}, $src1, $src2}"),
1515 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1516 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001517 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001518 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1519 let mayLoad = 1 in
1520 def rmik : AVX512AIi8<opc, MRMSrcMem,
1521 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001522 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001523 !strconcat("vpcmp${cc}", Suffix,
1524 "\t{$src2, $src1, $dst {${mask}}|",
1525 "$dst {${mask}}, $src1, $src2}"),
1526 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1527 (OpNode (_.VT _.RC:$src1),
1528 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001529 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001530 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1531
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001533 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001534 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001535 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001536 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1537 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001538 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001539 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001540 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001541 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001542 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1543 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001544 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001545 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1546 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001547 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001548 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001549 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1550 "$dst {${mask}}, $src1, $src2, $cc}"),
1551 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001552 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001553 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1554 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001555 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001556 !strconcat("vpcmp", Suffix,
1557 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1558 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001559 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001560 }
1561}
1562
Robert Khasanov29e3b962014-08-27 09:34:37 +00001563multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001564 X86VectorVTInfo _> :
1565 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001566 def rmib : AVX512AIi8<opc, MRMSrcMem,
1567 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001568 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001569 !strconcat("vpcmp${cc}", Suffix,
1570 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1571 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1572 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1573 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001574 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001575 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1576 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1577 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001578 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001579 !strconcat("vpcmp${cc}", Suffix,
1580 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1581 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1582 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1583 (OpNode (_.VT _.RC:$src1),
1584 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001585 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001586 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
Robert Khasanov29e3b962014-08-27 09:34:37 +00001588 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001589 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1591 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001592 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001593 !strconcat("vpcmp", Suffix,
1594 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1595 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1596 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1597 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1598 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001599 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001600 !strconcat("vpcmp", Suffix,
1601 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1602 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1603 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1604 }
1605}
1606
1607multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1608 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1609 let Predicates = [prd] in
1610 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1611
1612 let Predicates = [prd, HasVLX] in {
1613 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1614 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1615 }
1616}
1617
1618multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1619 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1620 let Predicates = [prd] in
1621 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1622 EVEX_V512;
1623
1624 let Predicates = [prd, HasVLX] in {
1625 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1626 EVEX_V256;
1627 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1628 EVEX_V128;
1629 }
1630}
1631
1632defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1633 HasBWI>, EVEX_CD8<8, CD8VF>;
1634defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1635 HasBWI>, EVEX_CD8<8, CD8VF>;
1636
1637defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1638 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1639defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1640 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1641
Robert Khasanovf70f7982014-09-18 14:06:55 +00001642defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001644defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001645 HasAVX512>, EVEX_CD8<32, CD8VF>;
1646
Robert Khasanovf70f7982014-09-18 14:06:55 +00001647defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001649defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001650 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001651
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001652multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001654 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1655 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1656 "vcmp${cc}"#_.Suffix,
1657 "$src2, $src1", "$src1, $src2",
1658 (X86cmpm (_.VT _.RC:$src1),
1659 (_.VT _.RC:$src2),
1660 imm:$cc)>;
1661
1662 let mayLoad = 1 in {
1663 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1664 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1665 "vcmp${cc}"#_.Suffix,
1666 "$src2, $src1", "$src1, $src2",
1667 (X86cmpm (_.VT _.RC:$src1),
1668 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1669 imm:$cc)>;
1670
1671 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1672 (outs _.KRC:$dst),
1673 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1674 "vcmp${cc}"#_.Suffix,
1675 "${src2}"##_.BroadcastStr##", $src1",
1676 "$src1, ${src2}"##_.BroadcastStr,
1677 (X86cmpm (_.VT _.RC:$src1),
1678 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1679 imm:$cc)>,EVEX_B;
1680 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001681 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001682 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001683 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1684 (outs _.KRC:$dst),
1685 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1686 "vcmp"#_.Suffix,
1687 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1688
1689 let mayLoad = 1 in {
1690 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1691 (outs _.KRC:$dst),
1692 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1693 "vcmp"#_.Suffix,
1694 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1695
1696 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1697 (outs _.KRC:$dst),
1698 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1699 "vcmp"#_.Suffix,
1700 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1701 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1702 }
1703 }
1704}
1705
1706multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1707 // comparison code form (VCMP[EQ/LT/LE/...]
1708 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1709 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1710 "vcmp${cc}"#_.Suffix,
1711 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1712 (X86cmpmRnd (_.VT _.RC:$src1),
1713 (_.VT _.RC:$src2),
1714 imm:$cc,
1715 (i32 FROUND_NO_EXC))>, EVEX_B;
1716
1717 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1718 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1719 (outs _.KRC:$dst),
1720 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1721 "vcmp"#_.Suffix,
1722 "$cc,{sae}, $src2, $src1",
1723 "$src1, $src2,{sae}, $cc">, EVEX_B;
1724 }
1725}
1726
1727multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1728 let Predicates = [HasAVX512] in {
1729 defm Z : avx512_vcmp_common<_.info512>,
1730 avx512_vcmp_sae<_.info512>, EVEX_V512;
1731
1732 }
1733 let Predicates = [HasAVX512,HasVLX] in {
1734 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1735 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736 }
1737}
1738
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001739defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1740 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1741defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1742 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743
1744def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1745 (COPY_TO_REGCLASS (VCMPPSZrri
1746 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1747 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1748 imm:$cc), VK8)>;
1749def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1750 (COPY_TO_REGCLASS (VPCMPDZrri
1751 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1752 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1753 imm:$cc), VK8)>;
1754def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1755 (COPY_TO_REGCLASS (VPCMPUDZrri
1756 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1757 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1758 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001759
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001760//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761// Mask register copy, including
1762// - copy between mask registers
1763// - load/store mask registers
1764// - copy from GPR to mask register and vice versa
1765//
1766multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1767 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001768 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001769 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001770 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001771 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001772 let mayLoad = 1 in
1773 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001774 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001775 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001776 let mayStore = 1 in
1777 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001778 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1779 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 }
1781}
1782
1783multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1784 string OpcodeStr,
1785 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001786 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001788 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001789 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001790 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001791 }
1792}
1793
Robert Khasanov74acbb72014-07-23 14:49:42 +00001794let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001795 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001796 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1797 VEX, PD;
1798
1799let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001800 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001801 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001802 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001803
1804let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001805 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1806 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001807 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1808 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809}
1810
Robert Khasanov74acbb72014-07-23 14:49:42 +00001811let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001812 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1813 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001814 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1815 VEX, XD, VEX_W;
1816}
1817
1818// GR from/to mask register
1819let Predicates = [HasDQI] in {
1820 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1821 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1822 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1823 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1824}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001825let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1827 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1828 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1829 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001830}
1831let Predicates = [HasBWI] in {
1832 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1833 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1834}
1835let Predicates = [HasBWI] in {
1836 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1837 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1838}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001839
Robert Khasanov74acbb72014-07-23 14:49:42 +00001840// Load/store kreg
1841let Predicates = [HasDQI] in {
1842 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1843 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001844 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1845 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00001846
1847 def : Pat<(store VK4:$src, addr:$dst),
1848 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
1849 def : Pat<(store VK2:$src, addr:$dst),
1850 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001851}
1852let Predicates = [HasAVX512, NoDQI] in {
1853 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1854 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1855 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1856 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001857}
1858let Predicates = [HasAVX512] in {
1859 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001860 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001861 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001862 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
1863 (MOV8rm addr:$src), sub_8bit)),
1864 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001865 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1866 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001867}
1868let Predicates = [HasBWI] in {
1869 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1870 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001871 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1872 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001873}
1874let Predicates = [HasBWI] in {
1875 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1876 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001877 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1878 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001879}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001880
Robert Khasanov74acbb72014-07-23 14:49:42 +00001881let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001882 def : Pat<(i1 (trunc (i64 GR64:$src))),
1883 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1884 (i32 1))), VK1)>;
1885
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001886 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001887 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001888
1889 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001890 (COPY_TO_REGCLASS
1891 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1892 VK1)>;
1893 def : Pat<(i1 (trunc (i16 GR16:$src))),
1894 (COPY_TO_REGCLASS
1895 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1896 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001897
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001898 def : Pat<(i32 (zext VK1:$src)),
1899 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00001900 def : Pat<(i32 (anyext VK1:$src)),
1901 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001902 def : Pat<(i8 (zext VK1:$src)),
1903 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001904 (AND32ri (KMOVWrk
1905 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001906 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001907 (AND64ri8 (SUBREG_TO_REG (i64 0),
1908 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001909 def : Pat<(i16 (zext VK1:$src)),
1910 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001911 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1912 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001913 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1914 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1915 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1916 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001918let Predicates = [HasBWI] in {
1919 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1920 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1921 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1922 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1923}
1924
1925
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001926// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001927let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001928 // GR from/to 8-bit mask without native support
1929 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1930 (COPY_TO_REGCLASS
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001931 (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001932 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1933 (EXTRACT_SUBREG
1934 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1935 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001936}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00001937
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001938let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001939 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001940 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001941 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001942 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001943}
1944let Predicates = [HasBWI] in {
1945 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1946 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1947 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1948 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001949}
1950
1951// Mask unary operation
1952// - KNOT
1953multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001954 RegisterClass KRC, SDPatternOperator OpNode,
1955 Predicate prd> {
1956 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001957 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001958 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959 [(set KRC:$dst, (OpNode KRC:$src))]>;
1960}
1961
Robert Khasanov74acbb72014-07-23 14:49:42 +00001962multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1963 SDPatternOperator OpNode> {
1964 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1965 HasDQI>, VEX, PD;
1966 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1967 HasAVX512>, VEX, PS;
1968 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1969 HasBWI>, VEX, PD, VEX_W;
1970 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1971 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001972}
1973
Robert Khasanov74acbb72014-07-23 14:49:42 +00001974defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001975
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001976multiclass avx512_mask_unop_int<string IntName, string InstName> {
1977 let Predicates = [HasAVX512] in
1978 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1979 (i16 GR16:$src)),
1980 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1981 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1982}
1983defm : avx512_mask_unop_int<"knot", "KNOT">;
1984
Robert Khasanov74acbb72014-07-23 14:49:42 +00001985let Predicates = [HasDQI] in
1986def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1987let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001989let Predicates = [HasBWI] in
1990def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1991let Predicates = [HasBWI] in
1992def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1993
1994// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001995let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001996def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1997 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001998def : Pat<(not VK8:$src),
1999 (COPY_TO_REGCLASS
2000 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002001}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002002def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2003 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2004def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2005 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006
2007// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002008// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002009multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002010 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002011 Predicate prd, bit IsCommutable> {
2012 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002013 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2014 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002015 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2017}
2018
Robert Khasanov595683d2014-07-28 13:46:45 +00002019multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002020 SDPatternOperator OpNode, bit IsCommutable,
2021 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002022 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002023 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002024 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002025 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002026 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002027 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002028 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002029 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002030}
2031
2032def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2033def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2034
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002035defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2036defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2037defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2038defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2039defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002040defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002041
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042multiclass avx512_mask_binop_int<string IntName, string InstName> {
2043 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002044 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2045 (i16 GR16:$src1), (i16 GR16:$src2)),
2046 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2047 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2048 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002049}
2050
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051defm : avx512_mask_binop_int<"kand", "KAND">;
2052defm : avx512_mask_binop_int<"kandn", "KANDN">;
2053defm : avx512_mask_binop_int<"kor", "KOR">;
2054defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2055defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002056
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002057multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002058 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2059 // for the DQI set, this type is legal and KxxxB instruction is used
2060 let Predicates = [NoDQI] in
2061 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2062 (COPY_TO_REGCLASS
2063 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2064 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2065
2066 // All types smaller than 8 bits require conversion anyway
2067 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2068 (COPY_TO_REGCLASS (Inst
2069 (COPY_TO_REGCLASS VK1:$src1, VK16),
2070 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2071 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2072 (COPY_TO_REGCLASS (Inst
2073 (COPY_TO_REGCLASS VK2:$src1, VK16),
2074 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2075 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2076 (COPY_TO_REGCLASS (Inst
2077 (COPY_TO_REGCLASS VK4:$src1, VK16),
2078 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079}
2080
2081defm : avx512_binop_pat<and, KANDWrr>;
2082defm : avx512_binop_pat<andn, KANDNWrr>;
2083defm : avx512_binop_pat<or, KORWrr>;
2084defm : avx512_binop_pat<xnor, KXNORWrr>;
2085defm : avx512_binop_pat<xor, KXORWrr>;
2086
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002087def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2088 (KXNORWrr VK16:$src1, VK16:$src2)>;
2089def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002090 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002091def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002092 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002093def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002094 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002095
2096let Predicates = [NoDQI] in
2097def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2098 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2099 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2100
2101def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2102 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2103 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2104
2105def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2106 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2107 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2108
2109def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2110 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2111 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2112
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002113// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002114multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2115 RegisterClass KRCSrc, Predicate prd> {
2116 let Predicates = [prd] in {
2117 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2118 (ins KRC:$src1, KRC:$src2),
2119 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2120 VEX_4V, VEX_L;
2121
2122 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2123 (!cast<Instruction>(NAME##rr)
2124 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2125 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2126 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002127}
2128
Igor Bregera54a1a82015-09-08 13:10:00 +00002129defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2130defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2131defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132
2133multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2134 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002135 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2136 (i16 GR16:$src1), (i16 GR16:$src2)),
2137 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2138 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2139 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002140}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002141defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002142
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143// Mask bit testing
2144multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002145 SDNode OpNode, Predicate prd> {
2146 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002147 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002148 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2150}
2151
Igor Breger5ea0a6812015-08-31 13:30:19 +00002152multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2153 Predicate prdW = HasAVX512> {
2154 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2155 VEX, PD;
2156 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2157 VEX, PS;
2158 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2159 VEX, PS, VEX_W;
2160 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2161 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162}
2163
2164defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002165defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002166
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167// Mask shift
2168multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2169 SDNode OpNode> {
2170 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002171 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002172 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002173 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002174 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2175}
2176
2177multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2178 SDNode OpNode> {
2179 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002180 VEX, TAPD, VEX_W;
2181 let Predicates = [HasDQI] in
2182 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2183 VEX, TAPD;
2184 let Predicates = [HasBWI] in {
2185 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2186 VEX, TAPD, VEX_W;
2187 let Predicates = [HasDQI] in
2188 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2189 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002190 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002191}
2192
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002193defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2194defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002195
2196// Mask setting all 0s or 1s
2197multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2198 let Predicates = [HasAVX512] in
2199 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2200 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2201 [(set KRC:$dst, (VT Val))]>;
2202}
2203
2204multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002205 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002207 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2208 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209}
2210
2211defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2212defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2213
2214// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2215let Predicates = [HasAVX512] in {
2216 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2217 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002218 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2219 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002220 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002221 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2222 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223}
2224def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2225 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2226
2227def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2228 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2229
2230def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2231 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2232
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002233def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2234 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2235
2236def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2237 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2238
Robert Khasanov5aa44452014-09-30 11:41:54 +00002239let Predicates = [HasVLX] in {
2240 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2241 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2242 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2243 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002244 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2245 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002246 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2247 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2248 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2249 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2250}
2251
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002252def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002253 (v8i1 (COPY_TO_REGCLASS
2254 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2255 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002256
2257def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002258 (v8i1 (COPY_TO_REGCLASS
2259 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2260 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002261
2262def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2263 (v4i1 (COPY_TO_REGCLASS
2264 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2265 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2266
2267def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2268 (v4i1 (COPY_TO_REGCLASS
2269 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2270 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272//===----------------------------------------------------------------------===//
2273// AVX-512 - Aligned and unaligned load and store
2274//
2275
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002276
2277multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002278 PatFrag ld_frag, PatFrag mload,
2279 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002280 let hasSideEffects = 0 in {
2281 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002282 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002283 _.ExeDomain>, EVEX;
2284 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2285 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002286 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002287 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2288 EVEX, EVEX_KZ;
2289
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002290 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2291 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002292 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002293 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002294 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2295 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002296
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002297 let Constraints = "$src0 = $dst" in {
2298 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2299 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2300 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2301 "${dst} {${mask}}, $src1}"),
2302 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2303 (_.VT _.RC:$src1),
2304 (_.VT _.RC:$src0))))], _.ExeDomain>,
2305 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002306 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002307 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2308 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002309 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2310 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002311 [(set _.RC:$dst, (_.VT
2312 (vselect _.KRCWM:$mask,
2313 (_.VT (bitconvert (ld_frag addr:$src1))),
2314 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002315 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002316 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002317 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2318 (ins _.KRCWM:$mask, _.MemOp:$src),
2319 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2320 "${dst} {${mask}} {z}, $src}",
2321 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2322 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2323 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002324 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002325 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2326 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2327
2328 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2329 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2330
2331 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2332 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2333 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334}
2335
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002336multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2337 AVX512VLVectorVTInfo _,
2338 Predicate prd,
2339 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002340 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002341 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002342 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002343
2344 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002345 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002346 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002347 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002348 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002349 }
2350}
2351
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002352multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2353 AVX512VLVectorVTInfo _,
2354 Predicate prd,
2355 bit IsReMaterializable = 1> {
2356 let Predicates = [prd] in
2357 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002358 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002359
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002360 let Predicates = [prd, HasVLX] in {
2361 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002362 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002363 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002364 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002365 }
2366}
2367
2368multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002369 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002370 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002371 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2372 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2373 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002374 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002375 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2376 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2377 OpcodeStr #
2378 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2379 [], _.ExeDomain>, EVEX, EVEX_K;
2380 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2381 (ins _.KRCWM:$mask, _.RC:$src),
2382 OpcodeStr #
Michael Liao66233b72015-08-06 09:06:20 +00002383 "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002384 "${dst} {${mask}} {z}, $src}",
2385 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002386 }
2387 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002388 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002389 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002390 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002391 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002392 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2393 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2394 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002395 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002396
2397 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2398 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2399 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002400}
2401
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002402
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002403multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2404 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002405 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002406 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2407 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002408
2409 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002410 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2411 masked_store_unaligned>, EVEX_V256;
2412 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2413 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002414 }
2415}
2416
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002417multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2418 AVX512VLVectorVTInfo _, Predicate prd> {
2419 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002420 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2421 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002422
2423 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002424 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2425 masked_store_aligned256>, EVEX_V256;
2426 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2427 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002428 }
2429}
2430
2431defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2432 HasAVX512>,
2433 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2434 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2435
2436defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2437 HasAVX512>,
2438 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2439 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2440
2441defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2442 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002443 PS, EVEX_CD8<32, CD8VF>;
2444
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002445defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2446 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2447 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002448
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002449def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002450 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002451 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002453def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2454 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2455 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002457def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2458 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2459 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2460
2461def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2462 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2463 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2464
2465def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2466 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2467 (VMOVAPDZrm addr:$ptr)>;
2468
2469def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2470 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2471 (VMOVAPSZrm addr:$ptr)>;
2472
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002473def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2474 GR16:$mask),
2475 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2476 VR512:$src)>;
2477def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2478 GR8:$mask),
2479 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2480 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002481
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002482def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2483 GR16:$mask),
2484 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2485 VR512:$src)>;
2486def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2487 GR8:$mask),
2488 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2489 VR512:$src)>;
2490
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002491let Predicates = [HasAVX512, NoVLX] in {
Igor Breger074a64e2015-07-24 17:24:15 +00002492def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002493 (VMOVUPSZmrk addr:$ptr,
2494 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2495 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2496
2497def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
Michael Liao66233b72015-08-06 09:06:20 +00002498 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002499 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2500
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002501def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2502 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2503 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2504 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002505}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002506
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002507defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2508 HasAVX512>,
2509 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2510 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002511
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002512defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2513 HasAVX512>,
2514 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2515 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002516
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002517defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2518 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002519 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2520
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002521defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2522 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002523 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2524
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002525defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2526 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002527 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2528
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002529defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2530 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002531 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002532
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002533def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2534 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002535 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002536
2537def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002538 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2539 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002540
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002541def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002542 GR16:$mask),
2543 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002544 VR512:$src)>;
2545def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002546 GR8:$mask),
2547 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002548 VR512:$src)>;
2549
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002550let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002551def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002552 (bc_v8i64 (v16i32 immAllZerosV)))),
2553 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002554
2555def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002556 (v8i64 VR512:$src))),
2557 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002558 VK8), VR512:$src)>;
2559
2560def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2561 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002562 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002563
2564def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002565 (v16i32 VR512:$src))),
2566 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002568// NoVLX patterns
2569let Predicates = [HasAVX512, NoVLX] in {
Igor Breger074a64e2015-07-24 17:24:15 +00002570def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002571 (VMOVDQU32Zmrk addr:$ptr,
2572 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2573 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2574
2575def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
Michael Liao66233b72015-08-06 09:06:20 +00002576 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002577 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002578}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002579
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580// Move Int Doubleword to Packed Double Int
2581//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002582def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002583 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584 [(set VR128X:$dst,
2585 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2586 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002587def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002588 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589 [(set VR128X:$dst,
2590 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2591 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002592def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002593 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002594 [(set VR128X:$dst,
2595 (v2i64 (scalar_to_vector GR64:$src)))],
2596 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002597let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002598def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002599 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002600 [(set FR64:$dst, (bitconvert GR64:$src))],
2601 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002602def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002603 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604 [(set GR64:$dst, (bitconvert FR64:$src))],
2605 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002606}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002607def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002608 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002609 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2610 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2611 EVEX_CD8<64, CD8VT1>;
2612
2613// Move Int Doubleword to Single Scalar
2614//
Craig Topper88adf2a2013-10-12 05:41:08 +00002615let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002616def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002617 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002618 [(set FR32X:$dst, (bitconvert GR32:$src))],
2619 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2620
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002621def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002622 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2624 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002625}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002626
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002627// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002628//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002629def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002630 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002631 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2632 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2633 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002634def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002635 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002636 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002637 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2638 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2639 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2640
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002641// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002642//
2643def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002644 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2646 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002647 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648 Requires<[HasAVX512, In64BitMode]>;
2649
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002650def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002651 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002652 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002653 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2654 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002655 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002656 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2657
2658// Move Scalar Single to Double Int
2659//
Craig Topper88adf2a2013-10-12 05:41:08 +00002660let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002661def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002663 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002664 [(set GR32:$dst, (bitconvert FR32X:$src))],
2665 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002666def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002667 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002668 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002669 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2670 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002671}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002672
2673// Move Quadword Int to Packed Quadword Int
2674//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002675def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002676 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002677 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678 [(set VR128X:$dst,
2679 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2680 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2681
2682//===----------------------------------------------------------------------===//
2683// AVX-512 MOVSS, MOVSD
2684//===----------------------------------------------------------------------===//
2685
Michael Liao5bf95782014-12-04 05:20:33 +00002686multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002687 SDNode OpNode, ValueType vt,
2688 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002689 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002690 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002691 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002692 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2693 (scalar_to_vector RC:$src2))))],
2694 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002695 let Constraints = "$src1 = $dst" in
2696 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2697 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2698 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002699 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002700 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002702 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002703 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2704 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002705 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002706 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002707 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2709 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002710 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002711 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002712 [], IIC_SSE_MOV_S_MR>,
2713 EVEX, VEX_LIG, EVEX_K;
2714 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002715 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002716}
2717
2718let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002719defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002720 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2721
2722let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002723defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002724 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2725
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002726def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2727 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2728 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2729
2730def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2731 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2732 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002734def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2735 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2736 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2737
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002738// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002739let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002740 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2741 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002742 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002743 IIC_SSE_MOV_S_RR>,
2744 XS, EVEX_4V, VEX_LIG;
2745 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2746 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002747 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002748 IIC_SSE_MOV_S_RR>,
2749 XD, EVEX_4V, VEX_LIG, VEX_W;
2750}
2751
2752let Predicates = [HasAVX512] in {
2753 let AddedComplexity = 15 in {
2754 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2755 // MOVS{S,D} to the lower bits.
2756 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2757 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2758 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2759 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2760 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2761 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2762 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2763 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2764
2765 // Move low f32 and clear high bits.
2766 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2767 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002768 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002769 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2770 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2771 (SUBREG_TO_REG (i32 0),
2772 (VMOVSSZrr (v4i32 (V_SET0)),
2773 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2774 }
2775
2776 let AddedComplexity = 20 in {
2777 // MOVSSrm zeros the high parts of the register; represent this
2778 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2779 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2780 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2781 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2782 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2783 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2784 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2785
2786 // MOVSDrm zeros the high parts of the register; represent this
2787 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2788 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2789 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2790 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2791 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2792 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2793 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2794 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2795 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2796 def : Pat<(v2f64 (X86vzload addr:$src)),
2797 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2798
2799 // Represent the same patterns above but in the form they appear for
2800 // 256-bit types
2801 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2802 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002803 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2805 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2806 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2807 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2808 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2809 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2810 }
2811 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2812 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2813 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2814 FR32X:$src)), sub_xmm)>;
2815 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2816 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2817 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2818 FR64X:$src)), sub_xmm)>;
2819 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2820 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002821 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822
2823 // Move low f64 and clear high bits.
2824 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2825 (SUBREG_TO_REG (i32 0),
2826 (VMOVSDZrr (v2f64 (V_SET0)),
2827 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2828
2829 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2830 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2831 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2832
2833 // Extract and store.
2834 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2835 addr:$dst),
2836 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2837 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2838 addr:$dst),
2839 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2840
2841 // Shuffle with VMOVSS
2842 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2843 (VMOVSSZrr (v4i32 VR128X:$src1),
2844 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2845 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2846 (VMOVSSZrr (v4f32 VR128X:$src1),
2847 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2848
2849 // 256-bit variants
2850 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2851 (SUBREG_TO_REG (i32 0),
2852 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2853 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2854 sub_xmm)>;
2855 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2856 (SUBREG_TO_REG (i32 0),
2857 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2858 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2859 sub_xmm)>;
2860
2861 // Shuffle with VMOVSD
2862 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2863 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2864 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2865 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2866 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2867 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2868 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2869 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2870
2871 // 256-bit variants
2872 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2873 (SUBREG_TO_REG (i32 0),
2874 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2875 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2876 sub_xmm)>;
2877 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2878 (SUBREG_TO_REG (i32 0),
2879 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2880 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2881 sub_xmm)>;
2882
2883 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2884 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2885 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2886 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2887 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2888 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2889 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2890 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2891}
2892
2893let AddedComplexity = 15 in
2894def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2895 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002896 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002897 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002898 (v2i64 VR128X:$src))))],
2899 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2900
2901let AddedComplexity = 20 in
2902def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2903 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002904 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905 [(set VR128X:$dst, (v2i64 (X86vzmovl
2906 (loadv2i64 addr:$src))))],
2907 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2908 EVEX_CD8<8, CD8VT8>;
2909
2910let Predicates = [HasAVX512] in {
2911 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2912 let AddedComplexity = 20 in {
2913 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2914 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002915 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2916 (VMOV64toPQIZrr GR64:$src)>;
2917 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2918 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002919
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002920 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2921 (VMOVDI2PDIZrm addr:$src)>;
2922 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2923 (VMOVDI2PDIZrm addr:$src)>;
2924 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2925 (VMOVZPQILo2PQIZrm addr:$src)>;
2926 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2927 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002928 def : Pat<(v2i64 (X86vzload addr:$src)),
2929 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002931
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2933 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2934 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2935 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2936 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2937 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2938 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2939}
2940
2941def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2942 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2943
2944def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2945 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2946
2947def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2948 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2949
2950def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2951 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2952
2953//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002954// AVX-512 - Non-temporals
2955//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002956let SchedRW = [WriteLoad] in {
2957 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2958 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2959 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2960 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2961 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002962
Robert Khasanoved882972014-08-13 10:46:00 +00002963 let Predicates = [HasAVX512, HasVLX] in {
2964 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2965 (ins i256mem:$src),
2966 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2967 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2968 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002969
Robert Khasanoved882972014-08-13 10:46:00 +00002970 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2971 (ins i128mem:$src),
2972 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2973 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2974 EVEX_CD8<64, CD8VF>;
2975 }
Adam Nemetefd07852014-06-18 16:51:10 +00002976}
2977
Robert Khasanoved882972014-08-13 10:46:00 +00002978multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2979 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2980 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2981 let SchedRW = [WriteStore], mayStore = 1,
2982 AddedComplexity = 400 in
2983 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2984 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2985 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2986}
2987
2988multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2989 string elty, string elsz, string vsz512,
2990 string vsz256, string vsz128, Domain d,
2991 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2992 let Predicates = [prd] in
2993 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2994 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2995 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2996 EVEX_V512;
2997
2998 let Predicates = [prd, HasVLX] in {
2999 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
3000 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
3001 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
3002 EVEX_V256;
3003
3004 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
3005 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
3006 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
3007 EVEX_V128;
3008 }
3009}
3010
3011defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
3012 "i", "64", "8", "4", "2", SSEPackedInt,
3013 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
3014
3015defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
3016 "f", "64", "8", "4", "2", SSEPackedDouble,
3017 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
3018
3019defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
3020 "f", "32", "16", "8", "4", SSEPackedSingle,
3021 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
3022
Adam Nemet7f62b232014-06-10 16:39:53 +00003023//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024// AVX-512 - Integer arithmetic
3025//
3026multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003027 X86VectorVTInfo _, OpndItins itins,
3028 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003029 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003030 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003031 "$src2, $src1", "$src1, $src2",
3032 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003033 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003034 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003035
Robert Khasanov545d1b72014-10-14 14:36:19 +00003036 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003037 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003038 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003039 "$src2, $src1", "$src1, $src2",
3040 (_.VT (OpNode _.RC:$src1,
3041 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003042 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003043 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003044}
3045
3046multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3047 X86VectorVTInfo _, OpndItins itins,
3048 bit IsCommutable = 0> :
3049 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3050 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003051 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003052 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003053 "${src2}"##_.BroadcastStr##", $src1",
3054 "$src1, ${src2}"##_.BroadcastStr,
3055 (_.VT (OpNode _.RC:$src1,
3056 (X86VBroadcast
3057 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003058 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003059 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003061
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003062multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3063 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3064 Predicate prd, bit IsCommutable = 0> {
3065 let Predicates = [prd] in
3066 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3067 IsCommutable>, EVEX_V512;
3068
3069 let Predicates = [prd, HasVLX] in {
3070 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3071 IsCommutable>, EVEX_V256;
3072 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3073 IsCommutable>, EVEX_V128;
3074 }
3075}
3076
Robert Khasanov545d1b72014-10-14 14:36:19 +00003077multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3078 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3079 Predicate prd, bit IsCommutable = 0> {
3080 let Predicates = [prd] in
3081 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3082 IsCommutable>, EVEX_V512;
3083
3084 let Predicates = [prd, HasVLX] in {
3085 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3086 IsCommutable>, EVEX_V256;
3087 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3088 IsCommutable>, EVEX_V128;
3089 }
3090}
3091
3092multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3093 OpndItins itins, Predicate prd,
3094 bit IsCommutable = 0> {
3095 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3096 itins, prd, IsCommutable>,
3097 VEX_W, EVEX_CD8<64, CD8VF>;
3098}
3099
3100multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3101 OpndItins itins, Predicate prd,
3102 bit IsCommutable = 0> {
3103 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3104 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3105}
3106
3107multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3108 OpndItins itins, Predicate prd,
3109 bit IsCommutable = 0> {
3110 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3111 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3112}
3113
3114multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3115 OpndItins itins, Predicate prd,
3116 bit IsCommutable = 0> {
3117 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3118 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3119}
3120
3121multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3122 SDNode OpNode, OpndItins itins, Predicate prd,
3123 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003124 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003125 IsCommutable>;
3126
Igor Bregerf2460112015-07-26 14:41:44 +00003127 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003128 IsCommutable>;
3129}
3130
3131multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3132 SDNode OpNode, OpndItins itins, Predicate prd,
3133 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003134 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003135 IsCommutable>;
3136
Igor Bregerf2460112015-07-26 14:41:44 +00003137 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003138 IsCommutable>;
3139}
3140
3141multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3142 bits<8> opc_d, bits<8> opc_q,
3143 string OpcodeStr, SDNode OpNode,
3144 OpndItins itins, bit IsCommutable = 0> {
3145 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3146 itins, HasAVX512, IsCommutable>,
3147 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3148 itins, HasBWI, IsCommutable>;
3149}
3150
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003151multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003152 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003153 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003154 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003155 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003156 "$src2, $src1","$src1, $src2",
3157 (_Dst.VT (OpNode
3158 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003159 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003160 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003161 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003162 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003163 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3164 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3165 "$src2, $src1", "$src1, $src2",
3166 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3167 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003168 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003169 AVX512BIBase, EVEX_4V;
3170
3171 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003172 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003173 OpcodeStr,
3174 "${src2}"##_Dst.BroadcastStr##", $src1",
3175 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003176 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3177 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003178 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003179 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003180 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003181 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182}
3183
Robert Khasanov545d1b72014-10-14 14:36:19 +00003184defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3185 SSE_INTALU_ITINS_P, 1>;
3186defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3187 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003188defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3189 SSE_INTALU_ITINS_P, HasBWI, 1>;
3190defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3191 SSE_INTALU_ITINS_P, HasBWI, 0>;
3192defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003193 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003194defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003195 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003196defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003197 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003198defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003199 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003200defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003201 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003202defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003203 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003204defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003205 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003206defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003207 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003208defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003209 SSE_INTALU_ITINS_P, HasBWI, 1>;
3210
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003211multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3212 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003213
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003214 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3215 v16i32_info, v8i64_info, IsCommutable>,
3216 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3217 let Predicates = [HasVLX] in {
3218 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3219 v8i32x_info, v4i64x_info, IsCommutable>,
3220 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3221 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3222 v4i32x_info, v2i64x_info, IsCommutable>,
3223 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3224 }
Michael Liao66233b72015-08-06 09:06:20 +00003225}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003226
3227defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3228 X86pmuldq, 1>,T8PD;
3229defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3230 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003231
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003232multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3233 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3234 let mayLoad = 1 in {
3235 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003236 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003237 OpcodeStr,
3238 "${src2}"##_Src.BroadcastStr##", $src1",
3239 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003240 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3241 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003242 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003243 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3244 }
3245}
3246
Michael Liao66233b72015-08-06 09:06:20 +00003247multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3248 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003249 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003250 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003251 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003252 "$src2, $src1","$src1, $src2",
3253 (_Dst.VT (OpNode
3254 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003255 (_Src.VT _Src.RC:$src2)))>,
3256 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003257 let mayLoad = 1 in {
3258 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3259 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3260 "$src2, $src1", "$src1, $src2",
3261 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003262 (bitconvert (_Src.LdFrag addr:$src2))))>,
3263 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003264 }
3265}
3266
3267multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3268 SDNode OpNode> {
3269 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3270 v32i16_info>,
3271 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3272 v32i16_info>, EVEX_V512;
3273 let Predicates = [HasVLX] in {
3274 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3275 v16i16x_info>,
3276 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3277 v16i16x_info>, EVEX_V256;
3278 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3279 v8i16x_info>,
3280 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3281 v8i16x_info>, EVEX_V128;
3282 }
3283}
3284multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3285 SDNode OpNode> {
3286 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3287 v64i8_info>, EVEX_V512;
3288 let Predicates = [HasVLX] in {
3289 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3290 v32i8x_info>, EVEX_V256;
3291 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3292 v16i8x_info>, EVEX_V128;
3293 }
3294}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003295
3296multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3297 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3298 AVX512VLVectorVTInfo _Dst> {
3299 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3300 _Dst.info512>, EVEX_V512;
3301 let Predicates = [HasVLX] in {
3302 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3303 _Dst.info256>, EVEX_V256;
3304 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3305 _Dst.info128>, EVEX_V128;
3306 }
3307}
3308
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003309let Predicates = [HasBWI] in {
3310 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3311 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3312 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3313 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003314
3315 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3316 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3317 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3318 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003319}
3320
Igor Bregerf2460112015-07-26 14:41:44 +00003321defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003322 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003323defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003324 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003325defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003326 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003327
Igor Bregerf2460112015-07-26 14:41:44 +00003328defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003329 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003330defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003331 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003332defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003333 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003334
Igor Bregerf2460112015-07-26 14:41:44 +00003335defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003336 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003337defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003338 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003339defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003340 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003341
Igor Bregerf2460112015-07-26 14:41:44 +00003342defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003343 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003344defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003345 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003346defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003347 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003348//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003349// AVX-512 Logical Instructions
3350//===----------------------------------------------------------------------===//
3351
Robert Khasanov545d1b72014-10-14 14:36:19 +00003352defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3353 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3354defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3355 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3356defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3357 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3358defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003359 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360
3361//===----------------------------------------------------------------------===//
3362// AVX-512 FP arithmetic
3363//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003364multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3365 SDNode OpNode, SDNode VecNode, OpndItins itins,
3366 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003368 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3369 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3370 "$src2, $src1", "$src1, $src2",
3371 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3372 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003373 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003374
3375 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3376 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3377 "$src2, $src1", "$src1, $src2",
3378 (VecNode (_.VT _.RC:$src1),
3379 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3380 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003381 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003382 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3383 Predicates = [HasAVX512] in {
3384 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003385 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003386 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3387 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3388 itins.rr>;
3389 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003390 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003391 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3392 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3393 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3394 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003395}
3396
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003397multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003398 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003399
3400 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3401 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3402 "$rc, $src2, $src1", "$src1, $src2, $rc",
3403 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003404 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003405 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003406}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003407multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3408 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3409
3410 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3411 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003412 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003413 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003414 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415}
3416
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003417multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3418 SDNode VecNode,
3419 SizeItins itins, bit IsCommutable> {
3420 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3421 itins.s, IsCommutable>,
3422 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3423 itins.s, IsCommutable>,
3424 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3425 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3426 itins.d, IsCommutable>,
3427 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3428 itins.d, IsCommutable>,
3429 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3430}
3431
3432multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3433 SDNode VecNode,
3434 SizeItins itins, bit IsCommutable> {
3435 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3436 itins.s, IsCommutable>,
3437 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3438 itins.s, IsCommutable>,
3439 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3440 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3441 itins.d, IsCommutable>,
3442 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3443 itins.d, IsCommutable>,
3444 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3445}
3446defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3447defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3448defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3449defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3450defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3451defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3452
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003454 X86VectorVTInfo _, bit IsCommutable> {
3455 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3456 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3457 "$src2, $src1", "$src1, $src2",
3458 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003460 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3461 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3462 "$src2, $src1", "$src1, $src2",
3463 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3464 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3465 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3466 "${src2}"##_.BroadcastStr##", $src1",
3467 "$src1, ${src2}"##_.BroadcastStr,
3468 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3469 (_.ScalarLdFrag addr:$src2))))>,
3470 EVEX_4V, EVEX_B;
3471 }//let mayLoad = 1
3472}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003473
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003474multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003475 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003476 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3477 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3478 "$rc, $src2, $src1", "$src1, $src2, $rc",
3479 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3480 EVEX_4V, EVEX_B, EVEX_RC;
3481}
3482
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003483
3484multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003485 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003486 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3487 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3488 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3489 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3490 EVEX_4V, EVEX_B;
3491}
3492
Michael Liao66233b72015-08-06 09:06:20 +00003493multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003494 bit IsCommutable = 0> {
3495 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3496 IsCommutable>, EVEX_V512, PS,
3497 EVEX_CD8<32, CD8VF>;
3498 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3499 IsCommutable>, EVEX_V512, PD, VEX_W,
3500 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003501
Robert Khasanov595e5982014-10-29 15:43:02 +00003502 // Define only if AVX512VL feature is present.
3503 let Predicates = [HasVLX] in {
3504 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3505 IsCommutable>, EVEX_V128, PS,
3506 EVEX_CD8<32, CD8VF>;
3507 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3508 IsCommutable>, EVEX_V256, PS,
3509 EVEX_CD8<32, CD8VF>;
3510 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3511 IsCommutable>, EVEX_V128, PD, VEX_W,
3512 EVEX_CD8<64, CD8VF>;
3513 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3514 IsCommutable>, EVEX_V256, PD, VEX_W,
3515 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003516 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003517}
3518
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003519multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003520 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003521 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003522 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003523 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3524}
3525
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003526multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003527 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003528 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003529 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003530 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3531}
3532
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003533defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3534 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3535defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3536 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003537defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003538 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3539defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3540 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003541defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3542 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3543defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3544 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003545let Predicates = [HasDQI] in {
3546 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3547 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3548 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3549 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3550}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003551
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003552multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3553 X86VectorVTInfo _> {
3554 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3555 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3556 "$src2, $src1", "$src1, $src2",
3557 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3558 let mayLoad = 1 in {
3559 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3560 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3561 "$src2, $src1", "$src1, $src2",
3562 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3563 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3564 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3565 "${src2}"##_.BroadcastStr##", $src1",
3566 "$src1, ${src2}"##_.BroadcastStr,
3567 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3568 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3569 EVEX_4V, EVEX_B;
3570 }//let mayLoad = 1
3571}
3572
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003573multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3574 X86VectorVTInfo _> {
3575 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3576 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3577 "$src2, $src1", "$src1, $src2",
3578 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3579 let mayLoad = 1 in {
3580 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3581 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3582 "$src2, $src1", "$src1, $src2",
3583 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3584 }//let mayLoad = 1
3585}
3586
3587multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003588 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003589 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3590 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003591 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003592 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3593 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003594 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3595 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3596 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3597 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3598 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3599 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3600
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003601 // Define only if AVX512VL feature is present.
3602 let Predicates = [HasVLX] in {
3603 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3604 EVEX_V128, EVEX_CD8<32, CD8VF>;
3605 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3606 EVEX_V256, EVEX_CD8<32, CD8VF>;
3607 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3608 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3609 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3610 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3611 }
3612}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003613defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003614
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003615//===----------------------------------------------------------------------===//
3616// AVX-512 VPTESTM instructions
3617//===----------------------------------------------------------------------===//
3618
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003619multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3620 X86VectorVTInfo _> {
3621 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3622 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3623 "$src2, $src1", "$src1, $src2",
3624 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3625 EVEX_4V;
3626 let mayLoad = 1 in
3627 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3628 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3629 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003630 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003631 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3632 EVEX_4V,
3633 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003634}
3635
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003636multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3637 X86VectorVTInfo _> {
3638 let mayLoad = 1 in
3639 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3640 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3641 "${src2}"##_.BroadcastStr##", $src1",
3642 "$src1, ${src2}"##_.BroadcastStr,
3643 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3644 (_.ScalarLdFrag addr:$src2))))>,
3645 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003646}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003647multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3648 AVX512VLVectorVTInfo _> {
3649 let Predicates = [HasAVX512] in
3650 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3651 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3652
3653 let Predicates = [HasAVX512, HasVLX] in {
3654 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3655 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3656 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3657 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3658 }
3659}
3660
3661multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3662 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3663 avx512vl_i32_info>;
3664 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3665 avx512vl_i64_info>, VEX_W;
3666}
3667
3668multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3669 SDNode OpNode> {
3670 let Predicates = [HasBWI] in {
3671 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3672 EVEX_V512, VEX_W;
3673 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3674 EVEX_V512;
3675 }
3676 let Predicates = [HasVLX, HasBWI] in {
3677
3678 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3679 EVEX_V256, VEX_W;
3680 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3681 EVEX_V128, VEX_W;
3682 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3683 EVEX_V256;
3684 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3685 EVEX_V128;
3686 }
3687}
3688
3689multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3690 SDNode OpNode> :
3691 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3692 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3693
3694defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3695defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003696
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003697def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3698 (v16i32 VR512:$src2), (i16 -1))),
3699 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3700
3701def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3702 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003703 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003704
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003705//===----------------------------------------------------------------------===//
3706// AVX-512 Shift instructions
3707//===----------------------------------------------------------------------===//
3708multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003709 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003710 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003711 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003712 "$src2, $src1", "$src1, $src2",
3713 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003714 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003715 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003716 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003717 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003718 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003719 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3720 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003721 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003722}
3723
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003724multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3725 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3726 let mayLoad = 1 in
3727 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3728 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3729 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3730 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003731 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003732}
3733
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003734multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003735 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003736 // src2 is always 128-bit
3737 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3738 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3739 "$src2, $src1", "$src1, $src2",
3740 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003741 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003742 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3743 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3744 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003745 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003746 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003747 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003748}
3749
Cameron McInally5fb084e2014-12-11 17:13:05 +00003750multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003751 ValueType SrcVT, PatFrag bc_frag,
3752 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3753 let Predicates = [prd] in
3754 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3755 VTInfo.info512>, EVEX_V512,
3756 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3757 let Predicates = [prd, HasVLX] in {
3758 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3759 VTInfo.info256>, EVEX_V256,
3760 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3761 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3762 VTInfo.info128>, EVEX_V128,
3763 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3764 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003765}
3766
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003767multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3768 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003769 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003770 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003771 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003772 avx512vl_i64_info, HasAVX512>, VEX_W;
3773 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3774 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003775}
3776
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003777multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3778 string OpcodeStr, SDNode OpNode,
3779 AVX512VLVectorVTInfo VTInfo> {
3780 let Predicates = [HasAVX512] in
3781 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3782 VTInfo.info512>,
3783 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3784 VTInfo.info512>, EVEX_V512;
3785 let Predicates = [HasAVX512, HasVLX] in {
3786 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3787 VTInfo.info256>,
3788 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3789 VTInfo.info256>, EVEX_V256;
3790 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3791 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00003792 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003793 VTInfo.info128>, EVEX_V128;
3794 }
3795}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003796
Michael Liao66233b72015-08-06 09:06:20 +00003797multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003798 Format ImmFormR, Format ImmFormM,
3799 string OpcodeStr, SDNode OpNode> {
3800 let Predicates = [HasBWI] in
3801 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3802 v32i16_info>, EVEX_V512;
3803 let Predicates = [HasVLX, HasBWI] in {
3804 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3805 v16i16x_info>, EVEX_V256;
3806 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3807 v8i16x_info>, EVEX_V128;
3808 }
3809}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003810
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003811multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3812 Format ImmFormR, Format ImmFormM,
3813 string OpcodeStr, SDNode OpNode> {
3814 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3815 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3816 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3817 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3818}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003819
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003820defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003821 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003822
3823defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003824 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003825
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00003826defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003827 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003828
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003829defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V;
3830defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003831
3832defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3833defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3834defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003835
3836//===-------------------------------------------------------------------===//
3837// Variable Bit Shifts
3838//===-------------------------------------------------------------------===//
3839multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003840 X86VectorVTInfo _> {
3841 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3842 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3843 "$src2, $src1", "$src1, $src2",
3844 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003845 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003846 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003847 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3848 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3849 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00003850 (_.VT (OpNode _.RC:$src1,
3851 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003852 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003853 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854}
3855
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003856multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3857 X86VectorVTInfo _> {
3858 let mayLoad = 1 in
3859 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3860 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3861 "${src2}"##_.BroadcastStr##", $src1",
3862 "$src1, ${src2}"##_.BroadcastStr,
3863 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3864 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003865 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003866 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3867}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003868multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3869 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003870 let Predicates = [HasAVX512] in
3871 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3872 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3873
3874 let Predicates = [HasAVX512, HasVLX] in {
3875 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3876 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3877 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3878 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3879 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003880}
3881
3882multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3883 SDNode OpNode> {
3884 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003885 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003886 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003887 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003888}
3889
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003890multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3891 SDNode OpNode> {
3892 let Predicates = [HasBWI] in
3893 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3894 EVEX_V512, VEX_W;
3895 let Predicates = [HasVLX, HasBWI] in {
3896
3897 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3898 EVEX_V256, VEX_W;
3899 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3900 EVEX_V128, VEX_W;
3901 }
3902}
3903
3904defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3905 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3906defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3907 avx512_var_shift_w<0x11, "vpsravw", sra>;
3908defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3909 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3910defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3911defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003912
Elena Demikhovsky4078c752015-06-04 07:07:13 +00003913//===-------------------------------------------------------------------===//
3914// 1-src variable permutation VPERMW/D/Q
3915//===-------------------------------------------------------------------===//
3916multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3917 AVX512VLVectorVTInfo _> {
3918 let Predicates = [HasAVX512] in
3919 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3920 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3921
3922 let Predicates = [HasAVX512, HasVLX] in
3923 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3924 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3925}
3926
3927multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3928 string OpcodeStr, SDNode OpNode,
3929 AVX512VLVectorVTInfo VTInfo> {
3930 let Predicates = [HasAVX512] in
3931 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3932 VTInfo.info512>,
3933 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3934 VTInfo.info512>, EVEX_V512;
3935 let Predicates = [HasAVX512, HasVLX] in
3936 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3937 VTInfo.info256>,
3938 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3939 VTInfo.info256>, EVEX_V256;
3940}
3941
3942
3943defm VPERM : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>;
3944
3945defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
3946 avx512vl_i32_info>;
3947defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
3948 avx512vl_i64_info>, VEX_W;
3949defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
3950 avx512vl_f32_info>;
3951defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
3952 avx512vl_f64_info>, VEX_W;
3953
3954defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
3955 X86VPermi, avx512vl_i64_info>,
3956 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
3957defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
3958 X86VPermi, avx512vl_f64_info>,
3959 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
3960
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003961//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003962// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
3963//===----------------------------------------------------------------------===//
3964
3965defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00003966 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003967 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
3968defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
3969 X86PShufhw>, EVEX, AVX512XSIi8Base, VEX_W;
3970defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
3971 X86PShuflw>, EVEX, AVX512XDIi8Base, VEX_W;
Michael Liao66233b72015-08-06 09:06:20 +00003972
Elena Demikhovsky55a99742015-06-22 13:00:42 +00003973multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3974 let Predicates = [HasBWI] in
3975 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
3976
3977 let Predicates = [HasVLX, HasBWI] in {
3978 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
3979 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
3980 }
3981}
3982
3983defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
3984
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003985//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986// AVX-512 - MOVDDUP
3987//===----------------------------------------------------------------------===//
3988
Michael Liao5bf95782014-12-04 05:20:33 +00003989multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003990 X86MemOperand x86memop, PatFrag memop_frag> {
3991def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003992 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003993 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3994def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003995 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996 [(set RC:$dst,
3997 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3998}
3999
Craig Topper820d4922015-02-09 04:04:50 +00004000defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004001 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4002def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
4003 (VMOVDDUPZrm addr:$src)>;
4004
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004005//===---------------------------------------------------------------------===//
4006// Replicate Single FP - MOVSHDUP and MOVSLDUP
4007//===---------------------------------------------------------------------===//
4008multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
4009 ValueType vt, RegisterClass RC, PatFrag mem_frag,
4010 X86MemOperand x86memop> {
4011 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004012 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004013 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
4014 let mayLoad = 1 in
4015 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004016 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004017 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
4018}
4019
4020defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00004021 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004022 EVEX_CD8<32, CD8VF>;
4023defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00004024 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004025 EVEX_CD8<32, CD8VF>;
4026
4027def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00004028def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004029 (VMOVSHDUPZrm addr:$src)>;
4030def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00004031def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004032 (VMOVSLDUPZrm addr:$src)>;
4033
4034//===----------------------------------------------------------------------===//
4035// Move Low to High and High to Low packed FP Instructions
4036//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4038 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004039 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004040 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4041 IIC_SSE_MOV_LH>, EVEX_4V;
4042def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4043 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004044 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004045 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4046 IIC_SSE_MOV_LH>, EVEX_4V;
4047
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004048let Predicates = [HasAVX512] in {
4049 // MOVLHPS patterns
4050 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4051 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4052 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4053 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004054
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004055 // MOVHLPS patterns
4056 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4057 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4058}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004059
4060//===----------------------------------------------------------------------===//
4061// FMA - Fused Multiply Operations
4062//
Adam Nemet26371ce2014-10-24 00:02:55 +00004063
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004064let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004065multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4066 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004067 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004068 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004069 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004070 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004071 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004072
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004073 let mayLoad = 1 in {
4074 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004075 (ins _.RC:$src2, _.MemOp:$src3),
4076 OpcodeStr, "$src3, $src2", "$src2, $src3",
4077 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004078 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004079
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004080 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004081 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004082 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4083 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4084 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004085 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004086 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004087 }
4088}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004089
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004090multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4091 X86VectorVTInfo _> {
4092 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004093 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4094 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4095 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4096 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004097}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004098} // Constraints = "$src1 = $dst"
4099
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004100multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4101 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4102 let Predicates = [HasAVX512] in {
4103 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4104 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4105 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004106 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004107 let Predicates = [HasVLX, HasAVX512] in {
4108 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4109 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4110 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4111 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004112 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004113}
4114
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004115multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4116 SDNode OpNodeRnd > {
4117 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4118 avx512vl_f32_info>;
4119 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4120 avx512vl_f64_info>, VEX_W;
4121}
4122
4123defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4124defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4125defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4126defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4127defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4128defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4129
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004130
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004132multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4133 X86VectorVTInfo _> {
4134 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4135 (ins _.RC:$src2, _.RC:$src3),
4136 OpcodeStr, "$src3, $src2", "$src2, $src3",
4137 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4138 AVX512FMA3Base;
4139
4140 let mayLoad = 1 in {
4141 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4142 (ins _.RC:$src2, _.MemOp:$src3),
4143 OpcodeStr, "$src3, $src2", "$src2, $src3",
4144 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4145 AVX512FMA3Base;
4146
4147 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4148 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4149 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4150 "$src2, ${src3}"##_.BroadcastStr,
4151 (_.VT (OpNode _.RC:$src2,
4152 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4153 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4154 }
4155}
4156
4157multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4158 X86VectorVTInfo _> {
4159 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4160 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4161 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4162 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4163 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164}
4165} // Constraints = "$src1 = $dst"
4166
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004167multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4168 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4169 let Predicates = [HasAVX512] in {
4170 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4171 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4172 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004173 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004174 let Predicates = [HasVLX, HasAVX512] in {
4175 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4176 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4177 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4178 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004179 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004180}
4181
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004182multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4183 SDNode OpNodeRnd > {
4184 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4185 avx512vl_f32_info>;
4186 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4187 avx512vl_f64_info>, VEX_W;
4188}
4189
4190defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4191defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4192defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4193defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4194defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4195defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4196
4197let Constraints = "$src1 = $dst" in {
4198multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4199 X86VectorVTInfo _> {
4200 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4201 (ins _.RC:$src3, _.RC:$src2),
4202 OpcodeStr, "$src2, $src3", "$src3, $src2",
4203 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4204 AVX512FMA3Base;
4205
4206 let mayLoad = 1 in {
4207 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4208 (ins _.RC:$src3, _.MemOp:$src2),
4209 OpcodeStr, "$src2, $src3", "$src3, $src2",
4210 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4211 AVX512FMA3Base;
4212
4213 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4214 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4215 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4216 "$src3, ${src2}"##_.BroadcastStr,
4217 (_.VT (OpNode _.RC:$src1,
4218 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4219 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4220 }
4221}
4222
4223multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4224 X86VectorVTInfo _> {
4225 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4226 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4227 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4228 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4229 AVX512FMA3Base, EVEX_B, EVEX_RC;
4230}
4231} // Constraints = "$src1 = $dst"
4232
4233multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4234 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4235 let Predicates = [HasAVX512] in {
4236 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4237 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4238 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4239 }
4240 let Predicates = [HasVLX, HasAVX512] in {
4241 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4242 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4243 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4244 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4245 }
4246}
4247
4248multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4249 SDNode OpNodeRnd > {
4250 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4251 avx512vl_f32_info>;
4252 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4253 avx512vl_f64_info>, VEX_W;
4254}
4255
4256defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4257defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4258defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4259defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4260defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4261defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004262
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263// Scalar FMA
4264let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004265multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4266 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4267 dag RHS_r, dag RHS_m > {
4268 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4269 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4270 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004271
Igor Breger15820b02015-07-01 13:24:28 +00004272 let mayLoad = 1 in
4273 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4274 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4275 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4276
4277 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4278 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4279 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4280 AVX512FMA3Base, EVEX_B, EVEX_RC;
4281
4282 let isCodeGenOnly = 1 in {
4283 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4284 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4285 !strconcat(OpcodeStr,
4286 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4287 [RHS_r]>;
4288 let mayLoad = 1 in
4289 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4290 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4291 !strconcat(OpcodeStr,
4292 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4293 [RHS_m]>;
4294 }// isCodeGenOnly = 1
4295}
4296}// Constraints = "$src1 = $dst"
4297
4298multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4299 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4300 string SUFF> {
4301
4302 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4303 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4304 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4305 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4306 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4307 (i32 imm:$rc))),
4308 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4309 _.FRC:$src3))),
4310 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4311 (_.ScalarLdFrag addr:$src3))))>;
4312
4313 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4314 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4315 (_.VT (OpNode _.RC:$src2,
4316 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4317 _.RC:$src1)),
4318 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4319 (i32 imm:$rc))),
4320 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4321 _.FRC:$src1))),
4322 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4323 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4324
4325 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4326 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4327 (_.VT (OpNode _.RC:$src1,
4328 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4329 _.RC:$src2)),
4330 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4331 (i32 imm:$rc))),
4332 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4333 _.FRC:$src2))),
4334 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4335 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4336}
4337
4338multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4339 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4340 let Predicates = [HasAVX512] in {
4341 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4342 OpNodeRnd, f32x_info, "SS">,
4343 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4344 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4345 OpNodeRnd, f64x_info, "SD">,
4346 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4347 }
4348}
4349
4350defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4351defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4352defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4353defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004354
4355//===----------------------------------------------------------------------===//
4356// AVX-512 Scalar convert from sign integer to float/double
4357//===----------------------------------------------------------------------===//
4358
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004359multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4360 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4361 PatFrag ld_frag, string asm> {
4362 let hasSideEffects = 0 in {
4363 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4364 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004365 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004366 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004367 let mayLoad = 1 in
4368 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4369 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004370 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004371 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004372 } // hasSideEffects = 0
4373 let isCodeGenOnly = 1 in {
4374 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4375 (ins DstVT.RC:$src1, SrcRC:$src2),
4376 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4377 [(set DstVT.RC:$dst,
4378 (OpNode (DstVT.VT DstVT.RC:$src1),
4379 SrcRC:$src2,
4380 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4381
4382 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4383 (ins DstVT.RC:$src1, x86memop:$src2),
4384 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4385 [(set DstVT.RC:$dst,
4386 (OpNode (DstVT.VT DstVT.RC:$src1),
4387 (ld_frag addr:$src2),
4388 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4389 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004390}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004391
Igor Bregerabe4a792015-06-14 12:44:55 +00004392multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004393 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004394 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4395 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004396 !strconcat(asm,
4397 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004398 [(set DstVT.RC:$dst,
4399 (OpNode (DstVT.VT DstVT.RC:$src1),
4400 SrcRC:$src2,
4401 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4402}
4403
4404multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004405 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4406 PatFrag ld_frag, string asm> {
4407 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4408 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4409 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004410}
4411
Andrew Trick15a47742013-10-09 05:11:10 +00004412let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004413defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004414 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4415 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004416defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004417 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4418 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004419defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004420 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4421 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004422defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004423 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4424 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004425
4426def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4427 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4428def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004429 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004430def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4431 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4432def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004433 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004434
4435def : Pat<(f32 (sint_to_fp GR32:$src)),
4436 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4437def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004438 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439def : Pat<(f64 (sint_to_fp GR32:$src)),
4440 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4441def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004442 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4443
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004444defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004445 v4f32x_info, i32mem, loadi32,
4446 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004447defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004448 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4449 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004450defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004451 i32mem, loadi32, "cvtusi2sd{l}">,
4452 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004453defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004454 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4455 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004456
4457def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4458 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4459def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4460 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4461def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4462 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4463def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4464 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4465
4466def : Pat<(f32 (uint_to_fp GR32:$src)),
4467 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4468def : Pat<(f32 (uint_to_fp GR64:$src)),
4469 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4470def : Pat<(f64 (uint_to_fp GR32:$src)),
4471 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4472def : Pat<(f64 (uint_to_fp GR64:$src)),
4473 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004474}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004475
4476//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004477// AVX-512 Scalar convert from float/double to integer
4478//===----------------------------------------------------------------------===//
4479multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4480 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4481 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004482let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004483 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004484 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004485 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4486 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004487 let mayLoad = 1 in
4488 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004489 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004490 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004491} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004492}
4493let Predicates = [HasAVX512] in {
4494// Convert float/double to signed/unsigned int 32/64
4495defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004496 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004497 XS, EVEX_CD8<32, CD8VT1>;
4498defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004499 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004500 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4501defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004502 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004503 XS, EVEX_CD8<32, CD8VT1>;
4504defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4505 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004506 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004507 EVEX_CD8<32, CD8VT1>;
4508defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004509 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004510 XD, EVEX_CD8<64, CD8VT1>;
4511defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004512 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004513 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4514defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004515 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004516 XD, EVEX_CD8<64, CD8VT1>;
4517defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4518 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004519 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004520 EVEX_CD8<64, CD8VT1>;
4521
Craig Topper9dd48c82014-01-02 17:28:14 +00004522let isCodeGenOnly = 1 in {
4523 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4524 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4525 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4526 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4527 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4528 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4529 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4530 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4531 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4532 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4533 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4534 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004535
Craig Topper9dd48c82014-01-02 17:28:14 +00004536 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4537 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4538 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004539} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004540
4541// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004542let isCodeGenOnly = 1 in {
4543 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4544 ssmem, sse_load_f32, "cvttss2si">,
4545 XS, EVEX_CD8<32, CD8VT1>;
4546 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4547 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4548 "cvttss2si">, XS, VEX_W,
4549 EVEX_CD8<32, CD8VT1>;
4550 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4551 sdmem, sse_load_f64, "cvttsd2si">, XD,
4552 EVEX_CD8<64, CD8VT1>;
4553 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4554 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4555 "cvttsd2si">, XD, VEX_W,
4556 EVEX_CD8<64, CD8VT1>;
4557 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4558 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4559 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4560 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4561 int_x86_avx512_cvttss2usi64, ssmem,
4562 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4563 EVEX_CD8<32, CD8VT1>;
4564 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4565 int_x86_avx512_cvttsd2usi,
4566 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4567 EVEX_CD8<64, CD8VT1>;
4568 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4569 int_x86_avx512_cvttsd2usi64, sdmem,
4570 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4571 EVEX_CD8<64, CD8VT1>;
4572} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004573
4574multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4575 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4576 string asm> {
4577 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004578 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004579 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4580 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004581 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004582 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4583}
4584
4585defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004586 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004587 EVEX_CD8<32, CD8VT1>;
4588defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004589 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004590 EVEX_CD8<32, CD8VT1>;
4591defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004592 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004593 EVEX_CD8<32, CD8VT1>;
4594defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004595 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004596 EVEX_CD8<32, CD8VT1>;
4597defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004598 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004599 EVEX_CD8<64, CD8VT1>;
4600defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004601 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004602 EVEX_CD8<64, CD8VT1>;
4603defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004604 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004605 EVEX_CD8<64, CD8VT1>;
4606defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004607 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004608 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004609} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004610//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004611// AVX-512 Convert form float to double and back
4612//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004613let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004614def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4615 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004616 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004617 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4618let mayLoad = 1 in
4619def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4620 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004621 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004622 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4623 EVEX_CD8<32, CD8VT1>;
4624
4625// Convert scalar double to scalar single
4626def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4627 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004628 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004629 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4630let mayLoad = 1 in
4631def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4632 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004633 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004634 []>, EVEX_4V, VEX_LIG, VEX_W,
4635 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4636}
4637
4638def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4639 Requires<[HasAVX512]>;
4640def : Pat<(fextend (loadf32 addr:$src)),
4641 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4642
4643def : Pat<(extloadf32 addr:$src),
4644 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4645 Requires<[HasAVX512, OptForSize]>;
4646
4647def : Pat<(extloadf32 addr:$src),
4648 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4649 Requires<[HasAVX512, OptForSpeed]>;
4650
4651def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4652 Requires<[HasAVX512]>;
4653
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004654//===----------------------------------------------------------------------===//
4655// AVX-512 Vector convert from signed/unsigned integer to float/double
4656// and from float/double to signed/unsigned integer
4657//===----------------------------------------------------------------------===//
4658
4659multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4660 X86VectorVTInfo _Src, SDNode OpNode,
4661 string Broadcast = _.BroadcastStr,
4662 string Alias = ""> {
4663
4664 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4665 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
4666 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
4667
4668 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4669 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
4670 (_.VT (OpNode (_Src.VT
4671 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
4672
4673 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4674 (ins _Src.MemOp:$src), OpcodeStr,
4675 "${src}"##Broadcast, "${src}"##Broadcast,
4676 (_.VT (OpNode (_Src.VT
4677 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
4678 ))>, EVEX, EVEX_B;
4679}
4680// Coversion with SAE - suppress all exceptions
4681multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4682 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
4683 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4684 (ins _Src.RC:$src), OpcodeStr,
4685 "{sae}, $src", "$src, {sae}",
4686 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
4687 (i32 FROUND_NO_EXC)))>,
4688 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004689}
4690
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004691// Conversion with rounding control (RC)
4692multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4693 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
4694 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4695 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
4696 "$rc, $src", "$src, $rc",
4697 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
4698 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004699}
4700
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004701// Extend Float to Double
4702multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
4703 let Predicates = [HasAVX512] in {
4704 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
4705 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
4706 X86vfpextRnd>, EVEX_V512;
4707 }
4708 let Predicates = [HasVLX] in {
4709 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
4710 X86vfpext, "{1to2}">, EVEX_V128;
4711 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
4712 EVEX_V256;
4713 }
4714}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004715
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004716// Truncate Double to Float
4717multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
4718 let Predicates = [HasAVX512] in {
4719 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
4720 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
4721 X86vfproundRnd>, EVEX_V512;
4722 }
4723 let Predicates = [HasVLX] in {
4724 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
4725 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
4726 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
4727 "{1to4}", "{y}">, EVEX_V256;
4728 }
4729}
4730
4731defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
4732 VEX_W, PD, EVEX_CD8<64, CD8VF>;
4733defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
4734 PS, EVEX_CD8<32, CD8VH>;
4735
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004736def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4737 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004738
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004739let Predicates = [HasVLX] in {
4740 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
4741 (VCVTPS2PDZ256rm addr:$src)>;
4742}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004743
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004744// Convert Signed/Unsigned Doubleword to Double
4745multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
4746 SDNode OpNode128> {
4747 // No rounding in this op
4748 let Predicates = [HasAVX512] in
4749 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
4750 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004751
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004752 let Predicates = [HasVLX] in {
4753 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
4754 OpNode128, "{1to2}">, EVEX_V128;
4755 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
4756 EVEX_V256;
4757 }
4758}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004759
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004760// Convert Signed/Unsigned Doubleword to Float
4761multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
4762 SDNode OpNodeRnd> {
4763 let Predicates = [HasAVX512] in
4764 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
4765 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
4766 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004767
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004768 let Predicates = [HasVLX] in {
4769 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
4770 EVEX_V128;
4771 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
4772 EVEX_V256;
4773 }
4774}
4775
4776// Convert Float to Signed/Unsigned Doubleword with truncation
4777multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
4778 SDNode OpNode, SDNode OpNodeRnd> {
4779 let Predicates = [HasAVX512] in {
4780 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
4781 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
4782 OpNodeRnd>, EVEX_V512;
4783 }
4784 let Predicates = [HasVLX] in {
4785 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
4786 EVEX_V128;
4787 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
4788 EVEX_V256;
4789 }
4790}
4791
4792// Convert Float to Signed/Unsigned Doubleword
4793multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
4794 SDNode OpNode, SDNode OpNodeRnd> {
4795 let Predicates = [HasAVX512] in {
4796 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
4797 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
4798 OpNodeRnd>, EVEX_V512;
4799 }
4800 let Predicates = [HasVLX] in {
4801 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
4802 EVEX_V128;
4803 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
4804 EVEX_V256;
4805 }
4806}
4807
4808// Convert Double to Signed/Unsigned Doubleword with truncation
4809multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
4810 SDNode OpNode, SDNode OpNodeRnd> {
4811 let Predicates = [HasAVX512] in {
4812 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
4813 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
4814 OpNodeRnd>, EVEX_V512;
4815 }
4816 let Predicates = [HasVLX] in {
4817 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
4818 // memory forms of these instructions in Asm Parcer. They have the same
4819 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
4820 // due to the same reason.
4821 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
4822 "{1to2}", "{x}">, EVEX_V128;
4823 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
4824 "{1to4}", "{y}">, EVEX_V256;
4825 }
4826}
4827
4828// Convert Double to Signed/Unsigned Doubleword
4829multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
4830 SDNode OpNode, SDNode OpNodeRnd> {
4831 let Predicates = [HasAVX512] in {
4832 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
4833 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
4834 OpNodeRnd>, EVEX_V512;
4835 }
4836 let Predicates = [HasVLX] in {
4837 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
4838 // memory forms of these instructions in Asm Parcer. They have the same
4839 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
4840 // due to the same reason.
4841 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
4842 "{1to2}", "{x}">, EVEX_V128;
4843 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
4844 "{1to4}", "{y}">, EVEX_V256;
4845 }
4846}
4847
4848// Convert Double to Signed/Unsigned Quardword
4849multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
4850 SDNode OpNode, SDNode OpNodeRnd> {
4851 let Predicates = [HasDQI] in {
4852 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
4853 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
4854 OpNodeRnd>, EVEX_V512;
4855 }
4856 let Predicates = [HasDQI, HasVLX] in {
4857 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
4858 EVEX_V128;
4859 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
4860 EVEX_V256;
4861 }
4862}
4863
4864// Convert Double to Signed/Unsigned Quardword with truncation
4865multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
4866 SDNode OpNode, SDNode OpNodeRnd> {
4867 let Predicates = [HasDQI] in {
4868 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
4869 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
4870 OpNodeRnd>, EVEX_V512;
4871 }
4872 let Predicates = [HasDQI, HasVLX] in {
4873 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
4874 EVEX_V128;
4875 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
4876 EVEX_V256;
4877 }
4878}
4879
4880// Convert Signed/Unsigned Quardword to Double
4881multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
4882 SDNode OpNode, SDNode OpNodeRnd> {
4883 let Predicates = [HasDQI] in {
4884 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
4885 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
4886 OpNodeRnd>, EVEX_V512;
4887 }
4888 let Predicates = [HasDQI, HasVLX] in {
4889 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
4890 EVEX_V128;
4891 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
4892 EVEX_V256;
4893 }
4894}
4895
4896// Convert Float to Signed/Unsigned Quardword
4897multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
4898 SDNode OpNode, SDNode OpNodeRnd> {
4899 let Predicates = [HasDQI] in {
4900 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
4901 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
4902 OpNodeRnd>, EVEX_V512;
4903 }
4904 let Predicates = [HasDQI, HasVLX] in {
4905 // Explicitly specified broadcast string, since we take only 2 elements
4906 // from v4f32x_info source
4907 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
4908 "{1to2}">, EVEX_V128;
4909 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
4910 EVEX_V256;
4911 }
4912}
4913
4914// Convert Float to Signed/Unsigned Quardword with truncation
4915multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
4916 SDNode OpNode, SDNode OpNodeRnd> {
4917 let Predicates = [HasDQI] in {
4918 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
4919 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
4920 OpNodeRnd>, EVEX_V512;
4921 }
4922 let Predicates = [HasDQI, HasVLX] in {
4923 // Explicitly specified broadcast string, since we take only 2 elements
4924 // from v4f32x_info source
4925 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
4926 "{1to2}">, EVEX_V128;
4927 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
4928 EVEX_V256;
4929 }
4930}
4931
4932// Convert Signed/Unsigned Quardword to Float
4933multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
4934 SDNode OpNode, SDNode OpNodeRnd> {
4935 let Predicates = [HasDQI] in {
4936 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
4937 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
4938 OpNodeRnd>, EVEX_V512;
4939 }
4940 let Predicates = [HasDQI, HasVLX] in {
4941 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
4942 // memory forms of these instructions in Asm Parcer. They have the same
4943 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
4944 // due to the same reason.
4945 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
4946 "{1to2}", "{x}">, EVEX_V128;
4947 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
4948 "{1to4}", "{y}">, EVEX_V256;
4949 }
4950}
4951
4952defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004953 EVEX_CD8<32, CD8VH>;
4954
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004955defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
4956 X86VSintToFpRnd>,
4957 PS, EVEX_CD8<32, CD8VF>;
4958
4959defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
4960 X86VFpToSintRnd>,
4961 XS, EVEX_CD8<32, CD8VF>;
4962
4963defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
4964 X86VFpToSintRnd>,
4965 PD, VEX_W, EVEX_CD8<64, CD8VF>;
4966
4967defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
4968 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004969 EVEX_CD8<32, CD8VF>;
4970
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004971defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
4972 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004973 EVEX_CD8<64, CD8VF>;
4974
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004975defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
4976 XS, EVEX_CD8<32, CD8VH>;
4977
4978defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
4979 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004980 EVEX_CD8<32, CD8VF>;
4981
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004982defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
4983 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004984
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004985defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
4986 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004987 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004988
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004989defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
4990 X86cvtps2UIntRnd>,
4991 PS, EVEX_CD8<32, CD8VF>;
4992defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
4993 X86cvtpd2UIntRnd>, VEX_W,
4994 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004995
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004996defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
4997 X86cvtpd2IntRnd>, VEX_W,
4998 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004999
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005000defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5001 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005002
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005003defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5004 X86cvtpd2UIntRnd>, VEX_W,
5005 PD, EVEX_CD8<64, CD8VF>;
5006
5007defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5008 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5009
5010defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5011 X86VFpToSlongRnd>, VEX_W,
5012 PD, EVEX_CD8<64, CD8VF>;
5013
5014defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5015 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5016
5017defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5018 X86VFpToUlongRnd>, VEX_W,
5019 PD, EVEX_CD8<64, CD8VF>;
5020
5021defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5022 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5023
5024defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5025 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5026
5027defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5028 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5029
5030defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5031 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5032
5033defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5034 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5035
5036let Predicates = [NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005037def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005038 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005039 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005040
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005041def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5042 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5043 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5044
5045def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5046 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5047 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005048
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005049def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5050 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5051 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005052
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005053def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5054 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5055 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005056}
5057
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005058let Predicates = [HasAVX512] in {
5059 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5060 (VCVTPD2PSZrm addr:$src)>;
5061 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5062 (VCVTPS2PDZrm addr:$src)>;
5063}
5064
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005065//===----------------------------------------------------------------------===//
5066// Half precision conversion instructions
5067//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005068multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
5069 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005070 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
5071 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005072 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00005073 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005074 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
5075 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
5076}
5077
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005078multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
5079 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005080 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00005081 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005082 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005083 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00005084 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005085 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00005086 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005087 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005088}
5089
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005090defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005091 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005092defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005093 EVEX_CD8<32, CD8VH>;
5094
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005095def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
5096 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
5097 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
5098
5099def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
5100 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
5101 (VCVTPH2PSZrr VR256X:$src)>;
5102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005103let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5104 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005105 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005106 EVEX_CD8<32, CD8VT1>;
5107 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005108 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005109 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5110 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005111 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005112 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005113 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005114 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005115 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005116 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5117 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005118 let isCodeGenOnly = 1 in {
5119 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005120 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005121 EVEX_CD8<32, CD8VT1>;
5122 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005123 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005124 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005125
Craig Topper9dd48c82014-01-02 17:28:14 +00005126 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005127 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005128 EVEX_CD8<32, CD8VT1>;
5129 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005130 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005131 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5132 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005133}
Michael Liao5bf95782014-12-04 05:20:33 +00005134
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005135/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
5136multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
5137 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005138 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005139 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5140 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005141 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005142 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005143 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005144 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5145 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005146 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005147 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005148 }
5149}
5150}
5151
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005152defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
5153 EVEX_CD8<32, CD8VT1>;
5154defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
5155 VEX_W, EVEX_CD8<64, CD8VT1>;
5156defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
5157 EVEX_CD8<32, CD8VT1>;
5158defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
5159 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005160
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005161def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
5162 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
5163 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
5164 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005165
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005166def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
5167 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
5168 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
5169 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005170
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005171def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
5172 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
5173 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
5174 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005175
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005176def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
5177 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
5178 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
5179 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005180
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005181/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5182multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005183 X86VectorVTInfo _> {
5184 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5185 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5186 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5187 let mayLoad = 1 in {
5188 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5189 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5190 (OpNode (_.FloatVT
5191 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5192 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5193 (ins _.ScalarMemOp:$src), OpcodeStr,
5194 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5195 (OpNode (_.FloatVT
5196 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5197 EVEX, T8PD, EVEX_B;
5198 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005199}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005200
5201multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5202 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5203 EVEX_V512, EVEX_CD8<32, CD8VF>;
5204 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5205 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5206
5207 // Define only if AVX512VL feature is present.
5208 let Predicates = [HasVLX] in {
5209 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5210 OpNode, v4f32x_info>,
5211 EVEX_V128, EVEX_CD8<32, CD8VF>;
5212 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5213 OpNode, v8f32x_info>,
5214 EVEX_V256, EVEX_CD8<32, CD8VF>;
5215 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5216 OpNode, v2f64x_info>,
5217 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5218 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5219 OpNode, v4f64x_info>,
5220 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5221 }
5222}
5223
5224defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5225defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005226
5227def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
5228 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
5229 (VRSQRT14PSZr VR512:$src)>;
5230def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
5231 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
5232 (VRSQRT14PDZr VR512:$src)>;
5233
5234def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
5235 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
5236 (VRCP14PSZr VR512:$src)>;
5237def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
5238 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
5239 (VRCP14PDZr VR512:$src)>;
5240
5241/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005242multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5243 SDNode OpNode> {
5244
5245 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5246 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5247 "$src2, $src1", "$src1, $src2",
5248 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5249 (i32 FROUND_CURRENT))>;
5250
5251 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5252 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005253 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005254 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005255 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005256
5257 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5258 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5259 "$src2, $src1", "$src1, $src2",
5260 (OpNode (_.VT _.RC:$src1),
5261 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5262 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005263}
5264
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005265multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5266 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5267 EVEX_CD8<32, CD8VT1>;
5268 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5269 EVEX_CD8<64, CD8VT1>, VEX_W;
5270}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005271
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005272let hasSideEffects = 0, Predicates = [HasERI] in {
5273 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5274 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5275}
Igor Breger8352a0d2015-07-28 06:53:28 +00005276
5277defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005278/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005279
5280multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5281 SDNode OpNode> {
5282
5283 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5284 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5285 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5286
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005287 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5288 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5289 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005290 (bitconvert (_.LdFrag addr:$src))),
5291 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005292
5293 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005294 (ins _.MemOp:$src), OpcodeStr,
5295 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005296 (OpNode (_.FloatVT
5297 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5298 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005299}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005300multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5301 SDNode OpNode> {
5302 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5303 (ins _.RC:$src), OpcodeStr,
5304 "{sae}, $src", "$src, {sae}",
5305 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5306}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005307
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005308multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5309 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005310 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5311 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005312 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005313 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5314 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005315}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005316
Asaf Badouh402ebb32015-06-03 13:41:48 +00005317multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5318 SDNode OpNode> {
5319 // Define only if AVX512VL feature is present.
5320 let Predicates = [HasVLX] in {
5321 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5322 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5323 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5324 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5325 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5326 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5327 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5328 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5329 }
5330}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005331let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005332
Asaf Badouh402ebb32015-06-03 13:41:48 +00005333 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5334 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5335 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5336}
5337defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5338 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5339
5340multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5341 SDNode OpNodeRnd, X86VectorVTInfo _>{
5342 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5343 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5344 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5345 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005346}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005347
Robert Khasanoveb126392014-10-28 18:15:20 +00005348multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5349 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005350 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005351 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5352 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5353 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005354 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005355 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5356 (OpNode (_.FloatVT
5357 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005358
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005359 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005360 (ins _.ScalarMemOp:$src), OpcodeStr,
5361 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5362 (OpNode (_.FloatVT
5363 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5364 EVEX, EVEX_B;
5365 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005366}
5367
5368multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
5369 Intrinsic F32Int, Intrinsic F64Int,
5370 OpndItins itins_s, OpndItins itins_d> {
5371 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
5372 (ins FR32X:$src1, FR32X:$src2),
5373 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005374 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005375 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00005376 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005377 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
5378 (ins VR128X:$src1, VR128X:$src2),
5379 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005380 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005381 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005382 (F32Int VR128X:$src1, VR128X:$src2))],
5383 itins_s.rr>, XS, EVEX_4V;
5384 let mayLoad = 1 in {
5385 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
5386 (ins FR32X:$src1, f32mem:$src2),
5387 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005388 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005389 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00005390 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005391 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
5392 (ins VR128X:$src1, ssmem:$src2),
5393 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005394 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005395 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005396 (F32Int VR128X:$src1, sse_load_f32:$src2))],
5397 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
5398 }
5399 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
5400 (ins FR64X:$src1, FR64X:$src2),
5401 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005402 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005403 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00005404 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005405 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
5406 (ins VR128X:$src1, VR128X:$src2),
5407 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005408 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005409 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005410 (F64Int VR128X:$src1, VR128X:$src2))],
5411 itins_s.rr>, XD, EVEX_4V, VEX_W;
5412 let mayLoad = 1 in {
5413 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
5414 (ins FR64X:$src1, f64mem:$src2),
5415 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005416 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005417 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00005418 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005419 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
5420 (ins VR128X:$src1, sdmem:$src2),
5421 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00005422 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00005423 [(set VR128X:$dst,
5424 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005425 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
5426 }
5427}
5428
Robert Khasanoveb126392014-10-28 18:15:20 +00005429multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5430 SDNode OpNode> {
5431 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5432 v16f32_info>,
5433 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5434 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5435 v8f64_info>,
5436 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5437 // Define only if AVX512VL feature is present.
5438 let Predicates = [HasVLX] in {
5439 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5440 OpNode, v4f32x_info>,
5441 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5442 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5443 OpNode, v8f32x_info>,
5444 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5445 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5446 OpNode, v2f64x_info>,
5447 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5448 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5449 OpNode, v4f64x_info>,
5450 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5451 }
5452}
5453
Asaf Badouh402ebb32015-06-03 13:41:48 +00005454multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5455 SDNode OpNodeRnd> {
5456 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5457 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5458 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5459 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5460}
5461
5462defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5463 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005464
Michael Liao5bf95782014-12-04 05:20:33 +00005465defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
5466 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00005467 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005468
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005469let Predicates = [HasAVX512] in {
5470 def : Pat<(f32 (fsqrt FR32X:$src)),
5471 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
5472 def : Pat<(f32 (fsqrt (load addr:$src))),
5473 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
5474 Requires<[OptForSize]>;
5475 def : Pat<(f64 (fsqrt FR64X:$src)),
5476 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
5477 def : Pat<(f64 (fsqrt (load addr:$src))),
5478 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
5479 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005480
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005481 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005482 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005483 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005484 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005485 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005486
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005487 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005488 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005489 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005490 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005491 Requires<[OptForSize]>;
5492
5493 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
5494 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
5495 (COPY_TO_REGCLASS VR128X:$src, FR32)),
5496 VR128X)>;
5497 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
5498 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
5499
5500 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
5501 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
5502 (COPY_TO_REGCLASS VR128X:$src, FR64)),
5503 VR128X)>;
5504 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
5505 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
5506}
5507
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005508multiclass
5509avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005510
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005511 let ExeDomain = _.ExeDomain in {
5512 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5513 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5514 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005515 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005516 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5517
5518 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5519 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005520 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
5521 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005522 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005523
5524 let mayLoad = 1 in
5525 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5526 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5527 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005528 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005529 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5530 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5531 }
5532 let Predicates = [HasAVX512] in {
5533 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5534 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5535 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5536 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5537 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5538 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5539 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5540 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5541 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5542 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5543 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5544 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5545 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5546 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5547 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5548
5549 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5550 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5551 addr:$src, (i32 0x1))), _.FRC)>;
5552 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5553 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5554 addr:$src, (i32 0x2))), _.FRC)>;
5555 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5556 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5557 addr:$src, (i32 0x3))), _.FRC)>;
5558 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5559 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5560 addr:$src, (i32 0x4))), _.FRC)>;
5561 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5562 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5563 addr:$src, (i32 0xc))), _.FRC)>;
5564 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005565}
5566
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005567defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5568 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005569
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005570defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5571 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005573//-------------------------------------------------
5574// Integer truncate and extend operations
5575//-------------------------------------------------
5576
Igor Breger074a64e2015-07-24 17:24:15 +00005577multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5578 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
5579 X86MemOperand x86memop> {
5580
5581 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
5582 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
5583 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
5584 EVEX, T8XS;
5585
5586 // for intrinsic patter match
5587 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5588 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5589 undef)),
5590 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
5591 SrcInfo.RC:$src1)>;
5592
5593 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5594 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5595 DestInfo.ImmAllZerosV)),
5596 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
5597 SrcInfo.RC:$src1)>;
5598
5599 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
5600 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
5601 DestInfo.RC:$src0)),
5602 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
5603 DestInfo.KRCWM:$mask ,
5604 SrcInfo.RC:$src1)>;
5605
5606 let mayStore = 1 in {
5607 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
5608 (ins x86memop:$dst, SrcInfo.RC:$src),
5609 OpcodeStr # "\t{$src, $dst |$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005610 []>, EVEX;
5611
Igor Breger074a64e2015-07-24 17:24:15 +00005612 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5613 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
5614 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005615 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00005616 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005617}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005618
Igor Breger074a64e2015-07-24 17:24:15 +00005619multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
5620 X86VectorVTInfo DestInfo,
5621 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005622
Igor Breger074a64e2015-07-24 17:24:15 +00005623 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
5624 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
5625 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005626
Igor Breger074a64e2015-07-24 17:24:15 +00005627 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
5628 (SrcInfo.VT SrcInfo.RC:$src)),
5629 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
5630 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
5631}
5632
5633multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
5634 X86VectorVTInfo DestInfo, string sat > {
5635
5636 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
5637 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
5638 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
5639 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
5640 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
5641 (SrcInfo.VT SrcInfo.RC:$src))>;
5642
5643 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
5644 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
5645 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
5646 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
5647 (SrcInfo.VT SrcInfo.RC:$src))>;
5648}
5649
5650multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
5651 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
5652 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
5653 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
5654 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
5655 Predicate prd = HasAVX512>{
5656
5657 let Predicates = [HasVLX, prd] in {
5658 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
5659 DestInfoZ128, x86memopZ128>,
5660 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
5661 truncFrag, mtruncFrag>, EVEX_V128;
5662
5663 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
5664 DestInfoZ256, x86memopZ256>,
5665 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
5666 truncFrag, mtruncFrag>, EVEX_V256;
5667 }
5668 let Predicates = [prd] in
5669 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
5670 DestInfoZ, x86memopZ>,
5671 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
5672 truncFrag, mtruncFrag>, EVEX_V512;
5673}
5674
5675multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
5676 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
5677 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
5678 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
5679 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
5680
5681 let Predicates = [HasVLX, prd] in {
5682 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
5683 DestInfoZ128, x86memopZ128>,
5684 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
5685 sat>, EVEX_V128;
5686
5687 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
5688 DestInfoZ256, x86memopZ256>,
5689 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
5690 sat>, EVEX_V256;
5691 }
5692 let Predicates = [prd] in
5693 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
5694 DestInfoZ, x86memopZ>,
5695 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
5696 sat>, EVEX_V512;
5697}
5698
5699multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5700 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5701 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
5702 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
5703}
5704multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
5705 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
5706 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
5707 sat>, EVEX_CD8<8, CD8VO>;
5708}
5709
5710multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5711 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5712 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
5713 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
5714}
5715multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
5716 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
5717 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
5718 sat>, EVEX_CD8<16, CD8VQ>;
5719}
5720
5721multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5722 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5723 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
5724 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
5725}
5726multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
5727 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
5728 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
5729 sat>, EVEX_CD8<32, CD8VH>;
5730}
5731
5732multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5733 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
5734 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
5735 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
5736}
5737multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
5738 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
5739 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
5740 sat>, EVEX_CD8<8, CD8VQ>;
5741}
5742
5743multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5744 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
5745 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
5746 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
5747}
5748multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
5749 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
5750 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
5751 sat>, EVEX_CD8<16, CD8VH>;
5752}
5753
5754multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5755 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
5756 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
5757 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
5758}
5759multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
5760 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
5761 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
5762 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
5763}
5764
5765defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
5766defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
5767defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
5768
5769defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
5770defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
5771defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
5772
5773defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
5774defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
5775defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
5776
5777defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
5778defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
5779defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
5780
5781defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
5782defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
5783defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
5784
5785defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
5786defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
5787defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005788
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005789multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
5790 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
5791 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005792
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005793 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
5794 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
5795 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
5796 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005797
5798 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005799 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
5800 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
5801 (DestInfo.VT (LdFrag addr:$src))>,
5802 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005803 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005804}
5805
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005806multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
5807 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5808 let Predicates = [HasVLX, HasBWI] in {
5809 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
5810 v16i8x_info, i64mem, LdFrag, OpNode>,
5811 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005812
Elena Demikhovsky3948c592015-05-27 08:15:19 +00005813 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
5814 v16i8x_info, i128mem, LdFrag, OpNode>,
5815 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
5816 }
5817 let Predicates = [HasBWI] in {
5818 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
5819 v32i8x_info, i256mem, LdFrag, OpNode>,
5820 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
5821 }
5822}
5823
5824multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5825 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5826 let Predicates = [HasVLX, HasAVX512] in {
5827 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
5828 v16i8x_info, i32mem, LdFrag, OpNode>,
5829 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
5830
5831 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
5832 v16i8x_info, i64mem, LdFrag, OpNode>,
5833 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
5834 }
5835 let Predicates = [HasAVX512] in {
5836 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
5837 v16i8x_info, i128mem, LdFrag, OpNode>,
5838 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
5839 }
5840}
5841
5842multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5843 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
5844 let Predicates = [HasVLX, HasAVX512] in {
5845 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5846 v16i8x_info, i16mem, LdFrag, OpNode>,
5847 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
5848
5849 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5850 v16i8x_info, i32mem, LdFrag, OpNode>,
5851 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
5852 }
5853 let Predicates = [HasAVX512] in {
5854 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5855 v16i8x_info, i64mem, LdFrag, OpNode>,
5856 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
5857 }
5858}
5859
5860multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
5861 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
5862 let Predicates = [HasVLX, HasAVX512] in {
5863 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
5864 v8i16x_info, i64mem, LdFrag, OpNode>,
5865 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
5866
5867 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
5868 v8i16x_info, i128mem, LdFrag, OpNode>,
5869 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
5870 }
5871 let Predicates = [HasAVX512] in {
5872 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
5873 v16i16x_info, i256mem, LdFrag, OpNode>,
5874 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
5875 }
5876}
5877
5878multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5879 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
5880 let Predicates = [HasVLX, HasAVX512] in {
5881 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5882 v8i16x_info, i32mem, LdFrag, OpNode>,
5883 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
5884
5885 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5886 v8i16x_info, i64mem, LdFrag, OpNode>,
5887 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
5888 }
5889 let Predicates = [HasAVX512] in {
5890 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5891 v8i16x_info, i128mem, LdFrag, OpNode>,
5892 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
5893 }
5894}
5895
5896multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
5897 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
5898
5899 let Predicates = [HasVLX, HasAVX512] in {
5900 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
5901 v4i32x_info, i64mem, LdFrag, OpNode>,
5902 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
5903
5904 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
5905 v4i32x_info, i128mem, LdFrag, OpNode>,
5906 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
5907 }
5908 let Predicates = [HasAVX512] in {
5909 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
5910 v8i32x_info, i256mem, LdFrag, OpNode>,
5911 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
5912 }
5913}
5914
5915defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
5916defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
5917defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
5918defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
5919defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
5920defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
5921
5922
5923defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
5924defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
5925defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
5926defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
5927defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
5928defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005929
5930//===----------------------------------------------------------------------===//
5931// GATHER - SCATTER Operations
5932
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005933multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5934 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005935 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
5936 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005937 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5938 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005939 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005940 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005941 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5942 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5943 vectoraddr:$src2))]>, EVEX, EVEX_K,
5944 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005945}
Cameron McInally45325962014-03-26 13:50:50 +00005946
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005947multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
5948 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
5949 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
5950 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
5951 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
5952 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
5953let Predicates = [HasVLX] in {
5954 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
5955 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
5956 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
5957 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
5958 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
5959 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
5960 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
5961 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
5962}
Cameron McInally45325962014-03-26 13:50:50 +00005963}
5964
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005965multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
5966 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
5967 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
5968 mgatherv16i32>, EVEX_V512;
5969 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
5970 mgatherv8i64>, EVEX_V512;
5971let Predicates = [HasVLX] in {
5972 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
5973 vy32xmem, mgatherv8i32>, EVEX_V256;
5974 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
5975 vy64xmem, mgatherv4i64>, EVEX_V256;
5976 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
5977 vx32xmem, mgatherv4i32>, EVEX_V128;
5978 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
5979 vx64xmem, mgatherv2i64>, EVEX_V128;
5980}
Cameron McInally45325962014-03-26 13:50:50 +00005981}
Michael Liao5bf95782014-12-04 05:20:33 +00005982
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005983
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00005984defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
5985 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
5986
5987defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
5988 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005989
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005990multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5991 X86MemOperand memop, PatFrag ScatterNode> {
5992
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00005993let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005994
5995 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5996 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00005997 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005998 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5999 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6000 _.KRCWM:$mask, vectoraddr:$dst))]>,
6001 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006002}
6003
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006004multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6005 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6006 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6007 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6008 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6009 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6010let Predicates = [HasVLX] in {
6011 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6012 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6013 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6014 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6015 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6016 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6017 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6018 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6019}
Cameron McInally45325962014-03-26 13:50:50 +00006020}
6021
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006022multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6023 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6024 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6025 mscatterv16i32>, EVEX_V512;
6026 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6027 mscatterv8i64>, EVEX_V512;
6028let Predicates = [HasVLX] in {
6029 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6030 vy32xmem, mscatterv8i32>, EVEX_V256;
6031 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6032 vy64xmem, mscatterv4i64>, EVEX_V256;
6033 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6034 vx32xmem, mscatterv4i32>, EVEX_V128;
6035 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6036 vx64xmem, mscatterv2i64>, EVEX_V128;
6037}
Cameron McInally45325962014-03-26 13:50:50 +00006038}
6039
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006040defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6041 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006042
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006043defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6044 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006045
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006046// prefetch
6047multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6048 RegisterClass KRC, X86MemOperand memop> {
6049 let Predicates = [HasPFI], hasSideEffects = 1 in
6050 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006051 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006052 []>, EVEX, EVEX_K;
6053}
6054
6055defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6056 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6057
6058defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6059 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6060
6061defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6062 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6063
6064defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6065 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006066
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006067defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6068 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6069
6070defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6071 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6072
6073defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6074 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6075
6076defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6077 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6078
6079defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6080 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6081
6082defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6083 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6084
6085defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6086 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6087
6088defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6089 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6090
6091defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6092 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6093
6094defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6095 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6096
6097defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6098 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6099
6100defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6101 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006102
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006103// Helper fragments to match sext vXi1 to vXiY.
6104def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6105def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6106
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00006107def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6108def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6109def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006110
6111def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00006112 (MOV8mr addr:$dst,
6113 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
6114 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
6115
6116def : Pat<(store VK8:$src, addr:$dst),
6117 (MOV8mr addr:$dst,
6118 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
6119 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006120
6121def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
6122 (truncstore node:$val, node:$ptr), [{
6123 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
6124}]>;
6125
6126def : Pat<(truncstorei1 GR8:$src, addr:$dst),
6127 (MOV8mr addr:$dst, GR8:$src)>;
6128
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006129multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006130def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006131 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006132 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6133}
Michael Liao5bf95782014-12-04 05:20:33 +00006134
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006135multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6136 string OpcodeStr, Predicate prd> {
6137let Predicates = [prd] in
6138 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6139
6140 let Predicates = [prd, HasVLX] in {
6141 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6142 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6143 }
6144}
6145
6146multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6147 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6148 HasBWI>;
6149 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6150 HasBWI>, VEX_W;
6151 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6152 HasDQI>;
6153 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6154 HasDQI>, VEX_W;
6155}
Michael Liao5bf95782014-12-04 05:20:33 +00006156
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006157defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006158
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006159multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
6160def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6161 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6162 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
6163}
6164
6165multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
6166 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6167let Predicates = [prd] in
6168 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6169 EVEX_V512;
6170
6171 let Predicates = [prd, HasVLX] in {
6172 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
6173 EVEX_V256;
6174 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
6175 EVEX_V128;
6176 }
6177}
6178
6179defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6180 avx512vl_i8_info, HasBWI>;
6181defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6182 avx512vl_i16_info, HasBWI>, VEX_W;
6183defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6184 avx512vl_i32_info, HasDQI>;
6185defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6186 avx512vl_i64_info, HasDQI>, VEX_W;
6187
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006188//===----------------------------------------------------------------------===//
6189// AVX-512 - COMPRESS and EXPAND
6190//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006191
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006192multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6193 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006194 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006195 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006196 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006197
6198 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006199 def mr : AVX5128I<opc, MRMDestMem, (outs),
6200 (ins _.MemOp:$dst, _.RC:$src),
6201 OpcodeStr # "\t{$src, $dst |$dst, $src}",
6202 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6203
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006204 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6205 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
6206 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006207 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006208 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006209 addr:$dst)]>,
6210 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6211 }
6212}
6213
6214multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6215 AVX512VLVectorVTInfo VTInfo> {
6216 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6217
6218 let Predicates = [HasVLX] in {
6219 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6220 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6221 }
6222}
6223
6224defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6225 EVEX;
6226defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6227 EVEX, VEX_W;
6228defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6229 EVEX;
6230defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6231 EVEX, VEX_W;
6232
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006233// expand
6234multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6235 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006236 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006237 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006238 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006239
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006240 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006241 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6242 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6243 (_.VT (X86expand (_.VT (bitconvert
6244 (_.LdFrag addr:$src1)))))>,
6245 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006246}
6247
6248multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6249 AVX512VLVectorVTInfo VTInfo> {
6250 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6251
6252 let Predicates = [HasVLX] in {
6253 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6254 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6255 }
6256}
6257
6258defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6259 EVEX;
6260defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6261 EVEX, VEX_W;
6262defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6263 EVEX;
6264defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6265 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006266
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006267//handle instruction reg_vec1 = op(reg_vec,imm)
6268// op(mem_vec,imm)
6269// op(broadcast(eltVt),imm)
6270//all instruction created with FROUND_CURRENT
6271multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6272 X86VectorVTInfo _>{
6273 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6274 (ins _.RC:$src1, i32u8imm:$src2),
6275 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6276 (OpNode (_.VT _.RC:$src1),
6277 (i32 imm:$src2),
6278 (i32 FROUND_CURRENT))>;
6279 let mayLoad = 1 in {
6280 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6281 (ins _.MemOp:$src1, i32u8imm:$src2),
6282 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6283 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6284 (i32 imm:$src2),
6285 (i32 FROUND_CURRENT))>;
6286 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6287 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6288 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6289 "${src1}"##_.BroadcastStr##", $src2",
6290 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6291 (i32 imm:$src2),
6292 (i32 FROUND_CURRENT))>, EVEX_B;
6293 }
6294}
6295
6296//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6297multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6298 SDNode OpNode, X86VectorVTInfo _>{
6299 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6300 (ins _.RC:$src1, i32u8imm:$src2),
6301 OpcodeStr##_.Suffix, "$src2,{sae}, $src1",
6302 "$src1, {sae}, $src2",
6303 (OpNode (_.VT _.RC:$src1),
6304 (i32 imm:$src2),
6305 (i32 FROUND_NO_EXC))>, EVEX_B;
6306}
6307
6308multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6309 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6310 let Predicates = [prd] in {
6311 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6312 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6313 EVEX_V512;
6314 }
6315 let Predicates = [prd, HasVLX] in {
6316 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6317 EVEX_V128;
6318 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6319 EVEX_V256;
6320 }
6321}
6322
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006323//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6324// op(reg_vec2,mem_vec,imm)
6325// op(reg_vec2,broadcast(eltVt),imm)
6326//all instruction created with FROUND_CURRENT
6327multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6328 X86VectorVTInfo _>{
6329 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006330 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006331 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6332 (OpNode (_.VT _.RC:$src1),
6333 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006334 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006335 (i32 FROUND_CURRENT))>;
6336 let mayLoad = 1 in {
6337 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006338 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006339 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6340 (OpNode (_.VT _.RC:$src1),
6341 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006342 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006343 (i32 FROUND_CURRENT))>;
6344 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006345 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006346 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6347 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6348 (OpNode (_.VT _.RC:$src1),
6349 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006350 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006351 (i32 FROUND_CURRENT))>, EVEX_B;
6352 }
6353}
6354
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006355//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6356// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006357multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6358 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6359
6360 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6361 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6362 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6363 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6364 (SrcInfo.VT SrcInfo.RC:$src2),
6365 (i8 imm:$src3)))>;
6366 let mayLoad = 1 in
6367 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6368 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6369 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6370 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6371 (SrcInfo.VT (bitconvert
6372 (SrcInfo.LdFrag addr:$src2))),
6373 (i8 imm:$src3)))>;
6374}
6375
6376//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6377// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006378// op(reg_vec2,broadcast(eltVt),imm)
6379multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006380 X86VectorVTInfo _>:
6381 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6382
6383 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006384 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6385 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6386 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6387 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6388 (OpNode (_.VT _.RC:$src1),
6389 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6390 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006391}
6392
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006393//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6394// op(reg_vec2,mem_scalar,imm)
6395//all instruction created with FROUND_CURRENT
6396multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6397 X86VectorVTInfo _> {
6398
6399 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006400 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006401 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6402 (OpNode (_.VT _.RC:$src1),
6403 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006404 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006405 (i32 FROUND_CURRENT))>;
6406 let mayLoad = 1 in {
6407 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006408 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006409 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6410 (OpNode (_.VT _.RC:$src1),
6411 (_.VT (scalar_to_vector
6412 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006413 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006414 (i32 FROUND_CURRENT))>;
6415
6416 let isAsmParserOnly = 1 in {
6417 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6418 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6419 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6420 []>;
6421 }
6422 }
6423}
6424
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006425//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6426multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6427 SDNode OpNode, X86VectorVTInfo _>{
6428 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006429 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006430 OpcodeStr, "$src3,{sae}, $src2, $src1",
6431 "$src1, $src2,{sae}, $src3",
6432 (OpNode (_.VT _.RC:$src1),
6433 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006434 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006435 (i32 FROUND_NO_EXC))>, EVEX_B;
6436}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006437//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6438multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6439 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006440 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6441 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
6442 OpcodeStr, "$src3,{sae}, $src2, $src1",
6443 "$src1, $src2,{sae}, $src3",
6444 (OpNode (_.VT _.RC:$src1),
6445 (_.VT _.RC:$src2),
6446 (i32 imm:$src3),
6447 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006448}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006449
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006450multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6451 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006452 let Predicates = [prd] in {
6453 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006454 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006455 EVEX_V512;
6456
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006457 }
6458 let Predicates = [prd, HasVLX] in {
6459 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006460 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006461 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006462 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006463 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006464}
6465
Igor Breger2ae0fe32015-08-31 11:14:02 +00006466multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6467 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6468 let Predicates = [HasBWI] in {
6469 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6470 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6471 }
6472 let Predicates = [HasBWI, HasVLX] in {
6473 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6474 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6475 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6476 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6477 }
6478}
6479
Igor Breger00d9f842015-06-08 14:03:17 +00006480multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6481 bits<8> opc, SDNode OpNode>{
6482 let Predicates = [HasAVX512] in {
6483 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6484 }
6485 let Predicates = [HasAVX512, HasVLX] in {
6486 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6487 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6488 }
6489}
6490
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006491multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6492 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6493 let Predicates = [prd] in {
6494 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6495 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006496 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006497}
6498
Igor Breger1e58e8a2015-09-02 11:18:55 +00006499multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
6500 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
6501 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
6502 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
6503 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
6504 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006505}
6506
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006507defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd",
6508 avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006509 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006510defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps",
6511 avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006512 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6513
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006514defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info,
6515 0x55, X86VFixupimm, HasAVX512>,
6516 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6517defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info,
6518 0x55, X86VFixupimm, HasAVX512>,
6519 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006520
Igor Breger1e58e8a2015-09-02 11:18:55 +00006521defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
6522 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
6523defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
6524 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
6525defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
6526 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
6527
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006528
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006529defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6530 0x50, X86VRange, HasDQI>,
6531 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6532defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
6533 0x50, X86VRange, HasDQI>,
6534 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6535
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00006536defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
6537 0x51, X86VRange, HasDQI>,
6538 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6539defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
6540 0x51, X86VRange, HasDQI>,
6541 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6542
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006543defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
6544 0x57, X86Reduces, HasDQI>,
6545 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6546defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
6547 0x57, X86Reduces, HasDQI>,
6548 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006549
Igor Breger1e58e8a2015-09-02 11:18:55 +00006550defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
6551 0x27, X86GetMants, HasAVX512>,
6552 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6553defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
6554 0x27, X86GetMants, HasAVX512>,
6555 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6556
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006557multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
6558 bits<8> opc, SDNode OpNode = X86Shuf128>{
6559 let Predicates = [HasAVX512] in {
6560 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6561
6562 }
6563 let Predicates = [HasAVX512, HasVLX] in {
6564 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6565 }
6566}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006567let Predicates = [HasAVX512] in {
6568def : Pat<(v16f32 (ffloor VR512:$src)),
6569 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
6570def : Pat<(v16f32 (fnearbyint VR512:$src)),
6571 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
6572def : Pat<(v16f32 (fceil VR512:$src)),
6573 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
6574def : Pat<(v16f32 (frint VR512:$src)),
6575 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
6576def : Pat<(v16f32 (ftrunc VR512:$src)),
6577 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
6578
6579def : Pat<(v8f64 (ffloor VR512:$src)),
6580 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
6581def : Pat<(v8f64 (fnearbyint VR512:$src)),
6582 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
6583def : Pat<(v8f64 (fceil VR512:$src)),
6584 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
6585def : Pat<(v8f64 (frint VR512:$src)),
6586 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
6587def : Pat<(v8f64 (ftrunc VR512:$src)),
6588 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
6589}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006590
6591defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
6592 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6593defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
6594 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6595defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
6596 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6597defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
6598 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00006599
6600multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
6601 AVX512VLVectorVTInfo VTInfo_FP>{
6602 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
6603 AVX512AIi8Base, EVEX_4V;
6604 let isCodeGenOnly = 1 in {
6605 defm NAME#_FP: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0x03, X86VAlign>,
6606 AVX512AIi8Base, EVEX_4V;
6607 }
6608}
6609
6610defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info, avx512vl_f32_info>,
6611 EVEX_CD8<32, CD8VF>;
6612defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info, avx512vl_f64_info>,
6613 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00006614
Igor Breger2ae0fe32015-08-31 11:14:02 +00006615multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
6616 let Predicates = p in
6617 def NAME#_.VTName#rri:
6618 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
6619 (!cast<Instruction>(NAME#_.ZSuffix#rri)
6620 _.RC:$src1, _.RC:$src2, imm:$imm)>;
6621}
6622
6623multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
6624 avx512_vpalign_lowering<_.info512, [HasBWI]>,
6625 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
6626 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
6627
6628defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
6629 avx512vl_i8_info, avx512vl_i8_info>,
6630 avx512_vpalign_lowering_common<avx512vl_i16_info>,
6631 avx512_vpalign_lowering_common<avx512vl_i32_info>,
6632 avx512_vpalign_lowering_common<avx512vl_f32_info>,
6633 avx512_vpalign_lowering_common<avx512vl_i64_info>,
6634 avx512_vpalign_lowering_common<avx512vl_f64_info>,
6635 EVEX_CD8<8, CD8VF>;
6636
Igor Bregerf3ded812015-08-31 13:09:30 +00006637defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
6638 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
6639
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00006640multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6641 X86VectorVTInfo _> {
6642 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6643 (ins _.RC:$src1), OpcodeStr##_.Suffix,
6644 "$src1", "$src1",
6645 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
6646
6647 let mayLoad = 1 in
6648 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6649 (ins _.MemOp:$src1), OpcodeStr##_.Suffix,
6650 "$src1", "$src1",
6651 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
6652 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
6653}
6654
6655multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
6656 X86VectorVTInfo _> :
6657 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
6658 let mayLoad = 1 in
6659 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6660 (ins _.ScalarMemOp:$src1), OpcodeStr##_.Suffix,
6661 "${src1}"##_.BroadcastStr,
6662 "${src1}"##_.BroadcastStr,
6663 (_.VT (OpNode (X86VBroadcast
6664 (_.ScalarLdFrag addr:$src1))))>,
6665 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
6666}
6667
6668multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
6669 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6670 let Predicates = [prd] in
6671 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
6672
6673 let Predicates = [prd, HasVLX] in {
6674 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
6675 EVEX_V256;
6676 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
6677 EVEX_V128;
6678 }
6679}
6680
6681multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
6682 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6683 let Predicates = [prd] in
6684 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
6685 EVEX_V512;
6686
6687 let Predicates = [prd, HasVLX] in {
6688 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
6689 EVEX_V256;
6690 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
6691 EVEX_V128;
6692 }
6693}
6694
6695multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
6696 SDNode OpNode, Predicate prd> {
6697 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr, OpNode, avx512vl_i64_info,
6698 prd>, VEX_W;
6699 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr, OpNode, avx512vl_i32_info, prd>;
6700}
6701
6702multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
6703 SDNode OpNode, Predicate prd> {
6704 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr, OpNode, avx512vl_i16_info, prd>;
6705 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr, OpNode, avx512vl_i8_info, prd>;
6706}
6707
6708multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
6709 bits<8> opc_d, bits<8> opc_q,
6710 string OpcodeStr, SDNode OpNode> {
6711 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
6712 HasAVX512>,
6713 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
6714 HasBWI>;
6715}
6716
6717defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
6718
6719def : Pat<(xor
6720 (bc_v16i32 (v16i1sextv16i32)),
6721 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
6722 (VPABSDZrr VR512:$src)>;
6723def : Pat<(xor
6724 (bc_v8i64 (v8i1sextv8i64)),
6725 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
6726 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00006727
Igor Breger0dcd8bc2015-09-03 09:05:31 +00006728multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
6729
6730 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
6731 let isCodeGenOnly = 1 in
6732 defm NAME#_UNDEF : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr,
6733 ctlz_zero_undef, prd>;
6734}
6735
6736defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
6737defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
6738
Igor Bregerf2460112015-07-26 14:41:44 +00006739//===----------------------------------------------------------------------===//
6740// AVX-512 - Unpack Instructions
6741//===----------------------------------------------------------------------===//
6742defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
6743defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
6744
6745defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
6746 SSE_INTALU_ITINS_P, HasBWI>;
6747defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
6748 SSE_INTALU_ITINS_P, HasBWI>;
6749defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
6750 SSE_INTALU_ITINS_P, HasBWI>;
6751defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
6752 SSE_INTALU_ITINS_P, HasBWI>;
6753
6754defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
6755 SSE_INTALU_ITINS_P, HasAVX512>;
6756defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
6757 SSE_INTALU_ITINS_P, HasAVX512>;
6758defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
6759 SSE_INTALU_ITINS_P, HasAVX512>;
6760defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
6761 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregera6297c72015-09-02 10:50:58 +00006762//===----------------------------------------------------------------------===//
6763// VSHUFPS - VSHUFPD Operations
6764//===----------------------------------------------------------------------===//
6765multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
6766 AVX512VLVectorVTInfo VTInfo_FP>{
6767 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
6768 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
6769 AVX512AIi8Base, EVEX_4V;
6770 let isCodeGenOnly = 1 in {
6771 defm NAME#_I: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0xC6, X86Shufp>,
6772 EVEX_CD8<VTInfo_I.info512.EltSize, CD8VF>,
6773 AVX512AIi8Base, EVEX_4V;
6774 }
6775}
6776
6777defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
6778defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00006779//===----------------------------------------------------------------------===//
6780// AVX-512 - Byte shift Left/Right
6781//===----------------------------------------------------------------------===//
6782
6783multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
6784 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
6785 def rr : AVX512<opc, MRMr,
6786 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
6787 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6788 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
6789 let mayLoad = 1 in
6790 def rm : AVX512<opc, MRMm,
6791 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
6792 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6793 [(set _.RC:$dst,(_.VT (OpNode
6794 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
6795}
6796
6797multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
6798 Format MRMm, string OpcodeStr, Predicate prd>{
6799 let Predicates = [prd] in
6800 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
6801 OpcodeStr, v8i64_info>, EVEX_V512;
6802 let Predicates = [prd, HasVLX] in {
6803 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
6804 OpcodeStr, v4i64x_info>, EVEX_V256;
6805 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
6806 OpcodeStr, v2i64x_info>, EVEX_V128;
6807 }
6808}
6809defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
6810 HasBWI>, AVX512PDIi8Base, EVEX_4V;
6811defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
6812 HasBWI>, AVX512PDIi8Base, EVEX_4V;
6813
6814
6815multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
6816 string OpcodeStr, X86VectorVTInfo _src>{
6817 def rr : AVX512BI<opc, MRMSrcReg,
6818 (outs _src.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
6819 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6820 [(set _src.RC:$dst,(_src.VT
6821 (OpNode _src.RC:$src1, _src.RC:$src2)))]>;
6822 let mayLoad = 1 in
6823 def rm : AVX512BI<opc, MRMSrcMem,
6824 (outs _src.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
6825 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6826 [(set _src.RC:$dst,(_src.VT
6827 (OpNode _src.RC:$src1,
6828 (_src.VT (bitconvert
6829 (_src.LdFrag addr:$src2))))))]>;
6830}
6831
6832multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
6833 string OpcodeStr, Predicate prd> {
6834 let Predicates = [prd] in
6835 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v64i8_info>,
6836 EVEX_V512;
6837 let Predicates = [prd, HasVLX] in {
6838 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v32i8x_info>,
6839 EVEX_V256;
6840 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v16i8x_info>,
6841 EVEX_V128;
6842 }
6843}
6844
6845defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
6846 HasBWI>, EVEX_4V;