blob: d15d0dc96e6f4618a1c6d0dfe36b41646b99696f [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000082 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000083 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000148def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
149def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000150def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
151def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
152
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
154 X86VectorVTInfo i128> {
155 X86VectorVTInfo info512 = i512;
156 X86VectorVTInfo info256 = i256;
157 X86VectorVTInfo info128 = i128;
158}
159
160def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
161 v16i8x_info>;
162def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
163 v8i16x_info>;
164def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
165 v4i32x_info>;
166def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
167 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000168def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
169 v4f32x_info>;
170def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
171 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000172
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000173// This multiclass generates the masking variants from the non-masking
174// variant. It only provides the assembly pieces for the masking variants.
175// It assumes custom ISel patterns for masking which can be provided as
176// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000177multiclass AVX512_maskable_custom<bits<8> O, Format F,
178 dag Outs,
179 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
180 string OpcodeStr,
181 string AttSrcAsm, string IntelSrcAsm,
182 list<dag> Pattern,
183 list<dag> MaskingPattern,
184 list<dag> ZeroMaskingPattern,
185 string MaskingConstraint = "",
186 InstrItinClass itin = NoItinerary,
187 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000188 let isCommutable = IsCommutable in
189 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000190 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
191 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000192 Pattern, itin>;
193
194 // Prefer over VMOV*rrk Pat<>
195 let AddedComplexity = 20 in
196 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000197 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
198 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000199 MaskingPattern, itin>,
200 EVEX_K {
201 // In case of the 3src subclass this is overridden with a let.
202 string Constraints = MaskingConstraint;
203 }
204 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
205 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000206 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
207 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000208 ZeroMaskingPattern,
209 itin>,
210 EVEX_KZ;
211}
212
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000213
Adam Nemet34801422014-10-08 23:25:39 +0000214// Common base class of AVX512_maskable and AVX512_maskable_3src.
215multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
216 dag Outs,
217 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
218 string OpcodeStr,
219 string AttSrcAsm, string IntelSrcAsm,
220 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000222 string MaskingConstraint = "",
223 InstrItinClass itin = NoItinerary,
224 bit IsCommutable = 0> :
225 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
226 AttSrcAsm, IntelSrcAsm,
227 [(set _.RC:$dst, RHS)],
228 [(set _.RC:$dst, MaskingRHS)],
229 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000230 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000232
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000234// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000235// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000236multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
237 dag Outs, dag Ins, string OpcodeStr,
238 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000240 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000241 bit IsCommutable = 0> :
242 AVX512_maskable_common<O, F, _, Outs, Ins,
243 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
244 !con((ins _.KRCWM:$mask), Ins),
245 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000247 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000248
249// This multiclass generates the unconditional/non-masking, the masking and
250// the zero-masking variant of the scalar instruction.
251multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
252 dag Outs, dag Ins, string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000255 InstrItinClass itin = NoItinerary,
256 bit IsCommutable = 0> :
257 AVX512_maskable_common<O, F, _, Outs, Ins,
258 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
259 !con((ins _.KRCWM:$mask), Ins),
260 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
261 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000262 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263
Adam Nemet34801422014-10-08 23:25:39 +0000264// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000265// ($src1) is already tied to $dst so we just use that for the preserved
266// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
267// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000268multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
269 dag Outs, dag NonTiedIns, string OpcodeStr,
270 string AttSrcAsm, string IntelSrcAsm,
271 dag RHS> :
272 AVX512_maskable_common<O, F, _, Outs,
273 !con((ins _.RC:$src1), NonTiedIns),
274 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
275 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
276 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
277 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000278
Craig Topperaad5f112015-11-30 00:13:24 +0000279// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
280// operand differs from the output VT. This requires a bitconvert on
281// the preserved vector going into the vselect.
282multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
283 X86VectorVTInfo InVT,
284 dag Outs, dag NonTiedIns, string OpcodeStr,
285 string AttSrcAsm, string IntelSrcAsm,
286 dag RHS> :
287 AVX512_maskable_common<O, F, OutVT, Outs,
288 !con((ins InVT.RC:$src1), NonTiedIns),
289 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
290 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
291 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
292 (vselect InVT.KRCWM:$mask, RHS,
293 (bitconvert InVT.RC:$src1))>;
294
Igor Breger15820b02015-07-01 13:24:28 +0000295multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
296 dag Outs, dag NonTiedIns, string OpcodeStr,
297 string AttSrcAsm, string IntelSrcAsm,
298 dag RHS> :
299 AVX512_maskable_common<O, F, _, Outs,
300 !con((ins _.RC:$src1), NonTiedIns),
301 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
302 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
304 (X86select _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000305
Adam Nemet34801422014-10-08 23:25:39 +0000306multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
307 dag Outs, dag Ins,
308 string OpcodeStr,
309 string AttSrcAsm, string IntelSrcAsm,
310 list<dag> Pattern> :
311 AVX512_maskable_custom<O, F, Outs, Ins,
312 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
313 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000314 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000315 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000317
318// Instruction with mask that puts result in mask register,
319// like "compare" and "vptest"
320multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
321 dag Outs,
322 dag Ins, dag MaskingIns,
323 string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
325 list<dag> Pattern,
326 list<dag> MaskingPattern,
327 string Round = "",
328 InstrItinClass itin = NoItinerary> {
329 def NAME: AVX512<O, F, Outs, Ins,
330 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
331 "$dst "#Round#", "#IntelSrcAsm#"}",
332 Pattern, itin>;
333
334 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000335 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
336 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 MaskingPattern, itin>, EVEX_K;
338}
339
340multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs,
342 dag Ins, dag MaskingIns,
343 string OpcodeStr,
344 string AttSrcAsm, string IntelSrcAsm,
345 dag RHS, dag MaskingRHS,
346 string Round = "",
347 InstrItinClass itin = NoItinerary> :
348 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
349 AttSrcAsm, IntelSrcAsm,
350 [(set _.KRC:$dst, RHS)],
351 [(set _.KRC:$dst, MaskingRHS)],
352 Round, NoItinerary>;
353
354multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
355 dag Outs, dag Ins, string OpcodeStr,
356 string AttSrcAsm, string IntelSrcAsm,
357 dag RHS, string Round = "",
358 InstrItinClass itin = NoItinerary> :
359 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
360 !con((ins _.KRCWM:$mask), Ins),
361 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
362 (and _.KRCWM:$mask, RHS),
363 Round, itin>;
364
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000365multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
366 dag Outs, dag Ins, string OpcodeStr,
367 string AttSrcAsm, string IntelSrcAsm> :
368 AVX512_maskable_custom_cmp<O, F, Outs,
369 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
370 AttSrcAsm, IntelSrcAsm,
371 [],[],"", NoItinerary>;
372
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000373// Bitcasts between 512-bit vector types. Return the original type since
374// no instruction is needed for the conversion
375let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000376 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
379 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
380 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000381 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000382 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
383 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
384 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000385 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000387 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
388 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000390 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
391 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000392 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000393 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
394 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000395 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000396 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
397 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
398 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
403 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000407
408 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
409 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
410 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
414 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
419 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
424 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
429 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
434 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
438
439// Bitcasts between 256-bit vector types. Return the original type since
440// no instruction is needed for the conversion
441 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
442 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
443 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
447 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
452 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
457 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
462 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
467 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
471}
472
473//
474// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
475//
476
477let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
478 isPseudo = 1, Predicates = [HasAVX512] in {
479def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
480 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
481}
482
Craig Topperfb1746b2014-01-30 06:03:19 +0000483let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
485def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
486def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000487}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000488
489//===----------------------------------------------------------------------===//
490// AVX-512 - VECTOR INSERT
491//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
493 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000494 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000495 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
496 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
497 "vinsert" # From.EltTypeName # "x" # From.NumElts,
498 "$src3, $src2, $src1", "$src1, $src2, $src3",
499 (vinsert_insert:$src3 (To.VT To.RC:$src1),
500 (From.VT From.RC:$src2),
501 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502
Igor Breger0ede3cb2015-09-20 06:52:42 +0000503 let mayLoad = 1 in
504 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
505 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
506 "vinsert" # From.EltTypeName # "x" # From.NumElts,
507 "$src3, $src2, $src1", "$src1, $src2, $src3",
508 (vinsert_insert:$src3 (To.VT To.RC:$src1),
509 (From.VT (bitconvert (From.LdFrag addr:$src2))),
510 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
511 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000513}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
516 X86VectorVTInfo To, PatFrag vinsert_insert,
517 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
518 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000519 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000520 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
521 (To.VT (!cast<Instruction>(InstrStr#"rr")
522 To.RC:$src1, From.RC:$src2,
523 (INSERT_get_vinsert_imm To.RC:$ins)))>;
524
525 def : Pat<(vinsert_insert:$ins
526 (To.VT To.RC:$src1),
527 (From.VT (bitconvert (From.LdFrag addr:$src2))),
528 (iPTR imm)),
529 (To.VT (!cast<Instruction>(InstrStr#"rm")
530 To.RC:$src1, addr:$src2,
531 (INSERT_get_vinsert_imm To.RC:$ins)))>;
532 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000533}
534
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000535multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
536 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537
538 let Predicates = [HasVLX] in
539 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
540 X86VectorVTInfo< 4, EltVT32, VR128X>,
541 X86VectorVTInfo< 8, EltVT32, VR256X>,
542 vinsert128_insert>, EVEX_V256;
543
544 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000545 X86VectorVTInfo< 4, EltVT32, VR128X>,
546 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000547 vinsert128_insert>, EVEX_V512;
548
549 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000550 X86VectorVTInfo< 4, EltVT64, VR256X>,
551 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000552 vinsert256_insert>, VEX_W, EVEX_V512;
553
554 let Predicates = [HasVLX, HasDQI] in
555 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
556 X86VectorVTInfo< 2, EltVT64, VR128X>,
557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 vinsert128_insert>, VEX_W, EVEX_V256;
559
560 let Predicates = [HasDQI] in {
561 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
562 X86VectorVTInfo< 2, EltVT64, VR128X>,
563 X86VectorVTInfo< 8, EltVT64, VR512>,
564 vinsert128_insert>, VEX_W, EVEX_V512;
565
566 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
567 X86VectorVTInfo< 8, EltVT32, VR256X>,
568 X86VectorVTInfo<16, EltVT32, VR512>,
569 vinsert256_insert>, EVEX_V512;
570 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571}
572
Adam Nemet4e2ef472014-10-02 23:18:28 +0000573defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
574defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000575
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576// Codegen pattern with the alternative types,
577// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
578defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
580defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582
583defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
584 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
585defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587
588defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
589 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
590defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592
593// Codegen pattern with the alternative types insert VEC128 into VEC256
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598// Codegen pattern with the alternative types insert VEC128 into VEC512
599defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603// Codegen pattern with the alternative types insert VEC256 into VEC512
604defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
605 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609// vinsertps - insert f32 to XMM
610def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000611 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000612 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000613 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000614 EVEX_4V;
615def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000616 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000617 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000618 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000619 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
620 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
621
622//===----------------------------------------------------------------------===//
623// AVX-512 VECTOR EXTRACT
624//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000625
Igor Breger7f69a992015-09-10 12:54:54 +0000626multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
627 X86VectorVTInfo To> {
628 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000629 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000630 def NAME # To.NumElts:
631 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
632 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
633}
Renato Golindb7ea862015-09-09 19:44:40 +0000634
Igor Breger7f69a992015-09-10 12:54:54 +0000635multiclass vextract_for_size<int Opcode,
636 X86VectorVTInfo From, X86VectorVTInfo To,
637 PatFrag vextract_extract> :
638 vextract_for_size_first_position_lowering<From, To> {
639
640 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
641 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
642 // vextract_extract), we interesting only in patterns without mask,
643 // intrinsics pattern match generated bellow.
644 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
645 (ins From.RC:$src1, i32u8imm:$idx),
646 "vextract" # To.EltTypeName # "x" # To.NumElts,
647 "$idx, $src1", "$src1, $idx",
648 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
649 (iPTR imm)))]>,
650 AVX512AIi8Base, EVEX;
651 let mayStore = 1 in {
652 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
653 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
654 "vextract" # To.EltTypeName # "x" # To.NumElts #
655 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
656 []>, EVEX;
657
658 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
659 (ins To.MemOp:$dst, To.KRCWM:$mask,
660 From.RC:$src1, i32u8imm:$src2),
661 "vextract" # To.EltTypeName # "x" # To.NumElts #
662 "\t{$src2, $src1, $dst {${mask}}|"
663 "$dst {${mask}}, $src1, $src2}",
664 []>, EVEX_K, EVEX;
665 }//mayStore = 1
666 }
Renato Golindb7ea862015-09-09 19:44:40 +0000667
668 // Intrinsic call with masking.
669 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000670 "x" # To.NumElts # "_" # From.Size)
671 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
672 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
673 From.ZSuffix # "rrk")
674 To.RC:$src0,
675 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
676 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000677
678 // Intrinsic call with zero-masking.
679 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000680 "x" # To.NumElts # "_" # From.Size)
681 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
682 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
683 From.ZSuffix # "rrkz")
684 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
685 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000686
687 // Intrinsic call without masking.
688 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000689 "x" # To.NumElts # "_" # From.Size)
690 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
691 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
692 From.ZSuffix # "rr")
693 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000694}
695
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696// Codegen pattern for the alternative types
697multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
698 X86VectorVTInfo To, PatFrag vextract_extract,
699 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
700 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000701
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702 let Predicates = p in
703 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
704 (To.VT (!cast<Instruction>(InstrStr#"rr")
705 From.RC:$src1,
706 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000707}
708
709multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000710 ValueType EltVT64, int Opcode256> {
711 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000712 X86VectorVTInfo<16, EltVT32, VR512>,
713 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000715 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000717 X86VectorVTInfo< 8, EltVT64, VR512>,
718 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000719 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000720 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
721 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000722 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000723 X86VectorVTInfo< 8, EltVT32, VR256X>,
724 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000725 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 EVEX_V256, EVEX_CD8<32, CD8VT4>;
727 let Predicates = [HasVLX, HasDQI] in
728 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
729 X86VectorVTInfo< 4, EltVT64, VR256X>,
730 X86VectorVTInfo< 2, EltVT64, VR128X>,
731 vextract128_extract>,
732 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
733 let Predicates = [HasDQI] in {
734 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
735 X86VectorVTInfo< 8, EltVT64, VR512>,
736 X86VectorVTInfo< 2, EltVT64, VR128X>,
737 vextract128_extract>,
738 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
739 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
740 X86VectorVTInfo<16, EltVT32, VR512>,
741 X86VectorVTInfo< 8, EltVT32, VR256X>,
742 vextract256_extract>,
743 EVEX_V512, EVEX_CD8<32, CD8VT8>;
744 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000745}
746
Adam Nemet55536c62014-09-25 23:48:45 +0000747defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
748defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749
Igor Bregerdefab3c2015-10-08 12:55:01 +0000750// extract_subvector codegen patterns with the alternative types.
751// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
752defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756
757defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000758 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000759defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
761
762defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
763 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
764defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766
767// Codegen pattern with the alternative types extract VEC128 from VEC512
768defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772// Codegen pattern with the alternative types extract VEC256 from VEC512
773defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
774 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000778// A 128-bit subvector insert to the first 512-bit vector position
779// is a subregister copy that needs no instruction.
780def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
781 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
782 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
783 sub_ymm)>;
784def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
786 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
787 sub_ymm)>;
788def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
789 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
790 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
791 sub_ymm)>;
792def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
793 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
794 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
795 sub_ymm)>;
796
797def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
798 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
799def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
800 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
801def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
802 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
803def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
804 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregercbb95502015-10-18 09:56:39 +0000805def : Pat<(insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0)),
806 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
807def : Pat<(insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0)),
808 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809
810// vextractps - extract 32 bits from XMM
811def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000812 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000813 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
815 EVEX;
816
817def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000818 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000819 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000821 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822
823//===---------------------------------------------------------------------===//
824// AVX-512 BROADCAST
825//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000826
Igor Breger21296d22015-10-20 11:56:42 +0000827multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
828 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
829
830 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
831 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
832 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
833 T8PD, EVEX;
834 let mayLoad = 1 in
835 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
836 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
837 (DestInfo.VT (X86VBroadcast
838 (SrcInfo.ScalarLdFrag addr:$src)))>,
839 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000841
Igor Breger21296d22015-10-20 11:56:42 +0000842multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
843 AVX512VLVectorVTInfo _> {
844 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000845 EVEX_V512;
846
847 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000848 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
849 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850 }
851}
852
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000854 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
855 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000856 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000857 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
858 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000859 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860}
861
862let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000863 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
864 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000865}
866
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000868// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000869// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000870// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
871// representations of source
872multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
873 X86VectorVTInfo _, RegisterClass SrcRC_v,
874 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000875 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000876 (!cast<Instruction>(InstName##"r")
877 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
878
879 let AddedComplexity = 30 in {
880 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000881 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000882 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
883 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
884
885 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000886 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000887 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
888 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
889 }
890}
891
892defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
893 VR128X, FR32X>;
894defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
895 VR128X, FR64X>;
896
897let Predicates = [HasVLX] in {
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
899 v8f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
901 v4f32x_info, VR128X, FR32X>;
902 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
903 v4f64x_info, VR128X, FR64X>;
904}
905
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000909 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000914 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000915
Robert Khasanovcbc57032014-12-09 16:38:41 +0000916multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
917 RegisterClass SrcRC> {
918 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
919 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
920 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921}
922
Robert Khasanovcbc57032014-12-09 16:38:41 +0000923multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
924 RegisterClass SrcRC, Predicate prd> {
925 let Predicates = [prd] in
926 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
927 let Predicates = [prd, HasVLX] in {
928 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
929 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
930 }
931}
932
933defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
934 HasBWI>;
935defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
936 HasBWI>;
937defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
938 HasAVX512>;
939defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
940 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000941
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000943 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000944
945def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000946 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947
948def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952
Cameron McInally394d5572013-10-31 13:56:31 +0000953def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000955def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000956 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000957
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000958def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
959 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000960 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000961def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
962 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000964
Igor Breger21296d22015-10-20 11:56:42 +0000965// Provide aliases for broadcast from the same register class that
966// automatically does the extract.
967multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
968 X86VectorVTInfo SrcInfo> {
969 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
970 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
971 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
972}
973
974multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
975 AVX512VLVectorVTInfo _, Predicate prd> {
976 let Predicates = [prd] in {
977 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
978 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
979 EVEX_V512;
980 // Defined separately to avoid redefinition.
981 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
982 }
983 let Predicates = [prd, HasVLX] in {
984 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
985 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
986 EVEX_V256;
987 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
988 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000989 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990}
991
Igor Breger21296d22015-10-20 11:56:42 +0000992defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
993 avx512vl_i8_info, HasBWI>;
994defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
995 avx512vl_i16_info, HasBWI>;
996defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
997 avx512vl_i32_info, HasAVX512>;
998defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
999 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001000
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001001multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1002 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Adam Nemet73f72e12014-06-27 00:43:38 +00001003 let mayLoad = 1 in {
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001004 def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001005 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao66233b72015-08-06 09:06:20 +00001006 [(set _Dst.RC:$dst,
1007 (_Dst.VT (X86SubVBroadcast
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001008 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX;
1009 def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
1010 _Src.MemOp:$src),
Adam Nemet73f72e12014-06-27 00:43:38 +00001011 !strconcat(OpcodeStr,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001012 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
1013 []>, EVEX, EVEX_K;
1014 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
1015 _Src.MemOp:$src),
1016 !strconcat(OpcodeStr,
1017 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +00001018 []>, EVEX, EVEX_KZ;
1019 }
1020}
1021
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001022defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1023 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001024 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001025defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1026 v16f32_info, v4f32x_info>,
1027 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1028defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1029 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001030 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001031defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1032 v8f64_info, v4f64x_info>, VEX_W,
1033 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1034
1035let Predicates = [HasVLX] in {
1036defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1037 v8i32x_info, v4i32x_info>,
1038 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1039defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1040 v8f32x_info, v4f32x_info>,
1041 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1042}
1043let Predicates = [HasVLX, HasDQI] in {
1044defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1045 v4i64x_info, v2i64x_info>, VEX_W,
1046 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1047defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1048 v4f64x_info, v2f64x_info>, VEX_W,
1049 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1050}
1051let Predicates = [HasDQI] in {
1052defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1053 v8i64_info, v2i64x_info>, VEX_W,
1054 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1055defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1056 v16i32_info, v8i32x_info>,
1057 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1058defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1059 v8f64_info, v2f64x_info>, VEX_W,
1060 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1061defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1062 v16f32_info, v8f32x_info>,
1063 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1064}
Adam Nemet73f72e12014-06-27 00:43:38 +00001065
Igor Bregerfa798a92015-11-02 07:39:36 +00001066multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1067 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1068 SDNode OpNode = X86SubVBroadcast> {
1069
1070 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1071 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1072 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1073 T8PD, EVEX;
1074 let mayLoad = 1 in
1075 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1076 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1077 (_Dst.VT (OpNode
1078 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1079 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1080}
1081
1082multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1083 AVX512VLVectorVTInfo _> {
1084 let Predicates = [HasDQI] in
1085 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1086 EVEX_V512;
1087 let Predicates = [HasDQI, HasVLX] in
1088 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1089 EVEX_V256;
1090}
1091
1092multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1093 AVX512VLVectorVTInfo _> :
1094 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1095
1096 let Predicates = [HasDQI, HasVLX] in
1097 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1098 X86SubV32x2Broadcast>, EVEX_V128;
1099}
1100
1101defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1102 avx512vl_i32_info>;
1103defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1104 avx512vl_f32_info>;
1105
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001106def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001107 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001108def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1109 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1110
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001111def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001112 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001113def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1114 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001115
Quentin Colombet8761a8f2013-10-25 18:04:12 +00001116def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001117 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +00001118def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001119 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001120
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121// Provide fallback in case the load node that is used in the patterns above
1122// is used by additional users, which prevents the pattern selection.
1123def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001124 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001125def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001126 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127
1128
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001129//===----------------------------------------------------------------------===//
1130// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1131//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001132multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1133 X86VectorVTInfo _, RegisterClass KRC> {
1134 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001135 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001136 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137}
1138
Asaf Badouh0d957b82015-11-18 09:42:45 +00001139multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1140 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1141 let Predicates = [HasCDI] in
1142 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1143 let Predicates = [HasCDI, HasVLX] in {
1144 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1145 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1146 }
1147}
1148
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001149defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001150 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001151defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001152 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001153
1154//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001155// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001156multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001157 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001158let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001159 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001160 (ins _.RC:$src2, _.RC:$src3),
1161 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001162 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001163 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001164
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001165 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001166 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001167 (ins _.RC:$src2, _.MemOp:$src3),
1168 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001169 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001170 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1171 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001172 }
1173}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001174multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001175 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001176 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001177 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001178 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1179 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1180 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001181 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001182 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001183 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001184}
1185
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001186multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001187 AVX512VLVectorVTInfo VTInfo,
1188 AVX512VLVectorVTInfo ShuffleMask> {
1189 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1190 ShuffleMask.info512>,
1191 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1192 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001193 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001194 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1195 ShuffleMask.info128>,
1196 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1197 ShuffleMask.info128>, EVEX_V128;
1198 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1199 ShuffleMask.info256>,
1200 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1201 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001202 }
1203}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204
1205multiclass avx512_perm_i_sizes_w<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001206 AVX512VLVectorVTInfo VTInfo,
1207 AVX512VLVectorVTInfo Idx> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001208 let Predicates = [HasBWI] in
Craig Topperaad5f112015-11-30 00:13:24 +00001209 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1210 Idx.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001211 let Predicates = [HasBWI, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001212 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1213 Idx.info128>, EVEX_V128;
1214 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1215 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001216 }
1217}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001218
Craig Topperaad5f112015-11-30 00:13:24 +00001219defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1220 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1221defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1222 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1223defm VPERMI2W : avx512_perm_i_sizes_w<0x75, "vpermi2w",
1224 avx512vl_i16_info, avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
1225defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1226 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1227defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1228 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001229
Craig Topperaad5f112015-11-30 00:13:24 +00001230// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001232 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001233let Constraints = "$src1 = $dst" in {
1234 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1235 (ins IdxVT.RC:$src2, _.RC:$src3),
1236 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001237 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001238 AVX5128IBase;
1239
1240 let mayLoad = 1 in
1241 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1242 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1243 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001244 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001245 (bitconvert (_.LdFrag addr:$src3))))>,
1246 EVEX_4V, AVX5128IBase;
1247 }
1248}
1249multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001250 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001251 let mayLoad = 1, Constraints = "$src1 = $dst" in
1252 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1253 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1254 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1255 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001256 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1258 AVX5128IBase, EVEX_4V, EVEX_B;
1259}
1260
1261multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001262 AVX512VLVectorVTInfo VTInfo,
1263 AVX512VLVectorVTInfo ShuffleMask> {
1264 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001266 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001267 ShuffleMask.info512>, EVEX_V512;
1268 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001269 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001271 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001272 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001273 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001274 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001275 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1276 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001277 }
1278}
1279
1280multiclass avx512_perm_t_sizes_w<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001281 AVX512VLVectorVTInfo VTInfo,
1282 AVX512VLVectorVTInfo Idx> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 let Predicates = [HasBWI] in
Craig Toppera47576f2015-11-26 20:21:29 +00001284 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1285 Idx.info512>, EVEX_V512;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001286 let Predicates = [HasBWI, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001287 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1288 Idx.info128>, EVEX_V128;
1289 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1290 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001291 }
1292}
1293
Craig Toppera47576f2015-11-26 20:21:29 +00001294defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001296defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001297 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001298defm VPERMT2W : avx512_perm_t_sizes_w<0x7D, "vpermt2w",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001299 avx512vl_i16_info, avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001300defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001301 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001302defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001303 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001304
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001305//===----------------------------------------------------------------------===//
1306// AVX-512 - BLEND using mask
1307//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001308multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1309 let ExeDomain = _.ExeDomain in {
1310 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1311 (ins _.RC:$src1, _.RC:$src2),
1312 !strconcat(OpcodeStr,
1313 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1314 []>, EVEX_4V;
1315 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1316 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001317 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001318 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001319 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1320 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1321 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1322 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1323 !strconcat(OpcodeStr,
1324 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1325 []>, EVEX_4V, EVEX_KZ;
1326 let mayLoad = 1 in {
1327 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1328 (ins _.RC:$src1, _.MemOp:$src2),
1329 !strconcat(OpcodeStr,
1330 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1331 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1332 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1333 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001334 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001335 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001336 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1337 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1338 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1339 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1340 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1341 !strconcat(OpcodeStr,
1342 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1343 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1344 }
1345 }
1346}
1347multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1348
1349 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1350 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1351 !strconcat(OpcodeStr,
1352 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1353 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1354 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1355 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001356 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001357
1358 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1359 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1360 !strconcat(OpcodeStr,
1361 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1362 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001363 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365}
1366
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001367multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1368 AVX512VLVectorVTInfo VTInfo> {
1369 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1370 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372 let Predicates = [HasVLX] in {
1373 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1374 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1375 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1376 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1377 }
1378}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001379
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001380multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1381 AVX512VLVectorVTInfo VTInfo> {
1382 let Predicates = [HasBWI] in
1383 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001384
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001385 let Predicates = [HasBWI, HasVLX] in {
1386 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1387 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1388 }
1389}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001391
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001392defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1393defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1394defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1395defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1396defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1397defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001398
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001400let Predicates = [HasAVX512] in {
1401def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1402 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001403 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001404 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001405 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1406 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1407
1408def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1409 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001410 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001411 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001412 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1413 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1414}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001415//===----------------------------------------------------------------------===//
1416// Compare Instructions
1417//===----------------------------------------------------------------------===//
1418
1419// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001420
1421multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1422
1423 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1424 (outs _.KRC:$dst),
1425 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1426 "vcmp${cc}"#_.Suffix,
1427 "$src2, $src1", "$src1, $src2",
1428 (OpNode (_.VT _.RC:$src1),
1429 (_.VT _.RC:$src2),
1430 imm:$cc)>, EVEX_4V;
1431 let mayLoad = 1 in
1432 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1433 (outs _.KRC:$dst),
1434 (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1435 "vcmp${cc}"#_.Suffix,
1436 "$src2, $src1", "$src1, $src2",
1437 (OpNode (_.VT _.RC:$src1),
1438 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1439 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1440
1441 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1442 (outs _.KRC:$dst),
1443 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1444 "vcmp${cc}"#_.Suffix,
1445 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1446 (OpNodeRnd (_.VT _.RC:$src1),
1447 (_.VT _.RC:$src2),
1448 imm:$cc,
1449 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1450 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001451 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001452 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1453 (outs VK1:$dst),
1454 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1455 "vcmp"#_.Suffix,
1456 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1457 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1458 (outs _.KRC:$dst),
1459 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1460 "vcmp"#_.Suffix,
1461 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1462 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1463
1464 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1465 (outs _.KRC:$dst),
1466 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1467 "vcmp"#_.Suffix,
1468 "$cc,{sae}, $src2, $src1","$src1, $src2,{sae}, $cc">,
1469 EVEX_4V, EVEX_B;
1470 }// let isAsmParserOnly = 1, hasSideEffects = 0
1471
1472 let isCodeGenOnly = 1 in {
1473 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1474 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1475 !strconcat("vcmp${cc}", _.Suffix,
1476 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1477 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1478 _.FRC:$src2,
1479 imm:$cc))],
1480 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001481 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001482 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1483 (outs _.KRC:$dst),
1484 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1485 !strconcat("vcmp${cc}", _.Suffix,
1486 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1487 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1488 (_.ScalarLdFrag addr:$src2),
1489 imm:$cc))],
1490 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001491 }
1492}
1493
1494let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001495 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1496 AVX512XSIi8Base;
1497 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1498 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001499}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001501multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1502 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001503 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001504 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1505 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1506 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001507 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001508 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001509 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001510 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1511 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1512 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1513 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001514 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001515 def rrk : AVX512BI<opc, MRMSrcReg,
1516 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1517 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1518 "$dst {${mask}}, $src1, $src2}"),
1519 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1520 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1521 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1522 let mayLoad = 1 in
1523 def rmk : AVX512BI<opc, MRMSrcMem,
1524 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1525 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1526 "$dst {${mask}}, $src1, $src2}"),
1527 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1528 (OpNode (_.VT _.RC:$src1),
1529 (_.VT (bitconvert
1530 (_.LdFrag addr:$src2))))))],
1531 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532}
1533
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001534multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001535 X86VectorVTInfo _> :
1536 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001537 let mayLoad = 1 in {
1538 def rmb : AVX512BI<opc, MRMSrcMem,
1539 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1540 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1541 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1542 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1543 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1544 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1545 def rmbk : AVX512BI<opc, MRMSrcMem,
1546 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1547 _.ScalarMemOp:$src2),
1548 !strconcat(OpcodeStr,
1549 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1550 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1551 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1552 (OpNode (_.VT _.RC:$src1),
1553 (X86VBroadcast
1554 (_.ScalarLdFrag addr:$src2)))))],
1555 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1556 }
1557}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001558
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001559multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1560 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1561 let Predicates = [prd] in
1562 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1563 EVEX_V512;
1564
1565 let Predicates = [prd, HasVLX] in {
1566 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1567 EVEX_V256;
1568 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1569 EVEX_V128;
1570 }
1571}
1572
1573multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1574 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1575 Predicate prd> {
1576 let Predicates = [prd] in
1577 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1578 EVEX_V512;
1579
1580 let Predicates = [prd, HasVLX] in {
1581 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1582 EVEX_V256;
1583 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1584 EVEX_V128;
1585 }
1586}
1587
1588defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1589 avx512vl_i8_info, HasBWI>,
1590 EVEX_CD8<8, CD8VF>;
1591
1592defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1593 avx512vl_i16_info, HasBWI>,
1594 EVEX_CD8<16, CD8VF>;
1595
Robert Khasanovf70f7982014-09-18 14:06:55 +00001596defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001597 avx512vl_i32_info, HasAVX512>,
1598 EVEX_CD8<32, CD8VF>;
1599
Robert Khasanovf70f7982014-09-18 14:06:55 +00001600defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 avx512vl_i64_info, HasAVX512>,
1602 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1603
1604defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1605 avx512vl_i8_info, HasBWI>,
1606 EVEX_CD8<8, CD8VF>;
1607
1608defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1609 avx512vl_i16_info, HasBWI>,
1610 EVEX_CD8<16, CD8VF>;
1611
Robert Khasanovf70f7982014-09-18 14:06:55 +00001612defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001613 avx512vl_i32_info, HasAVX512>,
1614 EVEX_CD8<32, CD8VF>;
1615
Robert Khasanovf70f7982014-09-18 14:06:55 +00001616defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001617 avx512vl_i64_info, HasAVX512>,
1618 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619
1620def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001621 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001622 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1623 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1624
1625def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001626 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1628 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1629
Robert Khasanov29e3b962014-08-27 09:34:37 +00001630multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1631 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001636 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1637 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001638 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001639 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001640 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001641 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001642 !strconcat("vpcmp${cc}", Suffix,
1643 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001644 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1645 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001646 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001647 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1648 def rrik : AVX512AIi8<opc, MRMSrcReg,
1649 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001650 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001651 !strconcat("vpcmp${cc}", Suffix,
1652 "\t{$src2, $src1, $dst {${mask}}|",
1653 "$dst {${mask}}, $src1, $src2}"),
1654 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1655 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001656 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1658 let mayLoad = 1 in
1659 def rmik : AVX512AIi8<opc, MRMSrcMem,
1660 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001661 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001662 !strconcat("vpcmp${cc}", Suffix,
1663 "\t{$src2, $src1, $dst {${mask}}|",
1664 "$dst {${mask}}, $src1, $src2}"),
1665 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1666 (OpNode (_.VT _.RC:$src1),
1667 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001668 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001669 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001672 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001673 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001674 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1676 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001677 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001678 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001679 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001680 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001681 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1682 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001683 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001686 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001687 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001688 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, $src2, $cc}"),
1690 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001691 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001692 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1693 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001694 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001695 !strconcat("vpcmp", Suffix,
1696 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1697 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001698 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699 }
1700}
1701
Robert Khasanov29e3b962014-08-27 09:34:37 +00001702multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001703 X86VectorVTInfo _> :
1704 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001705 def rmib : AVX512AIi8<opc, MRMSrcMem,
1706 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001707 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001708 !strconcat("vpcmp${cc}", Suffix,
1709 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1710 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1711 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1712 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001713 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001714 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1715 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1716 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001717 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001718 !strconcat("vpcmp${cc}", Suffix,
1719 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1720 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1721 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1722 (OpNode (_.VT _.RC:$src1),
1723 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001724 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001725 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726
Robert Khasanov29e3b962014-08-27 09:34:37 +00001727 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001728 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001729 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1730 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001731 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001732 !strconcat("vpcmp", Suffix,
1733 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1734 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1735 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1736 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1737 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001738 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001739 !strconcat("vpcmp", Suffix,
1740 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1741 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1742 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1743 }
1744}
1745
1746multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1747 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1748 let Predicates = [prd] in
1749 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1750
1751 let Predicates = [prd, HasVLX] in {
1752 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1753 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1754 }
1755}
1756
1757multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1758 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1759 let Predicates = [prd] in
1760 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1761 EVEX_V512;
1762
1763 let Predicates = [prd, HasVLX] in {
1764 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1765 EVEX_V256;
1766 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1767 EVEX_V128;
1768 }
1769}
1770
1771defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1772 HasBWI>, EVEX_CD8<8, CD8VF>;
1773defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1774 HasBWI>, EVEX_CD8<8, CD8VF>;
1775
1776defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1777 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1778defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1779 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1780
Robert Khasanovf70f7982014-09-18 14:06:55 +00001781defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001782 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001783defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001784 HasAVX512>, EVEX_CD8<32, CD8VF>;
1785
Robert Khasanovf70f7982014-09-18 14:06:55 +00001786defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001787 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001788defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001789 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001791multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001793 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1794 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1795 "vcmp${cc}"#_.Suffix,
1796 "$src2, $src1", "$src1, $src2",
1797 (X86cmpm (_.VT _.RC:$src1),
1798 (_.VT _.RC:$src2),
1799 imm:$cc)>;
1800
1801 let mayLoad = 1 in {
1802 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1803 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1804 "vcmp${cc}"#_.Suffix,
1805 "$src2, $src1", "$src1, $src2",
1806 (X86cmpm (_.VT _.RC:$src1),
1807 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1808 imm:$cc)>;
1809
1810 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1811 (outs _.KRC:$dst),
1812 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1813 "vcmp${cc}"#_.Suffix,
1814 "${src2}"##_.BroadcastStr##", $src1",
1815 "$src1, ${src2}"##_.BroadcastStr,
1816 (X86cmpm (_.VT _.RC:$src1),
1817 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1818 imm:$cc)>,EVEX_B;
1819 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001820 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001821 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001822 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1823 (outs _.KRC:$dst),
1824 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1825 "vcmp"#_.Suffix,
1826 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1827
1828 let mayLoad = 1 in {
1829 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1830 (outs _.KRC:$dst),
1831 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1832 "vcmp"#_.Suffix,
1833 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1834
1835 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1836 (outs _.KRC:$dst),
1837 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1838 "vcmp"#_.Suffix,
1839 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1840 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1841 }
1842 }
1843}
1844
1845multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1846 // comparison code form (VCMP[EQ/LT/LE/...]
1847 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1848 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1849 "vcmp${cc}"#_.Suffix,
1850 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1851 (X86cmpmRnd (_.VT _.RC:$src1),
1852 (_.VT _.RC:$src2),
1853 imm:$cc,
1854 (i32 FROUND_NO_EXC))>, EVEX_B;
1855
1856 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1857 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1858 (outs _.KRC:$dst),
1859 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1860 "vcmp"#_.Suffix,
1861 "$cc,{sae}, $src2, $src1",
1862 "$src1, $src2,{sae}, $cc">, EVEX_B;
1863 }
1864}
1865
1866multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1867 let Predicates = [HasAVX512] in {
1868 defm Z : avx512_vcmp_common<_.info512>,
1869 avx512_vcmp_sae<_.info512>, EVEX_V512;
1870
1871 }
1872 let Predicates = [HasAVX512,HasVLX] in {
1873 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1874 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001875 }
1876}
1877
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001878defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1879 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1880defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1881 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882
1883def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1884 (COPY_TO_REGCLASS (VCMPPSZrri
1885 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1886 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1887 imm:$cc), VK8)>;
1888def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1889 (COPY_TO_REGCLASS (VPCMPDZrri
1890 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1891 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1892 imm:$cc), VK8)>;
1893def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1894 (COPY_TO_REGCLASS (VPCMPUDZrri
1895 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1896 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1897 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001898
Asaf Badouh572bbce2015-09-20 08:46:07 +00001899// ----------------------------------------------------------------
1900// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001901//handle fpclass instruction mask = op(reg_scalar,imm)
1902// op(mem_scalar,imm)
1903multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1904 X86VectorVTInfo _, Predicate prd> {
1905 let Predicates = [prd] in {
1906 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1907 (ins _.RC:$src1, i32u8imm:$src2),
1908 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst | $dst, $src1, $src2}",
1909 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1910 (i32 imm:$src2)))], NoItinerary>;
1911 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1912 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1913 OpcodeStr##_.Suffix#
1914 "\t{$src2, $src1, $dst {${mask}} | $dst {${mask}}, $src1, $src2}",
1915 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1916 (OpNode (_.VT _.RC:$src1),
1917 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1918 let mayLoad = 1, AddedComplexity = 20 in {
1919 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1920 (ins _.MemOp:$src1, i32u8imm:$src2),
1921 OpcodeStr##_.Suffix##
1922 "\t{$src2, $src1, $dst | $dst, $src1, $src2}",
1923 [(set _.KRC:$dst,
1924 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1925 (i32 imm:$src2)))], NoItinerary>;
1926 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1927 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1928 OpcodeStr##_.Suffix##
1929 "\t{$src2, $src1, $dst {${mask}} | $dst {${mask}}, $src1, $src2}",
1930 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1931 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1932 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1933 }
1934 }
1935}
1936
Asaf Badouh572bbce2015-09-20 08:46:07 +00001937//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1938// fpclass(reg_vec, mem_vec, imm)
1939// fpclass(reg_vec, broadcast(eltVt), imm)
1940multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1941 X86VectorVTInfo _, string mem, string broadcast>{
1942 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1943 (ins _.RC:$src1, i32u8imm:$src2),
1944 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst | $dst, $src1, $src2}",
1945 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1946 (i32 imm:$src2)))], NoItinerary>;
1947 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1948 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1949 OpcodeStr##_.Suffix#
1950 "\t{$src2, $src1, $dst {${mask}}| $dst {${mask}}, $src1, $src2}",
1951 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1952 (OpNode (_.VT _.RC:$src1),
1953 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1954 let mayLoad = 1 in {
1955 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1956 (ins _.MemOp:$src1, i32u8imm:$src2),
1957 OpcodeStr##_.Suffix##mem#
1958 "\t{$src2, $src1, $dst | $dst, $src1, $src2}",
1959 [(set _.KRC:$dst,(OpNode
1960 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1961 (i32 imm:$src2)))], NoItinerary>;
1962 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1963 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1964 OpcodeStr##_.Suffix##mem#
1965 "\t{$src2, $src1, $dst {${mask}} | $dst {${mask}}, $src1, $src2}",
1966 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1967 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1968 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1969 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1970 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1971 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1972 _.BroadcastStr##", $dst | $dst, ${src1}"
1973 ##_.BroadcastStr##", $src2}",
1974 [(set _.KRC:$dst,(OpNode
1975 (_.VT (X86VBroadcast
1976 (_.ScalarLdFrag addr:$src1))),
1977 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1978 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1979 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1980 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1981 _.BroadcastStr##", $dst {${mask}} | $dst {${mask}}, ${src1}"##
1982 _.BroadcastStr##", $src2}",
1983 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1984 (_.VT (X86VBroadcast
1985 (_.ScalarLdFrag addr:$src1))),
1986 (i32 imm:$src2))))], NoItinerary>,
1987 EVEX_B, EVEX_K;
1988 }
1989}
1990
Asaf Badouh572bbce2015-09-20 08:46:07 +00001991multiclass avx512_vector_fpclass_all<string OpcodeStr,
1992 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1993 string broadcast>{
1994 let Predicates = [prd] in {
1995 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1996 broadcast>, EVEX_V512;
1997 }
1998 let Predicates = [prd, HasVLX] in {
1999 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2000 broadcast>, EVEX_V128;
2001 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2002 broadcast>, EVEX_V256;
2003 }
2004}
2005
2006multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002007 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002008 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002009 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002010 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002011 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2012 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2013 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2014 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2015 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002016}
2017
Asaf Badouh696e8e02015-10-18 11:04:38 +00002018defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2019 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002020
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002021//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002022// Mask register copy, including
2023// - copy between mask registers
2024// - load/store mask registers
2025// - copy from GPR to mask register and vice versa
2026//
2027multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2028 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002029 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002030 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002032 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 let mayLoad = 1 in
2034 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002035 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002036 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002037 let mayStore = 1 in
2038 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002039 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2040 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002041 }
2042}
2043
2044multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2045 string OpcodeStr,
2046 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002047 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002048 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002049 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002050 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002051 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052 }
2053}
2054
Robert Khasanov74acbb72014-07-23 14:49:42 +00002055let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002056 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002057 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2058 VEX, PD;
2059
2060let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002061 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002062 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002063 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002064
2065let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002066 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2067 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002068 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2069 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070}
2071
Robert Khasanov74acbb72014-07-23 14:49:42 +00002072let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002073 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2074 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002075 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2076 VEX, XD, VEX_W;
2077}
2078
2079// GR from/to mask register
2080let Predicates = [HasDQI] in {
2081 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2082 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2083 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2084 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2085}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002086let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002087 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2088 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2089 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2090 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002091}
2092let Predicates = [HasBWI] in {
2093 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2094 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2095}
2096let Predicates = [HasBWI] in {
2097 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2098 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2099}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100
Robert Khasanov74acbb72014-07-23 14:49:42 +00002101// Load/store kreg
2102let Predicates = [HasDQI] in {
2103 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2104 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002105 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2106 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002107
2108 def : Pat<(store VK4:$src, addr:$dst),
2109 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2110 def : Pat<(store VK2:$src, addr:$dst),
2111 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002112}
2113let Predicates = [HasAVX512, NoDQI] in {
2114 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2115 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2116 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2117 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002118}
2119let Predicates = [HasAVX512] in {
2120 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002122 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002123 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2124 (MOV8rm addr:$src), sub_8bit)),
2125 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002126 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2127 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002128}
2129let Predicates = [HasBWI] in {
2130 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2131 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002132 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2133 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002134}
2135let Predicates = [HasBWI] in {
2136 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2137 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002138 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2139 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002140}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002141
Robert Khasanov74acbb72014-07-23 14:49:42 +00002142let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002143 def : Pat<(i1 (trunc (i64 GR64:$src))),
2144 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2145 (i32 1))), VK1)>;
2146
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002147 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002148 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002149
2150 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002151 (COPY_TO_REGCLASS
2152 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2153 VK1)>;
2154 def : Pat<(i1 (trunc (i16 GR16:$src))),
2155 (COPY_TO_REGCLASS
2156 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2157 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002158
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002159 def : Pat<(i32 (zext VK1:$src)),
2160 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002161 def : Pat<(i32 (anyext VK1:$src)),
2162 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002163
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002164 def : Pat<(i8 (zext VK1:$src)),
2165 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002166 (AND32ri (KMOVWrk
2167 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002168 def : Pat<(i8 (anyext VK1:$src)),
2169 (EXTRACT_SUBREG
2170 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2171
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002172 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002173 (AND64ri8 (SUBREG_TO_REG (i64 0),
2174 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002175 def : Pat<(i16 (zext VK1:$src)),
2176 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002177 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2178 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002179 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2180 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2181 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2182 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002183}
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184let Predicates = [HasBWI] in {
2185 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2186 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2187 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2188 (COPY_TO_REGCLASS VK1:$src, VK64)>;
2189}
2190
2191
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002193let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002194 // GR from/to 8-bit mask without native support
2195 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2196 (COPY_TO_REGCLASS
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002197 (KMOVWkr (MOVZX32rr8 GR8 :$src)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2199 (EXTRACT_SUBREG
2200 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2201 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002202}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002203
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002204let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002205 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002206 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002207 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002208 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002209}
2210let Predicates = [HasBWI] in {
2211 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2212 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2213 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2214 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215}
2216
2217// Mask unary operation
2218// - KNOT
2219multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002220 RegisterClass KRC, SDPatternOperator OpNode,
2221 Predicate prd> {
2222 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002225 [(set KRC:$dst, (OpNode KRC:$src))]>;
2226}
2227
Robert Khasanov74acbb72014-07-23 14:49:42 +00002228multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2229 SDPatternOperator OpNode> {
2230 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2231 HasDQI>, VEX, PD;
2232 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2233 HasAVX512>, VEX, PS;
2234 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2235 HasBWI>, VEX, PD, VEX_W;
2236 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2237 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238}
2239
Robert Khasanov74acbb72014-07-23 14:49:42 +00002240defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002241
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002242multiclass avx512_mask_unop_int<string IntName, string InstName> {
2243 let Predicates = [HasAVX512] in
2244 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2245 (i16 GR16:$src)),
2246 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2247 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2248}
2249defm : avx512_mask_unop_int<"knot", "KNOT">;
2250
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251let Predicates = [HasDQI] in
2252def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2253let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002254def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255let Predicates = [HasBWI] in
2256def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2257let Predicates = [HasBWI] in
2258def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2259
2260// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002261let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2263 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002264def : Pat<(not VK8:$src),
2265 (COPY_TO_REGCLASS
2266 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002267}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002268def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2269 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2270def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2271 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272
2273// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002274// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002276 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002277 Predicate prd, bit IsCommutable> {
2278 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2280 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002281 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2283}
2284
Robert Khasanov595683d2014-07-28 13:46:45 +00002285multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002286 SDPatternOperator OpNode, bit IsCommutable,
2287 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002288 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002290 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002291 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002292 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002293 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002294 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002295 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296}
2297
2298def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2299def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2300
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002301defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2302defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2303defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2304defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2305defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002306defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002307
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308multiclass avx512_mask_binop_int<string IntName, string InstName> {
2309 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002310 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2311 (i16 GR16:$src1), (i16 GR16:$src2)),
2312 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2313 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2314 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315}
2316
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317defm : avx512_mask_binop_int<"kand", "KAND">;
2318defm : avx512_mask_binop_int<"kandn", "KANDN">;
2319defm : avx512_mask_binop_int<"kor", "KOR">;
2320defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2321defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002324 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2325 // for the DQI set, this type is legal and KxxxB instruction is used
2326 let Predicates = [NoDQI] in
2327 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2328 (COPY_TO_REGCLASS
2329 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2330 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2331
2332 // All types smaller than 8 bits require conversion anyway
2333 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2334 (COPY_TO_REGCLASS (Inst
2335 (COPY_TO_REGCLASS VK1:$src1, VK16),
2336 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2337 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2338 (COPY_TO_REGCLASS (Inst
2339 (COPY_TO_REGCLASS VK2:$src1, VK16),
2340 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2341 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2342 (COPY_TO_REGCLASS (Inst
2343 (COPY_TO_REGCLASS VK4:$src1, VK16),
2344 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002345}
2346
2347defm : avx512_binop_pat<and, KANDWrr>;
2348defm : avx512_binop_pat<andn, KANDNWrr>;
2349defm : avx512_binop_pat<or, KORWrr>;
2350defm : avx512_binop_pat<xnor, KXNORWrr>;
2351defm : avx512_binop_pat<xor, KXORWrr>;
2352
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002353def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2354 (KXNORWrr VK16:$src1, VK16:$src2)>;
2355def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002356 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002357def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002358 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002359def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002360 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002361
2362let Predicates = [NoDQI] in
2363def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2364 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2365 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2366
2367def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2368 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2369 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2370
2371def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2372 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2373 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2374
2375def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2376 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2377 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2378
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002380multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2381 RegisterClass KRCSrc, Predicate prd> {
2382 let Predicates = [prd] in {
2383 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2384 (ins KRC:$src1, KRC:$src2),
2385 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2386 VEX_4V, VEX_L;
2387
2388 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2389 (!cast<Instruction>(NAME##rr)
2390 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2391 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2392 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393}
2394
Igor Bregera54a1a82015-09-08 13:10:00 +00002395defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2396defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2397defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398
2399multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2400 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002401 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2402 (i16 GR16:$src1), (i16 GR16:$src2)),
2403 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2404 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2405 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002407defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409// Mask bit testing
2410multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002411 SDNode OpNode, Predicate prd> {
2412 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002414 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2416}
2417
Igor Breger5ea0a6812015-08-31 13:30:19 +00002418multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2419 Predicate prdW = HasAVX512> {
2420 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2421 VEX, PD;
2422 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2423 VEX, PS;
2424 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2425 VEX, PS, VEX_W;
2426 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2427 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428}
2429
2430defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002431defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433// Mask shift
2434multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2435 SDNode OpNode> {
2436 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002437 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002439 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2441}
2442
2443multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2444 SDNode OpNode> {
2445 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002446 VEX, TAPD, VEX_W;
2447 let Predicates = [HasDQI] in
2448 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2449 VEX, TAPD;
2450 let Predicates = [HasBWI] in {
2451 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2452 VEX, TAPD, VEX_W;
2453 let Predicates = [HasDQI] in
2454 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2455 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002456 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457}
2458
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002459defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2460defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461
2462// Mask setting all 0s or 1s
2463multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2464 let Predicates = [HasAVX512] in
2465 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2466 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2467 [(set KRC:$dst, (VT Val))]>;
2468}
2469
2470multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002471 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002472 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002473 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2474 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475}
2476
2477defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2478defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2479
2480// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2481let Predicates = [HasAVX512] in {
2482 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2483 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002484 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2485 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002486 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002487 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2488 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489}
2490def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2491 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2492
2493def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2494 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2495
2496def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2497 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2498
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002499def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2500 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2501
2502def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2503 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2504
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002505def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2506 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2507def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2508 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2509
2510def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2511 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2512
2513def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2514 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2515def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2516 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2517
2518def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2519 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2520def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2521 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2522def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2523 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2524def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2525 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2526
2527def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2528 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2529def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2530 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2531def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2532 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2533def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2534 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2535def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2536 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2537
Robert Khasanov5aa44452014-09-30 11:41:54 +00002538
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002539def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002540 (v8i1 (COPY_TO_REGCLASS
2541 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2542 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002543
2544def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002545 (v8i1 (COPY_TO_REGCLASS
2546 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2547 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002548
2549def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2550 (v4i1 (COPY_TO_REGCLASS
2551 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2552 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2553
2554def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2555 (v4i1 (COPY_TO_REGCLASS
2556 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2557 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2558
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559//===----------------------------------------------------------------------===//
2560// AVX-512 - Aligned and unaligned load and store
2561//
2562
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002563
2564multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002565 PatFrag ld_frag, PatFrag mload,
2566 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002567 let hasSideEffects = 0 in {
2568 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002569 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002570 _.ExeDomain>, EVEX;
2571 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2572 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002573 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002574 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2575 EVEX, EVEX_KZ;
2576
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002577 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2578 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002579 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002580 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002581 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2582 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002583
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002584 let Constraints = "$src0 = $dst" in {
2585 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2586 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2587 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2588 "${dst} {${mask}}, $src1}"),
2589 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2590 (_.VT _.RC:$src1),
2591 (_.VT _.RC:$src0))))], _.ExeDomain>,
2592 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002593 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002594 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2595 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002596 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2597 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002598 [(set _.RC:$dst, (_.VT
2599 (vselect _.KRCWM:$mask,
2600 (_.VT (bitconvert (ld_frag addr:$src1))),
2601 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002602 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002603 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002604 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2605 (ins _.KRCWM:$mask, _.MemOp:$src),
2606 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2607 "${dst} {${mask}} {z}, $src}",
2608 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2609 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2610 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002611 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002612 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2613 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2614
2615 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2616 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2617
2618 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2619 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2620 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002621}
2622
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002623multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2624 AVX512VLVectorVTInfo _,
2625 Predicate prd,
2626 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002627 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002628 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002629 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002630
2631 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002632 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002633 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002634 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002635 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002636 }
2637}
2638
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2640 AVX512VLVectorVTInfo _,
2641 Predicate prd,
2642 bit IsReMaterializable = 1> {
2643 let Predicates = [prd] in
2644 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002645 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 let Predicates = [prd, HasVLX] in {
2648 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002649 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002651 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 }
2653}
2654
2655multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002656 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002657
2658 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2659 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2660 [], _.ExeDomain>, EVEX;
2661 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2662 (ins _.KRCWM:$mask, _.RC:$src),
2663 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2664 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002666 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002668 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 "${dst} {${mask}} {z}, $src}",
2670 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002671
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002672 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002674 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002675 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002676 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2678 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2679 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002680 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002681
2682 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2683 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2684 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002685}
2686
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002687
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002688multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2689 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002690 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002691 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2692 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002693
2694 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002695 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2696 masked_store_unaligned>, EVEX_V256;
2697 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2698 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002699 }
2700}
2701
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2703 AVX512VLVectorVTInfo _, Predicate prd> {
2704 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002705 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2706 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707
2708 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002709 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2710 masked_store_aligned256>, EVEX_V256;
2711 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2712 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713 }
2714}
2715
2716defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2717 HasAVX512>,
2718 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2719 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2720
2721defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2722 HasAVX512>,
2723 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2724 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2725
2726defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2727 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002728 PS, EVEX_CD8<32, CD8VF>;
2729
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2731 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2732 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002733
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002734def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002735 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002736 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002737
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002738def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2739 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2740 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002741
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002742def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2743 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2744 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2745
2746def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2747 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2748 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2749
2750def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2751 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2752 (VMOVAPDZrm addr:$ptr)>;
2753
2754def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2755 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2756 (VMOVAPSZrm addr:$ptr)>;
2757
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002758def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2759 GR16:$mask),
2760 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2761 VR512:$src)>;
2762def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2763 GR8:$mask),
2764 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2765 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002766
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002767def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2768 GR16:$mask),
2769 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2770 VR512:$src)>;
2771def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2772 GR8:$mask),
2773 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2774 VR512:$src)>;
2775
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002776let Predicates = [HasAVX512, NoVLX] in {
Igor Breger074a64e2015-07-24 17:24:15 +00002777def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002778 (VMOVUPSZmrk addr:$ptr,
2779 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2780 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2781
2782def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
Michael Liao66233b72015-08-06 09:06:20 +00002783 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002784 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2785
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002786def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2787 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2788 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2789 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002790}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002791
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002792defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2793 HasAVX512>,
2794 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2795 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002796
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002797defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2798 HasAVX512>,
2799 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2800 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002802defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2803 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002804 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2805
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2807 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002808 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2809
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2811 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2813
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002814defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2815 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002816 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002817
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002818def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2819 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002820 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002821
2822def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002823 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2824 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002825
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002826def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002827 GR16:$mask),
2828 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002829 VR512:$src)>;
2830def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002831 GR8:$mask),
2832 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002833 VR512:$src)>;
2834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002836def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002837 (bc_v8i64 (v16i32 immAllZerosV)))),
2838 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002839
2840def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002841 (v8i64 VR512:$src))),
2842 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002843 VK8), VR512:$src)>;
2844
2845def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2846 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002847 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002848
2849def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002850 (v16i32 VR512:$src))),
2851 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002853// NoVLX patterns
2854let Predicates = [HasAVX512, NoVLX] in {
Igor Breger074a64e2015-07-24 17:24:15 +00002855def: Pat<(X86mstore addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002856 (VMOVDQU32Zmrk addr:$ptr,
2857 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2858 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2859
2860def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
Michael Liao66233b72015-08-06 09:06:20 +00002861 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002862 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002863}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002864
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002865// Move Int Doubleword to Packed Double Int
2866//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002867def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002868 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 [(set VR128X:$dst,
2870 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2871 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002872def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002873 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874 [(set VR128X:$dst,
2875 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2876 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002877def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002878 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002879 [(set VR128X:$dst,
2880 (v2i64 (scalar_to_vector GR64:$src)))],
2881 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002882let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002883def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002884 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885 [(set FR64:$dst, (bitconvert GR64:$src))],
2886 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002887def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002888 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889 [(set GR64:$dst, (bitconvert FR64:$src))],
2890 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002891}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002892def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002893 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2895 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2896 EVEX_CD8<64, CD8VT1>;
2897
2898// Move Int Doubleword to Single Scalar
2899//
Craig Topper88adf2a2013-10-12 05:41:08 +00002900let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002901def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002902 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903 [(set FR32X:$dst, (bitconvert GR32:$src))],
2904 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2905
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002906def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002907 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2909 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002910}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002912// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002914def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002915 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002916 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2917 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2918 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002919def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002920 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002921 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002922 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2923 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2924 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2925
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002926// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002927//
2928def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002929 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2931 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002932 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002933 Requires<[HasAVX512, In64BitMode]>;
2934
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002935def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002936 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002937 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002938 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2939 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002940 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002941 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2942
Igor Bregere293e832015-11-29 07:41:26 +00002943def VMOV64toPQIZrr_REV : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2944 (ins VR128X:$src),
2945 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
2946 EVEX, VEX_W, VEX_LIG;
2947
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948// Move Scalar Single to Double Int
2949//
Craig Topper88adf2a2013-10-12 05:41:08 +00002950let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002951def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002953 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002954 [(set GR32:$dst, (bitconvert FR32X:$src))],
2955 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002956def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002958 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2960 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002961}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002962
2963// Move Quadword Int to Packed Quadword Int
2964//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002965def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002966 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002967 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968 [(set VR128X:$dst,
2969 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2970 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2971
2972//===----------------------------------------------------------------------===//
2973// AVX-512 MOVSS, MOVSD
2974//===----------------------------------------------------------------------===//
2975
Michael Liao5bf95782014-12-04 05:20:33 +00002976multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977 SDNode OpNode, ValueType vt,
2978 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002979 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002980 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002981 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2983 (scalar_to_vector RC:$src2))))],
2984 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002985 let Constraints = "$src1 = $dst" in
2986 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2987 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2988 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002989 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002990 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002991 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002992 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002993 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2994 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002995 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002997 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002998 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2999 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003000 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003001 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003002 [], IIC_SSE_MOV_S_MR>,
3003 EVEX, VEX_LIG, EVEX_K;
3004 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003005 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003006}
3007
3008let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00003009defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
3011
3012let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00003013defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3015
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003016def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
3017 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3018 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
3019
3020def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
3021 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3022 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003023
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003024def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3025 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3026 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3027
Igor Breger4424aaa2015-11-19 07:58:33 +00003028defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3029 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3030 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3031 XS, EVEX_4V, VEX_LIG;
3032
3033defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3034 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3035 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3036 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037
3038let Predicates = [HasAVX512] in {
3039 let AddedComplexity = 15 in {
3040 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3041 // MOVS{S,D} to the lower bits.
3042 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3043 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3044 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3045 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3046 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3047 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3048 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3049 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3050
3051 // Move low f32 and clear high bits.
3052 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3053 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003054 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3056 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3057 (SUBREG_TO_REG (i32 0),
3058 (VMOVSSZrr (v4i32 (V_SET0)),
3059 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3060 }
3061
3062 let AddedComplexity = 20 in {
3063 // MOVSSrm zeros the high parts of the register; represent this
3064 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3065 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3066 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3067 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3068 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3069 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3070 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3071
3072 // MOVSDrm zeros the high parts of the register; represent this
3073 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3074 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3075 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3076 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3077 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3078 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3079 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3080 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3081 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3082 def : Pat<(v2f64 (X86vzload addr:$src)),
3083 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3084
3085 // Represent the same patterns above but in the form they appear for
3086 // 256-bit types
3087 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3088 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003089 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3091 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3092 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3093 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3094 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3095 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
3096 }
3097 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3098 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3099 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3100 FR32X:$src)), sub_xmm)>;
3101 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3102 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3103 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3104 FR64X:$src)), sub_xmm)>;
3105 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3106 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003107 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108
3109 // Move low f64 and clear high bits.
3110 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3111 (SUBREG_TO_REG (i32 0),
3112 (VMOVSDZrr (v2f64 (V_SET0)),
3113 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3114
3115 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3116 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3117 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3118
3119 // Extract and store.
3120 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
3121 addr:$dst),
3122 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
3123 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
3124 addr:$dst),
3125 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3126
3127 // Shuffle with VMOVSS
3128 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3129 (VMOVSSZrr (v4i32 VR128X:$src1),
3130 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3131 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3132 (VMOVSSZrr (v4f32 VR128X:$src1),
3133 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3134
3135 // 256-bit variants
3136 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3137 (SUBREG_TO_REG (i32 0),
3138 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3139 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3140 sub_xmm)>;
3141 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3142 (SUBREG_TO_REG (i32 0),
3143 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3144 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3145 sub_xmm)>;
3146
3147 // Shuffle with VMOVSD
3148 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3149 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3150 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3151 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3152 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3153 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3154 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3155 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3156
3157 // 256-bit variants
3158 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3159 (SUBREG_TO_REG (i32 0),
3160 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3161 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3162 sub_xmm)>;
3163 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3164 (SUBREG_TO_REG (i32 0),
3165 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3166 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3167 sub_xmm)>;
3168
3169 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3170 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3171 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3172 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3173 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3174 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3175 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3176 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3177}
3178
3179let AddedComplexity = 15 in
3180def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3181 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003182 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003183 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184 (v2i64 VR128X:$src))))],
3185 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3186
Igor Breger4ec5abf2015-11-03 07:30:17 +00003187let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3189 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003190 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191 [(set VR128X:$dst, (v2i64 (X86vzmovl
3192 (loadv2i64 addr:$src))))],
3193 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3194 EVEX_CD8<8, CD8VT8>;
3195
3196let Predicates = [HasAVX512] in {
3197 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3198 let AddedComplexity = 20 in {
3199 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3200 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003201 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3202 (VMOV64toPQIZrr GR64:$src)>;
3203 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3204 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003205
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003206 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3207 (VMOVDI2PDIZrm addr:$src)>;
3208 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3209 (VMOVDI2PDIZrm addr:$src)>;
3210 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3211 (VMOVZPQILo2PQIZrm addr:$src)>;
3212 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3213 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003214 def : Pat<(v2i64 (X86vzload addr:$src)),
3215 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003216 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003217
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3219 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3220 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3221 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3222 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3223 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3224 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3225}
3226
3227def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3228 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3229
3230def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3231 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3232
3233def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3234 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3235
3236def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3237 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3238
3239//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003240// AVX-512 - Non-temporals
3241//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003242let SchedRW = [WriteLoad] in {
3243 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3244 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3245 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3246 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3247 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003248
Robert Khasanoved882972014-08-13 10:46:00 +00003249 let Predicates = [HasAVX512, HasVLX] in {
3250 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3251 (ins i256mem:$src),
3252 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3253 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3254 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003255
Robert Khasanoved882972014-08-13 10:46:00 +00003256 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3257 (ins i128mem:$src),
3258 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3259 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3260 EVEX_CD8<64, CD8VF>;
3261 }
Adam Nemetefd07852014-06-18 16:51:10 +00003262}
3263
Robert Khasanoved882972014-08-13 10:46:00 +00003264multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
3265 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
3266 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
3267 let SchedRW = [WriteStore], mayStore = 1,
3268 AddedComplexity = 400 in
3269 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
3270 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3271 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
3272}
3273
3274multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
3275 string elty, string elsz, string vsz512,
3276 string vsz256, string vsz128, Domain d,
3277 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
3278 let Predicates = [prd] in
3279 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
3280 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
3281 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
3282 EVEX_V512;
3283
3284 let Predicates = [prd, HasVLX] in {
3285 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
3286 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
3287 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
3288 EVEX_V256;
3289
3290 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
3291 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
3292 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
3293 EVEX_V128;
3294 }
3295}
3296
3297defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
3298 "i", "64", "8", "4", "2", SSEPackedInt,
3299 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
3300
3301defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
3302 "f", "64", "8", "4", "2", SSEPackedDouble,
3303 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
3304
3305defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
3306 "f", "32", "16", "8", "4", SSEPackedSingle,
3307 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
3308
Adam Nemet7f62b232014-06-10 16:39:53 +00003309//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310// AVX-512 - Integer arithmetic
3311//
3312multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003313 X86VectorVTInfo _, OpndItins itins,
3314 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003315 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003316 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003317 "$src2, $src1", "$src1, $src2",
3318 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003319 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003320 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003321
Robert Khasanov545d1b72014-10-14 14:36:19 +00003322 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003323 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003324 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003325 "$src2, $src1", "$src1, $src2",
3326 (_.VT (OpNode _.RC:$src1,
3327 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003328 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003329 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003330}
3331
3332multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3333 X86VectorVTInfo _, OpndItins itins,
3334 bit IsCommutable = 0> :
3335 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3336 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003337 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003338 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003339 "${src2}"##_.BroadcastStr##", $src1",
3340 "$src1, ${src2}"##_.BroadcastStr,
3341 (_.VT (OpNode _.RC:$src1,
3342 (X86VBroadcast
3343 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003344 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003345 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003346}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003347
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003348multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3349 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3350 Predicate prd, bit IsCommutable = 0> {
3351 let Predicates = [prd] in
3352 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3353 IsCommutable>, EVEX_V512;
3354
3355 let Predicates = [prd, HasVLX] in {
3356 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3357 IsCommutable>, EVEX_V256;
3358 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3359 IsCommutable>, EVEX_V128;
3360 }
3361}
3362
Robert Khasanov545d1b72014-10-14 14:36:19 +00003363multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3364 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3365 Predicate prd, bit IsCommutable = 0> {
3366 let Predicates = [prd] in
3367 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3368 IsCommutable>, EVEX_V512;
3369
3370 let Predicates = [prd, HasVLX] in {
3371 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3372 IsCommutable>, EVEX_V256;
3373 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3374 IsCommutable>, EVEX_V128;
3375 }
3376}
3377
3378multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3379 OpndItins itins, Predicate prd,
3380 bit IsCommutable = 0> {
3381 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3382 itins, prd, IsCommutable>,
3383 VEX_W, EVEX_CD8<64, CD8VF>;
3384}
3385
3386multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3387 OpndItins itins, Predicate prd,
3388 bit IsCommutable = 0> {
3389 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3390 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3391}
3392
3393multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3394 OpndItins itins, Predicate prd,
3395 bit IsCommutable = 0> {
3396 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3397 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3398}
3399
3400multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3401 OpndItins itins, Predicate prd,
3402 bit IsCommutable = 0> {
3403 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3404 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3405}
3406
3407multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3408 SDNode OpNode, OpndItins itins, Predicate prd,
3409 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003410 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003411 IsCommutable>;
3412
Igor Bregerf2460112015-07-26 14:41:44 +00003413 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003414 IsCommutable>;
3415}
3416
3417multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3418 SDNode OpNode, OpndItins itins, Predicate prd,
3419 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003420 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003421 IsCommutable>;
3422
Igor Bregerf2460112015-07-26 14:41:44 +00003423 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003424 IsCommutable>;
3425}
3426
3427multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3428 bits<8> opc_d, bits<8> opc_q,
3429 string OpcodeStr, SDNode OpNode,
3430 OpndItins itins, bit IsCommutable = 0> {
3431 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3432 itins, HasAVX512, IsCommutable>,
3433 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3434 itins, HasBWI, IsCommutable>;
3435}
3436
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003437multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003438 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003439 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003440 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003441 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003442 "$src2, $src1","$src1, $src2",
3443 (_Dst.VT (OpNode
3444 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003445 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003446 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003447 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003448 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003449 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3450 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3451 "$src2, $src1", "$src1, $src2",
3452 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3453 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003454 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003455 AVX512BIBase, EVEX_4V;
3456
3457 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003458 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003459 OpcodeStr,
3460 "${src2}"##_Dst.BroadcastStr##", $src1",
3461 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003462 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3463 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003464 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003465 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003466 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003467 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003468}
3469
Robert Khasanov545d1b72014-10-14 14:36:19 +00003470defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3471 SSE_INTALU_ITINS_P, 1>;
3472defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3473 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003474defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3475 SSE_INTALU_ITINS_P, HasBWI, 1>;
3476defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3477 SSE_INTALU_ITINS_P, HasBWI, 0>;
3478defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003479 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003480defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003481 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003482defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003483 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003484defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003485 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003486defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003487 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003488defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003489 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003490defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003491 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003492defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003493 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003494defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003495 SSE_INTALU_ITINS_P, HasBWI, 1>;
3496
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003497multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3498 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003499
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003500 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3501 v16i32_info, v8i64_info, IsCommutable>,
3502 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3503 let Predicates = [HasVLX] in {
3504 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3505 v8i32x_info, v4i64x_info, IsCommutable>,
3506 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3507 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3508 v4i32x_info, v2i64x_info, IsCommutable>,
3509 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3510 }
Michael Liao66233b72015-08-06 09:06:20 +00003511}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003512
3513defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3514 X86pmuldq, 1>,T8PD;
3515defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3516 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003517
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003518multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3519 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3520 let mayLoad = 1 in {
3521 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003522 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003523 OpcodeStr,
3524 "${src2}"##_Src.BroadcastStr##", $src1",
3525 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003526 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3527 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003528 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003529 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3530 }
3531}
3532
Michael Liao66233b72015-08-06 09:06:20 +00003533multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3534 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003535 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003536 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003537 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003538 "$src2, $src1","$src1, $src2",
3539 (_Dst.VT (OpNode
3540 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003541 (_Src.VT _Src.RC:$src2)))>,
3542 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003543 let mayLoad = 1 in {
3544 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3545 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3546 "$src2, $src1", "$src1, $src2",
3547 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003548 (bitconvert (_Src.LdFrag addr:$src2))))>,
3549 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003550 }
3551}
3552
3553multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3554 SDNode OpNode> {
3555 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3556 v32i16_info>,
3557 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3558 v32i16_info>, EVEX_V512;
3559 let Predicates = [HasVLX] in {
3560 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3561 v16i16x_info>,
3562 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3563 v16i16x_info>, EVEX_V256;
3564 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3565 v8i16x_info>,
3566 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3567 v8i16x_info>, EVEX_V128;
3568 }
3569}
3570multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3571 SDNode OpNode> {
3572 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3573 v64i8_info>, EVEX_V512;
3574 let Predicates = [HasVLX] in {
3575 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3576 v32i8x_info>, EVEX_V256;
3577 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3578 v16i8x_info>, EVEX_V128;
3579 }
3580}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003581
3582multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3583 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3584 AVX512VLVectorVTInfo _Dst> {
3585 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3586 _Dst.info512>, EVEX_V512;
3587 let Predicates = [HasVLX] in {
3588 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3589 _Dst.info256>, EVEX_V256;
3590 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3591 _Dst.info128>, EVEX_V128;
3592 }
3593}
3594
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003595let Predicates = [HasBWI] in {
3596 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3597 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3598 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3599 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003600
3601 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3602 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3603 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3604 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003605}
3606
Igor Bregerf2460112015-07-26 14:41:44 +00003607defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003608 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003609defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003610 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003611defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003612 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003613
Igor Bregerf2460112015-07-26 14:41:44 +00003614defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003615 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003616defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003617 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003618defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003619 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003620
Igor Bregerf2460112015-07-26 14:41:44 +00003621defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003622 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003623defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003624 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003625defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003626 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003627
Igor Bregerf2460112015-07-26 14:41:44 +00003628defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003629 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003630defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003631 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003632defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003633 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003634//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635// AVX-512 Logical Instructions
3636//===----------------------------------------------------------------------===//
3637
Robert Khasanov545d1b72014-10-14 14:36:19 +00003638defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3639 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3640defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3641 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3642defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3643 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3644defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003645 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646
3647//===----------------------------------------------------------------------===//
3648// AVX-512 FP arithmetic
3649//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003650multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3651 SDNode OpNode, SDNode VecNode, OpndItins itins,
3652 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003653
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003654 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3655 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3656 "$src2, $src1", "$src1, $src2",
3657 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3658 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003659 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003660
3661 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3662 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3663 "$src2, $src1", "$src1, $src2",
3664 (VecNode (_.VT _.RC:$src1),
3665 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3666 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003667 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003668 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3669 Predicates = [HasAVX512] in {
3670 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003671 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003672 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3673 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3674 itins.rr>;
3675 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003676 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003677 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3678 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3679 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3680 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003681}
3682
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003683multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003684 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003685
3686 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3687 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3688 "$rc, $src2, $src1", "$src1, $src2, $rc",
3689 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003690 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003691 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003692}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003693multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3694 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3695
3696 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3697 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003698 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003699 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003700 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003701}
3702
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003703multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3704 SDNode VecNode,
3705 SizeItins itins, bit IsCommutable> {
3706 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3707 itins.s, IsCommutable>,
3708 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3709 itins.s, IsCommutable>,
3710 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3711 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3712 itins.d, IsCommutable>,
3713 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3714 itins.d, IsCommutable>,
3715 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3716}
3717
3718multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3719 SDNode VecNode,
3720 SizeItins itins, bit IsCommutable> {
3721 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3722 itins.s, IsCommutable>,
3723 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3724 itins.s, IsCommutable>,
3725 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3726 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3727 itins.d, IsCommutable>,
3728 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3729 itins.d, IsCommutable>,
3730 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3731}
3732defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3733defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3734defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3735defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3736defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3737defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3738
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003739multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003740 X86VectorVTInfo _, bit IsCommutable> {
3741 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3742 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3743 "$src2, $src1", "$src1, $src2",
3744 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003746 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3747 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3748 "$src2, $src1", "$src1, $src2",
3749 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3750 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3751 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3752 "${src2}"##_.BroadcastStr##", $src1",
3753 "$src1, ${src2}"##_.BroadcastStr,
3754 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3755 (_.ScalarLdFrag addr:$src2))))>,
3756 EVEX_4V, EVEX_B;
3757 }//let mayLoad = 1
3758}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003759
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003760multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003761 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003762 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3763 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3764 "$rc, $src2, $src1", "$src1, $src2, $rc",
3765 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3766 EVEX_4V, EVEX_B, EVEX_RC;
3767}
3768
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003769
3770multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003771 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003772 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3773 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3774 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3775 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3776 EVEX_4V, EVEX_B;
3777}
3778
Michael Liao66233b72015-08-06 09:06:20 +00003779multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003780 bit IsCommutable = 0> {
3781 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3782 IsCommutable>, EVEX_V512, PS,
3783 EVEX_CD8<32, CD8VF>;
3784 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3785 IsCommutable>, EVEX_V512, PD, VEX_W,
3786 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003787
Robert Khasanov595e5982014-10-29 15:43:02 +00003788 // Define only if AVX512VL feature is present.
3789 let Predicates = [HasVLX] in {
3790 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3791 IsCommutable>, EVEX_V128, PS,
3792 EVEX_CD8<32, CD8VF>;
3793 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3794 IsCommutable>, EVEX_V256, PS,
3795 EVEX_CD8<32, CD8VF>;
3796 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3797 IsCommutable>, EVEX_V128, PD, VEX_W,
3798 EVEX_CD8<64, CD8VF>;
3799 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3800 IsCommutable>, EVEX_V256, PD, VEX_W,
3801 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003802 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003803}
3804
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003805multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003806 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003807 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003808 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003809 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3810}
3811
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003812multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003813 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003814 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003815 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003816 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3817}
3818
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003819defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3820 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3821defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3822 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003823defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003824 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3825defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3826 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003827defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3828 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3829defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3830 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003831let Predicates = [HasDQI] in {
3832 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3833 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3834 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3835 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3836}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003837
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003838multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3839 X86VectorVTInfo _> {
3840 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3841 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3842 "$src2, $src1", "$src1, $src2",
3843 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3844 let mayLoad = 1 in {
3845 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3846 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3847 "$src2, $src1", "$src1, $src2",
3848 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3849 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3850 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3851 "${src2}"##_.BroadcastStr##", $src1",
3852 "$src1, ${src2}"##_.BroadcastStr,
3853 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3854 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3855 EVEX_4V, EVEX_B;
3856 }//let mayLoad = 1
3857}
3858
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003859multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3860 X86VectorVTInfo _> {
3861 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3862 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3863 "$src2, $src1", "$src1, $src2",
3864 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3865 let mayLoad = 1 in {
3866 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3867 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3868 "$src2, $src1", "$src1, $src2",
3869 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3870 }//let mayLoad = 1
3871}
3872
3873multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003874 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003875 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3876 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003877 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003878 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3879 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003880 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3881 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3882 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3883 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3884 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3885 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3886
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003887 // Define only if AVX512VL feature is present.
3888 let Predicates = [HasVLX] in {
3889 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3890 EVEX_V128, EVEX_CD8<32, CD8VF>;
3891 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3892 EVEX_V256, EVEX_CD8<32, CD8VF>;
3893 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3894 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3895 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3896 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3897 }
3898}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003899defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003900
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003901//===----------------------------------------------------------------------===//
3902// AVX-512 VPTESTM instructions
3903//===----------------------------------------------------------------------===//
3904
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003905multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3906 X86VectorVTInfo _> {
3907 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3908 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3909 "$src2, $src1", "$src1, $src2",
3910 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3911 EVEX_4V;
3912 let mayLoad = 1 in
3913 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3914 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3915 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003916 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003917 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3918 EVEX_4V,
3919 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003920}
3921
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003922multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3923 X86VectorVTInfo _> {
3924 let mayLoad = 1 in
3925 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3926 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3927 "${src2}"##_.BroadcastStr##", $src1",
3928 "$src1, ${src2}"##_.BroadcastStr,
3929 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3930 (_.ScalarLdFrag addr:$src2))))>,
3931 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003932}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003933multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3934 AVX512VLVectorVTInfo _> {
3935 let Predicates = [HasAVX512] in
3936 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3937 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3938
3939 let Predicates = [HasAVX512, HasVLX] in {
3940 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3941 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3942 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3943 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3944 }
3945}
3946
3947multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3948 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3949 avx512vl_i32_info>;
3950 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3951 avx512vl_i64_info>, VEX_W;
3952}
3953
3954multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3955 SDNode OpNode> {
3956 let Predicates = [HasBWI] in {
3957 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3958 EVEX_V512, VEX_W;
3959 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3960 EVEX_V512;
3961 }
3962 let Predicates = [HasVLX, HasBWI] in {
3963
3964 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3965 EVEX_V256, VEX_W;
3966 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3967 EVEX_V128, VEX_W;
3968 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3969 EVEX_V256;
3970 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3971 EVEX_V128;
3972 }
3973}
3974
3975multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3976 SDNode OpNode> :
3977 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3978 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3979
3980defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3981defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003982
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003983def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3984 (v16i32 VR512:$src2), (i16 -1))),
3985 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3986
3987def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3988 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003989 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003990
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991//===----------------------------------------------------------------------===//
3992// AVX-512 Shift instructions
3993//===----------------------------------------------------------------------===//
3994multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003995 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003996 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003997 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003998 "$src2, $src1", "$src1, $src2",
3999 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004000 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004001 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00004002 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004003 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004004 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004005 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4006 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004007 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008}
4009
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004010multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4011 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
4012 let mayLoad = 1 in
4013 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4014 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4015 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4016 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004017 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004018}
4019
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004021 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004022 // src2 is always 128-bit
4023 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4024 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4025 "$src2, $src1", "$src1, $src2",
4026 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004027 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004028 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4029 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4030 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004031 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004032 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004033 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004034}
4035
Cameron McInally5fb084e2014-12-11 17:13:05 +00004036multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004037 ValueType SrcVT, PatFrag bc_frag,
4038 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4039 let Predicates = [prd] in
4040 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4041 VTInfo.info512>, EVEX_V512,
4042 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4043 let Predicates = [prd, HasVLX] in {
4044 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4045 VTInfo.info256>, EVEX_V256,
4046 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4047 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4048 VTInfo.info128>, EVEX_V128,
4049 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4050 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004051}
4052
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004053multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4054 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004055 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004056 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004057 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004058 avx512vl_i64_info, HasAVX512>, VEX_W;
4059 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4060 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004061}
4062
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004063multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4064 string OpcodeStr, SDNode OpNode,
4065 AVX512VLVectorVTInfo VTInfo> {
4066 let Predicates = [HasAVX512] in
4067 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4068 VTInfo.info512>,
4069 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4070 VTInfo.info512>, EVEX_V512;
4071 let Predicates = [HasAVX512, HasVLX] in {
4072 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4073 VTInfo.info256>,
4074 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4075 VTInfo.info256>, EVEX_V256;
4076 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4077 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004078 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004079 VTInfo.info128>, EVEX_V128;
4080 }
4081}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082
Michael Liao66233b72015-08-06 09:06:20 +00004083multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004084 Format ImmFormR, Format ImmFormM,
4085 string OpcodeStr, SDNode OpNode> {
4086 let Predicates = [HasBWI] in
4087 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4088 v32i16_info>, EVEX_V512;
4089 let Predicates = [HasVLX, HasBWI] in {
4090 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4091 v16i16x_info>, EVEX_V256;
4092 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4093 v8i16x_info>, EVEX_V128;
4094 }
4095}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004096
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004097multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4098 Format ImmFormR, Format ImmFormM,
4099 string OpcodeStr, SDNode OpNode> {
4100 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4101 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4102 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4103 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4104}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004105
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004106defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004107 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004108
4109defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004110 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004111
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004112defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004113 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004114
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004115defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>, AVX512BIi8Base, EVEX_4V;
4116defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004117
4118defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4119defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4120defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004121
4122//===-------------------------------------------------------------------===//
4123// Variable Bit Shifts
4124//===-------------------------------------------------------------------===//
4125multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004126 X86VectorVTInfo _> {
4127 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4128 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4129 "$src2, $src1", "$src1, $src2",
4130 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004131 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004132 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004133 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4134 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4135 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004136 (_.VT (OpNode _.RC:$src1,
4137 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004138 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004139 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004140}
4141
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004142multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4143 X86VectorVTInfo _> {
4144 let mayLoad = 1 in
4145 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4146 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4147 "${src2}"##_.BroadcastStr##", $src1",
4148 "$src1, ${src2}"##_.BroadcastStr,
4149 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4150 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004151 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004152 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4153}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004154multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4155 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004156 let Predicates = [HasAVX512] in
4157 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4158 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4159
4160 let Predicates = [HasAVX512, HasVLX] in {
4161 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4162 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4163 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4164 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4165 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004166}
4167
4168multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4169 SDNode OpNode> {
4170 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004171 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004172 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004173 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004174}
4175
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004176multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4177 SDNode OpNode> {
4178 let Predicates = [HasBWI] in
4179 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4180 EVEX_V512, VEX_W;
4181 let Predicates = [HasVLX, HasBWI] in {
4182
4183 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4184 EVEX_V256, VEX_W;
4185 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4186 EVEX_V128, VEX_W;
4187 }
4188}
4189
4190defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
4191 avx512_var_shift_w<0x12, "vpsllvw", shl>;
4192defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
4193 avx512_var_shift_w<0x11, "vpsravw", sra>;
4194defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
4195 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4196defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4197defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004199//===-------------------------------------------------------------------===//
4200// 1-src variable permutation VPERMW/D/Q
4201//===-------------------------------------------------------------------===//
4202multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4203 AVX512VLVectorVTInfo _> {
4204 let Predicates = [HasAVX512] in
4205 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4206 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4207
4208 let Predicates = [HasAVX512, HasVLX] in
4209 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4210 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4211}
4212
4213multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4214 string OpcodeStr, SDNode OpNode,
4215 AVX512VLVectorVTInfo VTInfo> {
4216 let Predicates = [HasAVX512] in
4217 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4218 VTInfo.info512>,
4219 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4220 VTInfo.info512>, EVEX_V512;
4221 let Predicates = [HasAVX512, HasVLX] in
4222 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4223 VTInfo.info256>,
4224 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4225 VTInfo.info256>, EVEX_V256;
4226}
4227
4228
4229defm VPERM : avx512_var_shift_w<0x8D, "vpermw", X86VPermv>;
4230
4231defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4232 avx512vl_i32_info>;
4233defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4234 avx512vl_i64_info>, VEX_W;
4235defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4236 avx512vl_f32_info>;
4237defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4238 avx512vl_f64_info>, VEX_W;
4239
4240defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4241 X86VPermi, avx512vl_i64_info>,
4242 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4243defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4244 X86VPermi, avx512vl_f64_info>,
4245 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004246//===----------------------------------------------------------------------===//
4247// AVX-512 - VPERMIL
4248//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004249
Igor Breger78741a12015-10-04 07:20:41 +00004250multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4251 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4252 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4253 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4254 "$src2, $src1", "$src1, $src2",
4255 (_.VT (OpNode _.RC:$src1,
4256 (Ctrl.VT Ctrl.RC:$src2)))>,
4257 T8PD, EVEX_4V;
4258 let mayLoad = 1 in {
4259 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4260 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4261 "$src2, $src1", "$src1, $src2",
4262 (_.VT (OpNode
4263 _.RC:$src1,
4264 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4265 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4266 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4267 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4268 "${src2}"##_.BroadcastStr##", $src1",
4269 "$src1, ${src2}"##_.BroadcastStr,
4270 (_.VT (OpNode
4271 _.RC:$src1,
4272 (Ctrl.VT (X86VBroadcast
4273 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4274 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4275 }//let mayLoad = 1
4276}
4277
4278multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4279 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4280 let Predicates = [HasAVX512] in {
4281 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4282 Ctrl.info512>, EVEX_V512;
4283 }
4284 let Predicates = [HasAVX512, HasVLX] in {
4285 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4286 Ctrl.info128>, EVEX_V128;
4287 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4288 Ctrl.info256>, EVEX_V256;
4289 }
4290}
4291
4292multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4293 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4294
4295 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4296 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4297 X86VPermilpi, _>,
4298 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
4299
4300 let isCodeGenOnly = 1 in {
4301 // lowering implementation with the alternative types
4302 defm NAME#_I: avx512_permil_vec_common<OpcodeStr, OpcVar, Ctrl, Ctrl>;
4303 defm NAME#_I: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem,
4304 OpcodeStr, X86VPermilpi, Ctrl>,
4305 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
4306 }
4307}
4308
4309defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4310 avx512vl_i32_info>;
4311defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4312 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004313//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004314// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4315//===----------------------------------------------------------------------===//
4316
4317defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004318 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004319 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4320defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004321 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004322defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004323 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004324
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004325multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4326 let Predicates = [HasBWI] in
4327 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4328
4329 let Predicates = [HasVLX, HasBWI] in {
4330 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4331 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4332 }
4333}
4334
4335defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4336
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004337//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004338// Move Low to High and High to Low packed FP Instructions
4339//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004340def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4341 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004342 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004343 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4344 IIC_SSE_MOV_LH>, EVEX_4V;
4345def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4346 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004347 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004348 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4349 IIC_SSE_MOV_LH>, EVEX_4V;
4350
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004351let Predicates = [HasAVX512] in {
4352 // MOVLHPS patterns
4353 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4354 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4355 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4356 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004357
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004358 // MOVHLPS patterns
4359 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4360 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4361}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362
4363//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004364// VMOVHPS/PD VMOVLPS Instructions
4365// All patterns was taken from SSS implementation.
4366//===----------------------------------------------------------------------===//
4367multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4368 X86VectorVTInfo _> {
4369 let mayLoad = 1 in
4370 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4371 (ins _.RC:$src1, f64mem:$src2),
4372 !strconcat(OpcodeStr,
4373 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4374 [(set _.RC:$dst,
4375 (OpNode _.RC:$src1,
4376 (_.VT (bitconvert
4377 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4378 IIC_SSE_MOV_LH>, EVEX_4V;
4379}
4380
4381defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4382 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4383defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4384 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4385defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4386 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4387defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4388 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4389
4390let Predicates = [HasAVX512] in {
4391 // VMOVHPS patterns
4392 def : Pat<(X86Movlhps VR128X:$src1,
4393 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4394 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4395 def : Pat<(X86Movlhps VR128X:$src1,
4396 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4397 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4398 // VMOVHPD patterns
4399 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4400 (scalar_to_vector (loadf64 addr:$src2)))),
4401 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4402 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4403 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4404 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4405 // VMOVLPS patterns
4406 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4407 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4408 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4409 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4410 // VMOVLPD patterns
4411 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4412 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4413 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4414 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4415 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4416 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4417 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4418}
4419
4420let mayStore = 1 in {
4421def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4422 (ins f64mem:$dst, VR128X:$src),
4423 "vmovhps\t{$src, $dst|$dst, $src}",
4424 [(store (f64 (vector_extract
4425 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4426 (bc_v2f64 (v4f32 VR128X:$src))),
4427 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4428 EVEX, EVEX_CD8<32, CD8VT2>;
4429def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4430 (ins f64mem:$dst, VR128X:$src),
4431 "vmovhpd\t{$src, $dst|$dst, $src}",
4432 [(store (f64 (vector_extract
4433 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4434 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4435 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4436def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4437 (ins f64mem:$dst, VR128X:$src),
4438 "vmovlps\t{$src, $dst|$dst, $src}",
4439 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4440 (iPTR 0))), addr:$dst)],
4441 IIC_SSE_MOV_LH>,
4442 EVEX, EVEX_CD8<32, CD8VT2>;
4443def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4444 (ins f64mem:$dst, VR128X:$src),
4445 "vmovlpd\t{$src, $dst|$dst, $src}",
4446 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4447 (iPTR 0))), addr:$dst)],
4448 IIC_SSE_MOV_LH>,
4449 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4450}
4451let Predicates = [HasAVX512] in {
4452 // VMOVHPD patterns
4453 def : Pat<(store (f64 (vector_extract
4454 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4455 (iPTR 0))), addr:$dst),
4456 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4457 // VMOVLPS patterns
4458 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4459 addr:$src1),
4460 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4461 def : Pat<(store (v4i32 (X86Movlps
4462 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4463 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4464 // VMOVLPD patterns
4465 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4466 addr:$src1),
4467 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4468 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4469 addr:$src1),
4470 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4471}
4472//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004473// FMA - Fused Multiply Operations
4474//
Adam Nemet26371ce2014-10-24 00:02:55 +00004475
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004476let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004477multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4478 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004479 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004480 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004481 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004482 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004483 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004484
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004485 let mayLoad = 1 in {
4486 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004487 (ins _.RC:$src2, _.MemOp:$src3),
4488 OpcodeStr, "$src3, $src2", "$src2, $src3",
4489 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004490 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004491
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004492 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004493 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004494 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4495 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4496 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004497 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004498 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004499 }
4500}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004501
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004502multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4503 X86VectorVTInfo _> {
4504 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004505 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4506 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4507 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4508 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004509}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004510} // Constraints = "$src1 = $dst"
4511
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004512multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4513 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4514 let Predicates = [HasAVX512] in {
4515 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4516 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4517 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004518 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004519 let Predicates = [HasVLX, HasAVX512] in {
4520 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4521 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4522 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4523 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004524 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004525}
4526
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004527multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4528 SDNode OpNodeRnd > {
4529 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4530 avx512vl_f32_info>;
4531 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4532 avx512vl_f64_info>, VEX_W;
4533}
4534
4535defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4536defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4537defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4538defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4539defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4540defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4541
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004542
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004543let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004544multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4545 X86VectorVTInfo _> {
4546 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4547 (ins _.RC:$src2, _.RC:$src3),
4548 OpcodeStr, "$src3, $src2", "$src2, $src3",
4549 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4550 AVX512FMA3Base;
4551
4552 let mayLoad = 1 in {
4553 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4554 (ins _.RC:$src2, _.MemOp:$src3),
4555 OpcodeStr, "$src3, $src2", "$src2, $src3",
4556 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4557 AVX512FMA3Base;
4558
4559 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4560 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4561 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4562 "$src2, ${src3}"##_.BroadcastStr,
4563 (_.VT (OpNode _.RC:$src2,
4564 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4565 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4566 }
4567}
4568
4569multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4570 X86VectorVTInfo _> {
4571 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4572 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4573 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4574 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4575 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004576}
4577} // Constraints = "$src1 = $dst"
4578
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004579multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4580 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4581 let Predicates = [HasAVX512] in {
4582 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4583 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4584 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004585 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004586 let Predicates = [HasVLX, HasAVX512] in {
4587 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4588 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4589 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4590 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004591 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004592}
4593
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004594multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4595 SDNode OpNodeRnd > {
4596 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4597 avx512vl_f32_info>;
4598 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4599 avx512vl_f64_info>, VEX_W;
4600}
4601
4602defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4603defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4604defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4605defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4606defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4607defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4608
4609let Constraints = "$src1 = $dst" in {
4610multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4611 X86VectorVTInfo _> {
4612 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4613 (ins _.RC:$src3, _.RC:$src2),
4614 OpcodeStr, "$src2, $src3", "$src3, $src2",
4615 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4616 AVX512FMA3Base;
4617
4618 let mayLoad = 1 in {
4619 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4620 (ins _.RC:$src3, _.MemOp:$src2),
4621 OpcodeStr, "$src2, $src3", "$src3, $src2",
4622 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4623 AVX512FMA3Base;
4624
4625 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4626 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4627 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4628 "$src3, ${src2}"##_.BroadcastStr,
4629 (_.VT (OpNode _.RC:$src1,
4630 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4631 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4632 }
4633}
4634
4635multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4636 X86VectorVTInfo _> {
4637 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4638 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4639 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4640 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4641 AVX512FMA3Base, EVEX_B, EVEX_RC;
4642}
4643} // Constraints = "$src1 = $dst"
4644
4645multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4646 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4647 let Predicates = [HasAVX512] in {
4648 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4649 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4650 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4651 }
4652 let Predicates = [HasVLX, HasAVX512] in {
4653 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4654 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4655 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4656 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4657 }
4658}
4659
4660multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4661 SDNode OpNodeRnd > {
4662 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4663 avx512vl_f32_info>;
4664 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4665 avx512vl_f64_info>, VEX_W;
4666}
4667
4668defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4669defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4670defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4671defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4672defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4673defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004674
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004675// Scalar FMA
4676let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004677multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4678 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4679 dag RHS_r, dag RHS_m > {
4680 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4681 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4682 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004683
Igor Breger15820b02015-07-01 13:24:28 +00004684 let mayLoad = 1 in
4685 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4686 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4687 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4688
4689 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4690 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4691 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4692 AVX512FMA3Base, EVEX_B, EVEX_RC;
4693
4694 let isCodeGenOnly = 1 in {
4695 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4696 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4697 !strconcat(OpcodeStr,
4698 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4699 [RHS_r]>;
4700 let mayLoad = 1 in
4701 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4702 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4703 !strconcat(OpcodeStr,
4704 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4705 [RHS_m]>;
4706 }// isCodeGenOnly = 1
4707}
4708}// Constraints = "$src1 = $dst"
4709
4710multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4711 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4712 string SUFF> {
4713
4714 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4715 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4716 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4717 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4718 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4719 (i32 imm:$rc))),
4720 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4721 _.FRC:$src3))),
4722 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4723 (_.ScalarLdFrag addr:$src3))))>;
4724
4725 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4726 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4727 (_.VT (OpNode _.RC:$src2,
4728 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4729 _.RC:$src1)),
4730 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4731 (i32 imm:$rc))),
4732 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4733 _.FRC:$src1))),
4734 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4735 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4736
4737 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4738 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4739 (_.VT (OpNode _.RC:$src1,
4740 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4741 _.RC:$src2)),
4742 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4743 (i32 imm:$rc))),
4744 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4745 _.FRC:$src2))),
4746 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4747 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4748}
4749
4750multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4751 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4752 let Predicates = [HasAVX512] in {
4753 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4754 OpNodeRnd, f32x_info, "SS">,
4755 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4756 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4757 OpNodeRnd, f64x_info, "SD">,
4758 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4759 }
4760}
4761
4762defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4763defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4764defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4765defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004766
4767//===----------------------------------------------------------------------===//
4768// AVX-512 Scalar convert from sign integer to float/double
4769//===----------------------------------------------------------------------===//
4770
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004771multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4772 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4773 PatFrag ld_frag, string asm> {
4774 let hasSideEffects = 0 in {
4775 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4776 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004777 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004778 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004779 let mayLoad = 1 in
4780 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4781 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004782 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004783 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004784 } // hasSideEffects = 0
4785 let isCodeGenOnly = 1 in {
4786 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4787 (ins DstVT.RC:$src1, SrcRC:$src2),
4788 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4789 [(set DstVT.RC:$dst,
4790 (OpNode (DstVT.VT DstVT.RC:$src1),
4791 SrcRC:$src2,
4792 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4793
4794 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4795 (ins DstVT.RC:$src1, x86memop:$src2),
4796 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4797 [(set DstVT.RC:$dst,
4798 (OpNode (DstVT.VT DstVT.RC:$src1),
4799 (ld_frag addr:$src2),
4800 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4801 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004802}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004803
Igor Bregerabe4a792015-06-14 12:44:55 +00004804multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004805 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004806 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4807 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004808 !strconcat(asm,
4809 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004810 [(set DstVT.RC:$dst,
4811 (OpNode (DstVT.VT DstVT.RC:$src1),
4812 SrcRC:$src2,
4813 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4814}
4815
4816multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004817 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4818 PatFrag ld_frag, string asm> {
4819 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4820 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4821 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004822}
4823
Andrew Trick15a47742013-10-09 05:11:10 +00004824let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004825defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004826 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4827 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004828defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004829 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4830 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004831defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004832 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4833 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004834defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004835 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4836 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837
4838def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4839 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4840def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004841 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004842def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4843 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4844def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004845 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004846
4847def : Pat<(f32 (sint_to_fp GR32:$src)),
4848 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4849def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004850 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004851def : Pat<(f64 (sint_to_fp GR32:$src)),
4852 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4853def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004854 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4855
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004856defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004857 v4f32x_info, i32mem, loadi32,
4858 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004859defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004860 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4861 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004862defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004863 i32mem, loadi32, "cvtusi2sd{l}">,
4864 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004865defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004866 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4867 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004868
4869def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4870 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4871def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4872 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4873def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4874 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4875def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4876 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4877
4878def : Pat<(f32 (uint_to_fp GR32:$src)),
4879 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4880def : Pat<(f32 (uint_to_fp GR64:$src)),
4881 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4882def : Pat<(f64 (uint_to_fp GR32:$src)),
4883 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4884def : Pat<(f64 (uint_to_fp GR64:$src)),
4885 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004886}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004887
4888//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004889// AVX-512 Scalar convert from float/double to integer
4890//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004891multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC,
4892 RegisterClass DstRC, Intrinsic Int,
4893 Operand memop, ComplexPattern mem_cpat, string asm> {
4894 let hasSideEffects = 0, Predicates = [HasAVX512] in {
4895 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
4896 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4897 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
4898 def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
4899 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>,
4900 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4901 let mayLoad = 1 in
4902 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
4903 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
4904 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004905}
Asaf Badouh2744d212015-09-20 14:31:19 +00004906
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004907// Convert float/double to signed/unsigned int 32/64
Asaf Badouh2744d212015-09-20 14:31:19 +00004908defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004909 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004910 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004911defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4912 int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004913 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004914 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004915defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4916 int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004917 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004918 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004919defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004920 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004921 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004922 EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004923defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004924 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004925 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004926defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4927 int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004928 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004929 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004930defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4931 int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004932 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004933 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004934defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004935 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004936 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004937 EVEX_CD8<64, CD8VT1>;
4938
Asaf Badouh2744d212015-09-20 14:31:19 +00004939let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004940 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4941 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4942 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4943 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4944 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4945 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4946 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4947 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4948 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4949 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4950 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4951 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004952
Craig Topper9dd48c82014-01-02 17:28:14 +00004953 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4954 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4955 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004956} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004957
4958// Convert float/double to signed/unsigned int 32/64 with truncation
Asaf Badouh2744d212015-09-20 14:31:19 +00004959multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4960 X86VectorVTInfo _DstRC, SDNode OpNode,
4961 SDNode OpNodeRnd>{
4962let Predicates = [HasAVX512] in {
4963 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4964 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4965 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
4966 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4967 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4968 []>, EVEX, EVEX_B;
4969 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src),
4970 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4971 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
4972 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004973
Asaf Badouh2744d212015-09-20 14:31:19 +00004974 let isCodeGenOnly = 1,hasSideEffects = 0 in {
4975 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4976 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4977 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4978 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
4979 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4980 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4981 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4982 (i32 FROUND_NO_EXC)))]>,
4983 EVEX,VEX_LIG , EVEX_B;
4984 let mayLoad = 1 in
4985 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
4986 (ins _SrcRC.MemOp:$src),
4987 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4988 []>, EVEX, VEX_LIG;
4989
4990 } // isCodeGenOnly = 1, hasSideEffects = 0
4991} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004992}
4993
Asaf Badouh2744d212015-09-20 14:31:19 +00004994
4995defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
4996 fp_to_sint,X86cvttss2IntRnd>,
4997 XS, EVEX_CD8<32, CD8VT1>;
4998defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
4999 fp_to_sint,X86cvttss2IntRnd>,
5000 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
5001defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
5002 fp_to_sint,X86cvttsd2IntRnd>,
5003 XD, EVEX_CD8<64, CD8VT1>;
5004defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5005 fp_to_sint,X86cvttsd2IntRnd>,
5006 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5007
5008defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5009 fp_to_uint,X86cvttss2UIntRnd>,
5010 XS, EVEX_CD8<32, CD8VT1>;
5011defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5012 fp_to_uint,X86cvttss2UIntRnd>,
5013 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
5014defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5015 fp_to_uint,X86cvttsd2UIntRnd>,
5016 XD, EVEX_CD8<64, CD8VT1>;
5017defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5018 fp_to_uint,X86cvttsd2UIntRnd>,
5019 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5020let Predicates = [HasAVX512] in {
5021 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5022 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5023 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5024 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5025 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5026 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5027 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5028 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5029
Elena Demikhovskycf088092013-12-11 14:31:04 +00005030} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005031//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005032// AVX-512 Convert form float to double and back
5033//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005034multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5035 X86VectorVTInfo _Src, SDNode OpNode> {
5036 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5037 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5038 "$src2, $src1", "$src1, $src2",
5039 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5040 (_Src.VT _Src.RC:$src2)))>,
5041 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5042 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5043 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5044 "$src2, $src1", "$src1, $src2",
5045 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5046 (_Src.VT (scalar_to_vector
5047 (_Src.ScalarLdFrag addr:$src2)))))>,
5048 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005049}
5050
Asaf Badouh2744d212015-09-20 14:31:19 +00005051// Scalar Coversion with SAE - suppress all exceptions
5052multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5053 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5054 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5055 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5056 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5057 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5058 (_Src.VT _Src.RC:$src2),
5059 (i32 FROUND_NO_EXC)))>,
5060 EVEX_4V, VEX_LIG, EVEX_B;
5061}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005062
Asaf Badouh2744d212015-09-20 14:31:19 +00005063// Scalar Conversion with rounding control (RC)
5064multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5065 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5066 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5067 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5068 "$rc, $src2, $src1", "$src1, $src2, $rc",
5069 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5070 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5071 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5072 EVEX_B, EVEX_RC;
5073}
5074multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5075 SDNode OpNodeRnd, X86VectorVTInfo _src,
5076 X86VectorVTInfo _dst> {
5077 let Predicates = [HasAVX512] in {
5078 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5079 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5080 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5081 EVEX_V512, XD;
5082 }
5083}
5084
5085multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5086 SDNode OpNodeRnd, X86VectorVTInfo _src,
5087 X86VectorVTInfo _dst> {
5088 let Predicates = [HasAVX512] in {
5089 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5090 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
5091 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5092 }
5093}
5094defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5095 X86froundRnd, f64x_info, f32x_info>;
5096defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
5097 X86fpextRnd,f32x_info, f64x_info >;
5098
5099def : Pat<(f64 (fextend FR32X:$src)),
5100 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
5101 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5102 Requires<[HasAVX512]>;
5103def : Pat<(f64 (fextend (loadf32 addr:$src))),
5104 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5105 Requires<[HasAVX512]>;
5106
5107def : Pat<(f64 (extloadf32 addr:$src)),
5108 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005109 Requires<[HasAVX512, OptForSize]>;
5110
Asaf Badouh2744d212015-09-20 14:31:19 +00005111def : Pat<(f64 (extloadf32 addr:$src)),
5112 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
5113 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5114 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005115
Asaf Badouh2744d212015-09-20 14:31:19 +00005116def : Pat<(f32 (fround FR64X:$src)),
5117 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
5118 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005119 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005120//===----------------------------------------------------------------------===//
5121// AVX-512 Vector convert from signed/unsigned integer to float/double
5122// and from float/double to signed/unsigned integer
5123//===----------------------------------------------------------------------===//
5124
5125multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5126 X86VectorVTInfo _Src, SDNode OpNode,
5127 string Broadcast = _.BroadcastStr,
5128 string Alias = ""> {
5129
5130 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5131 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5132 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5133
5134 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5135 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5136 (_.VT (OpNode (_Src.VT
5137 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5138
5139 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5140 (ins _Src.MemOp:$src), OpcodeStr,
5141 "${src}"##Broadcast, "${src}"##Broadcast,
5142 (_.VT (OpNode (_Src.VT
5143 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5144 ))>, EVEX, EVEX_B;
5145}
5146// Coversion with SAE - suppress all exceptions
5147multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5148 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5149 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5150 (ins _Src.RC:$src), OpcodeStr,
5151 "{sae}, $src", "$src, {sae}",
5152 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5153 (i32 FROUND_NO_EXC)))>,
5154 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005155}
5156
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005157// Conversion with rounding control (RC)
5158multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5159 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5160 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5161 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5162 "$rc, $src", "$src, $rc",
5163 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5164 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005165}
5166
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005167// Extend Float to Double
5168multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5169 let Predicates = [HasAVX512] in {
5170 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5171 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5172 X86vfpextRnd>, EVEX_V512;
5173 }
5174 let Predicates = [HasVLX] in {
5175 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5176 X86vfpext, "{1to2}">, EVEX_V128;
5177 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5178 EVEX_V256;
5179 }
5180}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005181
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005182// Truncate Double to Float
5183multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5184 let Predicates = [HasAVX512] in {
5185 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5186 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5187 X86vfproundRnd>, EVEX_V512;
5188 }
5189 let Predicates = [HasVLX] in {
5190 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5191 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5192 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5193 "{1to4}", "{y}">, EVEX_V256;
5194 }
5195}
5196
5197defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5198 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5199defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5200 PS, EVEX_CD8<32, CD8VH>;
5201
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005202def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5203 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005204
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005205let Predicates = [HasVLX] in {
5206 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5207 (VCVTPS2PDZ256rm addr:$src)>;
5208}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005209
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005210// Convert Signed/Unsigned Doubleword to Double
5211multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5212 SDNode OpNode128> {
5213 // No rounding in this op
5214 let Predicates = [HasAVX512] in
5215 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5216 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005218 let Predicates = [HasVLX] in {
5219 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5220 OpNode128, "{1to2}">, EVEX_V128;
5221 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5222 EVEX_V256;
5223 }
5224}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005225
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005226// Convert Signed/Unsigned Doubleword to Float
5227multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5228 SDNode OpNodeRnd> {
5229 let Predicates = [HasAVX512] in
5230 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5231 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5232 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005234 let Predicates = [HasVLX] in {
5235 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5236 EVEX_V128;
5237 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5238 EVEX_V256;
5239 }
5240}
5241
5242// Convert Float to Signed/Unsigned Doubleword with truncation
5243multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5244 SDNode OpNode, SDNode OpNodeRnd> {
5245 let Predicates = [HasAVX512] in {
5246 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5247 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5248 OpNodeRnd>, EVEX_V512;
5249 }
5250 let Predicates = [HasVLX] in {
5251 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5252 EVEX_V128;
5253 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5254 EVEX_V256;
5255 }
5256}
5257
5258// Convert Float to Signed/Unsigned Doubleword
5259multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5260 SDNode OpNode, SDNode OpNodeRnd> {
5261 let Predicates = [HasAVX512] in {
5262 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5263 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5264 OpNodeRnd>, EVEX_V512;
5265 }
5266 let Predicates = [HasVLX] in {
5267 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5268 EVEX_V128;
5269 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5270 EVEX_V256;
5271 }
5272}
5273
5274// Convert Double to Signed/Unsigned Doubleword with truncation
5275multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5276 SDNode OpNode, SDNode OpNodeRnd> {
5277 let Predicates = [HasAVX512] in {
5278 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5279 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5280 OpNodeRnd>, EVEX_V512;
5281 }
5282 let Predicates = [HasVLX] in {
5283 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5284 // memory forms of these instructions in Asm Parcer. They have the same
5285 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5286 // due to the same reason.
5287 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5288 "{1to2}", "{x}">, EVEX_V128;
5289 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5290 "{1to4}", "{y}">, EVEX_V256;
5291 }
5292}
5293
5294// Convert Double to Signed/Unsigned Doubleword
5295multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5296 SDNode OpNode, SDNode OpNodeRnd> {
5297 let Predicates = [HasAVX512] in {
5298 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5299 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5300 OpNodeRnd>, EVEX_V512;
5301 }
5302 let Predicates = [HasVLX] in {
5303 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5304 // memory forms of these instructions in Asm Parcer. They have the same
5305 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5306 // due to the same reason.
5307 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5308 "{1to2}", "{x}">, EVEX_V128;
5309 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5310 "{1to4}", "{y}">, EVEX_V256;
5311 }
5312}
5313
5314// Convert Double to Signed/Unsigned Quardword
5315multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5316 SDNode OpNode, SDNode OpNodeRnd> {
5317 let Predicates = [HasDQI] in {
5318 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5319 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5320 OpNodeRnd>, EVEX_V512;
5321 }
5322 let Predicates = [HasDQI, HasVLX] in {
5323 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5324 EVEX_V128;
5325 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5326 EVEX_V256;
5327 }
5328}
5329
5330// Convert Double to Signed/Unsigned Quardword with truncation
5331multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5332 SDNode OpNode, SDNode OpNodeRnd> {
5333 let Predicates = [HasDQI] in {
5334 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5335 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5336 OpNodeRnd>, EVEX_V512;
5337 }
5338 let Predicates = [HasDQI, HasVLX] in {
5339 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5340 EVEX_V128;
5341 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5342 EVEX_V256;
5343 }
5344}
5345
5346// Convert Signed/Unsigned Quardword to Double
5347multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5348 SDNode OpNode, SDNode OpNodeRnd> {
5349 let Predicates = [HasDQI] in {
5350 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5351 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5352 OpNodeRnd>, EVEX_V512;
5353 }
5354 let Predicates = [HasDQI, HasVLX] in {
5355 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5356 EVEX_V128;
5357 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5358 EVEX_V256;
5359 }
5360}
5361
5362// Convert Float to Signed/Unsigned Quardword
5363multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5364 SDNode OpNode, SDNode OpNodeRnd> {
5365 let Predicates = [HasDQI] in {
5366 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5367 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5368 OpNodeRnd>, EVEX_V512;
5369 }
5370 let Predicates = [HasDQI, HasVLX] in {
5371 // Explicitly specified broadcast string, since we take only 2 elements
5372 // from v4f32x_info source
5373 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5374 "{1to2}">, EVEX_V128;
5375 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5376 EVEX_V256;
5377 }
5378}
5379
5380// Convert Float to Signed/Unsigned Quardword with truncation
5381multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5382 SDNode OpNode, SDNode OpNodeRnd> {
5383 let Predicates = [HasDQI] in {
5384 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5385 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5386 OpNodeRnd>, EVEX_V512;
5387 }
5388 let Predicates = [HasDQI, HasVLX] in {
5389 // Explicitly specified broadcast string, since we take only 2 elements
5390 // from v4f32x_info source
5391 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5392 "{1to2}">, EVEX_V128;
5393 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5394 EVEX_V256;
5395 }
5396}
5397
5398// Convert Signed/Unsigned Quardword to Float
5399multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5400 SDNode OpNode, SDNode OpNodeRnd> {
5401 let Predicates = [HasDQI] in {
5402 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5403 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5404 OpNodeRnd>, EVEX_V512;
5405 }
5406 let Predicates = [HasDQI, HasVLX] in {
5407 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5408 // memory forms of these instructions in Asm Parcer. They have the same
5409 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5410 // due to the same reason.
5411 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5412 "{1to2}", "{x}">, EVEX_V128;
5413 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5414 "{1to4}", "{y}">, EVEX_V256;
5415 }
5416}
5417
5418defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005419 EVEX_CD8<32, CD8VH>;
5420
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005421defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5422 X86VSintToFpRnd>,
5423 PS, EVEX_CD8<32, CD8VF>;
5424
5425defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5426 X86VFpToSintRnd>,
5427 XS, EVEX_CD8<32, CD8VF>;
5428
5429defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5430 X86VFpToSintRnd>,
5431 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5432
5433defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5434 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005435 EVEX_CD8<32, CD8VF>;
5436
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005437defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5438 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005439 EVEX_CD8<64, CD8VF>;
5440
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005441defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5442 XS, EVEX_CD8<32, CD8VH>;
5443
5444defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5445 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005446 EVEX_CD8<32, CD8VF>;
5447
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005448defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5449 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005450
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005451defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5452 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005453 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005454
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005455defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5456 X86cvtps2UIntRnd>,
5457 PS, EVEX_CD8<32, CD8VF>;
5458defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5459 X86cvtpd2UIntRnd>, VEX_W,
5460 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005461
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005462defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5463 X86cvtpd2IntRnd>, VEX_W,
5464 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005465
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005466defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5467 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005468
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005469defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5470 X86cvtpd2UIntRnd>, VEX_W,
5471 PD, EVEX_CD8<64, CD8VF>;
5472
5473defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5474 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5475
5476defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5477 X86VFpToSlongRnd>, VEX_W,
5478 PD, EVEX_CD8<64, CD8VF>;
5479
5480defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5481 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5482
5483defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5484 X86VFpToUlongRnd>, VEX_W,
5485 PD, EVEX_CD8<64, CD8VF>;
5486
5487defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5488 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5489
5490defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5491 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5492
5493defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5494 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5495
5496defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5497 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5498
5499defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5500 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5501
Craig Toppere38c57a2015-11-27 05:44:02 +00005502let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005503def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005504 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005506
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005507def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5508 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5509 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5510
5511def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5512 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5513 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005514
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005515def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5516 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5517 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005518
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005519def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5520 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5521 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005522}
5523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005524let Predicates = [HasAVX512] in {
5525 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5526 (VCVTPD2PSZrm addr:$src)>;
5527 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5528 (VCVTPS2PDZrm addr:$src)>;
5529}
5530
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005531//===----------------------------------------------------------------------===//
5532// Half precision conversion instructions
5533//===----------------------------------------------------------------------===//
Asaf Badouh7c522452015-10-22 14:01:16 +00005534multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5535 X86MemOperand x86memop, PatFrag ld_frag> {
5536 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5537 "vcvtph2ps", "$src", "$src",
5538 (X86cvtph2ps (_src.VT _src.RC:$src),
5539 (i32 FROUND_CURRENT))>, T8PD;
5540 let hasSideEffects = 0, mayLoad = 1 in {
5541 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5542 "vcvtph2ps", "$src", "$src",
5543 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5544 (i32 FROUND_CURRENT))>, T8PD;
5545 }
5546}
5547
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005548multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005549 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5550 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5551 (X86cvtph2ps (_src.VT _src.RC:$src),
5552 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5553
5554}
5555
5556let Predicates = [HasAVX512] in {
5557 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005558 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005559 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5560 let Predicates = [HasVLX] in {
5561 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
5562 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5563 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5564 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5565 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005566}
5567
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005568multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5569 X86MemOperand x86memop> {
5570 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5571 (ins _src.RC:$src1, i32u8imm:$src2),
5572 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
5573 (X86cvtps2ph (_src.VT _src.RC:$src1),
5574 (i32 imm:$src2),
5575 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5576 let hasSideEffects = 0, mayStore = 1 in {
5577 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5578 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5579 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5580 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5581 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5582 addr:$dst)]>;
5583 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5584 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5585 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5586 []>, EVEX_K;
5587 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005588}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005589multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5590 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5591 (ins _src.RC:$src1, i32u8imm:$src2),
5592 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}",
5593 (X86cvtps2ph (_src.VT _src.RC:$src1),
5594 (i32 imm:$src2),
5595 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5596}
5597let Predicates = [HasAVX512] in {
5598 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5599 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5600 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5601 let Predicates = [HasVLX] in {
5602 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5603 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5604 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5605 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5606 }
5607}
Asaf Badouh2489f352015-12-02 08:17:51 +00005608
5609// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5610multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5611 string OpcodeStr> {
5612 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5613 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
5614 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
5615 (i32 FROUND_NO_EXC)))],
5616 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5617 Sched<[WriteFAdd]>;
5618}
5619
5620let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5621 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5622 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5623 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5624 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5625 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5626 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5627 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5628 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5629}
5630
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005631let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5632 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005633 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005634 EVEX_CD8<32, CD8VT1>;
5635 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005636 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005637 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5638 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005639 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005640 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005641 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005642 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005643 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005644 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5645 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005646 let isCodeGenOnly = 1 in {
5647 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005648 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005649 EVEX_CD8<32, CD8VT1>;
5650 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005651 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005652 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005653
Craig Topper9dd48c82014-01-02 17:28:14 +00005654 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005655 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005656 EVEX_CD8<32, CD8VT1>;
5657 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005658 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005659 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5660 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005661}
Michael Liao5bf95782014-12-04 05:20:33 +00005662
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005663/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005664multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5665 X86VectorVTInfo _> {
5666 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5667 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5668 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5669 "$src2, $src1", "$src1, $src2",
5670 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005671 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005672 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5673 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5674 "$src2, $src1", "$src1, $src2",
5675 (OpNode (_.VT _.RC:$src1),
5676 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005677 }
5678}
5679}
5680
Asaf Badouheaf2da12015-09-21 10:23:53 +00005681defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5682 EVEX_CD8<32, CD8VT1>, T8PD;
5683defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5684 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5685defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5686 EVEX_CD8<32, CD8VT1>, T8PD;
5687defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5688 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005689
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005690/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5691multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005692 X86VectorVTInfo _> {
5693 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5694 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5695 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5696 let mayLoad = 1 in {
5697 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5698 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5699 (OpNode (_.FloatVT
5700 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5701 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5702 (ins _.ScalarMemOp:$src), OpcodeStr,
5703 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5704 (OpNode (_.FloatVT
5705 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5706 EVEX, T8PD, EVEX_B;
5707 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005708}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005709
5710multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5711 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5712 EVEX_V512, EVEX_CD8<32, CD8VF>;
5713 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5714 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5715
5716 // Define only if AVX512VL feature is present.
5717 let Predicates = [HasVLX] in {
5718 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5719 OpNode, v4f32x_info>,
5720 EVEX_V128, EVEX_CD8<32, CD8VF>;
5721 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5722 OpNode, v8f32x_info>,
5723 EVEX_V256, EVEX_CD8<32, CD8VF>;
5724 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5725 OpNode, v2f64x_info>,
5726 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5727 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5728 OpNode, v4f64x_info>,
5729 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5730 }
5731}
5732
5733defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5734defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005735
5736def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
5737 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
5738 (VRSQRT14PSZr VR512:$src)>;
5739def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
5740 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
5741 (VRSQRT14PDZr VR512:$src)>;
5742
5743def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
5744 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
5745 (VRCP14PSZr VR512:$src)>;
5746def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
5747 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
5748 (VRCP14PDZr VR512:$src)>;
5749
5750/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005751multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5752 SDNode OpNode> {
5753
5754 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5755 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5756 "$src2, $src1", "$src1, $src2",
5757 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5758 (i32 FROUND_CURRENT))>;
5759
5760 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5761 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005762 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005763 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005764 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005765
5766 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5767 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5768 "$src2, $src1", "$src1, $src2",
5769 (OpNode (_.VT _.RC:$src1),
5770 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5771 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005772}
5773
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005774multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5775 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5776 EVEX_CD8<32, CD8VT1>;
5777 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5778 EVEX_CD8<64, CD8VT1>, VEX_W;
5779}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005780
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005781let hasSideEffects = 0, Predicates = [HasERI] in {
5782 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5783 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5784}
Igor Breger8352a0d2015-07-28 06:53:28 +00005785
5786defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005787/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005788
5789multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5790 SDNode OpNode> {
5791
5792 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5793 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5794 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5795
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005796 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5797 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5798 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005799 (bitconvert (_.LdFrag addr:$src))),
5800 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005801
5802 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005803 (ins _.MemOp:$src), OpcodeStr,
5804 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005805 (OpNode (_.FloatVT
5806 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5807 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005808}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005809multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5810 SDNode OpNode> {
5811 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5812 (ins _.RC:$src), OpcodeStr,
5813 "{sae}, $src", "$src, {sae}",
5814 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5815}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005816
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005817multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5818 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005819 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5820 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005821 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005822 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5823 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005824}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005825
Asaf Badouh402ebb32015-06-03 13:41:48 +00005826multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5827 SDNode OpNode> {
5828 // Define only if AVX512VL feature is present.
5829 let Predicates = [HasVLX] in {
5830 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5831 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5832 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5833 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5834 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5835 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5836 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5837 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5838 }
5839}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005840let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005841
Asaf Badouh402ebb32015-06-03 13:41:48 +00005842 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5843 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5844 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5845}
5846defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5847 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5848
5849multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5850 SDNode OpNodeRnd, X86VectorVTInfo _>{
5851 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5852 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5853 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5854 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005855}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005856
Robert Khasanoveb126392014-10-28 18:15:20 +00005857multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5858 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005859 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005860 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5861 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5862 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005863 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005864 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5865 (OpNode (_.FloatVT
5866 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005867
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005868 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005869 (ins _.ScalarMemOp:$src), OpcodeStr,
5870 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5871 (OpNode (_.FloatVT
5872 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5873 EVEX, EVEX_B;
5874 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005875}
5876
Robert Khasanoveb126392014-10-28 18:15:20 +00005877multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5878 SDNode OpNode> {
5879 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5880 v16f32_info>,
5881 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5882 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5883 v8f64_info>,
5884 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5885 // Define only if AVX512VL feature is present.
5886 let Predicates = [HasVLX] in {
5887 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5888 OpNode, v4f32x_info>,
5889 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5890 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5891 OpNode, v8f32x_info>,
5892 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5893 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5894 OpNode, v2f64x_info>,
5895 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5896 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5897 OpNode, v4f64x_info>,
5898 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5899 }
5900}
5901
Asaf Badouh402ebb32015-06-03 13:41:48 +00005902multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5903 SDNode OpNodeRnd> {
5904 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5905 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5906 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5907 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5908}
5909
Igor Breger4c4cd782015-09-20 09:13:41 +00005910multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5911 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5912
5913 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5914 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5915 "$src2, $src1", "$src1, $src2",
5916 (OpNodeRnd (_.VT _.RC:$src1),
5917 (_.VT _.RC:$src2),
5918 (i32 FROUND_CURRENT))>;
5919 let mayLoad = 1 in
5920 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5921 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5922 "$src2, $src1", "$src1, $src2",
5923 (OpNodeRnd (_.VT _.RC:$src1),
5924 (_.VT (scalar_to_vector
5925 (_.ScalarLdFrag addr:$src2))),
5926 (i32 FROUND_CURRENT))>;
5927
5928 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5929 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5930 "$rc, $src2, $src1", "$src1, $src2, $rc",
5931 (OpNodeRnd (_.VT _.RC:$src1),
5932 (_.VT _.RC:$src2),
5933 (i32 imm:$rc))>,
5934 EVEX_B, EVEX_RC;
5935
5936 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005937 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005938 (ins _.FRC:$src1, _.FRC:$src2),
5939 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5940
5941 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005942 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005943 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5944 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5945 }
5946
5947 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5948 (!cast<Instruction>(NAME#SUFF#Zr)
5949 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5950
5951 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5952 (!cast<Instruction>(NAME#SUFF#Zm)
5953 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>;
5954}
5955
5956multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5957 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5958 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5959 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5960 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5961}
5962
Asaf Badouh402ebb32015-06-03 13:41:48 +00005963defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5964 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005965
Igor Breger4c4cd782015-09-20 09:13:41 +00005966defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005967
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005968let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005969 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005970 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005971 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005972 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005973 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005974 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005975 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005976 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005977 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005978 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005979}
5980
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005981multiclass
5982avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005983
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005984 let ExeDomain = _.ExeDomain in {
5985 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5986 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5987 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005988 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005989 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5990
5991 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5992 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005993 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
5994 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005995 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005996
5997 let mayLoad = 1 in
5998 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5999 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
6000 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006001 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006002 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6003 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6004 }
6005 let Predicates = [HasAVX512] in {
6006 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6007 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6008 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6009 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6010 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6011 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6012 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6013 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6014 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6015 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6016 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6017 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6018 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6019 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6020 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6021
6022 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6023 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6024 addr:$src, (i32 0x1))), _.FRC)>;
6025 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6026 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6027 addr:$src, (i32 0x2))), _.FRC)>;
6028 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6029 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6030 addr:$src, (i32 0x3))), _.FRC)>;
6031 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6032 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6033 addr:$src, (i32 0x4))), _.FRC)>;
6034 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6035 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6036 addr:$src, (i32 0xc))), _.FRC)>;
6037 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006038}
6039
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006040defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6041 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006042
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006043defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6044 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006045
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006046//-------------------------------------------------
6047// Integer truncate and extend operations
6048//-------------------------------------------------
6049
Igor Breger074a64e2015-07-24 17:24:15 +00006050multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6051 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6052 X86MemOperand x86memop> {
6053
6054 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6055 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6056 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6057 EVEX, T8XS;
6058
6059 // for intrinsic patter match
6060 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6061 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6062 undef)),
6063 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6064 SrcInfo.RC:$src1)>;
6065
6066 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6067 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6068 DestInfo.ImmAllZerosV)),
6069 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6070 SrcInfo.RC:$src1)>;
6071
6072 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6073 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6074 DestInfo.RC:$src0)),
6075 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6076 DestInfo.KRCWM:$mask ,
6077 SrcInfo.RC:$src1)>;
6078
6079 let mayStore = 1 in {
6080 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6081 (ins x86memop:$dst, SrcInfo.RC:$src),
6082 OpcodeStr # "\t{$src, $dst |$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006083 []>, EVEX;
6084
Igor Breger074a64e2015-07-24 17:24:15 +00006085 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6086 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
6087 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006088 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006089 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006090}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006091
Igor Breger074a64e2015-07-24 17:24:15 +00006092multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6093 X86VectorVTInfo DestInfo,
6094 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006095
Igor Breger074a64e2015-07-24 17:24:15 +00006096 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6097 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6098 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006099
Igor Breger074a64e2015-07-24 17:24:15 +00006100 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6101 (SrcInfo.VT SrcInfo.RC:$src)),
6102 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6103 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6104}
6105
6106multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6107 X86VectorVTInfo DestInfo, string sat > {
6108
6109 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6110 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6111 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6112 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6113 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6114 (SrcInfo.VT SrcInfo.RC:$src))>;
6115
6116 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6117 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6118 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6119 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6120 (SrcInfo.VT SrcInfo.RC:$src))>;
6121}
6122
6123multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6124 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6125 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6126 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6127 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6128 Predicate prd = HasAVX512>{
6129
6130 let Predicates = [HasVLX, prd] in {
6131 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6132 DestInfoZ128, x86memopZ128>,
6133 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6134 truncFrag, mtruncFrag>, EVEX_V128;
6135
6136 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6137 DestInfoZ256, x86memopZ256>,
6138 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6139 truncFrag, mtruncFrag>, EVEX_V256;
6140 }
6141 let Predicates = [prd] in
6142 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6143 DestInfoZ, x86memopZ>,
6144 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6145 truncFrag, mtruncFrag>, EVEX_V512;
6146}
6147
6148multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6149 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6150 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6151 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6152 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6153
6154 let Predicates = [HasVLX, prd] in {
6155 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6156 DestInfoZ128, x86memopZ128>,
6157 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6158 sat>, EVEX_V128;
6159
6160 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6161 DestInfoZ256, x86memopZ256>,
6162 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6163 sat>, EVEX_V256;
6164 }
6165 let Predicates = [prd] in
6166 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6167 DestInfoZ, x86memopZ>,
6168 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6169 sat>, EVEX_V512;
6170}
6171
6172multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6173 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6174 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6175 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6176}
6177multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6178 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6179 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6180 sat>, EVEX_CD8<8, CD8VO>;
6181}
6182
6183multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6184 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6185 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6186 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6187}
6188multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6189 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6190 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6191 sat>, EVEX_CD8<16, CD8VQ>;
6192}
6193
6194multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6195 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6196 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6197 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6198}
6199multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6200 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6201 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6202 sat>, EVEX_CD8<32, CD8VH>;
6203}
6204
6205multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6206 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6207 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6208 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6209}
6210multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6211 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6212 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6213 sat>, EVEX_CD8<8, CD8VQ>;
6214}
6215
6216multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6217 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6218 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6219 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6220}
6221multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6222 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6223 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6224 sat>, EVEX_CD8<16, CD8VH>;
6225}
6226
6227multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6228 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6229 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6230 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6231}
6232multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6233 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6234 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6235 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6236}
6237
6238defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6239defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6240defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6241
6242defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6243defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6244defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6245
6246defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6247defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6248defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6249
6250defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6251defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6252defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6253
6254defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6255defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6256defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6257
6258defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6259defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6260defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006261
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006262let Predicates = [HasAVX512, NoVLX] in {
6263def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6264 (v8i16 (EXTRACT_SUBREG
6265 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6266 VR256X:$src, sub_ymm)))), sub_xmm))>;
6267def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6268 (v4i32 (EXTRACT_SUBREG
6269 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6270 VR256X:$src, sub_ymm)))), sub_xmm))>;
6271}
6272
6273let Predicates = [HasBWI, NoVLX] in {
6274def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6275 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6276 VR256X:$src, sub_ymm))), sub_xmm))>;
6277}
6278
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006279multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6280 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6281 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006282
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006283 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6284 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6285 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6286 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006287
6288 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006289 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6290 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6291 (DestInfo.VT (LdFrag addr:$src))>,
6292 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006293 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006294}
6295
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006296multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6297 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6298 let Predicates = [HasVLX, HasBWI] in {
6299 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6300 v16i8x_info, i64mem, LdFrag, OpNode>,
6301 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006302
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006303 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6304 v16i8x_info, i128mem, LdFrag, OpNode>,
6305 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6306 }
6307 let Predicates = [HasBWI] in {
6308 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6309 v32i8x_info, i256mem, LdFrag, OpNode>,
6310 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6311 }
6312}
6313
6314multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6315 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6316 let Predicates = [HasVLX, HasAVX512] in {
6317 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6318 v16i8x_info, i32mem, LdFrag, OpNode>,
6319 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6320
6321 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6322 v16i8x_info, i64mem, LdFrag, OpNode>,
6323 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6324 }
6325 let Predicates = [HasAVX512] in {
6326 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6327 v16i8x_info, i128mem, LdFrag, OpNode>,
6328 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6329 }
6330}
6331
6332multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6333 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6334 let Predicates = [HasVLX, HasAVX512] in {
6335 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6336 v16i8x_info, i16mem, LdFrag, OpNode>,
6337 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6338
6339 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6340 v16i8x_info, i32mem, LdFrag, OpNode>,
6341 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6342 }
6343 let Predicates = [HasAVX512] in {
6344 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6345 v16i8x_info, i64mem, LdFrag, OpNode>,
6346 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6347 }
6348}
6349
6350multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6351 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6352 let Predicates = [HasVLX, HasAVX512] in {
6353 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6354 v8i16x_info, i64mem, LdFrag, OpNode>,
6355 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6356
6357 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6358 v8i16x_info, i128mem, LdFrag, OpNode>,
6359 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6360 }
6361 let Predicates = [HasAVX512] in {
6362 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6363 v16i16x_info, i256mem, LdFrag, OpNode>,
6364 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6365 }
6366}
6367
6368multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6369 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6370 let Predicates = [HasVLX, HasAVX512] in {
6371 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6372 v8i16x_info, i32mem, LdFrag, OpNode>,
6373 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6374
6375 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6376 v8i16x_info, i64mem, LdFrag, OpNode>,
6377 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6378 }
6379 let Predicates = [HasAVX512] in {
6380 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6381 v8i16x_info, i128mem, LdFrag, OpNode>,
6382 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6383 }
6384}
6385
6386multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6387 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6388
6389 let Predicates = [HasVLX, HasAVX512] in {
6390 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6391 v4i32x_info, i64mem, LdFrag, OpNode>,
6392 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6393
6394 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6395 v4i32x_info, i128mem, LdFrag, OpNode>,
6396 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6397 }
6398 let Predicates = [HasAVX512] in {
6399 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6400 v8i32x_info, i256mem, LdFrag, OpNode>,
6401 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6402 }
6403}
6404
6405defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6406defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6407defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6408defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6409defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6410defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6411
6412
6413defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6414defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6415defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6416defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6417defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6418defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006419
6420//===----------------------------------------------------------------------===//
6421// GATHER - SCATTER Operations
6422
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006423multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6424 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006425 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6426 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006427 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6428 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006429 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006430 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006431 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6432 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6433 vectoraddr:$src2))]>, EVEX, EVEX_K,
6434 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006435}
Cameron McInally45325962014-03-26 13:50:50 +00006436
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006437multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6438 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6439 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6440 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6441 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6442 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6443let Predicates = [HasVLX] in {
6444 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6445 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6446 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6447 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6448 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6449 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6450 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6451 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6452}
Cameron McInally45325962014-03-26 13:50:50 +00006453}
6454
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006455multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6456 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6457 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6458 mgatherv16i32>, EVEX_V512;
6459 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6460 mgatherv8i64>, EVEX_V512;
6461let Predicates = [HasVLX] in {
6462 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6463 vy32xmem, mgatherv8i32>, EVEX_V256;
6464 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6465 vy64xmem, mgatherv4i64>, EVEX_V256;
6466 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6467 vx32xmem, mgatherv4i32>, EVEX_V128;
6468 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6469 vx64xmem, mgatherv2i64>, EVEX_V128;
6470}
Cameron McInally45325962014-03-26 13:50:50 +00006471}
Michael Liao5bf95782014-12-04 05:20:33 +00006472
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006473
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006474defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6475 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6476
6477defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6478 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006479
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006480multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6481 X86MemOperand memop, PatFrag ScatterNode> {
6482
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006483let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006484
6485 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6486 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006487 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006488 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6489 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6490 _.KRCWM:$mask, vectoraddr:$dst))]>,
6491 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006492}
6493
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006494multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6495 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6496 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6497 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6498 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6499 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6500let Predicates = [HasVLX] in {
6501 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6502 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6503 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6504 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6505 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6506 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6507 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6508 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6509}
Cameron McInally45325962014-03-26 13:50:50 +00006510}
6511
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006512multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6513 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6514 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6515 mscatterv16i32>, EVEX_V512;
6516 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6517 mscatterv8i64>, EVEX_V512;
6518let Predicates = [HasVLX] in {
6519 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6520 vy32xmem, mscatterv8i32>, EVEX_V256;
6521 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6522 vy64xmem, mscatterv4i64>, EVEX_V256;
6523 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6524 vx32xmem, mscatterv4i32>, EVEX_V128;
6525 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6526 vx64xmem, mscatterv2i64>, EVEX_V128;
6527}
Cameron McInally45325962014-03-26 13:50:50 +00006528}
6529
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006530defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6531 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006532
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006533defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6534 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006535
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006536// prefetch
6537multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6538 RegisterClass KRC, X86MemOperand memop> {
6539 let Predicates = [HasPFI], hasSideEffects = 1 in
6540 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006541 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006542 []>, EVEX, EVEX_K;
6543}
6544
6545defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6546 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6547
6548defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6549 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6550
6551defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6552 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6553
6554defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6555 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006556
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006557defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6558 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6559
6560defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6561 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6562
6563defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6564 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6565
6566defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6567 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6568
6569defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6570 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6571
6572defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6573 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6574
6575defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6576 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6577
6578defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6579 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6580
6581defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6582 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6583
6584defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6585 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6586
6587defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6588 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6589
6590defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6591 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006592
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006593// Helper fragments to match sext vXi1 to vXiY.
6594def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6595def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6596
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00006597def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6598def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6599def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006600
6601def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00006602 (MOV8mr addr:$dst,
6603 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
6604 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
6605
6606def : Pat<(store VK8:$src, addr:$dst),
6607 (MOV8mr addr:$dst,
6608 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
6609 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006610
6611def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
6612 (truncstore node:$val, node:$ptr), [{
6613 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
6614}]>;
6615
6616def : Pat<(truncstorei1 GR8:$src, addr:$dst),
6617 (MOV8mr addr:$dst, GR8:$src)>;
6618
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006619multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006620def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006621 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006622 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6623}
Michael Liao5bf95782014-12-04 05:20:33 +00006624
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006625multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6626 string OpcodeStr, Predicate prd> {
6627let Predicates = [prd] in
6628 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6629
6630 let Predicates = [prd, HasVLX] in {
6631 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6632 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6633 }
6634}
6635
6636multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6637 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6638 HasBWI>;
6639 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6640 HasBWI>, VEX_W;
6641 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6642 HasDQI>;
6643 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6644 HasDQI>, VEX_W;
6645}
Michael Liao5bf95782014-12-04 05:20:33 +00006646
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006647defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006648
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006649multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
6650def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6651 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6652 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
6653}
6654
6655multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
6656 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6657let Predicates = [prd] in
6658 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6659 EVEX_V512;
6660
6661 let Predicates = [prd, HasVLX] in {
6662 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
6663 EVEX_V256;
6664 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
6665 EVEX_V128;
6666 }
6667}
6668
6669defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6670 avx512vl_i8_info, HasBWI>;
6671defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6672 avx512vl_i16_info, HasBWI>, VEX_W;
6673defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6674 avx512vl_i32_info, HasDQI>;
6675defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6676 avx512vl_i64_info, HasDQI>, VEX_W;
6677
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006678//===----------------------------------------------------------------------===//
6679// AVX-512 - COMPRESS and EXPAND
6680//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006681
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006682multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6683 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006684 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006685 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006686 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006687
6688 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006689 def mr : AVX5128I<opc, MRMDestMem, (outs),
6690 (ins _.MemOp:$dst, _.RC:$src),
6691 OpcodeStr # "\t{$src, $dst |$dst, $src}",
6692 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6693
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006694 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6695 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
6696 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006697 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006698 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006699 addr:$dst)]>,
6700 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6701 }
6702}
6703
6704multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6705 AVX512VLVectorVTInfo VTInfo> {
6706 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6707
6708 let Predicates = [HasVLX] in {
6709 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6710 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6711 }
6712}
6713
6714defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6715 EVEX;
6716defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6717 EVEX, VEX_W;
6718defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6719 EVEX;
6720defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6721 EVEX, VEX_W;
6722
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006723// expand
6724multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6725 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006726 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006727 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006728 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006729
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006730 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006731 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6732 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6733 (_.VT (X86expand (_.VT (bitconvert
6734 (_.LdFrag addr:$src1)))))>,
6735 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006736}
6737
6738multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6739 AVX512VLVectorVTInfo VTInfo> {
6740 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6741
6742 let Predicates = [HasVLX] in {
6743 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6744 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6745 }
6746}
6747
6748defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6749 EVEX;
6750defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6751 EVEX, VEX_W;
6752defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6753 EVEX;
6754defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6755 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006756
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006757//handle instruction reg_vec1 = op(reg_vec,imm)
6758// op(mem_vec,imm)
6759// op(broadcast(eltVt),imm)
6760//all instruction created with FROUND_CURRENT
6761multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6762 X86VectorVTInfo _>{
6763 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6764 (ins _.RC:$src1, i32u8imm:$src2),
6765 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6766 (OpNode (_.VT _.RC:$src1),
6767 (i32 imm:$src2),
6768 (i32 FROUND_CURRENT))>;
6769 let mayLoad = 1 in {
6770 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6771 (ins _.MemOp:$src1, i32u8imm:$src2),
6772 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6773 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6774 (i32 imm:$src2),
6775 (i32 FROUND_CURRENT))>;
6776 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6777 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6778 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6779 "${src1}"##_.BroadcastStr##", $src2",
6780 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6781 (i32 imm:$src2),
6782 (i32 FROUND_CURRENT))>, EVEX_B;
6783 }
6784}
6785
6786//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6787multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6788 SDNode OpNode, X86VectorVTInfo _>{
6789 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6790 (ins _.RC:$src1, i32u8imm:$src2),
6791 OpcodeStr##_.Suffix, "$src2,{sae}, $src1",
6792 "$src1, {sae}, $src2",
6793 (OpNode (_.VT _.RC:$src1),
6794 (i32 imm:$src2),
6795 (i32 FROUND_NO_EXC))>, EVEX_B;
6796}
6797
6798multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6799 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6800 let Predicates = [prd] in {
6801 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6802 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6803 EVEX_V512;
6804 }
6805 let Predicates = [prd, HasVLX] in {
6806 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6807 EVEX_V128;
6808 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6809 EVEX_V256;
6810 }
6811}
6812
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006813//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6814// op(reg_vec2,mem_vec,imm)
6815// op(reg_vec2,broadcast(eltVt),imm)
6816//all instruction created with FROUND_CURRENT
6817multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6818 X86VectorVTInfo _>{
6819 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006820 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006821 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6822 (OpNode (_.VT _.RC:$src1),
6823 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006824 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006825 (i32 FROUND_CURRENT))>;
6826 let mayLoad = 1 in {
6827 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006828 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006829 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6830 (OpNode (_.VT _.RC:$src1),
6831 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006832 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006833 (i32 FROUND_CURRENT))>;
6834 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006835 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006836 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6837 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6838 (OpNode (_.VT _.RC:$src1),
6839 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006840 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006841 (i32 FROUND_CURRENT))>, EVEX_B;
6842 }
6843}
6844
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006845//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6846// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006847multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6848 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6849
6850 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6851 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6852 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6853 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6854 (SrcInfo.VT SrcInfo.RC:$src2),
6855 (i8 imm:$src3)))>;
6856 let mayLoad = 1 in
6857 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6858 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6859 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6860 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6861 (SrcInfo.VT (bitconvert
6862 (SrcInfo.LdFrag addr:$src2))),
6863 (i8 imm:$src3)))>;
6864}
6865
6866//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6867// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006868// op(reg_vec2,broadcast(eltVt),imm)
6869multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006870 X86VectorVTInfo _>:
6871 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6872
6873 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006874 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6875 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6876 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6877 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6878 (OpNode (_.VT _.RC:$src1),
6879 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6880 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006881}
6882
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006883//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6884// op(reg_vec2,mem_scalar,imm)
6885//all instruction created with FROUND_CURRENT
6886multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6887 X86VectorVTInfo _> {
6888
6889 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006890 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006891 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6892 (OpNode (_.VT _.RC:$src1),
6893 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006894 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006895 (i32 FROUND_CURRENT))>;
6896 let mayLoad = 1 in {
6897 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006898 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006899 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6900 (OpNode (_.VT _.RC:$src1),
6901 (_.VT (scalar_to_vector
6902 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006903 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006904 (i32 FROUND_CURRENT))>;
6905
6906 let isAsmParserOnly = 1 in {
6907 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6908 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6909 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6910 []>;
6911 }
6912 }
6913}
6914
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006915//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6916multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6917 SDNode OpNode, X86VectorVTInfo _>{
6918 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006919 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006920 OpcodeStr, "$src3,{sae}, $src2, $src1",
6921 "$src1, $src2,{sae}, $src3",
6922 (OpNode (_.VT _.RC:$src1),
6923 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006924 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006925 (i32 FROUND_NO_EXC))>, EVEX_B;
6926}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006927//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6928multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6929 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006930 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6931 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
6932 OpcodeStr, "$src3,{sae}, $src2, $src1",
6933 "$src1, $src2,{sae}, $src3",
6934 (OpNode (_.VT _.RC:$src1),
6935 (_.VT _.RC:$src2),
6936 (i32 imm:$src3),
6937 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006938}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006939
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006940multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6941 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006942 let Predicates = [prd] in {
6943 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006944 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006945 EVEX_V512;
6946
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006947 }
6948 let Predicates = [prd, HasVLX] in {
6949 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006950 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006951 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006952 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006953 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006954}
6955
Igor Breger2ae0fe32015-08-31 11:14:02 +00006956multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6957 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6958 let Predicates = [HasBWI] in {
6959 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6960 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6961 }
6962 let Predicates = [HasBWI, HasVLX] in {
6963 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6964 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6965 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6966 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6967 }
6968}
6969
Igor Breger00d9f842015-06-08 14:03:17 +00006970multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6971 bits<8> opc, SDNode OpNode>{
6972 let Predicates = [HasAVX512] in {
6973 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6974 }
6975 let Predicates = [HasAVX512, HasVLX] in {
6976 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6977 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6978 }
6979}
6980
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006981multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6982 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6983 let Predicates = [prd] in {
6984 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6985 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006986 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006987}
6988
Igor Breger1e58e8a2015-09-02 11:18:55 +00006989multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
6990 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
6991 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
6992 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
6993 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
6994 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006995}
6996
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006997defm VFIXUPIMMPD : avx512_common_fp_sae_packed_imm<"vfixupimmpd",
6998 avx512vl_f64_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006999 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007000defm VFIXUPIMMPS : avx512_common_fp_sae_packed_imm<"vfixupimmps",
7001 avx512vl_f32_info, 0x54, X86VFixupimm, HasAVX512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007002 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7003
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007004defm VFIXUPIMMSD: avx512_common_fp_sae_scalar_imm<"vfixupimmsd", f64x_info,
7005 0x55, X86VFixupimm, HasAVX512>,
7006 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7007defm VFIXUPIMMSS: avx512_common_fp_sae_scalar_imm<"vfixupimmss", f32x_info,
7008 0x55, X86VFixupimm, HasAVX512>,
7009 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007010
Igor Breger1e58e8a2015-09-02 11:18:55 +00007011defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7012 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7013defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7014 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7015defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7016 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7017
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007018
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007019defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7020 0x50, X86VRange, HasDQI>,
7021 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7022defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7023 0x50, X86VRange, HasDQI>,
7024 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7025
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007026defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7027 0x51, X86VRange, HasDQI>,
7028 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7029defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7030 0x51, X86VRange, HasDQI>,
7031 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7032
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007033defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7034 0x57, X86Reduces, HasDQI>,
7035 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7036defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7037 0x57, X86Reduces, HasDQI>,
7038 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007039
Igor Breger1e58e8a2015-09-02 11:18:55 +00007040defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7041 0x27, X86GetMants, HasAVX512>,
7042 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7043defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7044 0x27, X86GetMants, HasAVX512>,
7045 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7046
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007047multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7048 bits<8> opc, SDNode OpNode = X86Shuf128>{
7049 let Predicates = [HasAVX512] in {
7050 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7051
7052 }
7053 let Predicates = [HasAVX512, HasVLX] in {
7054 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7055 }
7056}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007057let Predicates = [HasAVX512] in {
7058def : Pat<(v16f32 (ffloor VR512:$src)),
7059 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7060def : Pat<(v16f32 (fnearbyint VR512:$src)),
7061 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7062def : Pat<(v16f32 (fceil VR512:$src)),
7063 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7064def : Pat<(v16f32 (frint VR512:$src)),
7065 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7066def : Pat<(v16f32 (ftrunc VR512:$src)),
7067 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7068
7069def : Pat<(v8f64 (ffloor VR512:$src)),
7070 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7071def : Pat<(v8f64 (fnearbyint VR512:$src)),
7072 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7073def : Pat<(v8f64 (fceil VR512:$src)),
7074 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7075def : Pat<(v8f64 (frint VR512:$src)),
7076 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7077def : Pat<(v8f64 (ftrunc VR512:$src)),
7078 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7079}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007080
7081defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7082 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7083defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7084 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7085defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7086 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7087defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7088 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007089
7090multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7091 AVX512VLVectorVTInfo VTInfo_FP>{
7092 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7093 AVX512AIi8Base, EVEX_4V;
7094 let isCodeGenOnly = 1 in {
7095 defm NAME#_FP: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0x03, X86VAlign>,
7096 AVX512AIi8Base, EVEX_4V;
7097 }
7098}
7099
7100defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info, avx512vl_f32_info>,
7101 EVEX_CD8<32, CD8VF>;
7102defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info, avx512vl_f64_info>,
7103 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007104
Igor Breger2ae0fe32015-08-31 11:14:02 +00007105multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7106 let Predicates = p in
7107 def NAME#_.VTName#rri:
7108 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7109 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7110 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7111}
7112
7113multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7114 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7115 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7116 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7117
7118defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7119 avx512vl_i8_info, avx512vl_i8_info>,
7120 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7121 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7122 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7123 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7124 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7125 EVEX_CD8<8, CD8VF>;
7126
Igor Bregerf3ded812015-08-31 13:09:30 +00007127defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7128 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7129
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007130multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7131 X86VectorVTInfo _> {
7132 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007133 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007134 "$src1", "$src1",
7135 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7136
7137 let mayLoad = 1 in
7138 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007139 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007140 "$src1", "$src1",
7141 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7142 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7143}
7144
7145multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7146 X86VectorVTInfo _> :
7147 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7148 let mayLoad = 1 in
7149 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007150 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007151 "${src1}"##_.BroadcastStr,
7152 "${src1}"##_.BroadcastStr,
7153 (_.VT (OpNode (X86VBroadcast
7154 (_.ScalarLdFrag addr:$src1))))>,
7155 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7156}
7157
7158multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7159 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7160 let Predicates = [prd] in
7161 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7162
7163 let Predicates = [prd, HasVLX] in {
7164 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7165 EVEX_V256;
7166 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7167 EVEX_V128;
7168 }
7169}
7170
7171multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7172 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7173 let Predicates = [prd] in
7174 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7175 EVEX_V512;
7176
7177 let Predicates = [prd, HasVLX] in {
7178 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7179 EVEX_V256;
7180 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7181 EVEX_V128;
7182 }
7183}
7184
7185multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7186 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007187 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007188 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007189 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7190 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007191}
7192
7193multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7194 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007195 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7196 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007197}
7198
7199multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7200 bits<8> opc_d, bits<8> opc_q,
7201 string OpcodeStr, SDNode OpNode> {
7202 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7203 HasAVX512>,
7204 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7205 HasBWI>;
7206}
7207
7208defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7209
7210def : Pat<(xor
7211 (bc_v16i32 (v16i1sextv16i32)),
7212 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7213 (VPABSDZrr VR512:$src)>;
7214def : Pat<(xor
7215 (bc_v8i64 (v8i1sextv8i64)),
7216 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7217 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007218
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007219multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7220
7221 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
7222 let isCodeGenOnly = 1 in
7223 defm NAME#_UNDEF : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr,
7224 ctlz_zero_undef, prd>;
7225}
7226
7227defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7228defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7229
Igor Breger24cab0f2015-11-16 07:22:00 +00007230//===---------------------------------------------------------------------===//
7231// Replicate Single FP - MOVSHDUP and MOVSLDUP
7232//===---------------------------------------------------------------------===//
7233multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7234 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7235 HasAVX512>, XS;
7236 let isCodeGenOnly = 1 in
7237 defm NAME#_I: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7238 HasAVX512>, XS;
7239}
7240
7241defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7242defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007243
7244//===----------------------------------------------------------------------===//
7245// AVX-512 - MOVDDUP
7246//===----------------------------------------------------------------------===//
7247
7248multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7249 X86VectorVTInfo _> {
7250 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7251 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7252 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7253 let mayLoad = 1 in
7254 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7255 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7256 (_.VT (OpNode (_.VT (scalar_to_vector
7257 (_.ScalarLdFrag addr:$src)))))>,
7258 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7259}
7260
7261multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7262 AVX512VLVectorVTInfo VTInfo> {
7263
7264 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7265
7266 let Predicates = [HasAVX512, HasVLX] in {
7267 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7268 EVEX_V256;
7269 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7270 EVEX_V128;
7271 }
7272}
7273
7274multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7275 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7276 avx512vl_f64_info>, XD, VEX_W;
7277 let isCodeGenOnly = 1 in
7278 defm NAME#_I: avx512_movddup_common<opc, OpcodeStr, OpNode,
7279 avx512vl_i64_info>;
7280}
7281
7282defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7283
7284def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7285 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7286def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7287 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7288
Igor Bregerf2460112015-07-26 14:41:44 +00007289//===----------------------------------------------------------------------===//
7290// AVX-512 - Unpack Instructions
7291//===----------------------------------------------------------------------===//
7292defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7293defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7294
7295defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7296 SSE_INTALU_ITINS_P, HasBWI>;
7297defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7298 SSE_INTALU_ITINS_P, HasBWI>;
7299defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7300 SSE_INTALU_ITINS_P, HasBWI>;
7301defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7302 SSE_INTALU_ITINS_P, HasBWI>;
7303
7304defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7305 SSE_INTALU_ITINS_P, HasAVX512>;
7306defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7307 SSE_INTALU_ITINS_P, HasAVX512>;
7308defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7309 SSE_INTALU_ITINS_P, HasAVX512>;
7310defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7311 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007312
7313//===----------------------------------------------------------------------===//
7314// AVX-512 - Extract & Insert Integer Instructions
7315//===----------------------------------------------------------------------===//
7316
7317multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7318 X86VectorVTInfo _> {
7319 let mayStore = 1 in
7320 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7321 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7322 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7323 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7324 imm:$src2)))),
7325 addr:$dst)]>,
7326 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7327}
7328
7329multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7330 let Predicates = [HasBWI] in {
7331 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7332 (ins _.RC:$src1, u8imm:$src2),
7333 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7334 [(set GR32orGR64:$dst,
7335 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7336 EVEX, TAPD;
7337
7338 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7339 }
7340}
7341
7342multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7343 let Predicates = [HasBWI] in {
7344 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7345 (ins _.RC:$src1, u8imm:$src2),
7346 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7347 [(set GR32orGR64:$dst,
7348 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7349 EVEX, PD;
7350
Igor Breger55747302015-11-18 08:46:16 +00007351 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7352 (ins _.RC:$src1, u8imm:$src2),
7353 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7354 EVEX, TAPD;
7355
Igor Bregerdefab3c2015-10-08 12:55:01 +00007356 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7357 }
7358}
7359
7360multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7361 RegisterClass GRC> {
7362 let Predicates = [HasDQI] in {
7363 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7364 (ins _.RC:$src1, u8imm:$src2),
7365 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7366 [(set GRC:$dst,
7367 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7368 EVEX, TAPD;
7369
7370 let mayStore = 1 in
7371 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7372 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7373 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7374 [(store (extractelt (_.VT _.RC:$src1),
7375 imm:$src2),addr:$dst)]>,
7376 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7377 }
7378}
7379
7380defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7381defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7382defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7383defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7384
7385multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7386 X86VectorVTInfo _, PatFrag LdFrag> {
7387 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7388 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7389 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7390 [(set _.RC:$dst,
7391 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7392 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7393}
7394
7395multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7396 X86VectorVTInfo _, PatFrag LdFrag> {
7397 let Predicates = [HasBWI] in {
7398 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7399 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7400 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7401 [(set _.RC:$dst,
7402 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7403
7404 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7405 }
7406}
7407
7408multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7409 X86VectorVTInfo _, RegisterClass GRC> {
7410 let Predicates = [HasDQI] in {
7411 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7412 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7413 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7414 [(set _.RC:$dst,
7415 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7416 EVEX_4V, TAPD;
7417
7418 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7419 _.ScalarLdFrag>, TAPD;
7420 }
7421}
7422
7423defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7424 extloadi8>, TAPD;
7425defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7426 extloadi16>, PD;
7427defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7428defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007429//===----------------------------------------------------------------------===//
7430// VSHUFPS - VSHUFPD Operations
7431//===----------------------------------------------------------------------===//
7432multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7433 AVX512VLVectorVTInfo VTInfo_FP>{
7434 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7435 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7436 AVX512AIi8Base, EVEX_4V;
7437 let isCodeGenOnly = 1 in {
7438 defm NAME#_I: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0xC6, X86Shufp>,
7439 EVEX_CD8<VTInfo_I.info512.EltSize, CD8VF>,
7440 AVX512AIi8Base, EVEX_4V;
7441 }
7442}
7443
7444defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7445defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007446//===----------------------------------------------------------------------===//
7447// AVX-512 - Byte shift Left/Right
7448//===----------------------------------------------------------------------===//
7449
7450multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7451 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7452 def rr : AVX512<opc, MRMr,
7453 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7454 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7455 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7456 let mayLoad = 1 in
7457 def rm : AVX512<opc, MRMm,
7458 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7459 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7460 [(set _.RC:$dst,(_.VT (OpNode
7461 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7462}
7463
7464multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
7465 Format MRMm, string OpcodeStr, Predicate prd>{
7466 let Predicates = [prd] in
7467 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7468 OpcodeStr, v8i64_info>, EVEX_V512;
7469 let Predicates = [prd, HasVLX] in {
7470 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7471 OpcodeStr, v4i64x_info>, EVEX_V256;
7472 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7473 OpcodeStr, v2i64x_info>, EVEX_V128;
7474 }
7475}
7476defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
7477 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7478defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
7479 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7480
7481
7482multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007483 string OpcodeStr, X86VectorVTInfo _dst,
7484 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007485 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007486 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007487 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007488 [(set _dst.RC:$dst,(_dst.VT
7489 (OpNode (_src.VT _src.RC:$src1),
7490 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007491 let mayLoad = 1 in
7492 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007493 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007494 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007495 [(set _dst.RC:$dst,(_dst.VT
7496 (OpNode (_src.VT _src.RC:$src1),
7497 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007498 (_src.LdFrag addr:$src2))))))]>;
7499}
7500
7501multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
7502 string OpcodeStr, Predicate prd> {
7503 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007504 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7505 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007506 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007507 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7508 v32i8x_info>, EVEX_V256;
7509 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7510 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007511 }
7512}
7513
7514defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
7515 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007516
7517multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7518 X86VectorVTInfo _>{
7519 let Constraints = "$src1 = $dst" in {
7520 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7521 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
7522 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7523 (OpNode (_.VT _.RC:$src1),
7524 (_.VT _.RC:$src2),
7525 (_.VT _.RC:$src3),
7526 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7527 let mayLoad = 1 in {
7528 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7529 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7530 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7531 (OpNode (_.VT _.RC:$src1),
7532 (_.VT _.RC:$src2),
7533 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7534 (i8 imm:$src4))>,
7535 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7536 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7537 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7538 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7539 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7540 (OpNode (_.VT _.RC:$src1),
7541 (_.VT _.RC:$src2),
7542 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7543 (i8 imm:$src4))>, EVEX_B,
7544 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7545 }
7546 }// Constraints = "$src1 = $dst"
7547}
7548
7549multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7550 let Predicates = [HasAVX512] in
7551 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7552 let Predicates = [HasAVX512, HasVLX] in {
7553 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7554 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7555 }
7556}
7557
7558defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7559defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7560